1 1.1 skrll /* SPDX-License-Identifier: GPL-2.0 OR MIT */ 2 1.1 skrll /* 3 1.1 skrll * Copyright (C) 2021 Emil Renner Berthing <kernel (at) esmil.dk> 4 1.1 skrll */ 5 1.1 skrll 6 1.1 skrll #ifndef __DT_BINDINGS_PINCTRL_STARFIVE_JH7100_H__ 7 1.1 skrll #define __DT_BINDINGS_PINCTRL_STARFIVE_JH7100_H__ 8 1.1 skrll 9 1.1 skrll #define PAD_GPIO_OFFSET 0 10 1.1 skrll #define PAD_FUNC_SHARE_OFFSET 64 11 1.1 skrll #define PAD_GPIO(x) (PAD_GPIO_OFFSET + (x)) 12 1.1 skrll #define PAD_FUNC_SHARE(x) (PAD_FUNC_SHARE_OFFSET + (x)) 13 1.1 skrll 14 1.1 skrll /* 15 1.1 skrll * GPIOMUX bits: 16 1.1 skrll * | 31 - 24 | 23 - 16 | 15 - 8 | 7 | 6 | 5 - 0 | 17 1.1 skrll * | dout | doen | din | dout rev | doen rev | gpio nr | 18 1.1 skrll * 19 1.1 skrll * dout: output signal 20 1.1 skrll * doen: output enable signal 21 1.1 skrll * din: optional input signal, 0xff = none 22 1.1 skrll * dout rev: output signal reverse bit 23 1.1 skrll * doen rev: output enable signal reverse bit 24 1.1 skrll * gpio nr: gpio number, 0 - 63 25 1.1 skrll */ 26 1.1 skrll #define GPIOMUX(n, dout, doen, din) ( \ 27 1.1 skrll (((dout) & 0x80000000) >> (31 - 7)) | (((dout) & 0xff) << 24) | \ 28 1.1 skrll (((doen) & 0x80000000) >> (31 - 6)) | (((doen) & 0xff) << 16) | \ 29 1.1 skrll (((din) & 0xff) << 8) | \ 30 1.1 skrll ((n) & 0x3f)) 31 1.1 skrll 32 1.1 skrll #define GPO_REVERSE 0x80000000 33 1.1 skrll 34 1.1 skrll #define GPO_LOW 0 35 1.1 skrll #define GPO_HIGH 1 36 1.1 skrll #define GPO_ENABLE 0 37 1.1 skrll #define GPO_DISABLE 1 38 1.1 skrll #define GPO_CLK_GMAC_PAPHYREF 2 39 1.1 skrll #define GPO_JTAG_TDO 3 40 1.1 skrll #define GPO_JTAG_TDO_OEN 4 41 1.1 skrll #define GPO_DMIC_CLK_OUT 5 42 1.1 skrll #define GPO_DSP_JTDOEN_PAD 6 43 1.1 skrll #define GPO_DSP_JTDO_PAD 7 44 1.1 skrll #define GPO_I2C0_PAD_SCK_OE 8 45 1.1 skrll #define GPO_I2C0_PAD_SCK_OEN (GPO_I2C0_PAD_SCK_OE | GPO_REVERSE) 46 1.1 skrll #define GPO_I2C0_PAD_SDA_OE 9 47 1.1 skrll #define GPO_I2C0_PAD_SDA_OEN (GPO_I2C0_PAD_SDA_OE | GPO_REVERSE) 48 1.1 skrll #define GPO_I2C1_PAD_SCK_OE 10 49 1.1 skrll #define GPO_I2C1_PAD_SCK_OEN (GPO_I2C1_PAD_SCK_OE | GPO_REVERSE) 50 1.1 skrll #define GPO_I2C1_PAD_SDA_OE 11 51 1.1 skrll #define GPO_I2C1_PAD_SDA_OEN (GPO_I2C1_PAD_SDA_OE | GPO_REVERSE) 52 1.1 skrll #define GPO_I2C2_PAD_SCK_OE 12 53 1.1 skrll #define GPO_I2C2_PAD_SCK_OEN (GPO_I2C2_PAD_SCK_OE | GPO_REVERSE) 54 1.1 skrll #define GPO_I2C2_PAD_SDA_OE 13 55 1.1 skrll #define GPO_I2C2_PAD_SDA_OEN (GPO_I2C2_PAD_SDA_OE | GPO_REVERSE) 56 1.1 skrll #define GPO_I2C3_PAD_SCK_OE 14 57 1.1 skrll #define GPO_I2C3_PAD_SCK_OEN (GPO_I2C3_PAD_SCK_OE | GPO_REVERSE) 58 1.1 skrll #define GPO_I2C3_PAD_SDA_OE 15 59 1.1 skrll #define GPO_I2C3_PAD_SDA_OEN (GPO_I2C3_PAD_SDA_OE | GPO_REVERSE) 60 1.1 skrll #define GPO_I2SRX_BCLK_OUT 16 61 1.1 skrll #define GPO_I2SRX_BCLK_OUT_OEN 17 62 1.1 skrll #define GPO_I2SRX_LRCK_OUT 18 63 1.1 skrll #define GPO_I2SRX_LRCK_OUT_OEN 19 64 1.1 skrll #define GPO_I2SRX_MCLK_OUT 20 65 1.1 skrll #define GPO_I2STX_BCLK_OUT 21 66 1.1 skrll #define GPO_I2STX_BCLK_OUT_OEN 22 67 1.1 skrll #define GPO_I2STX_LRCK_OUT 23 68 1.1 skrll #define GPO_I2STX_LRCK_OUT_OEN 24 69 1.1 skrll #define GPO_I2STX_MCLK_OUT 25 70 1.1 skrll #define GPO_I2STX_SDOUT0 26 71 1.1 skrll #define GPO_I2STX_SDOUT1 27 72 1.1 skrll #define GPO_LCD_PAD_CSM_N 28 73 1.1 skrll #define GPO_PWM_PAD_OE_N_BIT0 29 74 1.1 skrll #define GPO_PWM_PAD_OE_N_BIT1 30 75 1.1 skrll #define GPO_PWM_PAD_OE_N_BIT2 31 76 1.1 skrll #define GPO_PWM_PAD_OE_N_BIT3 32 77 1.1 skrll #define GPO_PWM_PAD_OE_N_BIT4 33 78 1.1 skrll #define GPO_PWM_PAD_OE_N_BIT5 34 79 1.1 skrll #define GPO_PWM_PAD_OE_N_BIT6 35 80 1.1 skrll #define GPO_PWM_PAD_OE_N_BIT7 36 81 1.1 skrll #define GPO_PWM_PAD_OUT_BIT0 37 82 1.1 skrll #define GPO_PWM_PAD_OUT_BIT1 38 83 1.1 skrll #define GPO_PWM_PAD_OUT_BIT2 39 84 1.1 skrll #define GPO_PWM_PAD_OUT_BIT3 40 85 1.1 skrll #define GPO_PWM_PAD_OUT_BIT4 41 86 1.1 skrll #define GPO_PWM_PAD_OUT_BIT5 42 87 1.1 skrll #define GPO_PWM_PAD_OUT_BIT6 43 88 1.1 skrll #define GPO_PWM_PAD_OUT_BIT7 44 89 1.1 skrll #define GPO_PWMDAC_LEFT_OUT 45 90 1.1 skrll #define GPO_PWMDAC_RIGHT_OUT 46 91 1.1 skrll #define GPO_QSPI_CSN1_OUT 47 92 1.1 skrll #define GPO_QSPI_CSN2_OUT 48 93 1.1 skrll #define GPO_QSPI_CSN3_OUT 49 94 1.1 skrll #define GPO_REGISTER23_SCFG_CMSENSOR_RST0 50 95 1.1 skrll #define GPO_REGISTER23_SCFG_CMSENSOR_RST1 51 96 1.1 skrll #define GPO_REGISTER32_SCFG_GMAC_PHY_RSTN 52 97 1.1 skrll #define GPO_SDIO0_PAD_CARD_POWER_EN 53 98 1.1 skrll #define GPO_SDIO0_PAD_CCLK_OUT 54 99 1.1 skrll #define GPO_SDIO0_PAD_CCMD_OE 55 100 1.1 skrll #define GPO_SDIO0_PAD_CCMD_OEN (GPO_SDIO0_PAD_CCMD_OE | GPO_REVERSE) 101 1.1 skrll #define GPO_SDIO0_PAD_CCMD_OUT 56 102 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OE_BIT0 57 103 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OEN_BIT0 (GPO_SDIO0_PAD_CDATA_OE_BIT0 | GPO_REVERSE) 104 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OE_BIT1 58 105 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OEN_BIT1 (GPO_SDIO0_PAD_CDATA_OE_BIT1 | GPO_REVERSE) 106 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OE_BIT2 59 107 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OEN_BIT2 (GPO_SDIO0_PAD_CDATA_OE_BIT2 | GPO_REVERSE) 108 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OE_BIT3 60 109 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OEN_BIT3 (GPO_SDIO0_PAD_CDATA_OE_BIT3 | GPO_REVERSE) 110 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OE_BIT4 61 111 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OEN_BIT4 (GPO_SDIO0_PAD_CDATA_OE_BIT4 | GPO_REVERSE) 112 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OE_BIT5 62 113 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OEN_BIT5 (GPO_SDIO0_PAD_CDATA_OE_BIT5 | GPO_REVERSE) 114 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OE_BIT6 63 115 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OEN_BIT6 (GPO_SDIO0_PAD_CDATA_OE_BIT6 | GPO_REVERSE) 116 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OE_BIT7 64 117 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OEN_BIT7 (GPO_SDIO0_PAD_CDATA_OE_BIT7 | GPO_REVERSE) 118 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OUT_BIT0 65 119 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OUT_BIT1 66 120 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OUT_BIT2 67 121 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OUT_BIT3 68 122 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OUT_BIT4 69 123 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OUT_BIT5 70 124 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OUT_BIT6 71 125 1.1 skrll #define GPO_SDIO0_PAD_CDATA_OUT_BIT7 72 126 1.1 skrll #define GPO_SDIO0_PAD_RST_N 73 127 1.1 skrll #define GPO_SDIO1_PAD_CARD_POWER_EN 74 128 1.1 skrll #define GPO_SDIO1_PAD_CCLK_OUT 75 129 1.1 skrll #define GPO_SDIO1_PAD_CCMD_OE 76 130 1.1 skrll #define GPO_SDIO1_PAD_CCMD_OEN (GPO_SDIO1_PAD_CCMD_OE | GPO_REVERSE) 131 1.1 skrll #define GPO_SDIO1_PAD_CCMD_OUT 77 132 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OE_BIT0 78 133 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OEN_BIT0 (GPO_SDIO1_PAD_CDATA_OE_BIT0 | GPO_REVERSE) 134 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OE_BIT1 79 135 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OEN_BIT1 (GPO_SDIO1_PAD_CDATA_OE_BIT1 | GPO_REVERSE) 136 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OE_BIT2 80 137 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OEN_BIT2 (GPO_SDIO1_PAD_CDATA_OE_BIT2 | GPO_REVERSE) 138 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OE_BIT3 81 139 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OEN_BIT3 (GPO_SDIO1_PAD_CDATA_OE_BIT3 | GPO_REVERSE) 140 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OE_BIT4 82 141 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OEN_BIT4 (GPO_SDIO1_PAD_CDATA_OE_BIT4 | GPO_REVERSE) 142 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OE_BIT5 83 143 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OEN_BIT5 (GPO_SDIO1_PAD_CDATA_OE_BIT5 | GPO_REVERSE) 144 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OE_BIT6 84 145 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OEN_BIT6 (GPO_SDIO1_PAD_CDATA_OE_BIT6 | GPO_REVERSE) 146 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OE_BIT7 85 147 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OEN_BIT7 (GPO_SDIO1_PAD_CDATA_OE_BIT7 | GPO_REVERSE) 148 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OUT_BIT0 86 149 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OUT_BIT1 87 150 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OUT_BIT2 88 151 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OUT_BIT3 89 152 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OUT_BIT4 90 153 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OUT_BIT5 91 154 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OUT_BIT6 92 155 1.1 skrll #define GPO_SDIO1_PAD_CDATA_OUT_BIT7 93 156 1.1 skrll #define GPO_SDIO1_PAD_RST_N 94 157 1.1 skrll #define GPO_SPDIF_TX_SDOUT 95 158 1.1 skrll #define GPO_SPDIF_TX_SDOUT_OEN 96 159 1.1 skrll #define GPO_SPI0_PAD_OE_N 97 160 1.1 skrll #define GPO_SPI0_PAD_SCK_OUT 98 161 1.1 skrll #define GPO_SPI0_PAD_SS_0_N 99 162 1.1 skrll #define GPO_SPI0_PAD_SS_1_N 100 163 1.1 skrll #define GPO_SPI0_PAD_TXD 101 164 1.1 skrll #define GPO_SPI1_PAD_OE_N 102 165 1.1 skrll #define GPO_SPI1_PAD_SCK_OUT 103 166 1.1 skrll #define GPO_SPI1_PAD_SS_0_N 104 167 1.1 skrll #define GPO_SPI1_PAD_SS_1_N 105 168 1.1 skrll #define GPO_SPI1_PAD_TXD 106 169 1.1 skrll #define GPO_SPI2_PAD_OE_N 107 170 1.1 skrll #define GPO_SPI2_PAD_SCK_OUT 108 171 1.1 skrll #define GPO_SPI2_PAD_SS_0_N 109 172 1.1 skrll #define GPO_SPI2_PAD_SS_1_N 110 173 1.1 skrll #define GPO_SPI2_PAD_TXD 111 174 1.1 skrll #define GPO_SPI2AHB_PAD_OE_N_BIT0 112 175 1.1 skrll #define GPO_SPI2AHB_PAD_OE_N_BIT1 113 176 1.1 skrll #define GPO_SPI2AHB_PAD_OE_N_BIT2 114 177 1.1 skrll #define GPO_SPI2AHB_PAD_OE_N_BIT3 115 178 1.1 skrll #define GPO_SPI2AHB_PAD_TXD_BIT0 116 179 1.1 skrll #define GPO_SPI2AHB_PAD_TXD_BIT1 117 180 1.1 skrll #define GPO_SPI2AHB_PAD_TXD_BIT2 118 181 1.1 skrll #define GPO_SPI2AHB_PAD_TXD_BIT3 119 182 1.1 skrll #define GPO_SPI3_PAD_OE_N 120 183 1.1 skrll #define GPO_SPI3_PAD_SCK_OUT 121 184 1.1 skrll #define GPO_SPI3_PAD_SS_0_N 122 185 1.1 skrll #define GPO_SPI3_PAD_SS_1_N 123 186 1.1 skrll #define GPO_SPI3_PAD_TXD 124 187 1.1 skrll #define GPO_UART0_PAD_DTRN 125 188 1.1 skrll #define GPO_UART0_PAD_RTSN 126 189 1.1 skrll #define GPO_UART0_PAD_SOUT 127 190 1.1 skrll #define GPO_UART1_PAD_SOUT 128 191 1.1 skrll #define GPO_UART2_PAD_DTR_N 129 192 1.1 skrll #define GPO_UART2_PAD_RTS_N 130 193 1.1 skrll #define GPO_UART2_PAD_SOUT 131 194 1.1 skrll #define GPO_UART3_PAD_SOUT 132 195 1.1 skrll #define GPO_USB_DRV_BUS 133 196 1.1 skrll 197 1.1 skrll #define GPI_CPU_JTAG_TCK 0 198 1.1 skrll #define GPI_CPU_JTAG_TDI 1 199 1.1 skrll #define GPI_CPU_JTAG_TMS 2 200 1.1 skrll #define GPI_CPU_JTAG_TRST 3 201 1.1 skrll #define GPI_DMIC_SDIN_BIT0 4 202 1.1 skrll #define GPI_DMIC_SDIN_BIT1 5 203 1.1 skrll #define GPI_DSP_JTCK_PAD 6 204 1.1 skrll #define GPI_DSP_JTDI_PAD 7 205 1.1 skrll #define GPI_DSP_JTMS_PAD 8 206 1.1 skrll #define GPI_DSP_TRST_PAD 9 207 1.1 skrll #define GPI_I2C0_PAD_SCK_IN 10 208 1.1 skrll #define GPI_I2C0_PAD_SDA_IN 11 209 1.1 skrll #define GPI_I2C1_PAD_SCK_IN 12 210 1.1 skrll #define GPI_I2C1_PAD_SDA_IN 13 211 1.1 skrll #define GPI_I2C2_PAD_SCK_IN 14 212 1.1 skrll #define GPI_I2C2_PAD_SDA_IN 15 213 1.1 skrll #define GPI_I2C3_PAD_SCK_IN 16 214 1.1 skrll #define GPI_I2C3_PAD_SDA_IN 17 215 1.1 skrll #define GPI_I2SRX_BCLK_IN 18 216 1.1 skrll #define GPI_I2SRX_LRCK_IN 19 217 1.1 skrll #define GPI_I2SRX_SDIN_BIT0 20 218 1.1 skrll #define GPI_I2SRX_SDIN_BIT1 21 219 1.1 skrll #define GPI_I2SRX_SDIN_BIT2 22 220 1.1 skrll #define GPI_I2STX_BCLK_IN 23 221 1.1 skrll #define GPI_I2STX_LRCK_IN 24 222 1.1 skrll #define GPI_SDIO0_PAD_CARD_DETECT_N 25 223 1.1 skrll #define GPI_SDIO0_PAD_CARD_WRITE_PRT 26 224 1.1 skrll #define GPI_SDIO0_PAD_CCMD_IN 27 225 1.1 skrll #define GPI_SDIO0_PAD_CDATA_IN_BIT0 28 226 1.1 skrll #define GPI_SDIO0_PAD_CDATA_IN_BIT1 29 227 1.1 skrll #define GPI_SDIO0_PAD_CDATA_IN_BIT2 30 228 1.1 skrll #define GPI_SDIO0_PAD_CDATA_IN_BIT3 31 229 1.1 skrll #define GPI_SDIO0_PAD_CDATA_IN_BIT4 32 230 1.1 skrll #define GPI_SDIO0_PAD_CDATA_IN_BIT5 33 231 1.1 skrll #define GPI_SDIO0_PAD_CDATA_IN_BIT6 34 232 1.1 skrll #define GPI_SDIO0_PAD_CDATA_IN_BIT7 35 233 1.1 skrll #define GPI_SDIO1_PAD_CARD_DETECT_N 36 234 1.1 skrll #define GPI_SDIO1_PAD_CARD_WRITE_PRT 37 235 1.1 skrll #define GPI_SDIO1_PAD_CCMD_IN 38 236 1.1 skrll #define GPI_SDIO1_PAD_CDATA_IN_BIT0 39 237 1.1 skrll #define GPI_SDIO1_PAD_CDATA_IN_BIT1 40 238 1.1 skrll #define GPI_SDIO1_PAD_CDATA_IN_BIT2 41 239 1.1 skrll #define GPI_SDIO1_PAD_CDATA_IN_BIT3 42 240 1.1 skrll #define GPI_SDIO1_PAD_CDATA_IN_BIT4 43 241 1.1 skrll #define GPI_SDIO1_PAD_CDATA_IN_BIT5 44 242 1.1 skrll #define GPI_SDIO1_PAD_CDATA_IN_BIT6 45 243 1.1 skrll #define GPI_SDIO1_PAD_CDATA_IN_BIT7 46 244 1.1 skrll #define GPI_SPDIF_RX_SDIN 47 245 1.1 skrll #define GPI_SPI0_PAD_RXD 48 246 1.1 skrll #define GPI_SPI0_PAD_SS_IN_N 49 247 1.1 skrll #define GPI_SPI1_PAD_RXD 50 248 1.1 skrll #define GPI_SPI1_PAD_SS_IN_N 51 249 1.1 skrll #define GPI_SPI2_PAD_RXD 52 250 1.1 skrll #define GPI_SPI2_PAD_SS_IN_N 53 251 1.1 skrll #define GPI_SPI2AHB_PAD_RXD_BIT0 54 252 1.1 skrll #define GPI_SPI2AHB_PAD_RXD_BIT1 55 253 1.1 skrll #define GPI_SPI2AHB_PAD_RXD_BIT2 56 254 1.1 skrll #define GPI_SPI2AHB_PAD_RXD_BIT3 57 255 1.1 skrll #define GPI_SPI2AHB_PAD_SS_N 58 256 1.1 skrll #define GPI_SPI2AHB_SLV_SCLKIN 59 257 1.1 skrll #define GPI_SPI3_PAD_RXD 60 258 1.1 skrll #define GPI_SPI3_PAD_SS_IN_N 61 259 1.1 skrll #define GPI_UART0_PAD_CTSN 62 260 1.1 skrll #define GPI_UART0_PAD_DCDN 63 261 1.1 skrll #define GPI_UART0_PAD_DSRN 64 262 1.1 skrll #define GPI_UART0_PAD_RIN 65 263 1.1 skrll #define GPI_UART0_PAD_SIN 66 264 1.1 skrll #define GPI_UART1_PAD_SIN 67 265 1.1 skrll #define GPI_UART2_PAD_CTS_N 68 266 1.1 skrll #define GPI_UART2_PAD_DCD_N 69 267 1.1 skrll #define GPI_UART2_PAD_DSR_N 70 268 1.1 skrll #define GPI_UART2_PAD_RI_N 71 269 1.1 skrll #define GPI_UART2_PAD_SIN 72 270 1.1 skrll #define GPI_UART3_PAD_SIN 73 271 1.1 skrll #define GPI_USB_OVER_CURRENT 74 272 1.1 skrll 273 1.1 skrll #define GPI_NONE 0xff 274 1.1 skrll 275 1.1 skrll #endif /* __DT_BINDINGS_PINCTRL_STARFIVE_JH7100_H__ */ 276