1 1.1 jmcneill /* $NetBSD: rzn1-pinctrl.h,v 1.1.1.1 2019/01/22 14:57:01 jmcneill Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill /* SPDX-License-Identifier: GPL-2.0 */ 4 1.1 jmcneill /* 5 1.1 jmcneill * Defines macros and constants for Renesas RZ/N1 pin controller pin 6 1.1 jmcneill * muxing functions. 7 1.1 jmcneill */ 8 1.1 jmcneill #ifndef __DT_BINDINGS_RZN1_PINCTRL_H 9 1.1 jmcneill #define __DT_BINDINGS_RZN1_PINCTRL_H 10 1.1 jmcneill 11 1.1 jmcneill #define RZN1_PINMUX(_gpio, _func) \ 12 1.1 jmcneill (((_func) << 8) | (_gpio)) 13 1.1 jmcneill 14 1.1 jmcneill /* 15 1.1 jmcneill * Given the different levels of muxing on the SoC, it was decided to 16 1.1 jmcneill * 'linearize' them into one numerical space. So mux level 1, 2 and the MDIO 17 1.1 jmcneill * muxes are all represented by one single value. 18 1.1 jmcneill * 19 1.1 jmcneill * You can derive the hardware value pretty easily too, as 20 1.1 jmcneill * 0...9 are Level 1 21 1.1 jmcneill * 10...71 are Level 2. The Level 2 mux will be set to this 22 1.1 jmcneill * value - RZN1_FUNC_L2_OFFSET, and the Level 1 mux will be 23 1.1 jmcneill * set accordingly. 24 1.1 jmcneill * 72...103 are for the 2 MDIO muxes. 25 1.1 jmcneill */ 26 1.1 jmcneill #define RZN1_FUNC_HIGHZ 0 27 1.1 jmcneill #define RZN1_FUNC_0L 1 28 1.1 jmcneill #define RZN1_FUNC_CLK_ETH_MII_RGMII_RMII 2 29 1.1 jmcneill #define RZN1_FUNC_CLK_ETH_NAND 3 30 1.1 jmcneill #define RZN1_FUNC_QSPI 4 31 1.1 jmcneill #define RZN1_FUNC_SDIO 5 32 1.1 jmcneill #define RZN1_FUNC_LCD 6 33 1.1 jmcneill #define RZN1_FUNC_LCD_E 7 34 1.1 jmcneill #define RZN1_FUNC_MSEBIM 8 35 1.1 jmcneill #define RZN1_FUNC_MSEBIS 9 36 1.1 jmcneill #define RZN1_FUNC_L2_OFFSET 10 /* I'm Special */ 37 1.1 jmcneill 38 1.1 jmcneill #define RZN1_FUNC_HIGHZ1 (RZN1_FUNC_L2_OFFSET + 0) 39 1.1 jmcneill #define RZN1_FUNC_ETHERCAT (RZN1_FUNC_L2_OFFSET + 1) 40 1.1 jmcneill #define RZN1_FUNC_SERCOS3 (RZN1_FUNC_L2_OFFSET + 2) 41 1.1 jmcneill #define RZN1_FUNC_SDIO_E (RZN1_FUNC_L2_OFFSET + 3) 42 1.1 jmcneill #define RZN1_FUNC_ETH_MDIO (RZN1_FUNC_L2_OFFSET + 4) 43 1.1 jmcneill #define RZN1_FUNC_ETH_MDIO_E1 (RZN1_FUNC_L2_OFFSET + 5) 44 1.1 jmcneill #define RZN1_FUNC_USB (RZN1_FUNC_L2_OFFSET + 6) 45 1.1 jmcneill #define RZN1_FUNC_MSEBIM_E (RZN1_FUNC_L2_OFFSET + 7) 46 1.1 jmcneill #define RZN1_FUNC_MSEBIS_E (RZN1_FUNC_L2_OFFSET + 8) 47 1.1 jmcneill #define RZN1_FUNC_RSV (RZN1_FUNC_L2_OFFSET + 9) 48 1.1 jmcneill #define RZN1_FUNC_RSV_E (RZN1_FUNC_L2_OFFSET + 10) 49 1.1 jmcneill #define RZN1_FUNC_RSV_E1 (RZN1_FUNC_L2_OFFSET + 11) 50 1.1 jmcneill #define RZN1_FUNC_UART0_I (RZN1_FUNC_L2_OFFSET + 12) 51 1.1 jmcneill #define RZN1_FUNC_UART0_I_E (RZN1_FUNC_L2_OFFSET + 13) 52 1.1 jmcneill #define RZN1_FUNC_UART1_I (RZN1_FUNC_L2_OFFSET + 14) 53 1.1 jmcneill #define RZN1_FUNC_UART1_I_E (RZN1_FUNC_L2_OFFSET + 15) 54 1.1 jmcneill #define RZN1_FUNC_UART2_I (RZN1_FUNC_L2_OFFSET + 16) 55 1.1 jmcneill #define RZN1_FUNC_UART2_I_E (RZN1_FUNC_L2_OFFSET + 17) 56 1.1 jmcneill #define RZN1_FUNC_UART0 (RZN1_FUNC_L2_OFFSET + 18) 57 1.1 jmcneill #define RZN1_FUNC_UART0_E (RZN1_FUNC_L2_OFFSET + 19) 58 1.1 jmcneill #define RZN1_FUNC_UART1 (RZN1_FUNC_L2_OFFSET + 20) 59 1.1 jmcneill #define RZN1_FUNC_UART1_E (RZN1_FUNC_L2_OFFSET + 21) 60 1.1 jmcneill #define RZN1_FUNC_UART2 (RZN1_FUNC_L2_OFFSET + 22) 61 1.1 jmcneill #define RZN1_FUNC_UART2_E (RZN1_FUNC_L2_OFFSET + 23) 62 1.1 jmcneill #define RZN1_FUNC_UART3 (RZN1_FUNC_L2_OFFSET + 24) 63 1.1 jmcneill #define RZN1_FUNC_UART3_E (RZN1_FUNC_L2_OFFSET + 25) 64 1.1 jmcneill #define RZN1_FUNC_UART4 (RZN1_FUNC_L2_OFFSET + 26) 65 1.1 jmcneill #define RZN1_FUNC_UART4_E (RZN1_FUNC_L2_OFFSET + 27) 66 1.1 jmcneill #define RZN1_FUNC_UART5 (RZN1_FUNC_L2_OFFSET + 28) 67 1.1 jmcneill #define RZN1_FUNC_UART5_E (RZN1_FUNC_L2_OFFSET + 29) 68 1.1 jmcneill #define RZN1_FUNC_UART6 (RZN1_FUNC_L2_OFFSET + 30) 69 1.1 jmcneill #define RZN1_FUNC_UART6_E (RZN1_FUNC_L2_OFFSET + 31) 70 1.1 jmcneill #define RZN1_FUNC_UART7 (RZN1_FUNC_L2_OFFSET + 32) 71 1.1 jmcneill #define RZN1_FUNC_UART7_E (RZN1_FUNC_L2_OFFSET + 33) 72 1.1 jmcneill #define RZN1_FUNC_SPI0_M (RZN1_FUNC_L2_OFFSET + 34) 73 1.1 jmcneill #define RZN1_FUNC_SPI0_M_E (RZN1_FUNC_L2_OFFSET + 35) 74 1.1 jmcneill #define RZN1_FUNC_SPI1_M (RZN1_FUNC_L2_OFFSET + 36) 75 1.1 jmcneill #define RZN1_FUNC_SPI1_M_E (RZN1_FUNC_L2_OFFSET + 37) 76 1.1 jmcneill #define RZN1_FUNC_SPI2_M (RZN1_FUNC_L2_OFFSET + 38) 77 1.1 jmcneill #define RZN1_FUNC_SPI2_M_E (RZN1_FUNC_L2_OFFSET + 39) 78 1.1 jmcneill #define RZN1_FUNC_SPI3_M (RZN1_FUNC_L2_OFFSET + 40) 79 1.1 jmcneill #define RZN1_FUNC_SPI3_M_E (RZN1_FUNC_L2_OFFSET + 41) 80 1.1 jmcneill #define RZN1_FUNC_SPI4_S (RZN1_FUNC_L2_OFFSET + 42) 81 1.1 jmcneill #define RZN1_FUNC_SPI4_S_E (RZN1_FUNC_L2_OFFSET + 43) 82 1.1 jmcneill #define RZN1_FUNC_SPI5_S (RZN1_FUNC_L2_OFFSET + 44) 83 1.1 jmcneill #define RZN1_FUNC_SPI5_S_E (RZN1_FUNC_L2_OFFSET + 45) 84 1.1 jmcneill #define RZN1_FUNC_SGPIO0_M (RZN1_FUNC_L2_OFFSET + 46) 85 1.1 jmcneill #define RZN1_FUNC_SGPIO1_M (RZN1_FUNC_L2_OFFSET + 47) 86 1.1 jmcneill #define RZN1_FUNC_GPIO (RZN1_FUNC_L2_OFFSET + 48) 87 1.1 jmcneill #define RZN1_FUNC_CAN (RZN1_FUNC_L2_OFFSET + 49) 88 1.1 jmcneill #define RZN1_FUNC_I2C (RZN1_FUNC_L2_OFFSET + 50) 89 1.1 jmcneill #define RZN1_FUNC_SAFE (RZN1_FUNC_L2_OFFSET + 51) 90 1.1 jmcneill #define RZN1_FUNC_PTO_PWM (RZN1_FUNC_L2_OFFSET + 52) 91 1.1 jmcneill #define RZN1_FUNC_PTO_PWM1 (RZN1_FUNC_L2_OFFSET + 53) 92 1.1 jmcneill #define RZN1_FUNC_PTO_PWM2 (RZN1_FUNC_L2_OFFSET + 54) 93 1.1 jmcneill #define RZN1_FUNC_PTO_PWM3 (RZN1_FUNC_L2_OFFSET + 55) 94 1.1 jmcneill #define RZN1_FUNC_PTO_PWM4 (RZN1_FUNC_L2_OFFSET + 56) 95 1.1 jmcneill #define RZN1_FUNC_DELTA_SIGMA (RZN1_FUNC_L2_OFFSET + 57) 96 1.1 jmcneill #define RZN1_FUNC_SGPIO2_M (RZN1_FUNC_L2_OFFSET + 58) 97 1.1 jmcneill #define RZN1_FUNC_SGPIO3_M (RZN1_FUNC_L2_OFFSET + 59) 98 1.1 jmcneill #define RZN1_FUNC_SGPIO4_S (RZN1_FUNC_L2_OFFSET + 60) 99 1.1 jmcneill #define RZN1_FUNC_MAC_MTIP_SWITCH (RZN1_FUNC_L2_OFFSET + 61) 100 1.1 jmcneill 101 1.1 jmcneill #define RZN1_FUNC_MDIO_OFFSET (RZN1_FUNC_L2_OFFSET + 62) 102 1.1 jmcneill 103 1.1 jmcneill /* These are MDIO0 peripherals for the RZN1_FUNC_ETH_MDIO function */ 104 1.1 jmcneill #define RZN1_FUNC_MDIO0_HIGHZ (RZN1_FUNC_MDIO_OFFSET + 0) 105 1.1 jmcneill #define RZN1_FUNC_MDIO0_GMAC0 (RZN1_FUNC_MDIO_OFFSET + 1) 106 1.1 jmcneill #define RZN1_FUNC_MDIO0_GMAC1 (RZN1_FUNC_MDIO_OFFSET + 2) 107 1.1 jmcneill #define RZN1_FUNC_MDIO0_ECAT (RZN1_FUNC_MDIO_OFFSET + 3) 108 1.1 jmcneill #define RZN1_FUNC_MDIO0_S3_MDIO0 (RZN1_FUNC_MDIO_OFFSET + 4) 109 1.1 jmcneill #define RZN1_FUNC_MDIO0_S3_MDIO1 (RZN1_FUNC_MDIO_OFFSET + 5) 110 1.1 jmcneill #define RZN1_FUNC_MDIO0_HWRTOS (RZN1_FUNC_MDIO_OFFSET + 6) 111 1.1 jmcneill #define RZN1_FUNC_MDIO0_SWITCH (RZN1_FUNC_MDIO_OFFSET + 7) 112 1.1 jmcneill /* These are MDIO0 peripherals for the RZN1_FUNC_ETH_MDIO_E1 function */ 113 1.1 jmcneill #define RZN1_FUNC_MDIO0_E1_HIGHZ (RZN1_FUNC_MDIO_OFFSET + 8) 114 1.1 jmcneill #define RZN1_FUNC_MDIO0_E1_GMAC0 (RZN1_FUNC_MDIO_OFFSET + 9) 115 1.1 jmcneill #define RZN1_FUNC_MDIO0_E1_GMAC1 (RZN1_FUNC_MDIO_OFFSET + 10) 116 1.1 jmcneill #define RZN1_FUNC_MDIO0_E1_ECAT (RZN1_FUNC_MDIO_OFFSET + 11) 117 1.1 jmcneill #define RZN1_FUNC_MDIO0_E1_S3_MDIO0 (RZN1_FUNC_MDIO_OFFSET + 12) 118 1.1 jmcneill #define RZN1_FUNC_MDIO0_E1_S3_MDIO1 (RZN1_FUNC_MDIO_OFFSET + 13) 119 1.1 jmcneill #define RZN1_FUNC_MDIO0_E1_HWRTOS (RZN1_FUNC_MDIO_OFFSET + 14) 120 1.1 jmcneill #define RZN1_FUNC_MDIO0_E1_SWITCH (RZN1_FUNC_MDIO_OFFSET + 15) 121 1.1 jmcneill 122 1.1 jmcneill /* These are MDIO1 peripherals for the RZN1_FUNC_ETH_MDIO function */ 123 1.1 jmcneill #define RZN1_FUNC_MDIO1_HIGHZ (RZN1_FUNC_MDIO_OFFSET + 16) 124 1.1 jmcneill #define RZN1_FUNC_MDIO1_GMAC0 (RZN1_FUNC_MDIO_OFFSET + 17) 125 1.1 jmcneill #define RZN1_FUNC_MDIO1_GMAC1 (RZN1_FUNC_MDIO_OFFSET + 18) 126 1.1 jmcneill #define RZN1_FUNC_MDIO1_ECAT (RZN1_FUNC_MDIO_OFFSET + 19) 127 1.1 jmcneill #define RZN1_FUNC_MDIO1_S3_MDIO0 (RZN1_FUNC_MDIO_OFFSET + 20) 128 1.1 jmcneill #define RZN1_FUNC_MDIO1_S3_MDIO1 (RZN1_FUNC_MDIO_OFFSET + 21) 129 1.1 jmcneill #define RZN1_FUNC_MDIO1_HWRTOS (RZN1_FUNC_MDIO_OFFSET + 22) 130 1.1 jmcneill #define RZN1_FUNC_MDIO1_SWITCH (RZN1_FUNC_MDIO_OFFSET + 23) 131 1.1 jmcneill /* These are MDIO1 peripherals for the RZN1_FUNC_ETH_MDIO_E1 function */ 132 1.1 jmcneill #define RZN1_FUNC_MDIO1_E1_HIGHZ (RZN1_FUNC_MDIO_OFFSET + 24) 133 1.1 jmcneill #define RZN1_FUNC_MDIO1_E1_GMAC0 (RZN1_FUNC_MDIO_OFFSET + 25) 134 1.1 jmcneill #define RZN1_FUNC_MDIO1_E1_GMAC1 (RZN1_FUNC_MDIO_OFFSET + 26) 135 1.1 jmcneill #define RZN1_FUNC_MDIO1_E1_ECAT (RZN1_FUNC_MDIO_OFFSET + 27) 136 1.1 jmcneill #define RZN1_FUNC_MDIO1_E1_S3_MDIO0 (RZN1_FUNC_MDIO_OFFSET + 28) 137 1.1 jmcneill #define RZN1_FUNC_MDIO1_E1_S3_MDIO1 (RZN1_FUNC_MDIO_OFFSET + 29) 138 1.1 jmcneill #define RZN1_FUNC_MDIO1_E1_HWRTOS (RZN1_FUNC_MDIO_OFFSET + 30) 139 1.1 jmcneill #define RZN1_FUNC_MDIO1_E1_SWITCH (RZN1_FUNC_MDIO_OFFSET + 31) 140 1.1 jmcneill 141 1.1 jmcneill #define RZN1_FUNC_MAX (RZN1_FUNC_MDIO_OFFSET + 32) 142 1.1 jmcneill 143 1.1 jmcneill #endif /* __DT_BINDINGS_RZN1_PINCTRL_H */ 144