Home | History | Annotate | Line # | Download | only in reset-controller
      1      1.1     skrll /*	$NetBSD: mt8183-resets.h,v 1.1.1.2 2021/11/07 16:49:57 jmcneill Exp $	*/
      2      1.1     skrll 
      3      1.1     skrll /* SPDX-License-Identifier: GPL-2.0 */
      4      1.1     skrll /*
      5      1.1     skrll  * Copyright (c) 2019 MediaTek Inc.
      6      1.1     skrll  * Author: Yong Liang <yong.liang (at) mediatek.com>
      7      1.1     skrll  */
      8      1.1     skrll 
      9      1.1     skrll #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT8183
     10      1.1     skrll #define _DT_BINDINGS_RESET_CONTROLLER_MT8183
     11      1.1     skrll 
     12      1.1     skrll /* INFRACFG AO resets */
     13      1.1     skrll #define MT8183_INFRACFG_AO_THERM_SW_RST				0
     14      1.1     skrll #define MT8183_INFRACFG_AO_USB_TOP_SW_RST			1
     15      1.1     skrll #define MT8183_INFRACFG_AO_MM_IOMMU_SW_RST			3
     16      1.1     skrll #define MT8183_INFRACFG_AO_MSDC3_SW_RST				4
     17      1.1     skrll #define MT8183_INFRACFG_AO_MSDC2_SW_RST				5
     18      1.1     skrll #define MT8183_INFRACFG_AO_MSDC1_SW_RST				6
     19      1.1     skrll #define MT8183_INFRACFG_AO_MSDC0_SW_RST				7
     20      1.1     skrll #define MT8183_INFRACFG_AO_APDMA_SW_RST				9
     21      1.1     skrll #define MT8183_INFRACFG_AO_MIMP_D_SW_RST			10
     22      1.1     skrll #define MT8183_INFRACFG_AO_BTIF_SW_RST				12
     23      1.1     skrll #define MT8183_INFRACFG_AO_DISP_PWM_SW_RST			14
     24      1.1     skrll #define MT8183_INFRACFG_AO_AUXADC_SW_RST			15
     25      1.1     skrll 
     26      1.1     skrll #define MT8183_INFRACFG_AO_IRTX_SW_RST				32
     27      1.1     skrll #define MT8183_INFRACFG_AO_SPI0_SW_RST				33
     28      1.1     skrll #define MT8183_INFRACFG_AO_I2C0_SW_RST				34
     29      1.1     skrll #define MT8183_INFRACFG_AO_I2C1_SW_RST				35
     30      1.1     skrll #define MT8183_INFRACFG_AO_I2C2_SW_RST				36
     31      1.1     skrll #define MT8183_INFRACFG_AO_I2C3_SW_RST				37
     32      1.1     skrll #define MT8183_INFRACFG_AO_UART0_SW_RST				38
     33      1.1     skrll #define MT8183_INFRACFG_AO_UART1_SW_RST				39
     34      1.1     skrll #define MT8183_INFRACFG_AO_UART2_SW_RST				40
     35      1.1     skrll #define MT8183_INFRACFG_AO_PWM_SW_RST				41
     36      1.1     skrll #define MT8183_INFRACFG_AO_SPI1_SW_RST				42
     37      1.1     skrll #define MT8183_INFRACFG_AO_I2C4_SW_RST				43
     38      1.1     skrll #define MT8183_INFRACFG_AO_DVFSP_SW_RST				44
     39      1.1     skrll #define MT8183_INFRACFG_AO_SPI2_SW_RST				45
     40      1.1     skrll #define MT8183_INFRACFG_AO_SPI3_SW_RST				46
     41      1.1     skrll #define MT8183_INFRACFG_AO_UFSHCI_SW_RST			47
     42      1.1     skrll 
     43      1.1     skrll #define MT8183_INFRACFG_AO_PMIC_WRAP_SW_RST			64
     44      1.1     skrll #define MT8183_INFRACFG_AO_SPM_SW_RST				65
     45      1.1     skrll #define MT8183_INFRACFG_AO_USBSIF_SW_RST			66
     46      1.1     skrll #define MT8183_INFRACFG_AO_KP_SW_RST				68
     47      1.1     skrll #define MT8183_INFRACFG_AO_APXGPT_SW_RST			69
     48      1.1     skrll #define MT8183_INFRACFG_AO_CLDMA_AO_SW_RST			70
     49      1.1     skrll #define MT8183_INFRACFG_AO_UNIPRO_UFS_SW_RST			71
     50      1.1     skrll #define MT8183_INFRACFG_AO_DX_CC_SW_RST				72
     51      1.1     skrll #define MT8183_INFRACFG_AO_UFSPHY_SW_RST			73
     52      1.1     skrll 
     53      1.1     skrll #define MT8183_INFRACFG_AO_DX_CC_SEC_SW_RST			96
     54      1.1     skrll #define MT8183_INFRACFG_AO_GCE_SW_RST				97
     55      1.1     skrll #define MT8183_INFRACFG_AO_CLDMA_SW_RST				98
     56      1.1     skrll #define MT8183_INFRACFG_AO_TRNG_SW_RST				99
     57      1.1     skrll #define MT8183_INFRACFG_AO_AP_MD_CCIF_1_SW_RST			103
     58      1.1     skrll #define MT8183_INFRACFG_AO_AP_MD_CCIF_SW_RST			104
     59      1.1     skrll #define MT8183_INFRACFG_AO_I2C1_IMM_SW_RST			105
     60      1.1     skrll #define MT8183_INFRACFG_AO_I2C1_ARB_SW_RST			106
     61      1.1     skrll #define MT8183_INFRACFG_AO_I2C2_IMM_SW_RST			107
     62      1.1     skrll #define MT8183_INFRACFG_AO_I2C2_ARB_SW_RST			108
     63      1.1     skrll #define MT8183_INFRACFG_AO_I2C5_SW_RST				109
     64      1.1     skrll #define MT8183_INFRACFG_AO_I2C5_IMM_SW_RST			110
     65      1.1     skrll #define MT8183_INFRACFG_AO_I2C5_ARB_SW_RST			111
     66      1.1     skrll #define MT8183_INFRACFG_AO_SPI4_SW_RST				112
     67      1.1     skrll #define MT8183_INFRACFG_AO_SPI5_SW_RST				113
     68      1.1     skrll #define MT8183_INFRACFG_AO_INFRA2MFGAXI_CBIP_CLAS_SW_RST	114
     69      1.1     skrll #define MT8183_INFRACFG_AO_MFGAXI2INFRA_M0_CBIP_GLAS_OUT_SW_RST	115
     70      1.1     skrll #define MT8183_INFRACFG_AO_MFGAXI2INFRA_M1_CBIP_GLAS_OUT_SW_RST	116
     71      1.1     skrll #define MT8183_INFRACFG_AO_UFS_AES_SW_RST			117
     72      1.1     skrll #define MT8183_INFRACFG_AO_CCU_I2C_IRQ_SW_RST			118
     73      1.1     skrll #define MT8183_INFRACFG_AO_CCU_I2C_DMA_SW_RST			119
     74      1.1     skrll #define MT8183_INFRACFG_AO_I2C6_SW_RST				120
     75      1.1     skrll #define MT8183_INFRACFG_AO_CCU_GALS_SW_RST			121
     76      1.1     skrll #define MT8183_INFRACFG_AO_IPU_GALS_SW_RST			122
     77      1.1     skrll #define MT8183_INFRACFG_AO_CONN2AP_GALS_SW_RST			123
     78      1.1     skrll #define MT8183_INFRACFG_AO_AP_MD_CCIF2_SW_RST			124
     79      1.1     skrll #define MT8183_INFRACFG_AO_AP_MD_CCIF3_SW_RST			125
     80      1.1     skrll #define MT8183_INFRACFG_AO_I2C7_SW_RST				126
     81      1.1     skrll #define MT8183_INFRACFG_AO_I2C8_SW_RST				127
     82      1.1     skrll 
     83  1.1.1.2  jmcneill #define MT8183_INFRACFG_SW_RST_NUM				128
     84  1.1.1.2  jmcneill 
     85  1.1.1.2  jmcneill #define MT8183_TOPRGU_MM_SW_RST					1
     86  1.1.1.2  jmcneill #define MT8183_TOPRGU_MFG_SW_RST				2
     87  1.1.1.2  jmcneill #define MT8183_TOPRGU_VENC_SW_RST				3
     88  1.1.1.2  jmcneill #define MT8183_TOPRGU_VDEC_SW_RST				4
     89  1.1.1.2  jmcneill #define MT8183_TOPRGU_IMG_SW_RST				5
     90  1.1.1.2  jmcneill #define MT8183_TOPRGU_MD_SW_RST					7
     91  1.1.1.2  jmcneill #define MT8183_TOPRGU_CONN_SW_RST				9
     92  1.1.1.2  jmcneill #define MT8183_TOPRGU_CONN_MCU_SW_RST				12
     93  1.1.1.2  jmcneill #define MT8183_TOPRGU_IPU0_SW_RST				14
     94  1.1.1.2  jmcneill #define MT8183_TOPRGU_IPU1_SW_RST				15
     95  1.1.1.2  jmcneill #define MT8183_TOPRGU_AUDIO_SW_RST				17
     96  1.1.1.2  jmcneill #define MT8183_TOPRGU_CAMSYS_SW_RST				18
     97  1.1.1.2  jmcneill 
     98  1.1.1.2  jmcneill #define MT8183_TOPRGU_SW_RST_NUM				19
     99  1.1.1.2  jmcneill 
    100      1.1     skrll #endif  /* _DT_BINDINGS_RESET_CONTROLLER_MT8183 */
    101