Home | History | Annotate | Line # | Download | only in reset
      1  1.1  skrll /*	$NetBSD: amlogic,meson-a1-reset.h,v 1.1.1.1 2020/01/03 14:33:06 skrll Exp $	*/
      2  1.1  skrll 
      3  1.1  skrll /* SPDX-License-Identifier: (GPL-2.0+ OR MIT)
      4  1.1  skrll  *
      5  1.1  skrll  * Copyright (c) 2019 Amlogic, Inc. All rights reserved.
      6  1.1  skrll  * Author: Xingyu Chen <xingyu.chen (at) amlogic.com>
      7  1.1  skrll  *
      8  1.1  skrll  */
      9  1.1  skrll 
     10  1.1  skrll #ifndef _DT_BINDINGS_AMLOGIC_MESON_A1_RESET_H
     11  1.1  skrll #define _DT_BINDINGS_AMLOGIC_MESON_A1_RESET_H
     12  1.1  skrll 
     13  1.1  skrll /*	RESET0					*/
     14  1.1  skrll /*					0	*/
     15  1.1  skrll #define RESET_AM2AXI_VAD		1
     16  1.1  skrll /*					2-3	*/
     17  1.1  skrll #define RESET_PSRAM			4
     18  1.1  skrll #define RESET_PAD_CTRL			5
     19  1.1  skrll /*					6	*/
     20  1.1  skrll #define RESET_TEMP_SENSOR		7
     21  1.1  skrll #define RESET_AM2AXI_DEV		8
     22  1.1  skrll /*					9	*/
     23  1.1  skrll #define RESET_SPICC_A			10
     24  1.1  skrll #define RESET_MSR_CLK			11
     25  1.1  skrll #define RESET_AUDIO			12
     26  1.1  skrll #define RESET_ANALOG_CTRL		13
     27  1.1  skrll #define RESET_SAR_ADC			14
     28  1.1  skrll #define RESET_AUDIO_VAD			15
     29  1.1  skrll #define RESET_CEC			16
     30  1.1  skrll #define RESET_PWM_EF			17
     31  1.1  skrll #define RESET_PWM_CD			18
     32  1.1  skrll #define RESET_PWM_AB			19
     33  1.1  skrll /*					20	*/
     34  1.1  skrll #define RESET_IR_CTRL			21
     35  1.1  skrll #define RESET_I2C_S_A			22
     36  1.1  skrll /*					23	*/
     37  1.1  skrll #define RESET_I2C_M_D			24
     38  1.1  skrll #define RESET_I2C_M_C			25
     39  1.1  skrll #define RESET_I2C_M_B			26
     40  1.1  skrll #define RESET_I2C_M_A			27
     41  1.1  skrll #define RESET_I2C_PROD_AHB		28
     42  1.1  skrll #define RESET_I2C_PROD			29
     43  1.1  skrll /*					30-31	*/
     44  1.1  skrll 
     45  1.1  skrll /*	RESET1					*/
     46  1.1  skrll #define RESET_ACODEC			32
     47  1.1  skrll #define RESET_DMA			33
     48  1.1  skrll #define RESET_SD_EMMC_A			34
     49  1.1  skrll /*					35	*/
     50  1.1  skrll #define RESET_USBCTRL			36
     51  1.1  skrll /*					37	*/
     52  1.1  skrll #define RESET_USBPHY			38
     53  1.1  skrll /*					39-41	*/
     54  1.1  skrll #define RESET_RSA			42
     55  1.1  skrll #define RESET_DMC			43
     56  1.1  skrll /*					44	*/
     57  1.1  skrll #define RESET_IRQ_CTRL			45
     58  1.1  skrll /*					46	*/
     59  1.1  skrll #define RESET_NIC_VAD			47
     60  1.1  skrll #define RESET_NIC_AXI			48
     61  1.1  skrll #define RESET_RAMA			49
     62  1.1  skrll #define RESET_RAMB			50
     63  1.1  skrll /*					51-52	*/
     64  1.1  skrll #define RESET_ROM			53
     65  1.1  skrll #define RESET_SPIFC			54
     66  1.1  skrll #define RESET_GIC			55
     67  1.1  skrll #define RESET_UART_C			56
     68  1.1  skrll #define RESET_UART_B			57
     69  1.1  skrll #define RESET_UART_A			58
     70  1.1  skrll #define RESET_OSC_RING			59
     71  1.1  skrll /*					60-63	*/
     72  1.1  skrll 
     73  1.1  skrll /*	RESET2					*/
     74  1.1  skrll /*					64-95	*/
     75  1.1  skrll 
     76  1.1  skrll #endif
     77