Home | History | Annotate | Line # | Download | only in reset
      1  1.1  jmcneill /*	$NetBSD: amlogic,meson-g12a-reset.h,v 1.1.1.1 2019/05/25 11:29:13 jmcneill Exp $	*/
      2  1.1  jmcneill 
      3  1.1  jmcneill /* SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause */
      4  1.1  jmcneill /*
      5  1.1  jmcneill  * Copyright (c) 2019 BayLibre, SAS.
      6  1.1  jmcneill  * Author: Jerome Brunet <jbrunet (at) baylibre.com>
      7  1.1  jmcneill  *
      8  1.1  jmcneill  */
      9  1.1  jmcneill 
     10  1.1  jmcneill #ifndef _DT_BINDINGS_AMLOGIC_MESON_G12A_RESET_H
     11  1.1  jmcneill #define _DT_BINDINGS_AMLOGIC_MESON_G12A_RESET_H
     12  1.1  jmcneill 
     13  1.1  jmcneill /*	RESET0					*/
     14  1.1  jmcneill #define RESET_HIU			0
     15  1.1  jmcneill /*					1	*/
     16  1.1  jmcneill #define RESET_DOS			2
     17  1.1  jmcneill /*					3-4	*/
     18  1.1  jmcneill #define RESET_VIU			5
     19  1.1  jmcneill #define RESET_AFIFO			6
     20  1.1  jmcneill #define RESET_VID_PLL_DIV		7
     21  1.1  jmcneill /*					8-9	*/
     22  1.1  jmcneill #define RESET_VENC			10
     23  1.1  jmcneill #define RESET_ASSIST			11
     24  1.1  jmcneill #define RESET_PCIE_CTRL_A		12
     25  1.1  jmcneill #define RESET_VCBUS			13
     26  1.1  jmcneill #define RESET_PCIE_PHY			14
     27  1.1  jmcneill #define RESET_PCIE_APB			15
     28  1.1  jmcneill #define RESET_GIC			16
     29  1.1  jmcneill #define RESET_CAPB3_DECODE		17
     30  1.1  jmcneill /*					18	*/
     31  1.1  jmcneill #define RESET_HDMITX_CAPB3		19
     32  1.1  jmcneill #define RESET_DVALIN_CAPB3		20
     33  1.1  jmcneill #define RESET_DOS_CAPB3			21
     34  1.1  jmcneill /*					22	*/
     35  1.1  jmcneill #define RESET_CBUS_CAPB3		23
     36  1.1  jmcneill #define RESET_AHB_CNTL			24
     37  1.1  jmcneill #define RESET_AHB_DATA			25
     38  1.1  jmcneill #define RESET_VCBUS_CLK81		26
     39  1.1  jmcneill /*					27-31	*/
     40  1.1  jmcneill /*	RESET1					*/
     41  1.1  jmcneill /*					32	*/
     42  1.1  jmcneill #define RESET_DEMUX			33
     43  1.1  jmcneill #define RESET_USB			34
     44  1.1  jmcneill #define RESET_DDR			35
     45  1.1  jmcneill /*					36	*/
     46  1.1  jmcneill #define RESET_BT656			37
     47  1.1  jmcneill #define RESET_AHB_SRAM			38
     48  1.1  jmcneill /*					39	*/
     49  1.1  jmcneill #define RESET_PARSER			40
     50  1.1  jmcneill /*					41	*/
     51  1.1  jmcneill #define RESET_ISA			42
     52  1.1  jmcneill #define RESET_ETHERNET			43
     53  1.1  jmcneill #define RESET_SD_EMMC_A			44
     54  1.1  jmcneill #define RESET_SD_EMMC_B			45
     55  1.1  jmcneill #define RESET_SD_EMMC_C			46
     56  1.1  jmcneill /*					47	*/
     57  1.1  jmcneill #define RESET_USB_PHY20			48
     58  1.1  jmcneill #define RESET_USB_PHY21			49
     59  1.1  jmcneill /*					50-60	*/
     60  1.1  jmcneill #define RESET_AUDIO_CODEC		61
     61  1.1  jmcneill /*					62-63	*/
     62  1.1  jmcneill /*	RESET2					*/
     63  1.1  jmcneill /*					64	*/
     64  1.1  jmcneill #define RESET_AUDIO			65
     65  1.1  jmcneill #define RESET_HDMITX_PHY		66
     66  1.1  jmcneill /*					67	*/
     67  1.1  jmcneill #define RESET_MIPI_DSI_HOST		68
     68  1.1  jmcneill #define RESET_ALOCKER			69
     69  1.1  jmcneill #define RESET_GE2D			70
     70  1.1  jmcneill #define RESET_PARSER_REG		71
     71  1.1  jmcneill #define RESET_PARSER_FETCH		72
     72  1.1  jmcneill #define RESET_CTL			73
     73  1.1  jmcneill #define RESET_PARSER_TOP		74
     74  1.1  jmcneill /*					75-77	*/
     75  1.1  jmcneill #define RESET_DVALIN			78
     76  1.1  jmcneill #define RESET_HDMITX			79
     77  1.1  jmcneill /*					80-95	*/
     78  1.1  jmcneill /*	RESET3					*/
     79  1.1  jmcneill /*					96-95	*/
     80  1.1  jmcneill #define RESET_DEMUX_TOP			105
     81  1.1  jmcneill #define RESET_DEMUX_DES_PL		106
     82  1.1  jmcneill #define RESET_DEMUX_S2P_0		107
     83  1.1  jmcneill #define RESET_DEMUX_S2P_1		108
     84  1.1  jmcneill #define RESET_DEMUX_0			109
     85  1.1  jmcneill #define RESET_DEMUX_1			110
     86  1.1  jmcneill #define RESET_DEMUX_2			111
     87  1.1  jmcneill /*					112-127	*/
     88  1.1  jmcneill /*	RESET4					*/
     89  1.1  jmcneill /*					128-129	*/
     90  1.1  jmcneill #define RESET_MIPI_DSI_PHY		130
     91  1.1  jmcneill /*					131-132	*/
     92  1.1  jmcneill #define RESET_RDMA			133
     93  1.1  jmcneill #define RESET_VENCI			134
     94  1.1  jmcneill #define RESET_VENCP			135
     95  1.1  jmcneill /*					136	*/
     96  1.1  jmcneill #define RESET_VDAC			137
     97  1.1  jmcneill /*					138-139 */
     98  1.1  jmcneill #define RESET_VDI6			140
     99  1.1  jmcneill #define RESET_VENCL			141
    100  1.1  jmcneill #define RESET_I2C_M1			142
    101  1.1  jmcneill #define RESET_I2C_M2			143
    102  1.1  jmcneill /*					144-159	*/
    103  1.1  jmcneill /*	RESET5					*/
    104  1.1  jmcneill /*					160-191	*/
    105  1.1  jmcneill /*	RESET6					*/
    106  1.1  jmcneill #define RESET_GEN			192
    107  1.1  jmcneill #define RESET_SPICC0			193
    108  1.1  jmcneill #define RESET_SC			194
    109  1.1  jmcneill #define RESET_SANA_3			195
    110  1.1  jmcneill #define RESET_I2C_M0			196
    111  1.1  jmcneill #define RESET_TS_PLL			197
    112  1.1  jmcneill #define RESET_SPICC1			198
    113  1.1  jmcneill #define RESET_STREAM			199
    114  1.1  jmcneill #define RESET_TS_CPU			200
    115  1.1  jmcneill #define RESET_UART0			201
    116  1.1  jmcneill #define RESET_UART1_2			202
    117  1.1  jmcneill #define RESET_ASYNC0			203
    118  1.1  jmcneill #define RESET_ASYNC1			204
    119  1.1  jmcneill #define RESET_SPIFC0			205
    120  1.1  jmcneill #define RESET_I2C_M3			206
    121  1.1  jmcneill /*					207-223	*/
    122  1.1  jmcneill /*	RESET7					*/
    123  1.1  jmcneill #define RESET_USB_DDR_0			224
    124  1.1  jmcneill #define RESET_USB_DDR_1			225
    125  1.1  jmcneill #define RESET_USB_DDR_2			226
    126  1.1  jmcneill #define RESET_USB_DDR_3			227
    127  1.1  jmcneill #define RESET_TS_GPU			228
    128  1.1  jmcneill #define RESET_DEVICE_MMC_ARB		229
    129  1.1  jmcneill #define RESET_DVALIN_DMC_PIPL		230
    130  1.1  jmcneill #define RESET_VID_LOCK			231
    131  1.1  jmcneill #define RESET_NIC_DMC_PIPL		232
    132  1.1  jmcneill #define RESET_DMC_VPU_PIPL		233
    133  1.1  jmcneill #define RESET_GE2D_DMC_PIPL		234
    134  1.1  jmcneill #define RESET_HCODEC_DMC_PIPL		235
    135  1.1  jmcneill #define RESET_WAVE420_DMC_PIPL		236
    136  1.1  jmcneill #define RESET_HEVCF_DMC_PIPL		237
    137  1.1  jmcneill /*					238-255	*/
    138  1.1  jmcneill 
    139  1.1  jmcneill #endif
    140