Home | History | Annotate | Line # | Download | only in reset
      1  1.1  jmcneill /*	$NetBSD: imx8mp-reset.h,v 1.1.1.1 2021/11/07 16:49:57 jmcneill Exp $	*/
      2  1.1  jmcneill 
      3  1.1  jmcneill /* SPDX-License-Identifier: GPL-2.0-only */
      4  1.1  jmcneill /*
      5  1.1  jmcneill  * Copyright 2020 NXP
      6  1.1  jmcneill  */
      7  1.1  jmcneill 
      8  1.1  jmcneill #ifndef DT_BINDING_RESET_IMX8MP_H
      9  1.1  jmcneill #define DT_BINDING_RESET_IMX8MP_H
     10  1.1  jmcneill 
     11  1.1  jmcneill #define IMX8MP_RESET_A53_CORE_POR_RESET0	0
     12  1.1  jmcneill #define IMX8MP_RESET_A53_CORE_POR_RESET1	1
     13  1.1  jmcneill #define IMX8MP_RESET_A53_CORE_POR_RESET2	2
     14  1.1  jmcneill #define IMX8MP_RESET_A53_CORE_POR_RESET3	3
     15  1.1  jmcneill #define IMX8MP_RESET_A53_CORE_RESET0		4
     16  1.1  jmcneill #define IMX8MP_RESET_A53_CORE_RESET1		5
     17  1.1  jmcneill #define IMX8MP_RESET_A53_CORE_RESET2		6
     18  1.1  jmcneill #define IMX8MP_RESET_A53_CORE_RESET3		7
     19  1.1  jmcneill #define IMX8MP_RESET_A53_DBG_RESET0		8
     20  1.1  jmcneill #define IMX8MP_RESET_A53_DBG_RESET1		9
     21  1.1  jmcneill #define IMX8MP_RESET_A53_DBG_RESET2		10
     22  1.1  jmcneill #define IMX8MP_RESET_A53_DBG_RESET3		11
     23  1.1  jmcneill #define IMX8MP_RESET_A53_ETM_RESET0		12
     24  1.1  jmcneill #define IMX8MP_RESET_A53_ETM_RESET1		13
     25  1.1  jmcneill #define IMX8MP_RESET_A53_ETM_RESET2		14
     26  1.1  jmcneill #define IMX8MP_RESET_A53_ETM_RESET3		15
     27  1.1  jmcneill #define IMX8MP_RESET_A53_SOC_DBG_RESET		16
     28  1.1  jmcneill #define IMX8MP_RESET_A53_L2RESET		17
     29  1.1  jmcneill #define IMX8MP_RESET_SW_NON_SCLR_M7C_RST	18
     30  1.1  jmcneill #define IMX8MP_RESET_OTG1_PHY_RESET		19
     31  1.1  jmcneill #define IMX8MP_RESET_OTG2_PHY_RESET		20
     32  1.1  jmcneill #define IMX8MP_RESET_SUPERMIX_RESET		21
     33  1.1  jmcneill #define IMX8MP_RESET_AUDIOMIX_RESET		22
     34  1.1  jmcneill #define IMX8MP_RESET_MLMIX_RESET		23
     35  1.1  jmcneill #define IMX8MP_RESET_PCIEPHY			24
     36  1.1  jmcneill #define IMX8MP_RESET_PCIEPHY_PERST		25
     37  1.1  jmcneill #define IMX8MP_RESET_PCIE_CTRL_APPS_EN		26
     38  1.1  jmcneill #define IMX8MP_RESET_PCIE_CTRL_APPS_TURNOFF	27
     39  1.1  jmcneill #define IMX8MP_RESET_HDMI_PHY_APB_RESET		28
     40  1.1  jmcneill #define IMX8MP_RESET_MEDIA_RESET		29
     41  1.1  jmcneill #define IMX8MP_RESET_GPU2D_RESET		30
     42  1.1  jmcneill #define IMX8MP_RESET_GPU3D_RESET		31
     43  1.1  jmcneill #define IMX8MP_RESET_GPU_RESET			32
     44  1.1  jmcneill #define IMX8MP_RESET_VPU_RESET			33
     45  1.1  jmcneill #define IMX8MP_RESET_VPU_G1_RESET		34
     46  1.1  jmcneill #define IMX8MP_RESET_VPU_G2_RESET		35
     47  1.1  jmcneill #define IMX8MP_RESET_VPUVC8KE_RESET		36
     48  1.1  jmcneill #define IMX8MP_RESET_NOC_RESET			37
     49  1.1  jmcneill 
     50  1.1  jmcneill #define IMX8MP_RESET_NUM			38
     51  1.1  jmcneill 
     52  1.1  jmcneill #endif
     53