1 1.1 jmcneill /* $NetBSD: imx8mq-reset.h,v 1.1.1.3 2021/11/07 16:49:57 jmcneill Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill /* SPDX-License-Identifier: GPL-2.0 */ 4 1.1 jmcneill /* 5 1.1 jmcneill * Copyright (C) 2018 Zodiac Inflight Innovations 6 1.1 jmcneill * 7 1.1 jmcneill * Author: Andrey Smirnov <andrew.smirnov (at) gmail.com> 8 1.1 jmcneill */ 9 1.1 jmcneill 10 1.1 jmcneill #ifndef DT_BINDING_RESET_IMX8MQ_H 11 1.1 jmcneill #define DT_BINDING_RESET_IMX8MQ_H 12 1.1 jmcneill 13 1.1 jmcneill #define IMX8MQ_RESET_A53_CORE_POR_RESET0 0 14 1.1 jmcneill #define IMX8MQ_RESET_A53_CORE_POR_RESET1 1 15 1.1 jmcneill #define IMX8MQ_RESET_A53_CORE_POR_RESET2 2 16 1.1 jmcneill #define IMX8MQ_RESET_A53_CORE_POR_RESET3 3 17 1.1 jmcneill #define IMX8MQ_RESET_A53_CORE_RESET0 4 18 1.1 jmcneill #define IMX8MQ_RESET_A53_CORE_RESET1 5 19 1.1 jmcneill #define IMX8MQ_RESET_A53_CORE_RESET2 6 20 1.1 jmcneill #define IMX8MQ_RESET_A53_CORE_RESET3 7 21 1.1 jmcneill #define IMX8MQ_RESET_A53_DBG_RESET0 8 22 1.1 jmcneill #define IMX8MQ_RESET_A53_DBG_RESET1 9 23 1.1 jmcneill #define IMX8MQ_RESET_A53_DBG_RESET2 10 24 1.1 jmcneill #define IMX8MQ_RESET_A53_DBG_RESET3 11 25 1.1 jmcneill #define IMX8MQ_RESET_A53_ETM_RESET0 12 26 1.1 jmcneill #define IMX8MQ_RESET_A53_ETM_RESET1 13 27 1.1 jmcneill #define IMX8MQ_RESET_A53_ETM_RESET2 14 28 1.1 jmcneill #define IMX8MQ_RESET_A53_ETM_RESET3 15 29 1.1 jmcneill #define IMX8MQ_RESET_A53_SOC_DBG_RESET 16 30 1.1 jmcneill #define IMX8MQ_RESET_A53_L2RESET 17 31 1.1 jmcneill #define IMX8MQ_RESET_SW_NON_SCLR_M4C_RST 18 32 1.1 jmcneill #define IMX8MQ_RESET_OTG1_PHY_RESET 19 33 1.1.1.3 jmcneill #define IMX8MQ_RESET_OTG2_PHY_RESET 20 /* i.MX8MN does NOT support */ 34 1.1.1.3 jmcneill #define IMX8MQ_RESET_MIPI_DSI_RESET_BYTE_N 21 /* i.MX8MN does NOT support */ 35 1.1.1.3 jmcneill #define IMX8MQ_RESET_MIPI_DSI_RESET_N 22 /* i.MX8MN does NOT support */ 36 1.1.1.3 jmcneill #define IMX8MQ_RESET_MIPI_DSI_DPI_RESET_N 23 /* i.MX8MN does NOT support */ 37 1.1.1.3 jmcneill #define IMX8MQ_RESET_MIPI_DSI_ESC_RESET_N 24 /* i.MX8MN does NOT support */ 38 1.1.1.3 jmcneill #define IMX8MQ_RESET_MIPI_DSI_PCLK_RESET_N 25 /* i.MX8MN does NOT support */ 39 1.1.1.3 jmcneill #define IMX8MQ_RESET_PCIEPHY 26 /* i.MX8MN does NOT support */ 40 1.1.1.3 jmcneill #define IMX8MQ_RESET_PCIEPHY_PERST 27 /* i.MX8MN does NOT support */ 41 1.1.1.3 jmcneill #define IMX8MQ_RESET_PCIE_CTRL_APPS_EN 28 /* i.MX8MN does NOT support */ 42 1.1.1.3 jmcneill #define IMX8MQ_RESET_PCIE_CTRL_APPS_TURNOFF 29 /* i.MX8MN does NOT support */ 43 1.1.1.3 jmcneill #define IMX8MQ_RESET_HDMI_PHY_APB_RESET 30 /* i.MX8MM/i.MX8MN does NOT support */ 44 1.1 jmcneill #define IMX8MQ_RESET_DISP_RESET 31 45 1.1 jmcneill #define IMX8MQ_RESET_GPU_RESET 32 46 1.1.1.3 jmcneill #define IMX8MQ_RESET_VPU_RESET 33 /* i.MX8MN does NOT support */ 47 1.1.1.3 jmcneill #define IMX8MQ_RESET_PCIEPHY2 34 /* i.MX8MM/i.MX8MN does NOT support */ 48 1.1.1.3 jmcneill #define IMX8MQ_RESET_PCIEPHY2_PERST 35 /* i.MX8MM/i.MX8MN does NOT support */ 49 1.1.1.3 jmcneill #define IMX8MQ_RESET_PCIE2_CTRL_APPS_EN 36 /* i.MX8MM/i.MX8MN does NOT support */ 50 1.1.1.3 jmcneill #define IMX8MQ_RESET_PCIE2_CTRL_APPS_TURNOFF 37 /* i.MX8MM/i.MX8MN does NOT support */ 51 1.1.1.3 jmcneill #define IMX8MQ_RESET_MIPI_CSI1_CORE_RESET 38 /* i.MX8MM/i.MX8MN does NOT support */ 52 1.1.1.3 jmcneill #define IMX8MQ_RESET_MIPI_CSI1_PHY_REF_RESET 39 /* i.MX8MM/i.MX8MN does NOT support */ 53 1.1.1.3 jmcneill #define IMX8MQ_RESET_MIPI_CSI1_ESC_RESET 40 /* i.MX8MM/i.MX8MN does NOT support */ 54 1.1.1.3 jmcneill #define IMX8MQ_RESET_MIPI_CSI2_CORE_RESET 41 /* i.MX8MM/i.MX8MN does NOT support */ 55 1.1.1.3 jmcneill #define IMX8MQ_RESET_MIPI_CSI2_PHY_REF_RESET 42 /* i.MX8MM/i.MX8MN does NOT support */ 56 1.1.1.3 jmcneill #define IMX8MQ_RESET_MIPI_CSI2_ESC_RESET 43 /* i.MX8MM/i.MX8MN does NOT support */ 57 1.1.1.3 jmcneill #define IMX8MQ_RESET_DDRC1_PRST 44 /* i.MX8MN does NOT support */ 58 1.1.1.3 jmcneill #define IMX8MQ_RESET_DDRC1_CORE_RESET 45 /* i.MX8MN does NOT support */ 59 1.1.1.3 jmcneill #define IMX8MQ_RESET_DDRC1_PHY_RESET 46 /* i.MX8MN does NOT support */ 60 1.1.1.3 jmcneill #define IMX8MQ_RESET_DDRC2_PRST 47 /* i.MX8MM/i.MX8MN does NOT support */ 61 1.1.1.3 jmcneill #define IMX8MQ_RESET_DDRC2_CORE_RESET 48 /* i.MX8MM/i.MX8MN does NOT support */ 62 1.1.1.3 jmcneill #define IMX8MQ_RESET_DDRC2_PHY_RESET 49 /* i.MX8MM/i.MX8MN does NOT support */ 63 1.1.1.3 jmcneill #define IMX8MQ_RESET_SW_M4C_RST 50 64 1.1.1.3 jmcneill #define IMX8MQ_RESET_SW_M4P_RST 51 65 1.1.1.3 jmcneill #define IMX8MQ_RESET_M4_ENABLE 52 66 1.1 jmcneill 67 1.1.1.3 jmcneill #define IMX8MQ_RESET_NUM 53 68 1.1 jmcneill 69 1.1 jmcneill #endif 70