Home | History | Annotate | Line # | Download | only in reset
      1      1.1  jmcneill /*	$NetBSD: mt7622-reset.h,v 1.1.1.2 2020/01/03 14:33:06 skrll Exp $	*/
      2      1.1  jmcneill 
      3  1.1.1.2     skrll /* SPDX-License-Identifier: GPL-2.0-only */
      4      1.1  jmcneill /*
      5      1.1  jmcneill  * Copyright (c) 2017 MediaTek Inc.
      6      1.1  jmcneill  * Author: Sean Wang <sean.wang (at) mediatek.com>
      7      1.1  jmcneill  */
      8      1.1  jmcneill 
      9      1.1  jmcneill #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT7622
     10      1.1  jmcneill #define _DT_BINDINGS_RESET_CONTROLLER_MT7622
     11      1.1  jmcneill 
     12      1.1  jmcneill /* INFRACFG resets */
     13      1.1  jmcneill #define MT7622_INFRA_EMI_REG_RST		0
     14      1.1  jmcneill #define MT7622_INFRA_DRAMC0_A0_RST		1
     15      1.1  jmcneill #define MT7622_INFRA_APCIRQ_EINT_RST		3
     16      1.1  jmcneill #define MT7622_INFRA_APXGPT_RST			4
     17      1.1  jmcneill #define MT7622_INFRA_SCPSYS_RST			5
     18      1.1  jmcneill #define MT7622_INFRA_PMIC_WRAP_RST		7
     19      1.1  jmcneill #define MT7622_INFRA_IRRX_RST			9
     20      1.1  jmcneill #define MT7622_INFRA_EMI_RST			16
     21      1.1  jmcneill #define MT7622_INFRA_WED0_RST			17
     22      1.1  jmcneill #define MT7622_INFRA_DRAMC_RST			18
     23      1.1  jmcneill #define MT7622_INFRA_CCI_INTF_RST		19
     24      1.1  jmcneill #define MT7622_INFRA_TRNG_RST			21
     25      1.1  jmcneill #define MT7622_INFRA_SYSIRQ_RST			22
     26      1.1  jmcneill #define MT7622_INFRA_WED1_RST			25
     27      1.1  jmcneill 
     28      1.1  jmcneill /* PERICFG Subsystem resets */
     29      1.1  jmcneill #define MT7622_PERI_UART0_SW_RST		0
     30      1.1  jmcneill #define MT7622_PERI_UART1_SW_RST		1
     31      1.1  jmcneill #define MT7622_PERI_UART2_SW_RST		2
     32      1.1  jmcneill #define MT7622_PERI_UART3_SW_RST		3
     33      1.1  jmcneill #define MT7622_PERI_UART4_SW_RST		4
     34      1.1  jmcneill #define MT7622_PERI_BTIF_SW_RST			6
     35      1.1  jmcneill #define MT7622_PERI_PWM_SW_RST			8
     36      1.1  jmcneill #define MT7622_PERI_AUXADC_SW_RST		10
     37      1.1  jmcneill #define MT7622_PERI_DMA_SW_RST			11
     38      1.1  jmcneill #define MT7622_PERI_IRTX_SW_RST			13
     39      1.1  jmcneill #define MT7622_PERI_NFI_SW_RST			14
     40      1.1  jmcneill #define MT7622_PERI_THERM_SW_RST		16
     41      1.1  jmcneill #define MT7622_PERI_MSDC0_SW_RST		19
     42      1.1  jmcneill #define MT7622_PERI_MSDC1_SW_RST		20
     43      1.1  jmcneill #define MT7622_PERI_I2C0_SW_RST			22
     44      1.1  jmcneill #define MT7622_PERI_I2C1_SW_RST			23
     45      1.1  jmcneill #define MT7622_PERI_I2C2_SW_RST			24
     46      1.1  jmcneill #define MT7622_PERI_SPI0_SW_RST			33
     47      1.1  jmcneill #define MT7622_PERI_SPI1_SW_RST			34
     48      1.1  jmcneill #define MT7622_PERI_FLASHIF_SW_RST		36
     49      1.1  jmcneill 
     50      1.1  jmcneill /* TOPRGU resets */
     51      1.1  jmcneill #define MT7622_TOPRGU_INFRA_RST			0
     52      1.1  jmcneill #define MT7622_TOPRGU_ETHDMA_RST		1
     53      1.1  jmcneill #define MT7622_TOPRGU_DDRPHY_RST		6
     54      1.1  jmcneill #define MT7622_TOPRGU_INFRA_AO_RST		8
     55      1.1  jmcneill #define MT7622_TOPRGU_CONN_RST			9
     56      1.1  jmcneill #define MT7622_TOPRGU_APMIXED_RST		10
     57      1.1  jmcneill #define MT7622_TOPRGU_CONN_MCU_RST		12
     58      1.1  jmcneill 
     59      1.1  jmcneill /* PCIe/SATA Subsystem resets */
     60      1.1  jmcneill #define MT7622_SATA_PHY_REG_RST			12
     61      1.1  jmcneill #define MT7622_SATA_PHY_SW_RST			13
     62      1.1  jmcneill #define MT7622_SATA_AXI_BUS_RST			15
     63      1.1  jmcneill #define MT7622_PCIE1_CORE_RST			19
     64      1.1  jmcneill #define MT7622_PCIE1_MMIO_RST			20
     65      1.1  jmcneill #define MT7622_PCIE1_HRST			21
     66      1.1  jmcneill #define MT7622_PCIE1_USER_RST			22
     67      1.1  jmcneill #define MT7622_PCIE1_PIPE_RST			23
     68      1.1  jmcneill #define MT7622_PCIE0_CORE_RST			27
     69      1.1  jmcneill #define MT7622_PCIE0_MMIO_RST			28
     70      1.1  jmcneill #define MT7622_PCIE0_HRST			29
     71      1.1  jmcneill #define MT7622_PCIE0_USER_RST			30
     72      1.1  jmcneill #define MT7622_PCIE0_PIPE_RST			31
     73      1.1  jmcneill 
     74      1.1  jmcneill /* SSUSB Subsystem resets */
     75      1.1  jmcneill #define MT7622_SSUSB_PHY_PWR_RST		3
     76      1.1  jmcneill #define MT7622_SSUSB_MAC_PWR_RST		4
     77      1.1  jmcneill 
     78      1.1  jmcneill /* ETHSYS Subsystem resets */
     79      1.1  jmcneill #define MT7622_ETHSYS_SYS_RST			0
     80      1.1  jmcneill #define MT7622_ETHSYS_MCM_RST			2
     81      1.1  jmcneill #define MT7622_ETHSYS_HSDMA_RST			5
     82      1.1  jmcneill #define MT7622_ETHSYS_FE_RST			6
     83      1.1  jmcneill #define MT7622_ETHSYS_GMAC_RST			23
     84      1.1  jmcneill #define MT7622_ETHSYS_EPHY_RST			24
     85      1.1  jmcneill #define MT7622_ETHSYS_CRYPTO_RST		29
     86      1.1  jmcneill #define MT7622_ETHSYS_PPE_RST			31
     87      1.1  jmcneill 
     88      1.1  jmcneill #endif  /* _DT_BINDINGS_RESET_CONTROLLER_MT7622 */
     89