1 /* $NetBSD: mt7622-reset.h,v 1.1.1.1.2.2 2017/12/03 11:38:40 jdolecek Exp $ */ 2 3 /* 4 * Copyright (c) 2017 MediaTek Inc. 5 * Author: Sean Wang <sean.wang (at) mediatek.com> 6 * 7 * This program is free software; you can redistribute it and/or modify 8 * it under the terms of the GNU General Public License version 2 as 9 * published by the Free Software Foundation. 10 * 11 * This program is distributed in the hope that it will be useful, 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14 * GNU General Public License for more details. 15 */ 16 17 #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT7622 18 #define _DT_BINDINGS_RESET_CONTROLLER_MT7622 19 20 /* INFRACFG resets */ 21 #define MT7622_INFRA_EMI_REG_RST 0 22 #define MT7622_INFRA_DRAMC0_A0_RST 1 23 #define MT7622_INFRA_APCIRQ_EINT_RST 3 24 #define MT7622_INFRA_APXGPT_RST 4 25 #define MT7622_INFRA_SCPSYS_RST 5 26 #define MT7622_INFRA_PMIC_WRAP_RST 7 27 #define MT7622_INFRA_IRRX_RST 9 28 #define MT7622_INFRA_EMI_RST 16 29 #define MT7622_INFRA_WED0_RST 17 30 #define MT7622_INFRA_DRAMC_RST 18 31 #define MT7622_INFRA_CCI_INTF_RST 19 32 #define MT7622_INFRA_TRNG_RST 21 33 #define MT7622_INFRA_SYSIRQ_RST 22 34 #define MT7622_INFRA_WED1_RST 25 35 36 /* PERICFG Subsystem resets */ 37 #define MT7622_PERI_UART0_SW_RST 0 38 #define MT7622_PERI_UART1_SW_RST 1 39 #define MT7622_PERI_UART2_SW_RST 2 40 #define MT7622_PERI_UART3_SW_RST 3 41 #define MT7622_PERI_UART4_SW_RST 4 42 #define MT7622_PERI_BTIF_SW_RST 6 43 #define MT7622_PERI_PWM_SW_RST 8 44 #define MT7622_PERI_AUXADC_SW_RST 10 45 #define MT7622_PERI_DMA_SW_RST 11 46 #define MT7622_PERI_IRTX_SW_RST 13 47 #define MT7622_PERI_NFI_SW_RST 14 48 #define MT7622_PERI_THERM_SW_RST 16 49 #define MT7622_PERI_MSDC0_SW_RST 19 50 #define MT7622_PERI_MSDC1_SW_RST 20 51 #define MT7622_PERI_I2C0_SW_RST 22 52 #define MT7622_PERI_I2C1_SW_RST 23 53 #define MT7622_PERI_I2C2_SW_RST 24 54 #define MT7622_PERI_SPI0_SW_RST 33 55 #define MT7622_PERI_SPI1_SW_RST 34 56 #define MT7622_PERI_FLASHIF_SW_RST 36 57 58 /* TOPRGU resets */ 59 #define MT7622_TOPRGU_INFRA_RST 0 60 #define MT7622_TOPRGU_ETHDMA_RST 1 61 #define MT7622_TOPRGU_DDRPHY_RST 6 62 #define MT7622_TOPRGU_INFRA_AO_RST 8 63 #define MT7622_TOPRGU_CONN_RST 9 64 #define MT7622_TOPRGU_APMIXED_RST 10 65 #define MT7622_TOPRGU_CONN_MCU_RST 12 66 67 /* PCIe/SATA Subsystem resets */ 68 #define MT7622_SATA_PHY_REG_RST 12 69 #define MT7622_SATA_PHY_SW_RST 13 70 #define MT7622_SATA_AXI_BUS_RST 15 71 #define MT7622_PCIE1_CORE_RST 19 72 #define MT7622_PCIE1_MMIO_RST 20 73 #define MT7622_PCIE1_HRST 21 74 #define MT7622_PCIE1_USER_RST 22 75 #define MT7622_PCIE1_PIPE_RST 23 76 #define MT7622_PCIE0_CORE_RST 27 77 #define MT7622_PCIE0_MMIO_RST 28 78 #define MT7622_PCIE0_HRST 29 79 #define MT7622_PCIE0_USER_RST 30 80 #define MT7622_PCIE0_PIPE_RST 31 81 82 /* SSUSB Subsystem resets */ 83 #define MT7622_SSUSB_PHY_PWR_RST 3 84 #define MT7622_SSUSB_MAC_PWR_RST 4 85 86 /* ETHSYS Subsystem resets */ 87 #define MT7622_ETHSYS_SYS_RST 0 88 #define MT7622_ETHSYS_MCM_RST 2 89 #define MT7622_ETHSYS_HSDMA_RST 5 90 #define MT7622_ETHSYS_FE_RST 6 91 #define MT7622_ETHSYS_GMAC_RST 23 92 #define MT7622_ETHSYS_EPHY_RST 24 93 #define MT7622_ETHSYS_CRYPTO_RST 29 94 #define MT7622_ETHSYS_PPE_RST 31 95 96 #endif /* _DT_BINDINGS_RESET_CONTROLLER_MT7622 */ 97