11.1Sskrll/*	$NetBSD: mt8183-resets.h,v 1.1.1.1 2026/01/18 05:21:54 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: GPL-2.0 */
41.1Sskrll/*
51.1Sskrll * Copyright (c) 2019 MediaTek Inc.
61.1Sskrll * Author: Yong Liang <yong.liang@mediatek.com>
71.1Sskrll */
81.1Sskrll
91.1Sskrll#ifndef _DT_BINDINGS_RESET_CONTROLLER_MT8183
101.1Sskrll#define _DT_BINDINGS_RESET_CONTROLLER_MT8183
111.1Sskrll
121.1Sskrll/* INFRACFG AO resets */
131.1Sskrll#define MT8183_INFRACFG_AO_THERM_SW_RST				0
141.1Sskrll#define MT8183_INFRACFG_AO_USB_TOP_SW_RST			1
151.1Sskrll#define MT8183_INFRACFG_AO_MM_IOMMU_SW_RST			3
161.1Sskrll#define MT8183_INFRACFG_AO_MSDC3_SW_RST				4
171.1Sskrll#define MT8183_INFRACFG_AO_MSDC2_SW_RST				5
181.1Sskrll#define MT8183_INFRACFG_AO_MSDC1_SW_RST				6
191.1Sskrll#define MT8183_INFRACFG_AO_MSDC0_SW_RST				7
201.1Sskrll#define MT8183_INFRACFG_AO_APDMA_SW_RST				9
211.1Sskrll#define MT8183_INFRACFG_AO_MIMP_D_SW_RST			10
221.1Sskrll#define MT8183_INFRACFG_AO_BTIF_SW_RST				12
231.1Sskrll#define MT8183_INFRACFG_AO_DISP_PWM_SW_RST			14
241.1Sskrll#define MT8183_INFRACFG_AO_AUXADC_SW_RST			15
251.1Sskrll
261.1Sskrll#define MT8183_INFRACFG_AO_IRTX_SW_RST				32
271.1Sskrll#define MT8183_INFRACFG_AO_SPI0_SW_RST				33
281.1Sskrll#define MT8183_INFRACFG_AO_I2C0_SW_RST				34
291.1Sskrll#define MT8183_INFRACFG_AO_I2C1_SW_RST				35
301.1Sskrll#define MT8183_INFRACFG_AO_I2C2_SW_RST				36
311.1Sskrll#define MT8183_INFRACFG_AO_I2C3_SW_RST				37
321.1Sskrll#define MT8183_INFRACFG_AO_UART0_SW_RST				38
331.1Sskrll#define MT8183_INFRACFG_AO_UART1_SW_RST				39
341.1Sskrll#define MT8183_INFRACFG_AO_UART2_SW_RST				40
351.1Sskrll#define MT8183_INFRACFG_AO_PWM_SW_RST				41
361.1Sskrll#define MT8183_INFRACFG_AO_SPI1_SW_RST				42
371.1Sskrll#define MT8183_INFRACFG_AO_I2C4_SW_RST				43
381.1Sskrll#define MT8183_INFRACFG_AO_DVFSP_SW_RST				44
391.1Sskrll#define MT8183_INFRACFG_AO_SPI2_SW_RST				45
401.1Sskrll#define MT8183_INFRACFG_AO_SPI3_SW_RST				46
411.1Sskrll#define MT8183_INFRACFG_AO_UFSHCI_SW_RST			47
421.1Sskrll
431.1Sskrll#define MT8183_INFRACFG_AO_PMIC_WRAP_SW_RST			64
441.1Sskrll#define MT8183_INFRACFG_AO_SPM_SW_RST				65
451.1Sskrll#define MT8183_INFRACFG_AO_USBSIF_SW_RST			66
461.1Sskrll#define MT8183_INFRACFG_AO_KP_SW_RST				68
471.1Sskrll#define MT8183_INFRACFG_AO_APXGPT_SW_RST			69
481.1Sskrll#define MT8183_INFRACFG_AO_CLDMA_AO_SW_RST			70
491.1Sskrll#define MT8183_INFRACFG_AO_UNIPRO_UFS_SW_RST			71
501.1Sskrll#define MT8183_INFRACFG_AO_DX_CC_SW_RST				72
511.1Sskrll#define MT8183_INFRACFG_AO_UFSPHY_SW_RST			73
521.1Sskrll
531.1Sskrll#define MT8183_INFRACFG_AO_DX_CC_SEC_SW_RST			96
541.1Sskrll#define MT8183_INFRACFG_AO_GCE_SW_RST				97
551.1Sskrll#define MT8183_INFRACFG_AO_CLDMA_SW_RST				98
561.1Sskrll#define MT8183_INFRACFG_AO_TRNG_SW_RST				99
571.1Sskrll#define MT8183_INFRACFG_AO_AP_MD_CCIF_1_SW_RST			103
581.1Sskrll#define MT8183_INFRACFG_AO_AP_MD_CCIF_SW_RST			104
591.1Sskrll#define MT8183_INFRACFG_AO_I2C1_IMM_SW_RST			105
601.1Sskrll#define MT8183_INFRACFG_AO_I2C1_ARB_SW_RST			106
611.1Sskrll#define MT8183_INFRACFG_AO_I2C2_IMM_SW_RST			107
621.1Sskrll#define MT8183_INFRACFG_AO_I2C2_ARB_SW_RST			108
631.1Sskrll#define MT8183_INFRACFG_AO_I2C5_SW_RST				109
641.1Sskrll#define MT8183_INFRACFG_AO_I2C5_IMM_SW_RST			110
651.1Sskrll#define MT8183_INFRACFG_AO_I2C5_ARB_SW_RST			111
661.1Sskrll#define MT8183_INFRACFG_AO_SPI4_SW_RST				112
671.1Sskrll#define MT8183_INFRACFG_AO_SPI5_SW_RST				113
681.1Sskrll#define MT8183_INFRACFG_AO_INFRA2MFGAXI_CBIP_CLAS_SW_RST	114
691.1Sskrll#define MT8183_INFRACFG_AO_MFGAXI2INFRA_M0_CBIP_GLAS_OUT_SW_RST	115
701.1Sskrll#define MT8183_INFRACFG_AO_MFGAXI2INFRA_M1_CBIP_GLAS_OUT_SW_RST	116
711.1Sskrll#define MT8183_INFRACFG_AO_UFS_AES_SW_RST			117
721.1Sskrll#define MT8183_INFRACFG_AO_CCU_I2C_IRQ_SW_RST			118
731.1Sskrll#define MT8183_INFRACFG_AO_CCU_I2C_DMA_SW_RST			119
741.1Sskrll#define MT8183_INFRACFG_AO_I2C6_SW_RST				120
751.1Sskrll#define MT8183_INFRACFG_AO_CCU_GALS_SW_RST			121
761.1Sskrll#define MT8183_INFRACFG_AO_IPU_GALS_SW_RST			122
771.1Sskrll#define MT8183_INFRACFG_AO_CONN2AP_GALS_SW_RST			123
781.1Sskrll#define MT8183_INFRACFG_AO_AP_MD_CCIF2_SW_RST			124
791.1Sskrll#define MT8183_INFRACFG_AO_AP_MD_CCIF3_SW_RST			125
801.1Sskrll#define MT8183_INFRACFG_AO_I2C7_SW_RST				126
811.1Sskrll#define MT8183_INFRACFG_AO_I2C8_SW_RST				127
821.1Sskrll
831.1Sskrll#define MT8183_INFRACFG_SW_RST_NUM				128
841.1Sskrll
851.1Sskrll/* MMSYS resets */
861.1Sskrll#define MT8183_MMSYS_SW0_RST_B_DISP_DSI0			25
871.1Sskrll
881.1Sskrll#define MT8183_TOPRGU_MM_SW_RST					1
891.1Sskrll#define MT8183_TOPRGU_MFG_SW_RST				2
901.1Sskrll#define MT8183_TOPRGU_VENC_SW_RST				3
911.1Sskrll#define MT8183_TOPRGU_VDEC_SW_RST				4
921.1Sskrll#define MT8183_TOPRGU_IMG_SW_RST				5
931.1Sskrll#define MT8183_TOPRGU_MD_SW_RST					7
941.1Sskrll#define MT8183_TOPRGU_CONN_SW_RST				9
951.1Sskrll#define MT8183_TOPRGU_CONN_MCU_SW_RST				12
961.1Sskrll#define MT8183_TOPRGU_IPU0_SW_RST				14
971.1Sskrll#define MT8183_TOPRGU_IPU1_SW_RST				15
981.1Sskrll#define MT8183_TOPRGU_AUDIO_SW_RST				17
991.1Sskrll#define MT8183_TOPRGU_CAMSYS_SW_RST				18
1001.1Sskrll
1011.1Sskrll#define MT8183_TOPRGU_SW_RST_NUM				19
1021.1Sskrll
1031.1Sskrll#endif  /* _DT_BINDINGS_RESET_CONTROLLER_MT8183 */
104