Home | History | Annotate | Line # | Download | only in reset
      1  1.1  jmcneill /*	$NetBSD: mt8195-resets.h,v 1.1.1.1 2021/11/07 16:49:57 jmcneill Exp $	*/
      2  1.1  jmcneill 
      3  1.1  jmcneill /* SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)*/
      4  1.1  jmcneill /*
      5  1.1  jmcneill  * Copyright (c) 2021 MediaTek Inc.
      6  1.1  jmcneill  * Author: Christine Zhu <christine.zhu (at) mediatek.com>
      7  1.1  jmcneill  */
      8  1.1  jmcneill 
      9  1.1  jmcneill #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT8195
     10  1.1  jmcneill #define _DT_BINDINGS_RESET_CONTROLLER_MT8195
     11  1.1  jmcneill 
     12  1.1  jmcneill #define MT8195_TOPRGU_CONN_MCU_SW_RST          0
     13  1.1  jmcneill #define MT8195_TOPRGU_INFRA_GRST_SW_RST        1
     14  1.1  jmcneill #define MT8195_TOPRGU_APU_SW_RST               2
     15  1.1  jmcneill #define MT8195_TOPRGU_INFRA_AO_GRST_SW_RST     6
     16  1.1  jmcneill #define MT8195_TOPRGU_MMSYS_SW_RST             7
     17  1.1  jmcneill #define MT8195_TOPRGU_MFG_SW_RST               8
     18  1.1  jmcneill #define MT8195_TOPRGU_VENC_SW_RST              9
     19  1.1  jmcneill #define MT8195_TOPRGU_VDEC_SW_RST              10
     20  1.1  jmcneill #define MT8195_TOPRGU_IMG_SW_RST               11
     21  1.1  jmcneill #define MT8195_TOPRGU_APMIXEDSYS_SW_RST        13
     22  1.1  jmcneill #define MT8195_TOPRGU_AUDIO_SW_RST             14
     23  1.1  jmcneill #define MT8195_TOPRGU_CAMSYS_SW_RST            15
     24  1.1  jmcneill #define MT8195_TOPRGU_EDPTX_SW_RST             16
     25  1.1  jmcneill #define MT8195_TOPRGU_ADSPSYS_SW_RST           21
     26  1.1  jmcneill #define MT8195_TOPRGU_DPTX_SW_RST              22
     27  1.1  jmcneill #define MT8195_TOPRGU_SPMI_MST_SW_RST          23
     28  1.1  jmcneill 
     29  1.1  jmcneill #define MT8195_TOPRGU_SW_RST_NUM               16
     30  1.1  jmcneill 
     31  1.1  jmcneill #endif  /* _DT_BINDINGS_RESET_CONTROLLER_MT8195 */
     32