11.1Sjmcneill/* $NetBSD: qcom,gcc-ipq806x.h,v 1.1.1.2 2020/01/03 14:33:06 skrll Exp $ */ 21.1Sjmcneill 31.1.1.2Sskrll/* SPDX-License-Identifier: GPL-2.0-only */ 41.1Sjmcneill/* 51.1Sjmcneill * Copyright (c) 2014, The Linux Foundation. All rights reserved. 61.1Sjmcneill */ 71.1Sjmcneill 81.1Sjmcneill#ifndef _DT_BINDINGS_RESET_IPQ_806X_H 91.1Sjmcneill#define _DT_BINDINGS_RESET_IPQ_806X_H 101.1Sjmcneill 111.1Sjmcneill#define QDSS_STM_RESET 0 121.1Sjmcneill#define AFAB_SMPSS_S_RESET 1 131.1Sjmcneill#define AFAB_SMPSS_M1_RESET 2 141.1Sjmcneill#define AFAB_SMPSS_M0_RESET 3 151.1Sjmcneill#define AFAB_EBI1_CH0_RESET 4 161.1Sjmcneill#define AFAB_EBI1_CH1_RESET 5 171.1Sjmcneill#define SFAB_ADM0_M0_RESET 6 181.1Sjmcneill#define SFAB_ADM0_M1_RESET 7 191.1Sjmcneill#define SFAB_ADM0_M2_RESET 8 201.1Sjmcneill#define ADM0_C2_RESET 9 211.1Sjmcneill#define ADM0_C1_RESET 10 221.1Sjmcneill#define ADM0_C0_RESET 11 231.1Sjmcneill#define ADM0_PBUS_RESET 12 241.1Sjmcneill#define ADM0_RESET 13 251.1Sjmcneill#define QDSS_CLKS_SW_RESET 14 261.1Sjmcneill#define QDSS_POR_RESET 15 271.1Sjmcneill#define QDSS_TSCTR_RESET 16 281.1Sjmcneill#define QDSS_HRESET_RESET 17 291.1Sjmcneill#define QDSS_AXI_RESET 18 301.1Sjmcneill#define QDSS_DBG_RESET 19 311.1Sjmcneill#define SFAB_PCIE_M_RESET 20 321.1Sjmcneill#define SFAB_PCIE_S_RESET 21 331.1Sjmcneill#define PCIE_EXT_RESET 22 341.1Sjmcneill#define PCIE_PHY_RESET 23 351.1Sjmcneill#define PCIE_PCI_RESET 24 361.1Sjmcneill#define PCIE_POR_RESET 25 371.1Sjmcneill#define PCIE_HCLK_RESET 26 381.1Sjmcneill#define PCIE_ACLK_RESET 27 391.1Sjmcneill#define SFAB_LPASS_RESET 28 401.1Sjmcneill#define SFAB_AFAB_M_RESET 29 411.1Sjmcneill#define AFAB_SFAB_M0_RESET 30 421.1Sjmcneill#define AFAB_SFAB_M1_RESET 31 431.1Sjmcneill#define SFAB_SATA_S_RESET 32 441.1Sjmcneill#define SFAB_DFAB_M_RESET 33 451.1Sjmcneill#define DFAB_SFAB_M_RESET 34 461.1Sjmcneill#define DFAB_SWAY0_RESET 35 471.1Sjmcneill#define DFAB_SWAY1_RESET 36 481.1Sjmcneill#define DFAB_ARB0_RESET 37 491.1Sjmcneill#define DFAB_ARB1_RESET 38 501.1Sjmcneill#define PPSS_PROC_RESET 39 511.1Sjmcneill#define PPSS_RESET 40 521.1Sjmcneill#define DMA_BAM_RESET 41 531.1Sjmcneill#define SPS_TIC_H_RESET 42 541.1Sjmcneill#define SFAB_CFPB_M_RESET 43 551.1Sjmcneill#define SFAB_CFPB_S_RESET 44 561.1Sjmcneill#define TSIF_H_RESET 45 571.1Sjmcneill#define CE1_H_RESET 46 581.1Sjmcneill#define CE1_CORE_RESET 47 591.1Sjmcneill#define CE1_SLEEP_RESET 48 601.1Sjmcneill#define CE2_H_RESET 49 611.1Sjmcneill#define CE2_CORE_RESET 50 621.1Sjmcneill#define SFAB_SFPB_M_RESET 51 631.1Sjmcneill#define SFAB_SFPB_S_RESET 52 641.1Sjmcneill#define RPM_PROC_RESET 53 651.1Sjmcneill#define PMIC_SSBI2_RESET 54 661.1Sjmcneill#define SDC1_RESET 55 671.1Sjmcneill#define SDC2_RESET 56 681.1Sjmcneill#define SDC3_RESET 57 691.1Sjmcneill#define SDC4_RESET 58 701.1Sjmcneill#define USB_HS1_RESET 59 711.1Sjmcneill#define USB_HSIC_RESET 60 721.1Sjmcneill#define USB_FS1_XCVR_RESET 61 731.1Sjmcneill#define USB_FS1_RESET 62 741.1Sjmcneill#define GSBI1_RESET 63 751.1Sjmcneill#define GSBI2_RESET 64 761.1Sjmcneill#define GSBI3_RESET 65 771.1Sjmcneill#define GSBI4_RESET 66 781.1Sjmcneill#define GSBI5_RESET 67 791.1Sjmcneill#define GSBI6_RESET 68 801.1Sjmcneill#define GSBI7_RESET 69 811.1Sjmcneill#define SPDM_RESET 70 821.1Sjmcneill#define SEC_CTRL_RESET 71 831.1Sjmcneill#define TLMM_H_RESET 72 841.1Sjmcneill#define SFAB_SATA_M_RESET 73 851.1Sjmcneill#define SATA_RESET 74 861.1Sjmcneill#define TSSC_RESET 75 871.1Sjmcneill#define PDM_RESET 76 881.1Sjmcneill#define MPM_H_RESET 77 891.1Sjmcneill#define MPM_RESET 78 901.1Sjmcneill#define SFAB_SMPSS_S_RESET 79 911.1Sjmcneill#define PRNG_RESET 80 921.1Sjmcneill#define SFAB_CE3_M_RESET 81 931.1Sjmcneill#define SFAB_CE3_S_RESET 82 941.1Sjmcneill#define CE3_SLEEP_RESET 83 951.1Sjmcneill#define PCIE_1_M_RESET 84 961.1Sjmcneill#define PCIE_1_S_RESET 85 971.1Sjmcneill#define PCIE_1_EXT_RESET 86 981.1Sjmcneill#define PCIE_1_PHY_RESET 87 991.1Sjmcneill#define PCIE_1_PCI_RESET 88 1001.1Sjmcneill#define PCIE_1_POR_RESET 89 1011.1Sjmcneill#define PCIE_1_HCLK_RESET 90 1021.1Sjmcneill#define PCIE_1_ACLK_RESET 91 1031.1Sjmcneill#define PCIE_2_M_RESET 92 1041.1Sjmcneill#define PCIE_2_S_RESET 93 1051.1Sjmcneill#define PCIE_2_EXT_RESET 94 1061.1Sjmcneill#define PCIE_2_PHY_RESET 95 1071.1Sjmcneill#define PCIE_2_PCI_RESET 96 1081.1Sjmcneill#define PCIE_2_POR_RESET 97 1091.1Sjmcneill#define PCIE_2_HCLK_RESET 98 1101.1Sjmcneill#define PCIE_2_ACLK_RESET 99 1111.1Sjmcneill#define SFAB_USB30_S_RESET 100 1121.1Sjmcneill#define SFAB_USB30_M_RESET 101 1131.1Sjmcneill#define USB30_0_PORT2_HS_PHY_RESET 102 1141.1Sjmcneill#define USB30_0_MASTER_RESET 103 1151.1Sjmcneill#define USB30_0_SLEEP_RESET 104 1161.1Sjmcneill#define USB30_0_UTMI_PHY_RESET 105 1171.1Sjmcneill#define USB30_0_POWERON_RESET 106 1181.1Sjmcneill#define USB30_0_PHY_RESET 107 1191.1Sjmcneill#define USB30_1_MASTER_RESET 108 1201.1Sjmcneill#define USB30_1_SLEEP_RESET 109 1211.1Sjmcneill#define USB30_1_UTMI_PHY_RESET 110 1221.1Sjmcneill#define USB30_1_POWERON_RESET 111 1231.1Sjmcneill#define USB30_1_PHY_RESET 112 1241.1Sjmcneill#define NSSFB0_RESET 113 1251.1Sjmcneill#define NSSFB1_RESET 114 1261.1Sjmcneill#define UBI32_CORE1_CLKRST_CLAMP_RESET 115 1271.1Sjmcneill#define UBI32_CORE1_CLAMP_RESET 116 1281.1Sjmcneill#define UBI32_CORE1_AHB_RESET 117 1291.1Sjmcneill#define UBI32_CORE1_AXI_RESET 118 1301.1Sjmcneill#define UBI32_CORE2_CLKRST_CLAMP_RESET 119 1311.1Sjmcneill#define UBI32_CORE2_CLAMP_RESET 120 1321.1Sjmcneill#define UBI32_CORE2_AHB_RESET 121 1331.1Sjmcneill#define UBI32_CORE2_AXI_RESET 122 1341.1Sjmcneill#define GMAC_CORE1_RESET 123 1351.1Sjmcneill#define GMAC_CORE2_RESET 124 1361.1Sjmcneill#define GMAC_CORE3_RESET 125 1371.1Sjmcneill#define GMAC_CORE4_RESET 126 1381.1Sjmcneill#define GMAC_AHB_RESET 127 1391.1Sjmcneill#define NSS_CH0_RST_RX_CLK_N_RESET 128 1401.1Sjmcneill#define NSS_CH0_RST_TX_CLK_N_RESET 129 1411.1Sjmcneill#define NSS_CH0_RST_RX_125M_N_RESET 130 1421.1Sjmcneill#define NSS_CH0_HW_RST_RX_125M_N_RESET 131 1431.1Sjmcneill#define NSS_CH0_RST_TX_125M_N_RESET 132 1441.1Sjmcneill#define NSS_CH1_RST_RX_CLK_N_RESET 133 1451.1Sjmcneill#define NSS_CH1_RST_TX_CLK_N_RESET 134 1461.1Sjmcneill#define NSS_CH1_RST_RX_125M_N_RESET 135 1471.1Sjmcneill#define NSS_CH1_HW_RST_RX_125M_N_RESET 136 1481.1Sjmcneill#define NSS_CH1_RST_TX_125M_N_RESET 137 1491.1Sjmcneill#define NSS_CH2_RST_RX_CLK_N_RESET 138 1501.1Sjmcneill#define NSS_CH2_RST_TX_CLK_N_RESET 139 1511.1Sjmcneill#define NSS_CH2_RST_RX_125M_N_RESET 140 1521.1Sjmcneill#define NSS_CH2_HW_RST_RX_125M_N_RESET 141 1531.1Sjmcneill#define NSS_CH2_RST_TX_125M_N_RESET 142 1541.1Sjmcneill#define NSS_CH3_RST_RX_CLK_N_RESET 143 1551.1Sjmcneill#define NSS_CH3_RST_TX_CLK_N_RESET 144 1561.1Sjmcneill#define NSS_CH3_RST_RX_125M_N_RESET 145 1571.1Sjmcneill#define NSS_CH3_HW_RST_RX_125M_N_RESET 146 1581.1Sjmcneill#define NSS_CH3_RST_TX_125M_N_RESET 147 1591.1Sjmcneill#define NSS_RST_RX_250M_125M_N_RESET 148 1601.1Sjmcneill#define NSS_RST_TX_250M_125M_N_RESET 149 1611.1Sjmcneill#define NSS_QSGMII_TXPI_RST_N_RESET 150 1621.1Sjmcneill#define NSS_QSGMII_CDR_RST_N_RESET 151 1631.1Sjmcneill#define NSS_SGMII2_CDR_RST_N_RESET 152 1641.1Sjmcneill#define NSS_SGMII3_CDR_RST_N_RESET 153 1651.1Sjmcneill#define NSS_CAL_PRBS_RST_N_RESET 154 1661.1Sjmcneill#define NSS_LCKDT_RST_N_RESET 155 1671.1Sjmcneill#define NSS_SRDS_N_RESET 156 1681.1Sjmcneill 1691.1Sjmcneill#endif 170