11.1Sskrll/*	$NetBSD: qcom,qca8k-nsscc.h,v 1.1.1.1 2026/01/18 05:21:55 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
41.1Sskrll/*
51.1Sskrll * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
61.1Sskrll */
71.1Sskrll
81.1Sskrll#ifndef _DT_BINDINGS_RESET_QCOM_QCA8K_NSS_CC_H
91.1Sskrll#define _DT_BINDINGS_RESET_QCOM_QCA8K_NSS_CC_H
101.1Sskrll
111.1Sskrll#define NSS_CC_SWITCH_CORE_ARES				1
121.1Sskrll#define NSS_CC_APB_BRIDGE_ARES				2
131.1Sskrll#define NSS_CC_MAC0_TX_ARES				3
141.1Sskrll#define NSS_CC_MAC0_TX_SRDS1_ARES			4
151.1Sskrll#define NSS_CC_MAC0_RX_ARES				5
161.1Sskrll#define NSS_CC_MAC0_RX_SRDS1_ARES			6
171.1Sskrll#define NSS_CC_MAC1_SRDS1_CH0_RX_ARES			7
181.1Sskrll#define NSS_CC_MAC1_TX_ARES				8
191.1Sskrll#define NSS_CC_MAC1_GEPHY0_TX_ARES			9
201.1Sskrll#define NSS_CC_MAC1_SRDS1_CH0_XGMII_RX_ARES		10
211.1Sskrll#define NSS_CC_MAC1_SRDS1_CH0_TX_ARES			11
221.1Sskrll#define NSS_CC_MAC1_RX_ARES				12
231.1Sskrll#define NSS_CC_MAC1_GEPHY0_RX_ARES			13
241.1Sskrll#define NSS_CC_MAC1_SRDS1_CH0_XGMII_TX_ARES		14
251.1Sskrll#define NSS_CC_MAC2_SRDS1_CH1_RX_ARES			15
261.1Sskrll#define NSS_CC_MAC2_TX_ARES				16
271.1Sskrll#define NSS_CC_MAC2_GEPHY1_TX_ARES			17
281.1Sskrll#define NSS_CC_MAC2_SRDS1_CH1_XGMII_RX_ARES		18
291.1Sskrll#define NSS_CC_MAC2_SRDS1_CH1_TX_ARES			19
301.1Sskrll#define NSS_CC_MAC2_RX_ARES				20
311.1Sskrll#define NSS_CC_MAC2_GEPHY1_RX_ARES			21
321.1Sskrll#define NSS_CC_MAC2_SRDS1_CH1_XGMII_TX_ARES		22
331.1Sskrll#define NSS_CC_MAC3_SRDS1_CH2_RX_ARES			23
341.1Sskrll#define NSS_CC_MAC3_TX_ARES				24
351.1Sskrll#define NSS_CC_MAC3_GEPHY2_TX_ARES			25
361.1Sskrll#define NSS_CC_MAC3_SRDS1_CH2_XGMII_RX_ARES		26
371.1Sskrll#define NSS_CC_MAC3_SRDS1_CH2_TX_ARES			27
381.1Sskrll#define NSS_CC_MAC3_RX_ARES				28
391.1Sskrll#define NSS_CC_MAC3_GEPHY2_RX_ARES			29
401.1Sskrll#define NSS_CC_MAC3_SRDS1_CH2_XGMII_TX_ARES		30
411.1Sskrll#define NSS_CC_MAC4_SRDS1_CH3_RX_ARES			31
421.1Sskrll#define NSS_CC_MAC4_TX_ARES				32
431.1Sskrll#define NSS_CC_MAC4_GEPHY3_TX_ARES			33
441.1Sskrll#define NSS_CC_MAC4_SRDS1_CH3_XGMII_RX_ARES		34
451.1Sskrll#define NSS_CC_MAC4_SRDS1_CH3_TX_ARES			35
461.1Sskrll#define NSS_CC_MAC4_RX_ARES				36
471.1Sskrll#define NSS_CC_MAC4_GEPHY3_RX_ARES			37
481.1Sskrll#define NSS_CC_MAC4_SRDS1_CH3_XGMII_TX_ARES		38
491.1Sskrll#define NSS_CC_MAC5_TX_ARES				39
501.1Sskrll#define NSS_CC_MAC5_TX_SRDS0_ARES			40
511.1Sskrll#define NSS_CC_MAC5_RX_ARES				41
521.1Sskrll#define NSS_CC_MAC5_RX_SRDS0_ARES			42
531.1Sskrll#define NSS_CC_AHB_ARES					43
541.1Sskrll#define NSS_CC_SEC_CTRL_AHB_ARES			44
551.1Sskrll#define NSS_CC_TLMM_ARES				45
561.1Sskrll#define NSS_CC_TLMM_AHB_ARES				46
571.1Sskrll#define NSS_CC_CNOC_AHB_ARES				47
581.1Sskrll#define NSS_CC_MDIO_AHB_ARES				48
591.1Sskrll#define NSS_CC_MDIO_MASTER_AHB_ARES			49
601.1Sskrll#define NSS_CC_SRDS0_SYS_ARES				50
611.1Sskrll#define NSS_CC_SRDS1_SYS_ARES				51
621.1Sskrll#define NSS_CC_GEPHY0_SYS_ARES				52
631.1Sskrll#define NSS_CC_GEPHY1_SYS_ARES				53
641.1Sskrll#define NSS_CC_GEPHY2_SYS_ARES				54
651.1Sskrll#define NSS_CC_GEPHY3_SYS_ARES				55
661.1Sskrll#define NSS_CC_SEC_CTRL_ARES				56
671.1Sskrll#define NSS_CC_SEC_CTRL_SENSE_ARES			57
681.1Sskrll#define NSS_CC_SLEEP_ARES				58
691.1Sskrll#define NSS_CC_DEBUG_ARES				59
701.1Sskrll#define NSS_CC_GEPHY0_ARES				60
711.1Sskrll#define NSS_CC_GEPHY1_ARES				61
721.1Sskrll#define NSS_CC_GEPHY2_ARES				62
731.1Sskrll#define NSS_CC_GEPHY3_ARES				63
741.1Sskrll#define NSS_CC_DSP_ARES					64
751.1Sskrll#define NSS_CC_GEPHY_FULL_ARES				65
761.1Sskrll#define NSS_CC_GLOBAL_ARES				66
771.1Sskrll#define NSS_CC_XPCS_ARES				67
781.1Sskrll#endif
79