1 1.1 jmcneill /* $NetBSD: sun50i-h6-ccu.h,v 1.1.1.1 2018/04/28 18:25:54 jmcneill Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill // SPDX-License-Identifier: (GPL-2.0+ or MIT) 4 1.1 jmcneill /* 5 1.1 jmcneill * Copyright (C) 2017 Icenowy Zheng <icenowy (at) aosc.io> 6 1.1 jmcneill */ 7 1.1 jmcneill 8 1.1 jmcneill #ifndef _DT_BINDINGS_RESET_SUN50I_H6_H_ 9 1.1 jmcneill #define _DT_BINDINGS_RESET_SUN50I_H6_H_ 10 1.1 jmcneill 11 1.1 jmcneill #define RST_MBUS 0 12 1.1 jmcneill #define RST_BUS_DE 1 13 1.1 jmcneill #define RST_BUS_DEINTERLACE 2 14 1.1 jmcneill #define RST_BUS_GPU 3 15 1.1 jmcneill #define RST_BUS_CE 4 16 1.1 jmcneill #define RST_BUS_VE 5 17 1.1 jmcneill #define RST_BUS_EMCE 6 18 1.1 jmcneill #define RST_BUS_VP9 7 19 1.1 jmcneill #define RST_BUS_DMA 8 20 1.1 jmcneill #define RST_BUS_MSGBOX 9 21 1.1 jmcneill #define RST_BUS_SPINLOCK 10 22 1.1 jmcneill #define RST_BUS_HSTIMER 11 23 1.1 jmcneill #define RST_BUS_DBG 12 24 1.1 jmcneill #define RST_BUS_PSI 13 25 1.1 jmcneill #define RST_BUS_PWM 14 26 1.1 jmcneill #define RST_BUS_IOMMU 15 27 1.1 jmcneill #define RST_BUS_DRAM 16 28 1.1 jmcneill #define RST_BUS_NAND 17 29 1.1 jmcneill #define RST_BUS_MMC0 18 30 1.1 jmcneill #define RST_BUS_MMC1 19 31 1.1 jmcneill #define RST_BUS_MMC2 20 32 1.1 jmcneill #define RST_BUS_UART0 21 33 1.1 jmcneill #define RST_BUS_UART1 22 34 1.1 jmcneill #define RST_BUS_UART2 23 35 1.1 jmcneill #define RST_BUS_UART3 24 36 1.1 jmcneill #define RST_BUS_I2C0 25 37 1.1 jmcneill #define RST_BUS_I2C1 26 38 1.1 jmcneill #define RST_BUS_I2C2 27 39 1.1 jmcneill #define RST_BUS_I2C3 28 40 1.1 jmcneill #define RST_BUS_SCR0 29 41 1.1 jmcneill #define RST_BUS_SCR1 30 42 1.1 jmcneill #define RST_BUS_SPI0 31 43 1.1 jmcneill #define RST_BUS_SPI1 32 44 1.1 jmcneill #define RST_BUS_EMAC 33 45 1.1 jmcneill #define RST_BUS_TS 34 46 1.1 jmcneill #define RST_BUS_IR_TX 35 47 1.1 jmcneill #define RST_BUS_THS 36 48 1.1 jmcneill #define RST_BUS_I2S0 37 49 1.1 jmcneill #define RST_BUS_I2S1 38 50 1.1 jmcneill #define RST_BUS_I2S2 39 51 1.1 jmcneill #define RST_BUS_I2S3 40 52 1.1 jmcneill #define RST_BUS_SPDIF 41 53 1.1 jmcneill #define RST_BUS_DMIC 42 54 1.1 jmcneill #define RST_BUS_AUDIO_HUB 43 55 1.1 jmcneill #define RST_USB_PHY0 44 56 1.1 jmcneill #define RST_USB_PHY1 45 57 1.1 jmcneill #define RST_USB_PHY3 46 58 1.1 jmcneill #define RST_USB_HSIC 47 59 1.1 jmcneill #define RST_BUS_OHCI0 48 60 1.1 jmcneill #define RST_BUS_OHCI3 49 61 1.1 jmcneill #define RST_BUS_EHCI0 50 62 1.1 jmcneill #define RST_BUS_XHCI 51 63 1.1 jmcneill #define RST_BUS_EHCI3 52 64 1.1 jmcneill #define RST_BUS_OTG 53 65 1.1 jmcneill #define RST_BUS_PCIE 54 66 1.1 jmcneill #define RST_PCIE_POWERUP 55 67 1.1 jmcneill #define RST_BUS_HDMI 56 68 1.1 jmcneill #define RST_BUS_HDMI_SUB 57 69 1.1 jmcneill #define RST_BUS_TCON_TOP 58 70 1.1 jmcneill #define RST_BUS_TCON_LCD0 59 71 1.1 jmcneill #define RST_BUS_TCON_TV0 60 72 1.1 jmcneill #define RST_BUS_CSI 61 73 1.1 jmcneill #define RST_BUS_HDCP 62 74 1.1 jmcneill 75 1.1 jmcneill #endif /* _DT_BINDINGS_RESET_SUN50I_H6_H_ */ 76