1 1.1 alc /* 2 1.1 alc * Copyright (c) 2002-2008 Sam Leffler, Errno Consulting 3 1.1 alc * Copyright (c) 2002-2008 Atheros Communications, Inc. 4 1.1 alc * 5 1.1 alc * Permission to use, copy, modify, and/or distribute this software for any 6 1.1 alc * purpose with or without fee is hereby granted, provided that the above 7 1.1 alc * copyright notice and this permission notice appear in all copies. 8 1.1 alc * 9 1.1 alc * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 10 1.1 alc * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 11 1.1 alc * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 12 1.1 alc * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 13 1.1 alc * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 14 1.1 alc * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 15 1.1 alc * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 16 1.1 alc * 17 1.1 alc * $Id: ah_eeprom.h,v 1.1.1.1 2008/12/11 04:46:23 alc Exp $ 18 1.1 alc */ 19 1.1 alc #ifndef _ATH_AH_EEPROM_H_ 20 1.1 alc #define _ATH_AH_EEPROM_H_ 21 1.1 alc 22 1.1 alc #define AR_EEPROM_VER1 0x1000 /* Version 1.0; 5210 only */ 23 1.1 alc /* 24 1.1 alc * Version 3 EEPROMs are all 16K. 25 1.1 alc * 3.1 adds turbo limit, antenna gain, 16 CTL's, 11g info, 26 1.1 alc * and 2.4Ghz ob/db for B & G 27 1.1 alc * 3.2 has more accurate pcdac intercepts and analog chip 28 1.1 alc * calibration. 29 1.1 alc * 3.3 adds ctl in-band limit, 32 ctl's, and frequency 30 1.1 alc * expansion 31 1.1 alc * 3.4 adds xr power, gainI, and 2.4 turbo params 32 1.1 alc */ 33 1.1 alc #define AR_EEPROM_VER3 0x3000 /* Version 3.0; start of 16k EEPROM */ 34 1.1 alc #define AR_EEPROM_VER3_1 0x3001 /* Version 3.1 */ 35 1.1 alc #define AR_EEPROM_VER3_2 0x3002 /* Version 3.2 */ 36 1.1 alc #define AR_EEPROM_VER3_3 0x3003 /* Version 3.3 */ 37 1.1 alc #define AR_EEPROM_VER3_4 0x3004 /* Version 3.4 */ 38 1.1 alc #define AR_EEPROM_VER4 0x4000 /* Version 4.x */ 39 1.1 alc #define AR_EEPROM_VER4_0 0x4000 /* Version 4.0 */ 40 1.1 alc #define AR_EEPROM_VER4_1 0x4001 /* Version 4.0 */ 41 1.1 alc #define AR_EEPROM_VER4_2 0x4002 /* Version 4.0 */ 42 1.1 alc #define AR_EEPROM_VER4_3 0x4003 /* Version 4.0 */ 43 1.1 alc #define AR_EEPROM_VER4_6 0x4006 /* Version 4.0 */ 44 1.1 alc #define AR_EEPROM_VER4_7 0x3007 /* Version 4.7 */ 45 1.1 alc #define AR_EEPROM_VER4_9 0x4009 /* EEPROM EAR futureproofing */ 46 1.1 alc #define AR_EEPROM_VER5 0x5000 /* Version 5.x */ 47 1.1 alc #define AR_EEPROM_VER5_0 0x5000 /* Adds new 2413 cal powers and added params */ 48 1.1 alc #define AR_EEPROM_VER5_1 0x5001 /* Adds capability values */ 49 1.1 alc #define AR_EEPROM_VER5_3 0x5003 /* Adds spur mitigation table */ 50 1.1 alc #define AR_EEPROM_VER5_4 0x5004 51 1.1 alc /* 52 1.1 alc * Version 14 EEPROMs came in with AR5416. 53 1.1 alc * 14.2 adds txFrameToPaOn, txFrameToDataStart, ht40PowerInc 54 1.1 alc * 14.3 adds bswAtten, bswMargin, swSettle, and base OpFlags for HT20/40 55 1.1 alc */ 56 1.1 alc #define AR_EEPROM_VER14 0xE000 /* Version 14.x */ 57 1.1 alc #define AR_EEPROM_VER14_1 0xE001 /* Adds 11n support */ 58 1.1 alc #define AR_EEPROM_VER14_2 0xE002 59 1.1 alc #define AR_EEPROM_VER14_3 0xE003 60 1.1 alc #define AR_EEPROM_VER14_7 0xE007 61 1.1 alc #define AR_EEPROM_VER14_9 0xE009 62 1.1 alc #define AR_EEPROM_VER14_16 0xE010 63 1.1 alc #define AR_EEPROM_VER14_17 0xE011 64 1.1 alc #define AR_EEPROM_VER14_19 0xE013 65 1.1 alc 66 1.1 alc enum { 67 1.1 alc AR_EEP_RFKILL, /* use ath_hal_eepromGetFlag */ 68 1.1 alc AR_EEP_AMODE, /* use ath_hal_eepromGetFlag */ 69 1.1 alc AR_EEP_BMODE, /* use ath_hal_eepromGetFlag */ 70 1.1 alc AR_EEP_GMODE, /* use ath_hal_eepromGetFlag */ 71 1.1 alc AR_EEP_TURBO5DISABLE, /* use ath_hal_eepromGetFlag */ 72 1.1 alc AR_EEP_TURBO2DISABLE, /* use ath_hal_eepromGetFlag */ 73 1.1 alc AR_EEP_ISTALON, /* use ath_hal_eepromGetFlag */ 74 1.1 alc AR_EEP_32KHZCRYSTAL, /* use ath_hal_eepromGetFlag */ 75 1.1 alc AR_EEP_MACADDR, /* uint8_t* */ 76 1.1 alc AR_EEP_COMPRESS, /* use ath_hal_eepromGetFlag */ 77 1.1 alc AR_EEP_FASTFRAME, /* use ath_hal_eepromGetFlag */ 78 1.1 alc AR_EEP_AES, /* use ath_hal_eepromGetFlag */ 79 1.1 alc AR_EEP_BURST, /* use ath_hal_eepromGetFlag */ 80 1.1 alc AR_EEP_MAXQCU, /* uint16_t* */ 81 1.1 alc AR_EEP_KCENTRIES, /* uint16_t* */ 82 1.1 alc AR_EEP_NFTHRESH_5, /* int16_t* */ 83 1.1 alc AR_EEP_NFTHRESH_2, /* int16_t* */ 84 1.1 alc AR_EEP_REGDMN_0, /* uint16_t* */ 85 1.1 alc AR_EEP_REGDMN_1, /* uint16_t* */ 86 1.1 alc AR_EEP_OPCAP, /* uint16_t* */ 87 1.1 alc AR_EEP_OPMODE, /* uint16_t* */ 88 1.1 alc AR_EEP_RFSILENT, /* uint16_t* */ 89 1.1 alc AR_EEP_OB_5, /* uint8_t* */ 90 1.1 alc AR_EEP_DB_5, /* uint8_t* */ 91 1.1 alc AR_EEP_OB_2, /* uint8_t* */ 92 1.1 alc AR_EEP_DB_2, /* uint8_t* */ 93 1.1 alc AR_EEP_TXMASK, /* uint8_t* */ 94 1.1 alc AR_EEP_RXMASK, /* uint8_t* */ 95 1.1 alc AR_EEP_RXGAIN_TYPE, /* uint8_t* */ 96 1.1 alc AR_EEP_TXGAIN_TYPE, /* uint8_t* */ 97 1.1 alc AR_EEP_OL_PWRCTRL, /* use ath_hal_eepromGetFlag */ 98 1.1 alc AR_EEP_FSTCLK_5G, /* use ath_hal_eepromGetFlag */ 99 1.1 alc AR_EEP_ANTGAINMAX_5, /* int8_t* */ 100 1.1 alc AR_EEP_ANTGAINMAX_2, /* int8_t* */ 101 1.1 alc AR_EEP_WRITEPROTECT, /* use ath_hal_eepromGetFlag */ 102 1.1 alc }; 103 1.1 alc 104 1.1 alc typedef struct { 105 1.1 alc uint16_t rdEdge; 106 1.1 alc uint16_t twice_rdEdgePower; 107 1.1 alc HAL_BOOL flag; 108 1.1 alc } RD_EDGES_POWER; 109 1.1 alc 110 1.1 alc /* XXX should probably be version-dependent */ 111 1.1 alc #define SD_NO_CTL 0xf0 112 1.1 alc #define NO_CTL 0xff 113 1.1 alc #define CTL_MODE_M 0x0f 114 1.1 alc #define CTL_11A 0 115 1.1 alc #define CTL_11B 1 116 1.1 alc #define CTL_11G 2 117 1.1 alc #define CTL_TURBO 3 118 1.1 alc #define CTL_108G 4 119 1.1 alc #define CTL_2GHT20 5 120 1.1 alc #define CTL_5GHT20 6 121 1.1 alc #define CTL_2GHT40 7 122 1.1 alc #define CTL_5GHT40 8 123 1.1 alc 124 1.1 alc #define AR_NO_SPUR 0x8000 125 1.1 alc 126 1.1 alc /* XXX exposed to chip code */ 127 1.1 alc #define MAX_RATE_POWER 63 128 1.1 alc 129 1.1 alc HAL_STATUS ath_hal_v1EepromAttach(struct ath_hal *ah); 130 1.1 alc HAL_STATUS ath_hal_legacyEepromAttach(struct ath_hal *ah); 131 1.1 alc HAL_STATUS ath_hal_v14EepromAttach(struct ath_hal *ah); 132 1.1 alc HAL_STATUS ath_hal_v4kEepromAttach(struct ath_hal *ah); 133 1.1 alc #endif /* _ATH_AH_EEPROM_H_ */ 134