1 1.1 alc /* 2 1.1 alc * Copyright (c) 2002-2008 Sam Leffler, Errno Consulting 3 1.1 alc * Copyright (c) 2002-2008 Atheros Communications, Inc. 4 1.1 alc * 5 1.1 alc * Permission to use, copy, modify, and/or distribute this software for any 6 1.1 alc * purpose with or without fee is hereby granted, provided that the above 7 1.1 alc * copyright notice and this permission notice appear in all copies. 8 1.1 alc * 9 1.1 alc * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 10 1.1 alc * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 11 1.1 alc * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 12 1.1 alc * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 13 1.1 alc * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 14 1.1 alc * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 15 1.1 alc * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 16 1.1 alc * 17 1.1 alc * $Id: ar5416_cal_adcdc.c,v 1.1.1.1 2008/12/11 04:46:48 alc Exp $ 18 1.1 alc */ 19 1.1 alc #include "opt_ah.h" 20 1.1 alc 21 1.1 alc #include "ah.h" 22 1.1 alc #include "ah_internal.h" 23 1.1 alc #include "ah_devid.h" 24 1.1 alc 25 1.1 alc #include "ar5416/ar5416.h" 26 1.1 alc #include "ar5416/ar5416reg.h" 27 1.1 alc #include "ar5416/ar5416phy.h" 28 1.1 alc 29 1.1 alc /* Adc DC Offset Cal aliases */ 30 1.1 alc #define totalAdcDcOffsetIOddPhase(i) caldata[0][i].s 31 1.1 alc #define totalAdcDcOffsetIEvenPhase(i) caldata[1][i].s 32 1.1 alc #define totalAdcDcOffsetQOddPhase(i) caldata[2][i].s 33 1.1 alc #define totalAdcDcOffsetQEvenPhase(i) caldata[3][i].s 34 1.1 alc 35 1.1 alc void 36 1.1 alc ar5416AdcDcCalCollect(struct ath_hal *ah) 37 1.1 alc { 38 1.1 alc struct ar5416PerCal *cal = &AH5416(ah)->ah_cal; 39 1.1 alc int i; 40 1.1 alc 41 1.1 alc for (i = 0; i < AR5416_MAX_CHAINS; i++) { 42 1.1 alc cal->totalAdcDcOffsetIOddPhase(i) += (int32_t) 43 1.1 alc OS_REG_READ(ah, AR_PHY_CAL_MEAS_0(i)); 44 1.1 alc cal->totalAdcDcOffsetIEvenPhase(i) += (int32_t) 45 1.1 alc OS_REG_READ(ah, AR_PHY_CAL_MEAS_1(i)); 46 1.1 alc cal->totalAdcDcOffsetQOddPhase(i) += (int32_t) 47 1.1 alc OS_REG_READ(ah, AR_PHY_CAL_MEAS_2(i)); 48 1.1 alc cal->totalAdcDcOffsetQEvenPhase(i) += (int32_t) 49 1.1 alc OS_REG_READ(ah, AR_PHY_CAL_MEAS_3(i)); 50 1.1 alc 51 1.1 alc HALDEBUG(ah, HAL_DEBUG_PERCAL, 52 1.1 alc "%d: Chn %d oddi=0x%08x; eveni=0x%08x; oddq=0x%08x; evenq=0x%08x;\n", 53 1.1 alc cal->calSamples, i, 54 1.1 alc cal->totalAdcDcOffsetIOddPhase(i), 55 1.1 alc cal->totalAdcDcOffsetIEvenPhase(i), 56 1.1 alc cal->totalAdcDcOffsetQOddPhase(i), 57 1.1 alc cal->totalAdcDcOffsetQEvenPhase(i)); 58 1.1 alc } 59 1.1 alc } 60 1.1 alc 61 1.1 alc void 62 1.1 alc ar5416AdcDcCalibration(struct ath_hal *ah, uint8_t numChains) 63 1.1 alc { 64 1.1 alc struct ar5416PerCal *cal = &AH5416(ah)->ah_cal; 65 1.1 alc const HAL_PERCAL_DATA *calData = cal->cal_curr->calData; 66 1.1 alc uint32_t numSamples; 67 1.1 alc int i; 68 1.1 alc 69 1.1 alc numSamples = (1 << (calData->calCountMax + 5)) * calData->calNumSamples; 70 1.1 alc for (i = 0; i < numChains; i++) { 71 1.1 alc uint32_t iOddMeasOffset = cal->totalAdcDcOffsetIOddPhase(i); 72 1.1 alc uint32_t iEvenMeasOffset = cal->totalAdcDcOffsetIEvenPhase(i); 73 1.1 alc int32_t qOddMeasOffset = cal->totalAdcDcOffsetQOddPhase(i); 74 1.1 alc int32_t qEvenMeasOffset = cal->totalAdcDcOffsetQEvenPhase(i); 75 1.1 alc int32_t qDcMismatch, iDcMismatch; 76 1.1 alc uint32_t val; 77 1.1 alc 78 1.1 alc HALDEBUG(ah, HAL_DEBUG_PERCAL, 79 1.1 alc "Starting ADC DC Offset Cal for Chain %d\n", i); 80 1.1 alc 81 1.1 alc HALDEBUG(ah, HAL_DEBUG_PERCAL, " pwr_meas_odd_i = %d\n", 82 1.1 alc iOddMeasOffset); 83 1.1 alc HALDEBUG(ah, HAL_DEBUG_PERCAL, " pwr_meas_even_i = %d\n", 84 1.1 alc iEvenMeasOffset); 85 1.1 alc HALDEBUG(ah, HAL_DEBUG_PERCAL, " pwr_meas_odd_q = %d\n", 86 1.1 alc qOddMeasOffset); 87 1.1 alc HALDEBUG(ah, HAL_DEBUG_PERCAL, " pwr_meas_even_q = %d\n", 88 1.1 alc qEvenMeasOffset); 89 1.1 alc 90 1.1 alc HALASSERT(numSamples); 91 1.1 alc 92 1.1 alc iDcMismatch = (((iEvenMeasOffset - iOddMeasOffset) * 2) / 93 1.1 alc numSamples) & 0x1ff; 94 1.1 alc qDcMismatch = (((qOddMeasOffset - qEvenMeasOffset) * 2) / 95 1.1 alc numSamples) & 0x1ff; 96 1.1 alc HALDEBUG(ah, HAL_DEBUG_PERCAL, 97 1.1 alc " dc_offset_mismatch_i = 0x%08x\n", iDcMismatch); 98 1.1 alc HALDEBUG(ah, HAL_DEBUG_PERCAL, 99 1.1 alc " dc_offset_mismatch_q = 0x%08x\n", qDcMismatch); 100 1.1 alc 101 1.1 alc val = OS_REG_READ(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(i)); 102 1.1 alc val &= 0xc0000fff; 103 1.1 alc val |= (qDcMismatch << 12) | (iDcMismatch << 21); 104 1.1 alc OS_REG_WRITE(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(i), val); 105 1.1 alc 106 1.1 alc HALDEBUG(ah, HAL_DEBUG_PERCAL, 107 1.1 alc "ADC DC Offset Cal done for Chain %d\n", i); 108 1.1 alc } 109 1.1 alc OS_REG_SET_BIT(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(0), 110 1.1 alc AR_PHY_NEW_ADC_DC_OFFSET_CORR_ENABLE); 111 1.1 alc } 112