ar5416desc.h revision 1.1 1 1.1 alc /*
2 1.1 alc * Copyright (c) 2002-2008 Sam Leffler, Errno Consulting
3 1.1 alc * Copyright (c) 2002-2008 Atheros Communications, Inc.
4 1.1 alc *
5 1.1 alc * Permission to use, copy, modify, and/or distribute this software for any
6 1.1 alc * purpose with or without fee is hereby granted, provided that the above
7 1.1 alc * copyright notice and this permission notice appear in all copies.
8 1.1 alc *
9 1.1 alc * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 1.1 alc * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 1.1 alc * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 1.1 alc * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 1.1 alc * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 1.1 alc * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 1.1 alc * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 1.1 alc *
17 1.1 alc * $Id: ar5416desc.h,v 1.1 2008/12/11 04:46:50 alc Exp $
18 1.1 alc */
19 1.1 alc #ifndef _ATH_AR5416_DESC_H_
20 1.1 alc #define _ATH_AR5416_DESC_H
21 1.1 alc
22 1.1 alc /*
23 1.1 alc * Hardware-specific descriptor structures.
24 1.1 alc */
25 1.1 alc #include "ah_desc.h"
26 1.1 alc
27 1.1 alc /* XXX Need to replace this with a dynamic
28 1.1 alc * method of determining Owl2 if possible
29 1.1 alc */
30 1.1 alc #define _get_index(_ah) ( IS_5416V1(_ah) ? -4 : 0 )
31 1.1 alc #define AR5416_DS_TXSTATUS(_ah, _ads) \
32 1.1 alc ((uint32_t*)(&(_ads)->u.tx.status[_get_index(_ah)]))
33 1.1 alc #define AR5416_DS_TXSTATUS_CONST(_ah, _ads) \
34 1.1 alc ((const uint32_t*)(&(_ads)->u.tx.status[_get_index(_ah)]))
35 1.1 alc
36 1.1 alc #define AR5416_NUM_TX_STATUS 10 /* Number of TX status words */
37 1.1 alc /* Clear the whole descriptor */
38 1.1 alc #define AR5416_DESC_TX_CTL_SZ sizeof(struct ar5416_tx_desc)
39 1.1 alc
40 1.1 alc struct ar5416_tx_desc { /* tx desc has 12 control words + 10 status words */
41 1.1 alc uint32_t ctl2;
42 1.1 alc uint32_t ctl3;
43 1.1 alc uint32_t ctl4;
44 1.1 alc uint32_t ctl5;
45 1.1 alc uint32_t ctl6;
46 1.1 alc uint32_t ctl7;
47 1.1 alc uint32_t ctl8;
48 1.1 alc uint32_t ctl9;
49 1.1 alc uint32_t ctl10;
50 1.1 alc uint32_t ctl11;
51 1.1 alc uint32_t status[AR5416_NUM_TX_STATUS];
52 1.1 alc };
53 1.1 alc
54 1.1 alc struct ar5416_rx_desc { /* rx desc has 2 control words + 9 status words */
55 1.1 alc uint32_t status0;
56 1.1 alc uint32_t status1;
57 1.1 alc uint32_t status2;
58 1.1 alc uint32_t status3;
59 1.1 alc uint32_t status4;
60 1.1 alc uint32_t status5;
61 1.1 alc uint32_t status6;
62 1.1 alc uint32_t status7;
63 1.1 alc uint32_t status8;
64 1.1 alc };
65 1.1 alc
66 1.1 alc
67 1.1 alc struct ar5416_desc {
68 1.1 alc uint32_t ds_link; /* link pointer */
69 1.1 alc uint32_t ds_data; /* data buffer pointer */
70 1.1 alc uint32_t ds_ctl0; /* DMA control 0 */
71 1.1 alc uint32_t ds_ctl1; /* DMA control 1 */
72 1.1 alc union {
73 1.1 alc struct ar5416_tx_desc tx;
74 1.1 alc struct ar5416_rx_desc rx;
75 1.1 alc } u;
76 1.1 alc } __packed;
77 1.1 alc #define AR5416DESC(_ds) ((struct ar5416_desc *)(_ds))
78 1.1 alc #define AR5416DESC_CONST(_ds) ((const struct ar5416_desc *)(_ds))
79 1.1 alc
80 1.1 alc #define ds_ctl2 u.tx.ctl2
81 1.1 alc #define ds_ctl3 u.tx.ctl3
82 1.1 alc #define ds_ctl4 u.tx.ctl4
83 1.1 alc #define ds_ctl5 u.tx.ctl5
84 1.1 alc #define ds_ctl6 u.tx.ctl6
85 1.1 alc #define ds_ctl7 u.tx.ctl7
86 1.1 alc #define ds_ctl8 u.tx.ctl8
87 1.1 alc #define ds_ctl9 u.tx.ctl9
88 1.1 alc #define ds_ctl10 u.tx.ctl10
89 1.1 alc #define ds_ctl11 u.tx.ctl11
90 1.1 alc
91 1.1 alc #define ds_rxstatus0 u.rx.status0
92 1.1 alc #define ds_rxstatus1 u.rx.status1
93 1.1 alc #define ds_rxstatus2 u.rx.status2
94 1.1 alc #define ds_rxstatus3 u.rx.status3
95 1.1 alc #define ds_rxstatus4 u.rx.status4
96 1.1 alc #define ds_rxstatus5 u.rx.status5
97 1.1 alc #define ds_rxstatus6 u.rx.status6
98 1.1 alc #define ds_rxstatus7 u.rx.status7
99 1.1 alc #define ds_rxstatus8 u.rx.status8
100 1.1 alc
101 1.1 alc /***********
102 1.1 alc * TX Desc *
103 1.1 alc ***********/
104 1.1 alc
105 1.1 alc /* ds_ctl0 */
106 1.1 alc #define AR_FrameLen 0x00000fff
107 1.1 alc #define AR_VirtMoreFrag 0x00001000
108 1.1 alc #define AR_TxCtlRsvd00 0x0000e000
109 1.1 alc #define AR_XmitPower 0x003f0000
110 1.1 alc #define AR_XmitPower_S 16
111 1.1 alc #define AR_RTSEnable 0x00400000
112 1.1 alc #define AR_VEOL 0x00800000
113 1.1 alc #define AR_ClrDestMask 0x01000000
114 1.1 alc #define AR_TxCtlRsvd01 0x1e000000
115 1.1 alc #define AR_TxIntrReq 0x20000000
116 1.1 alc #define AR_DestIdxValid 0x40000000
117 1.1 alc #define AR_CTSEnable 0x80000000
118 1.1 alc
119 1.1 alc /* ds_ctl1 */
120 1.1 alc #define AR_BufLen 0x00000fff
121 1.1 alc #define AR_TxMore 0x00001000
122 1.1 alc #define AR_DestIdx 0x000fe000
123 1.1 alc #define AR_DestIdx_S 13
124 1.1 alc #define AR_FrameType 0x00f00000
125 1.1 alc #define AR_FrameType_S 20
126 1.1 alc #define AR_NoAck 0x01000000
127 1.1 alc #define AR_InsertTS 0x02000000
128 1.1 alc #define AR_CorruptFCS 0x04000000
129 1.1 alc #define AR_ExtOnly 0x08000000
130 1.1 alc #define AR_ExtAndCtl 0x10000000
131 1.1 alc #define AR_MoreAggr 0x20000000
132 1.1 alc #define AR_IsAggr 0x40000000
133 1.1 alc #define AR_MoreRifs 0x80000000
134 1.1 alc
135 1.1 alc /* ds_ctl2 */
136 1.1 alc #define AR_BurstDur 0x00007fff
137 1.1 alc #define AR_BurstDur_S 0
138 1.1 alc #define AR_DurUpdateEn 0x00008000
139 1.1 alc #define AR_XmitDataTries0 0x000f0000
140 1.1 alc #define AR_XmitDataTries0_S 16
141 1.1 alc #define AR_XmitDataTries1 0x00f00000
142 1.1 alc #define AR_XmitDataTries1_S 20
143 1.1 alc #define AR_XmitDataTries2 0x0f000000
144 1.1 alc #define AR_XmitDataTries2_S 24
145 1.1 alc #define AR_XmitDataTries3 0xf0000000
146 1.1 alc #define AR_XmitDataTries3_S 28
147 1.1 alc
148 1.1 alc /* ds_ctl3 */
149 1.1 alc #define AR_XmitRate0 0x000000ff
150 1.1 alc #define AR_XmitRate0_S 0
151 1.1 alc #define AR_XmitRate1 0x0000ff00
152 1.1 alc #define AR_XmitRate1_S 8
153 1.1 alc #define AR_XmitRate2 0x00ff0000
154 1.1 alc #define AR_XmitRate2_S 16
155 1.1 alc #define AR_XmitRate3 0xff000000
156 1.1 alc #define AR_XmitRate3_S 24
157 1.1 alc
158 1.1 alc /* ds_ctl4 */
159 1.1 alc #define AR_PacketDur0 0x00007fff
160 1.1 alc #define AR_PacketDur0_S 0
161 1.1 alc #define AR_RTSCTSQual0 0x00008000
162 1.1 alc #define AR_PacketDur1 0x7fff0000
163 1.1 alc #define AR_PacketDur1_S 16
164 1.1 alc #define AR_RTSCTSQual1 0x80000000
165 1.1 alc
166 1.1 alc /* ds_ctl5 */
167 1.1 alc #define AR_PacketDur2 0x00007fff
168 1.1 alc #define AR_PacketDur2_S 0
169 1.1 alc #define AR_RTSCTSQual2 0x00008000
170 1.1 alc #define AR_PacketDur3 0x7fff0000
171 1.1 alc #define AR_PacketDur3_S 16
172 1.1 alc #define AR_RTSCTSQual3 0x80000000
173 1.1 alc
174 1.1 alc /* ds_ctl6 */
175 1.1 alc #define AR_AggrLen 0x0000ffff
176 1.1 alc #define AR_AggrLen_S 0
177 1.1 alc #define AR_TxCtlRsvd60 0x00030000
178 1.1 alc #define AR_PadDelim 0x03fc0000
179 1.1 alc #define AR_PadDelim_S 18
180 1.1 alc #define AR_EncrType 0x0c000000
181 1.1 alc #define AR_EncrType_S 26
182 1.1 alc #define AR_TxCtlRsvd61 0xf0000000
183 1.1 alc
184 1.1 alc /* ds_ctl7 */
185 1.1 alc #define AR_2040_0 0x00000001
186 1.1 alc #define AR_GI0 0x00000002
187 1.1 alc #define AR_ChainSel0 0x0000001c
188 1.1 alc #define AR_ChainSel0_S 2
189 1.1 alc #define AR_2040_1 0x00000020
190 1.1 alc #define AR_GI1 0x00000040
191 1.1 alc #define AR_ChainSel1 0x00000380
192 1.1 alc #define AR_ChainSel1_S 7
193 1.1 alc #define AR_2040_2 0x00000400
194 1.1 alc #define AR_GI2 0x00000800
195 1.1 alc #define AR_ChainSel2 0x00007000
196 1.1 alc #define AR_ChainSel2_S 12
197 1.1 alc #define AR_2040_3 0x00008000
198 1.1 alc #define AR_GI3 0x00010000
199 1.1 alc #define AR_ChainSel3 0x000e0000
200 1.1 alc #define AR_ChainSel3_S 17
201 1.1 alc #define AR_RTSCTSRate 0x0ff00000
202 1.1 alc #define AR_RTSCTSRate_S 20
203 1.1 alc #define AR_STBC0 0x10000000
204 1.1 alc #define AR_STBC1 0x20000000
205 1.1 alc #define AR_STBC2 0x40000000
206 1.1 alc #define AR_STBC3 0x80000000
207 1.1 alc
208 1.1 alc /*************
209 1.1 alc * TX Status *
210 1.1 alc *************/
211 1.1 alc
212 1.1 alc /* ds_status0 */
213 1.1 alc #define AR_TxRSSIAnt00 0x000000ff
214 1.1 alc #define AR_TxRSSIAnt00_S 0
215 1.1 alc #define AR_TxRSSIAnt01 0x0000ff00
216 1.1 alc #define AR_TxRSSIAnt01_S 8
217 1.1 alc #define AR_TxRSSIAnt02 0x00ff0000
218 1.1 alc #define AR_TxRSSIAnt02_S 16
219 1.1 alc #define AR_TxStatusRsvd00 0x3f000000
220 1.1 alc #define AR_TxBaStatus 0x40000000
221 1.1 alc #define AR_TxStatusRsvd01 0x80000000
222 1.1 alc
223 1.1 alc /* ds_status1 */
224 1.1 alc #define AR_FrmXmitOK 0x00000001
225 1.1 alc #define AR_ExcessiveRetries 0x00000002
226 1.1 alc #define AR_FIFOUnderrun 0x00000004
227 1.1 alc #define AR_Filtered 0x00000008
228 1.1 alc #define AR_RTSFailCnt 0x000000f0
229 1.1 alc #define AR_RTSFailCnt_S 4
230 1.1 alc #define AR_DataFailCnt 0x00000f00
231 1.1 alc #define AR_DataFailCnt_S 8
232 1.1 alc #define AR_VirtRetryCnt 0x0000f000
233 1.1 alc #define AR_VirtRetryCnt_S 12
234 1.1 alc #define AR_TxDelimUnderrun 0x00010000
235 1.1 alc #define AR_TxDelimUnderrun_S 13
236 1.1 alc #define AR_TxDataUnderrun 0x00020000
237 1.1 alc #define AR_TxDataUnderrun_S 14
238 1.1 alc #define AR_DescCfgErr 0x00040000
239 1.1 alc #define AR_DescCfgErr_S 15
240 1.1 alc #define AR_TxTimerExpired 0x00080000
241 1.1 alc #define AR_TxStatusRsvd10 0xfff00000
242 1.1 alc
243 1.1 alc /* ds_status2 */
244 1.1 alc #define AR_SendTimestamp(_ptr) (_ptr)[2]
245 1.1 alc
246 1.1 alc /* ds_status3 */
247 1.1 alc #define AR_BaBitmapLow(_ptr) (_ptr)[3]
248 1.1 alc
249 1.1 alc /* ds_status4 */
250 1.1 alc #define AR_BaBitmapHigh(_ptr) (_ptr)[4]
251 1.1 alc
252 1.1 alc /* ds_status5 */
253 1.1 alc #define AR_TxRSSIAnt10 0x000000ff
254 1.1 alc #define AR_TxRSSIAnt10_S 0
255 1.1 alc #define AR_TxRSSIAnt11 0x0000ff00
256 1.1 alc #define AR_TxRSSIAnt11_S 8
257 1.1 alc #define AR_TxRSSIAnt12 0x00ff0000
258 1.1 alc #define AR_TxRSSIAnt12_S 16
259 1.1 alc #define AR_TxRSSICombined 0xff000000
260 1.1 alc #define AR_TxRSSICombined_S 24
261 1.1 alc
262 1.1 alc /* ds_status6 */
263 1.1 alc #define AR_TxEVM0(_ptr) (_ptr)[6]
264 1.1 alc
265 1.1 alc /* ds_status7 */
266 1.1 alc #define AR_TxEVM1(_ptr) (_ptr)[7]
267 1.1 alc
268 1.1 alc /* ds_status8 */
269 1.1 alc #define AR_TxEVM2(_ptr) (_ptr)[8]
270 1.1 alc
271 1.1 alc /* ds_status9 */
272 1.1 alc #define AR_TxDone 0x00000001
273 1.1 alc #define AR_SeqNum 0x00001ffe
274 1.1 alc #define AR_SeqNum_S 1
275 1.1 alc #define AR_TxStatusRsvd80 0x0001e000
276 1.1 alc #define AR_TxOpExceeded 0x00020000
277 1.1 alc #define AR_TxStatusRsvd81 0x001c0000
278 1.1 alc #define AR_FinalTxIdx 0x00600000
279 1.1 alc #define AR_FinalTxIdx_S 21
280 1.1 alc #define AR_TxStatusRsvd82 0x01800000
281 1.1 alc #define AR_PowerMgmt 0x02000000
282 1.1 alc #define AR_TxStatusRsvd83 0xfc000000
283 1.1 alc
284 1.1 alc /***********
285 1.1 alc * RX Desc *
286 1.1 alc ***********/
287 1.1 alc
288 1.1 alc /* ds_ctl0 */
289 1.1 alc #define AR_RxCTLRsvd00 0xffffffff
290 1.1 alc
291 1.1 alc /* ds_ctl1 */
292 1.1 alc #define AR_BufLen 0x00000fff
293 1.1 alc #define AR_RxCtlRsvd00 0x00001000
294 1.1 alc #define AR_RxIntrReq 0x00002000
295 1.1 alc #define AR_RxCtlRsvd01 0xffffc000
296 1.1 alc
297 1.1 alc /*************
298 1.1 alc * Rx Status *
299 1.1 alc *************/
300 1.1 alc
301 1.1 alc /* ds_status0 */
302 1.1 alc #define AR_RxRSSIAnt00 0x000000ff
303 1.1 alc #define AR_RxRSSIAnt00_S 0
304 1.1 alc #define AR_RxRSSIAnt01 0x0000ff00
305 1.1 alc #define AR_RxRSSIAnt01_S 8
306 1.1 alc #define AR_RxRSSIAnt02 0x00ff0000
307 1.1 alc #define AR_RxRSSIAnt02_S 16
308 1.1 alc /* Rev specific */
309 1.1 alc /* Owl 1.x only */
310 1.1 alc #define AR_RxStatusRsvd00 0xff000000
311 1.1 alc /* Owl 2.x only */
312 1.1 alc #define AR_RxRate 0xff000000
313 1.1 alc #define AR_RxRate_S 24
314 1.1 alc
315 1.1 alc /* ds_status1 */
316 1.1 alc #define AR_DataLen 0x00000fff
317 1.1 alc #define AR_RxMore 0x00001000
318 1.1 alc #define AR_NumDelim 0x003fc000
319 1.1 alc #define AR_NumDelim_S 14
320 1.1 alc #define AR_RxStatusRsvd10 0xff800000
321 1.1 alc
322 1.1 alc /* ds_status2 */
323 1.1 alc #define AR_RcvTimestamp ds_rxstatus2
324 1.1 alc
325 1.1 alc /* ds_status3 */
326 1.1 alc #define AR_GI 0x00000001
327 1.1 alc #define AR_2040 0x00000002
328 1.1 alc /* Rev specific */
329 1.1 alc /* Owl 1.x only */
330 1.1 alc #define AR_RxRateV1 0x000003fc
331 1.1 alc #define AR_RxRateV1_S 2
332 1.1 alc #define AR_Parallel40 0x00000400
333 1.1 alc #define AR_RxStatusRsvd30 0xfffff800
334 1.1 alc /* Owl 2.x only */
335 1.1 alc #define AR_DupFrame 0x00000004
336 1.1 alc #define AR_RxAntenna 0xffffff00
337 1.1 alc #define AR_RxAntenna_S 8
338 1.1 alc
339 1.1 alc /* ds_status4 */
340 1.1 alc #define AR_RxRSSIAnt10 0x000000ff
341 1.1 alc #define AR_RxRSSIAnt10_S 0
342 1.1 alc #define AR_RxRSSIAnt11 0x0000ff00
343 1.1 alc #define AR_RxRSSIAnt11_S 8
344 1.1 alc #define AR_RxRSSIAnt12 0x00ff0000
345 1.1 alc #define AR_RxRSSIAnt12_S 16
346 1.1 alc #define AR_RxRSSICombined 0xff000000
347 1.1 alc #define AR_RxRSSICombined_S 24
348 1.1 alc
349 1.1 alc /* ds_status5 */
350 1.1 alc #define AR_RxEVM0 ds_rxstatus5
351 1.1 alc
352 1.1 alc /* ds_status6 */
353 1.1 alc #define AR_RxEVM1 ds_rxstatus6
354 1.1 alc
355 1.1 alc /* ds_status7 */
356 1.1 alc #define AR_RxEVM2 ds_rxstatus7
357 1.1 alc
358 1.1 alc /* ds_status8 */
359 1.1 alc #define AR_RxDone 0x00000001
360 1.1 alc #define AR_RxFrameOK 0x00000002
361 1.1 alc #define AR_CRCErr 0x00000004
362 1.1 alc #define AR_DecryptCRCErr 0x00000008
363 1.1 alc #define AR_PHYErr 0x00000010
364 1.1 alc #define AR_MichaelErr 0x00000020
365 1.1 alc #define AR_PreDelimCRCErr 0x00000040
366 1.1 alc #define AR_RxStatusRsvd70 0x00000080
367 1.1 alc #define AR_RxKeyIdxValid 0x00000100
368 1.1 alc #define AR_KeyIdx 0x0000fe00
369 1.1 alc #define AR_KeyIdx_S 9
370 1.1 alc #define AR_PHYErrCode 0x0000ff00
371 1.1 alc #define AR_PHYErrCode_S 8
372 1.1 alc #define AR_RxMoreAggr 0x00010000
373 1.1 alc #define AR_RxAggr 0x00020000
374 1.1 alc #define AR_PostDelimCRCErr 0x00040000
375 1.1 alc #define AR_RxStatusRsvd71 0x2ff80000
376 1.1 alc #define AR_HiRxChain 0x10000000
377 1.1 alc #define AR_DecryptBusyErr 0x40000000
378 1.1 alc #define AR_KeyMiss 0x80000000
379 1.1 alc
380 1.1 alc #define TXCTL_OFFSET(ah) 2
381 1.1 alc #define TXCTL_NUMWORDS(ah) (AR_SREV_5416_V20_OR_LATER(ah) ? 12 : 8)
382 1.1 alc #define TXSTATUS_OFFSET(ah) (AR_SREV_5416_V20_OR_LATER(ah) ? 14 : 10)
383 1.1 alc #define TXSTATUS_NUMWORDS(ah) 10
384 1.1 alc
385 1.1 alc #define RXCTL_OFFSET(ah) 3
386 1.1 alc #define RXCTL_NUMWORDS(ah) 1
387 1.1 alc #define RXSTATUS_OFFSET(ah) 4
388 1.1 alc #define RXSTATUS_NUMWORDS(ah) 9
389 1.1 alc #define RXSTATUS_RATE(ah, ads) \
390 1.1 alc (AR_SREV_OWL_20_OR_LATER(ah) ? \
391 1.1 alc MS((ads)->ds_rxstatus0, AR_RxRate) : \
392 1.1 alc ((ads)->ds_rxstatus3 >> 2) & 0xFF)
393 1.1 alc #define RXSTATUS_DUPLICATE(ah, ads) \
394 1.1 alc (AR_SREV_OWL_20_OR_LATER(ah) ? \
395 1.1 alc MS((ads)->ds_rxstatus3, AR_Parallel40) : \
396 1.1 alc ((ads)->ds_rxstatus3 >> 10) & 0x1)
397 1.1 alc #endif /* _ATH_AR5416_DESC_H_ */
398