Home | History | Annotate | Line # | Download | only in ar5416
      1  1.1       alc /*
      2  1.1       alc  * Copyright (c) 2002-2008 Sam Leffler, Errno Consulting
      3  1.1       alc  * Copyright (c) 2002-2008 Atheros Communications, Inc.
      4  1.1       alc  *
      5  1.1       alc  * Permission to use, copy, modify, and/or distribute this software for any
      6  1.1       alc  * purpose with or without fee is hereby granted, provided that the above
      7  1.1       alc  * copyright notice and this permission notice appear in all copies.
      8  1.1       alc  *
      9  1.1       alc  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     10  1.1       alc  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     11  1.1       alc  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     12  1.1       alc  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     13  1.1       alc  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     14  1.1       alc  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     15  1.1       alc  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     16  1.1       alc  *
     17  1.5  jmcneill  * $Id: ar5416reg.h,v 1.5 2011/08/01 10:21:32 jmcneill Exp $
     18  1.1       alc  */
     19  1.1       alc #ifndef _DEV_ATH_AR5416REG_H
     20  1.1       alc #define	_DEV_ATH_AR5416REG_H
     21  1.1       alc 
     22  1.1       alc #include "ar5212/ar5212reg.h"
     23  1.1       alc 
     24  1.1       alc /*
     25  1.1       alc  * Register added starting with the AR5416
     26  1.1       alc  */
     27  1.1       alc #define	AR_MIRT			0x0020	/* interrupt rate threshold */
     28  1.1       alc #define	AR_TIMT			0x0028	/* Tx Interrupt mitigation threshold */
     29  1.1       alc #define	AR_RIMT			0x002C	/* Rx Interrupt mitigation threshold */
     30  1.1       alc #define	AR_GTXTO		0x0064	/* global transmit timeout */
     31  1.1       alc #define	AR_GTTM			0x0068	/* global transmit timeout mode */
     32  1.1       alc #define	AR_CST			0x006C	/* carrier sense timeout */
     33  1.1       alc #define	AR_MAC_LED		0x1f04	/* LED control */
     34  1.2  jmcneill #define AR_WA                   0x4004  /* PCIE work-arounds */
     35  1.2  jmcneill #define AR_PCIE_PM_CTRL         0x4014
     36  1.1       alc #define	AR_AHB_MODE		0x4024	/* AHB mode for dma */
     37  1.1       alc #define	AR_INTR_SYNC_CAUSE_CLR	0x4028	/* clear interrupt */
     38  1.1       alc #define	AR_INTR_SYNC_CAUSE	0x4028	/* check pending interrupts */
     39  1.1       alc #define	AR_INTR_SYNC_ENABLE	0x402c	/* enable interrupts */
     40  1.1       alc #define	AR_INTR_ASYNC_MASK	0x4030	/* asynchronous interrupt mask */
     41  1.1       alc #define	AR_INTR_SYNC_MASK	0x4034	/* synchronous interrupt mask */
     42  1.1       alc #define	AR_INTR_ASYNC_CAUSE	0x4038	/* check pending interrupts */
     43  1.1       alc #define	AR_INTR_ASYNC_ENABLE	0x403c	/* enable interrupts */
     44  1.1       alc #define	AR5416_PCIE_SERDES	0x4040
     45  1.1       alc #define	AR5416_PCIE_SERDES2	0x4044
     46  1.4    cegger #define	AR_GPIO_IN_OUT		0x4048	/* GPIO input/output register */
     47  1.4    cegger #define	AR_GPIO_OE_OUT		0x404c	/* GPIO output enable register */
     48  1.4    cegger #define	AR_GPIO_INTR_POL	0x4050	/* GPIO interrupt polarity */
     49  1.4    cegger #define	AR_GPIO_INPUT_EN_VAL	0x4054	/* GPIO input enable and value */
     50  1.4    cegger #define	AR_GPIO_INPUT_MUX1	0x4058
     51  1.4    cegger #define	AR_GPIO_INPUT_MUX2	0x405c
     52  1.4    cegger #define	AR_GPIO_OUTPUT_MUX1	0x4060
     53  1.4    cegger #define	AR_GPIO_OUTPUT_MUX2	0x4064
     54  1.4    cegger #define	AR_GPIO_OUTPUT_MUX3	0x4068
     55  1.1       alc #define	AR_EEPROM_STATUS_DATA	0x407c
     56  1.1       alc #define	AR_OBS			0x4080
     57  1.1       alc #define	AR_RTC_RC		0x7000	/* reset control */
     58  1.1       alc #define	AR_RTC_PLL_CONTROL	0x7014
     59  1.1       alc #define	AR_RTC_RESET		0x7040	/* RTC reset register */
     60  1.1       alc #define	AR_RTC_STATUS		0x7044	/* system sleep status */
     61  1.1       alc #define	AR_RTC_SLEEP_CLK	0x7048
     62  1.1       alc #define	AR_RTC_FORCE_WAKE	0x704c	/* control MAC force wake */
     63  1.1       alc #define	AR_RTC_INTR_CAUSE	0x7050	/* RTC interrupt cause/clear */
     64  1.1       alc #define	AR_RTC_INTR_ENABLE	0x7054	/* RTC interrupt enable */
     65  1.1       alc #define	AR_RTC_INTR_MASK	0x7058	/* RTC interrupt mask */
     66  1.1       alc /* AR9280: rf long shift registers */
     67  1.1       alc #define	AR_AN_RF2G1_CH0         0x7810
     68  1.1       alc #define	AR_AN_RF5G1_CH0         0x7818
     69  1.1       alc #define	AR_AN_RF2G1_CH1         0x7834
     70  1.1       alc #define	AR_AN_RF5G1_CH1         0x783C
     71  1.1       alc #define	AR_AN_TOP2		0x7894
     72  1.1       alc #define	AR_AN_SYNTH9            0x7868
     73  1.3    cegger #define	AR9285_AN_RF2G1		0x7820
     74  1.3    cegger #define	AR9285_AN_RF2G2		0x7824
     75  1.4    cegger #define	AR9285_AN_RF2G3		0x7828
     76  1.4    cegger #define	AR9285_AN_RF2G4		0x782C
     77  1.3    cegger #define	AR9285_AN_RF2G6		0x7834
     78  1.3    cegger #define	AR9285_AN_RF2G7		0x7838
     79  1.4    cegger #define	AR9285_AN_RF2G8		0x783C
     80  1.3    cegger #define	AR9285_AN_RF2G9		0x7840
     81  1.3    cegger #define	AR9285_AN_RXTXBB1	0x7854
     82  1.3    cegger #define	AR9285_AN_TOP2		0x7868
     83  1.1       alc #define	AR9285_AN_TOP3		0x786c
     84  1.3    cegger #define	AR9285_AN_TOP4		0x7870
     85  1.3    cegger #define	AR9285_AN_TOP4_DEFAULT	0x10142c00
     86  1.3    cegger 
     87  1.1       alc #define	AR_RESET_TSF		0x8020
     88  1.1       alc #define	AR_RXFIFO_CFG		0x8114
     89  1.1       alc #define	AR_PHY_ERR_1		0x812c
     90  1.1       alc #define	AR_PHY_ERR_MASK_1	0x8130	/* mask for AR_PHY_ERR_1 */
     91  1.1       alc #define	AR_PHY_ERR_2		0x8134
     92  1.1       alc #define	AR_PHY_ERR_MASK_2	0x8138	/* mask for AR_PHY_ERR_2 */
     93  1.1       alc #define	AR_TSFOOR_THRESHOLD	0x813c
     94  1.1       alc #define	AR_PHY_ERR_3		0x8168
     95  1.1       alc #define	AR_PHY_ERR_MASK_3	0x816c	/* mask for AR_PHY_ERR_3 */
     96  1.1       alc #define	AR_TXOP_X		0x81ec	/* txop for legacy non-qos */
     97  1.1       alc #define	AR_TXOP_0_3		0x81f0	/* txop for various tid's */
     98  1.1       alc #define	AR_TXOP_4_7		0x81f4
     99  1.1       alc #define	AR_TXOP_8_11		0x81f8
    100  1.1       alc #define	AR_TXOP_12_15		0x81fc
    101  1.1       alc /* generic timers based on tsf - all uS */
    102  1.1       alc #define	AR_NEXT_TBTT		0x8200
    103  1.1       alc #define	AR_NEXT_DBA		0x8204
    104  1.1       alc #define	AR_NEXT_SWBA		0x8208
    105  1.1       alc #define	AR_NEXT_CFP		0x8208
    106  1.1       alc #define	AR_NEXT_HCF		0x820C
    107  1.1       alc #define	AR_NEXT_TIM		0x8210
    108  1.1       alc #define	AR_NEXT_DTIM		0x8214
    109  1.1       alc #define	AR_NEXT_QUIET		0x8218
    110  1.1       alc #define	AR_NEXT_NDP		0x821C
    111  1.1       alc #define	AR5416_BEACON_PERIOD	0x8220
    112  1.1       alc #define	AR_DBA_PERIOD		0x8224
    113  1.1       alc #define	AR_SWBA_PERIOD		0x8228
    114  1.1       alc #define	AR_HCF_PERIOD		0x822C
    115  1.1       alc #define	AR_TIM_PERIOD		0x8230
    116  1.1       alc #define	AR_DTIM_PERIOD		0x8234
    117  1.1       alc #define	AR_QUIET_PERIOD		0x8238
    118  1.1       alc #define	AR_NDP_PERIOD		0x823C
    119  1.1       alc #define	AR_TIMER_MODE		0x8240
    120  1.1       alc #define	AR_SLP32_MODE		0x8244
    121  1.1       alc #define	AR_SLP32_WAKE		0x8248
    122  1.1       alc #define	AR_SLP32_INC		0x824c
    123  1.1       alc #define	AR_SLP_CNT		0x8250	/* 32kHz cycles with mac asleep */
    124  1.1       alc #define	AR_SLP_CYCLE_CNT	0x8254	/* absolute number of 32kHz cycles */
    125  1.1       alc #define	AR_SLP_MIB_CTRL		0x8258
    126  1.1       alc #define	AR_2040_MODE		0x8318
    127  1.1       alc #define	AR_EXTRCCNT		0x8328	/* extension channel rx clear count */
    128  1.1       alc #define	AR_SELFGEN_MASK		0x832c	/* rx and cal chain masks */
    129  1.1       alc #define	AR_PCU_TXBUF_CTRL	0x8340
    130  1.3    cegger #define	AR_PCU_MISC_MODE2	0x8344
    131  1.1       alc 
    132  1.1       alc /* DMA & PCI Registers in PCI space (usable during sleep)*/
    133  1.1       alc #define	AR_RC_AHB		0x00000001	/* AHB reset */
    134  1.1       alc #define	AR_RC_APB		0x00000002	/* APB reset */
    135  1.1       alc #define	AR_RC_HOSTIF		0x00000100	/* host interface reset */
    136  1.1       alc 
    137  1.1       alc #define	AR_MIRT_VAL		0x0000ffff	/* in uS */
    138  1.1       alc #define	AR_MIRT_VAL_S		16
    139  1.1       alc 
    140  1.1       alc #define	AR_TIMT_LAST		0x0000ffff	/* Last packet threshold */
    141  1.1       alc #define	AR_TIMT_LAST_S		0
    142  1.1       alc #define	AR_TIMT_FIRST		0xffff0000	/* First packet threshold */
    143  1.1       alc #define	AR_TIMT_FIRST_S		16
    144  1.1       alc 
    145  1.1       alc #define	AR_RIMT_LAST		0x0000ffff	/* Last packet threshold */
    146  1.1       alc #define	AR_RIMT_LAST_S		0
    147  1.1       alc #define	AR_RIMT_FIRST		0xffff0000	/* First packet threshold */
    148  1.1       alc #define	AR_RIMT_FIRST_S		16
    149  1.1       alc 
    150  1.1       alc #define	AR_GTXTO_TIMEOUT_COUNTER    0x0000FFFF  // Mask for timeout counter (in TUs)
    151  1.1       alc #define	AR_GTXTO_TIMEOUT_LIMIT      0xFFFF0000  // Mask for timeout limit (in  TUs)
    152  1.1       alc #define	AR_GTXTO_TIMEOUT_LIMIT_S    16      // Shift for timeout limit
    153  1.1       alc 
    154  1.1       alc #define	AR_GTTM_USEC          0x00000001 // usec strobe
    155  1.1       alc #define	AR_GTTM_IGNORE_IDLE   0x00000002 // ignore channel idle
    156  1.1       alc #define	AR_GTTM_RESET_IDLE    0x00000004 // reset counter on channel idle low
    157  1.1       alc #define	AR_GTTM_CST_USEC      0x00000008 // CST usec strobe
    158  1.1       alc 
    159  1.1       alc #define	AR_CST_TIMEOUT_COUNTER    0x0000FFFF  // Mask for timeout counter (in TUs)
    160  1.1       alc #define	AR_CST_TIMEOUT_LIMIT      0xFFFF0000  // Mask for timeout limit (in  TUs)
    161  1.1       alc #define	AR_CST_TIMEOUT_LIMIT_S    16      // Shift for timeout limit
    162  1.1       alc 
    163  1.1       alc /* MAC tx DMA size config  */
    164  1.1       alc #define	AR_TXCFG_DMASZ_MASK	0x00000003
    165  1.1       alc #define	AR_TXCFG_DMASZ_4B	0
    166  1.1       alc #define	AR_TXCFG_DMASZ_8B	1
    167  1.1       alc #define	AR_TXCFG_DMASZ_16B	2
    168  1.1       alc #define	AR_TXCFG_DMASZ_32B	3
    169  1.1       alc #define	AR_TXCFG_DMASZ_64B	4
    170  1.1       alc #define	AR_TXCFG_DMASZ_128B	5
    171  1.1       alc #define	AR_TXCFG_DMASZ_256B	6
    172  1.1       alc #define	AR_TXCFG_DMASZ_512B	7
    173  1.1       alc #define	AR_TXCFG_ATIM_TXPOLICY	0x00000800
    174  1.1       alc 
    175  1.1       alc /* MAC rx DMA size config  */
    176  1.1       alc #define	AR_RXCFG_DMASZ_MASK	0x00000007
    177  1.1       alc #define	AR_RXCFG_DMASZ_4B	0
    178  1.1       alc #define	AR_RXCFG_DMASZ_8B	1
    179  1.1       alc #define	AR_RXCFG_DMASZ_16B	2
    180  1.1       alc #define	AR_RXCFG_DMASZ_32B	3
    181  1.1       alc #define	AR_RXCFG_DMASZ_64B	4
    182  1.1       alc #define	AR_RXCFG_DMASZ_128B	5
    183  1.1       alc #define	AR_RXCFG_DMASZ_256B	6
    184  1.1       alc #define	AR_RXCFG_DMASZ_512B	7
    185  1.1       alc 
    186  1.1       alc /* MAC Led registers */
    187  1.1       alc #define	AR_MAC_LED_BLINK_SLOW	0x00000008	/* LED slowest blink rate mode */
    188  1.1       alc #define	AR_MAC_LED_BLINK_THRESH_SEL 0x00000070	/* LED blink threshold select */
    189  1.1       alc #define	AR_MAC_LED_MODE		0x00000380	/* LED mode select */
    190  1.1       alc #define	AR_MAC_LED_MODE_S	7
    191  1.1       alc #define	AR_MAC_LED_MODE_PROP	0	/* Blink prop to filtered tx/rx */
    192  1.1       alc #define	AR_MAC_LED_MODE_RPROP	1	/* Blink prop to unfiltered tx/rx */
    193  1.1       alc #define	AR_MAC_LED_MODE_SPLIT	2	/* Blink power for tx/net for rx */
    194  1.1       alc #define	AR_MAC_LED_MODE_RAND	3	/* Blink randomly */
    195  1.1       alc #define	AR_MAC_LED_MODE_POWON	5	/* Power LED on (s/w control) */
    196  1.1       alc #define	AR_MAC_LED_MODE_NETON	6	/* Network LED on (s/w control) */
    197  1.1       alc #define	AR_MAC_LED_ASSOC	0x00000c00
    198  1.1       alc #define	AR_MAC_LED_ASSOC_NONE	0x00000000 /* STA is not associated or trying */
    199  1.1       alc #define	AR_MAC_LED_ASSOC_ACTIVE	0x00000400 /* STA is associated */
    200  1.1       alc #define	AR_MAC_LED_ASSOC_PEND	0x00000800 /* STA is trying to associate */
    201  1.1       alc #define	AR_MAC_LED_ASSOC_S	10
    202  1.1       alc 
    203  1.2  jmcneill #define	AR_WA_UNTIE_RESET_EN	0x00008000	/* ena PCI reset to POR */
    204  1.2  jmcneill #define	AR_WA_RESET_EN		0x00040000	/* ena AR_WA_UNTIE_RESET_EN */
    205  1.2  jmcneill #define	AR_WA_ANALOG_SHIFT	0x00100000
    206  1.2  jmcneill #define	AR_WA_POR_SHORT		0x00200000	/* PCIE phy reset control */
    207  1.2  jmcneill 
    208  1.2  jmcneill #define	AR_WA_DEFAULT		0x0000073f
    209  1.2  jmcneill #define	AR9280_WA_DEFAULT	0x0040073f
    210  1.2  jmcneill #define	AR9285_WA_DEFAULT	0x004a05cb
    211  1.2  jmcneill 
    212  1.2  jmcneill #define	AR_PCIE_PM_CTRL_ENA	0x00080000
    213  1.2  jmcneill 
    214  1.1       alc #define	AR_AHB_EXACT_WR_EN	0x00000000	/* write exact bytes */
    215  1.1       alc #define	AR_AHB_BUF_WR_EN	0x00000001	/* buffer write upto cacheline*/
    216  1.1       alc #define	AR_AHB_EXACT_RD_EN	0x00000000	/* read exact bytes */
    217  1.1       alc #define	AR_AHB_CACHELINE_RD_EN	0x00000002	/* read upto end of cacheline */
    218  1.1       alc #define	AR_AHB_PREFETCH_RD_EN	0x00000004	/* prefetch upto page boundary*/
    219  1.1       alc #define	AR_AHB_PAGE_SIZE_1K	0x00000000	/* set page-size as 1k */
    220  1.1       alc #define	AR_AHB_PAGE_SIZE_2K	0x00000008	/* set page-size as 2k */
    221  1.1       alc #define	AR_AHB_PAGE_SIZE_4K	0x00000010	/* set page-size as 4k */
    222  1.1       alc 
    223  1.1       alc /* MAC PCU Registers */
    224  1.1       alc #define	AR_STA_ID1_PRESERVE_SEQNUM	0x20000000 /* Don't replace seq num */
    225  1.1       alc 
    226  1.1       alc /* Extended PCU DIAG_SW control fields */
    227  1.1       alc #define	AR_DIAG_DUAL_CHAIN_INFO	0x01000000	/* dual chain channel info */
    228  1.1       alc #define	AR_DIAG_RX_ABORT	0x02000000	/* abort rx */
    229  1.1       alc #define	AR_DIAG_SATURATE_CCNT	0x04000000	/* sat. cycle cnts (no shift) */
    230  1.1       alc #define	AR_DIAG_OBS_PT_SEL2	0x08000000	/* observation point sel */
    231  1.1       alc #define	AR_DIAG_RXCLEAR_CTL_LOW	0x10000000	/* force rx_clear(ctl) low/busy */
    232  1.1       alc #define	AR_DIAG_RXCLEAR_EXT_LOW	0x20000000	/* force rx_clear(ext) low/busy */
    233  1.1       alc 
    234  1.1       alc #define	AR_TXOP_X_VAL	0x000000FF
    235  1.1       alc 
    236  1.1       alc #define	AR_RESET_TSF_ONCE	0x01000000	/* reset tsf once; self-clears*/
    237  1.1       alc 
    238  1.1       alc /* Interrupts */
    239  1.1       alc #define	AR_ISR_TXMINTR		0x00080000	/* Maximum interrupt tx rate */
    240  1.1       alc #define	AR_ISR_RXMINTR		0x01000000	/* Maximum interrupt rx rate */
    241  1.1       alc #define	AR_ISR_TXINTM		0x40000000	/* Tx int after mitigation */
    242  1.1       alc #define	AR_ISR_RXINTM		0x80000000	/* Rx int after mitigation */
    243  1.1       alc 
    244  1.1       alc #define	AR_ISR_S2_CST		0x00400000	/* Carrier sense timeout */
    245  1.1       alc #define	AR_ISR_S2_GTT		0x00800000	/* Global transmit timeout */
    246  1.1       alc #define	AR_ISR_S2_TSFOOR	0x40000000	/* RX TSF out of range */
    247  1.1       alc 
    248  1.4    cegger #define	AR_ISR_S5		0x0098
    249  1.4    cegger #define	AR_ISR_S5_S		0x00d8
    250  1.4    cegger #define	AR_ISR_S5_TIM_TIMER	0x00000010
    251  1.4    cegger 
    252  1.1       alc #define	AR_INTR_SPURIOUS	0xffffffff
    253  1.1       alc #define	AR_INTR_RTC_IRQ		0x00000001	/* rtc in shutdown state */
    254  1.1       alc #define	AR_INTR_MAC_IRQ		0x00000002	/* pending mac interrupt */
    255  1.1       alc #define	AR_INTR_EEP_PROT_ACCESS	0x00000004	/* eeprom protected access */
    256  1.1       alc #define	AR_INTR_MAC_AWAKE	0x00020000	/* mac is awake */
    257  1.1       alc #define	AR_INTR_MAC_ASLEEP	0x00040000	/* mac is asleep */
    258  1.1       alc 
    259  1.1       alc /* Interrupt Mask Registers */
    260  1.1       alc #define	AR_IMR_TXMINTR		0x00080000	/* Maximum interrupt tx rate */
    261  1.1       alc #define	AR_IMR_RXMINTR		0x01000000	/* Maximum interrupt rx rate */
    262  1.1       alc #define	AR_IMR_TXINTM		0x40000000	/* Tx int after mitigation */
    263  1.1       alc #define	AR_IMR_RXINTM		0x80000000	/* Rx int after mitigation */
    264  1.1       alc 
    265  1.1       alc #define	AR_IMR_S2_CST		0x00400000	/* Carrier sense timeout */
    266  1.1       alc #define	AR_IMR_S2_GTT		0x00800000	/* Global transmit timeout */
    267  1.1       alc 
    268  1.1       alc /* synchronous interrupt signals */
    269  1.1       alc #define	AR_INTR_SYNC_RTC_IRQ		0x00000001
    270  1.1       alc #define	AR_INTR_SYNC_MAC_IRQ		0x00000002
    271  1.1       alc #define	AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS	0x00000004
    272  1.1       alc #define	AR_INTR_SYNC_APB_TIMEOUT	0x00000008
    273  1.1       alc #define	AR_INTR_SYNC_PCI_MODE_CONFLICT	0x00000010
    274  1.1       alc #define	AR_INTR_SYNC_HOST1_FATAL	0x00000020
    275  1.1       alc #define	AR_INTR_SYNC_HOST1_PERR		0x00000040
    276  1.1       alc #define	AR_INTR_SYNC_TRCV_FIFO_PERR	0x00000080
    277  1.1       alc #define	AR_INTR_SYNC_RADM_CPL_EP	0x00000100
    278  1.1       alc #define	AR_INTR_SYNC_RADM_CPL_DLLP_ABORT	0x00000200
    279  1.1       alc #define	AR_INTR_SYNC_RADM_CPL_TLP_ABORT	0x00000400
    280  1.1       alc #define	AR_INTR_SYNC_RADM_CPL_ECRC_ERR	0x00000800
    281  1.1       alc #define	AR_INTR_SYNC_RADM_CPL_TIMEOUT	0x00001000
    282  1.1       alc #define	AR_INTR_SYNC_LOCAL_TIMEOUT	0x00002000
    283  1.1       alc #define	AR_INTR_SYNC_PM_ACCESS		0x00004000
    284  1.1       alc #define	AR_INTR_SYNC_MAC_AWAKE		0x00008000
    285  1.1       alc #define	AR_INTR_SYNC_MAC_ASLEEP		0x00010000
    286  1.1       alc #define	AR_INTR_SYNC_MAC_SLEEP_ACCESS	0x00020000
    287  1.1       alc #define	AR_INTR_SYNC_ALL		0x0003FFFF
    288  1.1       alc 
    289  1.1       alc /* default synchronous interrupt signals enabled */
    290  1.1       alc #define	AR_INTR_SYNC_DEFAULT \
    291  1.1       alc 	(AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR | \
    292  1.1       alc 	 AR_INTR_SYNC_RADM_CPL_EP | AR_INTR_SYNC_RADM_CPL_DLLP_ABORT | \
    293  1.1       alc 	 AR_INTR_SYNC_RADM_CPL_TLP_ABORT | AR_INTR_SYNC_RADM_CPL_ECRC_ERR | \
    294  1.1       alc 	 AR_INTR_SYNC_RADM_CPL_TIMEOUT | AR_INTR_SYNC_LOCAL_TIMEOUT | \
    295  1.1       alc 	 AR_INTR_SYNC_MAC_SLEEP_ACCESS)
    296  1.1       alc 
    297  1.4    cegger #define	AR_INTR_SYNC_MASK_GPIO		0xFFFC0000
    298  1.4    cegger #define	AR_INTR_SYNC_MASK_GPIO_S	18
    299  1.4    cegger 
    300  1.4    cegger #define	AR_INTR_SYNC_ENABLE_GPIO	0xFFFC0000
    301  1.4    cegger #define	AR_INTR_SYNC_ENABLE_GPIO_S	18
    302  1.4    cegger 
    303  1.4    cegger #define	AR_INTR_ASYNC_MASK_GPIO		0xFFFC0000	/* async int mask */
    304  1.4    cegger #define	AR_INTR_ASYNC_MASK_GPIO_S	18
    305  1.4    cegger 
    306  1.4    cegger #define	AR_INTR_ASYNC_CAUSE_GPIO	0xFFFC0000	/* GPIO interrupts */
    307  1.4    cegger #define	AR_INTR_ASYNC_USED	(AR_INTR_MAC_IRQ | AR_INTR_ASYNC_CAUSE_GPIO)
    308  1.4    cegger 
    309  1.4    cegger #define	AR_INTR_ASYNC_ENABLE_GPIO	0xFFFC0000	/* enable interrupts */
    310  1.4    cegger #define	AR_INTR_ASYNC_ENABLE_GPIO_S	18
    311  1.4    cegger 
    312  1.1       alc /* RTC registers */
    313  1.1       alc #define	AR_RTC_RC_M		0x00000003
    314  1.1       alc #define	AR_RTC_RC_MAC_WARM	0x00000001
    315  1.1       alc #define	AR_RTC_RC_MAC_COLD	0x00000002
    316  1.1       alc #define	AR_RTC_PLL_DIV		0x0000001f
    317  1.1       alc #define	AR_RTC_PLL_DIV_S	0
    318  1.1       alc #define	AR_RTC_PLL_DIV2		0x00000020
    319  1.1       alc #define	AR_RTC_PLL_REFDIV_5	0x000000c0
    320  1.1       alc 
    321  1.1       alc #define	AR_RTC_SOWL_PLL_DIV		0x000003ff
    322  1.1       alc #define	AR_RTC_SOWL_PLL_DIV_S		0
    323  1.1       alc #define	AR_RTC_SOWL_PLL_REFDIV		0x00003C00
    324  1.1       alc #define	AR_RTC_SOWL_PLL_REFDIV_S	10
    325  1.1       alc #define	AR_RTC_SOWL_PLL_CLKSEL		0x0000C000
    326  1.1       alc #define	AR_RTC_SOWL_PLL_CLKSEL_S	14
    327  1.1       alc 
    328  1.1       alc #define	AR_RTC_RESET_EN		0x00000001	/* Reset RTC bit */
    329  1.1       alc 
    330  1.1       alc #define	AR_RTC_PM_STATUS_M	0x0000000f	/* Pwr Mgmt Status */
    331  1.1       alc #define	AR_RTC_STATUS_M		0x0000003f	/* RTC Status */
    332  1.1       alc #define	AR_RTC_STATUS_SHUTDOWN	0x00000001
    333  1.1       alc #define	AR_RTC_STATUS_ON	0x00000002
    334  1.1       alc #define	AR_RTC_STATUS_SLEEP	0x00000004
    335  1.1       alc #define	AR_RTC_STATUS_WAKEUP	0x00000008
    336  1.1       alc #define	AR_RTC_STATUS_COLDRESET	0x00000010	/* Not currently used */
    337  1.1       alc #define	AR_RTC_STATUS_PLLCHANGE	0x00000020	/* Not currently used */
    338  1.1       alc 
    339  1.1       alc #define	AR_RTC_SLEEP_DERIVED_CLK	0x2
    340  1.1       alc 
    341  1.1       alc #define	AR_RTC_FORCE_WAKE_EN	0x00000001	/* enable force wake */
    342  1.1       alc #define	AR_RTC_FORCE_WAKE_ON_INT 0x00000002	/* auto-wake on MAC interrupt */
    343  1.1       alc 
    344  1.1       alc #define	AR_RTC_PLL_CLKSEL	0x00000300
    345  1.1       alc #define	AR_RTC_PLL_CLKSEL_S	8
    346  1.1       alc 
    347  1.1       alc /* AR9280: rf long shift registers */
    348  1.1       alc #define	AR_AN_RF2G1_CH0_OB      0x03800000
    349  1.1       alc #define	AR_AN_RF2G1_CH0_OB_S    23
    350  1.1       alc #define	AR_AN_RF2G1_CH0_DB      0x1C000000
    351  1.1       alc #define	AR_AN_RF2G1_CH0_DB_S    26
    352  1.1       alc 
    353  1.1       alc #define	AR_AN_RF5G1_CH0_OB5     0x00070000
    354  1.1       alc #define	AR_AN_RF5G1_CH0_OB5_S   16
    355  1.1       alc #define	AR_AN_RF5G1_CH0_DB5     0x00380000
    356  1.1       alc #define	AR_AN_RF5G1_CH0_DB5_S   19
    357  1.1       alc 
    358  1.1       alc #define	AR_AN_RF2G1_CH1_OB      0x03800000
    359  1.1       alc #define	AR_AN_RF2G1_CH1_OB_S    23
    360  1.1       alc #define	AR_AN_RF2G1_CH1_DB      0x1C000000
    361  1.1       alc #define	AR_AN_RF2G1_CH1_DB_S    26
    362  1.1       alc 
    363  1.1       alc #define	AR_AN_RF5G1_CH1_OB5     0x00070000
    364  1.1       alc #define	AR_AN_RF5G1_CH1_OB5_S   16
    365  1.1       alc #define	AR_AN_RF5G1_CH1_DB5     0x00380000
    366  1.1       alc #define	AR_AN_RF5G1_CH1_DB5_S   19
    367  1.1       alc 
    368  1.1       alc #define	AR_AN_TOP2_XPABIAS_LVL      0xC0000000
    369  1.1       alc #define	AR_AN_TOP2_XPABIAS_LVL_S    30
    370  1.1       alc #define	AR_AN_TOP2_LOCALBIAS        0x00200000
    371  1.1       alc #define	AR_AN_TOP2_LOCALBIAS_S      21
    372  1.1       alc #define	AR_AN_TOP2_PWDCLKIND        0x00400000
    373  1.1       alc #define	AR_AN_TOP2_PWDCLKIND_S      22
    374  1.1       alc 
    375  1.1       alc #define	AR_AN_SYNTH9_REFDIVA    0xf8000000
    376  1.1       alc #define	AR_AN_SYNTH9_REFDIVA_S  27
    377  1.1       alc 
    378  1.1       alc /* AR9285 Analog registers */
    379  1.4    cegger #define	AR9285_AN_RF2G1_ENPACAL      0x00000800
    380  1.4    cegger #define	AR9285_AN_RF2G1_ENPACAL_S    11
    381  1.4    cegger #define	AR9285_AN_RF2G1_PDPADRV1     0x02000000
    382  1.4    cegger #define	AR9285_AN_RF2G1_PDPADRV1_S   25
    383  1.4    cegger #define	AR9285_AN_RF2G1_PDPADRV2     0x01000000
    384  1.4    cegger #define	AR9285_AN_RF2G1_PDPADRV2_S   24
    385  1.4    cegger #define	AR9285_AN_RF2G1_PDPAOUT      0x00800000
    386  1.4    cegger #define	AR9285_AN_RF2G1_PDPAOUT_S    23
    387  1.4    cegger 
    388  1.4    cegger #define	AR9285_AN_RF2G2_OFFCAL       0x00001000
    389  1.4    cegger #define	AR9285_AN_RF2G2_OFFCAL_S     12
    390  1.4    cegger 
    391  1.4    cegger #define	AR9285_AN_RF2G3_PDVCCOMP	0x02000000
    392  1.4    cegger #define	AR9285_AN_RF2G3_PDVCCOMP_S	25
    393  1.4    cegger #define	AR9285_AN_RF2G3_OB_0	0x00E00000
    394  1.4    cegger #define	AR9285_AN_RF2G3_OB_0_S	21
    395  1.4    cegger #define	AR9285_AN_RF2G3_OB_1	0x001C0000
    396  1.4    cegger #define	AR9285_AN_RF2G3_OB_1_S	18
    397  1.4    cegger #define	AR9285_AN_RF2G3_OB_2	0x00038000
    398  1.4    cegger #define	AR9285_AN_RF2G3_OB_2_S	15
    399  1.4    cegger #define	AR9285_AN_RF2G3_OB_3	0x00007000
    400  1.4    cegger #define	AR9285_AN_RF2G3_OB_3_S	12
    401  1.4    cegger #define	AR9285_AN_RF2G3_OB_4	0x00000E00
    402  1.4    cegger #define	AR9285_AN_RF2G3_OB_4_S	9
    403  1.4    cegger 
    404  1.4    cegger #define	AR9285_AN_RF2G3_DB1_0	0x000001C0
    405  1.4    cegger #define	AR9285_AN_RF2G3_DB1_0_S	6
    406  1.4    cegger #define	AR9285_AN_RF2G3_DB1_1	0x00000038
    407  1.4    cegger #define	AR9285_AN_RF2G3_DB1_1_S	3
    408  1.4    cegger #define	AR9285_AN_RF2G3_DB1_2	0x00000007
    409  1.4    cegger #define	AR9285_AN_RF2G3_DB1_2_S	0
    410  1.4    cegger 
    411  1.4    cegger #define	AR9285_AN_RF2G4_DB1_3	0xE0000000
    412  1.4    cegger #define	AR9285_AN_RF2G4_DB1_3_S	29
    413  1.4    cegger #define	AR9285_AN_RF2G4_DB1_4	0x1C000000
    414  1.4    cegger #define	AR9285_AN_RF2G4_DB1_4_S	26
    415  1.4    cegger 
    416  1.4    cegger #define	AR9285_AN_RF2G4_DB2_0	0x03800000
    417  1.4    cegger #define	AR9285_AN_RF2G4_DB2_0_S	23
    418  1.4    cegger #define	AR9285_AN_RF2G4_DB2_1	0x00700000
    419  1.4    cegger #define	AR9285_AN_RF2G4_DB2_1_S	20
    420  1.4    cegger #define	AR9285_AN_RF2G4_DB2_2	0x000E0000
    421  1.4    cegger #define	AR9285_AN_RF2G4_DB2_2_S	17
    422  1.4    cegger #define	AR9285_AN_RF2G4_DB2_3	0x0001C000
    423  1.4    cegger #define	AR9285_AN_RF2G4_DB2_3_S	14
    424  1.4    cegger #define	AR9285_AN_RF2G4_DB2_4	0x00003800
    425  1.4    cegger #define	AR9285_AN_RF2G4_DB2_4_S	11
    426  1.4    cegger 
    427  1.4    cegger #define	AR9285_AN_RF2G6_CCOMP	0x00007800
    428  1.4    cegger #define	AR9285_AN_RF2G6_CCOMP_S	11
    429  1.4    cegger #define	AR9285_AN_RF2G6_OFFS	0x03f00000
    430  1.4    cegger #define	AR9285_AN_RF2G6_OFFS_S	20
    431  1.4    cegger 
    432  1.4    cegger #define	AR9271_AN_RF2G6_OFFS	0x07f00000
    433  1.4    cegger #define	AR9271_AN_RF2G6_OFFS_S	20
    434  1.4    cegger 
    435  1.4    cegger #define	AR9285_AN_RF2G7_PWDDB	0x00000002
    436  1.4    cegger #define	AR9285_AN_RF2G7_PWDDB_S	1
    437  1.4    cegger #define	AR9285_AN_RF2G7_PADRVGN2TAB0	0xE0000000
    438  1.4    cegger #define	AR9285_AN_RF2G7_PADRVGN2TAB0_S	29
    439  1.4    cegger 
    440  1.4    cegger #define	AR9285_AN_RF2G8_PADRVGN2TAB0	0x0001C000
    441  1.4    cegger #define	AR9285_AN_RF2G8_PADRVGN2TAB0_S	14
    442  1.4    cegger 
    443  1.4    cegger #define	AR9285_AN_RXTXBB1_PDRXTXBB1    0x00000020
    444  1.4    cegger #define	AR9285_AN_RXTXBB1_PDRXTXBB1_S  5
    445  1.4    cegger #define	AR9285_AN_RXTXBB1_PDV2I        0x00000080
    446  1.4    cegger #define	AR9285_AN_RXTXBB1_PDV2I_S      7
    447  1.4    cegger #define	AR9285_AN_RXTXBB1_PDDACIF      0x00000100
    448  1.4    cegger #define	AR9285_AN_RXTXBB1_PDDACIF_S    8
    449  1.4    cegger #define	AR9285_AN_RXTXBB1_SPARE9       0x00000001
    450  1.4    cegger #define	AR9285_AN_RXTXBB1_SPARE9_S     0
    451  1.1       alc 
    452  1.1       alc #define	AR9285_AN_TOP3_XPABIAS_LVL      0x0000000C
    453  1.1       alc #define	AR9285_AN_TOP3_XPABIAS_LVL_S    2
    454  1.4    cegger #define	AR9285_AN_TOP3_PWDDAC		0x00800000
    455  1.4    cegger #define	AR9285_AN_TOP3_PWDDAC_S		23
    456  1.1       alc 
    457  1.1       alc /* Sleep control */
    458  1.1       alc #define	AR5416_SLEEP1_CAB_TIMEOUT	0xFFE00000	/* Cab timeout (TU) */
    459  1.1       alc #define	AR5416_SLEEP1_CAB_TIMEOUT_S	22
    460  1.1       alc 
    461  1.1       alc #define	AR5416_SLEEP2_BEACON_TIMEOUT	0xFFE00000	/* Beacon timeout (TU)*/
    462  1.1       alc #define	AR5416_SLEEP2_BEACON_TIMEOUT_S	22
    463  1.1       alc 
    464  1.1       alc /* Sleep Registers */
    465  1.1       alc #define	AR_SLP32_HALFCLK_LATENCY      0x000FFFFF	/* rising <-> falling edge */
    466  1.1       alc #define	AR_SLP32_ENA		0x00100000
    467  1.1       alc #define	AR_SLP32_TSF_WRITE_STATUS      0x00200000	/* tsf update in progress */
    468  1.1       alc 
    469  1.1       alc #define	AR_SLP32_WAKE_XTL_TIME	0x0000FFFF	/* time to wake crystal */
    470  1.1       alc 
    471  1.1       alc #define	AR_SLP32_TST_INC	0x000FFFFF
    472  1.1       alc 
    473  1.1       alc #define	AR_SLP_MIB_CLEAR	0x00000001	/* clear pending */
    474  1.1       alc #define	AR_SLP_MIB_PENDING	0x00000002	/* clear counters */
    475  1.1       alc 
    476  1.1       alc #define	AR_TIMER_MODE_TBTT		0x00000001
    477  1.1       alc #define	AR_TIMER_MODE_DBA		0x00000002
    478  1.1       alc #define	AR_TIMER_MODE_SWBA		0x00000004
    479  1.1       alc #define	AR_TIMER_MODE_HCF		0x00000008
    480  1.1       alc #define	AR_TIMER_MODE_TIM		0x00000010
    481  1.1       alc #define	AR_TIMER_MODE_DTIM		0x00000020
    482  1.1       alc #define	AR_TIMER_MODE_QUIET		0x00000040
    483  1.1       alc #define	AR_TIMER_MODE_NDP		0x00000080
    484  1.1       alc #define	AR_TIMER_MODE_OVERFLOW_INDEX	0x00000700
    485  1.1       alc #define	AR_TIMER_MODE_OVERFLOW_INDEX_S	8
    486  1.1       alc #define	AR_TIMER_MODE_THRESH		0xFFFFF000
    487  1.1       alc #define	AR_TIMER_MODE_THRESH_S		12
    488  1.1       alc 
    489  1.1       alc /* PCU Misc modes */
    490  1.1       alc #define	AR_PCU_FORCE_BSSID_MATCH	0x00000001 /* force bssid to match */
    491  1.1       alc #define	AR_PCU_MIC_NEW_LOC_ENA		0x00000004 /* tx/rx mic keys together */
    492  1.1       alc #define	AR_PCU_TX_ADD_TSF		0x00000008 /* add tx_tsf + int_tsf */
    493  1.1       alc #define	AR_PCU_CCK_SIFS_MODE		0x00000010 /* assume 11b sifs */
    494  1.1       alc #define	AR_PCU_RX_ANT_UPDT		0x00000800 /* KC_RX_ANT_UPDATE */
    495  1.1       alc #define	AR_PCU_TXOP_TBTT_LIMIT_ENA	0x00001000 /* enforce txop / tbtt */
    496  1.1       alc #define	AR_PCU_MISS_BCN_IN_SLEEP	0x00004000 /* count bmiss's when sleeping */
    497  1.1       alc #define	AR_PCU_BUG_12306_FIX_ENA	0x00020000 /* use rx_clear to count sifs */
    498  1.1       alc #define	AR_PCU_FORCE_QUIET_COLL		0x00040000 /* kill xmit for channel change */
    499  1.1       alc #define	AR_PCU_TBTT_PROTECT		0x00200000 /* no xmit upto tbtt+20 uS */
    500  1.1       alc #define	AR_PCU_CLEAR_VMF		0x01000000 /* clear vmf mode (fast cc)*/
    501  1.1       alc #define	AR_PCU_CLEAR_BA_VALID		0x04000000 /* clear ba state */
    502  1.1       alc 
    503  1.3    cegger #define	AR_PCU_MISC_MODE2_HWWAR1	0x00100000
    504  1.3    cegger 
    505  1.1       alc /* GPIO Interrupt */
    506  1.1       alc #define	AR_INTR_GPIO		0x3FF00000	/* gpio interrupted */
    507  1.1       alc #define	AR_INTR_GPIO_S		20
    508  1.1       alc 
    509  1.1       alc #define	AR_GPIO_OUT_CTRL	0x000003FF	/* 0 = out, 1 = in */
    510  1.1       alc #define	AR_GPIO_OUT_VAL		0x000FFC00
    511  1.1       alc #define	AR_GPIO_OUT_VAL_S	10
    512  1.1       alc #define	AR_GPIO_INTR_CTRL	0x3FF00000
    513  1.1       alc #define	AR_GPIO_INTR_CTRL_S	20
    514  1.1       alc 
    515  1.4    cegger #define	AR_GPIO_IN_VAL		0x0FFFC000	/* pre-9280 */
    516  1.4    cegger #define	AR_GPIO_IN_VAL_S	14
    517  1.4    cegger #define	AR928X_GPIO_IN_VAL	0x000FFC00
    518  1.4    cegger #define	AR928X_GPIO_IN_VAL_S	10
    519  1.4    cegger #define	AR9285_GPIO_IN_VAL	0x00FFF000
    520  1.4    cegger #define	AR9285_GPIO_IN_VAL_S	12
    521  1.4    cegger 
    522  1.4    cegger #define	AR_GPIO_OE_OUT_DRV	0x3	/* 2 bit mask shifted by 2*bitpos */
    523  1.4    cegger #define	AR_GPIO_OE_OUT_DRV_NO	0x0	/* tristate */
    524  1.4    cegger #define	AR_GPIO_OE_OUT_DRV_LOW	0x1	/* drive if low */
    525  1.4    cegger #define	AR_GPIO_OE_OUT_DRV_HI	0x2	/* drive if high */
    526  1.4    cegger #define	AR_GPIO_OE_OUT_DRV_ALL	0x3	/* drive always */
    527  1.4    cegger 
    528  1.4    cegger #define	AR_GPIO_INTR_POL_VAL	0x1FFF
    529  1.4    cegger #define	AR_GPIO_INTR_POL_VAL_S	0
    530  1.4    cegger 
    531  1.4    cegger #define	AR_GPIO_JTAG_DISABLE	0x00020000
    532  1.4    cegger 
    533  1.1       alc #define	AR_2040_JOINED_RX_CLEAR	0x00000001	/* use ctl + ext rx_clear for cca */
    534  1.1       alc 
    535  1.1       alc #define	AR_PCU_TXBUF_CTRL_SIZE_MASK	0x7FF
    536  1.1       alc #define	AR_PCU_TXBUF_CTRL_USABLE_SIZE	0x700
    537  1.4    cegger #define	AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE 0x380
    538  1.1       alc 
    539  1.1       alc /* Eeprom defines */
    540  1.1       alc #define	AR_EEPROM_STATUS_DATA_VAL           0x0000ffff
    541  1.1       alc #define	AR_EEPROM_STATUS_DATA_VAL_S         0
    542  1.1       alc #define	AR_EEPROM_STATUS_DATA_BUSY          0x00010000
    543  1.1       alc #define	AR_EEPROM_STATUS_DATA_BUSY_ACCESS   0x00020000
    544  1.1       alc #define	AR_EEPROM_STATUS_DATA_PROT_ACCESS   0x00040000
    545  1.1       alc #define	AR_EEPROM_STATUS_DATA_ABSENT_ACCESS 0x00080000
    546  1.1       alc 
    547  1.1       alc #define	AR_SREV_REVISION_OWL_10		0x08
    548  1.1       alc #define	AR_SREV_REVISION_OWL_20		0x09
    549  1.1       alc #define	AR_SREV_REVISION_OWL_22		0x0a
    550  1.1       alc 
    551  1.1       alc #define	AR_RAD5133_SREV_MAJOR		0xc0	/* Fowl: 2+5G/3x3 */
    552  1.1       alc #define	AR_RAD2133_SREV_MAJOR		0xd0	/* Fowl: 2G/3x3   */
    553  1.1       alc #define	AR_RAD5122_SREV_MAJOR		0xe0	/* Fowl: 5G/2x2   */
    554  1.1       alc #define	AR_RAD2122_SREV_MAJOR		0xf0	/* Fowl: 2+5G/2x2 */
    555  1.1       alc 
    556  1.1       alc /* Test macro for owl 1.0 */
    557  1.1       alc #define	IS_5416V1(_ah)	((_ah)->ah_macRev == AR_SREV_REVISION_OWL_10)
    558  1.1       alc #define	IS_5416V2(_ah)	((_ah)->ah_macRev >= AR_SREV_REVISION_OWL_20)
    559  1.1       alc #define	IS_5416V2_2(_ah)	((_ah)->ah_macRev == AR_SREV_REVISION_OWL_22)
    560  1.1       alc 
    561  1.1       alc /* Expanded Mac Silicon Rev (16 bits starting with Sowl) */
    562  1.1       alc #define	AR_XSREV_ID		0xFFFFFFFF	/* Chip ID */
    563  1.1       alc #define	AR_XSREV_ID_S		0
    564  1.1       alc #define	AR_XSREV_VERSION	0xFFFC0000	/* Chip version */
    565  1.1       alc #define	AR_XSREV_VERSION_S	18
    566  1.1       alc #define	AR_XSREV_TYPE		0x0003F000	/* Chip type */
    567  1.1       alc #define	AR_XSREV_TYPE_S		12
    568  1.1       alc #define	AR_XSREV_TYPE_CHAIN	0x00001000	/* Chain Mode (1:3 chains,
    569  1.1       alc 						 * 0:2 chains) */
    570  1.1       alc #define	AR_XSREV_TYPE_HOST_MODE 0x00002000	/* Host Mode (1:PCI, 0:PCIe) */
    571  1.1       alc #define	AR_XSREV_REVISION	0x00000F00
    572  1.1       alc #define	AR_XSREV_REVISION_S	8
    573  1.1       alc 
    574  1.1       alc #define	AR_XSREV_VERSION_OWL_PCI	0x0D
    575  1.1       alc #define	AR_XSREV_VERSION_OWL_PCIE	0x0C
    576  1.1       alc #define	AR_XSREV_REVISION_OWL_10	0	/* Owl 1.0 */
    577  1.1       alc #define	AR_XSREV_REVISION_OWL_20	1	/* Owl 2.0/2.1 */
    578  1.1       alc #define	AR_XSREV_REVISION_OWL_22	2	/* Owl 2.2 */
    579  1.1       alc #define	AR_XSREV_VERSION_SOWL		0x40
    580  1.1       alc #define	AR_XSREV_REVISION_SOWL_10	0	/* Sowl 1.0 */
    581  1.1       alc #define	AR_XSREV_REVISION_SOWL_11	1	/* Sowl 1.1 */
    582  1.1       alc #define	AR_XSREV_VERSION_MERLIN		0x80	/* Merlin Version */
    583  1.1       alc #define	AR_XSREV_REVISION_MERLIN_10	0	/* Merlin 1.0 */
    584  1.1       alc #define	AR_XSREV_REVISION_MERLIN_20	1	/* Merlin 2.0 */
    585  1.1       alc #define	AR_XSREV_REVISION_MERLIN_21	2	/* Merlin 2.1 */
    586  1.1       alc #define	AR_XSREV_VERSION_KITE		0xC0	/* Kite Version */
    587  1.1       alc #define	AR_XSREV_REVISION_KITE_10	0	/* Kite 1.0 */
    588  1.3    cegger #define	AR_XSREV_REVISION_KITE_11	1	/* Kite 1.1 */
    589  1.3    cegger #define	AR_XSREV_REVISION_KITE_12	2	/* Kite 1.2 */
    590  1.1       alc 
    591  1.1       alc #define	AR_SREV_OWL_20_OR_LATER(_ah) \
    592  1.1       alc 	(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_SOWL || \
    593  1.1       alc 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_OWL_20)
    594  1.1       alc #define	AR_SREV_OWL_22_OR_LATER(_ah) \
    595  1.1       alc 	(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_SOWL || \
    596  1.1       alc 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_OWL_22)
    597  1.1       alc 
    598  1.1       alc #define	AR_SREV_SOWL(_ah) \
    599  1.1       alc 	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_SOWL)
    600  1.1       alc #define	AR_SREV_SOWL_10_OR_LATER(_ah) \
    601  1.1       alc 	(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_SOWL)
    602  1.1       alc #define	AR_SREV_SOWL_11(_ah) \
    603  1.1       alc 	(AR_SREV_SOWL(_ah) && \
    604  1.1       alc 	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_SOWL_11)
    605  1.1       alc 
    606  1.1       alc #define	AR_SREV_MERLIN(_ah) \
    607  1.1       alc 	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_MERLIN)
    608  1.1       alc #define	AR_SREV_MERLIN_10_OR_LATER(_ah)	\
    609  1.1       alc 	(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_MERLIN)
    610  1.1       alc #define	AR_SREV_MERLIN_20(_ah) \
    611  1.1       alc 	(AR_SREV_MERLIN(_ah) && \
    612  1.5  jmcneill 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_MERLIN_20)
    613  1.1       alc #define	AR_SREV_MERLIN_20_OR_LATER(_ah) \
    614  1.5  jmcneill 	((AH_PRIVATE((_ah))->ah_macVersion > AR_XSREV_VERSION_MERLIN) || \
    615  1.5  jmcneill 	 (AR_SREV_MERLIN((_ah)) && \
    616  1.5  jmcneill 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_MERLIN_20))
    617  1.1       alc 
    618  1.1       alc #define	AR_SREV_KITE(_ah) \
    619  1.1       alc 	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_KITE)
    620  1.1       alc #define	AR_SREV_KITE_10_OR_LATER(_ah) \
    621  1.1       alc 	(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_KITE)
    622  1.3    cegger #define AR_SREV_KITE_11(_ah) \
    623  1.3    cegger 	(AR_SREV_KITE(ah) && \
    624  1.3    cegger 	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KITE_11)
    625  1.3    cegger #define AR_SREV_KITE_11_OR_LATER(_ah) \
    626  1.3    cegger 	(AR_SREV_KITE_11(_ah) || \
    627  1.3    cegger 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KITE_11)
    628  1.3    cegger #define AR_SREV_KITE_12(_ah) \
    629  1.3    cegger 	(AR_SREV_KITE(ah) && \
    630  1.3    cegger 	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KITE_12)
    631  1.3    cegger #define AR_SREV_KITE_12_OR_LATER(_ah) \
    632  1.3    cegger 	(AR_SREV_KITE_12(_ah) || \
    633  1.3    cegger 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KITE_12)
    634  1.1       alc #endif /* _DEV_ATH_AR5416REG_H */
    635