kern_softint.c revision 1.4.2.3 1 1.4.2.3 matt /* $NetBSD: kern_softint.c,v 1.4.2.3 2008/01/09 01:56:09 matt Exp $ */
2 1.4.2.2 matt
3 1.4.2.2 matt /*-
4 1.4.2.2 matt * Copyright (c) 2007 The NetBSD Foundation, Inc.
5 1.4.2.2 matt * All rights reserved.
6 1.4.2.2 matt *
7 1.4.2.2 matt * This code is derived from software contributed to The NetBSD Foundation
8 1.4.2.2 matt * by Andrew Doran.
9 1.4.2.2 matt *
10 1.4.2.2 matt * Redistribution and use in source and binary forms, with or without
11 1.4.2.2 matt * modification, are permitted provided that the following conditions
12 1.4.2.2 matt * are met:
13 1.4.2.2 matt * 1. Redistributions of source code must retain the above copyright
14 1.4.2.2 matt * notice, this list of conditions and the following disclaimer.
15 1.4.2.2 matt * 2. Redistributions in binary form must reproduce the above copyright
16 1.4.2.2 matt * notice, this list of conditions and the following disclaimer in the
17 1.4.2.2 matt * documentation and/or other materials provided with the distribution.
18 1.4.2.2 matt * 3. All advertising materials mentioning features or use of this software
19 1.4.2.2 matt * must display the following acknowledgement:
20 1.4.2.2 matt * This product includes software developed by the NetBSD
21 1.4.2.2 matt * Foundation, Inc. and its contributors.
22 1.4.2.2 matt * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.4.2.2 matt * contributors may be used to endorse or promote products derived
24 1.4.2.2 matt * from this software without specific prior written permission.
25 1.4.2.2 matt *
26 1.4.2.2 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.4.2.2 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.4.2.2 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.4.2.2 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.4.2.2 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.4.2.2 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.4.2.2 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.4.2.2 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.4.2.2 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.4.2.2 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.4.2.2 matt * POSSIBILITY OF SUCH DAMAGE.
37 1.4.2.2 matt */
38 1.4.2.2 matt
39 1.4.2.2 matt /*
40 1.4.2.3 matt * Generic software interrupt framework.
41 1.4.2.3 matt *
42 1.4.2.3 matt * Overview
43 1.4.2.3 matt *
44 1.4.2.3 matt * The soft interrupt framework provides a mechanism to schedule a
45 1.4.2.3 matt * low priority callback that runs with thread context. It allows
46 1.4.2.3 matt * for dynamic registration of software interrupts, and for fair
47 1.4.2.3 matt * queueing and prioritization of those interrupts. The callbacks
48 1.4.2.3 matt * can be scheduled to run from nearly any point in the kernel: by
49 1.4.2.3 matt * code running with thread context, by code running from a
50 1.4.2.3 matt * hardware interrupt handler, and at any interrupt priority
51 1.4.2.3 matt * level.
52 1.4.2.3 matt *
53 1.4.2.3 matt * Priority levels
54 1.4.2.3 matt *
55 1.4.2.3 matt * Since soft interrupt dispatch can be tied to the underlying
56 1.4.2.3 matt * architecture's interrupt dispatch code, it can be limited
57 1.4.2.3 matt * both by the capabilities of the hardware and the capabilities
58 1.4.2.3 matt * of the interrupt dispatch code itself. The number of priority
59 1.4.2.3 matt * levels is restricted to four. In order of priority (lowest to
60 1.4.2.3 matt * highest) the levels are: clock, bio, net, serial.
61 1.4.2.3 matt *
62 1.4.2.3 matt * The names are symbolic and in isolation do not have any direct
63 1.4.2.3 matt * connection with a particular kind of device activity: they are
64 1.4.2.3 matt * only meant as a guide.
65 1.4.2.3 matt *
66 1.4.2.3 matt * The four priority levels map directly to scheduler priority
67 1.4.2.3 matt * levels, and where the architecture implements 'fast' software
68 1.4.2.3 matt * interrupts, they also map onto interrupt priorities. The
69 1.4.2.3 matt * interrupt priorities are intended to be hidden from machine
70 1.4.2.3 matt * independent code, which should use thread-safe mechanisms to
71 1.4.2.3 matt * synchronize with software interrupts (for example: mutexes).
72 1.4.2.3 matt *
73 1.4.2.3 matt * Capabilities
74 1.4.2.3 matt *
75 1.4.2.3 matt * Software interrupts run with limited machine context. In
76 1.4.2.3 matt * particular, they do not posess any address space context. They
77 1.4.2.3 matt * should not try to operate on user space addresses, or to use
78 1.4.2.3 matt * virtual memory facilities other than those noted as interrupt
79 1.4.2.3 matt * safe.
80 1.4.2.3 matt *
81 1.4.2.3 matt * Unlike hardware interrupts, software interrupts do have thread
82 1.4.2.3 matt * context. They may block on synchronization objects, sleep, and
83 1.4.2.3 matt * resume execution at a later time.
84 1.4.2.3 matt *
85 1.4.2.3 matt * Since software interrupts are a limited resource and run with
86 1.4.2.3 matt * higher priority than most other LWPs in the system, all
87 1.4.2.3 matt * block-and-resume activity by a software interrupt must be kept
88 1.4.2.3 matt * short to allow futher processing at that level to continue. By
89 1.4.2.3 matt * extension, code running with process context must take care to
90 1.4.2.3 matt * ensure that any lock that may be taken from a software interrupt
91 1.4.2.3 matt * can not be held for more than a short period of time.
92 1.4.2.3 matt *
93 1.4.2.3 matt * The kernel does not allow software interrupts to use facilities
94 1.4.2.3 matt * or perform actions that may block for a significant amount of
95 1.4.2.3 matt * time. This means that it's not valid for a software interrupt
96 1.4.2.3 matt * to: sleep on condition variables, use the lockmgr() facility,
97 1.4.2.3 matt * or wait for resources to become available (for example,
98 1.4.2.3 matt * memory).
99 1.4.2.3 matt *
100 1.4.2.3 matt * Per-CPU operation
101 1.4.2.3 matt *
102 1.4.2.3 matt * If a soft interrupt is triggered on a CPU, it can only be
103 1.4.2.3 matt * dispatched on the same CPU. Each LWP dedicated to handling a
104 1.4.2.3 matt * soft interrupt is bound to its home CPU, so if the LWP blocks
105 1.4.2.3 matt * and needs to run again, it can only run there. Nearly all data
106 1.4.2.3 matt * structures used to manage software interrupts are per-CPU.
107 1.4.2.3 matt *
108 1.4.2.3 matt * The per-CPU requirement is intended to reduce "ping-pong" of
109 1.4.2.3 matt * cache lines between CPUs: lines occupied by data structures
110 1.4.2.3 matt * used to manage the soft interrupts, and lines occupied by data
111 1.4.2.3 matt * items being passed down to the soft interrupt. As a positive
112 1.4.2.3 matt * side effect, this also means that the soft interrupt dispatch
113 1.4.2.3 matt * code does not need to to use spinlocks to synchronize.
114 1.4.2.3 matt *
115 1.4.2.3 matt * Generic implementation
116 1.4.2.3 matt *
117 1.4.2.3 matt * A generic, low performance implementation is provided that
118 1.4.2.3 matt * works across all architectures, with no machine-dependent
119 1.4.2.3 matt * modifications needed. This implementation uses the scheduler,
120 1.4.2.3 matt * and so has a number of restrictions:
121 1.4.2.3 matt *
122 1.4.2.3 matt * 1) The software interrupts are not currently preemptive, so
123 1.4.2.3 matt * must wait for the currently executing LWP to yield the CPU.
124 1.4.2.3 matt * This can introduce latency.
125 1.4.2.3 matt *
126 1.4.2.3 matt * 2) An expensive context switch is required for a software
127 1.4.2.3 matt * interrupt to be handled.
128 1.4.2.3 matt *
129 1.4.2.3 matt * 'Fast' software interrupts
130 1.4.2.3 matt *
131 1.4.2.3 matt * If an architectures defines __HAVE_FAST_SOFTINTS, it implements
132 1.4.2.3 matt * the fast mechanism. Threads running either in the kernel or in
133 1.4.2.3 matt * userspace will be interrupted, but will not be preempted. When
134 1.4.2.3 matt * the soft interrupt completes execution, the interrupted LWP
135 1.4.2.3 matt * is resumed. Interrupt dispatch code must provide the minimum
136 1.4.2.3 matt * level of context necessary for the soft interrupt to block and
137 1.4.2.3 matt * be resumed at a later time. The machine-dependent dispatch
138 1.4.2.3 matt * path looks something like the following:
139 1.4.2.3 matt *
140 1.4.2.3 matt * softintr()
141 1.4.2.3 matt * {
142 1.4.2.3 matt * go to IPL_HIGH if necessary for switch;
143 1.4.2.3 matt * save any necessary registers in a format that can be
144 1.4.2.3 matt * restored by cpu_switchto if the softint blocks;
145 1.4.2.3 matt * arrange for cpu_switchto() to restore into the
146 1.4.2.3 matt * trampoline function;
147 1.4.2.3 matt * identify LWP to handle this interrupt;
148 1.4.2.3 matt * switch to the LWP's stack;
149 1.4.2.3 matt * switch register stacks, if necessary;
150 1.4.2.3 matt * assign new value of curlwp;
151 1.4.2.3 matt * call MI softint_dispatch, passing old curlwp and IPL
152 1.4.2.3 matt * to execute interrupt at;
153 1.4.2.3 matt * switch back to old stack;
154 1.4.2.3 matt * switch back to old register stack, if necessary;
155 1.4.2.3 matt * restore curlwp;
156 1.4.2.3 matt * return to interrupted LWP;
157 1.4.2.3 matt * }
158 1.4.2.3 matt *
159 1.4.2.3 matt * If the soft interrupt blocks, a trampoline function is returned
160 1.4.2.3 matt * to in the context of the interrupted LWP, as arranged for by
161 1.4.2.3 matt * softint():
162 1.4.2.3 matt *
163 1.4.2.3 matt * softint_ret()
164 1.4.2.3 matt * {
165 1.4.2.3 matt * unlock soft interrupt LWP;
166 1.4.2.3 matt * resume interrupt processing, likely returning to
167 1.4.2.3 matt * interrupted LWP or dispatching another, different
168 1.4.2.3 matt * interrupt;
169 1.4.2.3 matt * }
170 1.4.2.3 matt *
171 1.4.2.3 matt * Once the soft interrupt has fired (and even if it has blocked),
172 1.4.2.3 matt * no further soft interrupts at that level will be triggered by
173 1.4.2.3 matt * MI code until the soft interrupt handler has ceased execution.
174 1.4.2.3 matt * If a soft interrupt handler blocks and is resumed, it resumes
175 1.4.2.3 matt * execution as a normal LWP (kthread) and gains VM context. Only
176 1.4.2.3 matt * when it has completed and is ready to fire again will it
177 1.4.2.3 matt * interrupt other threads.
178 1.4.2.3 matt *
179 1.4.2.3 matt * Future directions
180 1.4.2.3 matt *
181 1.4.2.3 matt * Provide a cheap way to direct software interrupts to remote
182 1.4.2.3 matt * CPUs. Provide a way to enqueue work items into the handler
183 1.4.2.3 matt * record, removing additional spl calls (see subr_workqueue.c).
184 1.4.2.2 matt */
185 1.4.2.2 matt
186 1.4.2.2 matt #include <sys/cdefs.h>
187 1.4.2.3 matt __KERNEL_RCSID(0, "$NetBSD: kern_softint.c,v 1.4.2.3 2008/01/09 01:56:09 matt Exp $");
188 1.4.2.2 matt
189 1.4.2.2 matt #include <sys/param.h>
190 1.4.2.3 matt #include <sys/malloc.h>
191 1.4.2.3 matt #include <sys/proc.h>
192 1.4.2.2 matt #include <sys/intr.h>
193 1.4.2.3 matt #include <sys/mutex.h>
194 1.4.2.3 matt #include <sys/kthread.h>
195 1.4.2.3 matt #include <sys/evcnt.h>
196 1.4.2.3 matt #include <sys/cpu.h>
197 1.4.2.3 matt
198 1.4.2.3 matt #include <net/netisr.h>
199 1.4.2.3 matt
200 1.4.2.3 matt #include <uvm/uvm_extern.h>
201 1.4.2.3 matt
202 1.4.2.3 matt /* This could overlap with signal info in struct lwp. */
203 1.4.2.3 matt typedef struct softint {
204 1.4.2.3 matt SIMPLEQ_HEAD(, softhand) si_q;
205 1.4.2.3 matt struct lwp *si_lwp;
206 1.4.2.3 matt struct cpu_info *si_cpu;
207 1.4.2.3 matt uintptr_t si_machdep;
208 1.4.2.3 matt struct evcnt si_evcnt;
209 1.4.2.3 matt struct evcnt si_evcnt_block;
210 1.4.2.3 matt int si_active;
211 1.4.2.3 matt char si_name[8];
212 1.4.2.3 matt char si_name_block[8+6];
213 1.4.2.3 matt } softint_t;
214 1.4.2.3 matt
215 1.4.2.3 matt typedef struct softhand {
216 1.4.2.3 matt SIMPLEQ_ENTRY(softhand) sh_q;
217 1.4.2.3 matt void (*sh_func)(void *);
218 1.4.2.3 matt void *sh_arg;
219 1.4.2.3 matt softint_t *sh_isr;
220 1.4.2.3 matt u_int sh_pending;
221 1.4.2.3 matt u_int sh_flags;
222 1.4.2.3 matt } softhand_t;
223 1.4.2.3 matt
224 1.4.2.3 matt typedef struct softcpu {
225 1.4.2.3 matt struct cpu_info *sc_cpu;
226 1.4.2.3 matt softint_t sc_int[SOFTINT_COUNT];
227 1.4.2.3 matt softhand_t sc_hand[1];
228 1.4.2.3 matt } softcpu_t;
229 1.4.2.3 matt
230 1.4.2.3 matt static void softint_thread(void *);
231 1.4.2.3 matt
232 1.4.2.3 matt u_int softint_bytes = 8192;
233 1.4.2.3 matt u_int softint_timing;
234 1.4.2.3 matt static u_int softint_max;
235 1.4.2.3 matt static kmutex_t softint_lock;
236 1.4.2.3 matt static void *softint_netisrs[32];
237 1.4.2.2 matt
238 1.4.2.3 matt /*
239 1.4.2.3 matt * softint_init_isr:
240 1.4.2.3 matt *
241 1.4.2.3 matt * Initialize a single interrupt level for a single CPU.
242 1.4.2.3 matt */
243 1.4.2.3 matt static void
244 1.4.2.3 matt softint_init_isr(softcpu_t *sc, const char *desc, pri_t pri, u_int level)
245 1.4.2.3 matt {
246 1.4.2.3 matt struct cpu_info *ci;
247 1.4.2.3 matt softint_t *si;
248 1.4.2.3 matt int error;
249 1.4.2.3 matt
250 1.4.2.3 matt si = &sc->sc_int[level];
251 1.4.2.3 matt ci = sc->sc_cpu;
252 1.4.2.3 matt si->si_cpu = ci;
253 1.4.2.3 matt
254 1.4.2.3 matt SIMPLEQ_INIT(&si->si_q);
255 1.4.2.3 matt
256 1.4.2.3 matt error = kthread_create(pri, KTHREAD_MPSAFE | KTHREAD_INTR |
257 1.4.2.3 matt KTHREAD_IDLE, ci, softint_thread, si, &si->si_lwp,
258 1.4.2.3 matt "soft%s/%d", desc, (int)ci->ci_cpuid);
259 1.4.2.3 matt if (error != 0)
260 1.4.2.3 matt panic("softint_init_isr: error %d", error);
261 1.4.2.3 matt
262 1.4.2.3 matt snprintf(si->si_name, sizeof(si->si_name), "%s/%d", desc,
263 1.4.2.3 matt (int)ci->ci_cpuid);
264 1.4.2.3 matt evcnt_attach_dynamic(&si->si_evcnt, EVCNT_TYPE_INTR, NULL,
265 1.4.2.3 matt "softint", si->si_name);
266 1.4.2.3 matt snprintf(si->si_name_block, sizeof(si->si_name_block), "%s block/%d",
267 1.4.2.3 matt desc, (int)ci->ci_cpuid);
268 1.4.2.3 matt evcnt_attach_dynamic(&si->si_evcnt_block, EVCNT_TYPE_INTR, NULL,
269 1.4.2.3 matt "softint", si->si_name_block);
270 1.4.2.2 matt
271 1.4.2.3 matt si->si_lwp->l_private = si;
272 1.4.2.3 matt softint_init_md(si->si_lwp, level, &si->si_machdep);
273 1.4.2.3 matt }
274 1.4.2.2 matt /*
275 1.4.2.2 matt * softint_init:
276 1.4.2.2 matt *
277 1.4.2.2 matt * Initialize per-CPU data structures. Called from mi_cpu_attach().
278 1.4.2.2 matt */
279 1.4.2.2 matt void
280 1.4.2.2 matt softint_init(struct cpu_info *ci)
281 1.4.2.2 matt {
282 1.4.2.3 matt static struct cpu_info *first;
283 1.4.2.3 matt softcpu_t *sc, *scfirst;
284 1.4.2.3 matt softhand_t *sh, *shmax;
285 1.4.2.3 matt
286 1.4.2.3 matt if (first == NULL) {
287 1.4.2.3 matt /* Boot CPU. */
288 1.4.2.3 matt first = ci;
289 1.4.2.3 matt mutex_init(&softint_lock, MUTEX_DEFAULT, IPL_NONE);
290 1.4.2.3 matt softint_bytes = round_page(softint_bytes);
291 1.4.2.3 matt softint_max = (softint_bytes - sizeof(softcpu_t)) /
292 1.4.2.3 matt sizeof(softhand_t);
293 1.4.2.3 matt }
294 1.4.2.2 matt
295 1.4.2.3 matt sc = (softcpu_t *)uvm_km_alloc(kernel_map, softint_bytes, 0,
296 1.4.2.3 matt UVM_KMF_WIRED | UVM_KMF_ZERO);
297 1.4.2.3 matt if (sc == NULL)
298 1.4.2.3 matt panic("softint_init_cpu: cannot allocate memory");
299 1.4.2.3 matt
300 1.4.2.3 matt ci->ci_data.cpu_softcpu = sc;
301 1.4.2.3 matt ci->ci_data.cpu_softints = 0;
302 1.4.2.3 matt sc->sc_cpu = ci;
303 1.4.2.3 matt
304 1.4.2.3 matt softint_init_isr(sc, "net", PRI_SOFTNET, SOFTINT_NET);
305 1.4.2.3 matt softint_init_isr(sc, "bio", PRI_SOFTBIO, SOFTINT_BIO);
306 1.4.2.3 matt softint_init_isr(sc, "clk", PRI_SOFTCLOCK, SOFTINT_CLOCK);
307 1.4.2.3 matt softint_init_isr(sc, "ser", PRI_SOFTSERIAL, SOFTINT_SERIAL);
308 1.4.2.3 matt
309 1.4.2.3 matt if (first != ci) {
310 1.4.2.3 matt mutex_enter(&softint_lock);
311 1.4.2.3 matt scfirst = first->ci_data.cpu_softcpu;
312 1.4.2.3 matt sh = sc->sc_hand;
313 1.4.2.3 matt memcpy(sh, scfirst->sc_hand, sizeof(*sh) * softint_max);
314 1.4.2.3 matt /* Update pointers for this CPU. */
315 1.4.2.3 matt for (shmax = sh + softint_max; sh < shmax; sh++) {
316 1.4.2.3 matt if (sh->sh_func == NULL)
317 1.4.2.3 matt continue;
318 1.4.2.3 matt sh->sh_isr =
319 1.4.2.3 matt &sc->sc_int[sh->sh_flags & SOFTINT_LVLMASK];
320 1.4.2.3 matt }
321 1.4.2.3 matt mutex_exit(&softint_lock);
322 1.4.2.3 matt } else {
323 1.4.2.3 matt /*
324 1.4.2.3 matt * Establish handlers for legacy net interrupts.
325 1.4.2.3 matt * XXX Needs to go away.
326 1.4.2.3 matt */
327 1.4.2.3 matt #define DONETISR(n, f) \
328 1.4.2.3 matt softint_netisrs[(n)] = \
329 1.4.2.3 matt softint_establish(SOFTINT_NET, (void (*)(void *))(f), NULL)
330 1.4.2.3 matt #include <net/netisr_dispatch.h>
331 1.4.2.3 matt }
332 1.4.2.2 matt }
333 1.4.2.2 matt
334 1.4.2.2 matt /*
335 1.4.2.2 matt * softint_establish:
336 1.4.2.2 matt *
337 1.4.2.2 matt * Register a software interrupt handler.
338 1.4.2.2 matt */
339 1.4.2.2 matt void *
340 1.4.2.2 matt softint_establish(u_int flags, void (*func)(void *), void *arg)
341 1.4.2.2 matt {
342 1.4.2.3 matt CPU_INFO_ITERATOR cii;
343 1.4.2.3 matt struct cpu_info *ci;
344 1.4.2.3 matt softcpu_t *sc;
345 1.4.2.3 matt softhand_t *sh;
346 1.4.2.3 matt u_int level, index;
347 1.4.2.2 matt
348 1.4.2.2 matt level = (flags & SOFTINT_LVLMASK);
349 1.4.2.2 matt KASSERT(level < SOFTINT_COUNT);
350 1.4.2.2 matt
351 1.4.2.3 matt mutex_enter(&softint_lock);
352 1.4.2.3 matt
353 1.4.2.3 matt /* Find a free slot. */
354 1.4.2.3 matt sc = curcpu()->ci_data.cpu_softcpu;
355 1.4.2.3 matt for (index = 1; index < softint_max; index++)
356 1.4.2.3 matt if (sc->sc_hand[index].sh_func == NULL)
357 1.4.2.3 matt break;
358 1.4.2.3 matt if (index == softint_max) {
359 1.4.2.3 matt mutex_exit(&softint_lock);
360 1.4.2.3 matt printf("WARNING: softint_establish: table full, "
361 1.4.2.3 matt "increase softint_bytes\n");
362 1.4.2.3 matt return NULL;
363 1.4.2.2 matt }
364 1.4.2.2 matt
365 1.4.2.3 matt /* Set up the handler on each CPU. */
366 1.4.2.3 matt if (ncpu < 2) {
367 1.4.2.3 matt /* XXX hack for machines with no CPU_INFO_FOREACH() early on */
368 1.4.2.3 matt sc = curcpu()->ci_data.cpu_softcpu;
369 1.4.2.3 matt sh = &sc->sc_hand[index];
370 1.4.2.3 matt sh->sh_isr = &sc->sc_int[level];
371 1.4.2.3 matt sh->sh_func = func;
372 1.4.2.3 matt sh->sh_arg = arg;
373 1.4.2.3 matt sh->sh_flags = flags;
374 1.4.2.3 matt sh->sh_pending = 0;
375 1.4.2.3 matt } else for (CPU_INFO_FOREACH(cii, ci)) {
376 1.4.2.3 matt sc = ci->ci_data.cpu_softcpu;
377 1.4.2.3 matt sh = &sc->sc_hand[index];
378 1.4.2.3 matt sh->sh_isr = &sc->sc_int[level];
379 1.4.2.3 matt sh->sh_func = func;
380 1.4.2.3 matt sh->sh_arg = arg;
381 1.4.2.3 matt sh->sh_flags = flags;
382 1.4.2.3 matt sh->sh_pending = 0;
383 1.4.2.3 matt }
384 1.4.2.3 matt
385 1.4.2.3 matt mutex_exit(&softint_lock);
386 1.4.2.3 matt
387 1.4.2.3 matt return (void *)((uint8_t *)&sc->sc_hand[index] - (uint8_t *)sc);
388 1.4.2.2 matt }
389 1.4.2.2 matt
390 1.4.2.2 matt /*
391 1.4.2.2 matt * softint_disestablish:
392 1.4.2.2 matt *
393 1.4.2.2 matt * Unregister a software interrupt handler.
394 1.4.2.2 matt */
395 1.4.2.2 matt void
396 1.4.2.2 matt softint_disestablish(void *arg)
397 1.4.2.2 matt {
398 1.4.2.3 matt CPU_INFO_ITERATOR cii;
399 1.4.2.3 matt struct cpu_info *ci;
400 1.4.2.3 matt softcpu_t *sc;
401 1.4.2.3 matt softhand_t *sh;
402 1.4.2.3 matt uintptr_t offset;
403 1.4.2.3 matt
404 1.4.2.3 matt offset = (uintptr_t)arg;
405 1.4.2.3 matt KASSERT(offset != 0 && offset < softint_bytes);
406 1.4.2.3 matt
407 1.4.2.3 matt mutex_enter(&softint_lock);
408 1.4.2.3 matt
409 1.4.2.3 matt /* Clear the handler on each CPU. */
410 1.4.2.3 matt for (CPU_INFO_FOREACH(cii, ci)) {
411 1.4.2.3 matt sc = ci->ci_data.cpu_softcpu;
412 1.4.2.3 matt sh = (softhand_t *)((uint8_t *)sc + offset);
413 1.4.2.3 matt KASSERT(sh->sh_func != NULL);
414 1.4.2.3 matt KASSERT(sh->sh_pending == 0);
415 1.4.2.3 matt sh->sh_func = NULL;
416 1.4.2.3 matt }
417 1.4.2.2 matt
418 1.4.2.3 matt mutex_exit(&softint_lock);
419 1.4.2.2 matt }
420 1.4.2.2 matt
421 1.4.2.2 matt /*
422 1.4.2.2 matt * softint_schedule:
423 1.4.2.2 matt *
424 1.4.2.2 matt * Trigger a software interrupt. Must be called from a hardware
425 1.4.2.2 matt * interrupt handler, or with preemption disabled (since we are
426 1.4.2.2 matt * using the value of curcpu()).
427 1.4.2.2 matt */
428 1.4.2.2 matt void
429 1.4.2.2 matt softint_schedule(void *arg)
430 1.4.2.2 matt {
431 1.4.2.3 matt softhand_t *sh;
432 1.4.2.3 matt softint_t *si;
433 1.4.2.3 matt uintptr_t offset;
434 1.4.2.3 matt int s;
435 1.4.2.3 matt
436 1.4.2.3 matt /* Find the handler record for this CPU. */
437 1.4.2.3 matt offset = (uintptr_t)arg;
438 1.4.2.3 matt KASSERT(offset != 0 && offset < softint_bytes);
439 1.4.2.3 matt sh = (softhand_t *)((uint8_t *)curcpu()->ci_data.cpu_softcpu + offset);
440 1.4.2.3 matt
441 1.4.2.3 matt /* If it's already pending there's nothing to do. */
442 1.4.2.3 matt if (sh->sh_pending)
443 1.4.2.3 matt return;
444 1.4.2.3 matt
445 1.4.2.3 matt /*
446 1.4.2.3 matt * Enqueue the handler into the LWP's pending list.
447 1.4.2.3 matt * If the LWP is completely idle, then make it run.
448 1.4.2.3 matt */
449 1.4.2.3 matt s = splhigh();
450 1.4.2.3 matt if (!sh->sh_pending) {
451 1.4.2.3 matt si = sh->sh_isr;
452 1.4.2.3 matt sh->sh_pending = 1;
453 1.4.2.3 matt SIMPLEQ_INSERT_TAIL(&si->si_q, sh, sh_q);
454 1.4.2.3 matt if (si->si_active == 0) {
455 1.4.2.3 matt si->si_active = 1;
456 1.4.2.3 matt softint_trigger(si->si_machdep);
457 1.4.2.3 matt }
458 1.4.2.3 matt }
459 1.4.2.3 matt splx(s);
460 1.4.2.3 matt }
461 1.4.2.3 matt
462 1.4.2.3 matt /*
463 1.4.2.3 matt * softint_execute:
464 1.4.2.3 matt *
465 1.4.2.3 matt * Invoke handlers for the specified soft interrupt.
466 1.4.2.3 matt * Must be entered at splhigh. Will drop the priority
467 1.4.2.3 matt * to the level specified, but returns back at splhigh.
468 1.4.2.3 matt */
469 1.4.2.3 matt static inline void
470 1.4.2.3 matt softint_execute(softint_t *si, lwp_t *l, int s)
471 1.4.2.3 matt {
472 1.4.2.3 matt softhand_t *sh;
473 1.4.2.3 matt bool havelock;
474 1.4.2.3 matt
475 1.4.2.3 matt #ifdef __HAVE_FAST_SOFTINTS
476 1.4.2.3 matt KASSERT(si->si_lwp == curlwp);
477 1.4.2.3 matt #else
478 1.4.2.3 matt /* May be running in user context. */
479 1.4.2.3 matt #endif
480 1.4.2.3 matt KASSERT(si->si_cpu == curcpu());
481 1.4.2.3 matt KASSERT(si->si_lwp->l_wchan == NULL);
482 1.4.2.3 matt KASSERT(si->si_active);
483 1.4.2.3 matt
484 1.4.2.3 matt havelock = false;
485 1.4.2.3 matt
486 1.4.2.3 matt /*
487 1.4.2.3 matt * Note: due to priority inheritance we may have interrupted a
488 1.4.2.3 matt * higher priority LWP. Since the soft interrupt must be quick
489 1.4.2.3 matt * and is non-preemptable, we don't bother yielding.
490 1.4.2.3 matt */
491 1.4.2.3 matt
492 1.4.2.3 matt while (!SIMPLEQ_EMPTY(&si->si_q)) {
493 1.4.2.3 matt /*
494 1.4.2.3 matt * Pick the longest waiting handler to run. We block
495 1.4.2.3 matt * interrupts but do not lock in order to do this, as
496 1.4.2.3 matt * we are protecting against the local CPU only.
497 1.4.2.3 matt */
498 1.4.2.3 matt sh = SIMPLEQ_FIRST(&si->si_q);
499 1.4.2.3 matt SIMPLEQ_REMOVE_HEAD(&si->si_q, sh_q);
500 1.4.2.3 matt sh->sh_pending = 0;
501 1.4.2.3 matt splx(s);
502 1.4.2.3 matt
503 1.4.2.3 matt /* Run the handler. */
504 1.4.2.3 matt if ((sh->sh_flags & SOFTINT_MPSAFE) == 0 && !havelock) {
505 1.4.2.3 matt KERNEL_LOCK(1, l);
506 1.4.2.3 matt havelock = true;
507 1.4.2.3 matt }
508 1.4.2.3 matt (*sh->sh_func)(sh->sh_arg);
509 1.4.2.3 matt
510 1.4.2.3 matt (void)splhigh();
511 1.4.2.3 matt }
512 1.4.2.3 matt
513 1.4.2.3 matt if (havelock) {
514 1.4.2.3 matt KERNEL_UNLOCK_ONE(l);
515 1.4.2.3 matt }
516 1.4.2.3 matt
517 1.4.2.3 matt /*
518 1.4.2.3 matt * Unlocked, but only for statistics.
519 1.4.2.3 matt * Should be per-CPU to prevent cache ping-pong.
520 1.4.2.3 matt */
521 1.4.2.3 matt uvmexp.softs++;
522 1.4.2.2 matt
523 1.4.2.3 matt si->si_evcnt.ev_count++;
524 1.4.2.3 matt si->si_active = 0;
525 1.4.2.2 matt }
526 1.4.2.2 matt
527 1.4.2.2 matt /*
528 1.4.2.2 matt * softint_block:
529 1.4.2.2 matt *
530 1.4.2.2 matt * Update statistics when the soft interrupt blocks.
531 1.4.2.2 matt */
532 1.4.2.2 matt void
533 1.4.2.2 matt softint_block(lwp_t *l)
534 1.4.2.2 matt {
535 1.4.2.3 matt softint_t *si = l->l_private;
536 1.4.2.2 matt
537 1.4.2.3 matt KASSERT((l->l_pflag & LP_INTR) != 0);
538 1.4.2.3 matt si->si_evcnt_block.ev_count++;
539 1.4.2.3 matt }
540 1.4.2.3 matt
541 1.4.2.3 matt /*
542 1.4.2.3 matt * schednetisr:
543 1.4.2.3 matt *
544 1.4.2.3 matt * Trigger a legacy network interrupt. XXX Needs to go away.
545 1.4.2.3 matt */
546 1.4.2.3 matt void
547 1.4.2.3 matt schednetisr(int isr)
548 1.4.2.3 matt {
549 1.4.2.3 matt
550 1.4.2.3 matt softint_schedule(softint_netisrs[isr]);
551 1.4.2.3 matt }
552 1.4.2.3 matt
553 1.4.2.3 matt #ifndef __HAVE_FAST_SOFTINTS
554 1.4.2.3 matt
555 1.4.2.3 matt /*
556 1.4.2.3 matt * softint_init_md:
557 1.4.2.3 matt *
558 1.4.2.3 matt * Slow path: perform machine-dependent initialization.
559 1.4.2.3 matt */
560 1.4.2.3 matt void
561 1.4.2.3 matt softint_init_md(lwp_t *l, u_int level, uintptr_t *machdep)
562 1.4.2.3 matt {
563 1.4.2.3 matt softint_t *si;
564 1.4.2.3 matt
565 1.4.2.3 matt *machdep = (1 << level);
566 1.4.2.3 matt si = l->l_private;
567 1.4.2.3 matt
568 1.4.2.3 matt lwp_lock(l);
569 1.4.2.3 matt lwp_unlock_to(l, l->l_cpu->ci_schedstate.spc_mutex);
570 1.4.2.3 matt lwp_lock(l);
571 1.4.2.3 matt /* Cheat and make the KASSERT in softint_thread() happy. */
572 1.4.2.3 matt si->si_active = 1;
573 1.4.2.3 matt l->l_stat = LSRUN;
574 1.4.2.3 matt sched_enqueue(l, false);
575 1.4.2.3 matt lwp_unlock(l);
576 1.4.2.3 matt }
577 1.4.2.3 matt
578 1.4.2.3 matt /*
579 1.4.2.3 matt * softint_trigger:
580 1.4.2.3 matt *
581 1.4.2.3 matt * Slow path: cause a soft interrupt handler to begin executing.
582 1.4.2.3 matt * Called at IPL_HIGH.
583 1.4.2.3 matt */
584 1.4.2.3 matt void
585 1.4.2.3 matt softint_trigger(uintptr_t machdep)
586 1.4.2.3 matt {
587 1.4.2.3 matt struct cpu_info *ci;
588 1.4.2.3 matt lwp_t *l;
589 1.4.2.3 matt
590 1.4.2.3 matt l = curlwp;
591 1.4.2.3 matt ci = l->l_cpu;
592 1.4.2.3 matt ci->ci_data.cpu_softints |= machdep;
593 1.4.2.3 matt if (l == ci->ci_data.cpu_idlelwp) {
594 1.4.2.3 matt cpu_need_resched(ci, 0);
595 1.4.2.3 matt } else {
596 1.4.2.3 matt /* MI equivalent of aston() */
597 1.4.2.3 matt cpu_signotify(l);
598 1.4.2.3 matt }
599 1.4.2.3 matt }
600 1.4.2.3 matt
601 1.4.2.3 matt /*
602 1.4.2.3 matt * softint_thread:
603 1.4.2.3 matt *
604 1.4.2.3 matt * Slow path: MI software interrupt dispatch.
605 1.4.2.3 matt */
606 1.4.2.3 matt void
607 1.4.2.3 matt softint_thread(void *cookie)
608 1.4.2.3 matt {
609 1.4.2.3 matt softint_t *si;
610 1.4.2.3 matt lwp_t *l;
611 1.4.2.3 matt int s;
612 1.4.2.3 matt
613 1.4.2.3 matt l = curlwp;
614 1.4.2.3 matt si = l->l_private;
615 1.4.2.3 matt
616 1.4.2.3 matt for (;;) {
617 1.4.2.3 matt /*
618 1.4.2.3 matt * Clear pending status and run it. We must drop the
619 1.4.2.3 matt * spl before mi_switch(), since IPL_HIGH may be higher
620 1.4.2.3 matt * than IPL_SCHED (and it is not safe to switch at a
621 1.4.2.3 matt * higher level).
622 1.4.2.3 matt */
623 1.4.2.3 matt s = splhigh();
624 1.4.2.3 matt l->l_cpu->ci_data.cpu_softints &= ~si->si_machdep;
625 1.4.2.3 matt softint_execute(si, l, s);
626 1.4.2.3 matt splx(s);
627 1.4.2.3 matt
628 1.4.2.3 matt lwp_lock(l);
629 1.4.2.3 matt l->l_stat = LSIDL;
630 1.4.2.3 matt mi_switch(l);
631 1.4.2.3 matt }
632 1.4.2.2 matt }
633 1.4.2.2 matt
634 1.4.2.2 matt /*
635 1.4.2.2 matt * softint_picklwp:
636 1.4.2.2 matt *
637 1.4.2.2 matt * Slow path: called from mi_switch() to pick the highest priority
638 1.4.2.2 matt * soft interrupt LWP that needs to run.
639 1.4.2.2 matt */
640 1.4.2.2 matt lwp_t *
641 1.4.2.2 matt softint_picklwp(void)
642 1.4.2.2 matt {
643 1.4.2.3 matt struct cpu_info *ci;
644 1.4.2.3 matt u_int mask;
645 1.4.2.3 matt softint_t *si;
646 1.4.2.3 matt lwp_t *l;
647 1.4.2.3 matt
648 1.4.2.3 matt ci = curcpu();
649 1.4.2.3 matt si = ((softcpu_t *)ci->ci_data.cpu_softcpu)->sc_int;
650 1.4.2.3 matt mask = ci->ci_data.cpu_softints;
651 1.4.2.3 matt
652 1.4.2.3 matt if ((mask & (1 << SOFTINT_SERIAL)) != 0) {
653 1.4.2.3 matt l = si[SOFTINT_SERIAL].si_lwp;
654 1.4.2.3 matt } else if ((mask & (1 << SOFTINT_NET)) != 0) {
655 1.4.2.3 matt l = si[SOFTINT_NET].si_lwp;
656 1.4.2.3 matt } else if ((mask & (1 << SOFTINT_BIO)) != 0) {
657 1.4.2.3 matt l = si[SOFTINT_BIO].si_lwp;
658 1.4.2.3 matt } else if ((mask & (1 << SOFTINT_CLOCK)) != 0) {
659 1.4.2.3 matt l = si[SOFTINT_CLOCK].si_lwp;
660 1.4.2.3 matt } else {
661 1.4.2.3 matt panic("softint_picklwp");
662 1.4.2.3 matt }
663 1.4.2.2 matt
664 1.4.2.3 matt return l;
665 1.4.2.2 matt }
666 1.4.2.2 matt
667 1.4.2.2 matt /*
668 1.4.2.2 matt * softint_overlay:
669 1.4.2.2 matt *
670 1.4.2.2 matt * Slow path: called from lwp_userret() to run a soft interrupt
671 1.4.2.3 matt * within the context of a user thread.
672 1.4.2.2 matt */
673 1.4.2.2 matt void
674 1.4.2.2 matt softint_overlay(void)
675 1.4.2.2 matt {
676 1.4.2.3 matt struct cpu_info *ci;
677 1.4.2.3 matt u_int softints;
678 1.4.2.3 matt softint_t *si;
679 1.4.2.3 matt pri_t obase;
680 1.4.2.3 matt lwp_t *l;
681 1.4.2.3 matt int s;
682 1.4.2.3 matt
683 1.4.2.3 matt l = curlwp;
684 1.4.2.3 matt ci = l->l_cpu;
685 1.4.2.3 matt si = ((softcpu_t *)ci->ci_data.cpu_softcpu)->sc_int;
686 1.4.2.3 matt
687 1.4.2.3 matt KASSERT((l->l_pflag & LP_INTR) == 0);
688 1.4.2.3 matt
689 1.4.2.3 matt /* Arrange to elevate priority if the LWP blocks. */
690 1.4.2.3 matt obase = l->l_kpribase;
691 1.4.2.3 matt l->l_kpribase = PRI_KERNEL_RT;
692 1.4.2.3 matt l->l_pflag |= LP_INTR;
693 1.4.2.3 matt s = splhigh();
694 1.4.2.3 matt while ((softints = ci->ci_data.cpu_softints) != 0) {
695 1.4.2.3 matt if ((softints & (1 << SOFTINT_SERIAL)) != 0) {
696 1.4.2.3 matt ci->ci_data.cpu_softints &= ~(1 << SOFTINT_SERIAL);
697 1.4.2.3 matt softint_execute(&si[SOFTINT_SERIAL], l, s);
698 1.4.2.3 matt continue;
699 1.4.2.3 matt }
700 1.4.2.3 matt if ((softints & (1 << SOFTINT_NET)) != 0) {
701 1.4.2.3 matt ci->ci_data.cpu_softints &= ~(1 << SOFTINT_NET);
702 1.4.2.3 matt softint_execute(&si[SOFTINT_NET], l, s);
703 1.4.2.3 matt continue;
704 1.4.2.3 matt }
705 1.4.2.3 matt if ((softints & (1 << SOFTINT_BIO)) != 0) {
706 1.4.2.3 matt ci->ci_data.cpu_softints &= ~(1 << SOFTINT_BIO);
707 1.4.2.3 matt softint_execute(&si[SOFTINT_BIO], l, s);
708 1.4.2.3 matt continue;
709 1.4.2.3 matt }
710 1.4.2.3 matt if ((softints & (1 << SOFTINT_CLOCK)) != 0) {
711 1.4.2.3 matt ci->ci_data.cpu_softints &= ~(1 << SOFTINT_CLOCK);
712 1.4.2.3 matt softint_execute(&si[SOFTINT_CLOCK], l, s);
713 1.4.2.3 matt continue;
714 1.4.2.3 matt }
715 1.4.2.3 matt }
716 1.4.2.3 matt splx(s);
717 1.4.2.3 matt l->l_pflag &= ~LP_INTR;
718 1.4.2.3 matt l->l_kpribase = obase;
719 1.4.2.3 matt }
720 1.4.2.2 matt
721 1.4.2.3 matt #else /* !__HAVE_FAST_SOFTINTS */
722 1.4.2.3 matt
723 1.4.2.3 matt /*
724 1.4.2.3 matt * softint_thread:
725 1.4.2.3 matt *
726 1.4.2.3 matt * Fast path: the LWP is switched to without restoring any state,
727 1.4.2.3 matt * so we should not arrive here - there is a direct handoff between
728 1.4.2.3 matt * the interrupt stub and softint_dispatch().
729 1.4.2.3 matt */
730 1.4.2.3 matt void
731 1.4.2.3 matt softint_thread(void *cookie)
732 1.4.2.3 matt {
733 1.4.2.3 matt
734 1.4.2.3 matt panic("softint_thread");
735 1.4.2.2 matt }
736 1.4.2.2 matt
737 1.4.2.2 matt /*
738 1.4.2.3 matt * softint_dispatch:
739 1.4.2.2 matt *
740 1.4.2.3 matt * Fast path: entry point from machine-dependent code.
741 1.4.2.2 matt */
742 1.4.2.3 matt void
743 1.4.2.3 matt softint_dispatch(lwp_t *pinned, int s)
744 1.4.2.2 matt {
745 1.4.2.3 matt struct bintime now;
746 1.4.2.3 matt softint_t *si;
747 1.4.2.3 matt u_int timing;
748 1.4.2.3 matt lwp_t *l;
749 1.4.2.3 matt
750 1.4.2.3 matt l = curlwp;
751 1.4.2.3 matt si = l->l_private;
752 1.4.2.3 matt
753 1.4.2.3 matt /*
754 1.4.2.3 matt * Note the interrupted LWP, and mark the current LWP as running
755 1.4.2.3 matt * before proceeding. Although this must as a rule be done with
756 1.4.2.3 matt * the LWP locked, at this point no external agents will want to
757 1.4.2.3 matt * modify the interrupt LWP's state.
758 1.4.2.3 matt */
759 1.4.2.3 matt timing = (softint_timing ? LW_TIMEINTR : 0);
760 1.4.2.3 matt l->l_switchto = pinned;
761 1.4.2.3 matt l->l_stat = LSONPROC;
762 1.4.2.3 matt l->l_flag |= (LW_RUNNING | timing);
763 1.4.2.3 matt
764 1.4.2.3 matt /*
765 1.4.2.3 matt * Dispatch the interrupt. If softints are being timed, charge
766 1.4.2.3 matt * for it.
767 1.4.2.3 matt */
768 1.4.2.3 matt if (timing)
769 1.4.2.3 matt bintime(&l->l_stime);
770 1.4.2.3 matt softint_execute(si, l, s);
771 1.4.2.3 matt if (timing) {
772 1.4.2.3 matt bintime(&now);
773 1.4.2.3 matt updatertime(l, &now);
774 1.4.2.3 matt l->l_flag &= ~LW_TIMEINTR;
775 1.4.2.3 matt }
776 1.4.2.2 matt
777 1.4.2.3 matt /*
778 1.4.2.3 matt * If we blocked while handling the interrupt, the pinned LWP is
779 1.4.2.3 matt * gone so switch to the idle LWP. It will select a new LWP to
780 1.4.2.3 matt * run.
781 1.4.2.3 matt *
782 1.4.2.3 matt * We must drop the priority level as switching at IPL_HIGH could
783 1.4.2.3 matt * deadlock the system. We have already set si->si_active = 0,
784 1.4.2.3 matt * which means another interrupt at this level can be triggered.
785 1.4.2.3 matt * That's not be a problem: we are lowering to level 's' which will
786 1.4.2.3 matt * prevent softint_dispatch() from being reentered at level 's',
787 1.4.2.3 matt * until the priority is finally dropped to IPL_NONE on entry to
788 1.4.2.3 matt * the idle loop.
789 1.4.2.3 matt */
790 1.4.2.3 matt l->l_stat = LSIDL;
791 1.4.2.3 matt if (l->l_switchto == NULL) {
792 1.4.2.3 matt splx(s);
793 1.4.2.3 matt pmap_deactivate(l);
794 1.4.2.3 matt lwp_exit_switchaway(l);
795 1.4.2.3 matt /* NOTREACHED */
796 1.4.2.3 matt }
797 1.4.2.3 matt l->l_switchto = NULL;
798 1.4.2.3 matt l->l_flag &= ~LW_RUNNING;
799 1.4.2.2 matt }
800 1.4.2.3 matt
801 1.4.2.3 matt #endif /* !__HAVE_FAST_SOFTINTS */
802