Registers.hpp revision 1.17.4.2 1 1.17.4.2 tls //===----------------------------- Registers.hpp --------------------------===//
2 1.17.4.2 tls //
3 1.17.4.2 tls // The LLVM Compiler Infrastructure
4 1.17.4.2 tls //
5 1.17.4.2 tls // This file is dual licensed under the MIT and the University of Illinois Open
6 1.17.4.2 tls // Source Licenses. See LICENSE.TXT for details.
7 1.17.4.2 tls //
8 1.17.4.2 tls //
9 1.17.4.2 tls // Models register sets for supported processors.
10 1.17.4.2 tls //
11 1.17.4.2 tls //===----------------------------------------------------------------------===//
12 1.17.4.2 tls #ifndef __REGISTERS_HPP__
13 1.17.4.2 tls #define __REGISTERS_HPP__
14 1.17.4.2 tls
15 1.17.4.2 tls #include <cassert>
16 1.17.4.2 tls #include <cstdint>
17 1.17.4.2 tls
18 1.17.4.2 tls namespace _Unwind {
19 1.17.4.2 tls
20 1.17.4.2 tls enum {
21 1.17.4.2 tls REGNO_X86_EAX = 0,
22 1.17.4.2 tls REGNO_X86_ECX = 1,
23 1.17.4.2 tls REGNO_X86_EDX = 2,
24 1.17.4.2 tls REGNO_X86_EBX = 3,
25 1.17.4.2 tls REGNO_X86_ESP = 4,
26 1.17.4.2 tls REGNO_X86_EBP = 5,
27 1.17.4.2 tls REGNO_X86_ESI = 6,
28 1.17.4.2 tls REGNO_X86_EDI = 7,
29 1.17.4.2 tls REGNO_X86_EIP = 8,
30 1.17.4.2 tls };
31 1.17.4.2 tls
32 1.17.4.2 tls class Registers_x86 {
33 1.17.4.2 tls public:
34 1.17.4.2 tls enum {
35 1.17.4.2 tls LAST_REGISTER = REGNO_X86_EIP,
36 1.17.4.2 tls LAST_RESTORE_REG = REGNO_X86_EIP,
37 1.17.4.2 tls RETURN_OFFSET = 0,
38 1.17.4.2 tls };
39 1.17.4.2 tls
40 1.17.4.2 tls __dso_hidden Registers_x86();
41 1.17.4.2 tls
42 1.17.4.2 tls static int dwarf2regno(int num) { return num; }
43 1.17.4.2 tls
44 1.17.4.2 tls bool validRegister(int num) const {
45 1.17.4.2 tls return num >= REGNO_X86_EAX && num <= REGNO_X86_EDI;
46 1.17.4.2 tls }
47 1.17.4.2 tls
48 1.17.4.2 tls uint32_t getRegister(int num) const {
49 1.17.4.2 tls assert(validRegister(num));
50 1.17.4.2 tls return reg[num];
51 1.17.4.2 tls }
52 1.17.4.2 tls
53 1.17.4.2 tls void setRegister(int num, uint32_t value) {
54 1.17.4.2 tls assert(validRegister(num));
55 1.17.4.2 tls reg[num] = value;
56 1.17.4.2 tls }
57 1.17.4.2 tls
58 1.17.4.2 tls uint32_t getIP() const { return reg[REGNO_X86_EIP]; }
59 1.17.4.2 tls
60 1.17.4.2 tls void setIP(uint32_t value) { reg[REGNO_X86_EIP] = value; }
61 1.17.4.2 tls
62 1.17.4.2 tls uint32_t getSP() const { return reg[REGNO_X86_ESP]; }
63 1.17.4.2 tls
64 1.17.4.2 tls void setSP(uint32_t value) { reg[REGNO_X86_ESP] = value; }
65 1.17.4.2 tls
66 1.17.4.2 tls bool validFloatVectorRegister(int num) const { return false; }
67 1.17.4.2 tls
68 1.17.4.2 tls void copyFloatVectorRegister(int num, uint32_t addr) {
69 1.17.4.2 tls }
70 1.17.4.2 tls
71 1.17.4.2 tls __dso_hidden void jumpto() const __dead;
72 1.17.4.2 tls
73 1.17.4.2 tls private:
74 1.17.4.2 tls uint32_t reg[REGNO_X86_EIP + 1];
75 1.17.4.2 tls };
76 1.17.4.2 tls
77 1.17.4.2 tls enum {
78 1.17.4.2 tls REGNO_X86_64_RAX = 0,
79 1.17.4.2 tls REGNO_X86_64_RDX = 1,
80 1.17.4.2 tls REGNO_X86_64_RCX = 2,
81 1.17.4.2 tls REGNO_X86_64_RBX = 3,
82 1.17.4.2 tls REGNO_X86_64_RSI = 4,
83 1.17.4.2 tls REGNO_X86_64_RDI = 5,
84 1.17.4.2 tls REGNO_X86_64_RBP = 6,
85 1.17.4.2 tls REGNO_X86_64_RSP = 7,
86 1.17.4.2 tls REGNO_X86_64_R8 = 8,
87 1.17.4.2 tls REGNO_X86_64_R9 = 9,
88 1.17.4.2 tls REGNO_X86_64_R10 = 10,
89 1.17.4.2 tls REGNO_X86_64_R11 = 11,
90 1.17.4.2 tls REGNO_X86_64_R12 = 12,
91 1.17.4.2 tls REGNO_X86_64_R13 = 13,
92 1.17.4.2 tls REGNO_X86_64_R14 = 14,
93 1.17.4.2 tls REGNO_X86_64_R15 = 15,
94 1.17.4.2 tls REGNO_X86_64_RIP = 16,
95 1.17.4.2 tls };
96 1.17.4.2 tls
97 1.17.4.2 tls class Registers_x86_64 {
98 1.17.4.2 tls public:
99 1.17.4.2 tls enum {
100 1.17.4.2 tls LAST_REGISTER = REGNO_X86_64_RIP,
101 1.17.4.2 tls LAST_RESTORE_REG = REGNO_X86_64_RIP,
102 1.17.4.2 tls RETURN_OFFSET = 0,
103 1.17.4.2 tls };
104 1.17.4.2 tls
105 1.17.4.2 tls __dso_hidden Registers_x86_64();
106 1.17.4.2 tls
107 1.17.4.2 tls static int dwarf2regno(int num) { return num; }
108 1.17.4.2 tls
109 1.17.4.2 tls bool validRegister(int num) const {
110 1.17.4.2 tls return num >= REGNO_X86_64_RAX && num <= REGNO_X86_64_R15;
111 1.17.4.2 tls }
112 1.17.4.2 tls
113 1.17.4.2 tls uint64_t getRegister(int num) const {
114 1.17.4.2 tls assert(validRegister(num));
115 1.17.4.2 tls return reg[num];
116 1.17.4.2 tls }
117 1.17.4.2 tls
118 1.17.4.2 tls void setRegister(int num, uint64_t value) {
119 1.17.4.2 tls assert(validRegister(num));
120 1.17.4.2 tls reg[num] = value;
121 1.17.4.2 tls }
122 1.17.4.2 tls
123 1.17.4.2 tls uint64_t getIP() const { return reg[REGNO_X86_64_RIP]; }
124 1.17.4.2 tls
125 1.17.4.2 tls void setIP(uint64_t value) { reg[REGNO_X86_64_RIP] = value; }
126 1.17.4.2 tls
127 1.17.4.2 tls uint64_t getSP() const { return reg[REGNO_X86_64_RSP]; }
128 1.17.4.2 tls
129 1.17.4.2 tls void setSP(uint64_t value) { reg[REGNO_X86_64_RSP] = value; }
130 1.17.4.2 tls
131 1.17.4.2 tls bool validFloatVectorRegister(int num) const { return false; }
132 1.17.4.2 tls
133 1.17.4.2 tls void copyFloatVectorRegister(int num, uint64_t addr) {
134 1.17.4.2 tls }
135 1.17.4.2 tls
136 1.17.4.2 tls __dso_hidden void jumpto() const __dead;
137 1.17.4.2 tls
138 1.17.4.2 tls private:
139 1.17.4.2 tls uint64_t reg[REGNO_X86_64_RIP + 1];
140 1.17.4.2 tls };
141 1.17.4.2 tls
142 1.17.4.2 tls enum {
143 1.17.4.2 tls DWARF_PPC32_R0 = 0,
144 1.17.4.2 tls DWARF_PPC32_R31 = 31,
145 1.17.4.2 tls DWARF_PPC32_F0 = 32,
146 1.17.4.2 tls DWARF_PPC32_F31 = 63,
147 1.17.4.2 tls DWARF_PPC32_LR = 65,
148 1.17.4.2 tls DWARF_PPC32_CR = 70,
149 1.17.4.2 tls DWARF_PPC32_V0 = 77,
150 1.17.4.2 tls DWARF_PPC32_V31 = 108,
151 1.17.4.2 tls
152 1.17.4.2 tls REGNO_PPC32_R0 = 0,
153 1.17.4.2 tls REGNO_PPC32_R1 = 1,
154 1.17.4.2 tls REGNO_PPC32_R31 = 31,
155 1.17.4.2 tls REGNO_PPC32_LR = 32,
156 1.17.4.2 tls REGNO_PPC32_CR = 33,
157 1.17.4.2 tls REGNO_PPC32_SRR0 = 34,
158 1.17.4.2 tls
159 1.17.4.2 tls REGNO_PPC32_F0 = REGNO_PPC32_SRR0 + 1,
160 1.17.4.2 tls REGNO_PPC32_F31 = REGNO_PPC32_F0 + 31,
161 1.17.4.2 tls REGNO_PPC32_V0 = REGNO_PPC32_F31 + 1,
162 1.17.4.2 tls REGNO_PPC32_V31 = REGNO_PPC32_V0 + 31,
163 1.17.4.2 tls };
164 1.17.4.2 tls
165 1.17.4.2 tls class Registers_ppc32 {
166 1.17.4.2 tls public:
167 1.17.4.2 tls enum {
168 1.17.4.2 tls LAST_REGISTER = REGNO_PPC32_V31,
169 1.17.4.2 tls LAST_RESTORE_REG = REGNO_PPC32_V31,
170 1.17.4.2 tls RETURN_OFFSET = 0,
171 1.17.4.2 tls };
172 1.17.4.2 tls
173 1.17.4.2 tls __dso_hidden Registers_ppc32();
174 1.17.4.2 tls
175 1.17.4.2 tls static int dwarf2regno(int num) {
176 1.17.4.2 tls if (num >= DWARF_PPC32_R0 && num <= DWARF_PPC32_R31)
177 1.17.4.2 tls return REGNO_PPC32_R0 + (num - DWARF_PPC32_R0);
178 1.17.4.2 tls if (num >= DWARF_PPC32_F0 && num <= DWARF_PPC32_F31)
179 1.17.4.2 tls return REGNO_PPC32_F0 + (num - DWARF_PPC32_F0);
180 1.17.4.2 tls if (num >= DWARF_PPC32_V0 && num <= DWARF_PPC32_V31)
181 1.17.4.2 tls return REGNO_PPC32_V0 + (num - DWARF_PPC32_V0);
182 1.17.4.2 tls switch (num) {
183 1.17.4.2 tls case DWARF_PPC32_LR:
184 1.17.4.2 tls return REGNO_PPC32_LR;
185 1.17.4.2 tls case DWARF_PPC32_CR:
186 1.17.4.2 tls return REGNO_PPC32_CR;
187 1.17.4.2 tls default:
188 1.17.4.2 tls return LAST_REGISTER + 1;
189 1.17.4.2 tls }
190 1.17.4.2 tls }
191 1.17.4.2 tls
192 1.17.4.2 tls bool validRegister(int num) const {
193 1.17.4.2 tls return num >= 0 && num <= LAST_RESTORE_REG;
194 1.17.4.2 tls }
195 1.17.4.2 tls
196 1.17.4.2 tls uint64_t getRegister(int num) const {
197 1.17.4.2 tls assert(validRegister(num));
198 1.17.4.2 tls return reg[num];
199 1.17.4.2 tls }
200 1.17.4.2 tls
201 1.17.4.2 tls void setRegister(int num, uint64_t value) {
202 1.17.4.2 tls assert(validRegister(num));
203 1.17.4.2 tls reg[num] = value;
204 1.17.4.2 tls }
205 1.17.4.2 tls
206 1.17.4.2 tls uint64_t getIP() const { return reg[REGNO_PPC32_SRR0]; }
207 1.17.4.2 tls
208 1.17.4.2 tls void setIP(uint64_t value) { reg[REGNO_PPC32_SRR0] = value; }
209 1.17.4.2 tls
210 1.17.4.2 tls uint64_t getSP() const { return reg[REGNO_PPC32_R1]; }
211 1.17.4.2 tls
212 1.17.4.2 tls void setSP(uint64_t value) { reg[REGNO_PPC32_R1] = value; }
213 1.17.4.2 tls
214 1.17.4.2 tls bool validFloatVectorRegister(int num) const {
215 1.17.4.2 tls return (num >= REGNO_PPC32_F0 && num <= REGNO_PPC32_F31) ||
216 1.17.4.2 tls (num >= REGNO_PPC32_V0 && num <= REGNO_PPC32_V31);
217 1.17.4.2 tls }
218 1.17.4.2 tls
219 1.17.4.2 tls void copyFloatVectorRegister(int num, uint64_t addr_) {
220 1.17.4.2 tls const void *addr = reinterpret_cast<const void *>(addr_);
221 1.17.4.2 tls if (num >= REGNO_PPC32_F0 && num <= REGNO_PPC32_F31)
222 1.17.4.2 tls memcpy(fpreg + (num - REGNO_PPC32_F0), addr, sizeof(fpreg[0]));
223 1.17.4.2 tls else
224 1.17.4.2 tls memcpy(vecreg + (num - REGNO_PPC32_V0), addr, sizeof(vecreg[0]));
225 1.17.4.2 tls }
226 1.17.4.2 tls
227 1.17.4.2 tls __dso_hidden void jumpto() const __dead;
228 1.17.4.2 tls
229 1.17.4.2 tls private:
230 1.17.4.2 tls struct vecreg_t {
231 1.17.4.2 tls uint64_t low, high;
232 1.17.4.2 tls };
233 1.17.4.2 tls uint32_t reg[REGNO_PPC32_SRR0 + 1];
234 1.17.4.2 tls uint32_t dummy;
235 1.17.4.2 tls uint64_t fpreg[32];
236 1.17.4.2 tls vecreg_t vecreg[64];
237 1.17.4.2 tls };
238 1.17.4.2 tls
239 1.17.4.2 tls enum {
240 1.17.4.2 tls DWARF_AARCH64_X0 = 0,
241 1.17.4.2 tls DWARF_AARCH64_X30 = 30,
242 1.17.4.2 tls DWARF_AARCH64_SP = 31,
243 1.17.4.2 tls DWARF_AARCH64_ELR_MODE = 33,
244 1.17.4.2 tls DWARF_AARCH64_V0 = 64,
245 1.17.4.2 tls DWARF_AARCH64_V31 = 95,
246 1.17.4.2 tls
247 1.17.4.2 tls REGNO_AARCH64_X0 = 0,
248 1.17.4.2 tls REGNO_AARCH64_X30 = 30,
249 1.17.4.2 tls REGNO_AARCH64_SP = 31,
250 1.17.4.2 tls REGNO_AARCH64_ELR_MODE = 32,
251 1.17.4.2 tls REGNO_AARCH64_V0 = 33,
252 1.17.4.2 tls REGNO_AARCH64_V31 = 64,
253 1.17.4.2 tls };
254 1.17.4.2 tls
255 1.17.4.2 tls class Registers_aarch64 {
256 1.17.4.2 tls public:
257 1.17.4.2 tls enum {
258 1.17.4.2 tls LAST_RESTORE_REG = REGNO_AARCH64_V31,
259 1.17.4.2 tls LAST_REGISTER = REGNO_AARCH64_V31,
260 1.17.4.2 tls RETURN_OFFSET = 0,
261 1.17.4.2 tls };
262 1.17.4.2 tls
263 1.17.4.2 tls __dso_hidden Registers_aarch64();
264 1.17.4.2 tls
265 1.17.4.2 tls static int dwarf2regno(int num) {
266 1.17.4.2 tls if (num >= DWARF_AARCH64_X0 && num <= DWARF_AARCH64_X30)
267 1.17.4.2 tls return REGNO_AARCH64_X0 + (num - DWARF_AARCH64_X0);
268 1.17.4.2 tls if (num == DWARF_AARCH64_SP)
269 1.17.4.2 tls return REGNO_AARCH64_SP;
270 1.17.4.2 tls if (num == DWARF_AARCH64_ELR_MODE)
271 1.17.4.2 tls return REGNO_AARCH64_ELR_MODE;
272 1.17.4.2 tls if (num >= DWARF_AARCH64_V0 && num <= DWARF_AARCH64_V31)
273 1.17.4.2 tls return REGNO_AARCH64_V0 + (num - DWARF_AARCH64_V0);
274 1.17.4.2 tls return LAST_REGISTER + 1;
275 1.17.4.2 tls }
276 1.17.4.2 tls
277 1.17.4.2 tls bool validRegister(int num) const {
278 1.17.4.2 tls return num >= 0 && num <= LAST_RESTORE_REG;
279 1.17.4.2 tls }
280 1.17.4.2 tls
281 1.17.4.2 tls uint64_t getRegister(int num) const {
282 1.17.4.2 tls assert(validRegister(num));
283 1.17.4.2 tls return reg[num];
284 1.17.4.2 tls }
285 1.17.4.2 tls
286 1.17.4.2 tls void setRegister(int num, uint64_t value) {
287 1.17.4.2 tls assert(validRegister(num));
288 1.17.4.2 tls reg[num] = value;
289 1.17.4.2 tls }
290 1.17.4.2 tls
291 1.17.4.2 tls uint64_t getIP() const { return reg[REGNO_AARCH64_X30]; }
292 1.17.4.2 tls
293 1.17.4.2 tls void setIP(uint64_t value) { reg[REGNO_AARCH64_X30] = value; }
294 1.17.4.2 tls
295 1.17.4.2 tls uint64_t getSP() const { return reg[REGNO_AARCH64_SP]; }
296 1.17.4.2 tls
297 1.17.4.2 tls void setSP(uint64_t value) { reg[REGNO_AARCH64_SP] = value; }
298 1.17.4.2 tls
299 1.17.4.2 tls bool validFloatVectorRegister(int num) const {
300 1.17.4.2 tls return (num >= REGNO_AARCH64_V0 && num <= REGNO_AARCH64_V31);
301 1.17.4.2 tls }
302 1.17.4.2 tls
303 1.17.4.2 tls void copyFloatVectorRegister(int num, uint64_t addr_) {
304 1.17.4.2 tls const void *addr = reinterpret_cast<const void *>(addr_);
305 1.17.4.2 tls memcpy(vecreg + (num - REGNO_AARCH64_V0), addr, sizeof(vecreg[0]));
306 1.17.4.2 tls }
307 1.17.4.2 tls
308 1.17.4.2 tls __dso_hidden void jumpto() const __dead;
309 1.17.4.2 tls
310 1.17.4.2 tls private:
311 1.17.4.2 tls struct vecreg_t {
312 1.17.4.2 tls uint64_t low, high;
313 1.17.4.2 tls };
314 1.17.4.2 tls uint64_t reg[REGNO_AARCH64_ELR_MODE + 1];
315 1.17.4.2 tls vecreg_t vecreg[32];
316 1.17.4.2 tls };
317 1.17.4.2 tls
318 1.17.4.2 tls enum {
319 1.17.4.2 tls DWARF_ARM32_R0 = 0,
320 1.17.4.2 tls DWARF_ARM32_R15 = 15,
321 1.17.4.2 tls DWARF_ARM32_SPSR = 128,
322 1.17.4.2 tls DWARF_ARM32_OLD_S0 = 64,
323 1.17.4.2 tls DWARF_ARM32_OLD_S31 = 91,
324 1.17.4.2 tls DWARF_ARM32_D0 = 256,
325 1.17.4.2 tls DWARF_ARM32_D31 = 287,
326 1.17.4.2 tls REGNO_ARM32_R0 = 0,
327 1.17.4.2 tls REGNO_ARM32_SP = 13,
328 1.17.4.2 tls REGNO_ARM32_R15 = 15,
329 1.17.4.2 tls REGNO_ARM32_SPSR = 16,
330 1.17.4.2 tls REGNO_ARM32_D0 = 17,
331 1.17.4.2 tls REGNO_ARM32_D15 = 32,
332 1.17.4.2 tls REGNO_ARM32_D31 = 48,
333 1.17.4.2 tls };
334 1.17.4.2 tls
335 1.17.4.2 tls class Registers_arm32 {
336 1.17.4.2 tls public:
337 1.17.4.2 tls enum {
338 1.17.4.2 tls LAST_REGISTER = REGNO_ARM32_D31,
339 1.17.4.2 tls LAST_RESTORE_REG = REGNO_ARM32_D31,
340 1.17.4.2 tls RETURN_OFFSET = 0,
341 1.17.4.2 tls };
342 1.17.4.2 tls
343 1.17.4.2 tls __dso_hidden Registers_arm32();
344 1.17.4.2 tls
345 1.17.4.2 tls static int dwarf2regno(int num) {
346 1.17.4.2 tls if (num >= DWARF_ARM32_R0 && num <= DWARF_ARM32_R15)
347 1.17.4.2 tls return REGNO_ARM32_R0 + (num - DWARF_ARM32_R0);
348 1.17.4.2 tls if (num == DWARF_ARM32_SPSR)
349 1.17.4.2 tls return REGNO_ARM32_SPSR;
350 1.17.4.2 tls if (num >= DWARF_ARM32_D0 && num <= DWARF_ARM32_D31)
351 1.17.4.2 tls return REGNO_ARM32_D0 + (num - DWARF_ARM32_D0);
352 1.17.4.2 tls if (num >= DWARF_ARM32_OLD_S0 && num <= DWARF_ARM32_OLD_S31) {
353 1.17.4.2 tls assert(num % 2 == 0);
354 1.17.4.2 tls return REGNO_ARM32_D0 + (num - DWARF_ARM32_OLD_S0) / 2;
355 1.17.4.2 tls }
356 1.17.4.2 tls return LAST_REGISTER + 1;
357 1.17.4.2 tls }
358 1.17.4.2 tls
359 1.17.4.2 tls bool validRegister(int num) const {
360 1.17.4.2 tls return num >= 0 && num <= REGNO_ARM32_SPSR;
361 1.17.4.2 tls }
362 1.17.4.2 tls
363 1.17.4.2 tls uint64_t getRegister(int num) const {
364 1.17.4.2 tls assert(validRegister(num));
365 1.17.4.2 tls return reg[num];
366 1.17.4.2 tls }
367 1.17.4.2 tls
368 1.17.4.2 tls void setRegister(int num, uint64_t value) {
369 1.17.4.2 tls assert(validRegister(num));
370 1.17.4.2 tls reg[num] = value;
371 1.17.4.2 tls }
372 1.17.4.2 tls
373 1.17.4.2 tls uint64_t getIP() const { return reg[REGNO_ARM32_R15]; }
374 1.17.4.2 tls
375 1.17.4.2 tls void setIP(uint64_t value) { reg[REGNO_ARM32_R15] = value; }
376 1.17.4.2 tls
377 1.17.4.2 tls uint64_t getSP() const { return reg[REGNO_ARM32_SP]; }
378 1.17.4.2 tls
379 1.17.4.2 tls void setSP(uint64_t value) { reg[REGNO_ARM32_SP] = value; }
380 1.17.4.2 tls
381 1.17.4.2 tls bool validFloatVectorRegister(int num) const {
382 1.17.4.2 tls return (num >= REGNO_ARM32_D0 && num <= REGNO_ARM32_D31);
383 1.17.4.2 tls }
384 1.17.4.2 tls
385 1.17.4.2 tls void copyFloatVectorRegister(int num, uint64_t addr_) {
386 1.17.4.2 tls if (num <= REGNO_ARM32_D15) {
387 1.17.4.2 tls if ((flags & 1) == 0) {
388 1.17.4.2 tls lazyVFP1();
389 1.17.4.2 tls flags |= 1;
390 1.17.4.2 tls }
391 1.17.4.2 tls } else {
392 1.17.4.2 tls if ((flags & 2) == 0) {
393 1.17.4.2 tls lazyVFP3();
394 1.17.4.2 tls flags |= 2;
395 1.17.4.2 tls }
396 1.17.4.2 tls }
397 1.17.4.2 tls const void *addr = reinterpret_cast<const void *>(addr_);
398 1.17.4.2 tls memcpy(fpreg + (num - REGNO_ARM32_D0), addr, sizeof(fpreg[0]));
399 1.17.4.2 tls }
400 1.17.4.2 tls
401 1.17.4.2 tls __dso_hidden void lazyVFP1();
402 1.17.4.2 tls __dso_hidden void lazyVFP3();
403 1.17.4.2 tls __dso_hidden void jumpto() const __dead;
404 1.17.4.2 tls
405 1.17.4.2 tls private:
406 1.17.4.2 tls uint32_t reg[REGNO_ARM32_SPSR + 1];
407 1.17.4.2 tls uint32_t flags;
408 1.17.4.2 tls uint64_t fpreg[32];
409 1.17.4.2 tls };
410 1.17.4.2 tls
411 1.17.4.2 tls enum {
412 1.17.4.2 tls DWARF_VAX_R0 = 0,
413 1.17.4.2 tls DWARF_VAX_R15 = 15,
414 1.17.4.2 tls DWARF_VAX_PSW = 16,
415 1.17.4.2 tls
416 1.17.4.2 tls REGNO_VAX_R0 = 0,
417 1.17.4.2 tls REGNO_VAX_R14 = 14,
418 1.17.4.2 tls REGNO_VAX_R15 = 15,
419 1.17.4.2 tls REGNO_VAX_PSW = 16,
420 1.17.4.2 tls };
421 1.17.4.2 tls
422 1.17.4.2 tls class Registers_vax {
423 1.17.4.2 tls public:
424 1.17.4.2 tls enum {
425 1.17.4.2 tls LAST_REGISTER = REGNO_VAX_PSW,
426 1.17.4.2 tls LAST_RESTORE_REG = REGNO_VAX_PSW,
427 1.17.4.2 tls RETURN_OFFSET = 0,
428 1.17.4.2 tls };
429 1.17.4.2 tls
430 1.17.4.2 tls __dso_hidden Registers_vax();
431 1.17.4.2 tls
432 1.17.4.2 tls static int dwarf2regno(int num) {
433 1.17.4.2 tls if (num >= DWARF_VAX_R0 && num <= DWARF_VAX_R15)
434 1.17.4.2 tls return REGNO_VAX_R0 + (num - DWARF_VAX_R0);
435 1.17.4.2 tls if (num == DWARF_VAX_PSW)
436 1.17.4.2 tls return REGNO_VAX_PSW;
437 1.17.4.2 tls return LAST_REGISTER + 1;
438 1.17.4.2 tls }
439 1.17.4.2 tls
440 1.17.4.2 tls bool validRegister(int num) const {
441 1.17.4.2 tls return num >= 0 && num <= LAST_RESTORE_REG;
442 1.17.4.2 tls }
443 1.17.4.2 tls
444 1.17.4.2 tls uint64_t getRegister(int num) const {
445 1.17.4.2 tls assert(validRegister(num));
446 1.17.4.2 tls return reg[num];
447 1.17.4.2 tls }
448 1.17.4.2 tls
449 1.17.4.2 tls void setRegister(int num, uint64_t value) {
450 1.17.4.2 tls assert(validRegister(num));
451 1.17.4.2 tls reg[num] = value;
452 1.17.4.2 tls }
453 1.17.4.2 tls
454 1.17.4.2 tls uint64_t getIP() const { return reg[REGNO_VAX_R15]; }
455 1.17.4.2 tls
456 1.17.4.2 tls void setIP(uint64_t value) { reg[REGNO_VAX_R15] = value; }
457 1.17.4.2 tls
458 1.17.4.2 tls uint64_t getSP() const { return reg[REGNO_VAX_R14]; }
459 1.17.4.2 tls
460 1.17.4.2 tls void setSP(uint64_t value) { reg[REGNO_VAX_R14] = value; }
461 1.17.4.2 tls
462 1.17.4.2 tls bool validFloatVectorRegister(int num) const {
463 1.17.4.2 tls return false;
464 1.17.4.2 tls }
465 1.17.4.2 tls
466 1.17.4.2 tls void copyFloatVectorRegister(int num, uint64_t addr_) {
467 1.17.4.2 tls }
468 1.17.4.2 tls
469 1.17.4.2 tls __dso_hidden void jumpto() const __dead;
470 1.17.4.2 tls
471 1.17.4.2 tls private:
472 1.17.4.2 tls uint32_t reg[REGNO_VAX_PSW + 1];
473 1.17.4.2 tls };
474 1.17.4.2 tls
475 1.17.4.2 tls enum {
476 1.17.4.2 tls DWARF_M68K_A0 = 0,
477 1.17.4.2 tls DWARF_M68K_A7 = 7,
478 1.17.4.2 tls DWARF_M68K_D0 = 8,
479 1.17.4.2 tls DWARF_M68K_D7 = 15,
480 1.17.4.2 tls DWARF_M68K_FP0 = 16,
481 1.17.4.2 tls DWARF_M68K_FP7 = 23,
482 1.17.4.2 tls DWARF_M68K_PC = 24,
483 1.17.4.2 tls
484 1.17.4.2 tls REGNO_M68K_A0 = 0,
485 1.17.4.2 tls REGNO_M68K_A7 = 7,
486 1.17.4.2 tls REGNO_M68K_D0 = 8,
487 1.17.4.2 tls REGNO_M68K_D7 = 15,
488 1.17.4.2 tls REGNO_M68K_PC = 16,
489 1.17.4.2 tls REGNO_M68K_FP0 = 17,
490 1.17.4.2 tls REGNO_M68K_FP7 = 24,
491 1.17.4.2 tls };
492 1.17.4.2 tls
493 1.17.4.2 tls class Registers_M68K {
494 1.17.4.2 tls public:
495 1.17.4.2 tls enum {
496 1.17.4.2 tls LAST_REGISTER = REGNO_M68K_FP7,
497 1.17.4.2 tls LAST_RESTORE_REG = REGNO_M68K_FP7,
498 1.17.4.2 tls RETURN_OFFSET = 0,
499 1.17.4.2 tls };
500 1.17.4.2 tls
501 1.17.4.2 tls __dso_hidden Registers_M68K();
502 1.17.4.2 tls
503 1.17.4.2 tls static int dwarf2regno(int num) {
504 1.17.4.2 tls if (num >= DWARF_M68K_A0 && num <= DWARF_M68K_A7)
505 1.17.4.2 tls return REGNO_M68K_A0 + (num - DWARF_M68K_A0);
506 1.17.4.2 tls if (num >= DWARF_M68K_D0 && num <= DWARF_M68K_D7)
507 1.17.4.2 tls return REGNO_M68K_D0 + (num - DWARF_M68K_D0);
508 1.17.4.2 tls if (num >= DWARF_M68K_FP0 && num <= DWARF_M68K_FP7)
509 1.17.4.2 tls return REGNO_M68K_FP0 + (num - DWARF_M68K_FP0);
510 1.17.4.2 tls if (num == DWARF_M68K_PC)
511 1.17.4.2 tls return REGNO_M68K_PC;
512 1.17.4.2 tls return LAST_REGISTER + 1;
513 1.17.4.2 tls }
514 1.17.4.2 tls
515 1.17.4.2 tls bool validRegister(int num) const {
516 1.17.4.2 tls return num >= 0 && num <= REGNO_M68K_PC;
517 1.17.4.2 tls }
518 1.17.4.2 tls
519 1.17.4.2 tls uint64_t getRegister(int num) const {
520 1.17.4.2 tls assert(validRegister(num));
521 1.17.4.2 tls return reg[num];
522 1.17.4.2 tls }
523 1.17.4.2 tls
524 1.17.4.2 tls void setRegister(int num, uint64_t value) {
525 1.17.4.2 tls assert(validRegister(num));
526 1.17.4.2 tls reg[num] = value;
527 1.17.4.2 tls }
528 1.17.4.2 tls
529 1.17.4.2 tls uint64_t getIP() const { return reg[REGNO_M68K_PC]; }
530 1.17.4.2 tls
531 1.17.4.2 tls void setIP(uint64_t value) { reg[REGNO_M68K_PC] = value; }
532 1.17.4.2 tls
533 1.17.4.2 tls uint64_t getSP() const { return reg[REGNO_M68K_A7]; }
534 1.17.4.2 tls
535 1.17.4.2 tls void setSP(uint64_t value) { reg[REGNO_M68K_A7] = value; }
536 1.17.4.2 tls
537 1.17.4.2 tls bool validFloatVectorRegister(int num) const {
538 1.17.4.2 tls return num >= REGNO_M68K_FP0 && num <= REGNO_M68K_FP7;
539 1.17.4.2 tls }
540 1.17.4.2 tls
541 1.17.4.2 tls void copyFloatVectorRegister(int num, uint64_t addr_) {
542 1.17.4.2 tls assert(validFloatVectorRegister(num));
543 1.17.4.2 tls const void *addr = reinterpret_cast<const void *>(addr_);
544 1.17.4.2 tls memcpy(fpreg + (num - REGNO_M68K_FP0), addr, sizeof(fpreg[0]));
545 1.17.4.2 tls }
546 1.17.4.2 tls
547 1.17.4.2 tls __dso_hidden void jumpto() const __dead;
548 1.17.4.2 tls
549 1.17.4.2 tls private:
550 1.17.4.2 tls typedef uint32_t fpreg_t[3];
551 1.17.4.2 tls
552 1.17.4.2 tls uint32_t reg[REGNO_M68K_PC + 1];
553 1.17.4.2 tls uint32_t dummy;
554 1.17.4.2 tls fpreg_t fpreg[8];
555 1.17.4.2 tls };
556 1.17.4.2 tls
557 1.17.4.2 tls enum {
558 1.17.4.2 tls DWARF_SH3_R0 = 0,
559 1.17.4.2 tls DWARF_SH3_R15 = 15,
560 1.17.4.2 tls DWARF_SH3_PC = 16,
561 1.17.4.2 tls DWARF_SH3_PR = 17,
562 1.17.4.2 tls
563 1.17.4.2 tls REGNO_SH3_R0 = 0,
564 1.17.4.2 tls REGNO_SH3_R15 = 15,
565 1.17.4.2 tls REGNO_SH3_PC = 16,
566 1.17.4.2 tls REGNO_SH3_PR = 17,
567 1.17.4.2 tls };
568 1.17.4.2 tls
569 1.17.4.2 tls class Registers_SH3 {
570 1.17.4.2 tls public:
571 1.17.4.2 tls enum {
572 1.17.4.2 tls LAST_REGISTER = REGNO_SH3_PR,
573 1.17.4.2 tls LAST_RESTORE_REG = REGNO_SH3_PR,
574 1.17.4.2 tls RETURN_OFFSET = 0,
575 1.17.4.2 tls };
576 1.17.4.2 tls
577 1.17.4.2 tls __dso_hidden Registers_SH3();
578 1.17.4.2 tls
579 1.17.4.2 tls static int dwarf2regno(int num) {
580 1.17.4.2 tls if (num >= DWARF_SH3_R0 && num <= DWARF_SH3_R15)
581 1.17.4.2 tls return REGNO_SH3_R0 + (num - DWARF_SH3_R0);
582 1.17.4.2 tls if (num == DWARF_SH3_PC)
583 1.17.4.2 tls return REGNO_SH3_PC;
584 1.17.4.2 tls if (num == DWARF_SH3_PR)
585 1.17.4.2 tls return REGNO_SH3_PR;
586 1.17.4.2 tls return LAST_REGISTER + 1;
587 1.17.4.2 tls }
588 1.17.4.2 tls
589 1.17.4.2 tls bool validRegister(int num) const {
590 1.17.4.2 tls return num >= 0 && num <= REGNO_SH3_PR;
591 1.17.4.2 tls }
592 1.17.4.2 tls
593 1.17.4.2 tls uint64_t getRegister(int num) const {
594 1.17.4.2 tls assert(validRegister(num));
595 1.17.4.2 tls return reg[num];
596 1.17.4.2 tls }
597 1.17.4.2 tls
598 1.17.4.2 tls void setRegister(int num, uint64_t value) {
599 1.17.4.2 tls assert(validRegister(num));
600 1.17.4.2 tls reg[num] = value;
601 1.17.4.2 tls }
602 1.17.4.2 tls
603 1.17.4.2 tls uint64_t getIP() const { return reg[REGNO_SH3_PC]; }
604 1.17.4.2 tls
605 1.17.4.2 tls void setIP(uint64_t value) { reg[REGNO_SH3_PC] = value; }
606 1.17.4.2 tls
607 1.17.4.2 tls uint64_t getSP() const { return reg[REGNO_SH3_R15]; }
608 1.17.4.2 tls
609 1.17.4.2 tls void setSP(uint64_t value) { reg[REGNO_SH3_R15] = value; }
610 1.17.4.2 tls
611 1.17.4.2 tls bool validFloatVectorRegister(int num) const { return false; }
612 1.17.4.2 tls
613 1.17.4.2 tls void copyFloatVectorRegister(int num, uint64_t addr_) {}
614 1.17.4.2 tls
615 1.17.4.2 tls __dso_hidden void jumpto() const __dead;
616 1.17.4.2 tls
617 1.17.4.2 tls private:
618 1.17.4.2 tls uint32_t reg[REGNO_SH3_PR + 1];
619 1.17.4.2 tls };
620 1.17.4.2 tls
621 1.17.4.2 tls enum {
622 1.17.4.2 tls DWARF_SPARC64_R0 = 0,
623 1.17.4.2 tls DWARF_SPARC64_R31 = 31,
624 1.17.4.2 tls DWARF_SPARC64_PC = 32,
625 1.17.4.2 tls
626 1.17.4.2 tls REGNO_SPARC64_R0 = 0,
627 1.17.4.2 tls REGNO_SPARC64_R14 = 14,
628 1.17.4.2 tls REGNO_SPARC64_R15 = 15,
629 1.17.4.2 tls REGNO_SPARC64_R31 = 31,
630 1.17.4.2 tls REGNO_SPARC64_PC = 32,
631 1.17.4.2 tls };
632 1.17.4.2 tls
633 1.17.4.2 tls class Registers_SPARC64 {
634 1.17.4.2 tls public:
635 1.17.4.2 tls enum {
636 1.17.4.2 tls LAST_REGISTER = REGNO_SPARC64_PC,
637 1.17.4.2 tls LAST_RESTORE_REG = REGNO_SPARC64_PC,
638 1.17.4.2 tls RETURN_OFFSET = 8,
639 1.17.4.2 tls };
640 1.17.4.2 tls typedef uint64_t reg_t;
641 1.17.4.2 tls
642 1.17.4.2 tls __dso_hidden Registers_SPARC64();
643 1.17.4.2 tls
644 1.17.4.2 tls static int dwarf2regno(int num) {
645 1.17.4.2 tls if (num >= DWARF_SPARC64_R0 && num <= DWARF_SPARC64_R31)
646 1.17.4.2 tls return REGNO_SPARC64_R0 + (num - DWARF_SPARC64_R0);
647 1.17.4.2 tls if (num == DWARF_SPARC64_PC)
648 1.17.4.2 tls return REGNO_SPARC64_PC;
649 1.17.4.2 tls return LAST_REGISTER + 1;
650 1.17.4.2 tls }
651 1.17.4.2 tls
652 1.17.4.2 tls bool validRegister(int num) const {
653 1.17.4.2 tls return num >= 0 && num <= REGNO_SPARC64_PC;
654 1.17.4.2 tls }
655 1.17.4.2 tls
656 1.17.4.2 tls uint64_t getRegister(int num) const {
657 1.17.4.2 tls assert(validRegister(num));
658 1.17.4.2 tls return reg[num];
659 1.17.4.2 tls }
660 1.17.4.2 tls
661 1.17.4.2 tls void setRegister(int num, uint64_t value) {
662 1.17.4.2 tls assert(validRegister(num));
663 1.17.4.2 tls reg[num] = value;
664 1.17.4.2 tls }
665 1.17.4.2 tls
666 1.17.4.2 tls uint64_t getIP() const { return reg[REGNO_SPARC64_PC]; }
667 1.17.4.2 tls
668 1.17.4.2 tls void setIP(uint64_t value) { reg[REGNO_SPARC64_PC] = value; }
669 1.17.4.2 tls
670 1.17.4.2 tls uint64_t getSP() const { return reg[REGNO_SPARC64_R14]; }
671 1.17.4.2 tls
672 1.17.4.2 tls void setSP(uint64_t value) { reg[REGNO_SPARC64_R14] = value; }
673 1.17.4.2 tls
674 1.17.4.2 tls bool validFloatVectorRegister(int num) const { return false; }
675 1.17.4.2 tls
676 1.17.4.2 tls void copyFloatVectorRegister(int num, uint64_t addr_) {}
677 1.17.4.2 tls
678 1.17.4.2 tls __dso_hidden void jumpto() const __dead;
679 1.17.4.2 tls
680 1.17.4.2 tls private:
681 1.17.4.2 tls uint64_t reg[REGNO_SPARC64_PC + 1];
682 1.17.4.2 tls };
683 1.17.4.2 tls
684 1.17.4.2 tls enum {
685 1.17.4.2 tls DWARF_SPARC_R0 = 0,
686 1.17.4.2 tls DWARF_SPARC_R31 = 31,
687 1.17.4.2 tls DWARF_SPARC_PC = 32,
688 1.17.4.2 tls
689 1.17.4.2 tls REGNO_SPARC_R0 = 0,
690 1.17.4.2 tls REGNO_SPARC_R14 = 14,
691 1.17.4.2 tls REGNO_SPARC_R15 = 15,
692 1.17.4.2 tls REGNO_SPARC_R31 = 31,
693 1.17.4.2 tls REGNO_SPARC_PC = 32,
694 1.17.4.2 tls };
695 1.17.4.2 tls
696 1.17.4.2 tls class Registers_SPARC {
697 1.17.4.2 tls public:
698 1.17.4.2 tls enum {
699 1.17.4.2 tls LAST_REGISTER = REGNO_SPARC_PC,
700 1.17.4.2 tls LAST_RESTORE_REG = REGNO_SPARC_PC,
701 1.17.4.2 tls RETURN_OFFSET = 8,
702 1.17.4.2 tls };
703 1.17.4.2 tls typedef uint32_t reg_t;
704 1.17.4.2 tls
705 1.17.4.2 tls __dso_hidden Registers_SPARC();
706 1.17.4.2 tls
707 1.17.4.2 tls static int dwarf2regno(int num) {
708 1.17.4.2 tls if (num >= DWARF_SPARC_R0 && num <= DWARF_SPARC_R31)
709 1.17.4.2 tls return REGNO_SPARC_R0 + (num - DWARF_SPARC_R0);
710 1.17.4.2 tls if (num == DWARF_SPARC_PC)
711 1.17.4.2 tls return REGNO_SPARC_PC;
712 1.17.4.2 tls return LAST_REGISTER + 1;
713 1.17.4.2 tls }
714 1.17.4.2 tls
715 1.17.4.2 tls bool validRegister(int num) const {
716 1.17.4.2 tls return num >= 0 && num <= REGNO_SPARC_PC;
717 1.17.4.2 tls }
718 1.17.4.2 tls
719 1.17.4.2 tls uint64_t getRegister(int num) const {
720 1.17.4.2 tls assert(validRegister(num));
721 1.17.4.2 tls return reg[num];
722 1.17.4.2 tls }
723 1.17.4.2 tls
724 1.17.4.2 tls void setRegister(int num, uint64_t value) {
725 1.17.4.2 tls assert(validRegister(num));
726 1.17.4.2 tls reg[num] = value;
727 1.17.4.2 tls }
728 1.17.4.2 tls
729 1.17.4.2 tls uint64_t getIP() const { return reg[REGNO_SPARC_PC]; }
730 1.17.4.2 tls
731 1.17.4.2 tls void setIP(uint64_t value) { reg[REGNO_SPARC_PC] = value; }
732 1.17.4.2 tls
733 1.17.4.2 tls uint64_t getSP() const { return reg[REGNO_SPARC_R14]; }
734 1.17.4.2 tls
735 1.17.4.2 tls void setSP(uint64_t value) { reg[REGNO_SPARC_R14] = value; }
736 1.17.4.2 tls
737 1.17.4.2 tls bool validFloatVectorRegister(int num) const { return false; }
738 1.17.4.2 tls
739 1.17.4.2 tls void copyFloatVectorRegister(int num, uint64_t addr_) {}
740 1.17.4.2 tls
741 1.17.4.2 tls __dso_hidden void jumpto() const __dead;
742 1.17.4.2 tls
743 1.17.4.2 tls private:
744 1.17.4.2 tls uint32_t reg[REGNO_SPARC_PC + 1];
745 1.17.4.2 tls };
746 1.17.4.2 tls
747 1.17.4.2 tls enum {
748 1.17.4.2 tls DWARF_ALPHA_R0 = 0,
749 1.17.4.2 tls DWARF_ALPHA_R30 = 30,
750 1.17.4.2 tls DWARF_ALPHA_F0 = 32,
751 1.17.4.2 tls DWARF_ALPHA_F30 = 62,
752 1.17.4.2 tls
753 1.17.4.2 tls REGNO_ALPHA_R0 = 0,
754 1.17.4.2 tls REGNO_ALPHA_R26 = 26,
755 1.17.4.2 tls REGNO_ALPHA_R30 = 30,
756 1.17.4.2 tls REGNO_ALPHA_PC = 31,
757 1.17.4.2 tls REGNO_ALPHA_F0 = 32,
758 1.17.4.2 tls REGNO_ALPHA_F30 = 62,
759 1.17.4.2 tls };
760 1.17.4.2 tls
761 1.17.4.2 tls class Registers_Alpha {
762 1.17.4.2 tls public:
763 1.17.4.2 tls enum {
764 1.17.4.2 tls LAST_REGISTER = REGNO_ALPHA_F30,
765 1.17.4.2 tls LAST_RESTORE_REG = REGNO_ALPHA_F30,
766 1.17.4.2 tls RETURN_OFFSET = 0,
767 1.17.4.2 tls };
768 1.17.4.2 tls typedef uint32_t reg_t;
769 1.17.4.2 tls
770 1.17.4.2 tls __dso_hidden Registers_Alpha();
771 1.17.4.2 tls
772 1.17.4.2 tls static int dwarf2regno(int num) { return num; }
773 1.17.4.2 tls
774 1.17.4.2 tls bool validRegister(int num) const {
775 1.17.4.2 tls return num >= 0 && num <= REGNO_ALPHA_PC;
776 1.17.4.2 tls }
777 1.17.4.2 tls
778 1.17.4.2 tls uint64_t getRegister(int num) const {
779 1.17.4.2 tls assert(validRegister(num));
780 1.17.4.2 tls return reg[num];
781 1.17.4.2 tls }
782 1.17.4.2 tls
783 1.17.4.2 tls void setRegister(int num, uint64_t value) {
784 1.17.4.2 tls assert(validRegister(num));
785 1.17.4.2 tls reg[num] = value;
786 1.17.4.2 tls }
787 1.17.4.2 tls
788 1.17.4.2 tls uint64_t getIP() const { return reg[REGNO_ALPHA_PC]; }
789 1.17.4.2 tls
790 1.17.4.2 tls void setIP(uint64_t value) { reg[REGNO_ALPHA_PC] = value; }
791 1.17.4.2 tls
792 1.17.4.2 tls uint64_t getSP() const { return reg[REGNO_ALPHA_R30]; }
793 1.17.4.2 tls
794 1.17.4.2 tls void setSP(uint64_t value) { reg[REGNO_ALPHA_R30] = value; }
795 1.17.4.2 tls
796 1.17.4.2 tls bool validFloatVectorRegister(int num) const {
797 1.17.4.2 tls return num >= REGNO_ALPHA_F0 && num <= REGNO_ALPHA_F30;
798 1.17.4.2 tls }
799 1.17.4.2 tls
800 1.17.4.2 tls void copyFloatVectorRegister(int num, uint64_t addr_) {
801 1.17.4.2 tls assert(validFloatVectorRegister(num));
802 1.17.4.2 tls const void *addr = reinterpret_cast<const void *>(addr_);
803 1.17.4.2 tls memcpy(fpreg + (num - REGNO_ALPHA_F0), addr, sizeof(fpreg[0]));
804 1.17.4.2 tls }
805 1.17.4.2 tls
806 1.17.4.2 tls __dso_hidden void jumpto() const __dead;
807 1.17.4.2 tls
808 1.17.4.2 tls private:
809 1.17.4.2 tls uint64_t reg[REGNO_ALPHA_PC + 1];
810 1.17.4.2 tls uint64_t fpreg[31];
811 1.17.4.2 tls };
812 1.17.4.2 tls
813 1.17.4.2 tls enum {
814 1.17.4.2 tls DWARF_HPPA_R1 = 1,
815 1.17.4.2 tls DWARF_HPPA_R31 = 31,
816 1.17.4.2 tls DWARF_HPPA_FR4L = 32,
817 1.17.4.2 tls DWARF_HPPA_FR31H = 87,
818 1.17.4.2 tls
819 1.17.4.2 tls REGNO_HPPA_PC = 0,
820 1.17.4.2 tls REGNO_HPPA_R1 = 1,
821 1.17.4.2 tls REGNO_HPPA_R2 = 2,
822 1.17.4.2 tls REGNO_HPPA_R30 = 30,
823 1.17.4.2 tls REGNO_HPPA_R31 = 31,
824 1.17.4.2 tls REGNO_HPPA_FR4L = 32,
825 1.17.4.2 tls REGNO_HPPA_FR31H = 87,
826 1.17.4.2 tls };
827 1.17.4.2 tls
828 1.17.4.2 tls class Registers_HPPA {
829 1.17.4.2 tls public:
830 1.17.4.2 tls enum {
831 1.17.4.2 tls LAST_REGISTER = REGNO_HPPA_FR31H,
832 1.17.4.2 tls LAST_RESTORE_REG = REGNO_HPPA_FR31H,
833 1.17.4.2 tls RETURN_OFFSET = -3, // strictly speaking, this is a mask
834 1.17.4.2 tls };
835 1.17.4.2 tls
836 1.17.4.2 tls __dso_hidden Registers_HPPA();
837 1.17.4.2 tls
838 1.17.4.2 tls static int dwarf2regno(int num) {
839 1.17.4.2 tls if (num >= DWARF_HPPA_R1 && num <= DWARF_HPPA_R31)
840 1.17.4.2 tls return REGNO_HPPA_R1 + (num - DWARF_HPPA_R1);
841 1.17.4.2 tls if (num >= DWARF_HPPA_FR4L && num <= DWARF_HPPA_FR31H)
842 1.17.4.2 tls return REGNO_HPPA_FR4L + (num - DWARF_HPPA_FR31H);
843 1.17.4.2 tls return LAST_REGISTER + 1;
844 1.17.4.2 tls }
845 1.17.4.2 tls
846 1.17.4.2 tls bool validRegister(int num) const {
847 1.17.4.2 tls return num >= REGNO_HPPA_PC && num <= REGNO_HPPA_R31;
848 1.17.4.2 tls }
849 1.17.4.2 tls
850 1.17.4.2 tls uint64_t getRegister(int num) const {
851 1.17.4.2 tls assert(validRegister(num));
852 1.17.4.2 tls return reg[num];
853 1.17.4.2 tls }
854 1.17.4.2 tls
855 1.17.4.2 tls void setRegister(int num, uint64_t value) {
856 1.17.4.2 tls assert(validRegister(num));
857 1.17.4.2 tls reg[num] = value;
858 1.17.4.2 tls }
859 1.17.4.2 tls
860 1.17.4.2 tls uint64_t getIP() const { return reg[REGNO_HPPA_PC]; }
861 1.17.4.2 tls
862 1.17.4.2 tls void setIP(uint64_t value) { reg[REGNO_HPPA_PC] = value; }
863 1.17.4.2 tls
864 1.17.4.2 tls uint64_t getSP() const { return reg[REGNO_HPPA_R30]; }
865 1.17.4.2 tls
866 1.17.4.2 tls void setSP(uint64_t value) { reg[REGNO_HPPA_R30] = value; }
867 1.17.4.2 tls
868 1.17.4.2 tls bool validFloatVectorRegister(int num) const {
869 1.17.4.2 tls return num >= REGNO_HPPA_FR4L && num <= REGNO_HPPA_FR31H;
870 1.17.4.2 tls }
871 1.17.4.2 tls
872 1.17.4.2 tls void copyFloatVectorRegister(int num, uint64_t addr_) {
873 1.17.4.2 tls assert(validFloatVectorRegister(num));
874 1.17.4.2 tls const void *addr = reinterpret_cast<const void *>(addr_);
875 1.17.4.2 tls memcpy(fpreg + (num - REGNO_HPPA_FR4L), addr, sizeof(fpreg[0]));
876 1.17.4.2 tls }
877 1.17.4.2 tls
878 1.17.4.2 tls __dso_hidden void jumpto() const __dead;
879 1.17.4.2 tls
880 1.17.4.2 tls private:
881 1.17.4.2 tls uint32_t reg[REGNO_HPPA_R31 + 1];
882 1.17.4.2 tls uint32_t fpreg[56];
883 1.17.4.2 tls };
884 1.17.4.2 tls
885 1.17.4.2 tls enum {
886 1.17.4.2 tls DWARF_MIPS_R1 = 0,
887 1.17.4.2 tls DWARF_MIPS_R31 = 31,
888 1.17.4.2 tls DWARF_MIPS_F0 = 32,
889 1.17.4.2 tls DWARF_MIPS_F31 = 63,
890 1.17.4.2 tls
891 1.17.4.2 tls REGNO_MIPS_PC = 0,
892 1.17.4.2 tls REGNO_MIPS_R1 = 0,
893 1.17.4.2 tls REGNO_MIPS_R29 = 29,
894 1.17.4.2 tls REGNO_MIPS_R31 = 31,
895 1.17.4.2 tls REGNO_MIPS_F0 = 33,
896 1.17.4.2 tls REGNO_MIPS_F31 = 64
897 1.17.4.2 tls };
898 1.17.4.2 tls
899 1.17.4.2 tls class Registers_MIPS {
900 1.17.4.2 tls public:
901 1.17.4.2 tls enum {
902 1.17.4.2 tls LAST_REGISTER = REGNO_MIPS_F31,
903 1.17.4.2 tls LAST_RESTORE_REG = REGNO_MIPS_F31,
904 1.17.4.2 tls RETURN_OFFSET = 0,
905 1.17.4.2 tls };
906 1.17.4.2 tls
907 1.17.4.2 tls __dso_hidden Registers_MIPS();
908 1.17.4.2 tls
909 1.17.4.2 tls static int dwarf2regno(int num) {
910 1.17.4.2 tls if (num >= DWARF_MIPS_R1 && num <= DWARF_MIPS_R31)
911 1.17.4.2 tls return REGNO_MIPS_R1 + (num - DWARF_MIPS_R1);
912 1.17.4.2 tls if (num >= DWARF_MIPS_F0 && num <= DWARF_MIPS_F31)
913 1.17.4.2 tls return REGNO_MIPS_F0 + (num - DWARF_MIPS_F0);
914 1.17.4.2 tls return LAST_REGISTER + 1;
915 1.17.4.2 tls }
916 1.17.4.2 tls
917 1.17.4.2 tls bool validRegister(int num) const {
918 1.17.4.2 tls return num >= REGNO_MIPS_PC && num <= REGNO_MIPS_R31;
919 1.17.4.2 tls }
920 1.17.4.2 tls
921 1.17.4.2 tls uint64_t getRegister(int num) const {
922 1.17.4.2 tls assert(validRegister(num));
923 1.17.4.2 tls return reg[num];
924 1.17.4.2 tls }
925 1.17.4.2 tls
926 1.17.4.2 tls void setRegister(int num, uint64_t value) {
927 1.17.4.2 tls assert(validRegister(num));
928 1.17.4.2 tls reg[num] = value;
929 1.17.4.2 tls }
930 1.17.4.2 tls
931 1.17.4.2 tls uint64_t getIP() const { return reg[REGNO_MIPS_PC]; }
932 1.17.4.2 tls
933 1.17.4.2 tls void setIP(uint64_t value) { reg[REGNO_MIPS_PC] = value; }
934 1.17.4.2 tls
935 1.17.4.2 tls uint64_t getSP() const { return reg[REGNO_MIPS_R29]; }
936 1.17.4.2 tls
937 1.17.4.2 tls void setSP(uint64_t value) { reg[REGNO_MIPS_R29] = value; }
938 1.17.4.2 tls
939 1.17.4.2 tls bool validFloatVectorRegister(int num) const {
940 1.17.4.2 tls return num >= DWARF_MIPS_F0 && num <= DWARF_MIPS_F31;
941 1.17.4.2 tls }
942 1.17.4.2 tls
943 1.17.4.2 tls void copyFloatVectorRegister(int num, uint64_t addr_) {
944 1.17.4.2 tls assert(validFloatVectorRegister(num));
945 1.17.4.2 tls const void *addr = reinterpret_cast<const void *>(addr_);
946 1.17.4.2 tls memcpy(fpreg + (num - REGNO_MIPS_F0), addr, sizeof(fpreg[0]));
947 1.17.4.2 tls }
948 1.17.4.2 tls
949 1.17.4.2 tls __dso_hidden void jumpto() const __dead;
950 1.17.4.2 tls
951 1.17.4.2 tls private:
952 1.17.4.2 tls uint32_t reg[REGNO_MIPS_R31 + 1];
953 1.17.4.2 tls uint64_t fpreg[32];
954 1.17.4.2 tls };
955 1.17.4.2 tls
956 1.17.4.2 tls enum {
957 1.17.4.2 tls DWARF_MIPS64_R1 = 0,
958 1.17.4.2 tls DWARF_MIPS64_R31 = 31,
959 1.17.4.2 tls DWARF_MIPS64_F0 = 32,
960 1.17.4.2 tls DWARF_MIPS64_F31 = 63,
961 1.17.4.2 tls
962 1.17.4.2 tls REGNO_MIPS64_PC = 0,
963 1.17.4.2 tls REGNO_MIPS64_R1 = 0,
964 1.17.4.2 tls REGNO_MIPS64_R29 = 29,
965 1.17.4.2 tls REGNO_MIPS64_R31 = 31,
966 1.17.4.2 tls REGNO_MIPS64_F0 = 33,
967 1.17.4.2 tls REGNO_MIPS64_F31 = 64
968 1.17.4.2 tls };
969 1.17.4.2 tls
970 1.17.4.2 tls class Registers_MIPS64 {
971 1.17.4.2 tls public:
972 1.17.4.2 tls enum {
973 1.17.4.2 tls LAST_REGISTER = REGNO_MIPS64_F31,
974 1.17.4.2 tls LAST_RESTORE_REG = REGNO_MIPS64_F31,
975 1.17.4.2 tls RETURN_OFFSET = 0,
976 1.17.4.2 tls };
977 1.17.4.2 tls
978 1.17.4.2 tls __dso_hidden Registers_MIPS64();
979 1.17.4.2 tls
980 1.17.4.2 tls static int dwarf2regno(int num) {
981 1.17.4.2 tls if (num >= DWARF_MIPS64_R1 && num <= DWARF_MIPS64_R31)
982 1.17.4.2 tls return REGNO_MIPS64_R1 + (num - DWARF_MIPS64_R1);
983 1.17.4.2 tls if (num >= DWARF_MIPS64_F0 && num <= DWARF_MIPS64_F31)
984 1.17.4.2 tls return REGNO_MIPS64_F0 + (num - DWARF_MIPS64_F0);
985 1.17.4.2 tls return LAST_REGISTER + 1;
986 1.17.4.2 tls }
987 1.17.4.2 tls
988 1.17.4.2 tls bool validRegister(int num) const {
989 1.17.4.2 tls return num >= REGNO_MIPS64_PC && num <= REGNO_MIPS64_R31;
990 1.17.4.2 tls }
991 1.17.4.2 tls
992 1.17.4.2 tls uint64_t getRegister(int num) const {
993 1.17.4.2 tls assert(validRegister(num));
994 1.17.4.2 tls return reg[num];
995 1.17.4.2 tls }
996 1.17.4.2 tls
997 1.17.4.2 tls void setRegister(int num, uint64_t value) {
998 1.17.4.2 tls assert(validRegister(num));
999 1.17.4.2 tls reg[num] = value;
1000 1.17.4.2 tls }
1001 1.17.4.2 tls
1002 1.17.4.2 tls uint64_t getIP() const { return reg[REGNO_MIPS64_PC]; }
1003 1.17.4.2 tls
1004 1.17.4.2 tls void setIP(uint64_t value) { reg[REGNO_MIPS64_PC] = value; }
1005 1.17.4.2 tls
1006 1.17.4.2 tls uint64_t getSP() const { return reg[REGNO_MIPS64_R29]; }
1007 1.17.4.2 tls
1008 1.17.4.2 tls void setSP(uint64_t value) { reg[REGNO_MIPS64_R29] = value; }
1009 1.17.4.2 tls
1010 1.17.4.2 tls bool validFloatVectorRegister(int num) const {
1011 1.17.4.2 tls return num >= DWARF_MIPS64_F0 && num <= DWARF_MIPS64_F31;
1012 1.17.4.2 tls }
1013 1.17.4.2 tls
1014 1.17.4.2 tls void copyFloatVectorRegister(int num, uint64_t addr_) {
1015 1.17.4.2 tls assert(validFloatVectorRegister(num));
1016 1.17.4.2 tls const void *addr = reinterpret_cast<const void *>(addr_);
1017 1.17.4.2 tls memcpy(fpreg + (num - REGNO_MIPS64_F0), addr, sizeof(fpreg[0]));
1018 1.17.4.2 tls }
1019 1.17.4.2 tls
1020 1.17.4.2 tls __dso_hidden void jumpto() const __dead;
1021 1.17.4.2 tls
1022 1.17.4.2 tls private:
1023 1.17.4.2 tls uint64_t reg[REGNO_MIPS64_R31 + 1];
1024 1.17.4.2 tls uint64_t fpreg[32];
1025 1.17.4.2 tls };
1026 1.17.4.2 tls
1027 1.17.4.2 tls #if __i386__
1028 1.17.4.2 tls typedef Registers_x86 NativeUnwindRegisters;
1029 1.17.4.2 tls #elif __x86_64__
1030 1.17.4.2 tls typedef Registers_x86_64 NativeUnwindRegisters;
1031 1.17.4.2 tls #elif __powerpc__
1032 1.17.4.2 tls typedef Registers_ppc32 NativeUnwindRegisters;
1033 1.17.4.2 tls #elif __aarch64__
1034 1.17.4.2 tls typedef Registers_aarch64 NativeUnwindRegisters;
1035 1.17.4.2 tls #elif __arm__
1036 1.17.4.2 tls typedef Registers_arm32 NativeUnwindRegisters;
1037 1.17.4.2 tls #elif __vax__
1038 1.17.4.2 tls typedef Registers_vax NativeUnwindRegisters;
1039 1.17.4.2 tls #elif __m68k__
1040 1.17.4.2 tls typedef Registers_M68K NativeUnwindRegisters;
1041 1.17.4.2 tls #elif __mips_n64 || __mips_n32
1042 1.17.4.2 tls typedef Registers_MIPS64 NativeUnwindRegisters;
1043 1.17.4.2 tls #elif __mips__
1044 1.17.4.2 tls typedef Registers_MIPS NativeUnwindRegisters;
1045 1.17.4.2 tls #elif __sh3__
1046 1.17.4.2 tls typedef Registers_SH3 NativeUnwindRegisters;
1047 1.17.4.2 tls #elif __sparc64__
1048 1.17.4.2 tls typedef Registers_SPARC64 NativeUnwindRegisters;
1049 1.17.4.2 tls #elif __sparc__
1050 1.17.4.2 tls typedef Registers_SPARC NativeUnwindRegisters;
1051 1.17.4.2 tls #elif __alpha__
1052 1.17.4.2 tls typedef Registers_Alpha NativeUnwindRegisters;
1053 1.17.4.2 tls #elif __hppa__
1054 1.17.4.2 tls typedef Registers_HPPA NativeUnwindRegisters;
1055 1.17.4.2 tls #endif
1056 1.17.4.2 tls } // namespace _Unwind
1057 1.17.4.2 tls
1058 1.17.4.2 tls #endif // __REGISTERS_HPP__
1059