i386.c revision 1.12 1 1.12 cegger /* $NetBSD: i386.c,v 1.12 2008/10/13 21:11:46 cegger Exp $ */
2 1.1 ad
3 1.1 ad /*-
4 1.1 ad * Copyright (c) 1999, 2000, 2001, 2006, 2007, 2008 The NetBSD Foundation, Inc.
5 1.1 ad * All rights reserved.
6 1.1 ad *
7 1.1 ad * This code is derived from software contributed to The NetBSD Foundation
8 1.1 ad * by Frank van der Linden, and by Jason R. Thorpe.
9 1.1 ad *
10 1.1 ad * Redistribution and use in source and binary forms, with or without
11 1.1 ad * modification, are permitted provided that the following conditions
12 1.1 ad * are met:
13 1.1 ad * 1. Redistributions of source code must retain the above copyright
14 1.1 ad * notice, this list of conditions and the following disclaimer.
15 1.1 ad * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 ad * notice, this list of conditions and the following disclaimer in the
17 1.1 ad * documentation and/or other materials provided with the distribution.
18 1.1 ad *
19 1.1 ad * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 ad * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 ad * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 ad * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 ad * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 ad * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 ad * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 ad * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 ad * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 ad * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 ad * POSSIBILITY OF SUCH DAMAGE.
30 1.1 ad */
31 1.1 ad
32 1.1 ad /*-
33 1.1 ad * Copyright (c)2008 YAMAMOTO Takashi,
34 1.1 ad * All rights reserved.
35 1.1 ad *
36 1.1 ad * Redistribution and use in source and binary forms, with or without
37 1.1 ad * modification, are permitted provided that the following conditions
38 1.1 ad * are met:
39 1.1 ad * 1. Redistributions of source code must retain the above copyright
40 1.1 ad * notice, this list of conditions and the following disclaimer.
41 1.1 ad * 2. Redistributions in binary form must reproduce the above copyright
42 1.1 ad * notice, this list of conditions and the following disclaimer in the
43 1.1 ad * documentation and/or other materials provided with the distribution.
44 1.1 ad *
45 1.1 ad * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
46 1.1 ad * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
47 1.1 ad * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
48 1.1 ad * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
49 1.1 ad * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
50 1.1 ad * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
51 1.1 ad * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
52 1.1 ad * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
53 1.1 ad * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
54 1.1 ad * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
55 1.1 ad * SUCH DAMAGE.
56 1.1 ad */
57 1.1 ad
58 1.1 ad #include <sys/cdefs.h>
59 1.1 ad #ifndef lint
60 1.12 cegger __RCSID("$NetBSD: i386.c,v 1.12 2008/10/13 21:11:46 cegger Exp $");
61 1.1 ad #endif /* not lint */
62 1.1 ad
63 1.1 ad #include <sys/types.h>
64 1.1 ad #include <sys/param.h>
65 1.1 ad #include <sys/bitops.h>
66 1.1 ad #include <sys/sysctl.h>
67 1.1 ad
68 1.1 ad #include <string.h>
69 1.1 ad #include <stdio.h>
70 1.1 ad #include <stdlib.h>
71 1.1 ad #include <err.h>
72 1.1 ad #include <assert.h>
73 1.1 ad #include <math.h>
74 1.1 ad
75 1.1 ad #include <machine/specialreg.h>
76 1.1 ad #include <machine/cpu.h>
77 1.1 ad
78 1.1 ad #include <x86/cpuvar.h>
79 1.1 ad #include <x86/cputypes.h>
80 1.6 christos #include <x86/cacheinfo.h>
81 1.1 ad
82 1.1 ad #include "../cpuctl.h"
83 1.1 ad
84 1.7 christos /* Size of buffer for printing humanized numbers */
85 1.9 christos #define HUMAN_BUFSIZE 5
86 1.7 christos
87 1.1 ad #define x86_cpuid(a,b) x86_cpuid2((a),0,(b))
88 1.1 ad
89 1.1 ad void x86_cpuid2(uint32_t, uint32_t, uint32_t *);
90 1.1 ad void x86_identify(void);
91 1.1 ad
92 1.1 ad struct cpu_info {
93 1.1 ad const char *ci_dev;
94 1.1 ad int32_t ci_cpuid_level;
95 1.1 ad uint32_t ci_signature; /* X86 cpuid type */
96 1.1 ad uint32_t ci_feature_flags;/* X86 %edx CPUID feature bits */
97 1.1 ad uint32_t ci_feature2_flags;/* X86 %ecx CPUID feature bits */
98 1.12 cegger uint32_t ci_feature3_flags;/* X86 extended %edx feature bits */
99 1.12 cegger uint32_t ci_feature4_flags;/* X86 extended %ecx feature bits */
100 1.1 ad uint32_t ci_padlock_flags;/* VIA PadLock feature bits */
101 1.1 ad uint32_t ci_cpu_class; /* CPU class */
102 1.1 ad uint32_t ci_brand_id; /* Intel brand id */
103 1.1 ad uint32_t ci_vendor[4]; /* vendor string */
104 1.1 ad uint32_t ci_cpu_serial[3]; /* PIII serial number */
105 1.1 ad uint64_t ci_tsc_freq; /* cpu cycles/second */
106 1.1 ad uint8_t ci_packageid;
107 1.1 ad uint8_t ci_coreid;
108 1.1 ad uint8_t ci_smtid;
109 1.1 ad uint32_t ci_initapicid;
110 1.1 ad struct x86_cache_info ci_cinfo[CAI_COUNT];
111 1.1 ad void (*ci_info)(struct cpu_info *);
112 1.1 ad };
113 1.1 ad
114 1.1 ad struct cpu_nocpuid_nameclass {
115 1.1 ad int cpu_vendor;
116 1.1 ad const char *cpu_vendorname;
117 1.1 ad const char *cpu_name;
118 1.1 ad int cpu_class;
119 1.1 ad void (*cpu_setup)(struct cpu_info *);
120 1.1 ad void (*cpu_cacheinfo)(struct cpu_info *);
121 1.1 ad void (*cpu_info)(struct cpu_info *);
122 1.1 ad };
123 1.1 ad
124 1.1 ad
125 1.1 ad struct cpu_cpuid_nameclass {
126 1.1 ad const char *cpu_id;
127 1.1 ad int cpu_vendor;
128 1.1 ad const char *cpu_vendorname;
129 1.1 ad struct cpu_cpuid_family {
130 1.1 ad int cpu_class;
131 1.1 ad const char *cpu_models[CPU_MAXMODEL+2];
132 1.1 ad void (*cpu_setup)(struct cpu_info *);
133 1.1 ad void (*cpu_probe)(struct cpu_info *);
134 1.1 ad void (*cpu_info)(struct cpu_info *);
135 1.1 ad } cpu_family[CPU_MAXFAMILY - CPU_MINFAMILY + 1];
136 1.1 ad };
137 1.1 ad
138 1.7 christos static const struct x86_cache_info intel_cpuid_cache_info[] = INTEL_CACHE_INFO;
139 1.1 ad
140 1.1 ad /*
141 1.1 ad * Map Brand ID from cpuid instruction to brand name.
142 1.1 ad * Source: Intel Processor Identification and the CPUID Instruction, AP-485
143 1.1 ad */
144 1.1 ad static const char * const i386_intel_brand[] = {
145 1.1 ad "", /* Unsupported */
146 1.1 ad "Celeron", /* Intel (R) Celeron (TM) processor */
147 1.1 ad "Pentium III", /* Intel (R) Pentium (R) III processor */
148 1.1 ad "Pentium III Xeon", /* Intel (R) Pentium (R) III Xeon (TM) processor */
149 1.1 ad "Pentium III", /* Intel (R) Pentium (R) III processor */
150 1.1 ad "", /* Reserved */
151 1.1 ad "Mobile Pentium III", /* Mobile Intel (R) Pentium (R) III processor-M */
152 1.1 ad "Mobile Celeron", /* Mobile Intel (R) Celeron (R) processor */
153 1.1 ad "Pentium 4", /* Intel (R) Pentium (R) 4 processor */
154 1.1 ad "Pentium 4", /* Intel (R) Pentium (R) 4 processor */
155 1.1 ad "Celeron", /* Intel (R) Celeron (TM) processor */
156 1.1 ad "Xeon", /* Intel (R) Xeon (TM) processor */
157 1.1 ad "Xeon MP", /* Intel (R) Xeon (TM) processor MP */
158 1.1 ad "", /* Reserved */
159 1.1 ad "Mobile Pentium 4", /* Mobile Intel (R) Pentium (R) 4 processor-M */
160 1.1 ad "Mobile Celeron", /* Mobile Intel (R) Celeron (R) processor */
161 1.1 ad };
162 1.1 ad
163 1.1 ad /*
164 1.1 ad * AMD processors don't have Brand IDs, so we need these names for probe.
165 1.1 ad */
166 1.1 ad static const char * const amd_brand[] = {
167 1.1 ad "",
168 1.1 ad "Duron", /* AMD Duron(tm) */
169 1.1 ad "MP", /* AMD Athlon(tm) MP */
170 1.1 ad "XP", /* AMD Athlon(tm) XP */
171 1.1 ad "4" /* AMD Athlon(tm) 4 */
172 1.1 ad };
173 1.1 ad
174 1.1 ad static int cpu_vendor;
175 1.1 ad static char cpu_brand_string[49];
176 1.1 ad static char amd_brand_name[48];
177 1.1 ad
178 1.1 ad static void via_cpu_probe(struct cpu_info *);
179 1.1 ad static void amd_family6_probe(struct cpu_info *);
180 1.1 ad static void intel_family_new_probe(struct cpu_info *);
181 1.1 ad static const char *intel_family6_name(struct cpu_info *);
182 1.1 ad static const char *amd_amd64_name(struct cpu_info *);
183 1.1 ad static void amd_family5_setup(struct cpu_info *);
184 1.1 ad static void transmeta_cpu_info(struct cpu_info *);
185 1.1 ad static const char *print_cache_config(struct cpu_info *, int, const char *,
186 1.1 ad const char *);
187 1.1 ad static const char *print_tlb_config(struct cpu_info *, int, const char *,
188 1.1 ad const char *);
189 1.1 ad static void amd_cpu_cacheinfo(struct cpu_info *);
190 1.1 ad static void via_cpu_cacheinfo(struct cpu_info *);
191 1.1 ad static void x86_print_cacheinfo(struct cpu_info *);
192 1.1 ad static const struct x86_cache_info *cache_info_lookup(
193 1.1 ad const struct x86_cache_info *, uint8_t);
194 1.1 ad static void cyrix6x86_cpu_setup(struct cpu_info *);
195 1.1 ad static void winchip_cpu_setup(struct cpu_info *);
196 1.1 ad static void amd_family5_setup(struct cpu_info *);
197 1.5 ad static void powernow_probe(struct cpu_info *);
198 1.1 ad
199 1.1 ad /*
200 1.1 ad * Info for CTL_HW
201 1.1 ad */
202 1.1 ad static char cpu_model[120];
203 1.1 ad
204 1.1 ad /*
205 1.1 ad * Note: these are just the ones that may not have a cpuid instruction.
206 1.1 ad * We deal with the rest in a different way.
207 1.1 ad */
208 1.1 ad const struct cpu_nocpuid_nameclass i386_nocpuid_cpus[] = {
209 1.1 ad { CPUVENDOR_INTEL, "Intel", "386SX", CPUCLASS_386,
210 1.1 ad NULL, NULL, NULL }, /* CPU_386SX */
211 1.1 ad { CPUVENDOR_INTEL, "Intel", "386DX", CPUCLASS_386,
212 1.1 ad NULL, NULL, NULL }, /* CPU_386 */
213 1.1 ad { CPUVENDOR_INTEL, "Intel", "486SX", CPUCLASS_486,
214 1.1 ad NULL, NULL, NULL }, /* CPU_486SX */
215 1.1 ad { CPUVENDOR_INTEL, "Intel", "486DX", CPUCLASS_486,
216 1.1 ad NULL, NULL, NULL }, /* CPU_486 */
217 1.1 ad { CPUVENDOR_CYRIX, "Cyrix", "486DLC", CPUCLASS_486,
218 1.1 ad NULL, NULL, NULL }, /* CPU_486DLC */
219 1.1 ad { CPUVENDOR_CYRIX, "Cyrix", "6x86", CPUCLASS_486,
220 1.1 ad NULL, NULL, NULL }, /* CPU_6x86 */
221 1.1 ad { CPUVENDOR_NEXGEN,"NexGen","586", CPUCLASS_386,
222 1.1 ad NULL, NULL, NULL }, /* CPU_NX586 */
223 1.1 ad };
224 1.1 ad
225 1.1 ad const char *classnames[] = {
226 1.1 ad "386",
227 1.1 ad "486",
228 1.1 ad "586",
229 1.1 ad "686"
230 1.1 ad };
231 1.1 ad
232 1.1 ad const char *modifiers[] = {
233 1.1 ad "",
234 1.1 ad "OverDrive",
235 1.1 ad "Dual",
236 1.1 ad ""
237 1.1 ad };
238 1.1 ad
239 1.1 ad const struct cpu_cpuid_nameclass i386_cpuid_cpus[] = {
240 1.1 ad {
241 1.1 ad "GenuineIntel",
242 1.1 ad CPUVENDOR_INTEL,
243 1.1 ad "Intel",
244 1.1 ad /* Family 4 */
245 1.1 ad { {
246 1.1 ad CPUCLASS_486,
247 1.1 ad {
248 1.1 ad "486DX", "486DX", "486SX", "486DX2", "486SL",
249 1.1 ad "486SX2", 0, "486DX2 W/B Enhanced",
250 1.1 ad "486DX4", 0, 0, 0, 0, 0, 0, 0,
251 1.1 ad "486" /* Default */
252 1.1 ad },
253 1.1 ad NULL,
254 1.1 ad NULL,
255 1.1 ad NULL,
256 1.1 ad },
257 1.1 ad /* Family 5 */
258 1.1 ad {
259 1.1 ad CPUCLASS_586,
260 1.1 ad {
261 1.1 ad "Pentium (P5 A-step)", "Pentium (P5)",
262 1.1 ad "Pentium (P54C)", "Pentium (P24T)",
263 1.1 ad "Pentium/MMX", "Pentium", 0,
264 1.1 ad "Pentium (P54C)", "Pentium/MMX (Tillamook)",
265 1.1 ad 0, 0, 0, 0, 0, 0, 0,
266 1.1 ad "Pentium" /* Default */
267 1.1 ad },
268 1.1 ad NULL,
269 1.1 ad NULL,
270 1.1 ad NULL,
271 1.1 ad },
272 1.1 ad /* Family 6 */
273 1.1 ad {
274 1.1 ad CPUCLASS_686,
275 1.1 ad {
276 1.1 ad "Pentium Pro (A-step)", "Pentium Pro", 0,
277 1.1 ad "Pentium II (Klamath)", "Pentium Pro",
278 1.1 ad "Pentium II/Celeron (Deschutes)",
279 1.1 ad "Celeron (Mendocino)",
280 1.1 ad "Pentium III (Katmai)",
281 1.1 ad "Pentium III (Coppermine)",
282 1.1 ad "Pentium M (Banias)",
283 1.1 ad "Pentium III Xeon (Cascades)",
284 1.1 ad "Pentium III (Tualatin)", 0,
285 1.1 ad "Pentium M (Dothan)",
286 1.1 ad "Pentium M (Yonah)",
287 1.1 ad "Core 2 (Merom)",
288 1.1 ad "Pentium Pro, II or III" /* Default */
289 1.1 ad },
290 1.1 ad NULL,
291 1.1 ad intel_family_new_probe,
292 1.1 ad NULL,
293 1.1 ad },
294 1.1 ad /* Family > 6 */
295 1.1 ad {
296 1.1 ad CPUCLASS_686,
297 1.1 ad {
298 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
299 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
300 1.1 ad "Pentium 4" /* Default */
301 1.1 ad },
302 1.1 ad NULL,
303 1.1 ad intel_family_new_probe,
304 1.1 ad NULL,
305 1.1 ad } }
306 1.1 ad },
307 1.1 ad {
308 1.1 ad "AuthenticAMD",
309 1.1 ad CPUVENDOR_AMD,
310 1.1 ad "AMD",
311 1.1 ad /* Family 4 */
312 1.1 ad { {
313 1.1 ad CPUCLASS_486,
314 1.1 ad {
315 1.1 ad 0, 0, 0, "Am486DX2 W/T",
316 1.1 ad 0, 0, 0, "Am486DX2 W/B",
317 1.1 ad "Am486DX4 W/T or Am5x86 W/T 150",
318 1.1 ad "Am486DX4 W/B or Am5x86 W/B 150", 0, 0,
319 1.1 ad 0, 0, "Am5x86 W/T 133/160",
320 1.1 ad "Am5x86 W/B 133/160",
321 1.1 ad "Am486 or Am5x86" /* Default */
322 1.1 ad },
323 1.1 ad NULL,
324 1.1 ad NULL,
325 1.1 ad NULL,
326 1.1 ad },
327 1.1 ad /* Family 5 */
328 1.1 ad {
329 1.1 ad CPUCLASS_586,
330 1.1 ad {
331 1.1 ad "K5", "K5", "K5", "K5", 0, 0, "K6",
332 1.1 ad "K6", "K6-2", "K6-III", "Geode LX", 0, 0,
333 1.1 ad "K6-2+/III+", 0, 0,
334 1.1 ad "K5 or K6" /* Default */
335 1.1 ad },
336 1.1 ad amd_family5_setup,
337 1.1 ad NULL,
338 1.1 ad amd_cpu_cacheinfo,
339 1.1 ad },
340 1.1 ad /* Family 6 */
341 1.1 ad {
342 1.1 ad CPUCLASS_686,
343 1.1 ad {
344 1.1 ad 0, "Athlon Model 1", "Athlon Model 2",
345 1.1 ad "Duron", "Athlon Model 4 (Thunderbird)",
346 1.1 ad 0, "Athlon", "Duron", "Athlon", 0,
347 1.1 ad "Athlon", 0, 0, 0, 0, 0,
348 1.1 ad "K7 (Athlon)" /* Default */
349 1.1 ad },
350 1.1 ad NULL,
351 1.1 ad amd_family6_probe,
352 1.1 ad amd_cpu_cacheinfo,
353 1.1 ad },
354 1.1 ad /* Family > 6 */
355 1.1 ad {
356 1.1 ad CPUCLASS_686,
357 1.1 ad {
358 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
359 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
360 1.1 ad "Unknown K8 (Athlon)" /* Default */
361 1.1 ad },
362 1.1 ad NULL,
363 1.1 ad amd_family6_probe,
364 1.1 ad amd_cpu_cacheinfo,
365 1.1 ad } }
366 1.1 ad },
367 1.1 ad {
368 1.1 ad "CyrixInstead",
369 1.1 ad CPUVENDOR_CYRIX,
370 1.1 ad "Cyrix",
371 1.1 ad /* Family 4 */
372 1.1 ad { {
373 1.1 ad CPUCLASS_486,
374 1.1 ad {
375 1.1 ad 0, 0, 0,
376 1.1 ad "MediaGX",
377 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
378 1.1 ad "486" /* Default */
379 1.1 ad },
380 1.1 ad cyrix6x86_cpu_setup, /* XXX ?? */
381 1.1 ad NULL,
382 1.1 ad NULL,
383 1.1 ad },
384 1.1 ad /* Family 5 */
385 1.1 ad {
386 1.1 ad CPUCLASS_586,
387 1.1 ad {
388 1.1 ad 0, 0, "6x86", 0,
389 1.1 ad "MMX-enhanced MediaGX (GXm)", /* or Geode? */
390 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
391 1.1 ad "6x86" /* Default */
392 1.1 ad },
393 1.1 ad cyrix6x86_cpu_setup,
394 1.1 ad NULL,
395 1.1 ad NULL,
396 1.1 ad },
397 1.1 ad /* Family 6 */
398 1.1 ad {
399 1.1 ad CPUCLASS_686,
400 1.1 ad {
401 1.1 ad "6x86MX", 0, 0, 0, 0, 0, 0, 0,
402 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
403 1.1 ad "6x86MX" /* Default */
404 1.1 ad },
405 1.1 ad cyrix6x86_cpu_setup,
406 1.1 ad NULL,
407 1.1 ad NULL,
408 1.1 ad },
409 1.1 ad /* Family > 6 */
410 1.1 ad {
411 1.1 ad CPUCLASS_686,
412 1.1 ad {
413 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
414 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
415 1.1 ad "Unknown 6x86MX" /* Default */
416 1.1 ad },
417 1.1 ad NULL,
418 1.1 ad NULL,
419 1.1 ad NULL,
420 1.1 ad } }
421 1.1 ad },
422 1.1 ad { /* MediaGX is now owned by National Semiconductor */
423 1.1 ad "Geode by NSC",
424 1.1 ad CPUVENDOR_CYRIX, /* XXX */
425 1.1 ad "National Semiconductor",
426 1.1 ad /* Family 4, NSC never had any of these */
427 1.1 ad { {
428 1.1 ad CPUCLASS_486,
429 1.1 ad {
430 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
431 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
432 1.1 ad "486 compatible" /* Default */
433 1.1 ad },
434 1.1 ad NULL,
435 1.1 ad NULL,
436 1.1 ad NULL,
437 1.1 ad },
438 1.1 ad /* Family 5: Geode family, formerly MediaGX */
439 1.1 ad {
440 1.1 ad CPUCLASS_586,
441 1.1 ad {
442 1.1 ad 0, 0, 0, 0,
443 1.1 ad "Geode GX1",
444 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
445 1.1 ad "Geode" /* Default */
446 1.1 ad },
447 1.1 ad cyrix6x86_cpu_setup,
448 1.1 ad NULL,
449 1.1 ad amd_cpu_cacheinfo,
450 1.1 ad },
451 1.1 ad /* Family 6, not yet available from NSC */
452 1.1 ad {
453 1.1 ad CPUCLASS_686,
454 1.1 ad {
455 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
456 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
457 1.1 ad "Pentium Pro compatible" /* Default */
458 1.1 ad },
459 1.1 ad NULL,
460 1.1 ad NULL,
461 1.1 ad NULL,
462 1.1 ad },
463 1.1 ad /* Family > 6, not yet available from NSC */
464 1.1 ad {
465 1.1 ad CPUCLASS_686,
466 1.1 ad {
467 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
468 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
469 1.1 ad "Pentium Pro compatible" /* Default */
470 1.1 ad },
471 1.1 ad NULL,
472 1.1 ad NULL,
473 1.1 ad NULL,
474 1.1 ad } }
475 1.1 ad },
476 1.1 ad {
477 1.1 ad "CentaurHauls",
478 1.1 ad CPUVENDOR_IDT,
479 1.1 ad "IDT",
480 1.1 ad /* Family 4, IDT never had any of these */
481 1.1 ad { {
482 1.1 ad CPUCLASS_486,
483 1.1 ad {
484 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
485 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
486 1.1 ad "486 compatible" /* Default */
487 1.1 ad },
488 1.1 ad NULL,
489 1.1 ad NULL,
490 1.1 ad NULL,
491 1.1 ad },
492 1.1 ad /* Family 5 */
493 1.1 ad {
494 1.1 ad CPUCLASS_586,
495 1.1 ad {
496 1.1 ad 0, 0, 0, 0, "WinChip C6", 0, 0, 0,
497 1.1 ad "WinChip 2", "WinChip 3", 0, 0, 0, 0, 0, 0,
498 1.1 ad "WinChip" /* Default */
499 1.1 ad },
500 1.1 ad winchip_cpu_setup,
501 1.1 ad NULL,
502 1.1 ad NULL,
503 1.1 ad },
504 1.1 ad /* Family 6, VIA acquired IDT Centaur design subsidiary */
505 1.1 ad {
506 1.1 ad CPUCLASS_686,
507 1.1 ad {
508 1.1 ad 0, 0, 0, 0, 0, 0, "C3 Samuel",
509 1.1 ad "C3 Samuel 2/Ezra", "C3 Ezra-T",
510 1.1 ad "C3 Nehemiah", "C7 Esther", 0, 0, 0, 0, 0,
511 1.1 ad "C3" /* Default */
512 1.1 ad },
513 1.1 ad NULL,
514 1.1 ad via_cpu_probe,
515 1.1 ad via_cpu_cacheinfo,
516 1.1 ad },
517 1.1 ad /* Family > 6, not yet available from VIA */
518 1.1 ad {
519 1.1 ad CPUCLASS_686,
520 1.1 ad {
521 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
522 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
523 1.1 ad "Pentium Pro compatible" /* Default */
524 1.1 ad },
525 1.1 ad NULL,
526 1.1 ad NULL,
527 1.1 ad NULL,
528 1.1 ad } }
529 1.1 ad },
530 1.1 ad {
531 1.1 ad "GenuineTMx86",
532 1.1 ad CPUVENDOR_TRANSMETA,
533 1.1 ad "Transmeta",
534 1.1 ad /* Family 4, Transmeta never had any of these */
535 1.1 ad { {
536 1.1 ad CPUCLASS_486,
537 1.1 ad {
538 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
539 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
540 1.1 ad "486 compatible" /* Default */
541 1.1 ad },
542 1.1 ad NULL,
543 1.1 ad NULL,
544 1.1 ad NULL,
545 1.1 ad },
546 1.1 ad /* Family 5 */
547 1.1 ad {
548 1.1 ad CPUCLASS_586,
549 1.1 ad {
550 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
551 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
552 1.1 ad "Crusoe" /* Default */
553 1.1 ad },
554 1.1 ad NULL,
555 1.1 ad NULL,
556 1.1 ad transmeta_cpu_info,
557 1.1 ad },
558 1.1 ad /* Family 6, not yet available from Transmeta */
559 1.1 ad {
560 1.1 ad CPUCLASS_686,
561 1.1 ad {
562 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
563 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
564 1.1 ad "Pentium Pro compatible" /* Default */
565 1.1 ad },
566 1.1 ad NULL,
567 1.1 ad NULL,
568 1.1 ad NULL,
569 1.1 ad },
570 1.1 ad /* Family > 6, not yet available from Transmeta */
571 1.1 ad {
572 1.1 ad CPUCLASS_686,
573 1.1 ad {
574 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
575 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
576 1.1 ad "Pentium Pro compatible" /* Default */
577 1.1 ad },
578 1.1 ad NULL,
579 1.1 ad NULL,
580 1.1 ad NULL,
581 1.1 ad } }
582 1.1 ad }
583 1.1 ad };
584 1.1 ad
585 1.1 ad /*
586 1.1 ad * disable the TSC such that we don't use the TSC in microtime(9)
587 1.1 ad * because some CPUs got the implementation wrong.
588 1.1 ad */
589 1.1 ad static void
590 1.1 ad disable_tsc(struct cpu_info *ci)
591 1.1 ad {
592 1.1 ad if (ci->ci_feature_flags & CPUID_TSC) {
593 1.1 ad ci->ci_feature_flags &= ~CPUID_TSC;
594 1.1 ad aprint_error("WARNING: broken TSC disabled\n");
595 1.1 ad }
596 1.1 ad }
597 1.1 ad
598 1.1 ad static void
599 1.1 ad cyrix6x86_cpu_setup(struct cpu_info *ci)
600 1.1 ad {
601 1.1 ad
602 1.1 ad /*
603 1.1 ad * Do not disable the TSC on the Geode GX, it's reported to
604 1.1 ad * work fine.
605 1.1 ad */
606 1.1 ad if (ci->ci_signature != 0x552)
607 1.1 ad disable_tsc(ci);
608 1.1 ad }
609 1.1 ad
610 1.1 ad void
611 1.1 ad winchip_cpu_setup(struct cpu_info *ci)
612 1.1 ad {
613 1.1 ad switch (CPUID2MODEL(ci->ci_signature)) { /* model */
614 1.1 ad case 4: /* WinChip C6 */
615 1.1 ad disable_tsc(ci);
616 1.1 ad }
617 1.1 ad }
618 1.1 ad
619 1.1 ad
620 1.1 ad static void
621 1.1 ad identifycpu_cpuids(struct cpu_info *ci)
622 1.1 ad {
623 1.1 ad const char *cpuname = ci->ci_dev;
624 1.1 ad u_int lp_max = 1; /* logical processors per package */
625 1.1 ad u_int smt_max; /* smt per core */
626 1.1 ad u_int core_max = 1; /* core per package */
627 1.1 ad int smt_bits, core_bits;
628 1.1 ad uint32_t descs[4];
629 1.1 ad
630 1.1 ad aprint_verbose("%s: Initial APIC ID %u\n", cpuname, ci->ci_initapicid);
631 1.1 ad ci->ci_packageid = ci->ci_initapicid;
632 1.1 ad ci->ci_coreid = 0;
633 1.1 ad ci->ci_smtid = 0;
634 1.1 ad if (cpu_vendor != CPUVENDOR_INTEL) {
635 1.1 ad return;
636 1.1 ad }
637 1.1 ad
638 1.1 ad /*
639 1.1 ad * 253668.pdf 7.10.2
640 1.1 ad */
641 1.1 ad
642 1.1 ad if ((ci->ci_feature_flags & CPUID_HTT) != 0) {
643 1.1 ad x86_cpuid(1, descs);
644 1.1 ad lp_max = (descs[1] >> 16) & 0xff;
645 1.1 ad }
646 1.1 ad x86_cpuid(0, descs);
647 1.1 ad if (descs[0] >= 4) {
648 1.1 ad x86_cpuid2(4, 0, descs);
649 1.1 ad core_max = (descs[0] >> 26) + 1;
650 1.1 ad }
651 1.1 ad assert(lp_max >= core_max);
652 1.1 ad smt_max = lp_max / core_max;
653 1.1 ad smt_bits = ilog2(smt_max - 1) + 1;
654 1.1 ad core_bits = ilog2(core_max - 1) + 1;
655 1.1 ad if (smt_bits + core_bits) {
656 1.1 ad ci->ci_packageid = ci->ci_initapicid >> (smt_bits + core_bits);
657 1.1 ad }
658 1.1 ad aprint_verbose("%s: Cluster/Package ID %u\n", cpuname,
659 1.1 ad ci->ci_packageid);
660 1.1 ad if (core_bits) {
661 1.1 ad u_int core_mask = __BITS(smt_bits, smt_bits + core_bits - 1);
662 1.1 ad
663 1.1 ad ci->ci_coreid =
664 1.1 ad __SHIFTOUT(ci->ci_initapicid, core_mask);
665 1.1 ad aprint_verbose("%s: Core ID %u\n", cpuname, ci->ci_coreid);
666 1.1 ad }
667 1.1 ad if (smt_bits) {
668 1.1 ad u_int smt_mask = __BITS(0, smt_bits - 1);
669 1.1 ad
670 1.1 ad ci->ci_smtid = __SHIFTOUT(ci->ci_initapicid, smt_mask);
671 1.1 ad aprint_verbose("%s: SMT ID %u\n", cpuname, ci->ci_smtid);
672 1.1 ad }
673 1.1 ad }
674 1.1 ad
675 1.1 ad static void
676 1.1 ad via_cpu_probe(struct cpu_info *ci)
677 1.1 ad {
678 1.1 ad u_int model = CPUID2MODEL(ci->ci_signature);
679 1.1 ad u_int stepping = CPUID2STEPPING(ci->ci_signature);
680 1.1 ad u_int descs[4];
681 1.1 ad u_int lfunc;
682 1.1 ad
683 1.1 ad /*
684 1.1 ad * Determine the largest extended function value.
685 1.1 ad */
686 1.1 ad x86_cpuid(0x80000000, descs);
687 1.1 ad lfunc = descs[0];
688 1.1 ad
689 1.1 ad /*
690 1.1 ad * Determine the extended feature flags.
691 1.1 ad */
692 1.1 ad if (lfunc >= 0x80000001) {
693 1.1 ad x86_cpuid(0x80000001, descs);
694 1.10 pgoyette ci->ci_feature3_flags |= descs[3];
695 1.1 ad }
696 1.1 ad
697 1.1 ad if (model < 0x9)
698 1.1 ad return;
699 1.1 ad
700 1.1 ad /* Nehemiah or Esther */
701 1.1 ad x86_cpuid(0xc0000000, descs);
702 1.1 ad lfunc = descs[0];
703 1.1 ad if (lfunc < 0xc0000001) /* no ACE, no RNG */
704 1.1 ad return;
705 1.1 ad
706 1.1 ad x86_cpuid(0xc0000001, descs);
707 1.1 ad lfunc = descs[3];
708 1.1 ad if (model > 0x9 || stepping >= 8) { /* ACE */
709 1.1 ad if (lfunc & CPUID_VIA_HAS_ACE) {
710 1.1 ad ci->ci_padlock_flags = lfunc;
711 1.1 ad }
712 1.1 ad }
713 1.1 ad }
714 1.1 ad
715 1.1 ad static const char *
716 1.1 ad intel_family6_name(struct cpu_info *ci)
717 1.1 ad {
718 1.1 ad int model = CPUID2MODEL(ci->ci_signature);
719 1.1 ad const char *ret = NULL;
720 1.1 ad u_int l2cache = ci->ci_cinfo[CAI_L2CACHE].cai_totalsize;
721 1.1 ad
722 1.1 ad if (model == 5) {
723 1.1 ad switch (l2cache) {
724 1.1 ad case 0:
725 1.1 ad case 128 * 1024:
726 1.1 ad ret = "Celeron (Covington)";
727 1.1 ad break;
728 1.1 ad case 256 * 1024:
729 1.1 ad ret = "Mobile Pentium II (Dixon)";
730 1.1 ad break;
731 1.1 ad case 512 * 1024:
732 1.1 ad ret = "Pentium II";
733 1.1 ad break;
734 1.1 ad case 1 * 1024 * 1024:
735 1.1 ad case 2 * 1024 * 1024:
736 1.1 ad ret = "Pentium II Xeon";
737 1.1 ad break;
738 1.1 ad }
739 1.1 ad } else if (model == 6) {
740 1.1 ad switch (l2cache) {
741 1.1 ad case 256 * 1024:
742 1.1 ad case 512 * 1024:
743 1.1 ad ret = "Mobile Pentium II";
744 1.1 ad break;
745 1.1 ad }
746 1.1 ad } else if (model == 7) {
747 1.1 ad switch (l2cache) {
748 1.1 ad case 512 * 1024:
749 1.1 ad ret = "Pentium III";
750 1.1 ad break;
751 1.1 ad case 1 * 1024 * 1024:
752 1.1 ad case 2 * 1024 * 1024:
753 1.1 ad ret = "Pentium III Xeon";
754 1.1 ad break;
755 1.1 ad }
756 1.1 ad } else if (model >= 8) {
757 1.1 ad if (ci->ci_brand_id && ci->ci_brand_id < 0x10) {
758 1.1 ad switch (ci->ci_brand_id) {
759 1.1 ad case 0x3:
760 1.1 ad if (ci->ci_signature == 0x6B1)
761 1.1 ad ret = "Celeron";
762 1.1 ad break;
763 1.1 ad case 0x8:
764 1.1 ad if (ci->ci_signature >= 0xF13)
765 1.1 ad ret = "genuine processor";
766 1.1 ad break;
767 1.1 ad case 0xB:
768 1.1 ad if (ci->ci_signature >= 0xF13)
769 1.1 ad ret = "Xeon MP";
770 1.1 ad break;
771 1.1 ad case 0xE:
772 1.1 ad if (ci->ci_signature < 0xF13)
773 1.1 ad ret = "Xeon";
774 1.1 ad break;
775 1.1 ad }
776 1.1 ad if (ret == NULL)
777 1.1 ad ret = i386_intel_brand[ci->ci_brand_id];
778 1.1 ad }
779 1.1 ad }
780 1.1 ad
781 1.1 ad return ret;
782 1.1 ad }
783 1.1 ad
784 1.1 ad /*
785 1.1 ad * Identify AMD64 CPU names from cpuid.
786 1.1 ad *
787 1.1 ad * Based on:
788 1.1 ad * "Revision Guide for AMD Athlon 64 and AMD Opteron Processors"
789 1.1 ad * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/25759.pdf
790 1.1 ad * "Revision Guide for AMD NPT Family 0Fh Processors"
791 1.1 ad * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/33610.pdf
792 1.1 ad * and other miscellaneous reports.
793 1.1 ad */
794 1.1 ad static const char *
795 1.1 ad amd_amd64_name(struct cpu_info *ci)
796 1.1 ad {
797 1.1 ad int extfamily, extmodel, model;
798 1.1 ad const char *ret = NULL;
799 1.1 ad
800 1.1 ad model = CPUID2MODEL(ci->ci_signature);
801 1.1 ad extfamily = CPUID2EXTFAMILY(ci->ci_signature);
802 1.1 ad extmodel = CPUID2EXTMODEL(ci->ci_signature);
803 1.1 ad
804 1.7 christos switch (extfamily) {
805 1.7 christos case 0x00:
806 1.1 ad switch (model) {
807 1.1 ad case 0x1:
808 1.1 ad switch (extmodel) {
809 1.1 ad case 0x2: /* rev JH-E1/E6 */
810 1.1 ad case 0x4: /* rev JH-F2 */
811 1.1 ad ret = "Dual-Core Opteron";
812 1.1 ad break;
813 1.1 ad }
814 1.1 ad break;
815 1.1 ad case 0x3:
816 1.1 ad switch (extmodel) {
817 1.1 ad case 0x2: /* rev JH-E6 (Toledo) */
818 1.1 ad ret = "Dual-Core Opteron or Athlon 64 X2";
819 1.1 ad break;
820 1.1 ad case 0x4: /* rev JH-F2 (Windsor) */
821 1.1 ad ret = "Athlon 64 FX or Athlon 64 X2";
822 1.1 ad break;
823 1.1 ad }
824 1.1 ad break;
825 1.1 ad case 0x4:
826 1.1 ad switch (extmodel) {
827 1.1 ad case 0x0: /* rev SH-B0/C0/CG (ClawHammer) */
828 1.1 ad case 0x1: /* rev SH-D0 */
829 1.1 ad ret = "Athlon 64";
830 1.1 ad break;
831 1.1 ad case 0x2: /* rev SH-E5 (Lancaster?) */
832 1.1 ad ret = "Mobile Athlon 64 or Turion 64";
833 1.1 ad break;
834 1.1 ad }
835 1.1 ad break;
836 1.1 ad case 0x5:
837 1.1 ad switch (extmodel) {
838 1.1 ad case 0x0: /* rev SH-B0/B3/C0/CG (SledgeHammer?) */
839 1.1 ad ret = "Opteron or Athlon 64 FX";
840 1.1 ad break;
841 1.1 ad case 0x1: /* rev SH-D0 */
842 1.1 ad case 0x2: /* rev SH-E4 */
843 1.1 ad ret = "Opteron";
844 1.1 ad break;
845 1.1 ad }
846 1.1 ad break;
847 1.1 ad case 0x7:
848 1.1 ad switch (extmodel) {
849 1.1 ad case 0x0: /* rev SH-CG (ClawHammer) */
850 1.1 ad case 0x1: /* rev SH-D0 */
851 1.1 ad ret = "Athlon 64";
852 1.1 ad break;
853 1.1 ad case 0x2: /* rev DH-E4, SH-E4 */
854 1.1 ad ret = "Athlon 64 or Athlon 64 FX or Opteron";
855 1.1 ad break;
856 1.1 ad }
857 1.1 ad break;
858 1.1 ad case 0x8:
859 1.1 ad switch (extmodel) {
860 1.1 ad case 0x0: /* rev CH-CG */
861 1.1 ad case 0x1: /* rev CH-D0 */
862 1.1 ad ret = "Athlon 64 or Sempron";
863 1.1 ad break;
864 1.1 ad case 0x4: /* rev BH-F2 */
865 1.1 ad ret = "Turion 64 X2";
866 1.1 ad break;
867 1.1 ad }
868 1.1 ad break;
869 1.1 ad case 0xb:
870 1.1 ad switch (extmodel) {
871 1.1 ad case 0x0: /* rev CH-CG */
872 1.1 ad case 0x1: /* rev CH-D0 */
873 1.1 ad ret = "Athlon 64";
874 1.1 ad break;
875 1.1 ad case 0x2: /* rev BH-E4 (Manchester) */
876 1.1 ad case 0x4: /* rev BH-F2 (Windsor) */
877 1.1 ad ret = "Athlon 64 X2";
878 1.1 ad break;
879 1.1 ad case 0x6: /* rev BH-G1 (Brisbane) */
880 1.1 ad ret = "Athlon X2 or Athlon 64 X2";
881 1.1 ad break;
882 1.1 ad }
883 1.1 ad break;
884 1.1 ad case 0xc:
885 1.1 ad switch (extmodel) {
886 1.1 ad case 0x0: /* rev DH-CG (Newcastle) */
887 1.1 ad case 0x1: /* rev DH-D0 (Winchester) */
888 1.1 ad case 0x2: /* rev DH-E3/E6 */
889 1.1 ad ret = "Athlon 64 or Sempron";
890 1.1 ad break;
891 1.1 ad }
892 1.1 ad break;
893 1.1 ad case 0xe:
894 1.1 ad switch (extmodel) {
895 1.1 ad case 0x0: /* rev DH-CG (Newcastle?) */
896 1.1 ad ret = "Athlon 64 or Sempron";
897 1.1 ad break;
898 1.1 ad }
899 1.1 ad break;
900 1.1 ad case 0xf:
901 1.1 ad switch (extmodel) {
902 1.1 ad case 0x0: /* rev DH-CG (Newcastle/Paris) */
903 1.1 ad case 0x1: /* rev DH-D0 (Winchester/Victoria) */
904 1.1 ad case 0x2: /* rev DH-E3/E6 (Venice/Palermo) */
905 1.1 ad case 0x4: /* rev DH-F2 (Orleans/Manila) */
906 1.1 ad case 0x5: /* rev DH-F2 (Orleans/Manila) */
907 1.1 ad case 0x6: /* rev DH-G1 */
908 1.1 ad ret = "Athlon 64 or Sempron";
909 1.1 ad break;
910 1.1 ad }
911 1.1 ad break;
912 1.1 ad default:
913 1.1 ad ret = "Unknown AMD64 CPU";
914 1.1 ad }
915 1.7 christos break;
916 1.7 christos case 0x01:
917 1.7 christos switch (model) {
918 1.7 christos case 0x02:
919 1.7 christos ret = "Family 10h";
920 1.7 christos break;
921 1.7 christos default:
922 1.7 christos ret = "Unknown AMD64 CPU";
923 1.7 christos break;
924 1.7 christos }
925 1.7 christos break;
926 1.1 ad }
927 1.1 ad
928 1.1 ad return ret;
929 1.1 ad }
930 1.1 ad
931 1.1 ad static void
932 1.1 ad cpu_probe_base_features(struct cpu_info *ci)
933 1.1 ad {
934 1.1 ad const struct x86_cache_info *cai;
935 1.1 ad u_int descs[4];
936 1.1 ad int iterations, i, j;
937 1.1 ad uint8_t desc;
938 1.1 ad uint32_t miscbytes;
939 1.1 ad uint32_t brand[12];
940 1.1 ad
941 1.1 ad if (ci->ci_cpuid_level < 0)
942 1.1 ad return;
943 1.1 ad
944 1.1 ad x86_cpuid(0, descs);
945 1.1 ad ci->ci_cpuid_level = descs[0];
946 1.1 ad ci->ci_vendor[0] = descs[1];
947 1.1 ad ci->ci_vendor[2] = descs[2];
948 1.1 ad ci->ci_vendor[1] = descs[3];
949 1.1 ad ci->ci_vendor[3] = 0;
950 1.1 ad
951 1.1 ad x86_cpuid(0x80000000, brand);
952 1.1 ad if (brand[0] >= 0x80000004) {
953 1.1 ad x86_cpuid(0x80000002, brand);
954 1.1 ad x86_cpuid(0x80000003, brand + 4);
955 1.1 ad x86_cpuid(0x80000004, brand + 8);
956 1.1 ad for (i = 0; i < 48; i++)
957 1.1 ad if (((char *) brand)[i] != ' ')
958 1.1 ad break;
959 1.1 ad memcpy(cpu_brand_string, ((char *) brand) + i, 48 - i);
960 1.1 ad }
961 1.1 ad
962 1.1 ad if (ci->ci_cpuid_level < 1)
963 1.1 ad return;
964 1.1 ad
965 1.1 ad x86_cpuid(1, descs);
966 1.1 ad ci->ci_signature = descs[0];
967 1.1 ad miscbytes = descs[1];
968 1.1 ad ci->ci_feature2_flags = descs[2];
969 1.1 ad ci->ci_feature_flags = descs[3];
970 1.1 ad
971 1.1 ad /* Brand is low order 8 bits of ebx */
972 1.1 ad ci->ci_brand_id = miscbytes & 0xff;
973 1.1 ad ci->ci_initapicid = (miscbytes >> 24) & 0xff;
974 1.1 ad if (ci->ci_cpuid_level < 2)
975 1.1 ad return;
976 1.1 ad
977 1.1 ad /*
978 1.1 ad * Parse the cache info from `cpuid', if we have it.
979 1.1 ad * XXX This is kinda ugly, but hey, so is the architecture...
980 1.1 ad */
981 1.1 ad
982 1.1 ad x86_cpuid(2, descs);
983 1.1 ad
984 1.1 ad iterations = descs[0] & 0xff;
985 1.1 ad while (iterations-- > 0) {
986 1.1 ad for (i = 0; i < 4; i++) {
987 1.1 ad if (descs[i] & 0x80000000)
988 1.1 ad continue;
989 1.1 ad for (j = 0; j < 4; j++) {
990 1.1 ad if (i == 0 && j == 0)
991 1.1 ad continue;
992 1.1 ad desc = (descs[i] >> (j * 8)) & 0xff;
993 1.1 ad if (desc == 0)
994 1.1 ad continue;
995 1.1 ad cai = cache_info_lookup(intel_cpuid_cache_info,
996 1.1 ad desc);
997 1.1 ad if (cai != NULL)
998 1.1 ad ci->ci_cinfo[cai->cai_index] = *cai;
999 1.1 ad }
1000 1.1 ad }
1001 1.1 ad x86_cpuid(2, descs);
1002 1.1 ad }
1003 1.1 ad
1004 1.1 ad if (ci->ci_cpuid_level < 3)
1005 1.1 ad return;
1006 1.1 ad
1007 1.1 ad /*
1008 1.1 ad * If the processor serial number misfeature is present and supported,
1009 1.1 ad * extract it here.
1010 1.1 ad */
1011 1.1 ad if ((ci->ci_feature_flags & CPUID_PN) != 0) {
1012 1.1 ad ci->ci_cpu_serial[0] = ci->ci_signature;
1013 1.1 ad x86_cpuid(3, descs);
1014 1.1 ad ci->ci_cpu_serial[2] = descs[2];
1015 1.1 ad ci->ci_cpu_serial[1] = descs[3];
1016 1.1 ad }
1017 1.1 ad }
1018 1.1 ad
1019 1.1 ad static void
1020 1.1 ad cpu_probe_features(struct cpu_info *ci)
1021 1.1 ad {
1022 1.1 ad const struct cpu_cpuid_nameclass *cpup = NULL;
1023 1.1 ad int i, xmax, family;
1024 1.1 ad
1025 1.1 ad cpu_probe_base_features(ci);
1026 1.1 ad
1027 1.1 ad if (ci->ci_cpuid_level < 1)
1028 1.1 ad return;
1029 1.1 ad
1030 1.3 chris xmax = __arraycount(i386_cpuid_cpus);
1031 1.1 ad for (i = 0; i < xmax; i++) {
1032 1.1 ad if (!strncmp((char *)ci->ci_vendor,
1033 1.1 ad i386_cpuid_cpus[i].cpu_id, 12)) {
1034 1.1 ad cpup = &i386_cpuid_cpus[i];
1035 1.1 ad break;
1036 1.1 ad }
1037 1.1 ad }
1038 1.1 ad
1039 1.1 ad if (cpup == NULL)
1040 1.1 ad return;
1041 1.1 ad
1042 1.1 ad family = (ci->ci_signature >> 8) & 0xf;
1043 1.1 ad
1044 1.1 ad if (family > CPU_MAXFAMILY) {
1045 1.1 ad family = CPU_MAXFAMILY;
1046 1.1 ad }
1047 1.1 ad i = family - CPU_MINFAMILY;
1048 1.1 ad
1049 1.1 ad if (cpup->cpu_family[i].cpu_probe == NULL)
1050 1.1 ad return;
1051 1.1 ad
1052 1.1 ad (*cpup->cpu_family[i].cpu_probe)(ci);
1053 1.1 ad }
1054 1.1 ad
1055 1.1 ad static void
1056 1.1 ad intel_family_new_probe(struct cpu_info *ci)
1057 1.1 ad {
1058 1.1 ad uint32_t descs[4];
1059 1.1 ad
1060 1.1 ad x86_cpuid(0x80000000, descs);
1061 1.1 ad
1062 1.1 ad /*
1063 1.1 ad * Determine extended feature flags.
1064 1.1 ad */
1065 1.1 ad if (descs[0] >= 0x80000001) {
1066 1.1 ad x86_cpuid(0x80000001, descs);
1067 1.1 ad ci->ci_feature3_flags |= descs[3];
1068 1.1 ad }
1069 1.1 ad }
1070 1.1 ad
1071 1.1 ad static void
1072 1.1 ad amd_family6_probe(struct cpu_info *ci)
1073 1.1 ad {
1074 1.1 ad uint32_t descs[4];
1075 1.1 ad char *p;
1076 1.1 ad int i;
1077 1.1 ad
1078 1.1 ad x86_cpuid(0x80000000, descs);
1079 1.1 ad
1080 1.1 ad /*
1081 1.1 ad * Determine the extended feature flags.
1082 1.1 ad */
1083 1.1 ad if (descs[0] >= 0x80000001) {
1084 1.1 ad x86_cpuid(0x80000001, descs);
1085 1.12 cegger ci->ci_feature3_flags |= descs[3]; /* %edx */
1086 1.12 cegger ci->ci_feature4_flags = descs[2]; /* %ecx */
1087 1.1 ad }
1088 1.1 ad
1089 1.1 ad if (*cpu_brand_string == '\0')
1090 1.1 ad return;
1091 1.1 ad
1092 1.3 chris for (i = 1; i < __arraycount(amd_brand); i++)
1093 1.1 ad if ((p = strstr(cpu_brand_string, amd_brand[i])) != NULL) {
1094 1.1 ad ci->ci_brand_id = i;
1095 1.1 ad strlcpy(amd_brand_name, p, sizeof(amd_brand_name));
1096 1.1 ad break;
1097 1.1 ad }
1098 1.1 ad }
1099 1.1 ad
1100 1.1 ad static void
1101 1.1 ad amd_family5_setup(struct cpu_info *ci)
1102 1.1 ad {
1103 1.1 ad
1104 1.1 ad switch (CPUID2MODEL(ci->ci_signature)) {
1105 1.1 ad case 0: /* AMD-K5 Model 0 */
1106 1.1 ad /*
1107 1.1 ad * According to the AMD Processor Recognition App Note,
1108 1.1 ad * the AMD-K5 Model 0 uses the wrong bit to indicate
1109 1.1 ad * support for global PTEs, instead using bit 9 (APIC)
1110 1.1 ad * rather than bit 13 (i.e. "0x200" vs. 0x2000". Oops!).
1111 1.1 ad */
1112 1.1 ad if (ci->ci_feature_flags & CPUID_APIC)
1113 1.1 ad ci->ci_feature_flags = (ci->ci_feature_flags & ~CPUID_APIC) | CPUID_PGE;
1114 1.1 ad /*
1115 1.1 ad * XXX But pmap_pg_g is already initialized -- need to kick
1116 1.1 ad * XXX the pmap somehow. How does the MP branch do this?
1117 1.1 ad */
1118 1.1 ad break;
1119 1.1 ad }
1120 1.1 ad }
1121 1.1 ad
1122 1.1 ad static void
1123 1.1 ad tmx86_get_longrun_status(u_int *frequency, u_int *voltage, u_int *percentage)
1124 1.1 ad {
1125 1.1 ad u_int descs[4];
1126 1.1 ad
1127 1.1 ad x86_cpuid(0x80860007, descs);
1128 1.1 ad *frequency = descs[0];
1129 1.1 ad *voltage = descs[1];
1130 1.1 ad *percentage = descs[2];
1131 1.1 ad }
1132 1.1 ad
1133 1.1 ad static void
1134 1.1 ad transmeta_cpu_info(struct cpu_info *ci)
1135 1.1 ad {
1136 1.1 ad u_int descs[4], nreg;
1137 1.1 ad u_int frequency, voltage, percentage;
1138 1.1 ad
1139 1.1 ad x86_cpuid(0x80860000, descs);
1140 1.1 ad nreg = descs[0];
1141 1.1 ad if (nreg >= 0x80860001) {
1142 1.1 ad x86_cpuid(0x80860001, descs);
1143 1.1 ad aprint_verbose_dev(ci->ci_dev, "Processor revision %u.%u.%u.%u\n",
1144 1.1 ad (descs[1] >> 24) & 0xff,
1145 1.1 ad (descs[1] >> 16) & 0xff,
1146 1.1 ad (descs[1] >> 8) & 0xff,
1147 1.1 ad descs[1] & 0xff);
1148 1.1 ad }
1149 1.1 ad if (nreg >= 0x80860002) {
1150 1.1 ad x86_cpuid(0x80860002, descs);
1151 1.1 ad aprint_verbose_dev(ci->ci_dev, "Code Morphing Software Rev: %u.%u.%u-%u-%u\n",
1152 1.1 ad (descs[1] >> 24) & 0xff,
1153 1.1 ad (descs[1] >> 16) & 0xff,
1154 1.1 ad (descs[1] >> 8) & 0xff,
1155 1.1 ad descs[1] & 0xff,
1156 1.1 ad descs[2]);
1157 1.1 ad }
1158 1.1 ad if (nreg >= 0x80860006) {
1159 1.1 ad union {
1160 1.1 ad char text[65];
1161 1.1 ad u_int descs[4][4];
1162 1.1 ad } info;
1163 1.1 ad int i;
1164 1.1 ad
1165 1.1 ad for (i=0; i<4; i++) {
1166 1.1 ad x86_cpuid(0x80860003 + i, info.descs[i]);
1167 1.1 ad }
1168 1.1 ad info.text[64] = '\0';
1169 1.1 ad aprint_verbose_dev(ci->ci_dev, "%s\n", info.text);
1170 1.1 ad }
1171 1.1 ad
1172 1.1 ad if (nreg >= 0x80860007) {
1173 1.1 ad tmx86_get_longrun_status(&frequency,
1174 1.1 ad &voltage, &percentage);
1175 1.1 ad aprint_verbose_dev(ci->ci_dev, "LongRun <%dMHz %dmV %d%%>\n",
1176 1.1 ad frequency, voltage, percentage);
1177 1.1 ad }
1178 1.1 ad }
1179 1.1 ad
1180 1.1 ad void
1181 1.1 ad identifycpu(const char *cpuname)
1182 1.1 ad {
1183 1.1 ad const char *name, *modifier, *vendorname, *brand = "";
1184 1.1 ad int class = CPUCLASS_386, i, xmax;
1185 1.1 ad int modif, family, model;
1186 1.1 ad const struct cpu_cpuid_nameclass *cpup = NULL;
1187 1.1 ad const struct cpu_cpuid_family *cpufam;
1188 1.1 ad char *buf;
1189 1.12 cegger const char *feature_str[5];
1190 1.1 ad struct cpu_info *ci, cistore;
1191 1.1 ad extern int cpu;
1192 1.1 ad extern int cpu_info_level;
1193 1.1 ad size_t sz;
1194 1.1 ad
1195 1.1 ad ci = &cistore;
1196 1.1 ad memset(ci, 0, sizeof(*ci));
1197 1.1 ad ci->ci_dev = cpuname;
1198 1.1 ad
1199 1.1 ad x86_identify();
1200 1.1 ad ci->ci_cpuid_level = cpu_info_level;
1201 1.1 ad cpu_probe_features(ci);
1202 1.1 ad
1203 1.1 ad buf = malloc(MAXPATHLEN);
1204 1.1 ad if (ci->ci_cpuid_level == -1) {
1205 1.1 ad if (cpu < 0 || cpu >= __arraycount(i386_nocpuid_cpus))
1206 1.1 ad errx(1, "unknown cpu type %d", cpu);
1207 1.1 ad name = i386_nocpuid_cpus[cpu].cpu_name;
1208 1.1 ad cpu_vendor = i386_nocpuid_cpus[cpu].cpu_vendor;
1209 1.1 ad vendorname = i386_nocpuid_cpus[cpu].cpu_vendorname;
1210 1.1 ad class = i386_nocpuid_cpus[cpu].cpu_class;
1211 1.1 ad ci->ci_info = i386_nocpuid_cpus[cpu].cpu_info;
1212 1.1 ad modifier = "";
1213 1.1 ad } else {
1214 1.1 ad xmax = __arraycount(i386_cpuid_cpus);
1215 1.1 ad modif = (ci->ci_signature >> 12) & 0x3;
1216 1.1 ad family = CPUID2FAMILY(ci->ci_signature);
1217 1.1 ad if (family < CPU_MINFAMILY)
1218 1.1 ad errx(1, "identifycpu: strange family value");
1219 1.1 ad model = CPUID2MODEL(ci->ci_signature);
1220 1.1 ad
1221 1.1 ad for (i = 0; i < xmax; i++) {
1222 1.1 ad if (!strncmp((char *)ci->ci_vendor,
1223 1.1 ad i386_cpuid_cpus[i].cpu_id, 12)) {
1224 1.1 ad cpup = &i386_cpuid_cpus[i];
1225 1.1 ad break;
1226 1.1 ad }
1227 1.1 ad }
1228 1.1 ad
1229 1.1 ad if (cpup == NULL) {
1230 1.1 ad cpu_vendor = CPUVENDOR_UNKNOWN;
1231 1.1 ad if (ci->ci_vendor[0] != '\0')
1232 1.1 ad vendorname = (char *)&ci->ci_vendor[0];
1233 1.1 ad else
1234 1.1 ad vendorname = "Unknown";
1235 1.1 ad if (family >= CPU_MAXFAMILY)
1236 1.1 ad family = CPU_MINFAMILY;
1237 1.1 ad class = family - 3;
1238 1.1 ad modifier = "";
1239 1.1 ad name = "";
1240 1.1 ad ci->ci_info = NULL;
1241 1.1 ad } else {
1242 1.1 ad cpu_vendor = cpup->cpu_vendor;
1243 1.1 ad vendorname = cpup->cpu_vendorname;
1244 1.1 ad modifier = modifiers[modif];
1245 1.1 ad if (family > CPU_MAXFAMILY) {
1246 1.1 ad family = CPU_MAXFAMILY;
1247 1.1 ad model = CPU_DEFMODEL;
1248 1.1 ad } else if (model > CPU_MAXMODEL)
1249 1.1 ad model = CPU_DEFMODEL;
1250 1.1 ad cpufam = &cpup->cpu_family[family - CPU_MINFAMILY];
1251 1.1 ad name = cpufam->cpu_models[model];
1252 1.1 ad if (name == NULL)
1253 1.1 ad name = cpufam->cpu_models[CPU_DEFMODEL];
1254 1.1 ad class = cpufam->cpu_class;
1255 1.1 ad ci->ci_info = cpufam->cpu_info;
1256 1.1 ad
1257 1.1 ad if (cpu_vendor == CPUVENDOR_INTEL) {
1258 1.1 ad if (family == 6 && model >= 5) {
1259 1.1 ad const char *tmp;
1260 1.1 ad tmp = intel_family6_name(ci);
1261 1.1 ad if (tmp != NULL)
1262 1.1 ad name = tmp;
1263 1.1 ad }
1264 1.1 ad if (family == CPU_MAXFAMILY &&
1265 1.1 ad ci->ci_brand_id <
1266 1.1 ad __arraycount(i386_intel_brand) &&
1267 1.1 ad i386_intel_brand[ci->ci_brand_id])
1268 1.1 ad name =
1269 1.1 ad i386_intel_brand[ci->ci_brand_id];
1270 1.1 ad }
1271 1.1 ad
1272 1.1 ad if (cpu_vendor == CPUVENDOR_AMD) {
1273 1.1 ad if (family == 6 && model >= 6) {
1274 1.1 ad if (ci->ci_brand_id == 1)
1275 1.1 ad /*
1276 1.1 ad * It's Duron. We override the
1277 1.1 ad * name, since it might have
1278 1.1 ad * been misidentified as Athlon.
1279 1.1 ad */
1280 1.1 ad name =
1281 1.1 ad amd_brand[ci->ci_brand_id];
1282 1.1 ad else
1283 1.1 ad brand = amd_brand_name;
1284 1.1 ad }
1285 1.1 ad if (CPUID2FAMILY(ci->ci_signature) == 0xf) {
1286 1.1 ad /*
1287 1.1 ad * Identify AMD64 CPU names.
1288 1.1 ad * Note family value is clipped by
1289 1.1 ad * CPU_MAXFAMILY.
1290 1.1 ad */
1291 1.1 ad const char *tmp;
1292 1.1 ad tmp = amd_amd64_name(ci);
1293 1.1 ad if (tmp != NULL)
1294 1.1 ad name = tmp;
1295 1.1 ad }
1296 1.1 ad }
1297 1.1 ad
1298 1.1 ad if (cpu_vendor == CPUVENDOR_IDT && family >= 6)
1299 1.1 ad vendorname = "VIA";
1300 1.1 ad }
1301 1.1 ad }
1302 1.1 ad
1303 1.1 ad ci->ci_cpu_class = class;
1304 1.1 ad
1305 1.1 ad sz = sizeof(ci->ci_tsc_freq);
1306 1.1 ad (void)sysctlbyname("machdep.tsc_freq", &ci->ci_tsc_freq, &sz, NULL, 0);
1307 1.1 ad
1308 1.1 ad snprintf(cpu_model, sizeof(cpu_model), "%s%s%s%s%s%s%s (%s-class)",
1309 1.1 ad vendorname,
1310 1.1 ad *modifier ? " " : "", modifier,
1311 1.1 ad *name ? " " : "", name,
1312 1.1 ad *brand ? " " : "", brand,
1313 1.1 ad classnames[class]);
1314 1.1 ad aprint_normal("%s: %s", cpuname, cpu_model);
1315 1.1 ad
1316 1.1 ad if (ci->ci_tsc_freq != 0)
1317 1.1 ad aprint_normal(", %qd.%02qd MHz",
1318 1.1 ad (ci->ci_tsc_freq + 4999) / 1000000,
1319 1.1 ad ((ci->ci_tsc_freq + 4999) / 10000) % 100);
1320 1.1 ad if (ci->ci_signature != 0)
1321 1.1 ad aprint_normal(", id 0x%x", ci->ci_signature);
1322 1.1 ad aprint_normal("\n");
1323 1.1 ad
1324 1.1 ad if (ci->ci_info)
1325 1.1 ad (*ci->ci_info)(ci);
1326 1.1 ad
1327 1.10 pgoyette feature_str[0] = CPUID_FLAGS1;
1328 1.10 pgoyette feature_str[1] = CPUID_FLAGS2;
1329 1.10 pgoyette feature_str[2] = CPUID_FLAGS3;
1330 1.12 cegger
1331 1.12 cegger switch (cpu_vendor) {
1332 1.12 cegger case CPUVENDOR_AMD:
1333 1.12 cegger feature_str[3] = CPUID_EXT_FLAGS;
1334 1.12 cegger feature_str[4] = CPUID_AMD_FLAGS4;
1335 1.12 cegger break;
1336 1.12 cegger case CPUVENDOR_INTEL:
1337 1.11 cegger feature_str[3] = CPUID_INTEL_FLAGS4;
1338 1.12 cegger break;
1339 1.12 cegger default:
1340 1.10 pgoyette feature_str[3] = CPUID_EXT_FLAGS;
1341 1.12 cegger break;
1342 1.12 cegger }
1343 1.1 ad
1344 1.1 ad if (ci->ci_feature_flags) {
1345 1.1 ad if ((ci->ci_feature_flags & CPUID_MASK1) != 0) {
1346 1.1 ad bitmask_snprintf(ci->ci_feature_flags,
1347 1.1 ad feature_str[0], buf, MAXPATHLEN);
1348 1.1 ad aprint_verbose("%s: features %s\n", cpuname, buf);
1349 1.1 ad }
1350 1.1 ad if ((ci->ci_feature_flags & CPUID_MASK2) != 0) {
1351 1.1 ad bitmask_snprintf(ci->ci_feature_flags,
1352 1.1 ad feature_str[1], buf, MAXPATHLEN);
1353 1.1 ad aprint_verbose("%s: features %s\n", cpuname, buf);
1354 1.1 ad }
1355 1.1 ad if ((ci->ci_feature_flags & CPUID_MASK3) != 0) {
1356 1.1 ad bitmask_snprintf(ci->ci_feature_flags,
1357 1.1 ad feature_str[2], buf, MAXPATHLEN);
1358 1.1 ad aprint_verbose("%s: features %s\n", cpuname, buf);
1359 1.1 ad }
1360 1.1 ad }
1361 1.1 ad
1362 1.1 ad if (ci->ci_feature2_flags) {
1363 1.1 ad bitmask_snprintf(ci->ci_feature2_flags,
1364 1.1 ad CPUID2_FLAGS, buf, MAXPATHLEN);
1365 1.1 ad aprint_verbose("%s: features2 %s\n", cpuname, buf);
1366 1.1 ad }
1367 1.1 ad
1368 1.1 ad if (ci->ci_feature3_flags) {
1369 1.1 ad bitmask_snprintf(ci->ci_feature3_flags,
1370 1.10 pgoyette feature_str[3], buf, MAXPATHLEN);
1371 1.1 ad aprint_verbose("%s: features3 %s\n", cpuname, buf);
1372 1.1 ad }
1373 1.1 ad
1374 1.12 cegger if (ci->ci_feature4_flags) {
1375 1.12 cegger bitmask_snprintf(ci->ci_feature4_flags,
1376 1.12 cegger feature_str[4], buf, MAXPATHLEN);
1377 1.12 cegger aprint_verbose("%s: features4 %s\n", cpuname, buf);
1378 1.12 cegger }
1379 1.12 cegger
1380 1.1 ad if (ci->ci_padlock_flags) {
1381 1.1 ad bitmask_snprintf(ci->ci_padlock_flags,
1382 1.1 ad CPUID_FLAGS_PADLOCK, buf, MAXPATHLEN);
1383 1.1 ad aprint_verbose("%s: padlock features %s\n", cpuname, buf);
1384 1.1 ad }
1385 1.1 ad
1386 1.1 ad free(buf);
1387 1.1 ad
1388 1.1 ad if (*cpu_brand_string != '\0')
1389 1.1 ad aprint_normal("%s: \"%s\"\n", cpuname, cpu_brand_string);
1390 1.1 ad
1391 1.1 ad x86_print_cacheinfo(ci);
1392 1.1 ad
1393 1.1 ad if (ci->ci_cpuid_level >= 3 && (ci->ci_feature_flags & CPUID_PN)) {
1394 1.1 ad aprint_verbose("%s: serial number %04X-%04X-%04X-%04X-%04X-%04X\n",
1395 1.1 ad cpuname,
1396 1.1 ad ci->ci_cpu_serial[0] / 65536, ci->ci_cpu_serial[0] % 65536,
1397 1.1 ad ci->ci_cpu_serial[1] / 65536, ci->ci_cpu_serial[1] % 65536,
1398 1.1 ad ci->ci_cpu_serial[2] / 65536, ci->ci_cpu_serial[2] % 65536);
1399 1.1 ad }
1400 1.1 ad
1401 1.1 ad if (ci->ci_cpu_class == CPUCLASS_386) {
1402 1.1 ad errx(1, "NetBSD requires an 80486 or later processor");
1403 1.1 ad }
1404 1.1 ad
1405 1.1 ad if (cpu == CPU_486DLC) {
1406 1.1 ad #ifndef CYRIX_CACHE_WORKS
1407 1.1 ad aprint_error("WARNING: CYRIX 486DLC CACHE UNCHANGED.\n");
1408 1.1 ad #else
1409 1.1 ad #ifndef CYRIX_CACHE_REALLY_WORKS
1410 1.1 ad aprint_error("WARNING: CYRIX 486DLC CACHE ENABLED IN HOLD-FLUSH MODE.\n");
1411 1.1 ad #else
1412 1.1 ad aprint_error("WARNING: CYRIX 486DLC CACHE ENABLED.\n");
1413 1.1 ad #endif
1414 1.1 ad #endif
1415 1.1 ad }
1416 1.1 ad
1417 1.1 ad /*
1418 1.1 ad * Everything past this point requires a Pentium or later.
1419 1.1 ad */
1420 1.1 ad if (ci->ci_cpuid_level < 0)
1421 1.1 ad return;
1422 1.1 ad
1423 1.1 ad identifycpu_cpuids(ci);
1424 1.1 ad
1425 1.1 ad #ifdef INTEL_CORETEMP
1426 1.1 ad if (cpu_vendor == CPUVENDOR_INTEL && ci->ci_cpuid_level >= 0x06)
1427 1.1 ad coretemp_register(ci);
1428 1.1 ad #endif
1429 1.1 ad
1430 1.5 ad if (cpu_vendor == CPUVENDOR_AMD) {
1431 1.5 ad powernow_probe(ci);
1432 1.1 ad }
1433 1.1 ad
1434 1.1 ad #ifdef INTEL_ONDEMAND_CLOCKMOD
1435 1.1 ad clockmod_init();
1436 1.1 ad #endif
1437 1.2 ad
1438 1.2 ad aprint_normal_dev(ci->ci_dev, "family %02x model %02x "
1439 1.2 ad "extfamily %02x extmodel %02x\n", CPUID2FAMILY(ci->ci_signature),
1440 1.2 ad CPUID2MODEL(ci->ci_signature), CPUID2EXTFAMILY(ci->ci_signature),
1441 1.2 ad CPUID2EXTMODEL(ci->ci_signature));
1442 1.1 ad }
1443 1.1 ad
1444 1.1 ad static const char *
1445 1.1 ad print_cache_config(struct cpu_info *ci, int cache_tag, const char *name,
1446 1.1 ad const char *sep)
1447 1.1 ad {
1448 1.1 ad struct x86_cache_info *cai = &ci->ci_cinfo[cache_tag];
1449 1.7 christos char human_num[HUMAN_BUFSIZE];
1450 1.1 ad
1451 1.1 ad if (cai->cai_totalsize == 0)
1452 1.1 ad return sep;
1453 1.1 ad
1454 1.1 ad if (sep == NULL)
1455 1.1 ad aprint_verbose_dev(ci->ci_dev, "");
1456 1.1 ad else
1457 1.1 ad aprint_verbose("%s", sep);
1458 1.1 ad if (name != NULL)
1459 1.1 ad aprint_verbose("%s ", name);
1460 1.1 ad
1461 1.1 ad if (cai->cai_string != NULL) {
1462 1.1 ad aprint_verbose("%s ", cai->cai_string);
1463 1.1 ad } else {
1464 1.8 christos (void)humanize_number(human_num, sizeof(human_num),
1465 1.7 christos cai->cai_totalsize, "B", HN_AUTOSCALE, HN_NOSPACE);
1466 1.7 christos aprint_verbose("%s %dB/line ", human_num, cai->cai_linesize);
1467 1.1 ad }
1468 1.1 ad switch (cai->cai_associativity) {
1469 1.1 ad case 0:
1470 1.1 ad aprint_verbose("disabled");
1471 1.1 ad break;
1472 1.1 ad case 1:
1473 1.1 ad aprint_verbose("direct-mapped");
1474 1.1 ad break;
1475 1.1 ad case 0xff:
1476 1.1 ad aprint_verbose("fully associative");
1477 1.1 ad break;
1478 1.1 ad default:
1479 1.1 ad aprint_verbose("%d-way", cai->cai_associativity);
1480 1.1 ad break;
1481 1.1 ad }
1482 1.1 ad return ", ";
1483 1.1 ad }
1484 1.1 ad
1485 1.1 ad static const char *
1486 1.1 ad print_tlb_config(struct cpu_info *ci, int cache_tag, const char *name,
1487 1.1 ad const char *sep)
1488 1.1 ad {
1489 1.1 ad struct x86_cache_info *cai = &ci->ci_cinfo[cache_tag];
1490 1.7 christos char human_num[HUMAN_BUFSIZE];
1491 1.1 ad
1492 1.1 ad if (cai->cai_totalsize == 0)
1493 1.1 ad return sep;
1494 1.1 ad
1495 1.1 ad if (sep == NULL)
1496 1.1 ad aprint_verbose_dev(ci->ci_dev, "");
1497 1.1 ad else
1498 1.1 ad aprint_verbose("%s", sep);
1499 1.1 ad if (name != NULL)
1500 1.1 ad aprint_verbose("%s ", name);
1501 1.1 ad
1502 1.1 ad if (cai->cai_string != NULL) {
1503 1.1 ad aprint_verbose("%s", cai->cai_string);
1504 1.1 ad } else {
1505 1.7 christos (void)humanize_number(human_num, sizeof(human_num),
1506 1.7 christos cai->cai_linesize, "B", HN_AUTOSCALE, HN_NOSPACE);
1507 1.7 christos aprint_verbose("%d %s entries ", cai->cai_totalsize,
1508 1.7 christos human_num);
1509 1.1 ad switch (cai->cai_associativity) {
1510 1.1 ad case 0:
1511 1.1 ad aprint_verbose("disabled");
1512 1.1 ad break;
1513 1.1 ad case 1:
1514 1.1 ad aprint_verbose("direct-mapped");
1515 1.1 ad break;
1516 1.1 ad case 0xff:
1517 1.1 ad aprint_verbose("fully associative");
1518 1.1 ad break;
1519 1.1 ad default:
1520 1.1 ad aprint_verbose("%d-way", cai->cai_associativity);
1521 1.1 ad break;
1522 1.1 ad }
1523 1.1 ad }
1524 1.1 ad return ", ";
1525 1.1 ad }
1526 1.1 ad
1527 1.1 ad static const struct x86_cache_info *
1528 1.1 ad cache_info_lookup(const struct x86_cache_info *cai, uint8_t desc)
1529 1.1 ad {
1530 1.1 ad int i;
1531 1.1 ad
1532 1.1 ad for (i = 0; cai[i].cai_desc != 0; i++) {
1533 1.1 ad if (cai[i].cai_desc == desc)
1534 1.1 ad return (&cai[i]);
1535 1.1 ad }
1536 1.1 ad
1537 1.1 ad return (NULL);
1538 1.1 ad }
1539 1.1 ad
1540 1.7 christos static const struct x86_cache_info amd_cpuid_l2cache_assoc_info[] =
1541 1.7 christos AMD_L2CACHE_INFO;
1542 1.1 ad
1543 1.7 christos static const struct x86_cache_info amd_cpuid_l3cache_assoc_info[] =
1544 1.7 christos AMD_L3CACHE_INFO;
1545 1.1 ad
1546 1.1 ad static void
1547 1.1 ad amd_cpu_cacheinfo(struct cpu_info *ci)
1548 1.1 ad {
1549 1.1 ad const struct x86_cache_info *cp;
1550 1.1 ad struct x86_cache_info *cai;
1551 1.1 ad int family, model;
1552 1.1 ad u_int descs[4];
1553 1.1 ad u_int lfunc;
1554 1.1 ad
1555 1.1 ad family = (ci->ci_signature >> 8) & 15;
1556 1.1 ad model = CPUID2MODEL(ci->ci_signature);
1557 1.1 ad
1558 1.1 ad /*
1559 1.1 ad * K5 model 0 has none of this info.
1560 1.1 ad */
1561 1.1 ad if (family == 5 && model == 0)
1562 1.1 ad return;
1563 1.1 ad
1564 1.1 ad /*
1565 1.1 ad * Get extended values for K8 and up.
1566 1.1 ad */
1567 1.1 ad if (family == 0xf) {
1568 1.1 ad family += CPUID2EXTFAMILY(ci->ci_signature);
1569 1.1 ad model += CPUID2EXTMODEL(ci->ci_signature);
1570 1.1 ad }
1571 1.1 ad
1572 1.1 ad /*
1573 1.1 ad * Determine the largest extended function value.
1574 1.1 ad */
1575 1.1 ad x86_cpuid(0x80000000, descs);
1576 1.1 ad lfunc = descs[0];
1577 1.1 ad
1578 1.1 ad /*
1579 1.1 ad * Determine L1 cache/TLB info.
1580 1.1 ad */
1581 1.1 ad if (lfunc < 0x80000005) {
1582 1.1 ad /* No L1 cache info available. */
1583 1.1 ad return;
1584 1.1 ad }
1585 1.1 ad
1586 1.1 ad x86_cpuid(0x80000005, descs);
1587 1.1 ad
1588 1.1 ad /*
1589 1.1 ad * K6-III and higher have large page TLBs.
1590 1.1 ad */
1591 1.1 ad if ((family == 5 && model >= 9) || family >= 6) {
1592 1.1 ad cai = &ci->ci_cinfo[CAI_ITLB2];
1593 1.1 ad cai->cai_totalsize = AMD_L1_EAX_ITLB_ENTRIES(descs[0]);
1594 1.1 ad cai->cai_associativity = AMD_L1_EAX_ITLB_ASSOC(descs[0]);
1595 1.1 ad cai->cai_linesize = (4 * 1024 * 1024);
1596 1.1 ad
1597 1.1 ad cai = &ci->ci_cinfo[CAI_DTLB2];
1598 1.1 ad cai->cai_totalsize = AMD_L1_EAX_DTLB_ENTRIES(descs[0]);
1599 1.1 ad cai->cai_associativity = AMD_L1_EAX_DTLB_ASSOC(descs[0]);
1600 1.1 ad cai->cai_linesize = (4 * 1024 * 1024);
1601 1.1 ad }
1602 1.1 ad
1603 1.1 ad cai = &ci->ci_cinfo[CAI_ITLB];
1604 1.1 ad cai->cai_totalsize = AMD_L1_EBX_ITLB_ENTRIES(descs[1]);
1605 1.1 ad cai->cai_associativity = AMD_L1_EBX_ITLB_ASSOC(descs[1]);
1606 1.1 ad cai->cai_linesize = (4 * 1024);
1607 1.1 ad
1608 1.1 ad cai = &ci->ci_cinfo[CAI_DTLB];
1609 1.1 ad cai->cai_totalsize = AMD_L1_EBX_DTLB_ENTRIES(descs[1]);
1610 1.1 ad cai->cai_associativity = AMD_L1_EBX_DTLB_ASSOC(descs[1]);
1611 1.1 ad cai->cai_linesize = (4 * 1024);
1612 1.1 ad
1613 1.1 ad cai = &ci->ci_cinfo[CAI_DCACHE];
1614 1.1 ad cai->cai_totalsize = AMD_L1_ECX_DC_SIZE(descs[2]);
1615 1.1 ad cai->cai_associativity = AMD_L1_ECX_DC_ASSOC(descs[2]);
1616 1.1 ad cai->cai_linesize = AMD_L1_EDX_IC_LS(descs[2]);
1617 1.1 ad
1618 1.1 ad cai = &ci->ci_cinfo[CAI_ICACHE];
1619 1.1 ad cai->cai_totalsize = AMD_L1_EDX_IC_SIZE(descs[3]);
1620 1.1 ad cai->cai_associativity = AMD_L1_EDX_IC_ASSOC(descs[3]);
1621 1.1 ad cai->cai_linesize = AMD_L1_EDX_IC_LS(descs[3]);
1622 1.1 ad
1623 1.1 ad /*
1624 1.1 ad * Determine L2 cache/TLB info.
1625 1.1 ad */
1626 1.1 ad if (lfunc < 0x80000006) {
1627 1.1 ad /* No L2 cache info available. */
1628 1.1 ad return;
1629 1.1 ad }
1630 1.1 ad
1631 1.1 ad x86_cpuid(0x80000006, descs);
1632 1.1 ad
1633 1.1 ad cai = &ci->ci_cinfo[CAI_L2CACHE];
1634 1.1 ad cai->cai_totalsize = AMD_L2_ECX_C_SIZE(descs[2]);
1635 1.1 ad cai->cai_associativity = AMD_L2_ECX_C_ASSOC(descs[2]);
1636 1.1 ad cai->cai_linesize = AMD_L2_ECX_C_LS(descs[2]);
1637 1.1 ad
1638 1.1 ad cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
1639 1.1 ad cai->cai_associativity);
1640 1.1 ad if (cp != NULL)
1641 1.1 ad cai->cai_associativity = cp->cai_associativity;
1642 1.1 ad else
1643 1.1 ad cai->cai_associativity = 0; /* XXX Unknown/reserved */
1644 1.7 christos
1645 1.7 christos /*
1646 1.7 christos * Determine L3 cache info on AMD Family 10h processors
1647 1.7 christos */
1648 1.7 christos if (family == 0x10) {
1649 1.7 christos cai = &ci->ci_cinfo[CAI_L3CACHE];
1650 1.7 christos cai->cai_totalsize = AMD_L3_EDX_C_SIZE(descs[3]);
1651 1.7 christos cai->cai_associativity = AMD_L3_EDX_C_ASSOC(descs[3]);
1652 1.7 christos cai->cai_linesize = AMD_L3_EDX_C_LS(descs[3]);
1653 1.7 christos
1654 1.7 christos cp = cache_info_lookup(amd_cpuid_l3cache_assoc_info,
1655 1.7 christos cai->cai_associativity);
1656 1.7 christos if (cp != NULL)
1657 1.7 christos cai->cai_associativity = cp->cai_associativity;
1658 1.7 christos else
1659 1.7 christos cai->cai_associativity = 0; /* XXX Unkn/Rsvd */
1660 1.7 christos }
1661 1.1 ad }
1662 1.1 ad
1663 1.1 ad static void
1664 1.1 ad via_cpu_cacheinfo(struct cpu_info *ci)
1665 1.1 ad {
1666 1.1 ad struct x86_cache_info *cai;
1667 1.1 ad int family, model, stepping;
1668 1.1 ad u_int descs[4];
1669 1.1 ad u_int lfunc;
1670 1.1 ad
1671 1.1 ad family = (ci->ci_signature >> 8) & 15;
1672 1.1 ad model = CPUID2MODEL(ci->ci_signature);
1673 1.1 ad stepping = CPUID2STEPPING(ci->ci_signature);
1674 1.1 ad
1675 1.1 ad /*
1676 1.1 ad * Determine the largest extended function value.
1677 1.1 ad */
1678 1.1 ad x86_cpuid(0x80000000, descs);
1679 1.1 ad lfunc = descs[0];
1680 1.1 ad
1681 1.1 ad /*
1682 1.1 ad * Determine L1 cache/TLB info.
1683 1.1 ad */
1684 1.1 ad if (lfunc < 0x80000005) {
1685 1.1 ad /* No L1 cache info available. */
1686 1.1 ad return;
1687 1.1 ad }
1688 1.1 ad
1689 1.1 ad x86_cpuid(0x80000005, descs);
1690 1.1 ad
1691 1.1 ad cai = &ci->ci_cinfo[CAI_ITLB];
1692 1.1 ad cai->cai_totalsize = VIA_L1_EBX_ITLB_ENTRIES(descs[1]);
1693 1.1 ad cai->cai_associativity = VIA_L1_EBX_ITLB_ASSOC(descs[1]);
1694 1.1 ad cai->cai_linesize = (4 * 1024);
1695 1.1 ad
1696 1.1 ad cai = &ci->ci_cinfo[CAI_DTLB];
1697 1.1 ad cai->cai_totalsize = VIA_L1_EBX_DTLB_ENTRIES(descs[1]);
1698 1.1 ad cai->cai_associativity = VIA_L1_EBX_DTLB_ASSOC(descs[1]);
1699 1.1 ad cai->cai_linesize = (4 * 1024);
1700 1.1 ad
1701 1.1 ad cai = &ci->ci_cinfo[CAI_DCACHE];
1702 1.1 ad cai->cai_totalsize = VIA_L1_ECX_DC_SIZE(descs[2]);
1703 1.1 ad cai->cai_associativity = VIA_L1_ECX_DC_ASSOC(descs[2]);
1704 1.1 ad cai->cai_linesize = VIA_L1_EDX_IC_LS(descs[2]);
1705 1.1 ad if (model == 9 && stepping == 8) {
1706 1.1 ad /* Erratum: stepping 8 reports 4 when it should be 2 */
1707 1.1 ad cai->cai_associativity = 2;
1708 1.1 ad }
1709 1.1 ad
1710 1.1 ad cai = &ci->ci_cinfo[CAI_ICACHE];
1711 1.1 ad cai->cai_totalsize = VIA_L1_EDX_IC_SIZE(descs[3]);
1712 1.1 ad cai->cai_associativity = VIA_L1_EDX_IC_ASSOC(descs[3]);
1713 1.1 ad cai->cai_linesize = VIA_L1_EDX_IC_LS(descs[3]);
1714 1.1 ad if (model == 9 && stepping == 8) {
1715 1.1 ad /* Erratum: stepping 8 reports 4 when it should be 2 */
1716 1.1 ad cai->cai_associativity = 2;
1717 1.1 ad }
1718 1.1 ad
1719 1.1 ad /*
1720 1.1 ad * Determine L2 cache/TLB info.
1721 1.1 ad */
1722 1.1 ad if (lfunc < 0x80000006) {
1723 1.1 ad /* No L2 cache info available. */
1724 1.1 ad return;
1725 1.1 ad }
1726 1.1 ad
1727 1.1 ad x86_cpuid(0x80000006, descs);
1728 1.1 ad
1729 1.1 ad cai = &ci->ci_cinfo[CAI_L2CACHE];
1730 1.1 ad if (model >= 9) {
1731 1.1 ad cai->cai_totalsize = VIA_L2N_ECX_C_SIZE(descs[2]);
1732 1.1 ad cai->cai_associativity = VIA_L2N_ECX_C_ASSOC(descs[2]);
1733 1.1 ad cai->cai_linesize = VIA_L2N_ECX_C_LS(descs[2]);
1734 1.1 ad } else {
1735 1.1 ad cai->cai_totalsize = VIA_L2_ECX_C_SIZE(descs[2]);
1736 1.1 ad cai->cai_associativity = VIA_L2_ECX_C_ASSOC(descs[2]);
1737 1.1 ad cai->cai_linesize = VIA_L2_ECX_C_LS(descs[2]);
1738 1.1 ad }
1739 1.1 ad }
1740 1.1 ad
1741 1.1 ad static void
1742 1.1 ad x86_print_cacheinfo(struct cpu_info *ci)
1743 1.1 ad {
1744 1.1 ad const char *sep;
1745 1.1 ad
1746 1.1 ad if (ci->ci_cinfo[CAI_ICACHE].cai_totalsize != 0 ||
1747 1.1 ad ci->ci_cinfo[CAI_DCACHE].cai_totalsize != 0) {
1748 1.1 ad sep = print_cache_config(ci, CAI_ICACHE, "I-cache", NULL);
1749 1.1 ad sep = print_cache_config(ci, CAI_DCACHE, "D-cache", sep);
1750 1.1 ad if (sep != NULL)
1751 1.1 ad aprint_verbose("\n");
1752 1.1 ad }
1753 1.1 ad if (ci->ci_cinfo[CAI_L2CACHE].cai_totalsize != 0) {
1754 1.1 ad sep = print_cache_config(ci, CAI_L2CACHE, "L2 cache", NULL);
1755 1.1 ad if (sep != NULL)
1756 1.1 ad aprint_verbose("\n");
1757 1.1 ad }
1758 1.1 ad if (ci->ci_cinfo[CAI_ITLB].cai_totalsize != 0) {
1759 1.1 ad sep = print_tlb_config(ci, CAI_ITLB, "ITLB", NULL);
1760 1.1 ad sep = print_tlb_config(ci, CAI_ITLB2, NULL, sep);
1761 1.1 ad if (sep != NULL)
1762 1.1 ad aprint_verbose("\n");
1763 1.1 ad }
1764 1.1 ad if (ci->ci_cinfo[CAI_DTLB].cai_totalsize != 0) {
1765 1.1 ad sep = print_tlb_config(ci, CAI_DTLB, "DTLB", NULL);
1766 1.1 ad sep = print_tlb_config(ci, CAI_DTLB2, NULL, sep);
1767 1.1 ad if (sep != NULL)
1768 1.1 ad aprint_verbose("\n");
1769 1.1 ad }
1770 1.7 christos if (ci->ci_cinfo[CAI_L3CACHE].cai_totalsize != 0) {
1771 1.7 christos sep = print_cache_config(ci, CAI_L3CACHE, "L3 cache", NULL);
1772 1.7 christos if (sep != NULL)
1773 1.7 christos aprint_verbose("\n");
1774 1.7 christos }
1775 1.1 ad }
1776 1.5 ad
1777 1.5 ad static void
1778 1.5 ad powernow_probe(struct cpu_info *ci)
1779 1.5 ad {
1780 1.5 ad uint32_t regs[4];
1781 1.6 christos char line[256];
1782 1.5 ad
1783 1.5 ad x86_cpuid(0x80000000, regs);
1784 1.5 ad
1785 1.5 ad /* We need CPUID(0x80000007) */
1786 1.5 ad if (regs[0] < 0x80000007)
1787 1.5 ad return;
1788 1.5 ad x86_cpuid(0x80000007, regs);
1789 1.5 ad
1790 1.6 christos
1791 1.6 christos
1792 1.6 christos bitmask_snprintf(regs[3], "\20\11TscInv\10HwPState\7Clk100MHz"
1793 1.6 christos "\6STC\5TM\4TTP\3VID\2FID\1TS", line, sizeof(line));
1794 1.5 ad aprint_normal_dev(ci->ci_dev, "AMD Power Management features: %s\n",
1795 1.5 ad line);
1796 1.5 ad }
1797