Home | History | Annotate | Line # | Download | only in arch
i386.c revision 1.25.4.4
      1  1.25.4.4      yamt /*	$NetBSD: i386.c,v 1.25.4.4 2013/01/23 00:06:41 yamt Exp $	*/
      2       1.1        ad 
      3       1.1        ad /*-
      4       1.1        ad  * Copyright (c) 1999, 2000, 2001, 2006, 2007, 2008 The NetBSD Foundation, Inc.
      5       1.1        ad  * All rights reserved.
      6       1.1        ad  *
      7       1.1        ad  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1        ad  * by Frank van der Linden,  and by Jason R. Thorpe.
      9       1.1        ad  *
     10       1.1        ad  * Redistribution and use in source and binary forms, with or without
     11       1.1        ad  * modification, are permitted provided that the following conditions
     12       1.1        ad  * are met:
     13       1.1        ad  * 1. Redistributions of source code must retain the above copyright
     14       1.1        ad  *    notice, this list of conditions and the following disclaimer.
     15       1.1        ad  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1        ad  *    notice, this list of conditions and the following disclaimer in the
     17       1.1        ad  *    documentation and/or other materials provided with the distribution.
     18       1.1        ad  *
     19       1.1        ad  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20       1.1        ad  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21       1.1        ad  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22       1.1        ad  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23       1.1        ad  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24       1.1        ad  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25       1.1        ad  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26       1.1        ad  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27       1.1        ad  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28       1.1        ad  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29       1.1        ad  * POSSIBILITY OF SUCH DAMAGE.
     30       1.1        ad  */
     31       1.1        ad 
     32       1.1        ad /*-
     33       1.1        ad  * Copyright (c)2008 YAMAMOTO Takashi,
     34       1.1        ad  * All rights reserved.
     35       1.1        ad  *
     36       1.1        ad  * Redistribution and use in source and binary forms, with or without
     37       1.1        ad  * modification, are permitted provided that the following conditions
     38       1.1        ad  * are met:
     39       1.1        ad  * 1. Redistributions of source code must retain the above copyright
     40       1.1        ad  *    notice, this list of conditions and the following disclaimer.
     41       1.1        ad  * 2. Redistributions in binary form must reproduce the above copyright
     42       1.1        ad  *    notice, this list of conditions and the following disclaimer in the
     43       1.1        ad  *    documentation and/or other materials provided with the distribution.
     44       1.1        ad  *
     45       1.1        ad  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     46       1.1        ad  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     47       1.1        ad  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     48       1.1        ad  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     49       1.1        ad  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     50       1.1        ad  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     51       1.1        ad  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     52       1.1        ad  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     53       1.1        ad  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     54       1.1        ad  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     55       1.1        ad  * SUCH DAMAGE.
     56       1.1        ad  */
     57       1.1        ad 
     58       1.1        ad #include <sys/cdefs.h>
     59       1.1        ad #ifndef lint
     60  1.25.4.4      yamt __RCSID("$NetBSD: i386.c,v 1.25.4.4 2013/01/23 00:06:41 yamt Exp $");
     61       1.1        ad #endif /* not lint */
     62       1.1        ad 
     63       1.1        ad #include <sys/types.h>
     64       1.1        ad #include <sys/param.h>
     65       1.1        ad #include <sys/bitops.h>
     66       1.1        ad #include <sys/sysctl.h>
     67  1.25.4.4      yamt #include <sys/ioctl.h>
     68  1.25.4.3      yamt #include <sys/cpuio.h>
     69       1.1        ad 
     70  1.25.4.4      yamt #include <errno.h>
     71       1.1        ad #include <string.h>
     72       1.1        ad #include <stdio.h>
     73       1.1        ad #include <stdlib.h>
     74       1.1        ad #include <err.h>
     75       1.1        ad #include <assert.h>
     76       1.1        ad #include <math.h>
     77      1.14  christos #include <util.h>
     78       1.1        ad 
     79       1.1        ad #include <machine/specialreg.h>
     80       1.1        ad #include <machine/cpu.h>
     81       1.1        ad 
     82       1.1        ad #include <x86/cpuvar.h>
     83       1.1        ad #include <x86/cputypes.h>
     84       1.6  christos #include <x86/cacheinfo.h>
     85  1.25.4.3      yamt #include <x86/cpu_ucode.h>
     86       1.1        ad 
     87       1.1        ad #include "../cpuctl.h"
     88  1.25.4.4      yamt #include "cpuctl_i386.h"
     89       1.1        ad 
     90       1.7  christos /* Size of buffer for printing humanized numbers */
     91      1.16   tsutsui #define HUMAN_BUFSIZE sizeof("999KB")
     92       1.7  christos 
     93       1.1        ad struct cpu_info {
     94       1.1        ad 	const char	*ci_dev;
     95  1.25.4.4      yamt 	int32_t		ci_cpu_type;     /* for cpu's without cpuid */
     96  1.25.4.4      yamt 	int32_t		ci_cpuid_level;	 /* highest cpuid supported */
     97       1.1        ad 	uint32_t	ci_signature;	 /* X86 cpuid type */
     98  1.25.4.4      yamt 	uint32_t	ci_family;	 /* from ci_signature */
     99  1.25.4.4      yamt 	uint32_t	ci_model;	 /* from ci_signature */
    100  1.25.4.4      yamt 	uint32_t	ci_feat_val[8];	 /* X86 CPUID feature bits
    101      1.18  pgoyette 					  *	[0] basic features %edx
    102      1.18  pgoyette 					  *	[1] basic features %ecx
    103      1.18  pgoyette 					  *	[2] extended features %edx
    104      1.18  pgoyette 					  *	[3] extended features %ecx
    105      1.18  pgoyette 					  *	[4] VIA padlock features
    106  1.25.4.4      yamt 					  *	[5] XCR0 bits (d:0 %eax)
    107  1.25.4.4      yamt 					  *	[6] xsave flags (d:1 %eax)
    108      1.18  pgoyette 					  */
    109       1.1        ad 	uint32_t	ci_cpu_class;	 /* CPU class */
    110       1.1        ad 	uint32_t	ci_brand_id;	 /* Intel brand id */
    111       1.1        ad 	uint32_t	ci_vendor[4];	 /* vendor string */
    112       1.1        ad 	uint32_t	ci_cpu_serial[3]; /* PIII serial number */
    113       1.1        ad 	uint64_t	ci_tsc_freq;	 /* cpu cycles/second */
    114       1.1        ad 	uint8_t		ci_packageid;
    115       1.1        ad 	uint8_t		ci_coreid;
    116       1.1        ad 	uint8_t		ci_smtid;
    117       1.1        ad 	uint32_t	ci_initapicid;
    118  1.25.4.4      yamt 
    119  1.25.4.4      yamt 	uint32_t	ci_cur_xsave;
    120  1.25.4.4      yamt 	uint32_t	ci_max_xsave;
    121  1.25.4.4      yamt 
    122       1.1        ad 	struct x86_cache_info ci_cinfo[CAI_COUNT];
    123       1.1        ad 	void		(*ci_info)(struct cpu_info *);
    124       1.1        ad };
    125       1.1        ad 
    126       1.1        ad struct cpu_nocpuid_nameclass {
    127       1.1        ad 	int cpu_vendor;
    128       1.1        ad 	const char *cpu_vendorname;
    129       1.1        ad 	const char *cpu_name;
    130       1.1        ad 	int cpu_class;
    131       1.1        ad 	void (*cpu_setup)(struct cpu_info *);
    132       1.1        ad 	void (*cpu_cacheinfo)(struct cpu_info *);
    133       1.1        ad 	void (*cpu_info)(struct cpu_info *);
    134       1.1        ad };
    135       1.1        ad 
    136       1.1        ad struct cpu_cpuid_nameclass {
    137       1.1        ad 	const char *cpu_id;
    138       1.1        ad 	int cpu_vendor;
    139       1.1        ad 	const char *cpu_vendorname;
    140       1.1        ad 	struct cpu_cpuid_family {
    141       1.1        ad 		int cpu_class;
    142  1.25.4.4      yamt 		const char *cpu_models[256];
    143  1.25.4.4      yamt 		const char *cpu_model_default;
    144       1.1        ad 		void (*cpu_setup)(struct cpu_info *);
    145       1.1        ad 		void (*cpu_probe)(struct cpu_info *);
    146       1.1        ad 		void (*cpu_info)(struct cpu_info *);
    147       1.1        ad 	} cpu_family[CPU_MAXFAMILY - CPU_MINFAMILY + 1];
    148       1.1        ad };
    149       1.1        ad 
    150       1.7  christos static const struct x86_cache_info intel_cpuid_cache_info[] = INTEL_CACHE_INFO;
    151       1.1        ad 
    152       1.1        ad /*
    153       1.1        ad  * Map Brand ID from cpuid instruction to brand name.
    154       1.1        ad  * Source: Intel Processor Identification and the CPUID Instruction, AP-485
    155       1.1        ad  */
    156       1.1        ad static const char * const i386_intel_brand[] = {
    157       1.1        ad 	"",		    /* Unsupported */
    158       1.1        ad 	"Celeron",	    /* Intel (R) Celeron (TM) processor */
    159       1.1        ad 	"Pentium III",      /* Intel (R) Pentium (R) III processor */
    160       1.1        ad 	"Pentium III Xeon", /* Intel (R) Pentium (R) III Xeon (TM) processor */
    161       1.1        ad 	"Pentium III",      /* Intel (R) Pentium (R) III processor */
    162       1.1        ad 	"",		    /* Reserved */
    163       1.1        ad 	"Mobile Pentium III", /* Mobile Intel (R) Pentium (R) III processor-M */
    164       1.1        ad 	"Mobile Celeron",   /* Mobile Intel (R) Celeron (R) processor */
    165       1.1        ad 	"Pentium 4",	    /* Intel (R) Pentium (R) 4 processor */
    166       1.1        ad 	"Pentium 4",	    /* Intel (R) Pentium (R) 4 processor */
    167       1.1        ad 	"Celeron",	    /* Intel (R) Celeron (TM) processor */
    168       1.1        ad 	"Xeon",		    /* Intel (R) Xeon (TM) processor */
    169       1.1        ad 	"Xeon MP",	    /* Intel (R) Xeon (TM) processor MP */
    170       1.1        ad 	"",		    /* Reserved */
    171       1.1        ad 	"Mobile Pentium 4", /* Mobile Intel (R) Pentium (R) 4 processor-M */
    172       1.1        ad 	"Mobile Celeron",   /* Mobile Intel (R) Celeron (R) processor */
    173       1.1        ad };
    174       1.1        ad 
    175       1.1        ad /*
    176       1.1        ad  * AMD processors don't have Brand IDs, so we need these names for probe.
    177       1.1        ad  */
    178       1.1        ad static const char * const amd_brand[] = {
    179       1.1        ad 	"",
    180       1.1        ad 	"Duron",	/* AMD Duron(tm) */
    181       1.1        ad 	"MP",		/* AMD Athlon(tm) MP */
    182       1.1        ad 	"XP",		/* AMD Athlon(tm) XP */
    183       1.1        ad 	"4"		/* AMD Athlon(tm) 4 */
    184       1.1        ad };
    185       1.1        ad 
    186       1.1        ad static int cpu_vendor;
    187       1.1        ad static char cpu_brand_string[49];
    188       1.1        ad static char amd_brand_name[48];
    189  1.25.4.1      yamt static int use_pae, largepagesize;
    190       1.1        ad 
    191       1.1        ad static void via_cpu_probe(struct cpu_info *);
    192       1.1        ad static void amd_family6_probe(struct cpu_info *);
    193       1.1        ad static void intel_family_new_probe(struct cpu_info *);
    194       1.1        ad static const char *intel_family6_name(struct cpu_info *);
    195       1.1        ad static const char *amd_amd64_name(struct cpu_info *);
    196       1.1        ad static void amd_family5_setup(struct cpu_info *);
    197       1.1        ad static void transmeta_cpu_info(struct cpu_info *);
    198       1.1        ad static const char *print_cache_config(struct cpu_info *, int, const char *,
    199       1.1        ad     const char *);
    200       1.1        ad static const char *print_tlb_config(struct cpu_info *, int, const char *,
    201       1.1        ad     const char *);
    202       1.1        ad static void 	amd_cpu_cacheinfo(struct cpu_info *);
    203       1.1        ad static void	via_cpu_cacheinfo(struct cpu_info *);
    204       1.1        ad static void	x86_print_cacheinfo(struct cpu_info *);
    205       1.1        ad static const struct x86_cache_info *cache_info_lookup(
    206       1.1        ad     const struct x86_cache_info *, uint8_t);
    207       1.1        ad static void cyrix6x86_cpu_setup(struct cpu_info *);
    208       1.1        ad static void winchip_cpu_setup(struct cpu_info *);
    209       1.1        ad static void amd_family5_setup(struct cpu_info *);
    210       1.5        ad static void powernow_probe(struct cpu_info *);
    211       1.1        ad 
    212       1.1        ad /*
    213       1.1        ad  * Note: these are just the ones that may not have a cpuid instruction.
    214       1.1        ad  * We deal with the rest in a different way.
    215       1.1        ad  */
    216       1.1        ad const struct cpu_nocpuid_nameclass i386_nocpuid_cpus[] = {
    217       1.1        ad 	{ CPUVENDOR_INTEL, "Intel", "386SX",	CPUCLASS_386,
    218       1.1        ad 	  NULL, NULL, NULL },			/* CPU_386SX */
    219       1.1        ad 	{ CPUVENDOR_INTEL, "Intel", "386DX",	CPUCLASS_386,
    220       1.1        ad 	  NULL, NULL, NULL },			/* CPU_386   */
    221       1.1        ad 	{ CPUVENDOR_INTEL, "Intel", "486SX",	CPUCLASS_486,
    222       1.1        ad 	  NULL, NULL, NULL },			/* CPU_486SX */
    223       1.1        ad 	{ CPUVENDOR_INTEL, "Intel", "486DX",	CPUCLASS_486,
    224       1.1        ad 	  NULL, NULL, NULL },			/* CPU_486   */
    225       1.1        ad 	{ CPUVENDOR_CYRIX, "Cyrix", "486DLC",	CPUCLASS_486,
    226       1.1        ad 	  NULL, NULL, NULL },			/* CPU_486DLC */
    227       1.1        ad 	{ CPUVENDOR_CYRIX, "Cyrix", "6x86",	CPUCLASS_486,
    228       1.1        ad 	  NULL, NULL, NULL },		/* CPU_6x86 */
    229       1.1        ad 	{ CPUVENDOR_NEXGEN,"NexGen","586",      CPUCLASS_386,
    230       1.1        ad 	  NULL, NULL, NULL },			/* CPU_NX586 */
    231       1.1        ad };
    232       1.1        ad 
    233       1.1        ad const char *classnames[] = {
    234       1.1        ad 	"386",
    235       1.1        ad 	"486",
    236       1.1        ad 	"586",
    237       1.1        ad 	"686"
    238       1.1        ad };
    239       1.1        ad 
    240       1.1        ad const char *modifiers[] = {
    241       1.1        ad 	"",
    242       1.1        ad 	"OverDrive",
    243       1.1        ad 	"Dual",
    244       1.1        ad 	""
    245       1.1        ad };
    246       1.1        ad 
    247       1.1        ad const struct cpu_cpuid_nameclass i386_cpuid_cpus[] = {
    248       1.1        ad 	{
    249       1.1        ad 		"GenuineIntel",
    250       1.1        ad 		CPUVENDOR_INTEL,
    251       1.1        ad 		"Intel",
    252       1.1        ad 		/* Family 4 */
    253       1.1        ad 		{ {
    254       1.1        ad 			CPUCLASS_486,
    255       1.1        ad 			{
    256       1.1        ad 				"486DX", "486DX", "486SX", "486DX2", "486SL",
    257       1.1        ad 				"486SX2", 0, "486DX2 W/B Enhanced",
    258       1.1        ad 				"486DX4", 0, 0, 0, 0, 0, 0, 0,
    259       1.1        ad 			},
    260  1.25.4.4      yamt 			"486",		/* Default */
    261       1.1        ad 			NULL,
    262       1.1        ad 			NULL,
    263      1.18  pgoyette 			NULL,
    264       1.1        ad 		},
    265       1.1        ad 		/* Family 5 */
    266       1.1        ad 		{
    267       1.1        ad 			CPUCLASS_586,
    268       1.1        ad 			{
    269       1.1        ad 				"Pentium (P5 A-step)", "Pentium (P5)",
    270       1.1        ad 				"Pentium (P54C)", "Pentium (P24T)",
    271       1.1        ad 				"Pentium/MMX", "Pentium", 0,
    272       1.1        ad 				"Pentium (P54C)", "Pentium/MMX (Tillamook)",
    273       1.1        ad 				0, 0, 0, 0, 0, 0, 0,
    274       1.1        ad 			},
    275  1.25.4.4      yamt 			"Pentium",	/* Default */
    276       1.1        ad 			NULL,
    277       1.1        ad 			NULL,
    278      1.18  pgoyette 			NULL,
    279       1.1        ad 		},
    280       1.1        ad 		/* Family 6 */
    281       1.1        ad 		{
    282       1.1        ad 			CPUCLASS_686,
    283       1.1        ad 			{
    284  1.25.4.4      yamt 				/* Updated from intel_x86_325486.pdf Aug 2012 */
    285  1.25.4.4      yamt 				[0x00] = "Pentium Pro (A-step)",
    286  1.25.4.4      yamt 				[0x01] = "Pentium Pro",
    287  1.25.4.4      yamt 				[0x03] = "Pentium II (Klamath)",
    288  1.25.4.4      yamt 				[0x04] = "Pentium Pro",
    289  1.25.4.4      yamt 				[0x05] = "Pentium II/Celeron (Deschutes)",
    290  1.25.4.4      yamt 				[0x06] = "Celeron (Mendocino)",
    291  1.25.4.4      yamt 				[0x07] = "Pentium III (Katmai)",
    292  1.25.4.4      yamt 				[0x08] = "Pentium III (Coppermine)",
    293  1.25.4.4      yamt 				[0x09] = "Pentium M (Banias)",
    294  1.25.4.4      yamt 				[0x0a] = "Pentium III Xeon (Cascades)",
    295  1.25.4.4      yamt 				[0x0b] = "Pentium III (Tualatin)",
    296  1.25.4.4      yamt 				[0x0d] = "Pentium M (Dothan)",
    297  1.25.4.4      yamt 				[0x0e] = "Pentium Core Duo", // "M (Yonah)",
    298  1.25.4.4      yamt 				[0x0f] = "Core 2",
    299  1.25.4.4      yamt 				[0x15] = "EP80579 Integrated Processor",
    300  1.25.4.4      yamt 				[0x16] = "Celeron (45nm)",
    301  1.25.4.4      yamt 				[0x17] = "Core 2 Extreme",
    302  1.25.4.4      yamt 				[0x1a] = "Core i7 (Nehalem)",
    303  1.25.4.4      yamt 				[0x1c] = "Atom Family",
    304  1.25.4.4      yamt 				[0x1d] = "XeonMP 74xx (Nehalem)",
    305  1.25.4.4      yamt 				[0x1e] = "Core i7 and i5",
    306  1.25.4.4      yamt 				[0x1f] = "Core i7 and i5",
    307  1.25.4.4      yamt 				[0x25] = "Xeon 36xx & 56xx, i7, i5 and i3",
    308  1.25.4.4      yamt 				[0x26] = "Atom Family",
    309  1.25.4.4      yamt 				[0x27] = "Atom Family",
    310  1.25.4.4      yamt 				[0x2a] = "Xeon E3-12xx, 2nd gen i7, i5, i3 2xxx",
    311  1.25.4.4      yamt 				[0x2c] = "Xeon 36xx & 56xx, i7, i5 and i3",
    312  1.25.4.4      yamt 				[0x2e] = "Xeon 75xx & 65xx",
    313  1.25.4.4      yamt 				[0x2d] = "Xeon E5 Sandy bridy family",
    314  1.25.4.4      yamt 				[0x2f] = "Xeon E7 family",
    315  1.25.4.4      yamt 				[0x3a] = "Xeon E3-1200v2 and 3rd gen core, Ivy bridge",
    316  1.25.4.4      yamt 				[0x3c] = "Next Intel Core",
    317  1.25.4.4      yamt 				[0x3e] = "Next gen Xeon E5, Ivy bridge",
    318  1.25.4.4      yamt 				[0x45] = "Next Intel Core",
    319       1.1        ad 			},
    320  1.25.4.4      yamt 			"Pentium Pro, II or III",	/* Default */
    321       1.1        ad 			NULL,
    322       1.1        ad 			intel_family_new_probe,
    323       1.1        ad 			NULL,
    324       1.1        ad 		},
    325       1.1        ad 		/* Family > 6 */
    326       1.1        ad 		{
    327       1.1        ad 			CPUCLASS_686,
    328       1.1        ad 			{
    329       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    330       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    331       1.1        ad 			},
    332  1.25.4.4      yamt 			"Pentium 4",	/* Default */
    333       1.1        ad 			NULL,
    334       1.1        ad 			intel_family_new_probe,
    335       1.1        ad 			NULL,
    336       1.1        ad 		} }
    337       1.1        ad 	},
    338       1.1        ad 	{
    339       1.1        ad 		"AuthenticAMD",
    340       1.1        ad 		CPUVENDOR_AMD,
    341       1.1        ad 		"AMD",
    342       1.1        ad 		/* Family 4 */
    343       1.1        ad 		{ {
    344       1.1        ad 			CPUCLASS_486,
    345       1.1        ad 			{
    346       1.1        ad 				0, 0, 0, "Am486DX2 W/T",
    347       1.1        ad 				0, 0, 0, "Am486DX2 W/B",
    348       1.1        ad 				"Am486DX4 W/T or Am5x86 W/T 150",
    349       1.1        ad 				"Am486DX4 W/B or Am5x86 W/B 150", 0, 0,
    350       1.1        ad 				0, 0, "Am5x86 W/T 133/160",
    351       1.1        ad 				"Am5x86 W/B 133/160",
    352       1.1        ad 			},
    353  1.25.4.4      yamt 			"Am486 or Am5x86",	/* Default */
    354       1.1        ad 			NULL,
    355       1.1        ad 			NULL,
    356      1.18  pgoyette 			NULL,
    357       1.1        ad 		},
    358       1.1        ad 		/* Family 5 */
    359       1.1        ad 		{
    360       1.1        ad 			CPUCLASS_586,
    361       1.1        ad 			{
    362       1.1        ad 				"K5", "K5", "K5", "K5", 0, 0, "K6",
    363       1.1        ad 				"K6", "K6-2", "K6-III", "Geode LX", 0, 0,
    364       1.1        ad 				"K6-2+/III+", 0, 0,
    365       1.1        ad 			},
    366  1.25.4.4      yamt 			"K5 or K6",		/* Default */
    367       1.1        ad 			amd_family5_setup,
    368       1.1        ad 			NULL,
    369       1.1        ad 			amd_cpu_cacheinfo,
    370       1.1        ad 		},
    371       1.1        ad 		/* Family 6 */
    372       1.1        ad 		{
    373       1.1        ad 			CPUCLASS_686,
    374       1.1        ad 			{
    375       1.1        ad 				0, "Athlon Model 1", "Athlon Model 2",
    376       1.1        ad 				"Duron", "Athlon Model 4 (Thunderbird)",
    377       1.1        ad 				0, "Athlon", "Duron", "Athlon", 0,
    378       1.1        ad 				"Athlon", 0, 0, 0, 0, 0,
    379       1.1        ad 			},
    380  1.25.4.4      yamt 			"K7 (Athlon)",	/* Default */
    381       1.1        ad 			NULL,
    382       1.1        ad 			amd_family6_probe,
    383       1.1        ad 			amd_cpu_cacheinfo,
    384       1.1        ad 		},
    385       1.1        ad 		/* Family > 6 */
    386       1.1        ad 		{
    387       1.1        ad 			CPUCLASS_686,
    388       1.1        ad 			{
    389       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    390       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    391       1.1        ad 			},
    392  1.25.4.4      yamt 			"Unknown K8 (Athlon)",	/* Default */
    393       1.1        ad 			NULL,
    394       1.1        ad 			amd_family6_probe,
    395       1.1        ad 			amd_cpu_cacheinfo,
    396       1.1        ad 		} }
    397       1.1        ad 	},
    398       1.1        ad 	{
    399       1.1        ad 		"CyrixInstead",
    400       1.1        ad 		CPUVENDOR_CYRIX,
    401       1.1        ad 		"Cyrix",
    402       1.1        ad 		/* Family 4 */
    403       1.1        ad 		{ {
    404       1.1        ad 			CPUCLASS_486,
    405       1.1        ad 			{
    406       1.1        ad 				0, 0, 0,
    407       1.1        ad 				"MediaGX",
    408       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
    409       1.1        ad 			},
    410  1.25.4.4      yamt 			"486",		/* Default */
    411       1.1        ad 			cyrix6x86_cpu_setup, /* XXX ?? */
    412       1.1        ad 			NULL,
    413       1.1        ad 			NULL,
    414       1.1        ad 		},
    415       1.1        ad 		/* Family 5 */
    416       1.1        ad 		{
    417       1.1        ad 			CPUCLASS_586,
    418       1.1        ad 			{
    419       1.1        ad 				0, 0, "6x86", 0,
    420       1.1        ad 				"MMX-enhanced MediaGX (GXm)", /* or Geode? */
    421       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
    422       1.1        ad 			},
    423  1.25.4.4      yamt 			"6x86",		/* Default */
    424       1.1        ad 			cyrix6x86_cpu_setup,
    425       1.1        ad 			NULL,
    426       1.1        ad 			NULL,
    427       1.1        ad 		},
    428       1.1        ad 		/* Family 6 */
    429       1.1        ad 		{
    430       1.1        ad 			CPUCLASS_686,
    431       1.1        ad 			{
    432       1.1        ad 				"6x86MX", 0, 0, 0, 0, 0, 0, 0,
    433       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    434       1.1        ad 			},
    435  1.25.4.4      yamt 			"6x86MX",		/* Default */
    436       1.1        ad 			cyrix6x86_cpu_setup,
    437       1.1        ad 			NULL,
    438       1.1        ad 			NULL,
    439       1.1        ad 		},
    440       1.1        ad 		/* Family > 6 */
    441       1.1        ad 		{
    442       1.1        ad 			CPUCLASS_686,
    443       1.1        ad 			{
    444       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    445       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    446       1.1        ad 			},
    447  1.25.4.4      yamt 			"Unknown 6x86MX",		/* Default */
    448       1.1        ad 			NULL,
    449       1.1        ad 			NULL,
    450      1.18  pgoyette 			NULL,
    451       1.1        ad 		} }
    452       1.1        ad 	},
    453       1.1        ad 	{	/* MediaGX is now owned by National Semiconductor */
    454       1.1        ad 		"Geode by NSC",
    455       1.1        ad 		CPUVENDOR_CYRIX, /* XXX */
    456       1.1        ad 		"National Semiconductor",
    457       1.1        ad 		/* Family 4, NSC never had any of these */
    458       1.1        ad 		{ {
    459       1.1        ad 			CPUCLASS_486,
    460       1.1        ad 			{
    461       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    462       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    463       1.1        ad 			},
    464  1.25.4.4      yamt 			"486 compatible",	/* Default */
    465       1.1        ad 			NULL,
    466       1.1        ad 			NULL,
    467      1.18  pgoyette 			NULL,
    468       1.1        ad 		},
    469       1.1        ad 		/* Family 5: Geode family, formerly MediaGX */
    470       1.1        ad 		{
    471       1.1        ad 			CPUCLASS_586,
    472       1.1        ad 			{
    473       1.1        ad 				0, 0, 0, 0,
    474       1.1        ad 				"Geode GX1",
    475       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
    476       1.1        ad 			},
    477  1.25.4.4      yamt 			"Geode",		/* Default */
    478       1.1        ad 			cyrix6x86_cpu_setup,
    479       1.1        ad 			NULL,
    480       1.1        ad 			amd_cpu_cacheinfo,
    481       1.1        ad 		},
    482       1.1        ad 		/* Family 6, not yet available from NSC */
    483       1.1        ad 		{
    484       1.1        ad 			CPUCLASS_686,
    485       1.1        ad 			{
    486       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    487       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    488       1.1        ad 			},
    489  1.25.4.4      yamt 			"Pentium Pro compatible", /* Default */
    490       1.1        ad 			NULL,
    491       1.1        ad 			NULL,
    492      1.18  pgoyette 			NULL,
    493       1.1        ad 		},
    494       1.1        ad 		/* Family > 6, not yet available from NSC */
    495       1.1        ad 		{
    496       1.1        ad 			CPUCLASS_686,
    497       1.1        ad 			{
    498       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    499       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    500       1.1        ad 			},
    501  1.25.4.4      yamt 			"Pentium Pro compatible",	/* Default */
    502       1.1        ad 			NULL,
    503       1.1        ad 			NULL,
    504      1.18  pgoyette 			NULL,
    505       1.1        ad 		} }
    506       1.1        ad 	},
    507       1.1        ad 	{
    508       1.1        ad 		"CentaurHauls",
    509       1.1        ad 		CPUVENDOR_IDT,
    510       1.1        ad 		"IDT",
    511       1.1        ad 		/* Family 4, IDT never had any of these */
    512       1.1        ad 		{ {
    513       1.1        ad 			CPUCLASS_486,
    514       1.1        ad 			{
    515       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    516       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    517       1.1        ad 			},
    518  1.25.4.4      yamt 			"486 compatible",	/* Default */
    519       1.1        ad 			NULL,
    520       1.1        ad 			NULL,
    521      1.18  pgoyette 			NULL,
    522       1.1        ad 		},
    523       1.1        ad 		/* Family 5 */
    524       1.1        ad 		{
    525       1.1        ad 			CPUCLASS_586,
    526       1.1        ad 			{
    527       1.1        ad 				0, 0, 0, 0, "WinChip C6", 0, 0, 0,
    528       1.1        ad 				"WinChip 2", "WinChip 3", 0, 0, 0, 0, 0, 0,
    529       1.1        ad 			},
    530  1.25.4.4      yamt 			"WinChip",		/* Default */
    531       1.1        ad 			winchip_cpu_setup,
    532       1.1        ad 			NULL,
    533       1.1        ad 			NULL,
    534       1.1        ad 		},
    535       1.1        ad 		/* Family 6, VIA acquired IDT Centaur design subsidiary */
    536       1.1        ad 		{
    537       1.1        ad 			CPUCLASS_686,
    538       1.1        ad 			{
    539       1.1        ad 				0, 0, 0, 0, 0, 0, "C3 Samuel",
    540       1.1        ad 				"C3 Samuel 2/Ezra", "C3 Ezra-T",
    541      1.20  jmcneill 				"C3 Nehemiah", "C7 Esther", 0, 0, "C7 Esther",
    542      1.20  jmcneill 				0, "VIA Nano",
    543       1.1        ad 			},
    544  1.25.4.4      yamt 			"Unknown VIA/IDT",	/* Default */
    545       1.1        ad 			NULL,
    546       1.1        ad 			via_cpu_probe,
    547       1.1        ad 			via_cpu_cacheinfo,
    548       1.1        ad 		},
    549       1.1        ad 		/* Family > 6, not yet available from VIA */
    550       1.1        ad 		{
    551       1.1        ad 			CPUCLASS_686,
    552       1.1        ad 			{
    553       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    554       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    555       1.1        ad 			},
    556  1.25.4.4      yamt 			"Pentium Pro compatible",	/* Default */
    557       1.1        ad 			NULL,
    558       1.1        ad 			NULL,
    559      1.18  pgoyette 			NULL,
    560       1.1        ad 		} }
    561       1.1        ad 	},
    562       1.1        ad 	{
    563       1.1        ad 		"GenuineTMx86",
    564       1.1        ad 		CPUVENDOR_TRANSMETA,
    565       1.1        ad 		"Transmeta",
    566       1.1        ad 		/* Family 4, Transmeta never had any of these */
    567       1.1        ad 		{ {
    568       1.1        ad 			CPUCLASS_486,
    569       1.1        ad 			{
    570       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    571       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    572       1.1        ad 			},
    573  1.25.4.4      yamt 			"486 compatible",	/* Default */
    574       1.1        ad 			NULL,
    575       1.1        ad 			NULL,
    576      1.18  pgoyette 			NULL,
    577       1.1        ad 		},
    578       1.1        ad 		/* Family 5 */
    579       1.1        ad 		{
    580       1.1        ad 			CPUCLASS_586,
    581       1.1        ad 			{
    582       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    583       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    584       1.1        ad 			},
    585  1.25.4.4      yamt 			"Crusoe",		/* Default */
    586       1.1        ad 			NULL,
    587       1.1        ad 			NULL,
    588       1.1        ad 			transmeta_cpu_info,
    589       1.1        ad 		},
    590       1.1        ad 		/* Family 6, not yet available from Transmeta */
    591       1.1        ad 		{
    592       1.1        ad 			CPUCLASS_686,
    593       1.1        ad 			{
    594       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    595       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    596       1.1        ad 			},
    597  1.25.4.4      yamt 			"Pentium Pro compatible",	/* Default */
    598       1.1        ad 			NULL,
    599       1.1        ad 			NULL,
    600      1.18  pgoyette 			NULL,
    601       1.1        ad 		},
    602       1.1        ad 		/* Family > 6, not yet available from Transmeta */
    603       1.1        ad 		{
    604       1.1        ad 			CPUCLASS_686,
    605       1.1        ad 			{
    606       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    607       1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    608       1.1        ad 			},
    609  1.25.4.4      yamt 			"Pentium Pro compatible",	/* Default */
    610       1.1        ad 			NULL,
    611       1.1        ad 			NULL,
    612      1.18  pgoyette 			NULL,
    613       1.1        ad 		} }
    614       1.1        ad 	}
    615       1.1        ad };
    616       1.1        ad 
    617       1.1        ad /*
    618       1.1        ad  * disable the TSC such that we don't use the TSC in microtime(9)
    619       1.1        ad  * because some CPUs got the implementation wrong.
    620       1.1        ad  */
    621       1.1        ad static void
    622       1.1        ad disable_tsc(struct cpu_info *ci)
    623       1.1        ad {
    624      1.18  pgoyette 	if (ci->ci_feat_val[0] & CPUID_TSC) {
    625      1.18  pgoyette 		ci->ci_feat_val[0] &= ~CPUID_TSC;
    626       1.1        ad 		aprint_error("WARNING: broken TSC disabled\n");
    627       1.1        ad 	}
    628       1.1        ad }
    629       1.1        ad 
    630       1.1        ad static void
    631       1.1        ad cyrix6x86_cpu_setup(struct cpu_info *ci)
    632       1.1        ad {
    633       1.1        ad 
    634       1.1        ad 	/*
    635       1.1        ad 	 * Do not disable the TSC on the Geode GX, it's reported to
    636       1.1        ad 	 * work fine.
    637       1.1        ad 	 */
    638       1.1        ad 	if (ci->ci_signature != 0x552)
    639       1.1        ad 		disable_tsc(ci);
    640       1.1        ad }
    641       1.1        ad 
    642       1.1        ad void
    643       1.1        ad winchip_cpu_setup(struct cpu_info *ci)
    644       1.1        ad {
    645  1.25.4.4      yamt 	switch (ci->ci_model) {
    646       1.1        ad 	case 4:	/* WinChip C6 */
    647       1.1        ad 		disable_tsc(ci);
    648       1.1        ad 	}
    649       1.1        ad }
    650       1.1        ad 
    651       1.1        ad 
    652       1.1        ad static void
    653       1.1        ad identifycpu_cpuids(struct cpu_info *ci)
    654       1.1        ad {
    655       1.1        ad 	const char *cpuname = ci->ci_dev;
    656       1.1        ad 	u_int lp_max = 1;	/* logical processors per package */
    657       1.1        ad 	u_int smt_max;		/* smt per core */
    658       1.1        ad 	u_int core_max = 1;	/* core per package */
    659      1.17  christos 	u_int smt_bits, core_bits;
    660       1.1        ad 	uint32_t descs[4];
    661       1.1        ad 
    662       1.1        ad 	aprint_verbose("%s: Initial APIC ID %u\n", cpuname, ci->ci_initapicid);
    663       1.1        ad 	ci->ci_packageid = ci->ci_initapicid;
    664       1.1        ad 	ci->ci_coreid = 0;
    665       1.1        ad 	ci->ci_smtid = 0;
    666       1.1        ad 	if (cpu_vendor != CPUVENDOR_INTEL) {
    667       1.1        ad 		return;
    668       1.1        ad 	}
    669       1.1        ad 
    670       1.1        ad 	/*
    671       1.1        ad 	 * 253668.pdf 7.10.2
    672       1.1        ad 	 */
    673       1.1        ad 
    674      1.18  pgoyette 	if ((ci->ci_feat_val[0] & CPUID_HTT) != 0) {
    675       1.1        ad 		x86_cpuid(1, descs);
    676       1.1        ad 		lp_max = (descs[1] >> 16) & 0xff;
    677       1.1        ad 	}
    678       1.1        ad 	x86_cpuid(0, descs);
    679       1.1        ad 	if (descs[0] >= 4) {
    680       1.1        ad 		x86_cpuid2(4, 0, descs);
    681       1.1        ad 		core_max = (descs[0] >> 26) + 1;
    682       1.1        ad 	}
    683       1.1        ad 	assert(lp_max >= core_max);
    684       1.1        ad 	smt_max = lp_max / core_max;
    685       1.1        ad 	smt_bits = ilog2(smt_max - 1) + 1;
    686       1.1        ad 	core_bits = ilog2(core_max - 1) + 1;
    687       1.1        ad 	if (smt_bits + core_bits) {
    688       1.1        ad 		ci->ci_packageid = ci->ci_initapicid >> (smt_bits + core_bits);
    689       1.1        ad 	}
    690       1.1        ad 	aprint_verbose("%s: Cluster/Package ID %u\n", cpuname,
    691       1.1        ad 	    ci->ci_packageid);
    692       1.1        ad 	if (core_bits) {
    693       1.1        ad 		u_int core_mask = __BITS(smt_bits, smt_bits + core_bits - 1);
    694       1.1        ad 
    695       1.1        ad 		ci->ci_coreid =
    696       1.1        ad 		    __SHIFTOUT(ci->ci_initapicid, core_mask);
    697       1.1        ad 		aprint_verbose("%s: Core ID %u\n", cpuname, ci->ci_coreid);
    698       1.1        ad 	}
    699       1.1        ad 	if (smt_bits) {
    700      1.17  christos 		u_int smt_mask = __BITS((int)0, (int)(smt_bits - 1));
    701       1.1        ad 
    702       1.1        ad 		ci->ci_smtid = __SHIFTOUT(ci->ci_initapicid, smt_mask);
    703       1.1        ad 		aprint_verbose("%s: SMT ID %u\n", cpuname, ci->ci_smtid);
    704       1.1        ad 	}
    705       1.1        ad }
    706       1.1        ad 
    707       1.1        ad static void
    708       1.1        ad via_cpu_probe(struct cpu_info *ci)
    709       1.1        ad {
    710       1.1        ad 	u_int stepping = CPUID2STEPPING(ci->ci_signature);
    711       1.1        ad 	u_int descs[4];
    712       1.1        ad 	u_int lfunc;
    713       1.1        ad 
    714       1.1        ad 	/*
    715       1.1        ad 	 * Determine the largest extended function value.
    716       1.1        ad 	 */
    717       1.1        ad 	x86_cpuid(0x80000000, descs);
    718       1.1        ad 	lfunc = descs[0];
    719       1.1        ad 
    720       1.1        ad 	/*
    721       1.1        ad 	 * Determine the extended feature flags.
    722       1.1        ad 	 */
    723       1.1        ad 	if (lfunc >= 0x80000001) {
    724       1.1        ad 		x86_cpuid(0x80000001, descs);
    725      1.18  pgoyette 		ci->ci_feat_val[2] |= descs[3];
    726       1.1        ad 	}
    727       1.1        ad 
    728  1.25.4.4      yamt 	if (ci->ci_model < 0x9 || (ci->ci_model == 0x9 && stepping < 3))
    729       1.1        ad 		return;
    730       1.1        ad 
    731       1.1        ad 	/* Nehemiah or Esther */
    732       1.1        ad 	x86_cpuid(0xc0000000, descs);
    733       1.1        ad 	lfunc = descs[0];
    734       1.1        ad 	if (lfunc < 0xc0000001)	/* no ACE, no RNG */
    735       1.1        ad 		return;
    736       1.1        ad 
    737       1.1        ad 	x86_cpuid(0xc0000001, descs);
    738       1.1        ad 	lfunc = descs[3];
    739      1.24  jmcneill 	ci->ci_feat_val[4] = lfunc;
    740       1.1        ad }
    741       1.1        ad 
    742       1.1        ad static const char *
    743       1.1        ad intel_family6_name(struct cpu_info *ci)
    744       1.1        ad {
    745       1.1        ad 	const char *ret = NULL;
    746       1.1        ad 	u_int l2cache = ci->ci_cinfo[CAI_L2CACHE].cai_totalsize;
    747       1.1        ad 
    748  1.25.4.4      yamt 	if (ci->ci_model == 5) {
    749       1.1        ad 		switch (l2cache) {
    750       1.1        ad 		case 0:
    751       1.1        ad 		case 128 * 1024:
    752       1.1        ad 			ret = "Celeron (Covington)";
    753       1.1        ad 			break;
    754       1.1        ad 		case 256 * 1024:
    755       1.1        ad 			ret = "Mobile Pentium II (Dixon)";
    756       1.1        ad 			break;
    757       1.1        ad 		case 512 * 1024:
    758       1.1        ad 			ret = "Pentium II";
    759       1.1        ad 			break;
    760       1.1        ad 		case 1 * 1024 * 1024:
    761       1.1        ad 		case 2 * 1024 * 1024:
    762       1.1        ad 			ret = "Pentium II Xeon";
    763       1.1        ad 			break;
    764       1.1        ad 		}
    765  1.25.4.4      yamt 	} else if (ci->ci_model == 6) {
    766       1.1        ad 		switch (l2cache) {
    767       1.1        ad 		case 256 * 1024:
    768       1.1        ad 		case 512 * 1024:
    769       1.1        ad 			ret = "Mobile Pentium II";
    770       1.1        ad 			break;
    771       1.1        ad 		}
    772  1.25.4.4      yamt 	} else if (ci->ci_model == 7) {
    773       1.1        ad 		switch (l2cache) {
    774       1.1        ad 		case 512 * 1024:
    775       1.1        ad 			ret = "Pentium III";
    776       1.1        ad 			break;
    777       1.1        ad 		case 1 * 1024 * 1024:
    778       1.1        ad 		case 2 * 1024 * 1024:
    779       1.1        ad 			ret = "Pentium III Xeon";
    780       1.1        ad 			break;
    781       1.1        ad 		}
    782  1.25.4.4      yamt 	} else if (ci->ci_model >= 8) {
    783       1.1        ad 		if (ci->ci_brand_id && ci->ci_brand_id < 0x10) {
    784       1.1        ad 			switch (ci->ci_brand_id) {
    785       1.1        ad 			case 0x3:
    786       1.1        ad 				if (ci->ci_signature == 0x6B1)
    787       1.1        ad 					ret = "Celeron";
    788       1.1        ad 				break;
    789       1.1        ad 			case 0x8:
    790       1.1        ad 				if (ci->ci_signature >= 0xF13)
    791       1.1        ad 					ret = "genuine processor";
    792       1.1        ad 				break;
    793       1.1        ad 			case 0xB:
    794       1.1        ad 				if (ci->ci_signature >= 0xF13)
    795       1.1        ad 					ret = "Xeon MP";
    796       1.1        ad 				break;
    797       1.1        ad 			case 0xE:
    798       1.1        ad 				if (ci->ci_signature < 0xF13)
    799       1.1        ad 					ret = "Xeon";
    800       1.1        ad 				break;
    801       1.1        ad 			}
    802       1.1        ad 			if (ret == NULL)
    803       1.1        ad 				ret = i386_intel_brand[ci->ci_brand_id];
    804       1.1        ad 		}
    805       1.1        ad 	}
    806       1.1        ad 
    807       1.1        ad 	return ret;
    808       1.1        ad }
    809       1.1        ad 
    810       1.1        ad /*
    811       1.1        ad  * Identify AMD64 CPU names from cpuid.
    812       1.1        ad  *
    813       1.1        ad  * Based on:
    814       1.1        ad  * "Revision Guide for AMD Athlon 64 and AMD Opteron Processors"
    815       1.1        ad  * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/25759.pdf
    816       1.1        ad  * "Revision Guide for AMD NPT Family 0Fh Processors"
    817       1.1        ad  * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/33610.pdf
    818       1.1        ad  * and other miscellaneous reports.
    819  1.25.4.4      yamt  *
    820  1.25.4.4      yamt  * This is all rather pointless, these are cross 'brand' since the raw
    821  1.25.4.4      yamt  * silicon is shared.
    822       1.1        ad  */
    823       1.1        ad static const char *
    824       1.1        ad amd_amd64_name(struct cpu_info *ci)
    825       1.1        ad {
    826  1.25.4.4      yamt 	static char family_str[32];
    827       1.1        ad 
    828  1.25.4.4      yamt 	/* Only called if family >= 15 */
    829  1.25.4.4      yamt 
    830  1.25.4.4      yamt 	switch (ci->ci_family) {
    831  1.25.4.4      yamt 	case 15:
    832  1.25.4.4      yamt 		switch (ci->ci_model) {
    833  1.25.4.4      yamt 		case 0x21:	/* rev JH-E1/E6 */
    834  1.25.4.4      yamt 		case 0x41:	/* rev JH-F2 */
    835  1.25.4.4      yamt 			return "Dual-Core Opteron";
    836  1.25.4.4      yamt 		case 0x23:	/* rev JH-E6 (Toledo) */
    837  1.25.4.4      yamt 			return "Dual-Core Opteron or Athlon 64 X2";
    838  1.25.4.4      yamt 		case 0x43:	/* rev JH-F2 (Windsor) */
    839  1.25.4.4      yamt 			return "Athlon 64 FX or Athlon 64 X2";
    840  1.25.4.4      yamt 		case 0x24:	/* rev SH-E5 (Lancaster?) */
    841  1.25.4.4      yamt 			return "Mobile Athlon 64 or Turion 64";
    842  1.25.4.4      yamt 		case 0x05:	/* rev SH-B0/B3/C0/CG (SledgeHammer?) */
    843  1.25.4.4      yamt 			return "Opteron or Athlon 64 FX";
    844  1.25.4.4      yamt 		case 0x15:	/* rev SH-D0 */
    845  1.25.4.4      yamt 		case 0x25:	/* rev SH-E4 */
    846  1.25.4.4      yamt 			return "Opteron";
    847  1.25.4.4      yamt 		case 0x27:	/* rev DH-E4, SH-E4 */
    848  1.25.4.4      yamt 			return "Athlon 64 or Athlon 64 FX or Opteron";
    849  1.25.4.4      yamt 		case 0x48:	/* rev BH-F2 */
    850  1.25.4.4      yamt 			return "Turion 64 X2";
    851  1.25.4.4      yamt 		case 0x04:	/* rev SH-B0/C0/CG (ClawHammer) */
    852  1.25.4.4      yamt 		case 0x07:	/* rev SH-CG (ClawHammer) */
    853  1.25.4.4      yamt 		case 0x0b:	/* rev CH-CG */
    854  1.25.4.4      yamt 		case 0x14:	/* rev SH-D0 */
    855  1.25.4.4      yamt 		case 0x17:	/* rev SH-D0 */
    856  1.25.4.4      yamt 		case 0x1b:	/* rev CH-D0 */
    857  1.25.4.4      yamt 			return "Athlon 64";
    858  1.25.4.4      yamt 		case 0x2b:	/* rev BH-E4 (Manchester) */
    859  1.25.4.4      yamt 		case 0x4b:	/* rev BH-F2 (Windsor) */
    860  1.25.4.4      yamt 			return "Athlon 64 X2";
    861  1.25.4.4      yamt 		case 0x6b:	/* rev BH-G1 (Brisbane) */
    862  1.25.4.4      yamt 			return "Athlon X2 or Athlon 64 X2";
    863  1.25.4.4      yamt 		case 0x08:	/* rev CH-CG */
    864  1.25.4.4      yamt 		case 0x0c:	/* rev DH-CG (Newcastle) */
    865  1.25.4.4      yamt 		case 0x0e:	/* rev DH-CG (Newcastle?) */
    866  1.25.4.4      yamt 		case 0x0f:	/* rev DH-CG (Newcastle/Paris) */
    867  1.25.4.4      yamt 		case 0x18:	/* rev CH-D0 */
    868  1.25.4.4      yamt 		case 0x1c:	/* rev DH-D0 (Winchester) */
    869  1.25.4.4      yamt 		case 0x1f:	/* rev DH-D0 (Winchester/Victoria) */
    870  1.25.4.4      yamt 		case 0x2c:	/* rev DH-E3/E6 */
    871  1.25.4.4      yamt 		case 0x2f:	/* rev DH-E3/E6 (Venice/Palermo) */
    872  1.25.4.4      yamt 		case 0x4f:	/* rev DH-F2 (Orleans/Manila) */
    873  1.25.4.4      yamt 		case 0x5f:	/* rev DH-F2 (Orleans/Manila) */
    874  1.25.4.4      yamt 		case 0x6f:	/* rev DH-G1 */
    875  1.25.4.4      yamt 			return "Athlon 64 or Sempron";
    876       1.1        ad 		default:
    877  1.25.4.4      yamt 			break;
    878       1.1        ad 		}
    879  1.25.4.4      yamt 		return "Unknown AMD64 CPU";
    880  1.25.4.4      yamt 
    881  1.25.4.4      yamt #if 0
    882  1.25.4.4      yamt 	case 16:
    883  1.25.4.4      yamt 		return "Family 10h";
    884  1.25.4.4      yamt 	case 17:
    885  1.25.4.4      yamt 		return "Family 11h";
    886  1.25.4.4      yamt 	case 18:
    887  1.25.4.4      yamt 		return "Family 12h";
    888  1.25.4.4      yamt 	case 19:
    889  1.25.4.4      yamt 		return "Family 14h";
    890  1.25.4.4      yamt 	case 20:
    891  1.25.4.4      yamt 		return "Family 15h";
    892  1.25.4.4      yamt #endif
    893  1.25.4.4      yamt 
    894  1.25.4.2      yamt 	default:
    895      1.25    jruoho 		break;
    896       1.1        ad 	}
    897       1.1        ad 
    898  1.25.4.4      yamt 	snprintf(family_str, sizeof family_str, "Family %xh", ci->ci_family);
    899  1.25.4.4      yamt 	return family_str;
    900       1.1        ad }
    901       1.1        ad 
    902       1.1        ad static void
    903  1.25.4.4      yamt cpu_probe_base_features(struct cpu_info *ci, const char *cpuname)
    904       1.1        ad {
    905       1.1        ad 	const struct x86_cache_info *cai;
    906       1.1        ad 	u_int descs[4];
    907       1.1        ad 	int iterations, i, j;
    908       1.1        ad 	uint8_t desc;
    909       1.1        ad 	uint32_t brand[12];
    910       1.1        ad 
    911  1.25.4.4      yamt 	memset(ci, 0, sizeof(*ci));
    912  1.25.4.4      yamt 	ci->ci_dev = cpuname;
    913  1.25.4.4      yamt 
    914  1.25.4.4      yamt 	ci->ci_cpu_type = x86_identify();
    915  1.25.4.4      yamt 	if (ci->ci_cpu_type >= 0) {
    916  1.25.4.4      yamt 		/* Old pre-cpuid instruction cpu */
    917  1.25.4.4      yamt 		ci->ci_cpuid_level = -1;
    918       1.1        ad 		return;
    919  1.25.4.4      yamt 	}
    920       1.1        ad 
    921       1.1        ad 	x86_cpuid(0, descs);
    922       1.1        ad 	ci->ci_cpuid_level = descs[0];
    923       1.1        ad 	ci->ci_vendor[0] = descs[1];
    924       1.1        ad 	ci->ci_vendor[2] = descs[2];
    925       1.1        ad 	ci->ci_vendor[1] = descs[3];
    926       1.1        ad 	ci->ci_vendor[3] = 0;
    927       1.1        ad 
    928       1.1        ad 	x86_cpuid(0x80000000, brand);
    929       1.1        ad 	if (brand[0] >= 0x80000004) {
    930       1.1        ad 		x86_cpuid(0x80000002, brand);
    931       1.1        ad 		x86_cpuid(0x80000003, brand + 4);
    932       1.1        ad 		x86_cpuid(0x80000004, brand + 8);
    933       1.1        ad 		for (i = 0; i < 48; i++)
    934       1.1        ad 			if (((char *) brand)[i] != ' ')
    935       1.1        ad 				break;
    936       1.1        ad 		memcpy(cpu_brand_string, ((char *) brand) + i, 48 - i);
    937       1.1        ad 	}
    938       1.1        ad 
    939       1.1        ad 	if (ci->ci_cpuid_level < 1)
    940       1.1        ad 		return;
    941       1.1        ad 
    942       1.1        ad 	x86_cpuid(1, descs);
    943       1.1        ad 	ci->ci_signature = descs[0];
    944  1.25.4.4      yamt 
    945  1.25.4.4      yamt 	/* Extract full family/model values */
    946  1.25.4.4      yamt 	ci->ci_family = CPUID2FAMILY(ci->ci_signature);
    947  1.25.4.4      yamt 	ci->ci_model = CPUID2MODEL(ci->ci_signature);
    948  1.25.4.4      yamt 	if (ci->ci_family == 15)
    949  1.25.4.4      yamt 		ci->ci_family += CPUID2EXTFAMILY(ci->ci_signature);
    950  1.25.4.4      yamt 	if (ci->ci_family == 6 || ci->ci_family == 15)
    951  1.25.4.4      yamt 		ci->ci_model += CPUID2EXTMODEL(ci->ci_signature) << 4;
    952  1.25.4.4      yamt 
    953  1.25.4.4      yamt 	/* Brand is low order 8 bits of ebx */
    954  1.25.4.4      yamt 	ci->ci_brand_id = descs[1] & 0xff;
    955  1.25.4.4      yamt 	ci->ci_initapicid = (descs[1] >> 24) & 0xff;
    956  1.25.4.4      yamt 
    957      1.18  pgoyette 	ci->ci_feat_val[1] = descs[2];
    958      1.18  pgoyette 	ci->ci_feat_val[0] = descs[3];
    959       1.1        ad 
    960       1.1        ad 	if (ci->ci_cpuid_level < 2)
    961       1.1        ad 		return;
    962       1.1        ad 
    963       1.1        ad 	/*
    964       1.1        ad 	 * Parse the cache info from `cpuid', if we have it.
    965       1.1        ad 	 * XXX This is kinda ugly, but hey, so is the architecture...
    966       1.1        ad 	 */
    967       1.1        ad 
    968       1.1        ad 	x86_cpuid(2, descs);
    969       1.1        ad 
    970       1.1        ad 	iterations = descs[0] & 0xff;
    971       1.1        ad 	while (iterations-- > 0) {
    972       1.1        ad 		for (i = 0; i < 4; i++) {
    973       1.1        ad 			if (descs[i] & 0x80000000)
    974       1.1        ad 				continue;
    975       1.1        ad 			for (j = 0; j < 4; j++) {
    976       1.1        ad 				if (i == 0 && j == 0)
    977       1.1        ad 					continue;
    978       1.1        ad 				desc = (descs[i] >> (j * 8)) & 0xff;
    979       1.1        ad 				if (desc == 0)
    980       1.1        ad 					continue;
    981       1.1        ad 				cai = cache_info_lookup(intel_cpuid_cache_info,
    982       1.1        ad 				    desc);
    983       1.1        ad 				if (cai != NULL)
    984       1.1        ad 					ci->ci_cinfo[cai->cai_index] = *cai;
    985       1.1        ad 			}
    986       1.1        ad 		}
    987       1.1        ad 		x86_cpuid(2, descs);
    988       1.1        ad 	}
    989       1.1        ad 
    990       1.1        ad 	if (ci->ci_cpuid_level < 3)
    991       1.1        ad 		return;
    992       1.1        ad 
    993       1.1        ad 	/*
    994       1.1        ad 	 * If the processor serial number misfeature is present and supported,
    995       1.1        ad 	 * extract it here.
    996       1.1        ad 	 */
    997      1.18  pgoyette 	if ((ci->ci_feat_val[0] & CPUID_PN) != 0) {
    998       1.1        ad 		ci->ci_cpu_serial[0] = ci->ci_signature;
    999       1.1        ad 		x86_cpuid(3, descs);
   1000       1.1        ad 		ci->ci_cpu_serial[2] = descs[2];
   1001       1.1        ad 		ci->ci_cpu_serial[1] = descs[3];
   1002       1.1        ad 	}
   1003  1.25.4.4      yamt 
   1004  1.25.4.4      yamt 	if (ci->ci_cpuid_level < 0xd)
   1005  1.25.4.4      yamt 		return;
   1006  1.25.4.4      yamt 
   1007  1.25.4.4      yamt 	/* Get support XRC0 bits */
   1008  1.25.4.4      yamt 	x86_cpuid2(0xd, 0, descs);
   1009  1.25.4.4      yamt 	ci->ci_feat_val[5] = descs[0];	/* Actually 64 bits */
   1010  1.25.4.4      yamt 	ci->ci_cur_xsave = descs[1];
   1011  1.25.4.4      yamt 	ci->ci_max_xsave = descs[2];
   1012  1.25.4.4      yamt 
   1013  1.25.4.4      yamt 	/* Additional flags (eg xsaveopt support) */
   1014  1.25.4.4      yamt 	x86_cpuid2(0xd, 1, descs);
   1015  1.25.4.4      yamt 	ci->ci_feat_val[6] = descs[0];   /* Actually 64 bits */
   1016       1.1        ad }
   1017       1.1        ad 
   1018       1.1        ad static void
   1019       1.1        ad cpu_probe_features(struct cpu_info *ci)
   1020       1.1        ad {
   1021       1.1        ad 	const struct cpu_cpuid_nameclass *cpup = NULL;
   1022  1.25.4.4      yamt 	unsigned int i;
   1023       1.1        ad 
   1024       1.1        ad 	if (ci->ci_cpuid_level < 1)
   1025       1.1        ad 		return;
   1026       1.1        ad 
   1027  1.25.4.4      yamt 	for (i = 0; i < __arraycount(i386_cpuid_cpus); i++) {
   1028       1.1        ad 		if (!strncmp((char *)ci->ci_vendor,
   1029       1.1        ad 		    i386_cpuid_cpus[i].cpu_id, 12)) {
   1030       1.1        ad 			cpup = &i386_cpuid_cpus[i];
   1031       1.1        ad 			break;
   1032       1.1        ad 		}
   1033       1.1        ad 	}
   1034       1.1        ad 
   1035       1.1        ad 	if (cpup == NULL)
   1036       1.1        ad 		return;
   1037       1.1        ad 
   1038  1.25.4.4      yamt 	i = ci->ci_family - CPU_MINFAMILY;
   1039       1.1        ad 
   1040  1.25.4.4      yamt 	if (i >= __arraycount(cpup->cpu_family))
   1041  1.25.4.4      yamt 		i = __arraycount(cpup->cpu_family) - 1;
   1042       1.1        ad 
   1043       1.1        ad 	if (cpup->cpu_family[i].cpu_probe == NULL)
   1044       1.1        ad 		return;
   1045       1.1        ad 
   1046       1.1        ad 	(*cpup->cpu_family[i].cpu_probe)(ci);
   1047       1.1        ad }
   1048       1.1        ad 
   1049       1.1        ad static void
   1050       1.1        ad intel_family_new_probe(struct cpu_info *ci)
   1051       1.1        ad {
   1052       1.1        ad 	uint32_t descs[4];
   1053       1.1        ad 
   1054       1.1        ad 	x86_cpuid(0x80000000, descs);
   1055       1.1        ad 
   1056       1.1        ad 	/*
   1057       1.1        ad 	 * Determine extended feature flags.
   1058       1.1        ad 	 */
   1059       1.1        ad 	if (descs[0] >= 0x80000001) {
   1060       1.1        ad 		x86_cpuid(0x80000001, descs);
   1061      1.18  pgoyette 		ci->ci_feat_val[2] |= descs[3];
   1062      1.18  pgoyette 		ci->ci_feat_val[3] |= descs[2];
   1063       1.1        ad 	}
   1064       1.1        ad }
   1065       1.1        ad 
   1066       1.1        ad static void
   1067       1.1        ad amd_family6_probe(struct cpu_info *ci)
   1068       1.1        ad {
   1069       1.1        ad 	uint32_t descs[4];
   1070       1.1        ad 	char *p;
   1071      1.17  christos 	size_t i;
   1072       1.1        ad 
   1073       1.1        ad 	x86_cpuid(0x80000000, descs);
   1074       1.1        ad 
   1075       1.1        ad 	/*
   1076       1.1        ad 	 * Determine the extended feature flags.
   1077       1.1        ad 	 */
   1078       1.1        ad 	if (descs[0] >= 0x80000001) {
   1079       1.1        ad 		x86_cpuid(0x80000001, descs);
   1080      1.18  pgoyette 		ci->ci_feat_val[2] |= descs[3]; /* %edx */
   1081      1.18  pgoyette 		ci->ci_feat_val[3] = descs[2]; /* %ecx */
   1082       1.1        ad 	}
   1083       1.1        ad 
   1084       1.1        ad 	if (*cpu_brand_string == '\0')
   1085       1.1        ad 		return;
   1086       1.1        ad 
   1087       1.3     chris 	for (i = 1; i < __arraycount(amd_brand); i++)
   1088       1.1        ad 		if ((p = strstr(cpu_brand_string, amd_brand[i])) != NULL) {
   1089       1.1        ad 			ci->ci_brand_id = i;
   1090       1.1        ad 			strlcpy(amd_brand_name, p, sizeof(amd_brand_name));
   1091       1.1        ad 			break;
   1092       1.1        ad 		}
   1093       1.1        ad }
   1094       1.1        ad 
   1095       1.1        ad static void
   1096       1.1        ad amd_family5_setup(struct cpu_info *ci)
   1097       1.1        ad {
   1098       1.1        ad 
   1099  1.25.4.4      yamt 	switch (ci->ci_model) {
   1100       1.1        ad 	case 0:		/* AMD-K5 Model 0 */
   1101       1.1        ad 		/*
   1102       1.1        ad 		 * According to the AMD Processor Recognition App Note,
   1103       1.1        ad 		 * the AMD-K5 Model 0 uses the wrong bit to indicate
   1104       1.1        ad 		 * support for global PTEs, instead using bit 9 (APIC)
   1105       1.1        ad 		 * rather than bit 13 (i.e. "0x200" vs. 0x2000".  Oops!).
   1106       1.1        ad 		 */
   1107      1.18  pgoyette 		if (ci->ci_feat_val[0] & CPUID_APIC)
   1108      1.18  pgoyette 			ci->ci_feat_val[0] =
   1109      1.18  pgoyette 			    (ci->ci_feat_val[0] & ~CPUID_APIC) | CPUID_PGE;
   1110       1.1        ad 		/*
   1111       1.1        ad 		 * XXX But pmap_pg_g is already initialized -- need to kick
   1112       1.1        ad 		 * XXX the pmap somehow.  How does the MP branch do this?
   1113       1.1        ad 		 */
   1114       1.1        ad 		break;
   1115       1.1        ad 	}
   1116       1.1        ad }
   1117       1.1        ad 
   1118       1.1        ad static void
   1119       1.1        ad tmx86_get_longrun_status(u_int *frequency, u_int *voltage, u_int *percentage)
   1120       1.1        ad {
   1121       1.1        ad 	u_int descs[4];
   1122       1.1        ad 
   1123       1.1        ad 	x86_cpuid(0x80860007, descs);
   1124       1.1        ad 	*frequency = descs[0];
   1125       1.1        ad 	*voltage = descs[1];
   1126       1.1        ad 	*percentage = descs[2];
   1127       1.1        ad }
   1128       1.1        ad 
   1129       1.1        ad static void
   1130       1.1        ad transmeta_cpu_info(struct cpu_info *ci)
   1131       1.1        ad {
   1132       1.1        ad 	u_int descs[4], nreg;
   1133       1.1        ad 	u_int frequency, voltage, percentage;
   1134       1.1        ad 
   1135       1.1        ad 	x86_cpuid(0x80860000, descs);
   1136       1.1        ad 	nreg = descs[0];
   1137       1.1        ad 	if (nreg >= 0x80860001) {
   1138       1.1        ad 		x86_cpuid(0x80860001, descs);
   1139       1.1        ad 		aprint_verbose_dev(ci->ci_dev, "Processor revision %u.%u.%u.%u\n",
   1140       1.1        ad 		    (descs[1] >> 24) & 0xff,
   1141       1.1        ad 		    (descs[1] >> 16) & 0xff,
   1142       1.1        ad 		    (descs[1] >> 8) & 0xff,
   1143       1.1        ad 		    descs[1] & 0xff);
   1144       1.1        ad 	}
   1145       1.1        ad 	if (nreg >= 0x80860002) {
   1146       1.1        ad 		x86_cpuid(0x80860002, descs);
   1147       1.1        ad 		aprint_verbose_dev(ci->ci_dev, "Code Morphing Software Rev: %u.%u.%u-%u-%u\n",
   1148       1.1        ad 		    (descs[1] >> 24) & 0xff,
   1149       1.1        ad 		    (descs[1] >> 16) & 0xff,
   1150       1.1        ad 		    (descs[1] >> 8) & 0xff,
   1151       1.1        ad 		    descs[1] & 0xff,
   1152       1.1        ad 		    descs[2]);
   1153       1.1        ad 	}
   1154       1.1        ad 	if (nreg >= 0x80860006) {
   1155       1.1        ad 		union {
   1156       1.1        ad 			char text[65];
   1157       1.1        ad 			u_int descs[4][4];
   1158       1.1        ad 		} info;
   1159       1.1        ad 		int i;
   1160       1.1        ad 
   1161       1.1        ad 		for (i=0; i<4; i++) {
   1162       1.1        ad 			x86_cpuid(0x80860003 + i, info.descs[i]);
   1163       1.1        ad 		}
   1164       1.1        ad 		info.text[64] = '\0';
   1165       1.1        ad 		aprint_verbose_dev(ci->ci_dev, "%s\n", info.text);
   1166       1.1        ad 	}
   1167       1.1        ad 
   1168       1.1        ad 	if (nreg >= 0x80860007) {
   1169       1.1        ad 		tmx86_get_longrun_status(&frequency,
   1170       1.1        ad 		    &voltage, &percentage);
   1171       1.1        ad 		aprint_verbose_dev(ci->ci_dev, "LongRun <%dMHz %dmV %d%%>\n",
   1172       1.1        ad 		    frequency, voltage, percentage);
   1173       1.1        ad 	}
   1174       1.1        ad }
   1175       1.1        ad 
   1176  1.25.4.4      yamt static void
   1177  1.25.4.4      yamt print_bits(const char *cpuname, const char *hdr, const char *fmt, uint32_t val)
   1178  1.25.4.4      yamt {
   1179  1.25.4.4      yamt 	char buf[32 * 16];
   1180  1.25.4.4      yamt 	char *bp;
   1181  1.25.4.4      yamt 
   1182  1.25.4.4      yamt #define	MAX_LINE_LEN	79	/* get from command arg or 'stty cols' ? */
   1183  1.25.4.4      yamt 
   1184  1.25.4.4      yamt 	if (val == 0 || fmt == NULL)
   1185  1.25.4.4      yamt 		return;
   1186  1.25.4.4      yamt 
   1187  1.25.4.4      yamt 	snprintb_m(buf, sizeof(buf), fmt, val,
   1188  1.25.4.4      yamt 	    MAX_LINE_LEN - strlen(cpuname) - 2 - strlen(hdr) - 1);
   1189  1.25.4.4      yamt 	bp = buf;
   1190  1.25.4.4      yamt 	while (*bp != '\0') {
   1191  1.25.4.4      yamt 		aprint_verbose("%s: %s %s\n", cpuname, hdr, bp);
   1192  1.25.4.4      yamt 		bp += strlen(bp) + 1;
   1193  1.25.4.4      yamt 	}
   1194  1.25.4.4      yamt }
   1195  1.25.4.4      yamt 
   1196       1.1        ad void
   1197  1.25.4.3      yamt identifycpu(int fd, const char *cpuname)
   1198       1.1        ad {
   1199      1.18  pgoyette 	const char *name = "", *modifier, *vendorname, *brand = "";
   1200  1.25.4.4      yamt 	int class = CPUCLASS_386;
   1201  1.25.4.4      yamt 	unsigned int i;
   1202  1.25.4.4      yamt 	int modif, family;
   1203       1.1        ad 	const struct cpu_cpuid_nameclass *cpup = NULL;
   1204       1.1        ad 	const struct cpu_cpuid_family *cpufam;
   1205       1.1        ad 	struct cpu_info *ci, cistore;
   1206       1.1        ad 	size_t sz;
   1207  1.25.4.3      yamt 	struct cpu_ucode_version ucode;
   1208  1.25.4.3      yamt 	union {
   1209  1.25.4.3      yamt 		struct cpu_ucode_version_amd amd;
   1210  1.25.4.3      yamt 		struct cpu_ucode_version_intel1 intel1;
   1211  1.25.4.3      yamt 	} ucvers;
   1212       1.1        ad 
   1213       1.1        ad 	ci = &cistore;
   1214  1.25.4.4      yamt 	cpu_probe_base_features(ci, cpuname);
   1215       1.1        ad 	cpu_probe_features(ci);
   1216       1.1        ad 
   1217  1.25.4.4      yamt 	if (ci->ci_cpu_type >= 0) {
   1218  1.25.4.4      yamt 		if (ci->ci_cpu_type >= (int)__arraycount(i386_nocpuid_cpus))
   1219  1.25.4.4      yamt 			errx(1, "unknown cpu type %d", ci->ci_cpu_type);
   1220  1.25.4.4      yamt 		name = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_name;
   1221  1.25.4.4      yamt 		cpu_vendor = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_vendor;
   1222  1.25.4.4      yamt 		vendorname = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_vendorname;
   1223  1.25.4.4      yamt 		class = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_class;
   1224  1.25.4.4      yamt 		ci->ci_info = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_info;
   1225       1.1        ad 		modifier = "";
   1226       1.1        ad 	} else {
   1227       1.1        ad 		modif = (ci->ci_signature >> 12) & 0x3;
   1228  1.25.4.4      yamt 		family = ci->ci_family;
   1229       1.1        ad 		if (family < CPU_MINFAMILY)
   1230       1.1        ad 			errx(1, "identifycpu: strange family value");
   1231  1.25.4.4      yamt 		if (family > CPU_MAXFAMILY)
   1232  1.25.4.4      yamt 			family = CPU_MAXFAMILY;
   1233       1.1        ad 
   1234  1.25.4.4      yamt 		for (i = 0; i < __arraycount(i386_cpuid_cpus); i++) {
   1235       1.1        ad 			if (!strncmp((char *)ci->ci_vendor,
   1236       1.1        ad 			    i386_cpuid_cpus[i].cpu_id, 12)) {
   1237       1.1        ad 				cpup = &i386_cpuid_cpus[i];
   1238       1.1        ad 				break;
   1239       1.1        ad 			}
   1240       1.1        ad 		}
   1241       1.1        ad 
   1242       1.1        ad 		if (cpup == NULL) {
   1243       1.1        ad 			cpu_vendor = CPUVENDOR_UNKNOWN;
   1244       1.1        ad 			if (ci->ci_vendor[0] != '\0')
   1245       1.1        ad 				vendorname = (char *)&ci->ci_vendor[0];
   1246       1.1        ad 			else
   1247       1.1        ad 				vendorname = "Unknown";
   1248       1.1        ad 			class = family - 3;
   1249       1.1        ad 			modifier = "";
   1250       1.1        ad 			name = "";
   1251       1.1        ad 			ci->ci_info = NULL;
   1252       1.1        ad 		} else {
   1253       1.1        ad 			cpu_vendor = cpup->cpu_vendor;
   1254       1.1        ad 			vendorname = cpup->cpu_vendorname;
   1255       1.1        ad 			modifier = modifiers[modif];
   1256       1.1        ad 			cpufam = &cpup->cpu_family[family - CPU_MINFAMILY];
   1257  1.25.4.4      yamt 			name = cpufam->cpu_models[ci->ci_model];
   1258      1.18  pgoyette 			if (name == NULL || *name == '\0')
   1259  1.25.4.4      yamt 			    name = cpufam->cpu_model_default;
   1260       1.1        ad 			class = cpufam->cpu_class;
   1261       1.1        ad 			ci->ci_info = cpufam->cpu_info;
   1262       1.1        ad 
   1263       1.1        ad 			if (cpu_vendor == CPUVENDOR_INTEL) {
   1264  1.25.4.4      yamt 				if (ci->ci_family == 6 && ci->ci_model >= 5) {
   1265       1.1        ad 					const char *tmp;
   1266       1.1        ad 					tmp = intel_family6_name(ci);
   1267       1.1        ad 					if (tmp != NULL)
   1268       1.1        ad 						name = tmp;
   1269       1.1        ad 				}
   1270  1.25.4.4      yamt 				if (ci->ci_family == 15 &&
   1271       1.1        ad 				    ci->ci_brand_id <
   1272       1.1        ad 				    __arraycount(i386_intel_brand) &&
   1273       1.1        ad 				    i386_intel_brand[ci->ci_brand_id])
   1274       1.1        ad 					name =
   1275       1.1        ad 					     i386_intel_brand[ci->ci_brand_id];
   1276       1.1        ad 			}
   1277       1.1        ad 
   1278       1.1        ad 			if (cpu_vendor == CPUVENDOR_AMD) {
   1279  1.25.4.4      yamt 				if (ci->ci_family == 6 && ci->ci_model >= 6) {
   1280       1.1        ad 					if (ci->ci_brand_id == 1)
   1281       1.1        ad 						/*
   1282       1.1        ad 						 * It's Duron. We override the
   1283       1.1        ad 						 * name, since it might have
   1284       1.1        ad 						 * been misidentified as Athlon.
   1285       1.1        ad 						 */
   1286       1.1        ad 						name =
   1287       1.1        ad 						    amd_brand[ci->ci_brand_id];
   1288       1.1        ad 					else
   1289       1.1        ad 						brand = amd_brand_name;
   1290       1.1        ad 				}
   1291       1.1        ad 				if (CPUID2FAMILY(ci->ci_signature) == 0xf) {
   1292  1.25.4.4      yamt 					/* Identify AMD64 CPU names.  */
   1293       1.1        ad 					const char *tmp;
   1294       1.1        ad 					tmp = amd_amd64_name(ci);
   1295       1.1        ad 					if (tmp != NULL)
   1296       1.1        ad 						name = tmp;
   1297       1.1        ad 				}
   1298       1.1        ad 			}
   1299       1.1        ad 
   1300  1.25.4.4      yamt 			if (cpu_vendor == CPUVENDOR_IDT && ci->ci_family >= 6)
   1301       1.1        ad 				vendorname = "VIA";
   1302       1.1        ad 		}
   1303       1.1        ad 	}
   1304       1.1        ad 
   1305       1.1        ad 	ci->ci_cpu_class = class;
   1306       1.1        ad 
   1307       1.1        ad 	sz = sizeof(ci->ci_tsc_freq);
   1308       1.1        ad 	(void)sysctlbyname("machdep.tsc_freq", &ci->ci_tsc_freq, &sz, NULL, 0);
   1309  1.25.4.1      yamt 	sz = sizeof(use_pae);
   1310  1.25.4.1      yamt 	(void)sysctlbyname("machdep.pae", &use_pae, &sz, NULL, 0);
   1311  1.25.4.1      yamt 	largepagesize = (use_pae ? 2 * 1024 * 1024 : 4 * 1024 * 1024);
   1312       1.1        ad 
   1313  1.25.4.4      yamt 	/*
   1314  1.25.4.4      yamt 	 * The 'cpu_brand_string' is much more useful than the 'cpu_model'
   1315  1.25.4.4      yamt 	 * we try to determine from the family/model values.
   1316  1.25.4.4      yamt 	 */
   1317  1.25.4.4      yamt 	if (*cpu_brand_string != '\0')
   1318  1.25.4.4      yamt 		aprint_normal("%s: \"%s\"\n", cpuname, cpu_brand_string);
   1319  1.25.4.4      yamt 
   1320  1.25.4.4      yamt 	aprint_normal("%s: %s", cpuname, vendorname);
   1321  1.25.4.4      yamt 	if (*modifier)
   1322  1.25.4.4      yamt 		aprint_normal(" %s", modifier);
   1323  1.25.4.4      yamt 	if (*name)
   1324  1.25.4.4      yamt 		aprint_normal(" %s", name);
   1325  1.25.4.4      yamt 	if (*brand)
   1326  1.25.4.4      yamt 		aprint_normal(" %s", brand);
   1327  1.25.4.4      yamt 	aprint_normal(" (%s-class)", classnames[class]);
   1328       1.1        ad 
   1329       1.1        ad 	if (ci->ci_tsc_freq != 0)
   1330  1.25.4.4      yamt 		aprint_normal(", %ju.%02ju MHz\n",
   1331  1.25.4.1      yamt 		    ((uintmax_t)ci->ci_tsc_freq + 4999) / 1000000,
   1332  1.25.4.1      yamt 		    (((uintmax_t)ci->ci_tsc_freq + 4999) / 10000) % 100);
   1333  1.25.4.4      yamt 
   1334  1.25.4.4      yamt 	aprint_normal_dev(ci->ci_dev, "family %#x model %#x stepping %#x",
   1335  1.25.4.4      yamt 	    ci->ci_family, ci->ci_model, CPUID2STEPPING(ci->ci_signature));
   1336       1.1        ad 	if (ci->ci_signature != 0)
   1337  1.25.4.4      yamt 		aprint_normal(" (id %#x)", ci->ci_signature);
   1338       1.1        ad 	aprint_normal("\n");
   1339       1.1        ad 
   1340       1.1        ad 	if (ci->ci_info)
   1341       1.1        ad 		(*ci->ci_info)(ci);
   1342       1.1        ad 
   1343      1.18  pgoyette 	/*
   1344      1.18  pgoyette 	 * display CPU feature flags
   1345      1.18  pgoyette 	 */
   1346      1.18  pgoyette 
   1347  1.25.4.4      yamt 	print_bits(cpuname, "features", CPUID_FLAGS1, ci->ci_feat_val[0]);
   1348  1.25.4.4      yamt 	print_bits(cpuname, "features1", CPUID2_FLAGS1, ci->ci_feat_val[1]);
   1349      1.18  pgoyette 
   1350  1.25.4.4      yamt 	/* These next two are actually common definitions! */
   1351  1.25.4.4      yamt 	print_bits(cpuname, "features2",
   1352  1.25.4.4      yamt 	    cpu_vendor == CPUVENDOR_INTEL ? CPUID_INTEL_EXT_FLAGS
   1353  1.25.4.4      yamt 		: CPUID_EXT_FLAGS, ci->ci_feat_val[2]);
   1354  1.25.4.4      yamt 	print_bits(cpuname, "features3",
   1355  1.25.4.4      yamt 	    cpu_vendor == CPUVENDOR_INTEL ? CPUID_INTEL_FLAGS4
   1356  1.25.4.4      yamt 		: CPUID_AMD_FLAGS4, ci->ci_feat_val[3]);
   1357  1.25.4.4      yamt 
   1358  1.25.4.4      yamt 	print_bits(cpuname, "padloack features", CPUID_FLAGS_PADLOCK,
   1359  1.25.4.4      yamt 	    ci->ci_feat_val[4]);
   1360  1.25.4.4      yamt 
   1361  1.25.4.4      yamt 	print_bits(cpuname, "xsave features", XCR0_FLAGS1, ci->ci_feat_val[5]);
   1362  1.25.4.4      yamt 	print_bits(cpuname, "xsave instructions", CPUID_PES1_FLAGS,
   1363  1.25.4.4      yamt 	    ci->ci_feat_val[6]);
   1364  1.25.4.4      yamt 
   1365  1.25.4.4      yamt 	if (ci->ci_max_xsave != 0) {
   1366  1.25.4.4      yamt 		aprint_normal("%s: xsave area size: current %d, maximum %d",
   1367  1.25.4.4      yamt 			cpuname, ci->ci_cur_xsave, ci->ci_max_xsave);
   1368  1.25.4.4      yamt 		aprint_normal(", xgetbv %sabled\n",
   1369  1.25.4.4      yamt 		    ci->ci_feat_val[1] & CPUID2_OSXSAVE ? "en" : "dis");
   1370  1.25.4.4      yamt 		if (ci->ci_feat_val[1] & CPUID2_OSXSAVE)
   1371  1.25.4.4      yamt 			print_bits(cpuname, "enabled xsave", XCR0_FLAGS1,
   1372  1.25.4.4      yamt 			    x86_xgetbv());
   1373       1.1        ad 	}
   1374       1.1        ad 
   1375       1.1        ad 	x86_print_cacheinfo(ci);
   1376       1.1        ad 
   1377      1.18  pgoyette 	if (ci->ci_cpuid_level >= 3 && (ci->ci_feat_val[0] & CPUID_PN)) {
   1378       1.1        ad 		aprint_verbose("%s: serial number %04X-%04X-%04X-%04X-%04X-%04X\n",
   1379       1.1        ad 		    cpuname,
   1380       1.1        ad 		    ci->ci_cpu_serial[0] / 65536, ci->ci_cpu_serial[0] % 65536,
   1381       1.1        ad 		    ci->ci_cpu_serial[1] / 65536, ci->ci_cpu_serial[1] % 65536,
   1382       1.1        ad 		    ci->ci_cpu_serial[2] / 65536, ci->ci_cpu_serial[2] % 65536);
   1383       1.1        ad 	}
   1384       1.1        ad 
   1385       1.1        ad 	if (ci->ci_cpu_class == CPUCLASS_386) {
   1386       1.1        ad 		errx(1, "NetBSD requires an 80486 or later processor");
   1387       1.1        ad 	}
   1388       1.1        ad 
   1389  1.25.4.4      yamt 	if (ci->ci_cpu_type == CPU_486DLC) {
   1390       1.1        ad #ifndef CYRIX_CACHE_WORKS
   1391       1.1        ad 		aprint_error("WARNING: CYRIX 486DLC CACHE UNCHANGED.\n");
   1392       1.1        ad #else
   1393       1.1        ad #ifndef CYRIX_CACHE_REALLY_WORKS
   1394       1.1        ad 		aprint_error("WARNING: CYRIX 486DLC CACHE ENABLED IN HOLD-FLUSH MODE.\n");
   1395       1.1        ad #else
   1396       1.1        ad 		aprint_error("WARNING: CYRIX 486DLC CACHE ENABLED.\n");
   1397       1.1        ad #endif
   1398       1.1        ad #endif
   1399       1.1        ad 	}
   1400       1.1        ad 
   1401       1.1        ad 	/*
   1402       1.1        ad 	 * Everything past this point requires a Pentium or later.
   1403       1.1        ad 	 */
   1404       1.1        ad 	if (ci->ci_cpuid_level < 0)
   1405       1.1        ad 		return;
   1406       1.1        ad 
   1407       1.1        ad 	identifycpu_cpuids(ci);
   1408       1.1        ad 
   1409       1.1        ad #ifdef INTEL_CORETEMP
   1410       1.1        ad 	if (cpu_vendor == CPUVENDOR_INTEL && ci->ci_cpuid_level >= 0x06)
   1411       1.1        ad 		coretemp_register(ci);
   1412       1.1        ad #endif
   1413       1.1        ad 
   1414       1.5        ad 	if (cpu_vendor == CPUVENDOR_AMD) {
   1415      1.22    cegger 		uint32_t data[4];
   1416      1.15      yamt 
   1417      1.22    cegger 		x86_cpuid(0x80000000, data);
   1418      1.22    cegger 		if (data[0] >= 0x80000007)
   1419      1.22    cegger 			powernow_probe(ci);
   1420      1.22    cegger 
   1421      1.22    cegger 		if ((data[0] >= 0x8000000a)
   1422      1.22    cegger 		   && (ci->ci_feat_val[3] & CPUID_SVM) != 0) {
   1423      1.15      yamt 			x86_cpuid(0x8000000a, data);
   1424      1.15      yamt 			aprint_verbose("%s: SVM Rev. %d\n", cpuname,
   1425      1.15      yamt 			    data[0] & 0xf);
   1426      1.15      yamt 			aprint_verbose("%s: SVM NASID %d\n", cpuname, data[1]);
   1427  1.25.4.4      yamt 			print_bits(cpuname, "SVM features", CPUID_AMD_SVM_FLAGS,
   1428  1.25.4.4      yamt 				   data[3]);
   1429      1.15      yamt 		}
   1430       1.1        ad 	}
   1431       1.1        ad 
   1432       1.1        ad #ifdef INTEL_ONDEMAND_CLOCKMOD
   1433       1.1        ad 	clockmod_init();
   1434       1.1        ad #endif
   1435       1.2        ad 
   1436  1.25.4.3      yamt 	if (cpu_vendor == CPUVENDOR_AMD)
   1437  1.25.4.3      yamt 		ucode.loader_version = CPU_UCODE_LOADER_AMD;
   1438  1.25.4.3      yamt 	else if (cpu_vendor == CPUVENDOR_INTEL)
   1439  1.25.4.3      yamt 		ucode.loader_version = CPU_UCODE_LOADER_INTEL1;
   1440  1.25.4.3      yamt 	else
   1441  1.25.4.3      yamt 		return;
   1442  1.25.4.4      yamt 
   1443  1.25.4.3      yamt 	ucode.data = &ucvers;
   1444  1.25.4.4      yamt 	if (ioctl(fd, IOC_CPU_UCODE_GET_VERSION, &ucode) < 0) {
   1445  1.25.4.4      yamt #ifdef __i386__
   1446  1.25.4.4      yamt 		struct cpu_ucode_version_64 ucode_64;
   1447  1.25.4.4      yamt 		if (errno != ENOTTY)
   1448  1.25.4.4      yamt 			return;
   1449  1.25.4.4      yamt 		/* Try the 64 bit ioctl */
   1450  1.25.4.4      yamt 		memset(&ucode_64, 0, sizeof ucode_64);
   1451  1.25.4.4      yamt 		ucode_64.data = &ucvers;
   1452  1.25.4.4      yamt 		ucode_64.loader_version = ucode.loader_version;
   1453  1.25.4.4      yamt 		if (ioctl(fd, IOC_CPU_UCODE_GET_VERSION_64, &ucode_64) < 0)
   1454  1.25.4.4      yamt 			return;
   1455  1.25.4.4      yamt #endif
   1456  1.25.4.4      yamt 	}
   1457  1.25.4.4      yamt 
   1458  1.25.4.3      yamt 	if (cpu_vendor == CPUVENDOR_AMD)
   1459  1.25.4.3      yamt 		printf("%s: UCode version: 0x%"PRIx64"\n", cpuname, ucvers.amd.version);
   1460  1.25.4.3      yamt 	else if (cpu_vendor == CPUVENDOR_INTEL)
   1461  1.25.4.3      yamt 		printf("%s: microcode version 0x%x, platform ID %d\n", cpuname,
   1462  1.25.4.3      yamt 		       ucvers.intel1.ucodeversion, ucvers.intel1.platformid);
   1463       1.1        ad }
   1464       1.1        ad 
   1465       1.1        ad static const char *
   1466       1.1        ad print_cache_config(struct cpu_info *ci, int cache_tag, const char *name,
   1467       1.1        ad     const char *sep)
   1468       1.1        ad {
   1469       1.1        ad 	struct x86_cache_info *cai = &ci->ci_cinfo[cache_tag];
   1470       1.7  christos 	char human_num[HUMAN_BUFSIZE];
   1471       1.1        ad 
   1472       1.1        ad 	if (cai->cai_totalsize == 0)
   1473       1.1        ad 		return sep;
   1474       1.1        ad 
   1475       1.1        ad 	if (sep == NULL)
   1476       1.1        ad 		aprint_verbose_dev(ci->ci_dev, "");
   1477       1.1        ad 	else
   1478       1.1        ad 		aprint_verbose("%s", sep);
   1479       1.1        ad 	if (name != NULL)
   1480       1.1        ad 		aprint_verbose("%s ", name);
   1481       1.1        ad 
   1482       1.1        ad 	if (cai->cai_string != NULL) {
   1483       1.1        ad 		aprint_verbose("%s ", cai->cai_string);
   1484       1.1        ad 	} else {
   1485       1.8  christos 		(void)humanize_number(human_num, sizeof(human_num),
   1486       1.7  christos 			cai->cai_totalsize, "B", HN_AUTOSCALE, HN_NOSPACE);
   1487       1.7  christos 		aprint_verbose("%s %dB/line ", human_num, cai->cai_linesize);
   1488       1.1        ad 	}
   1489       1.1        ad 	switch (cai->cai_associativity) {
   1490       1.1        ad 	case    0:
   1491       1.1        ad 		aprint_verbose("disabled");
   1492       1.1        ad 		break;
   1493       1.1        ad 	case    1:
   1494       1.1        ad 		aprint_verbose("direct-mapped");
   1495       1.1        ad 		break;
   1496       1.1        ad 	case 0xff:
   1497       1.1        ad 		aprint_verbose("fully associative");
   1498       1.1        ad 		break;
   1499       1.1        ad 	default:
   1500       1.1        ad 		aprint_verbose("%d-way", cai->cai_associativity);
   1501       1.1        ad 		break;
   1502       1.1        ad 	}
   1503       1.1        ad 	return ", ";
   1504       1.1        ad }
   1505       1.1        ad 
   1506       1.1        ad static const char *
   1507       1.1        ad print_tlb_config(struct cpu_info *ci, int cache_tag, const char *name,
   1508       1.1        ad     const char *sep)
   1509       1.1        ad {
   1510       1.1        ad 	struct x86_cache_info *cai = &ci->ci_cinfo[cache_tag];
   1511       1.7  christos 	char human_num[HUMAN_BUFSIZE];
   1512       1.1        ad 
   1513       1.1        ad 	if (cai->cai_totalsize == 0)
   1514       1.1        ad 		return sep;
   1515       1.1        ad 
   1516       1.1        ad 	if (sep == NULL)
   1517       1.1        ad 		aprint_verbose_dev(ci->ci_dev, "");
   1518       1.1        ad 	else
   1519       1.1        ad 		aprint_verbose("%s", sep);
   1520       1.1        ad 	if (name != NULL)
   1521       1.1        ad 		aprint_verbose("%s ", name);
   1522       1.1        ad 
   1523       1.1        ad 	if (cai->cai_string != NULL) {
   1524       1.1        ad 		aprint_verbose("%s", cai->cai_string);
   1525       1.1        ad 	} else {
   1526       1.7  christos 		(void)humanize_number(human_num, sizeof(human_num),
   1527       1.7  christos 			cai->cai_linesize, "B", HN_AUTOSCALE, HN_NOSPACE);
   1528       1.7  christos 		aprint_verbose("%d %s entries ", cai->cai_totalsize,
   1529       1.7  christos 		    human_num);
   1530       1.1        ad 		switch (cai->cai_associativity) {
   1531       1.1        ad 		case 0:
   1532       1.1        ad 			aprint_verbose("disabled");
   1533       1.1        ad 			break;
   1534       1.1        ad 		case 1:
   1535       1.1        ad 			aprint_verbose("direct-mapped");
   1536       1.1        ad 			break;
   1537       1.1        ad 		case 0xff:
   1538       1.1        ad 			aprint_verbose("fully associative");
   1539       1.1        ad 			break;
   1540       1.1        ad 		default:
   1541       1.1        ad 			aprint_verbose("%d-way", cai->cai_associativity);
   1542       1.1        ad 			break;
   1543       1.1        ad 		}
   1544       1.1        ad 	}
   1545       1.1        ad 	return ", ";
   1546       1.1        ad }
   1547       1.1        ad 
   1548       1.1        ad static const struct x86_cache_info *
   1549       1.1        ad cache_info_lookup(const struct x86_cache_info *cai, uint8_t desc)
   1550       1.1        ad {
   1551       1.1        ad 	int i;
   1552       1.1        ad 
   1553       1.1        ad 	for (i = 0; cai[i].cai_desc != 0; i++) {
   1554       1.1        ad 		if (cai[i].cai_desc == desc)
   1555       1.1        ad 			return (&cai[i]);
   1556       1.1        ad 	}
   1557       1.1        ad 
   1558       1.1        ad 	return (NULL);
   1559       1.1        ad }
   1560       1.1        ad 
   1561       1.7  christos static const struct x86_cache_info amd_cpuid_l2cache_assoc_info[] =
   1562       1.7  christos     AMD_L2CACHE_INFO;
   1563       1.1        ad 
   1564       1.7  christos static const struct x86_cache_info amd_cpuid_l3cache_assoc_info[] =
   1565       1.7  christos     AMD_L3CACHE_INFO;
   1566       1.1        ad 
   1567       1.1        ad static void
   1568       1.1        ad amd_cpu_cacheinfo(struct cpu_info *ci)
   1569       1.1        ad {
   1570       1.1        ad 	const struct x86_cache_info *cp;
   1571       1.1        ad 	struct x86_cache_info *cai;
   1572       1.1        ad 	u_int descs[4];
   1573       1.1        ad 	u_int lfunc;
   1574       1.1        ad 
   1575       1.1        ad 	/*
   1576       1.1        ad 	 * K5 model 0 has none of this info.
   1577       1.1        ad 	 */
   1578  1.25.4.4      yamt 	if (ci->ci_family == 5 && ci->ci_model == 0)
   1579       1.1        ad 		return;
   1580       1.1        ad 
   1581       1.1        ad 	/*
   1582       1.1        ad 	 * Determine the largest extended function value.
   1583       1.1        ad 	 */
   1584       1.1        ad 	x86_cpuid(0x80000000, descs);
   1585       1.1        ad 	lfunc = descs[0];
   1586       1.1        ad 
   1587       1.1        ad 	/*
   1588       1.1        ad 	 * Determine L1 cache/TLB info.
   1589       1.1        ad 	 */
   1590       1.1        ad 	if (lfunc < 0x80000005) {
   1591       1.1        ad 		/* No L1 cache info available. */
   1592       1.1        ad 		return;
   1593       1.1        ad 	}
   1594       1.1        ad 
   1595       1.1        ad 	x86_cpuid(0x80000005, descs);
   1596       1.1        ad 
   1597       1.1        ad 	/*
   1598       1.1        ad 	 * K6-III and higher have large page TLBs.
   1599       1.1        ad 	 */
   1600  1.25.4.4      yamt 	if ((ci->ci_family == 5 && ci->ci_model >= 9) || ci->ci_family >= 6) {
   1601       1.1        ad 		cai = &ci->ci_cinfo[CAI_ITLB2];
   1602       1.1        ad 		cai->cai_totalsize = AMD_L1_EAX_ITLB_ENTRIES(descs[0]);
   1603       1.1        ad 		cai->cai_associativity = AMD_L1_EAX_ITLB_ASSOC(descs[0]);
   1604  1.25.4.1      yamt 		cai->cai_linesize = largepagesize;
   1605       1.1        ad 
   1606       1.1        ad 		cai = &ci->ci_cinfo[CAI_DTLB2];
   1607       1.1        ad 		cai->cai_totalsize = AMD_L1_EAX_DTLB_ENTRIES(descs[0]);
   1608       1.1        ad 		cai->cai_associativity = AMD_L1_EAX_DTLB_ASSOC(descs[0]);
   1609  1.25.4.1      yamt 		cai->cai_linesize = largepagesize;
   1610       1.1        ad 	}
   1611       1.1        ad 
   1612       1.1        ad 	cai = &ci->ci_cinfo[CAI_ITLB];
   1613       1.1        ad 	cai->cai_totalsize = AMD_L1_EBX_ITLB_ENTRIES(descs[1]);
   1614       1.1        ad 	cai->cai_associativity = AMD_L1_EBX_ITLB_ASSOC(descs[1]);
   1615       1.1        ad 	cai->cai_linesize = (4 * 1024);
   1616       1.1        ad 
   1617       1.1        ad 	cai = &ci->ci_cinfo[CAI_DTLB];
   1618       1.1        ad 	cai->cai_totalsize = AMD_L1_EBX_DTLB_ENTRIES(descs[1]);
   1619       1.1        ad 	cai->cai_associativity = AMD_L1_EBX_DTLB_ASSOC(descs[1]);
   1620       1.1        ad 	cai->cai_linesize = (4 * 1024);
   1621       1.1        ad 
   1622       1.1        ad 	cai = &ci->ci_cinfo[CAI_DCACHE];
   1623       1.1        ad 	cai->cai_totalsize = AMD_L1_ECX_DC_SIZE(descs[2]);
   1624       1.1        ad 	cai->cai_associativity = AMD_L1_ECX_DC_ASSOC(descs[2]);
   1625  1.25.4.1      yamt 	cai->cai_linesize = AMD_L1_ECX_DC_LS(descs[2]);
   1626       1.1        ad 
   1627       1.1        ad 	cai = &ci->ci_cinfo[CAI_ICACHE];
   1628       1.1        ad 	cai->cai_totalsize = AMD_L1_EDX_IC_SIZE(descs[3]);
   1629       1.1        ad 	cai->cai_associativity = AMD_L1_EDX_IC_ASSOC(descs[3]);
   1630       1.1        ad 	cai->cai_linesize = AMD_L1_EDX_IC_LS(descs[3]);
   1631       1.1        ad 
   1632       1.1        ad 	/*
   1633       1.1        ad 	 * Determine L2 cache/TLB info.
   1634       1.1        ad 	 */
   1635       1.1        ad 	if (lfunc < 0x80000006) {
   1636       1.1        ad 		/* No L2 cache info available. */
   1637       1.1        ad 		return;
   1638       1.1        ad 	}
   1639       1.1        ad 
   1640       1.1        ad 	x86_cpuid(0x80000006, descs);
   1641       1.1        ad 
   1642  1.25.4.1      yamt 	cai = &ci->ci_cinfo[CAI_L2_ITLB];
   1643  1.25.4.1      yamt 	cai->cai_totalsize = AMD_L2_EBX_IUTLB_ENTRIES(descs[1]);
   1644  1.25.4.1      yamt 	cai->cai_associativity = AMD_L2_EBX_IUTLB_ASSOC(descs[1]);
   1645  1.25.4.1      yamt 	cai->cai_linesize = (4 * 1024);
   1646  1.25.4.1      yamt 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1647  1.25.4.1      yamt 	    cai->cai_associativity);
   1648  1.25.4.1      yamt 	if (cp != NULL)
   1649  1.25.4.1      yamt 		cai->cai_associativity = cp->cai_associativity;
   1650  1.25.4.1      yamt 	else
   1651  1.25.4.1      yamt 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1652  1.25.4.1      yamt 
   1653  1.25.4.1      yamt 	cai = &ci->ci_cinfo[CAI_L2_ITLB2];
   1654  1.25.4.1      yamt 	cai->cai_totalsize = AMD_L2_EAX_IUTLB_ENTRIES(descs[0]);
   1655  1.25.4.1      yamt 	cai->cai_associativity = AMD_L2_EAX_IUTLB_ASSOC(descs[0]);
   1656  1.25.4.1      yamt 	cai->cai_linesize = largepagesize;
   1657  1.25.4.1      yamt 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1658  1.25.4.1      yamt 	    cai->cai_associativity);
   1659  1.25.4.1      yamt 	if (cp != NULL)
   1660  1.25.4.1      yamt 		cai->cai_associativity = cp->cai_associativity;
   1661  1.25.4.1      yamt 	else
   1662  1.25.4.1      yamt 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1663  1.25.4.1      yamt 
   1664  1.25.4.1      yamt 	cai = &ci->ci_cinfo[CAI_L2_DTLB];
   1665  1.25.4.1      yamt 	cai->cai_totalsize = AMD_L2_EBX_DTLB_ENTRIES(descs[1]);
   1666  1.25.4.1      yamt 	cai->cai_associativity = AMD_L2_EBX_DTLB_ASSOC(descs[1]);
   1667  1.25.4.1      yamt 	cai->cai_linesize = (4 * 1024);
   1668  1.25.4.1      yamt 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1669  1.25.4.1      yamt 	    cai->cai_associativity);
   1670  1.25.4.1      yamt 	if (cp != NULL)
   1671  1.25.4.1      yamt 		cai->cai_associativity = cp->cai_associativity;
   1672  1.25.4.1      yamt 	else
   1673  1.25.4.1      yamt 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1674  1.25.4.1      yamt 
   1675  1.25.4.1      yamt 	cai = &ci->ci_cinfo[CAI_L2_DTLB2];
   1676  1.25.4.1      yamt 	cai->cai_totalsize = AMD_L2_EAX_DTLB_ENTRIES(descs[0]);
   1677  1.25.4.1      yamt 	cai->cai_associativity = AMD_L2_EAX_DTLB_ASSOC(descs[0]);
   1678  1.25.4.1      yamt 	cai->cai_linesize = largepagesize;
   1679  1.25.4.1      yamt 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1680  1.25.4.1      yamt 	    cai->cai_associativity);
   1681  1.25.4.1      yamt 	if (cp != NULL)
   1682  1.25.4.1      yamt 		cai->cai_associativity = cp->cai_associativity;
   1683  1.25.4.1      yamt 	else
   1684  1.25.4.1      yamt 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1685  1.25.4.1      yamt 
   1686       1.1        ad 	cai = &ci->ci_cinfo[CAI_L2CACHE];
   1687       1.1        ad 	cai->cai_totalsize = AMD_L2_ECX_C_SIZE(descs[2]);
   1688       1.1        ad 	cai->cai_associativity = AMD_L2_ECX_C_ASSOC(descs[2]);
   1689       1.1        ad 	cai->cai_linesize = AMD_L2_ECX_C_LS(descs[2]);
   1690       1.1        ad 
   1691       1.1        ad 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1692       1.1        ad 	    cai->cai_associativity);
   1693       1.1        ad 	if (cp != NULL)
   1694       1.1        ad 		cai->cai_associativity = cp->cai_associativity;
   1695       1.1        ad 	else
   1696       1.1        ad 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1697       1.7  christos 
   1698       1.7  christos 	/*
   1699  1.25.4.1      yamt 	 * Determine L3 cache info on AMD Family 10h and newer processors
   1700       1.7  christos 	 */
   1701  1.25.4.4      yamt 	if (ci->ci_family >= 0x10) {
   1702       1.7  christos 		cai = &ci->ci_cinfo[CAI_L3CACHE];
   1703       1.7  christos 		cai->cai_totalsize = AMD_L3_EDX_C_SIZE(descs[3]);
   1704       1.7  christos 		cai->cai_associativity = AMD_L3_EDX_C_ASSOC(descs[3]);
   1705       1.7  christos 		cai->cai_linesize = AMD_L3_EDX_C_LS(descs[3]);
   1706       1.7  christos 
   1707       1.7  christos 		cp = cache_info_lookup(amd_cpuid_l3cache_assoc_info,
   1708       1.7  christos 		    cai->cai_associativity);
   1709       1.7  christos 		if (cp != NULL)
   1710       1.7  christos 			cai->cai_associativity = cp->cai_associativity;
   1711       1.7  christos 		else
   1712       1.7  christos 			cai->cai_associativity = 0;	/* XXX Unkn/Rsvd */
   1713       1.7  christos 	}
   1714  1.25.4.1      yamt 
   1715  1.25.4.1      yamt 	/*
   1716  1.25.4.1      yamt 	 * Determine 1GB TLB info.
   1717  1.25.4.1      yamt 	 */
   1718  1.25.4.1      yamt 	if (lfunc < 0x80000019) {
   1719  1.25.4.1      yamt 		/* No 1GB TLB info available. */
   1720  1.25.4.1      yamt 		return;
   1721  1.25.4.1      yamt 	}
   1722  1.25.4.1      yamt 
   1723  1.25.4.1      yamt 	x86_cpuid(0x80000019, descs);
   1724  1.25.4.1      yamt 
   1725  1.25.4.1      yamt 	cai = &ci->ci_cinfo[CAI_L1_1GBITLB];
   1726  1.25.4.1      yamt 	cai->cai_totalsize = AMD_L1_1GB_EAX_IUTLB_ENTRIES(descs[0]);
   1727  1.25.4.1      yamt 	cai->cai_associativity = AMD_L1_1GB_EAX_IUTLB_ASSOC(descs[0]);
   1728  1.25.4.1      yamt 	cai->cai_linesize = (1024 * 1024 * 1024);
   1729  1.25.4.1      yamt 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1730  1.25.4.1      yamt 	    cai->cai_associativity);
   1731  1.25.4.1      yamt 	if (cp != NULL)
   1732  1.25.4.1      yamt 		cai->cai_associativity = cp->cai_associativity;
   1733  1.25.4.1      yamt 	else
   1734  1.25.4.1      yamt 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1735  1.25.4.1      yamt 
   1736  1.25.4.1      yamt 	cai = &ci->ci_cinfo[CAI_L1_1GBDTLB];
   1737  1.25.4.1      yamt 	cai->cai_totalsize = AMD_L1_1GB_EAX_DTLB_ENTRIES(descs[0]);
   1738  1.25.4.1      yamt 	cai->cai_associativity = AMD_L1_1GB_EAX_DTLB_ASSOC(descs[0]);
   1739  1.25.4.1      yamt 	cai->cai_linesize = (1024 * 1024 * 1024);
   1740  1.25.4.1      yamt 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1741  1.25.4.1      yamt 	    cai->cai_associativity);
   1742  1.25.4.1      yamt 	if (cp != NULL)
   1743  1.25.4.1      yamt 		cai->cai_associativity = cp->cai_associativity;
   1744  1.25.4.1      yamt 	else
   1745  1.25.4.1      yamt 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1746  1.25.4.1      yamt 
   1747  1.25.4.1      yamt 	cai = &ci->ci_cinfo[CAI_L2_1GBITLB];
   1748  1.25.4.1      yamt 	cai->cai_totalsize = AMD_L2_1GB_EBX_IUTLB_ENTRIES(descs[1]);
   1749  1.25.4.1      yamt 	cai->cai_associativity = AMD_L2_1GB_EBX_IUTLB_ASSOC(descs[1]);
   1750  1.25.4.1      yamt 	cai->cai_linesize = (1024 * 1024 * 1024);
   1751  1.25.4.1      yamt 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1752  1.25.4.1      yamt 	    cai->cai_associativity);
   1753  1.25.4.1      yamt 	if (cp != NULL)
   1754  1.25.4.1      yamt 		cai->cai_associativity = cp->cai_associativity;
   1755  1.25.4.1      yamt 	else
   1756  1.25.4.1      yamt 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1757  1.25.4.1      yamt 
   1758  1.25.4.1      yamt 	cai = &ci->ci_cinfo[CAI_L2_1GBDTLB];
   1759  1.25.4.1      yamt 	cai->cai_totalsize = AMD_L2_1GB_EBX_DUTLB_ENTRIES(descs[1]);
   1760  1.25.4.1      yamt 	cai->cai_associativity = AMD_L2_1GB_EBX_DUTLB_ASSOC(descs[1]);
   1761  1.25.4.1      yamt 	cai->cai_linesize = (1024 * 1024 * 1024);
   1762  1.25.4.1      yamt 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1763  1.25.4.1      yamt 	    cai->cai_associativity);
   1764  1.25.4.1      yamt 	if (cp != NULL)
   1765  1.25.4.1      yamt 		cai->cai_associativity = cp->cai_associativity;
   1766  1.25.4.1      yamt 	else
   1767  1.25.4.1      yamt 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1768       1.1        ad }
   1769       1.1        ad 
   1770       1.1        ad static void
   1771       1.1        ad via_cpu_cacheinfo(struct cpu_info *ci)
   1772       1.1        ad {
   1773       1.1        ad 	struct x86_cache_info *cai;
   1774  1.25.4.4      yamt 	int stepping;
   1775       1.1        ad 	u_int descs[4];
   1776       1.1        ad 	u_int lfunc;
   1777       1.1        ad 
   1778       1.1        ad 	stepping = CPUID2STEPPING(ci->ci_signature);
   1779       1.1        ad 
   1780       1.1        ad 	/*
   1781       1.1        ad 	 * Determine the largest extended function value.
   1782       1.1        ad 	 */
   1783       1.1        ad 	x86_cpuid(0x80000000, descs);
   1784       1.1        ad 	lfunc = descs[0];
   1785       1.1        ad 
   1786       1.1        ad 	/*
   1787       1.1        ad 	 * Determine L1 cache/TLB info.
   1788       1.1        ad 	 */
   1789       1.1        ad 	if (lfunc < 0x80000005) {
   1790       1.1        ad 		/* No L1 cache info available. */
   1791       1.1        ad 		return;
   1792       1.1        ad 	}
   1793       1.1        ad 
   1794       1.1        ad 	x86_cpuid(0x80000005, descs);
   1795       1.1        ad 
   1796       1.1        ad 	cai = &ci->ci_cinfo[CAI_ITLB];
   1797       1.1        ad 	cai->cai_totalsize = VIA_L1_EBX_ITLB_ENTRIES(descs[1]);
   1798       1.1        ad 	cai->cai_associativity = VIA_L1_EBX_ITLB_ASSOC(descs[1]);
   1799       1.1        ad 	cai->cai_linesize = (4 * 1024);
   1800       1.1        ad 
   1801       1.1        ad 	cai = &ci->ci_cinfo[CAI_DTLB];
   1802       1.1        ad 	cai->cai_totalsize = VIA_L1_EBX_DTLB_ENTRIES(descs[1]);
   1803       1.1        ad 	cai->cai_associativity = VIA_L1_EBX_DTLB_ASSOC(descs[1]);
   1804       1.1        ad 	cai->cai_linesize = (4 * 1024);
   1805       1.1        ad 
   1806       1.1        ad 	cai = &ci->ci_cinfo[CAI_DCACHE];
   1807       1.1        ad 	cai->cai_totalsize = VIA_L1_ECX_DC_SIZE(descs[2]);
   1808       1.1        ad 	cai->cai_associativity = VIA_L1_ECX_DC_ASSOC(descs[2]);
   1809       1.1        ad 	cai->cai_linesize = VIA_L1_EDX_IC_LS(descs[2]);
   1810  1.25.4.4      yamt 	if (ci->ci_model == 9 && stepping == 8) {
   1811       1.1        ad 		/* Erratum: stepping 8 reports 4 when it should be 2 */
   1812       1.1        ad 		cai->cai_associativity = 2;
   1813       1.1        ad 	}
   1814       1.1        ad 
   1815       1.1        ad 	cai = &ci->ci_cinfo[CAI_ICACHE];
   1816       1.1        ad 	cai->cai_totalsize = VIA_L1_EDX_IC_SIZE(descs[3]);
   1817       1.1        ad 	cai->cai_associativity = VIA_L1_EDX_IC_ASSOC(descs[3]);
   1818       1.1        ad 	cai->cai_linesize = VIA_L1_EDX_IC_LS(descs[3]);
   1819  1.25.4.4      yamt 	if (ci->ci_model == 9 && stepping == 8) {
   1820       1.1        ad 		/* Erratum: stepping 8 reports 4 when it should be 2 */
   1821       1.1        ad 		cai->cai_associativity = 2;
   1822       1.1        ad 	}
   1823       1.1        ad 
   1824       1.1        ad 	/*
   1825       1.1        ad 	 * Determine L2 cache/TLB info.
   1826       1.1        ad 	 */
   1827       1.1        ad 	if (lfunc < 0x80000006) {
   1828       1.1        ad 		/* No L2 cache info available. */
   1829       1.1        ad 		return;
   1830       1.1        ad 	}
   1831       1.1        ad 
   1832       1.1        ad 	x86_cpuid(0x80000006, descs);
   1833       1.1        ad 
   1834       1.1        ad 	cai = &ci->ci_cinfo[CAI_L2CACHE];
   1835  1.25.4.4      yamt 	if (ci->ci_model >= 9) {
   1836       1.1        ad 		cai->cai_totalsize = VIA_L2N_ECX_C_SIZE(descs[2]);
   1837       1.1        ad 		cai->cai_associativity = VIA_L2N_ECX_C_ASSOC(descs[2]);
   1838       1.1        ad 		cai->cai_linesize = VIA_L2N_ECX_C_LS(descs[2]);
   1839       1.1        ad 	} else {
   1840       1.1        ad 		cai->cai_totalsize = VIA_L2_ECX_C_SIZE(descs[2]);
   1841       1.1        ad 		cai->cai_associativity = VIA_L2_ECX_C_ASSOC(descs[2]);
   1842       1.1        ad 		cai->cai_linesize = VIA_L2_ECX_C_LS(descs[2]);
   1843       1.1        ad 	}
   1844       1.1        ad }
   1845       1.1        ad 
   1846       1.1        ad static void
   1847       1.1        ad x86_print_cacheinfo(struct cpu_info *ci)
   1848       1.1        ad {
   1849       1.1        ad 	const char *sep;
   1850       1.1        ad 
   1851       1.1        ad 	if (ci->ci_cinfo[CAI_ICACHE].cai_totalsize != 0 ||
   1852       1.1        ad 	    ci->ci_cinfo[CAI_DCACHE].cai_totalsize != 0) {
   1853       1.1        ad 		sep = print_cache_config(ci, CAI_ICACHE, "I-cache", NULL);
   1854       1.1        ad 		sep = print_cache_config(ci, CAI_DCACHE, "D-cache", sep);
   1855       1.1        ad 		if (sep != NULL)
   1856       1.1        ad 			aprint_verbose("\n");
   1857       1.1        ad 	}
   1858       1.1        ad 	if (ci->ci_cinfo[CAI_L2CACHE].cai_totalsize != 0) {
   1859       1.1        ad 		sep = print_cache_config(ci, CAI_L2CACHE, "L2 cache", NULL);
   1860       1.1        ad 		if (sep != NULL)
   1861       1.1        ad 			aprint_verbose("\n");
   1862       1.1        ad 	}
   1863  1.25.4.1      yamt 	if (ci->ci_cinfo[CAI_L3CACHE].cai_totalsize != 0) {
   1864  1.25.4.1      yamt 		sep = print_cache_config(ci, CAI_L3CACHE, "L3 cache", NULL);
   1865  1.25.4.1      yamt 		if (sep != NULL)
   1866  1.25.4.1      yamt 			aprint_verbose("\n");
   1867  1.25.4.1      yamt 	}
   1868       1.1        ad 	if (ci->ci_cinfo[CAI_ITLB].cai_totalsize != 0) {
   1869       1.1        ad 		sep = print_tlb_config(ci, CAI_ITLB, "ITLB", NULL);
   1870       1.1        ad 		sep = print_tlb_config(ci, CAI_ITLB2, NULL, sep);
   1871       1.1        ad 		if (sep != NULL)
   1872       1.1        ad 			aprint_verbose("\n");
   1873       1.1        ad 	}
   1874       1.1        ad 	if (ci->ci_cinfo[CAI_DTLB].cai_totalsize != 0) {
   1875       1.1        ad 		sep = print_tlb_config(ci, CAI_DTLB, "DTLB", NULL);
   1876       1.1        ad 		sep = print_tlb_config(ci, CAI_DTLB2, NULL, sep);
   1877       1.1        ad 		if (sep != NULL)
   1878       1.1        ad 			aprint_verbose("\n");
   1879       1.1        ad 	}
   1880  1.25.4.1      yamt 	if (ci->ci_cinfo[CAI_L2_ITLB].cai_totalsize != 0) {
   1881  1.25.4.1      yamt 		sep = print_tlb_config(ci, CAI_L2_ITLB, "L2 ITLB", NULL);
   1882  1.25.4.1      yamt 		sep = print_tlb_config(ci, CAI_L2_ITLB2, NULL, sep);
   1883  1.25.4.1      yamt 		if (sep != NULL)
   1884  1.25.4.1      yamt 			aprint_verbose("\n");
   1885  1.25.4.1      yamt 	}
   1886  1.25.4.1      yamt 	if (ci->ci_cinfo[CAI_L2_DTLB].cai_totalsize != 0) {
   1887  1.25.4.1      yamt 		sep = print_tlb_config(ci, CAI_L2_DTLB, "L2 DTLB", NULL);
   1888  1.25.4.1      yamt 		sep = print_tlb_config(ci, CAI_L2_DTLB2, NULL, sep);
   1889  1.25.4.1      yamt 		if (sep != NULL)
   1890  1.25.4.1      yamt 			aprint_verbose("\n");
   1891  1.25.4.1      yamt 	}
   1892  1.25.4.1      yamt 	if (ci->ci_cinfo[CAI_L1_1GBITLB].cai_totalsize != 0) {
   1893  1.25.4.1      yamt 		sep = print_tlb_config(ci, CAI_L1_1GBITLB, "L1 1GB page ITLB", NULL);
   1894  1.25.4.1      yamt 		if (sep != NULL)
   1895  1.25.4.1      yamt 			aprint_verbose("\n");
   1896  1.25.4.1      yamt 	}
   1897  1.25.4.1      yamt 	if (ci->ci_cinfo[CAI_L1_1GBDTLB].cai_totalsize != 0) {
   1898  1.25.4.1      yamt 		sep = print_tlb_config(ci, CAI_L1_1GBDTLB, "L1 1GB page DTLB", NULL);
   1899  1.25.4.1      yamt 		if (sep != NULL)
   1900  1.25.4.1      yamt 			aprint_verbose("\n");
   1901  1.25.4.1      yamt 	}
   1902  1.25.4.1      yamt 	if (ci->ci_cinfo[CAI_L2_1GBITLB].cai_totalsize != 0) {
   1903  1.25.4.1      yamt 		sep = print_tlb_config(ci, CAI_L2_1GBITLB, "L2 1GB page ITLB", NULL);
   1904  1.25.4.1      yamt 		if (sep != NULL)
   1905  1.25.4.1      yamt 			aprint_verbose("\n");
   1906  1.25.4.1      yamt 	}
   1907  1.25.4.1      yamt 	if (ci->ci_cinfo[CAI_L2_1GBDTLB].cai_totalsize != 0) {
   1908  1.25.4.1      yamt 		sep = print_tlb_config(ci, CAI_L2_1GBDTLB, "L2 1GB page DTLB", NULL);
   1909       1.7  christos 		if (sep != NULL)
   1910       1.7  christos 			aprint_verbose("\n");
   1911       1.7  christos 	}
   1912       1.1        ad }
   1913       1.5        ad 
   1914       1.5        ad static void
   1915       1.5        ad powernow_probe(struct cpu_info *ci)
   1916       1.5        ad {
   1917       1.5        ad 	uint32_t regs[4];
   1918      1.14  christos 	char buf[256];
   1919       1.5        ad 
   1920       1.5        ad 	x86_cpuid(0x80000007, regs);
   1921       1.5        ad 
   1922      1.14  christos 	snprintb(buf, sizeof(buf), CPUID_APM_FLAGS, regs[3]);
   1923       1.5        ad 	aprint_normal_dev(ci->ci_dev, "AMD Power Management features: %s\n",
   1924      1.14  christos 	    buf);
   1925       1.5        ad }
   1926  1.25.4.3      yamt 
   1927  1.25.4.3      yamt int
   1928  1.25.4.3      yamt ucodeupdate_check(int fd, struct cpu_ucode *uc)
   1929  1.25.4.3      yamt {
   1930  1.25.4.3      yamt 	struct cpu_info ci;
   1931  1.25.4.3      yamt 	int loader_version, res;
   1932  1.25.4.3      yamt 	struct cpu_ucode_version versreq;
   1933  1.25.4.3      yamt 
   1934  1.25.4.4      yamt 	cpu_probe_base_features(&ci, "unknown");
   1935  1.25.4.4      yamt 
   1936  1.25.4.3      yamt 	if (!strcmp((char *)ci.ci_vendor, "AuthenticAMD"))
   1937  1.25.4.3      yamt 		loader_version = CPU_UCODE_LOADER_AMD;
   1938  1.25.4.3      yamt 	else if (!strcmp((char *)ci.ci_vendor, "GenuineIntel"))
   1939  1.25.4.3      yamt 		loader_version = CPU_UCODE_LOADER_INTEL1;
   1940  1.25.4.3      yamt 	else
   1941  1.25.4.3      yamt 		return -1;
   1942  1.25.4.3      yamt 
   1943  1.25.4.3      yamt 	/* check whether the kernel understands this loader version */
   1944  1.25.4.3      yamt 	versreq.loader_version = loader_version;
   1945  1.25.4.3      yamt 	versreq.data = 0;
   1946  1.25.4.3      yamt 	res = ioctl(fd, IOC_CPU_UCODE_GET_VERSION, &versreq);
   1947  1.25.4.3      yamt 	if (res)
   1948  1.25.4.3      yamt 		return -1;
   1949  1.25.4.3      yamt 
   1950  1.25.4.3      yamt 	switch (loader_version) {
   1951  1.25.4.3      yamt 	case CPU_UCODE_LOADER_AMD:
   1952  1.25.4.3      yamt 		if (uc->cpu_nr != -1) {
   1953  1.25.4.3      yamt 			/* printf? */
   1954  1.25.4.3      yamt 			return -1;
   1955  1.25.4.3      yamt 		}
   1956  1.25.4.3      yamt 		uc->cpu_nr = CPU_UCODE_ALL_CPUS;
   1957  1.25.4.3      yamt 		break;
   1958  1.25.4.3      yamt 	case CPU_UCODE_LOADER_INTEL1:
   1959  1.25.4.3      yamt 		if (uc->cpu_nr == -1)
   1960  1.25.4.3      yamt 			uc->cpu_nr = CPU_UCODE_ALL_CPUS; /* for Xen */
   1961  1.25.4.3      yamt 		else
   1962  1.25.4.3      yamt 			uc->cpu_nr = CPU_UCODE_CURRENT_CPU;
   1963  1.25.4.3      yamt 		break;
   1964  1.25.4.3      yamt 	default: /* can't happen */
   1965  1.25.4.3      yamt 		return -1;
   1966  1.25.4.3      yamt 	}
   1967  1.25.4.3      yamt 	uc->loader_version = loader_version;
   1968  1.25.4.3      yamt 	return 0;
   1969  1.25.4.3      yamt }
   1970