Home | History | Annotate | Line # | Download | only in arch
i386.c revision 1.37
      1  1.37       dsl /*	$NetBSD: i386.c,v 1.37 2013/01/06 23:17:35 dsl Exp $	*/
      2   1.1        ad 
      3   1.1        ad /*-
      4   1.1        ad  * Copyright (c) 1999, 2000, 2001, 2006, 2007, 2008 The NetBSD Foundation, Inc.
      5   1.1        ad  * All rights reserved.
      6   1.1        ad  *
      7   1.1        ad  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1        ad  * by Frank van der Linden,  and by Jason R. Thorpe.
      9   1.1        ad  *
     10   1.1        ad  * Redistribution and use in source and binary forms, with or without
     11   1.1        ad  * modification, are permitted provided that the following conditions
     12   1.1        ad  * are met:
     13   1.1        ad  * 1. Redistributions of source code must retain the above copyright
     14   1.1        ad  *    notice, this list of conditions and the following disclaimer.
     15   1.1        ad  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1        ad  *    notice, this list of conditions and the following disclaimer in the
     17   1.1        ad  *    documentation and/or other materials provided with the distribution.
     18   1.1        ad  *
     19   1.1        ad  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1        ad  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1        ad  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1        ad  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1        ad  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1        ad  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1        ad  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1        ad  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1        ad  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1        ad  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1        ad  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1        ad  */
     31   1.1        ad 
     32   1.1        ad /*-
     33   1.1        ad  * Copyright (c)2008 YAMAMOTO Takashi,
     34   1.1        ad  * All rights reserved.
     35   1.1        ad  *
     36   1.1        ad  * Redistribution and use in source and binary forms, with or without
     37   1.1        ad  * modification, are permitted provided that the following conditions
     38   1.1        ad  * are met:
     39   1.1        ad  * 1. Redistributions of source code must retain the above copyright
     40   1.1        ad  *    notice, this list of conditions and the following disclaimer.
     41   1.1        ad  * 2. Redistributions in binary form must reproduce the above copyright
     42   1.1        ad  *    notice, this list of conditions and the following disclaimer in the
     43   1.1        ad  *    documentation and/or other materials provided with the distribution.
     44   1.1        ad  *
     45   1.1        ad  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     46   1.1        ad  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     47   1.1        ad  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     48   1.1        ad  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     49   1.1        ad  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     50   1.1        ad  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     51   1.1        ad  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     52   1.1        ad  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     53   1.1        ad  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     54   1.1        ad  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     55   1.1        ad  * SUCH DAMAGE.
     56   1.1        ad  */
     57   1.1        ad 
     58   1.1        ad #include <sys/cdefs.h>
     59   1.1        ad #ifndef lint
     60  1.37       dsl __RCSID("$NetBSD: i386.c,v 1.37 2013/01/06 23:17:35 dsl Exp $");
     61   1.1        ad #endif /* not lint */
     62   1.1        ad 
     63   1.1        ad #include <sys/types.h>
     64   1.1        ad #include <sys/param.h>
     65   1.1        ad #include <sys/bitops.h>
     66   1.1        ad #include <sys/sysctl.h>
     67  1.33       dsl #include <sys/ioctl.h>
     68  1.32  drochner #include <sys/cpuio.h>
     69   1.1        ad 
     70  1.35       dsl #include <errno.h>
     71   1.1        ad #include <string.h>
     72   1.1        ad #include <stdio.h>
     73   1.1        ad #include <stdlib.h>
     74   1.1        ad #include <err.h>
     75   1.1        ad #include <assert.h>
     76   1.1        ad #include <math.h>
     77  1.14  christos #include <util.h>
     78   1.1        ad 
     79   1.1        ad #include <machine/specialreg.h>
     80   1.1        ad #include <machine/cpu.h>
     81   1.1        ad 
     82   1.1        ad #include <x86/cpuvar.h>
     83   1.1        ad #include <x86/cputypes.h>
     84   1.6  christos #include <x86/cacheinfo.h>
     85  1.32  drochner #include <x86/cpu_ucode.h>
     86   1.1        ad 
     87   1.1        ad #include "../cpuctl.h"
     88  1.34       dsl #include "cpuctl_i386.h"
     89   1.1        ad 
     90   1.7  christos /* Size of buffer for printing humanized numbers */
     91  1.16   tsutsui #define HUMAN_BUFSIZE sizeof("999KB")
     92   1.7  christos 
     93   1.1        ad struct cpu_info {
     94   1.1        ad 	const char	*ci_dev;
     95  1.34       dsl 	int32_t		ci_cpu_type;     /* for cpu's without cpuid */
     96  1.34       dsl 	int32_t		ci_cpuid_level;	 /* highest cpuid supported */
     97   1.1        ad 	uint32_t	ci_signature;	 /* X86 cpuid type */
     98  1.36       dsl 	uint32_t	ci_family;	 /* from ci_signature */
     99  1.36       dsl 	uint32_t	ci_model;	 /* from ci_signature */
    100  1.18  pgoyette 	uint32_t	ci_feat_val[5];	 /* X86 CPUID feature bits
    101  1.18  pgoyette 					  *	[0] basic features %edx
    102  1.18  pgoyette 					  *	[1] basic features %ecx
    103  1.18  pgoyette 					  *	[2] extended features %edx
    104  1.18  pgoyette 					  *	[3] extended features %ecx
    105  1.18  pgoyette 					  *	[4] VIA padlock features
    106  1.18  pgoyette 					  */
    107   1.1        ad 	uint32_t	ci_cpu_class;	 /* CPU class */
    108   1.1        ad 	uint32_t	ci_brand_id;	 /* Intel brand id */
    109   1.1        ad 	uint32_t	ci_vendor[4];	 /* vendor string */
    110   1.1        ad 	uint32_t	ci_cpu_serial[3]; /* PIII serial number */
    111   1.1        ad 	uint64_t	ci_tsc_freq;	 /* cpu cycles/second */
    112   1.1        ad 	uint8_t		ci_packageid;
    113   1.1        ad 	uint8_t		ci_coreid;
    114   1.1        ad 	uint8_t		ci_smtid;
    115   1.1        ad 	uint32_t	ci_initapicid;
    116   1.1        ad 	struct x86_cache_info ci_cinfo[CAI_COUNT];
    117   1.1        ad 	void		(*ci_info)(struct cpu_info *);
    118   1.1        ad };
    119   1.1        ad 
    120   1.1        ad struct cpu_nocpuid_nameclass {
    121   1.1        ad 	int cpu_vendor;
    122   1.1        ad 	const char *cpu_vendorname;
    123   1.1        ad 	const char *cpu_name;
    124   1.1        ad 	int cpu_class;
    125   1.1        ad 	void (*cpu_setup)(struct cpu_info *);
    126   1.1        ad 	void (*cpu_cacheinfo)(struct cpu_info *);
    127   1.1        ad 	void (*cpu_info)(struct cpu_info *);
    128   1.1        ad };
    129   1.1        ad 
    130   1.1        ad struct cpu_cpuid_nameclass {
    131   1.1        ad 	const char *cpu_id;
    132   1.1        ad 	int cpu_vendor;
    133   1.1        ad 	const char *cpu_vendorname;
    134   1.1        ad 	struct cpu_cpuid_family {
    135   1.1        ad 		int cpu_class;
    136  1.37       dsl 		const char *cpu_models[256];
    137  1.37       dsl 		const char *cpu_model_default;
    138   1.1        ad 		void (*cpu_setup)(struct cpu_info *);
    139   1.1        ad 		void (*cpu_probe)(struct cpu_info *);
    140   1.1        ad 		void (*cpu_info)(struct cpu_info *);
    141   1.1        ad 	} cpu_family[CPU_MAXFAMILY - CPU_MINFAMILY + 1];
    142   1.1        ad };
    143   1.1        ad 
    144   1.7  christos static const struct x86_cache_info intel_cpuid_cache_info[] = INTEL_CACHE_INFO;
    145   1.1        ad 
    146   1.1        ad /*
    147   1.1        ad  * Map Brand ID from cpuid instruction to brand name.
    148   1.1        ad  * Source: Intel Processor Identification and the CPUID Instruction, AP-485
    149   1.1        ad  */
    150   1.1        ad static const char * const i386_intel_brand[] = {
    151   1.1        ad 	"",		    /* Unsupported */
    152   1.1        ad 	"Celeron",	    /* Intel (R) Celeron (TM) processor */
    153   1.1        ad 	"Pentium III",      /* Intel (R) Pentium (R) III processor */
    154   1.1        ad 	"Pentium III Xeon", /* Intel (R) Pentium (R) III Xeon (TM) processor */
    155   1.1        ad 	"Pentium III",      /* Intel (R) Pentium (R) III processor */
    156   1.1        ad 	"",		    /* Reserved */
    157   1.1        ad 	"Mobile Pentium III", /* Mobile Intel (R) Pentium (R) III processor-M */
    158   1.1        ad 	"Mobile Celeron",   /* Mobile Intel (R) Celeron (R) processor */
    159   1.1        ad 	"Pentium 4",	    /* Intel (R) Pentium (R) 4 processor */
    160   1.1        ad 	"Pentium 4",	    /* Intel (R) Pentium (R) 4 processor */
    161   1.1        ad 	"Celeron",	    /* Intel (R) Celeron (TM) processor */
    162   1.1        ad 	"Xeon",		    /* Intel (R) Xeon (TM) processor */
    163   1.1        ad 	"Xeon MP",	    /* Intel (R) Xeon (TM) processor MP */
    164   1.1        ad 	"",		    /* Reserved */
    165   1.1        ad 	"Mobile Pentium 4", /* Mobile Intel (R) Pentium (R) 4 processor-M */
    166   1.1        ad 	"Mobile Celeron",   /* Mobile Intel (R) Celeron (R) processor */
    167   1.1        ad };
    168   1.1        ad 
    169   1.1        ad /*
    170   1.1        ad  * AMD processors don't have Brand IDs, so we need these names for probe.
    171   1.1        ad  */
    172   1.1        ad static const char * const amd_brand[] = {
    173   1.1        ad 	"",
    174   1.1        ad 	"Duron",	/* AMD Duron(tm) */
    175   1.1        ad 	"MP",		/* AMD Athlon(tm) MP */
    176   1.1        ad 	"XP",		/* AMD Athlon(tm) XP */
    177   1.1        ad 	"4"		/* AMD Athlon(tm) 4 */
    178   1.1        ad };
    179   1.1        ad 
    180   1.1        ad static int cpu_vendor;
    181   1.1        ad static char cpu_brand_string[49];
    182   1.1        ad static char amd_brand_name[48];
    183  1.26       chs static int use_pae, largepagesize;
    184   1.1        ad 
    185   1.1        ad static void via_cpu_probe(struct cpu_info *);
    186   1.1        ad static void amd_family6_probe(struct cpu_info *);
    187   1.1        ad static void intel_family_new_probe(struct cpu_info *);
    188   1.1        ad static const char *intel_family6_name(struct cpu_info *);
    189   1.1        ad static const char *amd_amd64_name(struct cpu_info *);
    190   1.1        ad static void amd_family5_setup(struct cpu_info *);
    191   1.1        ad static void transmeta_cpu_info(struct cpu_info *);
    192   1.1        ad static const char *print_cache_config(struct cpu_info *, int, const char *,
    193   1.1        ad     const char *);
    194   1.1        ad static const char *print_tlb_config(struct cpu_info *, int, const char *,
    195   1.1        ad     const char *);
    196   1.1        ad static void 	amd_cpu_cacheinfo(struct cpu_info *);
    197   1.1        ad static void	via_cpu_cacheinfo(struct cpu_info *);
    198   1.1        ad static void	x86_print_cacheinfo(struct cpu_info *);
    199   1.1        ad static const struct x86_cache_info *cache_info_lookup(
    200   1.1        ad     const struct x86_cache_info *, uint8_t);
    201   1.1        ad static void cyrix6x86_cpu_setup(struct cpu_info *);
    202   1.1        ad static void winchip_cpu_setup(struct cpu_info *);
    203   1.1        ad static void amd_family5_setup(struct cpu_info *);
    204   1.5        ad static void powernow_probe(struct cpu_info *);
    205   1.1        ad 
    206   1.1        ad /*
    207   1.1        ad  * Info for CTL_HW
    208   1.1        ad  */
    209   1.1        ad static char	cpu_model[120];
    210   1.1        ad 
    211   1.1        ad /*
    212   1.1        ad  * Note: these are just the ones that may not have a cpuid instruction.
    213   1.1        ad  * We deal with the rest in a different way.
    214   1.1        ad  */
    215   1.1        ad const struct cpu_nocpuid_nameclass i386_nocpuid_cpus[] = {
    216   1.1        ad 	{ CPUVENDOR_INTEL, "Intel", "386SX",	CPUCLASS_386,
    217   1.1        ad 	  NULL, NULL, NULL },			/* CPU_386SX */
    218   1.1        ad 	{ CPUVENDOR_INTEL, "Intel", "386DX",	CPUCLASS_386,
    219   1.1        ad 	  NULL, NULL, NULL },			/* CPU_386   */
    220   1.1        ad 	{ CPUVENDOR_INTEL, "Intel", "486SX",	CPUCLASS_486,
    221   1.1        ad 	  NULL, NULL, NULL },			/* CPU_486SX */
    222   1.1        ad 	{ CPUVENDOR_INTEL, "Intel", "486DX",	CPUCLASS_486,
    223   1.1        ad 	  NULL, NULL, NULL },			/* CPU_486   */
    224   1.1        ad 	{ CPUVENDOR_CYRIX, "Cyrix", "486DLC",	CPUCLASS_486,
    225   1.1        ad 	  NULL, NULL, NULL },			/* CPU_486DLC */
    226   1.1        ad 	{ CPUVENDOR_CYRIX, "Cyrix", "6x86",	CPUCLASS_486,
    227   1.1        ad 	  NULL, NULL, NULL },		/* CPU_6x86 */
    228   1.1        ad 	{ CPUVENDOR_NEXGEN,"NexGen","586",      CPUCLASS_386,
    229   1.1        ad 	  NULL, NULL, NULL },			/* CPU_NX586 */
    230   1.1        ad };
    231   1.1        ad 
    232   1.1        ad const char *classnames[] = {
    233   1.1        ad 	"386",
    234   1.1        ad 	"486",
    235   1.1        ad 	"586",
    236   1.1        ad 	"686"
    237   1.1        ad };
    238   1.1        ad 
    239   1.1        ad const char *modifiers[] = {
    240   1.1        ad 	"",
    241   1.1        ad 	"OverDrive",
    242   1.1        ad 	"Dual",
    243   1.1        ad 	""
    244   1.1        ad };
    245   1.1        ad 
    246   1.1        ad const struct cpu_cpuid_nameclass i386_cpuid_cpus[] = {
    247   1.1        ad 	{
    248   1.1        ad 		"GenuineIntel",
    249   1.1        ad 		CPUVENDOR_INTEL,
    250   1.1        ad 		"Intel",
    251   1.1        ad 		/* Family 4 */
    252   1.1        ad 		{ {
    253   1.1        ad 			CPUCLASS_486,
    254   1.1        ad 			{
    255   1.1        ad 				"486DX", "486DX", "486SX", "486DX2", "486SL",
    256   1.1        ad 				"486SX2", 0, "486DX2 W/B Enhanced",
    257   1.1        ad 				"486DX4", 0, 0, 0, 0, 0, 0, 0,
    258   1.1        ad 			},
    259  1.37       dsl 			"486",		/* Default */
    260   1.1        ad 			NULL,
    261   1.1        ad 			NULL,
    262  1.18  pgoyette 			NULL,
    263   1.1        ad 		},
    264   1.1        ad 		/* Family 5 */
    265   1.1        ad 		{
    266   1.1        ad 			CPUCLASS_586,
    267   1.1        ad 			{
    268   1.1        ad 				"Pentium (P5 A-step)", "Pentium (P5)",
    269   1.1        ad 				"Pentium (P54C)", "Pentium (P24T)",
    270   1.1        ad 				"Pentium/MMX", "Pentium", 0,
    271   1.1        ad 				"Pentium (P54C)", "Pentium/MMX (Tillamook)",
    272   1.1        ad 				0, 0, 0, 0, 0, 0, 0,
    273   1.1        ad 			},
    274  1.37       dsl 			"Pentium",	/* Default */
    275   1.1        ad 			NULL,
    276   1.1        ad 			NULL,
    277  1.18  pgoyette 			NULL,
    278   1.1        ad 		},
    279   1.1        ad 		/* Family 6 */
    280   1.1        ad 		{
    281   1.1        ad 			CPUCLASS_686,
    282   1.1        ad 			{
    283  1.37       dsl 				/* Updated from intel_x86_325486.pdf Aug 2012 */
    284  1.37       dsl 				[0x00] = "Pentium Pro (A-step)",
    285  1.37       dsl 				[0x01] = "Pentium Pro",
    286  1.37       dsl 				[0x03] = "Pentium II (Klamath)",
    287  1.37       dsl 				[0x04] = "Pentium Pro",
    288  1.37       dsl 				[0x05] = "Pentium II/Celeron (Deschutes)",
    289  1.37       dsl 				[0x06] = "Celeron (Mendocino)",
    290  1.37       dsl 				[0x07] = "Pentium III (Katmai)",
    291  1.37       dsl 				[0x08] = "Pentium III (Coppermine)",
    292  1.37       dsl 				[0x09] = "Pentium M (Banias)",
    293  1.37       dsl 				[0x0a] = "Pentium III Xeon (Cascades)",
    294  1.37       dsl 				[0x0b] = "Pentium III (Tualatin)",
    295  1.37       dsl 				[0x0d] = "Pentium M (Dothan)",
    296  1.37       dsl 				[0x0e] = "Pentium Core Duo", // "M (Yonah)",
    297  1.37       dsl 				[0x0f] = "Core 2",
    298  1.37       dsl 				[0x15] = "EP80579 Integrated Processor",
    299  1.37       dsl 				[0x16] = "Celeron (45nm)",
    300  1.37       dsl 				[0x17] = "Core 2 Extreme",
    301  1.37       dsl 				[0x1a] = "Core i7 (Nehalem)",
    302  1.37       dsl 				[0x1c] = "Atom Family",
    303  1.37       dsl 				[0x1d] = "XeonMP 74xx (Nehalem)",
    304  1.37       dsl 				[0x1e] = "Core i7 and i5",
    305  1.37       dsl 				[0x1f] = "Core i7 and i5",
    306  1.37       dsl 				[0x25] = "Xeon 36xx & 56xx, i7, i5 and i3",
    307  1.37       dsl 				[0x26] = "Atom Family",
    308  1.37       dsl 				[0x27] = "Atom Family",
    309  1.37       dsl 				[0x2a] = "Xeon E3-12xx, 2nd gen i7, i5, i3 2xxx",
    310  1.37       dsl 				[0x2c] = "Xeon 36xx & 56xx, i7, i5 and i3",
    311  1.37       dsl 				[0x2e] = "Xeon 75xx & 65xx",
    312  1.37       dsl 				[0x2d] = "Xeon E5 Sandy bridy family",
    313  1.37       dsl 				[0x2f] = "Xeon E7 family",
    314  1.37       dsl 				[0x3a] = "Xeon E3-1200v2 and 3rd gen core, Ivy bridge",
    315  1.37       dsl 				[0x3c] = "Next Intel Core",
    316  1.37       dsl 				[0x3e] = "Next gen Xeon E5, Ivy bridge",
    317  1.37       dsl 				[0x45] = "Next Intel Core",
    318   1.1        ad 			},
    319  1.37       dsl 			"Pentium Pro, II or III",	/* Default */
    320   1.1        ad 			NULL,
    321   1.1        ad 			intel_family_new_probe,
    322   1.1        ad 			NULL,
    323   1.1        ad 		},
    324   1.1        ad 		/* Family > 6 */
    325   1.1        ad 		{
    326   1.1        ad 			CPUCLASS_686,
    327   1.1        ad 			{
    328   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    329   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    330   1.1        ad 			},
    331  1.37       dsl 			"Pentium 4",	/* Default */
    332   1.1        ad 			NULL,
    333   1.1        ad 			intel_family_new_probe,
    334   1.1        ad 			NULL,
    335   1.1        ad 		} }
    336   1.1        ad 	},
    337   1.1        ad 	{
    338   1.1        ad 		"AuthenticAMD",
    339   1.1        ad 		CPUVENDOR_AMD,
    340   1.1        ad 		"AMD",
    341   1.1        ad 		/* Family 4 */
    342   1.1        ad 		{ {
    343   1.1        ad 			CPUCLASS_486,
    344   1.1        ad 			{
    345   1.1        ad 				0, 0, 0, "Am486DX2 W/T",
    346   1.1        ad 				0, 0, 0, "Am486DX2 W/B",
    347   1.1        ad 				"Am486DX4 W/T or Am5x86 W/T 150",
    348   1.1        ad 				"Am486DX4 W/B or Am5x86 W/B 150", 0, 0,
    349   1.1        ad 				0, 0, "Am5x86 W/T 133/160",
    350   1.1        ad 				"Am5x86 W/B 133/160",
    351   1.1        ad 			},
    352  1.37       dsl 			"Am486 or Am5x86",	/* Default */
    353   1.1        ad 			NULL,
    354   1.1        ad 			NULL,
    355  1.18  pgoyette 			NULL,
    356   1.1        ad 		},
    357   1.1        ad 		/* Family 5 */
    358   1.1        ad 		{
    359   1.1        ad 			CPUCLASS_586,
    360   1.1        ad 			{
    361   1.1        ad 				"K5", "K5", "K5", "K5", 0, 0, "K6",
    362   1.1        ad 				"K6", "K6-2", "K6-III", "Geode LX", 0, 0,
    363   1.1        ad 				"K6-2+/III+", 0, 0,
    364   1.1        ad 			},
    365  1.37       dsl 			"K5 or K6",		/* Default */
    366   1.1        ad 			amd_family5_setup,
    367   1.1        ad 			NULL,
    368   1.1        ad 			amd_cpu_cacheinfo,
    369   1.1        ad 		},
    370   1.1        ad 		/* Family 6 */
    371   1.1        ad 		{
    372   1.1        ad 			CPUCLASS_686,
    373   1.1        ad 			{
    374   1.1        ad 				0, "Athlon Model 1", "Athlon Model 2",
    375   1.1        ad 				"Duron", "Athlon Model 4 (Thunderbird)",
    376   1.1        ad 				0, "Athlon", "Duron", "Athlon", 0,
    377   1.1        ad 				"Athlon", 0, 0, 0, 0, 0,
    378   1.1        ad 			},
    379  1.37       dsl 			"K7 (Athlon)",	/* Default */
    380   1.1        ad 			NULL,
    381   1.1        ad 			amd_family6_probe,
    382   1.1        ad 			amd_cpu_cacheinfo,
    383   1.1        ad 		},
    384   1.1        ad 		/* Family > 6 */
    385   1.1        ad 		{
    386   1.1        ad 			CPUCLASS_686,
    387   1.1        ad 			{
    388   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    389   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    390   1.1        ad 			},
    391  1.37       dsl 			"Unknown K8 (Athlon)",	/* Default */
    392   1.1        ad 			NULL,
    393   1.1        ad 			amd_family6_probe,
    394   1.1        ad 			amd_cpu_cacheinfo,
    395   1.1        ad 		} }
    396   1.1        ad 	},
    397   1.1        ad 	{
    398   1.1        ad 		"CyrixInstead",
    399   1.1        ad 		CPUVENDOR_CYRIX,
    400   1.1        ad 		"Cyrix",
    401   1.1        ad 		/* Family 4 */
    402   1.1        ad 		{ {
    403   1.1        ad 			CPUCLASS_486,
    404   1.1        ad 			{
    405   1.1        ad 				0, 0, 0,
    406   1.1        ad 				"MediaGX",
    407   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
    408   1.1        ad 			},
    409  1.37       dsl 			"486",		/* Default */
    410   1.1        ad 			cyrix6x86_cpu_setup, /* XXX ?? */
    411   1.1        ad 			NULL,
    412   1.1        ad 			NULL,
    413   1.1        ad 		},
    414   1.1        ad 		/* Family 5 */
    415   1.1        ad 		{
    416   1.1        ad 			CPUCLASS_586,
    417   1.1        ad 			{
    418   1.1        ad 				0, 0, "6x86", 0,
    419   1.1        ad 				"MMX-enhanced MediaGX (GXm)", /* or Geode? */
    420   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
    421   1.1        ad 			},
    422  1.37       dsl 			"6x86",		/* Default */
    423   1.1        ad 			cyrix6x86_cpu_setup,
    424   1.1        ad 			NULL,
    425   1.1        ad 			NULL,
    426   1.1        ad 		},
    427   1.1        ad 		/* Family 6 */
    428   1.1        ad 		{
    429   1.1        ad 			CPUCLASS_686,
    430   1.1        ad 			{
    431   1.1        ad 				"6x86MX", 0, 0, 0, 0, 0, 0, 0,
    432   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    433   1.1        ad 			},
    434  1.37       dsl 			"6x86MX",		/* Default */
    435   1.1        ad 			cyrix6x86_cpu_setup,
    436   1.1        ad 			NULL,
    437   1.1        ad 			NULL,
    438   1.1        ad 		},
    439   1.1        ad 		/* Family > 6 */
    440   1.1        ad 		{
    441   1.1        ad 			CPUCLASS_686,
    442   1.1        ad 			{
    443   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    444   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    445   1.1        ad 			},
    446  1.37       dsl 			"Unknown 6x86MX",		/* Default */
    447   1.1        ad 			NULL,
    448   1.1        ad 			NULL,
    449  1.18  pgoyette 			NULL,
    450   1.1        ad 		} }
    451   1.1        ad 	},
    452   1.1        ad 	{	/* MediaGX is now owned by National Semiconductor */
    453   1.1        ad 		"Geode by NSC",
    454   1.1        ad 		CPUVENDOR_CYRIX, /* XXX */
    455   1.1        ad 		"National Semiconductor",
    456   1.1        ad 		/* Family 4, NSC never had any of these */
    457   1.1        ad 		{ {
    458   1.1        ad 			CPUCLASS_486,
    459   1.1        ad 			{
    460   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    461   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    462   1.1        ad 			},
    463  1.37       dsl 			"486 compatible",	/* Default */
    464   1.1        ad 			NULL,
    465   1.1        ad 			NULL,
    466  1.18  pgoyette 			NULL,
    467   1.1        ad 		},
    468   1.1        ad 		/* Family 5: Geode family, formerly MediaGX */
    469   1.1        ad 		{
    470   1.1        ad 			CPUCLASS_586,
    471   1.1        ad 			{
    472   1.1        ad 				0, 0, 0, 0,
    473   1.1        ad 				"Geode GX1",
    474   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
    475   1.1        ad 			},
    476  1.37       dsl 			"Geode",		/* Default */
    477   1.1        ad 			cyrix6x86_cpu_setup,
    478   1.1        ad 			NULL,
    479   1.1        ad 			amd_cpu_cacheinfo,
    480   1.1        ad 		},
    481   1.1        ad 		/* Family 6, not yet available from NSC */
    482   1.1        ad 		{
    483   1.1        ad 			CPUCLASS_686,
    484   1.1        ad 			{
    485   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    486   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    487   1.1        ad 			},
    488  1.37       dsl 			"Pentium Pro compatible", /* Default */
    489   1.1        ad 			NULL,
    490   1.1        ad 			NULL,
    491  1.18  pgoyette 			NULL,
    492   1.1        ad 		},
    493   1.1        ad 		/* Family > 6, not yet available from NSC */
    494   1.1        ad 		{
    495   1.1        ad 			CPUCLASS_686,
    496   1.1        ad 			{
    497   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    498   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    499   1.1        ad 			},
    500  1.37       dsl 			"Pentium Pro compatible",	/* Default */
    501   1.1        ad 			NULL,
    502   1.1        ad 			NULL,
    503  1.18  pgoyette 			NULL,
    504   1.1        ad 		} }
    505   1.1        ad 	},
    506   1.1        ad 	{
    507   1.1        ad 		"CentaurHauls",
    508   1.1        ad 		CPUVENDOR_IDT,
    509   1.1        ad 		"IDT",
    510   1.1        ad 		/* Family 4, IDT never had any of these */
    511   1.1        ad 		{ {
    512   1.1        ad 			CPUCLASS_486,
    513   1.1        ad 			{
    514   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    515   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    516   1.1        ad 			},
    517  1.37       dsl 			"486 compatible",	/* Default */
    518   1.1        ad 			NULL,
    519   1.1        ad 			NULL,
    520  1.18  pgoyette 			NULL,
    521   1.1        ad 		},
    522   1.1        ad 		/* Family 5 */
    523   1.1        ad 		{
    524   1.1        ad 			CPUCLASS_586,
    525   1.1        ad 			{
    526   1.1        ad 				0, 0, 0, 0, "WinChip C6", 0, 0, 0,
    527   1.1        ad 				"WinChip 2", "WinChip 3", 0, 0, 0, 0, 0, 0,
    528   1.1        ad 			},
    529  1.37       dsl 			"WinChip",		/* Default */
    530   1.1        ad 			winchip_cpu_setup,
    531   1.1        ad 			NULL,
    532   1.1        ad 			NULL,
    533   1.1        ad 		},
    534   1.1        ad 		/* Family 6, VIA acquired IDT Centaur design subsidiary */
    535   1.1        ad 		{
    536   1.1        ad 			CPUCLASS_686,
    537   1.1        ad 			{
    538   1.1        ad 				0, 0, 0, 0, 0, 0, "C3 Samuel",
    539   1.1        ad 				"C3 Samuel 2/Ezra", "C3 Ezra-T",
    540  1.20  jmcneill 				"C3 Nehemiah", "C7 Esther", 0, 0, "C7 Esther",
    541  1.20  jmcneill 				0, "VIA Nano",
    542   1.1        ad 			},
    543  1.37       dsl 			"Unknown VIA/IDT",	/* Default */
    544   1.1        ad 			NULL,
    545   1.1        ad 			via_cpu_probe,
    546   1.1        ad 			via_cpu_cacheinfo,
    547   1.1        ad 		},
    548   1.1        ad 		/* Family > 6, not yet available from VIA */
    549   1.1        ad 		{
    550   1.1        ad 			CPUCLASS_686,
    551   1.1        ad 			{
    552   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    553   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    554   1.1        ad 			},
    555  1.37       dsl 			"Pentium Pro compatible",	/* Default */
    556   1.1        ad 			NULL,
    557   1.1        ad 			NULL,
    558  1.18  pgoyette 			NULL,
    559   1.1        ad 		} }
    560   1.1        ad 	},
    561   1.1        ad 	{
    562   1.1        ad 		"GenuineTMx86",
    563   1.1        ad 		CPUVENDOR_TRANSMETA,
    564   1.1        ad 		"Transmeta",
    565   1.1        ad 		/* Family 4, Transmeta never had any of these */
    566   1.1        ad 		{ {
    567   1.1        ad 			CPUCLASS_486,
    568   1.1        ad 			{
    569   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    570   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    571   1.1        ad 			},
    572  1.37       dsl 			"486 compatible",	/* Default */
    573   1.1        ad 			NULL,
    574   1.1        ad 			NULL,
    575  1.18  pgoyette 			NULL,
    576   1.1        ad 		},
    577   1.1        ad 		/* Family 5 */
    578   1.1        ad 		{
    579   1.1        ad 			CPUCLASS_586,
    580   1.1        ad 			{
    581   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    582   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    583   1.1        ad 			},
    584  1.37       dsl 			"Crusoe",		/* Default */
    585   1.1        ad 			NULL,
    586   1.1        ad 			NULL,
    587   1.1        ad 			transmeta_cpu_info,
    588   1.1        ad 		},
    589   1.1        ad 		/* Family 6, not yet available from Transmeta */
    590   1.1        ad 		{
    591   1.1        ad 			CPUCLASS_686,
    592   1.1        ad 			{
    593   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    594   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    595   1.1        ad 			},
    596  1.37       dsl 			"Pentium Pro compatible",	/* Default */
    597   1.1        ad 			NULL,
    598   1.1        ad 			NULL,
    599  1.18  pgoyette 			NULL,
    600   1.1        ad 		},
    601   1.1        ad 		/* Family > 6, not yet available from Transmeta */
    602   1.1        ad 		{
    603   1.1        ad 			CPUCLASS_686,
    604   1.1        ad 			{
    605   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    606   1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    607   1.1        ad 			},
    608  1.37       dsl 			"Pentium Pro compatible",	/* Default */
    609   1.1        ad 			NULL,
    610   1.1        ad 			NULL,
    611  1.18  pgoyette 			NULL,
    612   1.1        ad 		} }
    613   1.1        ad 	}
    614   1.1        ad };
    615   1.1        ad 
    616   1.1        ad /*
    617   1.1        ad  * disable the TSC such that we don't use the TSC in microtime(9)
    618   1.1        ad  * because some CPUs got the implementation wrong.
    619   1.1        ad  */
    620   1.1        ad static void
    621   1.1        ad disable_tsc(struct cpu_info *ci)
    622   1.1        ad {
    623  1.18  pgoyette 	if (ci->ci_feat_val[0] & CPUID_TSC) {
    624  1.18  pgoyette 		ci->ci_feat_val[0] &= ~CPUID_TSC;
    625   1.1        ad 		aprint_error("WARNING: broken TSC disabled\n");
    626   1.1        ad 	}
    627   1.1        ad }
    628   1.1        ad 
    629   1.1        ad static void
    630   1.1        ad cyrix6x86_cpu_setup(struct cpu_info *ci)
    631   1.1        ad {
    632   1.1        ad 
    633   1.1        ad 	/*
    634   1.1        ad 	 * Do not disable the TSC on the Geode GX, it's reported to
    635   1.1        ad 	 * work fine.
    636   1.1        ad 	 */
    637   1.1        ad 	if (ci->ci_signature != 0x552)
    638   1.1        ad 		disable_tsc(ci);
    639   1.1        ad }
    640   1.1        ad 
    641   1.1        ad void
    642   1.1        ad winchip_cpu_setup(struct cpu_info *ci)
    643   1.1        ad {
    644  1.36       dsl 	switch (ci->ci_model) {
    645   1.1        ad 	case 4:	/* WinChip C6 */
    646   1.1        ad 		disable_tsc(ci);
    647   1.1        ad 	}
    648   1.1        ad }
    649   1.1        ad 
    650   1.1        ad 
    651   1.1        ad static void
    652   1.1        ad identifycpu_cpuids(struct cpu_info *ci)
    653   1.1        ad {
    654   1.1        ad 	const char *cpuname = ci->ci_dev;
    655   1.1        ad 	u_int lp_max = 1;	/* logical processors per package */
    656   1.1        ad 	u_int smt_max;		/* smt per core */
    657   1.1        ad 	u_int core_max = 1;	/* core per package */
    658  1.17  christos 	u_int smt_bits, core_bits;
    659   1.1        ad 	uint32_t descs[4];
    660   1.1        ad 
    661   1.1        ad 	aprint_verbose("%s: Initial APIC ID %u\n", cpuname, ci->ci_initapicid);
    662   1.1        ad 	ci->ci_packageid = ci->ci_initapicid;
    663   1.1        ad 	ci->ci_coreid = 0;
    664   1.1        ad 	ci->ci_smtid = 0;
    665   1.1        ad 	if (cpu_vendor != CPUVENDOR_INTEL) {
    666   1.1        ad 		return;
    667   1.1        ad 	}
    668   1.1        ad 
    669   1.1        ad 	/*
    670   1.1        ad 	 * 253668.pdf 7.10.2
    671   1.1        ad 	 */
    672   1.1        ad 
    673  1.18  pgoyette 	if ((ci->ci_feat_val[0] & CPUID_HTT) != 0) {
    674   1.1        ad 		x86_cpuid(1, descs);
    675   1.1        ad 		lp_max = (descs[1] >> 16) & 0xff;
    676   1.1        ad 	}
    677   1.1        ad 	x86_cpuid(0, descs);
    678   1.1        ad 	if (descs[0] >= 4) {
    679   1.1        ad 		x86_cpuid2(4, 0, descs);
    680   1.1        ad 		core_max = (descs[0] >> 26) + 1;
    681   1.1        ad 	}
    682   1.1        ad 	assert(lp_max >= core_max);
    683   1.1        ad 	smt_max = lp_max / core_max;
    684   1.1        ad 	smt_bits = ilog2(smt_max - 1) + 1;
    685   1.1        ad 	core_bits = ilog2(core_max - 1) + 1;
    686   1.1        ad 	if (smt_bits + core_bits) {
    687   1.1        ad 		ci->ci_packageid = ci->ci_initapicid >> (smt_bits + core_bits);
    688   1.1        ad 	}
    689   1.1        ad 	aprint_verbose("%s: Cluster/Package ID %u\n", cpuname,
    690   1.1        ad 	    ci->ci_packageid);
    691   1.1        ad 	if (core_bits) {
    692   1.1        ad 		u_int core_mask = __BITS(smt_bits, smt_bits + core_bits - 1);
    693   1.1        ad 
    694   1.1        ad 		ci->ci_coreid =
    695   1.1        ad 		    __SHIFTOUT(ci->ci_initapicid, core_mask);
    696   1.1        ad 		aprint_verbose("%s: Core ID %u\n", cpuname, ci->ci_coreid);
    697   1.1        ad 	}
    698   1.1        ad 	if (smt_bits) {
    699  1.17  christos 		u_int smt_mask = __BITS((int)0, (int)(smt_bits - 1));
    700   1.1        ad 
    701   1.1        ad 		ci->ci_smtid = __SHIFTOUT(ci->ci_initapicid, smt_mask);
    702   1.1        ad 		aprint_verbose("%s: SMT ID %u\n", cpuname, ci->ci_smtid);
    703   1.1        ad 	}
    704   1.1        ad }
    705   1.1        ad 
    706   1.1        ad static void
    707   1.1        ad via_cpu_probe(struct cpu_info *ci)
    708   1.1        ad {
    709   1.1        ad 	u_int stepping = CPUID2STEPPING(ci->ci_signature);
    710   1.1        ad 	u_int descs[4];
    711   1.1        ad 	u_int lfunc;
    712   1.1        ad 
    713   1.1        ad 	/*
    714   1.1        ad 	 * Determine the largest extended function value.
    715   1.1        ad 	 */
    716   1.1        ad 	x86_cpuid(0x80000000, descs);
    717   1.1        ad 	lfunc = descs[0];
    718   1.1        ad 
    719   1.1        ad 	/*
    720   1.1        ad 	 * Determine the extended feature flags.
    721   1.1        ad 	 */
    722   1.1        ad 	if (lfunc >= 0x80000001) {
    723   1.1        ad 		x86_cpuid(0x80000001, descs);
    724  1.18  pgoyette 		ci->ci_feat_val[2] |= descs[3];
    725   1.1        ad 	}
    726   1.1        ad 
    727  1.36       dsl 	if (ci->ci_model < 0x9 || (ci->ci_model == 0x9 && stepping < 3))
    728   1.1        ad 		return;
    729   1.1        ad 
    730   1.1        ad 	/* Nehemiah or Esther */
    731   1.1        ad 	x86_cpuid(0xc0000000, descs);
    732   1.1        ad 	lfunc = descs[0];
    733   1.1        ad 	if (lfunc < 0xc0000001)	/* no ACE, no RNG */
    734   1.1        ad 		return;
    735   1.1        ad 
    736   1.1        ad 	x86_cpuid(0xc0000001, descs);
    737   1.1        ad 	lfunc = descs[3];
    738  1.24  jmcneill 	ci->ci_feat_val[4] = lfunc;
    739   1.1        ad }
    740   1.1        ad 
    741   1.1        ad static const char *
    742   1.1        ad intel_family6_name(struct cpu_info *ci)
    743   1.1        ad {
    744   1.1        ad 	const char *ret = NULL;
    745   1.1        ad 	u_int l2cache = ci->ci_cinfo[CAI_L2CACHE].cai_totalsize;
    746   1.1        ad 
    747  1.36       dsl 	if (ci->ci_model == 5) {
    748   1.1        ad 		switch (l2cache) {
    749   1.1        ad 		case 0:
    750   1.1        ad 		case 128 * 1024:
    751   1.1        ad 			ret = "Celeron (Covington)";
    752   1.1        ad 			break;
    753   1.1        ad 		case 256 * 1024:
    754   1.1        ad 			ret = "Mobile Pentium II (Dixon)";
    755   1.1        ad 			break;
    756   1.1        ad 		case 512 * 1024:
    757   1.1        ad 			ret = "Pentium II";
    758   1.1        ad 			break;
    759   1.1        ad 		case 1 * 1024 * 1024:
    760   1.1        ad 		case 2 * 1024 * 1024:
    761   1.1        ad 			ret = "Pentium II Xeon";
    762   1.1        ad 			break;
    763   1.1        ad 		}
    764  1.36       dsl 	} else if (ci->ci_model == 6) {
    765   1.1        ad 		switch (l2cache) {
    766   1.1        ad 		case 256 * 1024:
    767   1.1        ad 		case 512 * 1024:
    768   1.1        ad 			ret = "Mobile Pentium II";
    769   1.1        ad 			break;
    770   1.1        ad 		}
    771  1.36       dsl 	} else if (ci->ci_model == 7) {
    772   1.1        ad 		switch (l2cache) {
    773   1.1        ad 		case 512 * 1024:
    774   1.1        ad 			ret = "Pentium III";
    775   1.1        ad 			break;
    776   1.1        ad 		case 1 * 1024 * 1024:
    777   1.1        ad 		case 2 * 1024 * 1024:
    778   1.1        ad 			ret = "Pentium III Xeon";
    779   1.1        ad 			break;
    780   1.1        ad 		}
    781  1.36       dsl 	} else if (ci->ci_model >= 8) {
    782   1.1        ad 		if (ci->ci_brand_id && ci->ci_brand_id < 0x10) {
    783   1.1        ad 			switch (ci->ci_brand_id) {
    784   1.1        ad 			case 0x3:
    785   1.1        ad 				if (ci->ci_signature == 0x6B1)
    786   1.1        ad 					ret = "Celeron";
    787   1.1        ad 				break;
    788   1.1        ad 			case 0x8:
    789   1.1        ad 				if (ci->ci_signature >= 0xF13)
    790   1.1        ad 					ret = "genuine processor";
    791   1.1        ad 				break;
    792   1.1        ad 			case 0xB:
    793   1.1        ad 				if (ci->ci_signature >= 0xF13)
    794   1.1        ad 					ret = "Xeon MP";
    795   1.1        ad 				break;
    796   1.1        ad 			case 0xE:
    797   1.1        ad 				if (ci->ci_signature < 0xF13)
    798   1.1        ad 					ret = "Xeon";
    799   1.1        ad 				break;
    800   1.1        ad 			}
    801   1.1        ad 			if (ret == NULL)
    802   1.1        ad 				ret = i386_intel_brand[ci->ci_brand_id];
    803   1.1        ad 		}
    804   1.1        ad 	}
    805   1.1        ad 
    806   1.1        ad 	return ret;
    807   1.1        ad }
    808   1.1        ad 
    809   1.1        ad /*
    810   1.1        ad  * Identify AMD64 CPU names from cpuid.
    811   1.1        ad  *
    812   1.1        ad  * Based on:
    813   1.1        ad  * "Revision Guide for AMD Athlon 64 and AMD Opteron Processors"
    814   1.1        ad  * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/25759.pdf
    815   1.1        ad  * "Revision Guide for AMD NPT Family 0Fh Processors"
    816   1.1        ad  * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/33610.pdf
    817   1.1        ad  * and other miscellaneous reports.
    818  1.36       dsl  *
    819  1.36       dsl  * This is all rather pointless, these are cross 'brand' since the raw
    820  1.36       dsl  * silicon is shared.
    821   1.1        ad  */
    822   1.1        ad static const char *
    823   1.1        ad amd_amd64_name(struct cpu_info *ci)
    824   1.1        ad {
    825  1.36       dsl 	static char family_str[32];
    826  1.36       dsl 
    827  1.36       dsl 	/* Only called if family >= 15 */
    828   1.1        ad 
    829  1.36       dsl 	switch (ci->ci_family) {
    830  1.36       dsl 	case 15:
    831  1.36       dsl 		switch (ci->ci_model) {
    832  1.36       dsl 		case 0x21:	/* rev JH-E1/E6 */
    833  1.36       dsl 		case 0x41:	/* rev JH-F2 */
    834  1.36       dsl 			return "Dual-Core Opteron";
    835  1.36       dsl 		case 0x23:	/* rev JH-E6 (Toledo) */
    836  1.36       dsl 			return "Dual-Core Opteron or Athlon 64 X2";
    837  1.36       dsl 		case 0x43:	/* rev JH-F2 (Windsor) */
    838  1.36       dsl 			return "Athlon 64 FX or Athlon 64 X2";
    839  1.36       dsl 		case 0x24:	/* rev SH-E5 (Lancaster?) */
    840  1.36       dsl 			return "Mobile Athlon 64 or Turion 64";
    841  1.36       dsl 		case 0x05:	/* rev SH-B0/B3/C0/CG (SledgeHammer?) */
    842  1.36       dsl 			return "Opteron or Athlon 64 FX";
    843  1.36       dsl 		case 0x15:	/* rev SH-D0 */
    844  1.36       dsl 		case 0x25:	/* rev SH-E4 */
    845  1.36       dsl 			return "Opteron";
    846  1.36       dsl 		case 0x27:	/* rev DH-E4, SH-E4 */
    847  1.36       dsl 			return "Athlon 64 or Athlon 64 FX or Opteron";
    848  1.36       dsl 		case 0x48:	/* rev BH-F2 */
    849  1.36       dsl 			return "Turion 64 X2";
    850  1.36       dsl 		case 0x04:	/* rev SH-B0/C0/CG (ClawHammer) */
    851  1.36       dsl 		case 0x07:	/* rev SH-CG (ClawHammer) */
    852  1.36       dsl 		case 0x0b:	/* rev CH-CG */
    853  1.36       dsl 		case 0x14:	/* rev SH-D0 */
    854  1.36       dsl 		case 0x17:	/* rev SH-D0 */
    855  1.36       dsl 		case 0x1b:	/* rev CH-D0 */
    856  1.36       dsl 			return "Athlon 64";
    857  1.36       dsl 		case 0x2b:	/* rev BH-E4 (Manchester) */
    858  1.36       dsl 		case 0x4b:	/* rev BH-F2 (Windsor) */
    859  1.36       dsl 			return "Athlon 64 X2";
    860  1.36       dsl 		case 0x6b:	/* rev BH-G1 (Brisbane) */
    861  1.36       dsl 			return "Athlon X2 or Athlon 64 X2";
    862  1.36       dsl 		case 0x08:	/* rev CH-CG */
    863  1.36       dsl 		case 0x0c:	/* rev DH-CG (Newcastle) */
    864  1.36       dsl 		case 0x0e:	/* rev DH-CG (Newcastle?) */
    865  1.36       dsl 		case 0x0f:	/* rev DH-CG (Newcastle/Paris) */
    866  1.36       dsl 		case 0x18:	/* rev CH-D0 */
    867  1.36       dsl 		case 0x1c:	/* rev DH-D0 (Winchester) */
    868  1.36       dsl 		case 0x1f:	/* rev DH-D0 (Winchester/Victoria) */
    869  1.36       dsl 		case 0x2c:	/* rev DH-E3/E6 */
    870  1.36       dsl 		case 0x2f:	/* rev DH-E3/E6 (Venice/Palermo) */
    871  1.36       dsl 		case 0x4f:	/* rev DH-F2 (Orleans/Manila) */
    872  1.36       dsl 		case 0x5f:	/* rev DH-F2 (Orleans/Manila) */
    873  1.36       dsl 		case 0x6f:	/* rev DH-G1 */
    874  1.36       dsl 			return "Athlon 64 or Sempron";
    875  1.36       dsl 		default:
    876   1.1        ad 			break;
    877   1.1        ad 		}
    878  1.36       dsl 		return "Unknown AMD64 CPU";
    879  1.36       dsl 
    880  1.36       dsl #if 0
    881  1.36       dsl 	case 16:
    882  1.36       dsl 		return "Family 10h";
    883  1.36       dsl 	case 17:
    884  1.36       dsl 		return "Family 11h";
    885  1.36       dsl 	case 18:
    886  1.36       dsl 		return "Family 12h";
    887  1.36       dsl 	case 19:
    888  1.36       dsl 		return "Family 14h";
    889  1.36       dsl 	case 20:
    890  1.36       dsl 		return "Family 15h";
    891  1.36       dsl #endif
    892  1.36       dsl 
    893  1.31    cegger 	default:
    894  1.25    jruoho 		break;
    895   1.1        ad 	}
    896   1.1        ad 
    897  1.36       dsl 	snprintf(family_str, sizeof family_str, "Family %xh", ci->ci_family);
    898  1.36       dsl 	return family_str;
    899   1.1        ad }
    900   1.1        ad 
    901   1.1        ad static void
    902  1.34       dsl cpu_probe_base_features(struct cpu_info *ci, const char *cpuname)
    903   1.1        ad {
    904   1.1        ad 	const struct x86_cache_info *cai;
    905   1.1        ad 	u_int descs[4];
    906   1.1        ad 	int iterations, i, j;
    907   1.1        ad 	uint8_t desc;
    908   1.1        ad 	uint32_t brand[12];
    909   1.1        ad 
    910  1.34       dsl 	memset(ci, 0, sizeof(*ci));
    911  1.34       dsl 	ci->ci_dev = cpuname;
    912  1.34       dsl 
    913  1.34       dsl 	ci->ci_cpu_type = x86_identify();
    914  1.34       dsl 	if (ci->ci_cpu_type >= 0) {
    915  1.34       dsl 		/* Old pre-cpuid instruction cpu */
    916  1.34       dsl 		ci->ci_cpuid_level = -1;
    917   1.1        ad 		return;
    918  1.34       dsl 	}
    919   1.1        ad 
    920   1.1        ad 	x86_cpuid(0, descs);
    921   1.1        ad 	ci->ci_cpuid_level = descs[0];
    922   1.1        ad 	ci->ci_vendor[0] = descs[1];
    923   1.1        ad 	ci->ci_vendor[2] = descs[2];
    924   1.1        ad 	ci->ci_vendor[1] = descs[3];
    925   1.1        ad 	ci->ci_vendor[3] = 0;
    926   1.1        ad 
    927   1.1        ad 	x86_cpuid(0x80000000, brand);
    928   1.1        ad 	if (brand[0] >= 0x80000004) {
    929   1.1        ad 		x86_cpuid(0x80000002, brand);
    930   1.1        ad 		x86_cpuid(0x80000003, brand + 4);
    931   1.1        ad 		x86_cpuid(0x80000004, brand + 8);
    932   1.1        ad 		for (i = 0; i < 48; i++)
    933   1.1        ad 			if (((char *) brand)[i] != ' ')
    934   1.1        ad 				break;
    935   1.1        ad 		memcpy(cpu_brand_string, ((char *) brand) + i, 48 - i);
    936   1.1        ad 	}
    937   1.1        ad 
    938   1.1        ad 	if (ci->ci_cpuid_level < 1)
    939   1.1        ad 		return;
    940   1.1        ad 
    941   1.1        ad 	x86_cpuid(1, descs);
    942   1.1        ad 	ci->ci_signature = descs[0];
    943  1.36       dsl 
    944  1.36       dsl 	/* Extract full family/model values */
    945  1.36       dsl 	ci->ci_family = CPUID2FAMILY(ci->ci_signature);
    946  1.36       dsl 	ci->ci_model = CPUID2MODEL(ci->ci_signature);
    947  1.36       dsl 	if (ci->ci_family == 15)
    948  1.36       dsl 		ci->ci_family += CPUID2EXTFAMILY(ci->ci_signature);
    949  1.36       dsl 	if (ci->ci_family == 6 || ci->ci_family == 15)
    950  1.36       dsl 		ci->ci_model += CPUID2EXTMODEL(ci->ci_signature) << 4;
    951  1.36       dsl 
    952  1.36       dsl 	/* Brand is low order 8 bits of ebx */
    953  1.36       dsl 	ci->ci_brand_id = descs[1] & 0xff;
    954  1.36       dsl 	ci->ci_initapicid = (descs[1] >> 24) & 0xff;
    955  1.36       dsl 
    956  1.18  pgoyette 	ci->ci_feat_val[1] = descs[2];
    957  1.18  pgoyette 	ci->ci_feat_val[0] = descs[3];
    958   1.1        ad 
    959   1.1        ad 	if (ci->ci_cpuid_level < 2)
    960   1.1        ad 		return;
    961   1.1        ad 
    962   1.1        ad 	/*
    963   1.1        ad 	 * Parse the cache info from `cpuid', if we have it.
    964   1.1        ad 	 * XXX This is kinda ugly, but hey, so is the architecture...
    965   1.1        ad 	 */
    966   1.1        ad 
    967   1.1        ad 	x86_cpuid(2, descs);
    968   1.1        ad 
    969   1.1        ad 	iterations = descs[0] & 0xff;
    970   1.1        ad 	while (iterations-- > 0) {
    971   1.1        ad 		for (i = 0; i < 4; i++) {
    972   1.1        ad 			if (descs[i] & 0x80000000)
    973   1.1        ad 				continue;
    974   1.1        ad 			for (j = 0; j < 4; j++) {
    975   1.1        ad 				if (i == 0 && j == 0)
    976   1.1        ad 					continue;
    977   1.1        ad 				desc = (descs[i] >> (j * 8)) & 0xff;
    978   1.1        ad 				if (desc == 0)
    979   1.1        ad 					continue;
    980   1.1        ad 				cai = cache_info_lookup(intel_cpuid_cache_info,
    981   1.1        ad 				    desc);
    982   1.1        ad 				if (cai != NULL)
    983   1.1        ad 					ci->ci_cinfo[cai->cai_index] = *cai;
    984   1.1        ad 			}
    985   1.1        ad 		}
    986   1.1        ad 		x86_cpuid(2, descs);
    987   1.1        ad 	}
    988   1.1        ad 
    989   1.1        ad 	if (ci->ci_cpuid_level < 3)
    990   1.1        ad 		return;
    991   1.1        ad 
    992   1.1        ad 	/*
    993   1.1        ad 	 * If the processor serial number misfeature is present and supported,
    994   1.1        ad 	 * extract it here.
    995   1.1        ad 	 */
    996  1.18  pgoyette 	if ((ci->ci_feat_val[0] & CPUID_PN) != 0) {
    997   1.1        ad 		ci->ci_cpu_serial[0] = ci->ci_signature;
    998   1.1        ad 		x86_cpuid(3, descs);
    999   1.1        ad 		ci->ci_cpu_serial[2] = descs[2];
   1000   1.1        ad 		ci->ci_cpu_serial[1] = descs[3];
   1001   1.1        ad 	}
   1002   1.1        ad }
   1003   1.1        ad 
   1004   1.1        ad static void
   1005   1.1        ad cpu_probe_features(struct cpu_info *ci)
   1006   1.1        ad {
   1007   1.1        ad 	const struct cpu_cpuid_nameclass *cpup = NULL;
   1008  1.36       dsl 	unsigned int i;
   1009   1.1        ad 
   1010   1.1        ad 	if (ci->ci_cpuid_level < 1)
   1011   1.1        ad 		return;
   1012   1.1        ad 
   1013  1.36       dsl 	for (i = 0; i < __arraycount(i386_cpuid_cpus); i++) {
   1014   1.1        ad 		if (!strncmp((char *)ci->ci_vendor,
   1015   1.1        ad 		    i386_cpuid_cpus[i].cpu_id, 12)) {
   1016   1.1        ad 			cpup = &i386_cpuid_cpus[i];
   1017   1.1        ad 			break;
   1018   1.1        ad 		}
   1019   1.1        ad 	}
   1020   1.1        ad 
   1021   1.1        ad 	if (cpup == NULL)
   1022   1.1        ad 		return;
   1023   1.1        ad 
   1024  1.36       dsl 	i = ci->ci_family - CPU_MINFAMILY;
   1025   1.1        ad 
   1026  1.36       dsl 	if (i >= __arraycount(cpup->cpu_family))
   1027  1.36       dsl 		i = __arraycount(cpup->cpu_family) - 1;
   1028   1.1        ad 
   1029   1.1        ad 	if (cpup->cpu_family[i].cpu_probe == NULL)
   1030   1.1        ad 		return;
   1031   1.1        ad 
   1032   1.1        ad 	(*cpup->cpu_family[i].cpu_probe)(ci);
   1033   1.1        ad }
   1034   1.1        ad 
   1035   1.1        ad static void
   1036   1.1        ad intel_family_new_probe(struct cpu_info *ci)
   1037   1.1        ad {
   1038   1.1        ad 	uint32_t descs[4];
   1039   1.1        ad 
   1040   1.1        ad 	x86_cpuid(0x80000000, descs);
   1041   1.1        ad 
   1042   1.1        ad 	/*
   1043   1.1        ad 	 * Determine extended feature flags.
   1044   1.1        ad 	 */
   1045   1.1        ad 	if (descs[0] >= 0x80000001) {
   1046   1.1        ad 		x86_cpuid(0x80000001, descs);
   1047  1.18  pgoyette 		ci->ci_feat_val[2] |= descs[3];
   1048  1.18  pgoyette 		ci->ci_feat_val[3] |= descs[2];
   1049   1.1        ad 	}
   1050   1.1        ad }
   1051   1.1        ad 
   1052   1.1        ad static void
   1053   1.1        ad amd_family6_probe(struct cpu_info *ci)
   1054   1.1        ad {
   1055   1.1        ad 	uint32_t descs[4];
   1056   1.1        ad 	char *p;
   1057  1.17  christos 	size_t i;
   1058   1.1        ad 
   1059   1.1        ad 	x86_cpuid(0x80000000, descs);
   1060   1.1        ad 
   1061   1.1        ad 	/*
   1062   1.1        ad 	 * Determine the extended feature flags.
   1063   1.1        ad 	 */
   1064   1.1        ad 	if (descs[0] >= 0x80000001) {
   1065   1.1        ad 		x86_cpuid(0x80000001, descs);
   1066  1.18  pgoyette 		ci->ci_feat_val[2] |= descs[3]; /* %edx */
   1067  1.18  pgoyette 		ci->ci_feat_val[3] = descs[2]; /* %ecx */
   1068   1.1        ad 	}
   1069   1.1        ad 
   1070   1.1        ad 	if (*cpu_brand_string == '\0')
   1071   1.1        ad 		return;
   1072   1.1        ad 
   1073   1.3     chris 	for (i = 1; i < __arraycount(amd_brand); i++)
   1074   1.1        ad 		if ((p = strstr(cpu_brand_string, amd_brand[i])) != NULL) {
   1075   1.1        ad 			ci->ci_brand_id = i;
   1076   1.1        ad 			strlcpy(amd_brand_name, p, sizeof(amd_brand_name));
   1077   1.1        ad 			break;
   1078   1.1        ad 		}
   1079   1.1        ad }
   1080   1.1        ad 
   1081   1.1        ad static void
   1082   1.1        ad amd_family5_setup(struct cpu_info *ci)
   1083   1.1        ad {
   1084   1.1        ad 
   1085  1.36       dsl 	switch (ci->ci_model) {
   1086   1.1        ad 	case 0:		/* AMD-K5 Model 0 */
   1087   1.1        ad 		/*
   1088   1.1        ad 		 * According to the AMD Processor Recognition App Note,
   1089   1.1        ad 		 * the AMD-K5 Model 0 uses the wrong bit to indicate
   1090   1.1        ad 		 * support for global PTEs, instead using bit 9 (APIC)
   1091   1.1        ad 		 * rather than bit 13 (i.e. "0x200" vs. 0x2000".  Oops!).
   1092   1.1        ad 		 */
   1093  1.18  pgoyette 		if (ci->ci_feat_val[0] & CPUID_APIC)
   1094  1.18  pgoyette 			ci->ci_feat_val[0] =
   1095  1.18  pgoyette 			    (ci->ci_feat_val[0] & ~CPUID_APIC) | CPUID_PGE;
   1096   1.1        ad 		/*
   1097   1.1        ad 		 * XXX But pmap_pg_g is already initialized -- need to kick
   1098   1.1        ad 		 * XXX the pmap somehow.  How does the MP branch do this?
   1099   1.1        ad 		 */
   1100   1.1        ad 		break;
   1101   1.1        ad 	}
   1102   1.1        ad }
   1103   1.1        ad 
   1104   1.1        ad static void
   1105   1.1        ad tmx86_get_longrun_status(u_int *frequency, u_int *voltage, u_int *percentage)
   1106   1.1        ad {
   1107   1.1        ad 	u_int descs[4];
   1108   1.1        ad 
   1109   1.1        ad 	x86_cpuid(0x80860007, descs);
   1110   1.1        ad 	*frequency = descs[0];
   1111   1.1        ad 	*voltage = descs[1];
   1112   1.1        ad 	*percentage = descs[2];
   1113   1.1        ad }
   1114   1.1        ad 
   1115   1.1        ad static void
   1116   1.1        ad transmeta_cpu_info(struct cpu_info *ci)
   1117   1.1        ad {
   1118   1.1        ad 	u_int descs[4], nreg;
   1119   1.1        ad 	u_int frequency, voltage, percentage;
   1120   1.1        ad 
   1121   1.1        ad 	x86_cpuid(0x80860000, descs);
   1122   1.1        ad 	nreg = descs[0];
   1123   1.1        ad 	if (nreg >= 0x80860001) {
   1124   1.1        ad 		x86_cpuid(0x80860001, descs);
   1125   1.1        ad 		aprint_verbose_dev(ci->ci_dev, "Processor revision %u.%u.%u.%u\n",
   1126   1.1        ad 		    (descs[1] >> 24) & 0xff,
   1127   1.1        ad 		    (descs[1] >> 16) & 0xff,
   1128   1.1        ad 		    (descs[1] >> 8) & 0xff,
   1129   1.1        ad 		    descs[1] & 0xff);
   1130   1.1        ad 	}
   1131   1.1        ad 	if (nreg >= 0x80860002) {
   1132   1.1        ad 		x86_cpuid(0x80860002, descs);
   1133   1.1        ad 		aprint_verbose_dev(ci->ci_dev, "Code Morphing Software Rev: %u.%u.%u-%u-%u\n",
   1134   1.1        ad 		    (descs[1] >> 24) & 0xff,
   1135   1.1        ad 		    (descs[1] >> 16) & 0xff,
   1136   1.1        ad 		    (descs[1] >> 8) & 0xff,
   1137   1.1        ad 		    descs[1] & 0xff,
   1138   1.1        ad 		    descs[2]);
   1139   1.1        ad 	}
   1140   1.1        ad 	if (nreg >= 0x80860006) {
   1141   1.1        ad 		union {
   1142   1.1        ad 			char text[65];
   1143   1.1        ad 			u_int descs[4][4];
   1144   1.1        ad 		} info;
   1145   1.1        ad 		int i;
   1146   1.1        ad 
   1147   1.1        ad 		for (i=0; i<4; i++) {
   1148   1.1        ad 			x86_cpuid(0x80860003 + i, info.descs[i]);
   1149   1.1        ad 		}
   1150   1.1        ad 		info.text[64] = '\0';
   1151   1.1        ad 		aprint_verbose_dev(ci->ci_dev, "%s\n", info.text);
   1152   1.1        ad 	}
   1153   1.1        ad 
   1154   1.1        ad 	if (nreg >= 0x80860007) {
   1155   1.1        ad 		tmx86_get_longrun_status(&frequency,
   1156   1.1        ad 		    &voltage, &percentage);
   1157   1.1        ad 		aprint_verbose_dev(ci->ci_dev, "LongRun <%dMHz %dmV %d%%>\n",
   1158   1.1        ad 		    frequency, voltage, percentage);
   1159   1.1        ad 	}
   1160   1.1        ad }
   1161   1.1        ad 
   1162   1.1        ad void
   1163  1.32  drochner identifycpu(int fd, const char *cpuname)
   1164   1.1        ad {
   1165  1.18  pgoyette 	const char *name = "", *modifier, *vendorname, *brand = "";
   1166  1.36       dsl 	int class = CPUCLASS_386;
   1167  1.36       dsl 	unsigned int i;
   1168  1.37       dsl 	int modif, family;
   1169   1.1        ad 	const struct cpu_cpuid_nameclass *cpup = NULL;
   1170   1.1        ad 	const struct cpu_cpuid_family *cpufam;
   1171  1.12    cegger 	const char *feature_str[5];
   1172   1.1        ad 	struct cpu_info *ci, cistore;
   1173   1.1        ad 	size_t sz;
   1174  1.18  pgoyette 	char buf[512];
   1175  1.18  pgoyette 	char *bp;
   1176  1.32  drochner 	struct cpu_ucode_version ucode;
   1177  1.32  drochner 	union {
   1178  1.32  drochner 		struct cpu_ucode_version_amd amd;
   1179  1.32  drochner 		struct cpu_ucode_version_intel1 intel1;
   1180  1.32  drochner 	} ucvers;
   1181   1.1        ad 
   1182   1.1        ad 	ci = &cistore;
   1183  1.34       dsl 	cpu_probe_base_features(ci, cpuname);
   1184   1.1        ad 	cpu_probe_features(ci);
   1185   1.1        ad 
   1186  1.34       dsl 	if (ci->ci_cpu_type >= 0) {
   1187  1.34       dsl 		if (ci->ci_cpu_type >= (int)__arraycount(i386_nocpuid_cpus))
   1188  1.34       dsl 			errx(1, "unknown cpu type %d", ci->ci_cpu_type);
   1189  1.34       dsl 		name = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_name;
   1190  1.34       dsl 		cpu_vendor = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_vendor;
   1191  1.34       dsl 		vendorname = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_vendorname;
   1192  1.34       dsl 		class = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_class;
   1193  1.34       dsl 		ci->ci_info = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_info;
   1194   1.1        ad 		modifier = "";
   1195   1.1        ad 	} else {
   1196   1.1        ad 		modif = (ci->ci_signature >> 12) & 0x3;
   1197  1.37       dsl 		family = ci->ci_family;
   1198   1.1        ad 		if (family < CPU_MINFAMILY)
   1199   1.1        ad 			errx(1, "identifycpu: strange family value");
   1200  1.37       dsl 		if (family > CPU_MAXFAMILY)
   1201  1.37       dsl 			family = CPU_MAXFAMILY;
   1202   1.1        ad 
   1203  1.36       dsl 		for (i = 0; i < __arraycount(i386_cpuid_cpus); i++) {
   1204   1.1        ad 			if (!strncmp((char *)ci->ci_vendor,
   1205   1.1        ad 			    i386_cpuid_cpus[i].cpu_id, 12)) {
   1206   1.1        ad 				cpup = &i386_cpuid_cpus[i];
   1207   1.1        ad 				break;
   1208   1.1        ad 			}
   1209   1.1        ad 		}
   1210   1.1        ad 
   1211   1.1        ad 		if (cpup == NULL) {
   1212   1.1        ad 			cpu_vendor = CPUVENDOR_UNKNOWN;
   1213   1.1        ad 			if (ci->ci_vendor[0] != '\0')
   1214   1.1        ad 				vendorname = (char *)&ci->ci_vendor[0];
   1215   1.1        ad 			else
   1216   1.1        ad 				vendorname = "Unknown";
   1217   1.1        ad 			class = family - 3;
   1218   1.1        ad 			modifier = "";
   1219   1.1        ad 			name = "";
   1220   1.1        ad 			ci->ci_info = NULL;
   1221   1.1        ad 		} else {
   1222   1.1        ad 			cpu_vendor = cpup->cpu_vendor;
   1223   1.1        ad 			vendorname = cpup->cpu_vendorname;
   1224   1.1        ad 			modifier = modifiers[modif];
   1225   1.1        ad 			cpufam = &cpup->cpu_family[family - CPU_MINFAMILY];
   1226  1.37       dsl 			name = cpufam->cpu_models[ci->ci_model];
   1227  1.18  pgoyette 			if (name == NULL || *name == '\0')
   1228  1.37       dsl 			    name = cpufam->cpu_model_default;
   1229   1.1        ad 			class = cpufam->cpu_class;
   1230   1.1        ad 			ci->ci_info = cpufam->cpu_info;
   1231   1.1        ad 
   1232   1.1        ad 			if (cpu_vendor == CPUVENDOR_INTEL) {
   1233  1.37       dsl 				if (ci->ci_family == 6 && ci->ci_model >= 5) {
   1234   1.1        ad 					const char *tmp;
   1235   1.1        ad 					tmp = intel_family6_name(ci);
   1236   1.1        ad 					if (tmp != NULL)
   1237   1.1        ad 						name = tmp;
   1238   1.1        ad 				}
   1239  1.37       dsl 				if (ci->ci_family == 15 &&
   1240   1.1        ad 				    ci->ci_brand_id <
   1241   1.1        ad 				    __arraycount(i386_intel_brand) &&
   1242   1.1        ad 				    i386_intel_brand[ci->ci_brand_id])
   1243   1.1        ad 					name =
   1244   1.1        ad 					     i386_intel_brand[ci->ci_brand_id];
   1245   1.1        ad 			}
   1246   1.1        ad 
   1247   1.1        ad 			if (cpu_vendor == CPUVENDOR_AMD) {
   1248  1.37       dsl 				if (ci->ci_family == 6 && ci->ci_model >= 6) {
   1249   1.1        ad 					if (ci->ci_brand_id == 1)
   1250   1.1        ad 						/*
   1251   1.1        ad 						 * It's Duron. We override the
   1252   1.1        ad 						 * name, since it might have
   1253   1.1        ad 						 * been misidentified as Athlon.
   1254   1.1        ad 						 */
   1255   1.1        ad 						name =
   1256   1.1        ad 						    amd_brand[ci->ci_brand_id];
   1257   1.1        ad 					else
   1258   1.1        ad 						brand = amd_brand_name;
   1259   1.1        ad 				}
   1260   1.1        ad 				if (CPUID2FAMILY(ci->ci_signature) == 0xf) {
   1261  1.37       dsl 					/* Identify AMD64 CPU names.  */
   1262   1.1        ad 					const char *tmp;
   1263   1.1        ad 					tmp = amd_amd64_name(ci);
   1264   1.1        ad 					if (tmp != NULL)
   1265   1.1        ad 						name = tmp;
   1266   1.1        ad 				}
   1267   1.1        ad 			}
   1268   1.1        ad 
   1269  1.37       dsl 			if (cpu_vendor == CPUVENDOR_IDT && ci->ci_family >= 6)
   1270   1.1        ad 				vendorname = "VIA";
   1271   1.1        ad 		}
   1272   1.1        ad 	}
   1273   1.1        ad 
   1274   1.1        ad 	ci->ci_cpu_class = class;
   1275   1.1        ad 
   1276   1.1        ad 	sz = sizeof(ci->ci_tsc_freq);
   1277   1.1        ad 	(void)sysctlbyname("machdep.tsc_freq", &ci->ci_tsc_freq, &sz, NULL, 0);
   1278  1.26       chs 	sz = sizeof(use_pae);
   1279  1.26       chs 	(void)sysctlbyname("machdep.pae", &use_pae, &sz, NULL, 0);
   1280  1.26       chs 	largepagesize = (use_pae ? 2 * 1024 * 1024 : 4 * 1024 * 1024);
   1281   1.1        ad 
   1282   1.1        ad 	snprintf(cpu_model, sizeof(cpu_model), "%s%s%s%s%s%s%s (%s-class)",
   1283   1.1        ad 	    vendorname,
   1284   1.1        ad 	    *modifier ? " " : "", modifier,
   1285   1.1        ad 	    *name ? " " : "", name,
   1286   1.1        ad 	    *brand ? " " : "", brand,
   1287   1.1        ad 	    classnames[class]);
   1288   1.1        ad 	aprint_normal("%s: %s", cpuname, cpu_model);
   1289   1.1        ad 
   1290   1.1        ad 	if (ci->ci_tsc_freq != 0)
   1291  1.28     joerg 		aprint_normal(", %ju.%02ju MHz",
   1292  1.28     joerg 		    ((uintmax_t)ci->ci_tsc_freq + 4999) / 1000000,
   1293  1.28     joerg 		    (((uintmax_t)ci->ci_tsc_freq + 4999) / 10000) % 100);
   1294   1.1        ad 	if (ci->ci_signature != 0)
   1295   1.1        ad 		aprint_normal(", id 0x%x", ci->ci_signature);
   1296   1.1        ad 	aprint_normal("\n");
   1297   1.1        ad 
   1298   1.1        ad 	if (ci->ci_info)
   1299   1.1        ad 		(*ci->ci_info)(ci);
   1300   1.1        ad 
   1301  1.18  pgoyette 	/*
   1302  1.18  pgoyette 	 * display CPU feature flags
   1303  1.18  pgoyette 	 */
   1304  1.18  pgoyette 
   1305  1.18  pgoyette #define	MAX_FEATURE_LEN	60	/* XXX Need to find a better way to set this */
   1306  1.18  pgoyette 
   1307  1.10  pgoyette 	feature_str[0] = CPUID_FLAGS1;
   1308  1.18  pgoyette 	feature_str[1] = CPUID2_FLAGS1;
   1309  1.18  pgoyette 	feature_str[2] = CPUID_EXT_FLAGS;
   1310  1.18  pgoyette 	feature_str[3] = NULL;
   1311  1.18  pgoyette 	feature_str[4] = NULL;
   1312  1.12    cegger 
   1313  1.12    cegger 	switch (cpu_vendor) {
   1314  1.12    cegger 	case CPUVENDOR_AMD:
   1315  1.18  pgoyette 		feature_str[3] = CPUID_AMD_FLAGS4;
   1316  1.12    cegger 		break;
   1317  1.12    cegger 	case CPUVENDOR_INTEL:
   1318  1.18  pgoyette 		feature_str[2] = CPUID_INTEL_EXT_FLAGS;
   1319  1.11    cegger 		feature_str[3] = CPUID_INTEL_FLAGS4;
   1320  1.12    cegger 		break;
   1321  1.24  jmcneill 	case CPUVENDOR_IDT:
   1322  1.18  pgoyette 		feature_str[4] = CPUID_FLAGS_PADLOCK;
   1323  1.24  jmcneill 		break;
   1324  1.12    cegger 	default:
   1325  1.12    cegger 		break;
   1326  1.12    cegger 	}
   1327   1.1        ad 
   1328  1.18  pgoyette 	for (i = 0; i <= 4; i++) {
   1329  1.18  pgoyette 		if (ci->ci_feat_val[i] && feature_str[i] != NULL) {
   1330  1.18  pgoyette 			snprintb_m(buf, sizeof(buf), feature_str[i],
   1331  1.18  pgoyette 				   ci->ci_feat_val[i], MAX_FEATURE_LEN);
   1332  1.18  pgoyette 			bp = buf;
   1333  1.18  pgoyette 			while (*bp != '\0') {
   1334  1.18  pgoyette 				aprint_verbose("%s: %sfeatures%c %s\n",
   1335  1.18  pgoyette 				    cpuname, (i == 4)?"padlock ":"",
   1336  1.18  pgoyette 				    (i == 4 || i == 0)?' ':'1' + i, bp);
   1337  1.18  pgoyette 				bp += strlen(bp) + 1;
   1338  1.18  pgoyette 			}
   1339   1.1        ad 		}
   1340   1.1        ad 	}
   1341   1.1        ad 
   1342   1.1        ad 	if (*cpu_brand_string != '\0')
   1343   1.1        ad 		aprint_normal("%s: \"%s\"\n", cpuname, cpu_brand_string);
   1344   1.1        ad 
   1345   1.1        ad 	x86_print_cacheinfo(ci);
   1346   1.1        ad 
   1347  1.18  pgoyette 	if (ci->ci_cpuid_level >= 3 && (ci->ci_feat_val[0] & CPUID_PN)) {
   1348   1.1        ad 		aprint_verbose("%s: serial number %04X-%04X-%04X-%04X-%04X-%04X\n",
   1349   1.1        ad 		    cpuname,
   1350   1.1        ad 		    ci->ci_cpu_serial[0] / 65536, ci->ci_cpu_serial[0] % 65536,
   1351   1.1        ad 		    ci->ci_cpu_serial[1] / 65536, ci->ci_cpu_serial[1] % 65536,
   1352   1.1        ad 		    ci->ci_cpu_serial[2] / 65536, ci->ci_cpu_serial[2] % 65536);
   1353   1.1        ad 	}
   1354   1.1        ad 
   1355   1.1        ad 	if (ci->ci_cpu_class == CPUCLASS_386) {
   1356   1.1        ad 		errx(1, "NetBSD requires an 80486 or later processor");
   1357   1.1        ad 	}
   1358   1.1        ad 
   1359  1.34       dsl 	if (ci->ci_cpu_type == CPU_486DLC) {
   1360   1.1        ad #ifndef CYRIX_CACHE_WORKS
   1361   1.1        ad 		aprint_error("WARNING: CYRIX 486DLC CACHE UNCHANGED.\n");
   1362   1.1        ad #else
   1363   1.1        ad #ifndef CYRIX_CACHE_REALLY_WORKS
   1364   1.1        ad 		aprint_error("WARNING: CYRIX 486DLC CACHE ENABLED IN HOLD-FLUSH MODE.\n");
   1365   1.1        ad #else
   1366   1.1        ad 		aprint_error("WARNING: CYRIX 486DLC CACHE ENABLED.\n");
   1367   1.1        ad #endif
   1368   1.1        ad #endif
   1369   1.1        ad 	}
   1370   1.1        ad 
   1371   1.1        ad 	/*
   1372   1.1        ad 	 * Everything past this point requires a Pentium or later.
   1373   1.1        ad 	 */
   1374   1.1        ad 	if (ci->ci_cpuid_level < 0)
   1375   1.1        ad 		return;
   1376   1.1        ad 
   1377   1.1        ad 	identifycpu_cpuids(ci);
   1378   1.1        ad 
   1379   1.1        ad #ifdef INTEL_CORETEMP
   1380   1.1        ad 	if (cpu_vendor == CPUVENDOR_INTEL && ci->ci_cpuid_level >= 0x06)
   1381   1.1        ad 		coretemp_register(ci);
   1382   1.1        ad #endif
   1383   1.1        ad 
   1384   1.5        ad 	if (cpu_vendor == CPUVENDOR_AMD) {
   1385  1.22    cegger 		uint32_t data[4];
   1386  1.15      yamt 
   1387  1.22    cegger 		x86_cpuid(0x80000000, data);
   1388  1.22    cegger 		if (data[0] >= 0x80000007)
   1389  1.22    cegger 			powernow_probe(ci);
   1390  1.22    cegger 
   1391  1.22    cegger 		if ((data[0] >= 0x8000000a)
   1392  1.22    cegger 		   && (ci->ci_feat_val[3] & CPUID_SVM) != 0) {
   1393  1.15      yamt 
   1394  1.15      yamt 			x86_cpuid(0x8000000a, data);
   1395  1.15      yamt 			aprint_verbose("%s: SVM Rev. %d\n", cpuname,
   1396  1.15      yamt 			    data[0] & 0xf);
   1397  1.15      yamt 			aprint_verbose("%s: SVM NASID %d\n", cpuname, data[1]);
   1398  1.23    cegger 			snprintb_m(buf, sizeof(buf), CPUID_AMD_SVM_FLAGS,
   1399  1.23    cegger 				   data[3], MAX_FEATURE_LEN);
   1400  1.23    cegger 			bp = buf;
   1401  1.23    cegger 			while (*bp != '\0') {
   1402  1.23    cegger 				aprint_verbose("%s: SVM features %s\n",
   1403  1.23    cegger 				    cpuname, bp);
   1404  1.23    cegger 				bp += strlen(bp) + 1;
   1405  1.23    cegger 			}
   1406  1.15      yamt 		}
   1407   1.1        ad 	}
   1408   1.1        ad 
   1409   1.1        ad #ifdef INTEL_ONDEMAND_CLOCKMOD
   1410   1.1        ad 	clockmod_init();
   1411   1.1        ad #endif
   1412   1.2        ad 
   1413  1.37       dsl 	aprint_normal_dev(ci->ci_dev, "family %02x model %02x stepping %02x\n",
   1414  1.37       dsl 	    ci->ci_family, ci->ci_model, CPUID2STEPPING(ci->ci_signature));
   1415  1.32  drochner 
   1416  1.32  drochner 	if (cpu_vendor == CPUVENDOR_AMD)
   1417  1.32  drochner 		ucode.loader_version = CPU_UCODE_LOADER_AMD;
   1418  1.32  drochner 	else if (cpu_vendor == CPUVENDOR_INTEL)
   1419  1.32  drochner 		ucode.loader_version = CPU_UCODE_LOADER_INTEL1;
   1420  1.32  drochner 	else
   1421  1.32  drochner 		return;
   1422  1.35       dsl 
   1423  1.32  drochner 	ucode.data = &ucvers;
   1424  1.35       dsl 	if (ioctl(fd, IOC_CPU_UCODE_GET_VERSION, &ucode) < 0) {
   1425  1.35       dsl #ifdef __i386__
   1426  1.35       dsl 		struct cpu_ucode_version_64 ucode_64;
   1427  1.35       dsl 		if (errno != ENOTTY)
   1428  1.35       dsl 			return;
   1429  1.35       dsl 		/* Try the 64 bit ioctl */
   1430  1.35       dsl 		memset(&ucode_64, 0, sizeof ucode_64);
   1431  1.35       dsl 		ucode_64.data = &ucvers;
   1432  1.35       dsl 		ucode_64.loader_version = ucode.loader_version;
   1433  1.35       dsl 		if (ioctl(fd, IOC_CPU_UCODE_GET_VERSION_64, &ucode_64) < 0)
   1434  1.35       dsl 			return;
   1435  1.35       dsl #endif
   1436  1.35       dsl 	}
   1437  1.35       dsl 
   1438  1.32  drochner 	if (cpu_vendor == CPUVENDOR_AMD)
   1439  1.32  drochner 		printf("%s: UCode version: 0x%"PRIx64"\n", cpuname, ucvers.amd.version);
   1440  1.32  drochner 	else if (cpu_vendor == CPUVENDOR_INTEL)
   1441  1.32  drochner 		printf("%s: microcode version 0x%x, platform ID %d\n", cpuname,
   1442  1.32  drochner 		       ucvers.intel1.ucodeversion, ucvers.intel1.platformid);
   1443   1.1        ad }
   1444   1.1        ad 
   1445   1.1        ad static const char *
   1446   1.1        ad print_cache_config(struct cpu_info *ci, int cache_tag, const char *name,
   1447   1.1        ad     const char *sep)
   1448   1.1        ad {
   1449   1.1        ad 	struct x86_cache_info *cai = &ci->ci_cinfo[cache_tag];
   1450   1.7  christos 	char human_num[HUMAN_BUFSIZE];
   1451   1.1        ad 
   1452   1.1        ad 	if (cai->cai_totalsize == 0)
   1453   1.1        ad 		return sep;
   1454   1.1        ad 
   1455   1.1        ad 	if (sep == NULL)
   1456   1.1        ad 		aprint_verbose_dev(ci->ci_dev, "");
   1457   1.1        ad 	else
   1458   1.1        ad 		aprint_verbose("%s", sep);
   1459   1.1        ad 	if (name != NULL)
   1460   1.1        ad 		aprint_verbose("%s ", name);
   1461   1.1        ad 
   1462   1.1        ad 	if (cai->cai_string != NULL) {
   1463   1.1        ad 		aprint_verbose("%s ", cai->cai_string);
   1464   1.1        ad 	} else {
   1465   1.8  christos 		(void)humanize_number(human_num, sizeof(human_num),
   1466   1.7  christos 			cai->cai_totalsize, "B", HN_AUTOSCALE, HN_NOSPACE);
   1467   1.7  christos 		aprint_verbose("%s %dB/line ", human_num, cai->cai_linesize);
   1468   1.1        ad 	}
   1469   1.1        ad 	switch (cai->cai_associativity) {
   1470   1.1        ad 	case    0:
   1471   1.1        ad 		aprint_verbose("disabled");
   1472   1.1        ad 		break;
   1473   1.1        ad 	case    1:
   1474   1.1        ad 		aprint_verbose("direct-mapped");
   1475   1.1        ad 		break;
   1476   1.1        ad 	case 0xff:
   1477   1.1        ad 		aprint_verbose("fully associative");
   1478   1.1        ad 		break;
   1479   1.1        ad 	default:
   1480   1.1        ad 		aprint_verbose("%d-way", cai->cai_associativity);
   1481   1.1        ad 		break;
   1482   1.1        ad 	}
   1483   1.1        ad 	return ", ";
   1484   1.1        ad }
   1485   1.1        ad 
   1486   1.1        ad static const char *
   1487   1.1        ad print_tlb_config(struct cpu_info *ci, int cache_tag, const char *name,
   1488   1.1        ad     const char *sep)
   1489   1.1        ad {
   1490   1.1        ad 	struct x86_cache_info *cai = &ci->ci_cinfo[cache_tag];
   1491   1.7  christos 	char human_num[HUMAN_BUFSIZE];
   1492   1.1        ad 
   1493   1.1        ad 	if (cai->cai_totalsize == 0)
   1494   1.1        ad 		return sep;
   1495   1.1        ad 
   1496   1.1        ad 	if (sep == NULL)
   1497   1.1        ad 		aprint_verbose_dev(ci->ci_dev, "");
   1498   1.1        ad 	else
   1499   1.1        ad 		aprint_verbose("%s", sep);
   1500   1.1        ad 	if (name != NULL)
   1501   1.1        ad 		aprint_verbose("%s ", name);
   1502   1.1        ad 
   1503   1.1        ad 	if (cai->cai_string != NULL) {
   1504   1.1        ad 		aprint_verbose("%s", cai->cai_string);
   1505   1.1        ad 	} else {
   1506   1.7  christos 		(void)humanize_number(human_num, sizeof(human_num),
   1507   1.7  christos 			cai->cai_linesize, "B", HN_AUTOSCALE, HN_NOSPACE);
   1508   1.7  christos 		aprint_verbose("%d %s entries ", cai->cai_totalsize,
   1509   1.7  christos 		    human_num);
   1510   1.1        ad 		switch (cai->cai_associativity) {
   1511   1.1        ad 		case 0:
   1512   1.1        ad 			aprint_verbose("disabled");
   1513   1.1        ad 			break;
   1514   1.1        ad 		case 1:
   1515   1.1        ad 			aprint_verbose("direct-mapped");
   1516   1.1        ad 			break;
   1517   1.1        ad 		case 0xff:
   1518   1.1        ad 			aprint_verbose("fully associative");
   1519   1.1        ad 			break;
   1520   1.1        ad 		default:
   1521   1.1        ad 			aprint_verbose("%d-way", cai->cai_associativity);
   1522   1.1        ad 			break;
   1523   1.1        ad 		}
   1524   1.1        ad 	}
   1525   1.1        ad 	return ", ";
   1526   1.1        ad }
   1527   1.1        ad 
   1528   1.1        ad static const struct x86_cache_info *
   1529   1.1        ad cache_info_lookup(const struct x86_cache_info *cai, uint8_t desc)
   1530   1.1        ad {
   1531   1.1        ad 	int i;
   1532   1.1        ad 
   1533   1.1        ad 	for (i = 0; cai[i].cai_desc != 0; i++) {
   1534   1.1        ad 		if (cai[i].cai_desc == desc)
   1535   1.1        ad 			return (&cai[i]);
   1536   1.1        ad 	}
   1537   1.1        ad 
   1538   1.1        ad 	return (NULL);
   1539   1.1        ad }
   1540   1.1        ad 
   1541   1.7  christos static const struct x86_cache_info amd_cpuid_l2cache_assoc_info[] =
   1542   1.7  christos     AMD_L2CACHE_INFO;
   1543   1.1        ad 
   1544   1.7  christos static const struct x86_cache_info amd_cpuid_l3cache_assoc_info[] =
   1545   1.7  christos     AMD_L3CACHE_INFO;
   1546   1.1        ad 
   1547   1.1        ad static void
   1548   1.1        ad amd_cpu_cacheinfo(struct cpu_info *ci)
   1549   1.1        ad {
   1550   1.1        ad 	const struct x86_cache_info *cp;
   1551   1.1        ad 	struct x86_cache_info *cai;
   1552   1.1        ad 	u_int descs[4];
   1553   1.1        ad 	u_int lfunc;
   1554   1.1        ad 
   1555   1.1        ad 	/*
   1556   1.1        ad 	 * K5 model 0 has none of this info.
   1557   1.1        ad 	 */
   1558  1.36       dsl 	if (ci->ci_family == 5 && ci->ci_model == 0)
   1559   1.1        ad 		return;
   1560   1.1        ad 
   1561   1.1        ad 	/*
   1562   1.1        ad 	 * Determine the largest extended function value.
   1563   1.1        ad 	 */
   1564   1.1        ad 	x86_cpuid(0x80000000, descs);
   1565   1.1        ad 	lfunc = descs[0];
   1566   1.1        ad 
   1567   1.1        ad 	/*
   1568   1.1        ad 	 * Determine L1 cache/TLB info.
   1569   1.1        ad 	 */
   1570   1.1        ad 	if (lfunc < 0x80000005) {
   1571   1.1        ad 		/* No L1 cache info available. */
   1572   1.1        ad 		return;
   1573   1.1        ad 	}
   1574   1.1        ad 
   1575   1.1        ad 	x86_cpuid(0x80000005, descs);
   1576   1.1        ad 
   1577   1.1        ad 	/*
   1578   1.1        ad 	 * K6-III and higher have large page TLBs.
   1579   1.1        ad 	 */
   1580  1.36       dsl 	if ((ci->ci_family == 5 && ci->ci_model >= 9) || ci->ci_family >= 6) {
   1581   1.1        ad 		cai = &ci->ci_cinfo[CAI_ITLB2];
   1582   1.1        ad 		cai->cai_totalsize = AMD_L1_EAX_ITLB_ENTRIES(descs[0]);
   1583   1.1        ad 		cai->cai_associativity = AMD_L1_EAX_ITLB_ASSOC(descs[0]);
   1584  1.26       chs 		cai->cai_linesize = largepagesize;
   1585   1.1        ad 
   1586   1.1        ad 		cai = &ci->ci_cinfo[CAI_DTLB2];
   1587   1.1        ad 		cai->cai_totalsize = AMD_L1_EAX_DTLB_ENTRIES(descs[0]);
   1588   1.1        ad 		cai->cai_associativity = AMD_L1_EAX_DTLB_ASSOC(descs[0]);
   1589  1.26       chs 		cai->cai_linesize = largepagesize;
   1590   1.1        ad 	}
   1591   1.1        ad 
   1592   1.1        ad 	cai = &ci->ci_cinfo[CAI_ITLB];
   1593   1.1        ad 	cai->cai_totalsize = AMD_L1_EBX_ITLB_ENTRIES(descs[1]);
   1594   1.1        ad 	cai->cai_associativity = AMD_L1_EBX_ITLB_ASSOC(descs[1]);
   1595   1.1        ad 	cai->cai_linesize = (4 * 1024);
   1596   1.1        ad 
   1597   1.1        ad 	cai = &ci->ci_cinfo[CAI_DTLB];
   1598   1.1        ad 	cai->cai_totalsize = AMD_L1_EBX_DTLB_ENTRIES(descs[1]);
   1599   1.1        ad 	cai->cai_associativity = AMD_L1_EBX_DTLB_ASSOC(descs[1]);
   1600   1.1        ad 	cai->cai_linesize = (4 * 1024);
   1601   1.1        ad 
   1602   1.1        ad 	cai = &ci->ci_cinfo[CAI_DCACHE];
   1603   1.1        ad 	cai->cai_totalsize = AMD_L1_ECX_DC_SIZE(descs[2]);
   1604   1.1        ad 	cai->cai_associativity = AMD_L1_ECX_DC_ASSOC(descs[2]);
   1605  1.27      yamt 	cai->cai_linesize = AMD_L1_ECX_DC_LS(descs[2]);
   1606   1.1        ad 
   1607   1.1        ad 	cai = &ci->ci_cinfo[CAI_ICACHE];
   1608   1.1        ad 	cai->cai_totalsize = AMD_L1_EDX_IC_SIZE(descs[3]);
   1609   1.1        ad 	cai->cai_associativity = AMD_L1_EDX_IC_ASSOC(descs[3]);
   1610   1.1        ad 	cai->cai_linesize = AMD_L1_EDX_IC_LS(descs[3]);
   1611   1.1        ad 
   1612   1.1        ad 	/*
   1613   1.1        ad 	 * Determine L2 cache/TLB info.
   1614   1.1        ad 	 */
   1615   1.1        ad 	if (lfunc < 0x80000006) {
   1616   1.1        ad 		/* No L2 cache info available. */
   1617   1.1        ad 		return;
   1618   1.1        ad 	}
   1619   1.1        ad 
   1620   1.1        ad 	x86_cpuid(0x80000006, descs);
   1621   1.1        ad 
   1622  1.26       chs 	cai = &ci->ci_cinfo[CAI_L2_ITLB];
   1623  1.26       chs 	cai->cai_totalsize = AMD_L2_EBX_IUTLB_ENTRIES(descs[1]);
   1624  1.26       chs 	cai->cai_associativity = AMD_L2_EBX_IUTLB_ASSOC(descs[1]);
   1625  1.26       chs 	cai->cai_linesize = (4 * 1024);
   1626  1.26       chs 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1627  1.26       chs 	    cai->cai_associativity);
   1628  1.26       chs 	if (cp != NULL)
   1629  1.26       chs 		cai->cai_associativity = cp->cai_associativity;
   1630  1.26       chs 	else
   1631  1.26       chs 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1632  1.26       chs 
   1633  1.26       chs 	cai = &ci->ci_cinfo[CAI_L2_ITLB2];
   1634  1.26       chs 	cai->cai_totalsize = AMD_L2_EAX_IUTLB_ENTRIES(descs[0]);
   1635  1.26       chs 	cai->cai_associativity = AMD_L2_EAX_IUTLB_ASSOC(descs[0]);
   1636  1.26       chs 	cai->cai_linesize = largepagesize;
   1637  1.26       chs 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1638  1.26       chs 	    cai->cai_associativity);
   1639  1.26       chs 	if (cp != NULL)
   1640  1.26       chs 		cai->cai_associativity = cp->cai_associativity;
   1641  1.26       chs 	else
   1642  1.26       chs 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1643  1.26       chs 
   1644  1.26       chs 	cai = &ci->ci_cinfo[CAI_L2_DTLB];
   1645  1.26       chs 	cai->cai_totalsize = AMD_L2_EBX_DTLB_ENTRIES(descs[1]);
   1646  1.26       chs 	cai->cai_associativity = AMD_L2_EBX_DTLB_ASSOC(descs[1]);
   1647  1.26       chs 	cai->cai_linesize = (4 * 1024);
   1648  1.26       chs 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1649  1.26       chs 	    cai->cai_associativity);
   1650  1.26       chs 	if (cp != NULL)
   1651  1.26       chs 		cai->cai_associativity = cp->cai_associativity;
   1652  1.26       chs 	else
   1653  1.26       chs 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1654  1.26       chs 
   1655  1.26       chs 	cai = &ci->ci_cinfo[CAI_L2_DTLB2];
   1656  1.26       chs 	cai->cai_totalsize = AMD_L2_EAX_DTLB_ENTRIES(descs[0]);
   1657  1.26       chs 	cai->cai_associativity = AMD_L2_EAX_DTLB_ASSOC(descs[0]);
   1658  1.26       chs 	cai->cai_linesize = largepagesize;
   1659  1.26       chs 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1660  1.26       chs 	    cai->cai_associativity);
   1661  1.26       chs 	if (cp != NULL)
   1662  1.26       chs 		cai->cai_associativity = cp->cai_associativity;
   1663  1.26       chs 	else
   1664  1.26       chs 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1665  1.26       chs 
   1666   1.1        ad 	cai = &ci->ci_cinfo[CAI_L2CACHE];
   1667   1.1        ad 	cai->cai_totalsize = AMD_L2_ECX_C_SIZE(descs[2]);
   1668   1.1        ad 	cai->cai_associativity = AMD_L2_ECX_C_ASSOC(descs[2]);
   1669   1.1        ad 	cai->cai_linesize = AMD_L2_ECX_C_LS(descs[2]);
   1670   1.1        ad 
   1671   1.1        ad 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1672   1.1        ad 	    cai->cai_associativity);
   1673   1.1        ad 	if (cp != NULL)
   1674   1.1        ad 		cai->cai_associativity = cp->cai_associativity;
   1675   1.1        ad 	else
   1676   1.1        ad 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1677   1.7  christos 
   1678   1.7  christos 	/*
   1679  1.30    cegger 	 * Determine L3 cache info on AMD Family 10h and newer processors
   1680   1.7  christos 	 */
   1681  1.36       dsl 	if (ci->ci_family >= 0x10) {
   1682   1.7  christos 		cai = &ci->ci_cinfo[CAI_L3CACHE];
   1683   1.7  christos 		cai->cai_totalsize = AMD_L3_EDX_C_SIZE(descs[3]);
   1684   1.7  christos 		cai->cai_associativity = AMD_L3_EDX_C_ASSOC(descs[3]);
   1685   1.7  christos 		cai->cai_linesize = AMD_L3_EDX_C_LS(descs[3]);
   1686   1.7  christos 
   1687   1.7  christos 		cp = cache_info_lookup(amd_cpuid_l3cache_assoc_info,
   1688   1.7  christos 		    cai->cai_associativity);
   1689   1.7  christos 		if (cp != NULL)
   1690   1.7  christos 			cai->cai_associativity = cp->cai_associativity;
   1691   1.7  christos 		else
   1692   1.7  christos 			cai->cai_associativity = 0;	/* XXX Unkn/Rsvd */
   1693   1.7  christos 	}
   1694  1.26       chs 
   1695  1.26       chs 	/*
   1696  1.26       chs 	 * Determine 1GB TLB info.
   1697  1.26       chs 	 */
   1698  1.26       chs 	if (lfunc < 0x80000019) {
   1699  1.26       chs 		/* No 1GB TLB info available. */
   1700  1.26       chs 		return;
   1701  1.26       chs 	}
   1702  1.26       chs 
   1703  1.26       chs 	x86_cpuid(0x80000019, descs);
   1704  1.26       chs 
   1705  1.26       chs 	cai = &ci->ci_cinfo[CAI_L1_1GBITLB];
   1706  1.26       chs 	cai->cai_totalsize = AMD_L1_1GB_EAX_IUTLB_ENTRIES(descs[0]);
   1707  1.26       chs 	cai->cai_associativity = AMD_L1_1GB_EAX_IUTLB_ASSOC(descs[0]);
   1708  1.26       chs 	cai->cai_linesize = (1024 * 1024 * 1024);
   1709  1.26       chs 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1710  1.26       chs 	    cai->cai_associativity);
   1711  1.26       chs 	if (cp != NULL)
   1712  1.26       chs 		cai->cai_associativity = cp->cai_associativity;
   1713  1.26       chs 	else
   1714  1.26       chs 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1715  1.26       chs 
   1716  1.26       chs 	cai = &ci->ci_cinfo[CAI_L1_1GBDTLB];
   1717  1.26       chs 	cai->cai_totalsize = AMD_L1_1GB_EAX_DTLB_ENTRIES(descs[0]);
   1718  1.26       chs 	cai->cai_associativity = AMD_L1_1GB_EAX_DTLB_ASSOC(descs[0]);
   1719  1.26       chs 	cai->cai_linesize = (1024 * 1024 * 1024);
   1720  1.26       chs 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1721  1.26       chs 	    cai->cai_associativity);
   1722  1.26       chs 	if (cp != NULL)
   1723  1.26       chs 		cai->cai_associativity = cp->cai_associativity;
   1724  1.26       chs 	else
   1725  1.26       chs 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1726  1.26       chs 
   1727  1.26       chs 	cai = &ci->ci_cinfo[CAI_L2_1GBITLB];
   1728  1.26       chs 	cai->cai_totalsize = AMD_L2_1GB_EBX_IUTLB_ENTRIES(descs[1]);
   1729  1.26       chs 	cai->cai_associativity = AMD_L2_1GB_EBX_IUTLB_ASSOC(descs[1]);
   1730  1.26       chs 	cai->cai_linesize = (1024 * 1024 * 1024);
   1731  1.26       chs 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1732  1.26       chs 	    cai->cai_associativity);
   1733  1.26       chs 	if (cp != NULL)
   1734  1.26       chs 		cai->cai_associativity = cp->cai_associativity;
   1735  1.26       chs 	else
   1736  1.26       chs 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1737  1.26       chs 
   1738  1.26       chs 	cai = &ci->ci_cinfo[CAI_L2_1GBDTLB];
   1739  1.26       chs 	cai->cai_totalsize = AMD_L2_1GB_EBX_DUTLB_ENTRIES(descs[1]);
   1740  1.26       chs 	cai->cai_associativity = AMD_L2_1GB_EBX_DUTLB_ASSOC(descs[1]);
   1741  1.26       chs 	cai->cai_linesize = (1024 * 1024 * 1024);
   1742  1.26       chs 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1743  1.26       chs 	    cai->cai_associativity);
   1744  1.26       chs 	if (cp != NULL)
   1745  1.26       chs 		cai->cai_associativity = cp->cai_associativity;
   1746  1.26       chs 	else
   1747  1.26       chs 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1748   1.1        ad }
   1749   1.1        ad 
   1750   1.1        ad static void
   1751   1.1        ad via_cpu_cacheinfo(struct cpu_info *ci)
   1752   1.1        ad {
   1753   1.1        ad 	struct x86_cache_info *cai;
   1754  1.36       dsl 	int stepping;
   1755   1.1        ad 	u_int descs[4];
   1756   1.1        ad 	u_int lfunc;
   1757   1.1        ad 
   1758   1.1        ad 	stepping = CPUID2STEPPING(ci->ci_signature);
   1759   1.1        ad 
   1760   1.1        ad 	/*
   1761   1.1        ad 	 * Determine the largest extended function value.
   1762   1.1        ad 	 */
   1763   1.1        ad 	x86_cpuid(0x80000000, descs);
   1764   1.1        ad 	lfunc = descs[0];
   1765   1.1        ad 
   1766   1.1        ad 	/*
   1767   1.1        ad 	 * Determine L1 cache/TLB info.
   1768   1.1        ad 	 */
   1769   1.1        ad 	if (lfunc < 0x80000005) {
   1770   1.1        ad 		/* No L1 cache info available. */
   1771   1.1        ad 		return;
   1772   1.1        ad 	}
   1773   1.1        ad 
   1774   1.1        ad 	x86_cpuid(0x80000005, descs);
   1775   1.1        ad 
   1776   1.1        ad 	cai = &ci->ci_cinfo[CAI_ITLB];
   1777   1.1        ad 	cai->cai_totalsize = VIA_L1_EBX_ITLB_ENTRIES(descs[1]);
   1778   1.1        ad 	cai->cai_associativity = VIA_L1_EBX_ITLB_ASSOC(descs[1]);
   1779   1.1        ad 	cai->cai_linesize = (4 * 1024);
   1780   1.1        ad 
   1781   1.1        ad 	cai = &ci->ci_cinfo[CAI_DTLB];
   1782   1.1        ad 	cai->cai_totalsize = VIA_L1_EBX_DTLB_ENTRIES(descs[1]);
   1783   1.1        ad 	cai->cai_associativity = VIA_L1_EBX_DTLB_ASSOC(descs[1]);
   1784   1.1        ad 	cai->cai_linesize = (4 * 1024);
   1785   1.1        ad 
   1786   1.1        ad 	cai = &ci->ci_cinfo[CAI_DCACHE];
   1787   1.1        ad 	cai->cai_totalsize = VIA_L1_ECX_DC_SIZE(descs[2]);
   1788   1.1        ad 	cai->cai_associativity = VIA_L1_ECX_DC_ASSOC(descs[2]);
   1789   1.1        ad 	cai->cai_linesize = VIA_L1_EDX_IC_LS(descs[2]);
   1790  1.36       dsl 	if (ci->ci_model == 9 && stepping == 8) {
   1791   1.1        ad 		/* Erratum: stepping 8 reports 4 when it should be 2 */
   1792   1.1        ad 		cai->cai_associativity = 2;
   1793   1.1        ad 	}
   1794   1.1        ad 
   1795   1.1        ad 	cai = &ci->ci_cinfo[CAI_ICACHE];
   1796   1.1        ad 	cai->cai_totalsize = VIA_L1_EDX_IC_SIZE(descs[3]);
   1797   1.1        ad 	cai->cai_associativity = VIA_L1_EDX_IC_ASSOC(descs[3]);
   1798   1.1        ad 	cai->cai_linesize = VIA_L1_EDX_IC_LS(descs[3]);
   1799  1.36       dsl 	if (ci->ci_model == 9 && stepping == 8) {
   1800   1.1        ad 		/* Erratum: stepping 8 reports 4 when it should be 2 */
   1801   1.1        ad 		cai->cai_associativity = 2;
   1802   1.1        ad 	}
   1803   1.1        ad 
   1804   1.1        ad 	/*
   1805   1.1        ad 	 * Determine L2 cache/TLB info.
   1806   1.1        ad 	 */
   1807   1.1        ad 	if (lfunc < 0x80000006) {
   1808   1.1        ad 		/* No L2 cache info available. */
   1809   1.1        ad 		return;
   1810   1.1        ad 	}
   1811   1.1        ad 
   1812   1.1        ad 	x86_cpuid(0x80000006, descs);
   1813   1.1        ad 
   1814   1.1        ad 	cai = &ci->ci_cinfo[CAI_L2CACHE];
   1815  1.36       dsl 	if (ci->ci_model >= 9) {
   1816   1.1        ad 		cai->cai_totalsize = VIA_L2N_ECX_C_SIZE(descs[2]);
   1817   1.1        ad 		cai->cai_associativity = VIA_L2N_ECX_C_ASSOC(descs[2]);
   1818   1.1        ad 		cai->cai_linesize = VIA_L2N_ECX_C_LS(descs[2]);
   1819   1.1        ad 	} else {
   1820   1.1        ad 		cai->cai_totalsize = VIA_L2_ECX_C_SIZE(descs[2]);
   1821   1.1        ad 		cai->cai_associativity = VIA_L2_ECX_C_ASSOC(descs[2]);
   1822   1.1        ad 		cai->cai_linesize = VIA_L2_ECX_C_LS(descs[2]);
   1823   1.1        ad 	}
   1824   1.1        ad }
   1825   1.1        ad 
   1826   1.1        ad static void
   1827   1.1        ad x86_print_cacheinfo(struct cpu_info *ci)
   1828   1.1        ad {
   1829   1.1        ad 	const char *sep;
   1830   1.1        ad 
   1831   1.1        ad 	if (ci->ci_cinfo[CAI_ICACHE].cai_totalsize != 0 ||
   1832   1.1        ad 	    ci->ci_cinfo[CAI_DCACHE].cai_totalsize != 0) {
   1833   1.1        ad 		sep = print_cache_config(ci, CAI_ICACHE, "I-cache", NULL);
   1834   1.1        ad 		sep = print_cache_config(ci, CAI_DCACHE, "D-cache", sep);
   1835   1.1        ad 		if (sep != NULL)
   1836   1.1        ad 			aprint_verbose("\n");
   1837   1.1        ad 	}
   1838   1.1        ad 	if (ci->ci_cinfo[CAI_L2CACHE].cai_totalsize != 0) {
   1839   1.1        ad 		sep = print_cache_config(ci, CAI_L2CACHE, "L2 cache", NULL);
   1840   1.1        ad 		if (sep != NULL)
   1841   1.1        ad 			aprint_verbose("\n");
   1842   1.1        ad 	}
   1843  1.26       chs 	if (ci->ci_cinfo[CAI_L3CACHE].cai_totalsize != 0) {
   1844  1.26       chs 		sep = print_cache_config(ci, CAI_L3CACHE, "L3 cache", NULL);
   1845  1.26       chs 		if (sep != NULL)
   1846  1.26       chs 			aprint_verbose("\n");
   1847  1.26       chs 	}
   1848   1.1        ad 	if (ci->ci_cinfo[CAI_ITLB].cai_totalsize != 0) {
   1849   1.1        ad 		sep = print_tlb_config(ci, CAI_ITLB, "ITLB", NULL);
   1850   1.1        ad 		sep = print_tlb_config(ci, CAI_ITLB2, NULL, sep);
   1851   1.1        ad 		if (sep != NULL)
   1852   1.1        ad 			aprint_verbose("\n");
   1853   1.1        ad 	}
   1854   1.1        ad 	if (ci->ci_cinfo[CAI_DTLB].cai_totalsize != 0) {
   1855   1.1        ad 		sep = print_tlb_config(ci, CAI_DTLB, "DTLB", NULL);
   1856   1.1        ad 		sep = print_tlb_config(ci, CAI_DTLB2, NULL, sep);
   1857   1.1        ad 		if (sep != NULL)
   1858   1.1        ad 			aprint_verbose("\n");
   1859   1.1        ad 	}
   1860  1.26       chs 	if (ci->ci_cinfo[CAI_L2_ITLB].cai_totalsize != 0) {
   1861  1.26       chs 		sep = print_tlb_config(ci, CAI_L2_ITLB, "L2 ITLB", NULL);
   1862  1.26       chs 		sep = print_tlb_config(ci, CAI_L2_ITLB2, NULL, sep);
   1863  1.26       chs 		if (sep != NULL)
   1864  1.26       chs 			aprint_verbose("\n");
   1865  1.26       chs 	}
   1866  1.26       chs 	if (ci->ci_cinfo[CAI_L2_DTLB].cai_totalsize != 0) {
   1867  1.26       chs 		sep = print_tlb_config(ci, CAI_L2_DTLB, "L2 DTLB", NULL);
   1868  1.26       chs 		sep = print_tlb_config(ci, CAI_L2_DTLB2, NULL, sep);
   1869  1.26       chs 		if (sep != NULL)
   1870  1.26       chs 			aprint_verbose("\n");
   1871  1.26       chs 	}
   1872  1.26       chs 	if (ci->ci_cinfo[CAI_L1_1GBITLB].cai_totalsize != 0) {
   1873  1.26       chs 		sep = print_tlb_config(ci, CAI_L1_1GBITLB, "L1 1GB page ITLB", NULL);
   1874  1.26       chs 		if (sep != NULL)
   1875  1.26       chs 			aprint_verbose("\n");
   1876  1.26       chs 	}
   1877  1.26       chs 	if (ci->ci_cinfo[CAI_L1_1GBDTLB].cai_totalsize != 0) {
   1878  1.26       chs 		sep = print_tlb_config(ci, CAI_L1_1GBDTLB, "L1 1GB page DTLB", NULL);
   1879  1.26       chs 		if (sep != NULL)
   1880  1.26       chs 			aprint_verbose("\n");
   1881  1.26       chs 	}
   1882  1.26       chs 	if (ci->ci_cinfo[CAI_L2_1GBITLB].cai_totalsize != 0) {
   1883  1.26       chs 		sep = print_tlb_config(ci, CAI_L2_1GBITLB, "L2 1GB page ITLB", NULL);
   1884  1.26       chs 		if (sep != NULL)
   1885  1.26       chs 			aprint_verbose("\n");
   1886  1.26       chs 	}
   1887  1.26       chs 	if (ci->ci_cinfo[CAI_L2_1GBDTLB].cai_totalsize != 0) {
   1888  1.26       chs 		sep = print_tlb_config(ci, CAI_L2_1GBDTLB, "L2 1GB page DTLB", NULL);
   1889   1.7  christos 		if (sep != NULL)
   1890   1.7  christos 			aprint_verbose("\n");
   1891   1.7  christos 	}
   1892   1.1        ad }
   1893   1.5        ad 
   1894   1.5        ad static void
   1895   1.5        ad powernow_probe(struct cpu_info *ci)
   1896   1.5        ad {
   1897   1.5        ad 	uint32_t regs[4];
   1898  1.14  christos 	char buf[256];
   1899   1.5        ad 
   1900   1.5        ad 	x86_cpuid(0x80000007, regs);
   1901   1.5        ad 
   1902  1.14  christos 	snprintb(buf, sizeof(buf), CPUID_APM_FLAGS, regs[3]);
   1903   1.5        ad 	aprint_normal_dev(ci->ci_dev, "AMD Power Management features: %s\n",
   1904  1.14  christos 	    buf);
   1905   1.5        ad }
   1906  1.32  drochner 
   1907  1.32  drochner int
   1908  1.32  drochner ucodeupdate_check(int fd, struct cpu_ucode *uc)
   1909  1.32  drochner {
   1910  1.32  drochner 	struct cpu_info ci;
   1911  1.32  drochner 	int loader_version, res;
   1912  1.32  drochner 	struct cpu_ucode_version versreq;
   1913  1.32  drochner 
   1914  1.34       dsl 	cpu_probe_base_features(&ci, "unknown");
   1915  1.34       dsl 
   1916  1.32  drochner 	if (!strcmp((char *)ci.ci_vendor, "AuthenticAMD"))
   1917  1.32  drochner 		loader_version = CPU_UCODE_LOADER_AMD;
   1918  1.32  drochner 	else if (!strcmp((char *)ci.ci_vendor, "GenuineIntel"))
   1919  1.32  drochner 		loader_version = CPU_UCODE_LOADER_INTEL1;
   1920  1.32  drochner 	else
   1921  1.32  drochner 		return -1;
   1922  1.32  drochner 
   1923  1.32  drochner 	/* check whether the kernel understands this loader version */
   1924  1.32  drochner 	versreq.loader_version = loader_version;
   1925  1.32  drochner 	versreq.data = 0;
   1926  1.32  drochner 	res = ioctl(fd, IOC_CPU_UCODE_GET_VERSION, &versreq);
   1927  1.32  drochner 	if (res)
   1928  1.32  drochner 		return -1;
   1929  1.32  drochner 
   1930  1.32  drochner 	switch (loader_version) {
   1931  1.32  drochner 	case CPU_UCODE_LOADER_AMD:
   1932  1.32  drochner 		if (uc->cpu_nr != -1) {
   1933  1.32  drochner 			/* printf? */
   1934  1.32  drochner 			return -1;
   1935  1.32  drochner 		}
   1936  1.32  drochner 		uc->cpu_nr = CPU_UCODE_ALL_CPUS;
   1937  1.32  drochner 		break;
   1938  1.32  drochner 	case CPU_UCODE_LOADER_INTEL1:
   1939  1.32  drochner 		if (uc->cpu_nr == -1)
   1940  1.32  drochner 			uc->cpu_nr = CPU_UCODE_ALL_CPUS; /* for Xen */
   1941  1.32  drochner 		else
   1942  1.32  drochner 			uc->cpu_nr = CPU_UCODE_CURRENT_CPU;
   1943  1.32  drochner 		break;
   1944  1.32  drochner 	default: /* can't happen */
   1945  1.32  drochner 		return -1;
   1946  1.32  drochner 	}
   1947  1.32  drochner 	uc->loader_version = loader_version;
   1948  1.32  drochner 	return 0;
   1949  1.32  drochner }
   1950