i386.c revision 1.55 1 1.55 msaitoh /* $NetBSD: i386.c,v 1.55 2014/05/27 04:18:00 msaitoh Exp $ */
2 1.1 ad
3 1.1 ad /*-
4 1.1 ad * Copyright (c) 1999, 2000, 2001, 2006, 2007, 2008 The NetBSD Foundation, Inc.
5 1.1 ad * All rights reserved.
6 1.1 ad *
7 1.1 ad * This code is derived from software contributed to The NetBSD Foundation
8 1.1 ad * by Frank van der Linden, and by Jason R. Thorpe.
9 1.1 ad *
10 1.1 ad * Redistribution and use in source and binary forms, with or without
11 1.1 ad * modification, are permitted provided that the following conditions
12 1.1 ad * are met:
13 1.1 ad * 1. Redistributions of source code must retain the above copyright
14 1.1 ad * notice, this list of conditions and the following disclaimer.
15 1.1 ad * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 ad * notice, this list of conditions and the following disclaimer in the
17 1.1 ad * documentation and/or other materials provided with the distribution.
18 1.1 ad *
19 1.1 ad * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 ad * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 ad * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 ad * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 ad * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 ad * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 ad * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 ad * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 ad * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 ad * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 ad * POSSIBILITY OF SUCH DAMAGE.
30 1.1 ad */
31 1.1 ad
32 1.1 ad /*-
33 1.1 ad * Copyright (c)2008 YAMAMOTO Takashi,
34 1.1 ad * All rights reserved.
35 1.1 ad *
36 1.1 ad * Redistribution and use in source and binary forms, with or without
37 1.1 ad * modification, are permitted provided that the following conditions
38 1.1 ad * are met:
39 1.1 ad * 1. Redistributions of source code must retain the above copyright
40 1.1 ad * notice, this list of conditions and the following disclaimer.
41 1.1 ad * 2. Redistributions in binary form must reproduce the above copyright
42 1.1 ad * notice, this list of conditions and the following disclaimer in the
43 1.1 ad * documentation and/or other materials provided with the distribution.
44 1.1 ad *
45 1.1 ad * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
46 1.1 ad * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
47 1.1 ad * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
48 1.1 ad * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
49 1.1 ad * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
50 1.1 ad * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
51 1.1 ad * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
52 1.1 ad * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
53 1.1 ad * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
54 1.1 ad * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
55 1.1 ad * SUCH DAMAGE.
56 1.1 ad */
57 1.1 ad
58 1.1 ad #include <sys/cdefs.h>
59 1.1 ad #ifndef lint
60 1.55 msaitoh __RCSID("$NetBSD: i386.c,v 1.55 2014/05/27 04:18:00 msaitoh Exp $");
61 1.1 ad #endif /* not lint */
62 1.1 ad
63 1.1 ad #include <sys/types.h>
64 1.1 ad #include <sys/param.h>
65 1.1 ad #include <sys/bitops.h>
66 1.1 ad #include <sys/sysctl.h>
67 1.33 dsl #include <sys/ioctl.h>
68 1.32 drochner #include <sys/cpuio.h>
69 1.1 ad
70 1.35 dsl #include <errno.h>
71 1.1 ad #include <string.h>
72 1.1 ad #include <stdio.h>
73 1.1 ad #include <stdlib.h>
74 1.1 ad #include <err.h>
75 1.1 ad #include <assert.h>
76 1.1 ad #include <math.h>
77 1.14 christos #include <util.h>
78 1.1 ad
79 1.1 ad #include <machine/specialreg.h>
80 1.1 ad #include <machine/cpu.h>
81 1.1 ad
82 1.1 ad #include <x86/cpuvar.h>
83 1.1 ad #include <x86/cputypes.h>
84 1.6 christos #include <x86/cacheinfo.h>
85 1.32 drochner #include <x86/cpu_ucode.h>
86 1.1 ad
87 1.1 ad #include "../cpuctl.h"
88 1.34 dsl #include "cpuctl_i386.h"
89 1.1 ad
90 1.7 christos /* Size of buffer for printing humanized numbers */
91 1.16 tsutsui #define HUMAN_BUFSIZE sizeof("999KB")
92 1.7 christos
93 1.1 ad struct cpu_info {
94 1.1 ad const char *ci_dev;
95 1.34 dsl int32_t ci_cpu_type; /* for cpu's without cpuid */
96 1.34 dsl int32_t ci_cpuid_level; /* highest cpuid supported */
97 1.52 msaitoh uint32_t ci_cpuid_extlevel; /* highest cpuid extended func lv */
98 1.1 ad uint32_t ci_signature; /* X86 cpuid type */
99 1.36 dsl uint32_t ci_family; /* from ci_signature */
100 1.36 dsl uint32_t ci_model; /* from ci_signature */
101 1.38 dsl uint32_t ci_feat_val[8]; /* X86 CPUID feature bits
102 1.18 pgoyette * [0] basic features %edx
103 1.18 pgoyette * [1] basic features %ecx
104 1.18 pgoyette * [2] extended features %edx
105 1.18 pgoyette * [3] extended features %ecx
106 1.18 pgoyette * [4] VIA padlock features
107 1.38 dsl * [5] XCR0 bits (d:0 %eax)
108 1.38 dsl * [6] xsave flags (d:1 %eax)
109 1.18 pgoyette */
110 1.1 ad uint32_t ci_cpu_class; /* CPU class */
111 1.1 ad uint32_t ci_brand_id; /* Intel brand id */
112 1.1 ad uint32_t ci_vendor[4]; /* vendor string */
113 1.1 ad uint32_t ci_cpu_serial[3]; /* PIII serial number */
114 1.1 ad uint64_t ci_tsc_freq; /* cpu cycles/second */
115 1.1 ad uint8_t ci_packageid;
116 1.1 ad uint8_t ci_coreid;
117 1.1 ad uint8_t ci_smtid;
118 1.1 ad uint32_t ci_initapicid;
119 1.38 dsl
120 1.38 dsl uint32_t ci_cur_xsave;
121 1.38 dsl uint32_t ci_max_xsave;
122 1.38 dsl
123 1.1 ad struct x86_cache_info ci_cinfo[CAI_COUNT];
124 1.1 ad void (*ci_info)(struct cpu_info *);
125 1.1 ad };
126 1.1 ad
127 1.1 ad struct cpu_nocpuid_nameclass {
128 1.1 ad int cpu_vendor;
129 1.1 ad const char *cpu_vendorname;
130 1.1 ad const char *cpu_name;
131 1.1 ad int cpu_class;
132 1.1 ad void (*cpu_setup)(struct cpu_info *);
133 1.1 ad void (*cpu_cacheinfo)(struct cpu_info *);
134 1.1 ad void (*cpu_info)(struct cpu_info *);
135 1.1 ad };
136 1.1 ad
137 1.1 ad struct cpu_cpuid_nameclass {
138 1.1 ad const char *cpu_id;
139 1.1 ad int cpu_vendor;
140 1.1 ad const char *cpu_vendorname;
141 1.1 ad struct cpu_cpuid_family {
142 1.1 ad int cpu_class;
143 1.37 dsl const char *cpu_models[256];
144 1.37 dsl const char *cpu_model_default;
145 1.1 ad void (*cpu_setup)(struct cpu_info *);
146 1.1 ad void (*cpu_probe)(struct cpu_info *);
147 1.1 ad void (*cpu_info)(struct cpu_info *);
148 1.1 ad } cpu_family[CPU_MAXFAMILY - CPU_MINFAMILY + 1];
149 1.1 ad };
150 1.1 ad
151 1.7 christos static const struct x86_cache_info intel_cpuid_cache_info[] = INTEL_CACHE_INFO;
152 1.1 ad
153 1.1 ad /*
154 1.1 ad * Map Brand ID from cpuid instruction to brand name.
155 1.41 msaitoh * Source: Table 3-24, Mapping of Brand Indices; and Intel 64 and IA-32
156 1.41 msaitoh * Processor Brand Strings, Chapter 3 in "Intel (R) 64 and IA-32
157 1.41 msaitoh * Architectures Software Developer's Manual, Volume 2A".
158 1.1 ad */
159 1.1 ad static const char * const i386_intel_brand[] = {
160 1.1 ad "", /* Unsupported */
161 1.1 ad "Celeron", /* Intel (R) Celeron (TM) processor */
162 1.1 ad "Pentium III", /* Intel (R) Pentium (R) III processor */
163 1.1 ad "Pentium III Xeon", /* Intel (R) Pentium (R) III Xeon (TM) processor */
164 1.1 ad "Pentium III", /* Intel (R) Pentium (R) III processor */
165 1.41 msaitoh "", /* 0x05: Reserved */
166 1.1 ad "Mobile Pentium III", /* Mobile Intel (R) Pentium (R) III processor-M */
167 1.1 ad "Mobile Celeron", /* Mobile Intel (R) Celeron (R) processor */
168 1.1 ad "Pentium 4", /* Intel (R) Pentium (R) 4 processor */
169 1.1 ad "Pentium 4", /* Intel (R) Pentium (R) 4 processor */
170 1.1 ad "Celeron", /* Intel (R) Celeron (TM) processor */
171 1.1 ad "Xeon", /* Intel (R) Xeon (TM) processor */
172 1.1 ad "Xeon MP", /* Intel (R) Xeon (TM) processor MP */
173 1.41 msaitoh "", /* 0x0d: Reserved */
174 1.1 ad "Mobile Pentium 4", /* Mobile Intel (R) Pentium (R) 4 processor-M */
175 1.1 ad "Mobile Celeron", /* Mobile Intel (R) Celeron (R) processor */
176 1.41 msaitoh "", /* 0x10: Reserved */
177 1.41 msaitoh "Mobile Genuine", /* Moblie Genuine Intel (R) processor */
178 1.41 msaitoh "Celeron M", /* Intel (R) Celeron (R) M processor */
179 1.41 msaitoh "Mobile Celeron", /* Mobile Intel (R) Celeron (R) processor */
180 1.41 msaitoh "Celeron", /* Intel (R) Celeron (R) processor */
181 1.41 msaitoh "Mobile Genuine", /* Moblie Genuine Intel (R) processor */
182 1.41 msaitoh "Pentium M", /* Intel (R) Pentium (R) M processor */
183 1.41 msaitoh "Mobile Celeron", /* Mobile Intel (R) Celeron (R) processor */
184 1.1 ad };
185 1.1 ad
186 1.1 ad /*
187 1.1 ad * AMD processors don't have Brand IDs, so we need these names for probe.
188 1.1 ad */
189 1.1 ad static const char * const amd_brand[] = {
190 1.1 ad "",
191 1.1 ad "Duron", /* AMD Duron(tm) */
192 1.1 ad "MP", /* AMD Athlon(tm) MP */
193 1.1 ad "XP", /* AMD Athlon(tm) XP */
194 1.1 ad "4" /* AMD Athlon(tm) 4 */
195 1.1 ad };
196 1.1 ad
197 1.1 ad static int cpu_vendor;
198 1.1 ad static char cpu_brand_string[49];
199 1.1 ad static char amd_brand_name[48];
200 1.26 chs static int use_pae, largepagesize;
201 1.1 ad
202 1.44 msaitoh /* Setup functions */
203 1.44 msaitoh static void disable_tsc(struct cpu_info *);
204 1.51 msaitoh static void amd_family5_setup(struct cpu_info *);
205 1.44 msaitoh static void cyrix6x86_cpu_setup(struct cpu_info *);
206 1.44 msaitoh static void winchip_cpu_setup(struct cpu_info *);
207 1.44 msaitoh /* Brand/Model name functions */
208 1.1 ad static const char *intel_family6_name(struct cpu_info *);
209 1.1 ad static const char *amd_amd64_name(struct cpu_info *);
210 1.44 msaitoh /* Probe functions */
211 1.44 msaitoh static void amd_family6_probe(struct cpu_info *);
212 1.44 msaitoh static void powernow_probe(struct cpu_info *);
213 1.44 msaitoh static void intel_family_new_probe(struct cpu_info *);
214 1.44 msaitoh static void via_cpu_probe(struct cpu_info *);
215 1.44 msaitoh /* (Cache) Info functions */
216 1.52 msaitoh static void intel_cpu_cacheinfo(struct cpu_info *);
217 1.51 msaitoh static void amd_cpu_cacheinfo(struct cpu_info *);
218 1.44 msaitoh static void via_cpu_cacheinfo(struct cpu_info *);
219 1.44 msaitoh static void tmx86_get_longrun_status(u_int *, u_int *, u_int *);
220 1.44 msaitoh static void transmeta_cpu_info(struct cpu_info *);
221 1.44 msaitoh /* Common functions */
222 1.44 msaitoh static void cpu_probe_base_features(struct cpu_info *, const char *);
223 1.44 msaitoh static void cpu_probe_features(struct cpu_info *);
224 1.44 msaitoh static void print_bits(const char *, const char *, const char *, uint32_t);
225 1.44 msaitoh static void identifycpu_cpuids(struct cpu_info *);
226 1.54 msaitoh static const struct x86_cache_info *cache_info_lookup(
227 1.54 msaitoh const struct x86_cache_info *, uint8_t);
228 1.1 ad static const char *print_cache_config(struct cpu_info *, int, const char *,
229 1.1 ad const char *);
230 1.1 ad static const char *print_tlb_config(struct cpu_info *, int, const char *,
231 1.1 ad const char *);
232 1.54 msaitoh static void x86_print_cache_and_tlb_info(struct cpu_info *);
233 1.1 ad
234 1.1 ad /*
235 1.1 ad * Note: these are just the ones that may not have a cpuid instruction.
236 1.1 ad * We deal with the rest in a different way.
237 1.1 ad */
238 1.1 ad const struct cpu_nocpuid_nameclass i386_nocpuid_cpus[] = {
239 1.1 ad { CPUVENDOR_INTEL, "Intel", "386SX", CPUCLASS_386,
240 1.1 ad NULL, NULL, NULL }, /* CPU_386SX */
241 1.1 ad { CPUVENDOR_INTEL, "Intel", "386DX", CPUCLASS_386,
242 1.1 ad NULL, NULL, NULL }, /* CPU_386 */
243 1.1 ad { CPUVENDOR_INTEL, "Intel", "486SX", CPUCLASS_486,
244 1.1 ad NULL, NULL, NULL }, /* CPU_486SX */
245 1.1 ad { CPUVENDOR_INTEL, "Intel", "486DX", CPUCLASS_486,
246 1.1 ad NULL, NULL, NULL }, /* CPU_486 */
247 1.1 ad { CPUVENDOR_CYRIX, "Cyrix", "486DLC", CPUCLASS_486,
248 1.1 ad NULL, NULL, NULL }, /* CPU_486DLC */
249 1.1 ad { CPUVENDOR_CYRIX, "Cyrix", "6x86", CPUCLASS_486,
250 1.1 ad NULL, NULL, NULL }, /* CPU_6x86 */
251 1.1 ad { CPUVENDOR_NEXGEN,"NexGen","586", CPUCLASS_386,
252 1.1 ad NULL, NULL, NULL }, /* CPU_NX586 */
253 1.1 ad };
254 1.1 ad
255 1.1 ad const char *classnames[] = {
256 1.1 ad "386",
257 1.1 ad "486",
258 1.1 ad "586",
259 1.1 ad "686"
260 1.1 ad };
261 1.1 ad
262 1.1 ad const char *modifiers[] = {
263 1.1 ad "",
264 1.1 ad "OverDrive",
265 1.1 ad "Dual",
266 1.1 ad ""
267 1.1 ad };
268 1.1 ad
269 1.1 ad const struct cpu_cpuid_nameclass i386_cpuid_cpus[] = {
270 1.1 ad {
271 1.41 msaitoh /*
272 1.41 msaitoh * For Intel processors, check Chapter 35Model-specific
273 1.41 msaitoh * registers (MSRS), in "Intel (R) 64 and IA-32 Architectures
274 1.41 msaitoh * Software Developer's Manual, Volume 3C".
275 1.41 msaitoh */
276 1.1 ad "GenuineIntel",
277 1.1 ad CPUVENDOR_INTEL,
278 1.1 ad "Intel",
279 1.1 ad /* Family 4 */
280 1.1 ad { {
281 1.1 ad CPUCLASS_486,
282 1.1 ad {
283 1.1 ad "486DX", "486DX", "486SX", "486DX2", "486SL",
284 1.1 ad "486SX2", 0, "486DX2 W/B Enhanced",
285 1.1 ad "486DX4", 0, 0, 0, 0, 0, 0, 0,
286 1.1 ad },
287 1.37 dsl "486", /* Default */
288 1.1 ad NULL,
289 1.1 ad NULL,
290 1.52 msaitoh intel_cpu_cacheinfo,
291 1.1 ad },
292 1.1 ad /* Family 5 */
293 1.1 ad {
294 1.1 ad CPUCLASS_586,
295 1.1 ad {
296 1.1 ad "Pentium (P5 A-step)", "Pentium (P5)",
297 1.1 ad "Pentium (P54C)", "Pentium (P24T)",
298 1.1 ad "Pentium/MMX", "Pentium", 0,
299 1.1 ad "Pentium (P54C)", "Pentium/MMX (Tillamook)",
300 1.1 ad 0, 0, 0, 0, 0, 0, 0,
301 1.1 ad },
302 1.37 dsl "Pentium", /* Default */
303 1.1 ad NULL,
304 1.1 ad NULL,
305 1.52 msaitoh intel_cpu_cacheinfo,
306 1.1 ad },
307 1.1 ad /* Family 6 */
308 1.1 ad {
309 1.1 ad CPUCLASS_686,
310 1.1 ad {
311 1.37 dsl [0x00] = "Pentium Pro (A-step)",
312 1.37 dsl [0x01] = "Pentium Pro",
313 1.37 dsl [0x03] = "Pentium II (Klamath)",
314 1.37 dsl [0x04] = "Pentium Pro",
315 1.37 dsl [0x05] = "Pentium II/Celeron (Deschutes)",
316 1.37 dsl [0x06] = "Celeron (Mendocino)",
317 1.37 dsl [0x07] = "Pentium III (Katmai)",
318 1.37 dsl [0x08] = "Pentium III (Coppermine)",
319 1.37 dsl [0x09] = "Pentium M (Banias)",
320 1.37 dsl [0x0a] = "Pentium III Xeon (Cascades)",
321 1.37 dsl [0x0b] = "Pentium III (Tualatin)",
322 1.37 dsl [0x0d] = "Pentium M (Dothan)",
323 1.40 msaitoh [0x0e] = "Pentium Core Duo, Core solo",
324 1.40 msaitoh [0x0f] = "Xeon 30xx, 32xx, 51xx, 53xx, 73xx, "
325 1.40 msaitoh "Core 2 Quad 6xxx, "
326 1.40 msaitoh "Core 2 Extreme 6xxx, "
327 1.40 msaitoh "Core 2 Duo 4xxx, 5xxx, 6xxx, 7xxx "
328 1.40 msaitoh "and Pentium DC",
329 1.37 dsl [0x15] = "EP80579 Integrated Processor",
330 1.37 dsl [0x16] = "Celeron (45nm)",
331 1.40 msaitoh [0x17] = "Xeon 31xx, 33xx, 52xx, 54xx, "
332 1.40 msaitoh "Core 2 Quad 8xxx and 9xxx",
333 1.40 msaitoh [0x1a] = "Core i7, Xeon 34xx, 35xx and 55xx "
334 1.40 msaitoh "(Nehalem)",
335 1.37 dsl [0x1c] = "Atom Family",
336 1.37 dsl [0x1d] = "XeonMP 74xx (Nehalem)",
337 1.37 dsl [0x1e] = "Core i7 and i5",
338 1.37 dsl [0x1f] = "Core i7 and i5",
339 1.37 dsl [0x25] = "Xeon 36xx & 56xx, i7, i5 and i3",
340 1.37 dsl [0x26] = "Atom Family",
341 1.37 dsl [0x27] = "Atom Family",
342 1.40 msaitoh [0x2a] = "Xeon E3-12xx, 2nd gen i7, i5, "
343 1.40 msaitoh "i3 2xxx",
344 1.37 dsl [0x2c] = "Xeon 36xx & 56xx, i7, i5 and i3",
345 1.49 msaitoh [0x2d] = "Xeon E5 Sandy Bridge family, "
346 1.48 msaitoh "Core i7-39xx Extreme",
347 1.37 dsl [0x2e] = "Xeon 75xx & 65xx",
348 1.37 dsl [0x2f] = "Xeon E7 family",
349 1.40 msaitoh [0x35] = "Atom Family",
350 1.41 msaitoh [0x36] = "Atom S1000",
351 1.41 msaitoh [0x37] = "Atom C2000, E3000",
352 1.40 msaitoh [0x3a] = "Xeon E3-1200v2 and 3rd gen core, "
353 1.48 msaitoh "Ivy Bridge",
354 1.40 msaitoh [0x3c] = "4th gen Core, Xeon E3-12xx v3 "
355 1.40 msaitoh "(Haswell)",
356 1.41 msaitoh [0x3d] = "Next gen Core",
357 1.48 msaitoh [0x3e] = "Xeon E5/E7, Ivy Bridge-EP",
358 1.40 msaitoh [0x3f] = "Future gen Xeon",
359 1.40 msaitoh [0x45] = "4th gen Core, Xeon E3-12xx v3 "
360 1.40 msaitoh "(Haswell)",
361 1.40 msaitoh [0x46] = "4th gen Core, Xeon E3-12xx v3 "
362 1.40 msaitoh "(Haswell)",
363 1.41 msaitoh [0x4d] = "Atom C2000, E3000",
364 1.1 ad },
365 1.37 dsl "Pentium Pro, II or III", /* Default */
366 1.1 ad NULL,
367 1.1 ad intel_family_new_probe,
368 1.52 msaitoh intel_cpu_cacheinfo,
369 1.1 ad },
370 1.1 ad /* Family > 6 */
371 1.1 ad {
372 1.1 ad CPUCLASS_686,
373 1.1 ad {
374 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
375 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
376 1.1 ad },
377 1.37 dsl "Pentium 4", /* Default */
378 1.1 ad NULL,
379 1.1 ad intel_family_new_probe,
380 1.52 msaitoh intel_cpu_cacheinfo,
381 1.1 ad } }
382 1.1 ad },
383 1.1 ad {
384 1.1 ad "AuthenticAMD",
385 1.1 ad CPUVENDOR_AMD,
386 1.1 ad "AMD",
387 1.1 ad /* Family 4 */
388 1.1 ad { {
389 1.1 ad CPUCLASS_486,
390 1.1 ad {
391 1.1 ad 0, 0, 0, "Am486DX2 W/T",
392 1.1 ad 0, 0, 0, "Am486DX2 W/B",
393 1.1 ad "Am486DX4 W/T or Am5x86 W/T 150",
394 1.1 ad "Am486DX4 W/B or Am5x86 W/B 150", 0, 0,
395 1.1 ad 0, 0, "Am5x86 W/T 133/160",
396 1.1 ad "Am5x86 W/B 133/160",
397 1.1 ad },
398 1.37 dsl "Am486 or Am5x86", /* Default */
399 1.1 ad NULL,
400 1.1 ad NULL,
401 1.18 pgoyette NULL,
402 1.1 ad },
403 1.1 ad /* Family 5 */
404 1.1 ad {
405 1.1 ad CPUCLASS_586,
406 1.1 ad {
407 1.1 ad "K5", "K5", "K5", "K5", 0, 0, "K6",
408 1.1 ad "K6", "K6-2", "K6-III", "Geode LX", 0, 0,
409 1.1 ad "K6-2+/III+", 0, 0,
410 1.1 ad },
411 1.37 dsl "K5 or K6", /* Default */
412 1.1 ad amd_family5_setup,
413 1.1 ad NULL,
414 1.1 ad amd_cpu_cacheinfo,
415 1.1 ad },
416 1.1 ad /* Family 6 */
417 1.1 ad {
418 1.1 ad CPUCLASS_686,
419 1.1 ad {
420 1.1 ad 0, "Athlon Model 1", "Athlon Model 2",
421 1.1 ad "Duron", "Athlon Model 4 (Thunderbird)",
422 1.1 ad 0, "Athlon", "Duron", "Athlon", 0,
423 1.1 ad "Athlon", 0, 0, 0, 0, 0,
424 1.1 ad },
425 1.37 dsl "K7 (Athlon)", /* Default */
426 1.1 ad NULL,
427 1.1 ad amd_family6_probe,
428 1.1 ad amd_cpu_cacheinfo,
429 1.1 ad },
430 1.1 ad /* Family > 6 */
431 1.1 ad {
432 1.1 ad CPUCLASS_686,
433 1.1 ad {
434 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
435 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
436 1.1 ad },
437 1.37 dsl "Unknown K8 (Athlon)", /* Default */
438 1.1 ad NULL,
439 1.1 ad amd_family6_probe,
440 1.1 ad amd_cpu_cacheinfo,
441 1.1 ad } }
442 1.1 ad },
443 1.1 ad {
444 1.1 ad "CyrixInstead",
445 1.1 ad CPUVENDOR_CYRIX,
446 1.1 ad "Cyrix",
447 1.1 ad /* Family 4 */
448 1.1 ad { {
449 1.1 ad CPUCLASS_486,
450 1.1 ad {
451 1.1 ad 0, 0, 0,
452 1.1 ad "MediaGX",
453 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
454 1.1 ad },
455 1.37 dsl "486", /* Default */
456 1.1 ad cyrix6x86_cpu_setup, /* XXX ?? */
457 1.1 ad NULL,
458 1.1 ad NULL,
459 1.1 ad },
460 1.1 ad /* Family 5 */
461 1.1 ad {
462 1.1 ad CPUCLASS_586,
463 1.1 ad {
464 1.1 ad 0, 0, "6x86", 0,
465 1.1 ad "MMX-enhanced MediaGX (GXm)", /* or Geode? */
466 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
467 1.1 ad },
468 1.37 dsl "6x86", /* Default */
469 1.1 ad cyrix6x86_cpu_setup,
470 1.1 ad NULL,
471 1.1 ad NULL,
472 1.1 ad },
473 1.1 ad /* Family 6 */
474 1.1 ad {
475 1.1 ad CPUCLASS_686,
476 1.1 ad {
477 1.1 ad "6x86MX", 0, 0, 0, 0, 0, 0, 0,
478 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
479 1.1 ad },
480 1.37 dsl "6x86MX", /* Default */
481 1.1 ad cyrix6x86_cpu_setup,
482 1.1 ad NULL,
483 1.1 ad NULL,
484 1.1 ad },
485 1.1 ad /* Family > 6 */
486 1.1 ad {
487 1.1 ad CPUCLASS_686,
488 1.1 ad {
489 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
490 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
491 1.1 ad },
492 1.37 dsl "Unknown 6x86MX", /* Default */
493 1.1 ad NULL,
494 1.1 ad NULL,
495 1.18 pgoyette NULL,
496 1.1 ad } }
497 1.1 ad },
498 1.1 ad { /* MediaGX is now owned by National Semiconductor */
499 1.1 ad "Geode by NSC",
500 1.1 ad CPUVENDOR_CYRIX, /* XXX */
501 1.1 ad "National Semiconductor",
502 1.1 ad /* Family 4, NSC never had any of these */
503 1.1 ad { {
504 1.1 ad CPUCLASS_486,
505 1.1 ad {
506 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
507 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
508 1.1 ad },
509 1.37 dsl "486 compatible", /* Default */
510 1.1 ad NULL,
511 1.1 ad NULL,
512 1.18 pgoyette NULL,
513 1.1 ad },
514 1.1 ad /* Family 5: Geode family, formerly MediaGX */
515 1.1 ad {
516 1.1 ad CPUCLASS_586,
517 1.1 ad {
518 1.1 ad 0, 0, 0, 0,
519 1.1 ad "Geode GX1",
520 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
521 1.1 ad },
522 1.37 dsl "Geode", /* Default */
523 1.1 ad cyrix6x86_cpu_setup,
524 1.1 ad NULL,
525 1.1 ad amd_cpu_cacheinfo,
526 1.1 ad },
527 1.1 ad /* Family 6, not yet available from NSC */
528 1.1 ad {
529 1.1 ad CPUCLASS_686,
530 1.1 ad {
531 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
532 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
533 1.1 ad },
534 1.37 dsl "Pentium Pro compatible", /* Default */
535 1.1 ad NULL,
536 1.1 ad NULL,
537 1.18 pgoyette NULL,
538 1.1 ad },
539 1.1 ad /* Family > 6, not yet available from NSC */
540 1.1 ad {
541 1.1 ad CPUCLASS_686,
542 1.1 ad {
543 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
544 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
545 1.1 ad },
546 1.37 dsl "Pentium Pro compatible", /* Default */
547 1.1 ad NULL,
548 1.1 ad NULL,
549 1.18 pgoyette NULL,
550 1.1 ad } }
551 1.1 ad },
552 1.1 ad {
553 1.1 ad "CentaurHauls",
554 1.1 ad CPUVENDOR_IDT,
555 1.1 ad "IDT",
556 1.1 ad /* Family 4, IDT never had any of these */
557 1.1 ad { {
558 1.1 ad CPUCLASS_486,
559 1.1 ad {
560 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
561 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
562 1.1 ad },
563 1.37 dsl "486 compatible", /* Default */
564 1.1 ad NULL,
565 1.1 ad NULL,
566 1.18 pgoyette NULL,
567 1.1 ad },
568 1.1 ad /* Family 5 */
569 1.1 ad {
570 1.1 ad CPUCLASS_586,
571 1.1 ad {
572 1.1 ad 0, 0, 0, 0, "WinChip C6", 0, 0, 0,
573 1.1 ad "WinChip 2", "WinChip 3", 0, 0, 0, 0, 0, 0,
574 1.1 ad },
575 1.37 dsl "WinChip", /* Default */
576 1.1 ad winchip_cpu_setup,
577 1.1 ad NULL,
578 1.1 ad NULL,
579 1.1 ad },
580 1.1 ad /* Family 6, VIA acquired IDT Centaur design subsidiary */
581 1.1 ad {
582 1.1 ad CPUCLASS_686,
583 1.1 ad {
584 1.1 ad 0, 0, 0, 0, 0, 0, "C3 Samuel",
585 1.1 ad "C3 Samuel 2/Ezra", "C3 Ezra-T",
586 1.20 jmcneill "C3 Nehemiah", "C7 Esther", 0, 0, "C7 Esther",
587 1.20 jmcneill 0, "VIA Nano",
588 1.1 ad },
589 1.37 dsl "Unknown VIA/IDT", /* Default */
590 1.1 ad NULL,
591 1.1 ad via_cpu_probe,
592 1.1 ad via_cpu_cacheinfo,
593 1.1 ad },
594 1.1 ad /* Family > 6, not yet available from VIA */
595 1.1 ad {
596 1.1 ad CPUCLASS_686,
597 1.1 ad {
598 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
599 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
600 1.1 ad },
601 1.37 dsl "Pentium Pro compatible", /* Default */
602 1.1 ad NULL,
603 1.1 ad NULL,
604 1.18 pgoyette NULL,
605 1.1 ad } }
606 1.1 ad },
607 1.1 ad {
608 1.1 ad "GenuineTMx86",
609 1.1 ad CPUVENDOR_TRANSMETA,
610 1.1 ad "Transmeta",
611 1.1 ad /* Family 4, Transmeta never had any of these */
612 1.1 ad { {
613 1.1 ad CPUCLASS_486,
614 1.1 ad {
615 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
616 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
617 1.1 ad },
618 1.37 dsl "486 compatible", /* Default */
619 1.1 ad NULL,
620 1.1 ad NULL,
621 1.18 pgoyette NULL,
622 1.1 ad },
623 1.1 ad /* Family 5 */
624 1.1 ad {
625 1.1 ad CPUCLASS_586,
626 1.1 ad {
627 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
628 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
629 1.1 ad },
630 1.37 dsl "Crusoe", /* Default */
631 1.1 ad NULL,
632 1.1 ad NULL,
633 1.1 ad transmeta_cpu_info,
634 1.1 ad },
635 1.1 ad /* Family 6, not yet available from Transmeta */
636 1.1 ad {
637 1.1 ad CPUCLASS_686,
638 1.1 ad {
639 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
640 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
641 1.1 ad },
642 1.37 dsl "Pentium Pro compatible", /* Default */
643 1.1 ad NULL,
644 1.1 ad NULL,
645 1.18 pgoyette NULL,
646 1.1 ad },
647 1.1 ad /* Family > 6, not yet available from Transmeta */
648 1.1 ad {
649 1.1 ad CPUCLASS_686,
650 1.1 ad {
651 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
652 1.1 ad 0, 0, 0, 0, 0, 0, 0, 0,
653 1.1 ad },
654 1.37 dsl "Pentium Pro compatible", /* Default */
655 1.1 ad NULL,
656 1.1 ad NULL,
657 1.18 pgoyette NULL,
658 1.1 ad } }
659 1.1 ad }
660 1.1 ad };
661 1.1 ad
662 1.1 ad /*
663 1.1 ad * disable the TSC such that we don't use the TSC in microtime(9)
664 1.1 ad * because some CPUs got the implementation wrong.
665 1.1 ad */
666 1.1 ad static void
667 1.1 ad disable_tsc(struct cpu_info *ci)
668 1.1 ad {
669 1.18 pgoyette if (ci->ci_feat_val[0] & CPUID_TSC) {
670 1.18 pgoyette ci->ci_feat_val[0] &= ~CPUID_TSC;
671 1.1 ad aprint_error("WARNING: broken TSC disabled\n");
672 1.1 ad }
673 1.1 ad }
674 1.1 ad
675 1.1 ad static void
676 1.44 msaitoh amd_family5_setup(struct cpu_info *ci)
677 1.44 msaitoh {
678 1.44 msaitoh
679 1.44 msaitoh switch (ci->ci_model) {
680 1.44 msaitoh case 0: /* AMD-K5 Model 0 */
681 1.44 msaitoh /*
682 1.44 msaitoh * According to the AMD Processor Recognition App Note,
683 1.44 msaitoh * the AMD-K5 Model 0 uses the wrong bit to indicate
684 1.44 msaitoh * support for global PTEs, instead using bit 9 (APIC)
685 1.44 msaitoh * rather than bit 13 (i.e. "0x200" vs. 0x2000". Oops!).
686 1.44 msaitoh */
687 1.44 msaitoh if (ci->ci_feat_val[0] & CPUID_APIC)
688 1.44 msaitoh ci->ci_feat_val[0] =
689 1.44 msaitoh (ci->ci_feat_val[0] & ~CPUID_APIC) | CPUID_PGE;
690 1.44 msaitoh /*
691 1.44 msaitoh * XXX But pmap_pg_g is already initialized -- need to kick
692 1.44 msaitoh * XXX the pmap somehow. How does the MP branch do this?
693 1.44 msaitoh */
694 1.44 msaitoh break;
695 1.44 msaitoh }
696 1.44 msaitoh }
697 1.44 msaitoh
698 1.44 msaitoh static void
699 1.1 ad cyrix6x86_cpu_setup(struct cpu_info *ci)
700 1.1 ad {
701 1.1 ad
702 1.1 ad /*
703 1.1 ad * Do not disable the TSC on the Geode GX, it's reported to
704 1.1 ad * work fine.
705 1.1 ad */
706 1.1 ad if (ci->ci_signature != 0x552)
707 1.1 ad disable_tsc(ci);
708 1.1 ad }
709 1.1 ad
710 1.44 msaitoh static void
711 1.1 ad winchip_cpu_setup(struct cpu_info *ci)
712 1.1 ad {
713 1.36 dsl switch (ci->ci_model) {
714 1.1 ad case 4: /* WinChip C6 */
715 1.1 ad disable_tsc(ci);
716 1.1 ad }
717 1.1 ad }
718 1.1 ad
719 1.1 ad
720 1.1 ad static const char *
721 1.1 ad intel_family6_name(struct cpu_info *ci)
722 1.1 ad {
723 1.1 ad const char *ret = NULL;
724 1.1 ad u_int l2cache = ci->ci_cinfo[CAI_L2CACHE].cai_totalsize;
725 1.1 ad
726 1.36 dsl if (ci->ci_model == 5) {
727 1.1 ad switch (l2cache) {
728 1.1 ad case 0:
729 1.1 ad case 128 * 1024:
730 1.1 ad ret = "Celeron (Covington)";
731 1.1 ad break;
732 1.1 ad case 256 * 1024:
733 1.1 ad ret = "Mobile Pentium II (Dixon)";
734 1.1 ad break;
735 1.1 ad case 512 * 1024:
736 1.1 ad ret = "Pentium II";
737 1.1 ad break;
738 1.1 ad case 1 * 1024 * 1024:
739 1.1 ad case 2 * 1024 * 1024:
740 1.1 ad ret = "Pentium II Xeon";
741 1.1 ad break;
742 1.1 ad }
743 1.36 dsl } else if (ci->ci_model == 6) {
744 1.1 ad switch (l2cache) {
745 1.1 ad case 256 * 1024:
746 1.1 ad case 512 * 1024:
747 1.1 ad ret = "Mobile Pentium II";
748 1.1 ad break;
749 1.1 ad }
750 1.36 dsl } else if (ci->ci_model == 7) {
751 1.1 ad switch (l2cache) {
752 1.1 ad case 512 * 1024:
753 1.1 ad ret = "Pentium III";
754 1.1 ad break;
755 1.1 ad case 1 * 1024 * 1024:
756 1.1 ad case 2 * 1024 * 1024:
757 1.1 ad ret = "Pentium III Xeon";
758 1.1 ad break;
759 1.1 ad }
760 1.36 dsl } else if (ci->ci_model >= 8) {
761 1.1 ad if (ci->ci_brand_id && ci->ci_brand_id < 0x10) {
762 1.1 ad switch (ci->ci_brand_id) {
763 1.1 ad case 0x3:
764 1.1 ad if (ci->ci_signature == 0x6B1)
765 1.1 ad ret = "Celeron";
766 1.1 ad break;
767 1.1 ad case 0x8:
768 1.1 ad if (ci->ci_signature >= 0xF13)
769 1.1 ad ret = "genuine processor";
770 1.1 ad break;
771 1.1 ad case 0xB:
772 1.1 ad if (ci->ci_signature >= 0xF13)
773 1.1 ad ret = "Xeon MP";
774 1.1 ad break;
775 1.1 ad case 0xE:
776 1.1 ad if (ci->ci_signature < 0xF13)
777 1.1 ad ret = "Xeon";
778 1.1 ad break;
779 1.1 ad }
780 1.1 ad if (ret == NULL)
781 1.1 ad ret = i386_intel_brand[ci->ci_brand_id];
782 1.1 ad }
783 1.1 ad }
784 1.1 ad
785 1.1 ad return ret;
786 1.1 ad }
787 1.1 ad
788 1.1 ad /*
789 1.1 ad * Identify AMD64 CPU names from cpuid.
790 1.1 ad *
791 1.1 ad * Based on:
792 1.1 ad * "Revision Guide for AMD Athlon 64 and AMD Opteron Processors"
793 1.1 ad * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/25759.pdf
794 1.1 ad * "Revision Guide for AMD NPT Family 0Fh Processors"
795 1.1 ad * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/33610.pdf
796 1.1 ad * and other miscellaneous reports.
797 1.36 dsl *
798 1.36 dsl * This is all rather pointless, these are cross 'brand' since the raw
799 1.36 dsl * silicon is shared.
800 1.1 ad */
801 1.1 ad static const char *
802 1.1 ad amd_amd64_name(struct cpu_info *ci)
803 1.1 ad {
804 1.36 dsl static char family_str[32];
805 1.36 dsl
806 1.36 dsl /* Only called if family >= 15 */
807 1.1 ad
808 1.36 dsl switch (ci->ci_family) {
809 1.36 dsl case 15:
810 1.36 dsl switch (ci->ci_model) {
811 1.36 dsl case 0x21: /* rev JH-E1/E6 */
812 1.36 dsl case 0x41: /* rev JH-F2 */
813 1.36 dsl return "Dual-Core Opteron";
814 1.36 dsl case 0x23: /* rev JH-E6 (Toledo) */
815 1.36 dsl return "Dual-Core Opteron or Athlon 64 X2";
816 1.36 dsl case 0x43: /* rev JH-F2 (Windsor) */
817 1.36 dsl return "Athlon 64 FX or Athlon 64 X2";
818 1.36 dsl case 0x24: /* rev SH-E5 (Lancaster?) */
819 1.36 dsl return "Mobile Athlon 64 or Turion 64";
820 1.36 dsl case 0x05: /* rev SH-B0/B3/C0/CG (SledgeHammer?) */
821 1.36 dsl return "Opteron or Athlon 64 FX";
822 1.36 dsl case 0x15: /* rev SH-D0 */
823 1.36 dsl case 0x25: /* rev SH-E4 */
824 1.36 dsl return "Opteron";
825 1.36 dsl case 0x27: /* rev DH-E4, SH-E4 */
826 1.36 dsl return "Athlon 64 or Athlon 64 FX or Opteron";
827 1.36 dsl case 0x48: /* rev BH-F2 */
828 1.36 dsl return "Turion 64 X2";
829 1.36 dsl case 0x04: /* rev SH-B0/C0/CG (ClawHammer) */
830 1.36 dsl case 0x07: /* rev SH-CG (ClawHammer) */
831 1.36 dsl case 0x0b: /* rev CH-CG */
832 1.36 dsl case 0x14: /* rev SH-D0 */
833 1.36 dsl case 0x17: /* rev SH-D0 */
834 1.36 dsl case 0x1b: /* rev CH-D0 */
835 1.36 dsl return "Athlon 64";
836 1.36 dsl case 0x2b: /* rev BH-E4 (Manchester) */
837 1.36 dsl case 0x4b: /* rev BH-F2 (Windsor) */
838 1.36 dsl return "Athlon 64 X2";
839 1.36 dsl case 0x6b: /* rev BH-G1 (Brisbane) */
840 1.36 dsl return "Athlon X2 or Athlon 64 X2";
841 1.36 dsl case 0x08: /* rev CH-CG */
842 1.36 dsl case 0x0c: /* rev DH-CG (Newcastle) */
843 1.36 dsl case 0x0e: /* rev DH-CG (Newcastle?) */
844 1.36 dsl case 0x0f: /* rev DH-CG (Newcastle/Paris) */
845 1.36 dsl case 0x18: /* rev CH-D0 */
846 1.36 dsl case 0x1c: /* rev DH-D0 (Winchester) */
847 1.36 dsl case 0x1f: /* rev DH-D0 (Winchester/Victoria) */
848 1.36 dsl case 0x2c: /* rev DH-E3/E6 */
849 1.36 dsl case 0x2f: /* rev DH-E3/E6 (Venice/Palermo) */
850 1.36 dsl case 0x4f: /* rev DH-F2 (Orleans/Manila) */
851 1.36 dsl case 0x5f: /* rev DH-F2 (Orleans/Manila) */
852 1.36 dsl case 0x6f: /* rev DH-G1 */
853 1.36 dsl return "Athlon 64 or Sempron";
854 1.36 dsl default:
855 1.1 ad break;
856 1.1 ad }
857 1.36 dsl return "Unknown AMD64 CPU";
858 1.36 dsl
859 1.36 dsl #if 0
860 1.36 dsl case 16:
861 1.36 dsl return "Family 10h";
862 1.36 dsl case 17:
863 1.36 dsl return "Family 11h";
864 1.36 dsl case 18:
865 1.36 dsl return "Family 12h";
866 1.36 dsl case 19:
867 1.36 dsl return "Family 14h";
868 1.36 dsl case 20:
869 1.36 dsl return "Family 15h";
870 1.36 dsl #endif
871 1.36 dsl
872 1.31 cegger default:
873 1.25 jruoho break;
874 1.1 ad }
875 1.1 ad
876 1.36 dsl snprintf(family_str, sizeof family_str, "Family %xh", ci->ci_family);
877 1.36 dsl return family_str;
878 1.1 ad }
879 1.1 ad
880 1.1 ad static void
881 1.44 msaitoh intel_family_new_probe(struct cpu_info *ci)
882 1.1 ad {
883 1.44 msaitoh uint32_t descs[4];
884 1.1 ad
885 1.44 msaitoh x86_cpuid(0x80000000, descs);
886 1.34 dsl
887 1.44 msaitoh /*
888 1.44 msaitoh * Determine extended feature flags.
889 1.44 msaitoh */
890 1.44 msaitoh if (descs[0] >= 0x80000001) {
891 1.44 msaitoh x86_cpuid(0x80000001, descs);
892 1.44 msaitoh ci->ci_feat_val[2] |= descs[3];
893 1.44 msaitoh ci->ci_feat_val[3] |= descs[2];
894 1.34 dsl }
895 1.44 msaitoh }
896 1.44 msaitoh
897 1.44 msaitoh static void
898 1.44 msaitoh via_cpu_probe(struct cpu_info *ci)
899 1.44 msaitoh {
900 1.50 msaitoh u_int stepping = CPUID_TO_STEPPING(ci->ci_signature);
901 1.44 msaitoh u_int descs[4];
902 1.44 msaitoh u_int lfunc;
903 1.1 ad
904 1.44 msaitoh /*
905 1.44 msaitoh * Determine the largest extended function value.
906 1.44 msaitoh */
907 1.44 msaitoh x86_cpuid(0x80000000, descs);
908 1.44 msaitoh lfunc = descs[0];
909 1.1 ad
910 1.44 msaitoh /*
911 1.44 msaitoh * Determine the extended feature flags.
912 1.44 msaitoh */
913 1.44 msaitoh if (lfunc >= 0x80000001) {
914 1.44 msaitoh x86_cpuid(0x80000001, descs);
915 1.44 msaitoh ci->ci_feat_val[2] |= descs[3];
916 1.1 ad }
917 1.1 ad
918 1.44 msaitoh if (ci->ci_model < 0x9 || (ci->ci_model == 0x9 && stepping < 3))
919 1.44 msaitoh return;
920 1.44 msaitoh
921 1.44 msaitoh /* Nehemiah or Esther */
922 1.44 msaitoh x86_cpuid(0xc0000000, descs);
923 1.44 msaitoh lfunc = descs[0];
924 1.44 msaitoh if (lfunc < 0xc0000001) /* no ACE, no RNG */
925 1.1 ad return;
926 1.1 ad
927 1.44 msaitoh x86_cpuid(0xc0000001, descs);
928 1.44 msaitoh lfunc = descs[3];
929 1.44 msaitoh ci->ci_feat_val[4] = lfunc;
930 1.44 msaitoh }
931 1.36 dsl
932 1.44 msaitoh static void
933 1.44 msaitoh amd_family6_probe(struct cpu_info *ci)
934 1.44 msaitoh {
935 1.44 msaitoh uint32_t descs[4];
936 1.44 msaitoh char *p;
937 1.44 msaitoh size_t i;
938 1.36 dsl
939 1.44 msaitoh x86_cpuid(0x80000000, descs);
940 1.36 dsl
941 1.44 msaitoh /*
942 1.44 msaitoh * Determine the extended feature flags.
943 1.44 msaitoh */
944 1.44 msaitoh if (descs[0] >= 0x80000001) {
945 1.44 msaitoh x86_cpuid(0x80000001, descs);
946 1.44 msaitoh ci->ci_feat_val[2] |= descs[3]; /* %edx */
947 1.44 msaitoh ci->ci_feat_val[3] = descs[2]; /* %ecx */
948 1.44 msaitoh }
949 1.1 ad
950 1.44 msaitoh if (*cpu_brand_string == '\0')
951 1.1 ad return;
952 1.44 msaitoh
953 1.44 msaitoh for (i = 1; i < __arraycount(amd_brand); i++)
954 1.44 msaitoh if ((p = strstr(cpu_brand_string, amd_brand[i])) != NULL) {
955 1.44 msaitoh ci->ci_brand_id = i;
956 1.44 msaitoh strlcpy(amd_brand_name, p, sizeof(amd_brand_name));
957 1.44 msaitoh break;
958 1.44 msaitoh }
959 1.44 msaitoh }
960 1.44 msaitoh
961 1.52 msaitoh static void
962 1.52 msaitoh intel_cpu_cacheinfo(struct cpu_info *ci)
963 1.52 msaitoh {
964 1.52 msaitoh const struct x86_cache_info *cai;
965 1.52 msaitoh u_int descs[4];
966 1.52 msaitoh int iterations, i, j;
967 1.52 msaitoh int type, level;
968 1.52 msaitoh int ways, partitions, linesize, sets;
969 1.52 msaitoh int caitype = -1;
970 1.52 msaitoh int totalsize;
971 1.52 msaitoh uint8_t desc;
972 1.52 msaitoh
973 1.52 msaitoh /* Return if the cpu is old pre-cpuid instruction cpu */
974 1.52 msaitoh if (ci->ci_cpu_type >= 0)
975 1.52 msaitoh return;
976 1.52 msaitoh
977 1.52 msaitoh if (ci->ci_cpuid_level < 2)
978 1.52 msaitoh return;
979 1.52 msaitoh
980 1.52 msaitoh /*
981 1.52 msaitoh * Parse the cache info from `cpuid leaf 2', if we have it.
982 1.52 msaitoh * XXX This is kinda ugly, but hey, so is the architecture...
983 1.52 msaitoh */
984 1.52 msaitoh x86_cpuid(2, descs);
985 1.52 msaitoh iterations = descs[0] & 0xff;
986 1.52 msaitoh while (iterations-- > 0) {
987 1.52 msaitoh for (i = 0; i < 4; i++) {
988 1.52 msaitoh if (descs[i] & 0x80000000)
989 1.52 msaitoh continue;
990 1.52 msaitoh for (j = 0; j < 4; j++) {
991 1.52 msaitoh if (i == 0 && j == 0)
992 1.52 msaitoh continue;
993 1.52 msaitoh desc = (descs[i] >> (j * 8)) & 0xff;
994 1.52 msaitoh if (desc == 0)
995 1.52 msaitoh continue;
996 1.52 msaitoh cai = cache_info_lookup(intel_cpuid_cache_info,
997 1.52 msaitoh desc);
998 1.52 msaitoh if (cai != NULL)
999 1.52 msaitoh ci->ci_cinfo[cai->cai_index] = *cai;
1000 1.55 msaitoh else if (verbose)
1001 1.55 msaitoh printf("Unknown cacheinfo desc %02x\n",
1002 1.55 msaitoh desc);
1003 1.52 msaitoh }
1004 1.52 msaitoh }
1005 1.52 msaitoh x86_cpuid(2, descs);
1006 1.52 msaitoh }
1007 1.52 msaitoh
1008 1.52 msaitoh if (ci->ci_cpuid_level < 4)
1009 1.52 msaitoh return;
1010 1.52 msaitoh
1011 1.52 msaitoh /* Parse the cache info from `cpuid leaf 4', if we have it. */
1012 1.52 msaitoh for (i = 0; ; i++) {
1013 1.52 msaitoh x86_cpuid2(4, i, descs);
1014 1.52 msaitoh type = __SHIFTOUT(descs[0], CPUID_DCP_CACHETYPE);
1015 1.52 msaitoh if (type == CPUID_DCP_CACHETYPE_N)
1016 1.52 msaitoh break;
1017 1.52 msaitoh level = __SHIFTOUT(descs[0], CPUID_DCP_CACHELEVEL);
1018 1.52 msaitoh switch (level) {
1019 1.52 msaitoh case 1:
1020 1.52 msaitoh if (type == CPUID_DCP_CACHETYPE_I)
1021 1.52 msaitoh caitype = CAI_ICACHE;
1022 1.52 msaitoh else if (type == CPUID_DCP_CACHETYPE_D)
1023 1.52 msaitoh caitype = CAI_DCACHE;
1024 1.52 msaitoh else
1025 1.52 msaitoh caitype = -1;
1026 1.52 msaitoh break;
1027 1.52 msaitoh case 2:
1028 1.52 msaitoh if (type == CPUID_DCP_CACHETYPE_U)
1029 1.52 msaitoh caitype = CAI_L2CACHE;
1030 1.52 msaitoh else
1031 1.52 msaitoh caitype = -1;
1032 1.52 msaitoh break;
1033 1.52 msaitoh case 3:
1034 1.52 msaitoh if (type == CPUID_DCP_CACHETYPE_U)
1035 1.52 msaitoh caitype = CAI_L3CACHE;
1036 1.52 msaitoh else
1037 1.52 msaitoh caitype = -1;
1038 1.52 msaitoh break;
1039 1.52 msaitoh default:
1040 1.52 msaitoh caitype = -1;
1041 1.52 msaitoh break;
1042 1.52 msaitoh }
1043 1.52 msaitoh if (caitype == -1) {
1044 1.52 msaitoh printf("unknown cache level&type (%d & %d)\n",
1045 1.52 msaitoh level, type);
1046 1.52 msaitoh continue;
1047 1.52 msaitoh }
1048 1.52 msaitoh ways = __SHIFTOUT(descs[1], CPUID_DCP_WAYS) + 1;
1049 1.52 msaitoh partitions =__SHIFTOUT(descs[1], CPUID_DCP_PARTITIONS)
1050 1.52 msaitoh + 1;
1051 1.52 msaitoh linesize = __SHIFTOUT(descs[1], CPUID_DCP_LINESIZE)
1052 1.52 msaitoh + 1;
1053 1.52 msaitoh sets = descs[2] + 1;
1054 1.52 msaitoh totalsize = ways * partitions * linesize * sets;
1055 1.52 msaitoh ci->ci_cinfo[caitype].cai_totalsize = totalsize;
1056 1.52 msaitoh ci->ci_cinfo[caitype].cai_associativity = ways;
1057 1.52 msaitoh ci->ci_cinfo[caitype].cai_linesize = linesize;
1058 1.52 msaitoh }
1059 1.52 msaitoh }
1060 1.52 msaitoh
1061 1.44 msaitoh static const struct x86_cache_info amd_cpuid_l2cache_assoc_info[] =
1062 1.44 msaitoh AMD_L2CACHE_INFO;
1063 1.44 msaitoh
1064 1.44 msaitoh static const struct x86_cache_info amd_cpuid_l3cache_assoc_info[] =
1065 1.44 msaitoh AMD_L3CACHE_INFO;
1066 1.44 msaitoh
1067 1.44 msaitoh static void
1068 1.44 msaitoh amd_cpu_cacheinfo(struct cpu_info *ci)
1069 1.44 msaitoh {
1070 1.44 msaitoh const struct x86_cache_info *cp;
1071 1.44 msaitoh struct x86_cache_info *cai;
1072 1.44 msaitoh u_int descs[4];
1073 1.44 msaitoh u_int lfunc;
1074 1.1 ad
1075 1.1 ad /*
1076 1.44 msaitoh * K5 model 0 has none of this info.
1077 1.1 ad */
1078 1.44 msaitoh if (ci->ci_family == 5 && ci->ci_model == 0)
1079 1.44 msaitoh return;
1080 1.1 ad
1081 1.44 msaitoh /*
1082 1.44 msaitoh * Determine the largest extended function value.
1083 1.44 msaitoh */
1084 1.44 msaitoh x86_cpuid(0x80000000, descs);
1085 1.44 msaitoh lfunc = descs[0];
1086 1.1 ad
1087 1.44 msaitoh /*
1088 1.44 msaitoh * Determine L1 cache/TLB info.
1089 1.44 msaitoh */
1090 1.44 msaitoh if (lfunc < 0x80000005) {
1091 1.44 msaitoh /* No L1 cache info available. */
1092 1.44 msaitoh return;
1093 1.1 ad }
1094 1.1 ad
1095 1.44 msaitoh x86_cpuid(0x80000005, descs);
1096 1.1 ad
1097 1.1 ad /*
1098 1.44 msaitoh * K6-III and higher have large page TLBs.
1099 1.1 ad */
1100 1.44 msaitoh if ((ci->ci_family == 5 && ci->ci_model >= 9) || ci->ci_family >= 6) {
1101 1.44 msaitoh cai = &ci->ci_cinfo[CAI_ITLB2];
1102 1.44 msaitoh cai->cai_totalsize = AMD_L1_EAX_ITLB_ENTRIES(descs[0]);
1103 1.44 msaitoh cai->cai_associativity = AMD_L1_EAX_ITLB_ASSOC(descs[0]);
1104 1.44 msaitoh cai->cai_linesize = largepagesize;
1105 1.44 msaitoh
1106 1.44 msaitoh cai = &ci->ci_cinfo[CAI_DTLB2];
1107 1.44 msaitoh cai->cai_totalsize = AMD_L1_EAX_DTLB_ENTRIES(descs[0]);
1108 1.44 msaitoh cai->cai_associativity = AMD_L1_EAX_DTLB_ASSOC(descs[0]);
1109 1.44 msaitoh cai->cai_linesize = largepagesize;
1110 1.1 ad }
1111 1.38 dsl
1112 1.44 msaitoh cai = &ci->ci_cinfo[CAI_ITLB];
1113 1.44 msaitoh cai->cai_totalsize = AMD_L1_EBX_ITLB_ENTRIES(descs[1]);
1114 1.44 msaitoh cai->cai_associativity = AMD_L1_EBX_ITLB_ASSOC(descs[1]);
1115 1.44 msaitoh cai->cai_linesize = (4 * 1024);
1116 1.38 dsl
1117 1.44 msaitoh cai = &ci->ci_cinfo[CAI_DTLB];
1118 1.44 msaitoh cai->cai_totalsize = AMD_L1_EBX_DTLB_ENTRIES(descs[1]);
1119 1.44 msaitoh cai->cai_associativity = AMD_L1_EBX_DTLB_ASSOC(descs[1]);
1120 1.44 msaitoh cai->cai_linesize = (4 * 1024);
1121 1.38 dsl
1122 1.44 msaitoh cai = &ci->ci_cinfo[CAI_DCACHE];
1123 1.44 msaitoh cai->cai_totalsize = AMD_L1_ECX_DC_SIZE(descs[2]);
1124 1.44 msaitoh cai->cai_associativity = AMD_L1_ECX_DC_ASSOC(descs[2]);
1125 1.44 msaitoh cai->cai_linesize = AMD_L1_ECX_DC_LS(descs[2]);
1126 1.1 ad
1127 1.44 msaitoh cai = &ci->ci_cinfo[CAI_ICACHE];
1128 1.44 msaitoh cai->cai_totalsize = AMD_L1_EDX_IC_SIZE(descs[3]);
1129 1.44 msaitoh cai->cai_associativity = AMD_L1_EDX_IC_ASSOC(descs[3]);
1130 1.44 msaitoh cai->cai_linesize = AMD_L1_EDX_IC_LS(descs[3]);
1131 1.1 ad
1132 1.44 msaitoh /*
1133 1.44 msaitoh * Determine L2 cache/TLB info.
1134 1.44 msaitoh */
1135 1.44 msaitoh if (lfunc < 0x80000006) {
1136 1.44 msaitoh /* No L2 cache info available. */
1137 1.1 ad return;
1138 1.44 msaitoh }
1139 1.44 msaitoh
1140 1.44 msaitoh x86_cpuid(0x80000006, descs);
1141 1.1 ad
1142 1.44 msaitoh cai = &ci->ci_cinfo[CAI_L2_ITLB];
1143 1.44 msaitoh cai->cai_totalsize = AMD_L2_EBX_IUTLB_ENTRIES(descs[1]);
1144 1.44 msaitoh cai->cai_associativity = AMD_L2_EBX_IUTLB_ASSOC(descs[1]);
1145 1.44 msaitoh cai->cai_linesize = (4 * 1024);
1146 1.44 msaitoh cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
1147 1.44 msaitoh cai->cai_associativity);
1148 1.44 msaitoh if (cp != NULL)
1149 1.44 msaitoh cai->cai_associativity = cp->cai_associativity;
1150 1.44 msaitoh else
1151 1.44 msaitoh cai->cai_associativity = 0; /* XXX Unknown/reserved */
1152 1.1 ad
1153 1.44 msaitoh cai = &ci->ci_cinfo[CAI_L2_ITLB2];
1154 1.44 msaitoh cai->cai_totalsize = AMD_L2_EAX_IUTLB_ENTRIES(descs[0]);
1155 1.44 msaitoh cai->cai_associativity = AMD_L2_EAX_IUTLB_ASSOC(descs[0]);
1156 1.44 msaitoh cai->cai_linesize = largepagesize;
1157 1.44 msaitoh cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
1158 1.44 msaitoh cai->cai_associativity);
1159 1.44 msaitoh if (cp != NULL)
1160 1.44 msaitoh cai->cai_associativity = cp->cai_associativity;
1161 1.44 msaitoh else
1162 1.44 msaitoh cai->cai_associativity = 0; /* XXX Unknown/reserved */
1163 1.1 ad
1164 1.44 msaitoh cai = &ci->ci_cinfo[CAI_L2_DTLB];
1165 1.44 msaitoh cai->cai_totalsize = AMD_L2_EBX_DTLB_ENTRIES(descs[1]);
1166 1.44 msaitoh cai->cai_associativity = AMD_L2_EBX_DTLB_ASSOC(descs[1]);
1167 1.44 msaitoh cai->cai_linesize = (4 * 1024);
1168 1.44 msaitoh cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
1169 1.44 msaitoh cai->cai_associativity);
1170 1.44 msaitoh if (cp != NULL)
1171 1.44 msaitoh cai->cai_associativity = cp->cai_associativity;
1172 1.44 msaitoh else
1173 1.44 msaitoh cai->cai_associativity = 0; /* XXX Unknown/reserved */
1174 1.1 ad
1175 1.44 msaitoh cai = &ci->ci_cinfo[CAI_L2_DTLB2];
1176 1.44 msaitoh cai->cai_totalsize = AMD_L2_EAX_DTLB_ENTRIES(descs[0]);
1177 1.44 msaitoh cai->cai_associativity = AMD_L2_EAX_DTLB_ASSOC(descs[0]);
1178 1.44 msaitoh cai->cai_linesize = largepagesize;
1179 1.44 msaitoh cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
1180 1.44 msaitoh cai->cai_associativity);
1181 1.44 msaitoh if (cp != NULL)
1182 1.44 msaitoh cai->cai_associativity = cp->cai_associativity;
1183 1.44 msaitoh else
1184 1.44 msaitoh cai->cai_associativity = 0; /* XXX Unknown/reserved */
1185 1.1 ad
1186 1.44 msaitoh cai = &ci->ci_cinfo[CAI_L2CACHE];
1187 1.44 msaitoh cai->cai_totalsize = AMD_L2_ECX_C_SIZE(descs[2]);
1188 1.44 msaitoh cai->cai_associativity = AMD_L2_ECX_C_ASSOC(descs[2]);
1189 1.44 msaitoh cai->cai_linesize = AMD_L2_ECX_C_LS(descs[2]);
1190 1.1 ad
1191 1.44 msaitoh cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
1192 1.44 msaitoh cai->cai_associativity);
1193 1.44 msaitoh if (cp != NULL)
1194 1.44 msaitoh cai->cai_associativity = cp->cai_associativity;
1195 1.44 msaitoh else
1196 1.44 msaitoh cai->cai_associativity = 0; /* XXX Unknown/reserved */
1197 1.1 ad
1198 1.44 msaitoh /*
1199 1.44 msaitoh * Determine L3 cache info on AMD Family 10h and newer processors
1200 1.44 msaitoh */
1201 1.44 msaitoh if (ci->ci_family >= 0x10) {
1202 1.44 msaitoh cai = &ci->ci_cinfo[CAI_L3CACHE];
1203 1.44 msaitoh cai->cai_totalsize = AMD_L3_EDX_C_SIZE(descs[3]);
1204 1.44 msaitoh cai->cai_associativity = AMD_L3_EDX_C_ASSOC(descs[3]);
1205 1.44 msaitoh cai->cai_linesize = AMD_L3_EDX_C_LS(descs[3]);
1206 1.1 ad
1207 1.44 msaitoh cp = cache_info_lookup(amd_cpuid_l3cache_assoc_info,
1208 1.44 msaitoh cai->cai_associativity);
1209 1.44 msaitoh if (cp != NULL)
1210 1.44 msaitoh cai->cai_associativity = cp->cai_associativity;
1211 1.44 msaitoh else
1212 1.44 msaitoh cai->cai_associativity = 0; /* XXX Unkn/Rsvd */
1213 1.44 msaitoh }
1214 1.1 ad
1215 1.1 ad /*
1216 1.44 msaitoh * Determine 1GB TLB info.
1217 1.1 ad */
1218 1.44 msaitoh if (lfunc < 0x80000019) {
1219 1.44 msaitoh /* No 1GB TLB info available. */
1220 1.44 msaitoh return;
1221 1.1 ad }
1222 1.44 msaitoh
1223 1.44 msaitoh x86_cpuid(0x80000019, descs);
1224 1.44 msaitoh
1225 1.44 msaitoh cai = &ci->ci_cinfo[CAI_L1_1GBITLB];
1226 1.44 msaitoh cai->cai_totalsize = AMD_L1_1GB_EAX_IUTLB_ENTRIES(descs[0]);
1227 1.44 msaitoh cai->cai_associativity = AMD_L1_1GB_EAX_IUTLB_ASSOC(descs[0]);
1228 1.44 msaitoh cai->cai_linesize = (1024 * 1024 * 1024);
1229 1.44 msaitoh cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
1230 1.44 msaitoh cai->cai_associativity);
1231 1.44 msaitoh if (cp != NULL)
1232 1.44 msaitoh cai->cai_associativity = cp->cai_associativity;
1233 1.44 msaitoh else
1234 1.44 msaitoh cai->cai_associativity = 0; /* XXX Unknown/reserved */
1235 1.44 msaitoh
1236 1.44 msaitoh cai = &ci->ci_cinfo[CAI_L1_1GBDTLB];
1237 1.44 msaitoh cai->cai_totalsize = AMD_L1_1GB_EAX_DTLB_ENTRIES(descs[0]);
1238 1.44 msaitoh cai->cai_associativity = AMD_L1_1GB_EAX_DTLB_ASSOC(descs[0]);
1239 1.44 msaitoh cai->cai_linesize = (1024 * 1024 * 1024);
1240 1.44 msaitoh cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
1241 1.44 msaitoh cai->cai_associativity);
1242 1.44 msaitoh if (cp != NULL)
1243 1.44 msaitoh cai->cai_associativity = cp->cai_associativity;
1244 1.44 msaitoh else
1245 1.44 msaitoh cai->cai_associativity = 0; /* XXX Unknown/reserved */
1246 1.44 msaitoh
1247 1.44 msaitoh cai = &ci->ci_cinfo[CAI_L2_1GBITLB];
1248 1.44 msaitoh cai->cai_totalsize = AMD_L2_1GB_EBX_IUTLB_ENTRIES(descs[1]);
1249 1.44 msaitoh cai->cai_associativity = AMD_L2_1GB_EBX_IUTLB_ASSOC(descs[1]);
1250 1.44 msaitoh cai->cai_linesize = (1024 * 1024 * 1024);
1251 1.44 msaitoh cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
1252 1.44 msaitoh cai->cai_associativity);
1253 1.44 msaitoh if (cp != NULL)
1254 1.44 msaitoh cai->cai_associativity = cp->cai_associativity;
1255 1.44 msaitoh else
1256 1.44 msaitoh cai->cai_associativity = 0; /* XXX Unknown/reserved */
1257 1.44 msaitoh
1258 1.44 msaitoh cai = &ci->ci_cinfo[CAI_L2_1GBDTLB];
1259 1.44 msaitoh cai->cai_totalsize = AMD_L2_1GB_EBX_DUTLB_ENTRIES(descs[1]);
1260 1.44 msaitoh cai->cai_associativity = AMD_L2_1GB_EBX_DUTLB_ASSOC(descs[1]);
1261 1.44 msaitoh cai->cai_linesize = (1024 * 1024 * 1024);
1262 1.44 msaitoh cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
1263 1.44 msaitoh cai->cai_associativity);
1264 1.44 msaitoh if (cp != NULL)
1265 1.44 msaitoh cai->cai_associativity = cp->cai_associativity;
1266 1.44 msaitoh else
1267 1.44 msaitoh cai->cai_associativity = 0; /* XXX Unknown/reserved */
1268 1.1 ad }
1269 1.1 ad
1270 1.1 ad static void
1271 1.44 msaitoh via_cpu_cacheinfo(struct cpu_info *ci)
1272 1.1 ad {
1273 1.44 msaitoh struct x86_cache_info *cai;
1274 1.44 msaitoh int stepping;
1275 1.44 msaitoh u_int descs[4];
1276 1.44 msaitoh u_int lfunc;
1277 1.44 msaitoh
1278 1.50 msaitoh stepping = CPUID_TO_STEPPING(ci->ci_signature);
1279 1.1 ad
1280 1.44 msaitoh /*
1281 1.44 msaitoh * Determine the largest extended function value.
1282 1.44 msaitoh */
1283 1.1 ad x86_cpuid(0x80000000, descs);
1284 1.44 msaitoh lfunc = descs[0];
1285 1.1 ad
1286 1.1 ad /*
1287 1.44 msaitoh * Determine L1 cache/TLB info.
1288 1.1 ad */
1289 1.44 msaitoh if (lfunc < 0x80000005) {
1290 1.44 msaitoh /* No L1 cache info available. */
1291 1.44 msaitoh return;
1292 1.1 ad }
1293 1.1 ad
1294 1.44 msaitoh x86_cpuid(0x80000005, descs);
1295 1.44 msaitoh
1296 1.44 msaitoh cai = &ci->ci_cinfo[CAI_ITLB];
1297 1.44 msaitoh cai->cai_totalsize = VIA_L1_EBX_ITLB_ENTRIES(descs[1]);
1298 1.44 msaitoh cai->cai_associativity = VIA_L1_EBX_ITLB_ASSOC(descs[1]);
1299 1.44 msaitoh cai->cai_linesize = (4 * 1024);
1300 1.44 msaitoh
1301 1.44 msaitoh cai = &ci->ci_cinfo[CAI_DTLB];
1302 1.44 msaitoh cai->cai_totalsize = VIA_L1_EBX_DTLB_ENTRIES(descs[1]);
1303 1.44 msaitoh cai->cai_associativity = VIA_L1_EBX_DTLB_ASSOC(descs[1]);
1304 1.44 msaitoh cai->cai_linesize = (4 * 1024);
1305 1.44 msaitoh
1306 1.44 msaitoh cai = &ci->ci_cinfo[CAI_DCACHE];
1307 1.44 msaitoh cai->cai_totalsize = VIA_L1_ECX_DC_SIZE(descs[2]);
1308 1.44 msaitoh cai->cai_associativity = VIA_L1_ECX_DC_ASSOC(descs[2]);
1309 1.44 msaitoh cai->cai_linesize = VIA_L1_EDX_IC_LS(descs[2]);
1310 1.44 msaitoh if (ci->ci_model == 9 && stepping == 8) {
1311 1.44 msaitoh /* Erratum: stepping 8 reports 4 when it should be 2 */
1312 1.44 msaitoh cai->cai_associativity = 2;
1313 1.44 msaitoh }
1314 1.44 msaitoh
1315 1.44 msaitoh cai = &ci->ci_cinfo[CAI_ICACHE];
1316 1.44 msaitoh cai->cai_totalsize = VIA_L1_EDX_IC_SIZE(descs[3]);
1317 1.44 msaitoh cai->cai_associativity = VIA_L1_EDX_IC_ASSOC(descs[3]);
1318 1.44 msaitoh cai->cai_linesize = VIA_L1_EDX_IC_LS(descs[3]);
1319 1.44 msaitoh if (ci->ci_model == 9 && stepping == 8) {
1320 1.44 msaitoh /* Erratum: stepping 8 reports 4 when it should be 2 */
1321 1.44 msaitoh cai->cai_associativity = 2;
1322 1.44 msaitoh }
1323 1.44 msaitoh
1324 1.44 msaitoh /*
1325 1.44 msaitoh * Determine L2 cache/TLB info.
1326 1.44 msaitoh */
1327 1.44 msaitoh if (lfunc < 0x80000006) {
1328 1.44 msaitoh /* No L2 cache info available. */
1329 1.1 ad return;
1330 1.44 msaitoh }
1331 1.1 ad
1332 1.44 msaitoh x86_cpuid(0x80000006, descs);
1333 1.1 ad
1334 1.44 msaitoh cai = &ci->ci_cinfo[CAI_L2CACHE];
1335 1.44 msaitoh if (ci->ci_model >= 9) {
1336 1.44 msaitoh cai->cai_totalsize = VIA_L2N_ECX_C_SIZE(descs[2]);
1337 1.44 msaitoh cai->cai_associativity = VIA_L2N_ECX_C_ASSOC(descs[2]);
1338 1.44 msaitoh cai->cai_linesize = VIA_L2N_ECX_C_LS(descs[2]);
1339 1.44 msaitoh } else {
1340 1.44 msaitoh cai->cai_totalsize = VIA_L2_ECX_C_SIZE(descs[2]);
1341 1.44 msaitoh cai->cai_associativity = VIA_L2_ECX_C_ASSOC(descs[2]);
1342 1.44 msaitoh cai->cai_linesize = VIA_L2_ECX_C_LS(descs[2]);
1343 1.1 ad }
1344 1.1 ad }
1345 1.1 ad
1346 1.1 ad static void
1347 1.1 ad tmx86_get_longrun_status(u_int *frequency, u_int *voltage, u_int *percentage)
1348 1.1 ad {
1349 1.1 ad u_int descs[4];
1350 1.1 ad
1351 1.1 ad x86_cpuid(0x80860007, descs);
1352 1.1 ad *frequency = descs[0];
1353 1.1 ad *voltage = descs[1];
1354 1.1 ad *percentage = descs[2];
1355 1.1 ad }
1356 1.1 ad
1357 1.1 ad static void
1358 1.1 ad transmeta_cpu_info(struct cpu_info *ci)
1359 1.1 ad {
1360 1.1 ad u_int descs[4], nreg;
1361 1.1 ad u_int frequency, voltage, percentage;
1362 1.1 ad
1363 1.1 ad x86_cpuid(0x80860000, descs);
1364 1.1 ad nreg = descs[0];
1365 1.1 ad if (nreg >= 0x80860001) {
1366 1.1 ad x86_cpuid(0x80860001, descs);
1367 1.1 ad aprint_verbose_dev(ci->ci_dev, "Processor revision %u.%u.%u.%u\n",
1368 1.1 ad (descs[1] >> 24) & 0xff,
1369 1.1 ad (descs[1] >> 16) & 0xff,
1370 1.1 ad (descs[1] >> 8) & 0xff,
1371 1.1 ad descs[1] & 0xff);
1372 1.1 ad }
1373 1.1 ad if (nreg >= 0x80860002) {
1374 1.1 ad x86_cpuid(0x80860002, descs);
1375 1.1 ad aprint_verbose_dev(ci->ci_dev, "Code Morphing Software Rev: %u.%u.%u-%u-%u\n",
1376 1.1 ad (descs[1] >> 24) & 0xff,
1377 1.1 ad (descs[1] >> 16) & 0xff,
1378 1.1 ad (descs[1] >> 8) & 0xff,
1379 1.1 ad descs[1] & 0xff,
1380 1.1 ad descs[2]);
1381 1.1 ad }
1382 1.1 ad if (nreg >= 0x80860006) {
1383 1.1 ad union {
1384 1.1 ad char text[65];
1385 1.1 ad u_int descs[4][4];
1386 1.1 ad } info;
1387 1.1 ad int i;
1388 1.1 ad
1389 1.1 ad for (i=0; i<4; i++) {
1390 1.1 ad x86_cpuid(0x80860003 + i, info.descs[i]);
1391 1.1 ad }
1392 1.1 ad info.text[64] = '\0';
1393 1.1 ad aprint_verbose_dev(ci->ci_dev, "%s\n", info.text);
1394 1.1 ad }
1395 1.1 ad
1396 1.1 ad if (nreg >= 0x80860007) {
1397 1.1 ad tmx86_get_longrun_status(&frequency,
1398 1.1 ad &voltage, &percentage);
1399 1.1 ad aprint_verbose_dev(ci->ci_dev, "LongRun <%dMHz %dmV %d%%>\n",
1400 1.1 ad frequency, voltage, percentage);
1401 1.1 ad }
1402 1.1 ad }
1403 1.1 ad
1404 1.38 dsl static void
1405 1.44 msaitoh cpu_probe_base_features(struct cpu_info *ci, const char *cpuname)
1406 1.44 msaitoh {
1407 1.44 msaitoh u_int descs[4];
1408 1.52 msaitoh int i;
1409 1.44 msaitoh uint32_t brand[12];
1410 1.44 msaitoh
1411 1.44 msaitoh memset(ci, 0, sizeof(*ci));
1412 1.44 msaitoh ci->ci_dev = cpuname;
1413 1.44 msaitoh
1414 1.44 msaitoh ci->ci_cpu_type = x86_identify();
1415 1.44 msaitoh if (ci->ci_cpu_type >= 0) {
1416 1.44 msaitoh /* Old pre-cpuid instruction cpu */
1417 1.44 msaitoh ci->ci_cpuid_level = -1;
1418 1.44 msaitoh return;
1419 1.44 msaitoh }
1420 1.44 msaitoh
1421 1.51 msaitoh /*
1422 1.51 msaitoh * This CPU supports cpuid instruction, so we can call x86_cpuid()
1423 1.51 msaitoh * function.
1424 1.51 msaitoh */
1425 1.51 msaitoh
1426 1.51 msaitoh /*
1427 1.51 msaitoh * Fn0000_0000:
1428 1.51 msaitoh * - Save cpuid max level.
1429 1.51 msaitoh * - Save vendor string.
1430 1.51 msaitoh */
1431 1.44 msaitoh x86_cpuid(0, descs);
1432 1.44 msaitoh ci->ci_cpuid_level = descs[0];
1433 1.51 msaitoh /* Save vendor string */
1434 1.44 msaitoh ci->ci_vendor[0] = descs[1];
1435 1.44 msaitoh ci->ci_vendor[2] = descs[2];
1436 1.44 msaitoh ci->ci_vendor[1] = descs[3];
1437 1.44 msaitoh ci->ci_vendor[3] = 0;
1438 1.54 msaitoh
1439 1.54 msaitoh aprint_verbose("%s: highest basic info %08x\n", cpuname,
1440 1.54 msaitoh ci->ci_cpuid_level);
1441 1.53 msaitoh if (verbose) {
1442 1.53 msaitoh int bf;
1443 1.53 msaitoh
1444 1.53 msaitoh for (bf = 0; bf <= ci->ci_cpuid_level; bf++) {
1445 1.53 msaitoh x86_cpuid(bf, descs);
1446 1.53 msaitoh printf("%s: %08x: %08x %08x %08x %08x\n", cpuname,
1447 1.53 msaitoh bf, descs[0], descs[1], descs[2], descs[3]);
1448 1.53 msaitoh }
1449 1.53 msaitoh }
1450 1.44 msaitoh
1451 1.51 msaitoh /*
1452 1.52 msaitoh * Fn8000_0000:
1453 1.52 msaitoh * - Get cpuid extended function's max level.
1454 1.52 msaitoh */
1455 1.52 msaitoh x86_cpuid(0x80000000, descs);
1456 1.54 msaitoh if (descs[0] >= 0x80000000) {
1457 1.52 msaitoh ci->ci_cpuid_extlevel = descs[0];
1458 1.54 msaitoh aprint_verbose("%s: highest extended info %08x\n", cpuname,
1459 1.54 msaitoh ci->ci_cpuid_extlevel);
1460 1.54 msaitoh } else {
1461 1.52 msaitoh /* Set lower value than 0x80000000 */
1462 1.52 msaitoh ci->ci_cpuid_extlevel = 0;
1463 1.52 msaitoh }
1464 1.53 msaitoh if (verbose) {
1465 1.53 msaitoh unsigned int ef;
1466 1.53 msaitoh
1467 1.53 msaitoh for (ef = 0x80000000; ef <= ci->ci_cpuid_extlevel; ef++) {
1468 1.53 msaitoh x86_cpuid(ef, descs);
1469 1.53 msaitoh printf("%s: %08x: %08x %08x %08x %08x\n", cpuname,
1470 1.53 msaitoh ef, descs[0], descs[1], descs[2], descs[3]);
1471 1.53 msaitoh }
1472 1.53 msaitoh }
1473 1.52 msaitoh
1474 1.52 msaitoh /*
1475 1.51 msaitoh * Fn8000_000[2-4]:
1476 1.51 msaitoh * - Save brand string.
1477 1.51 msaitoh */
1478 1.52 msaitoh if (ci->ci_cpuid_extlevel >= 0x80000004) {
1479 1.44 msaitoh x86_cpuid(0x80000002, brand);
1480 1.44 msaitoh x86_cpuid(0x80000003, brand + 4);
1481 1.44 msaitoh x86_cpuid(0x80000004, brand + 8);
1482 1.44 msaitoh for (i = 0; i < 48; i++)
1483 1.44 msaitoh if (((char *) brand)[i] != ' ')
1484 1.44 msaitoh break;
1485 1.44 msaitoh memcpy(cpu_brand_string, ((char *) brand) + i, 48 - i);
1486 1.44 msaitoh }
1487 1.44 msaitoh
1488 1.44 msaitoh if (ci->ci_cpuid_level < 1)
1489 1.44 msaitoh return;
1490 1.44 msaitoh
1491 1.51 msaitoh /*
1492 1.51 msaitoh * Fn0000_0001:
1493 1.51 msaitoh * - Get CPU family, model and stepping (from eax).
1494 1.51 msaitoh * - Initial local APIC ID and brand ID (from ebx)
1495 1.52 msaitoh * - CPUID2 (from ecx)
1496 1.52 msaitoh * - CPUID (from edx)
1497 1.51 msaitoh */
1498 1.44 msaitoh x86_cpuid(1, descs);
1499 1.44 msaitoh ci->ci_signature = descs[0];
1500 1.44 msaitoh
1501 1.44 msaitoh /* Extract full family/model values */
1502 1.50 msaitoh ci->ci_family = CPUID_TO_FAMILY(ci->ci_signature);
1503 1.50 msaitoh ci->ci_model = CPUID_TO_MODEL(ci->ci_signature);
1504 1.44 msaitoh
1505 1.44 msaitoh /* Brand is low order 8 bits of ebx */
1506 1.44 msaitoh ci->ci_brand_id = descs[1] & 0xff;
1507 1.51 msaitoh /* Initial local APIC ID */
1508 1.44 msaitoh ci->ci_initapicid = (descs[1] >> 24) & 0xff;
1509 1.44 msaitoh
1510 1.44 msaitoh ci->ci_feat_val[1] = descs[2];
1511 1.44 msaitoh ci->ci_feat_val[0] = descs[3];
1512 1.44 msaitoh
1513 1.44 msaitoh if (ci->ci_cpuid_level < 3)
1514 1.44 msaitoh return;
1515 1.44 msaitoh
1516 1.44 msaitoh /*
1517 1.44 msaitoh * If the processor serial number misfeature is present and supported,
1518 1.44 msaitoh * extract it here.
1519 1.44 msaitoh */
1520 1.44 msaitoh if ((ci->ci_feat_val[0] & CPUID_PN) != 0) {
1521 1.44 msaitoh ci->ci_cpu_serial[0] = ci->ci_signature;
1522 1.44 msaitoh x86_cpuid(3, descs);
1523 1.44 msaitoh ci->ci_cpu_serial[2] = descs[2];
1524 1.44 msaitoh ci->ci_cpu_serial[1] = descs[3];
1525 1.44 msaitoh }
1526 1.44 msaitoh
1527 1.44 msaitoh if (ci->ci_cpuid_level < 0xd)
1528 1.44 msaitoh return;
1529 1.44 msaitoh
1530 1.44 msaitoh /* Get support XCR0 bits */
1531 1.44 msaitoh x86_cpuid2(0xd, 0, descs);
1532 1.44 msaitoh ci->ci_feat_val[5] = descs[0]; /* Actually 64 bits */
1533 1.44 msaitoh ci->ci_cur_xsave = descs[1];
1534 1.44 msaitoh ci->ci_max_xsave = descs[2];
1535 1.44 msaitoh
1536 1.44 msaitoh /* Additional flags (eg xsaveopt support) */
1537 1.44 msaitoh x86_cpuid2(0xd, 1, descs);
1538 1.44 msaitoh ci->ci_feat_val[6] = descs[0]; /* Actually 64 bits */
1539 1.44 msaitoh }
1540 1.44 msaitoh
1541 1.44 msaitoh static void
1542 1.44 msaitoh cpu_probe_features(struct cpu_info *ci)
1543 1.44 msaitoh {
1544 1.44 msaitoh const struct cpu_cpuid_nameclass *cpup = NULL;
1545 1.44 msaitoh unsigned int i;
1546 1.44 msaitoh
1547 1.44 msaitoh if (ci->ci_cpuid_level < 1)
1548 1.44 msaitoh return;
1549 1.44 msaitoh
1550 1.44 msaitoh for (i = 0; i < __arraycount(i386_cpuid_cpus); i++) {
1551 1.44 msaitoh if (!strncmp((char *)ci->ci_vendor,
1552 1.44 msaitoh i386_cpuid_cpus[i].cpu_id, 12)) {
1553 1.44 msaitoh cpup = &i386_cpuid_cpus[i];
1554 1.44 msaitoh break;
1555 1.44 msaitoh }
1556 1.44 msaitoh }
1557 1.44 msaitoh
1558 1.44 msaitoh if (cpup == NULL)
1559 1.44 msaitoh return;
1560 1.44 msaitoh
1561 1.44 msaitoh i = ci->ci_family - CPU_MINFAMILY;
1562 1.44 msaitoh
1563 1.44 msaitoh if (i >= __arraycount(cpup->cpu_family))
1564 1.44 msaitoh i = __arraycount(cpup->cpu_family) - 1;
1565 1.44 msaitoh
1566 1.44 msaitoh if (cpup->cpu_family[i].cpu_probe == NULL)
1567 1.44 msaitoh return;
1568 1.44 msaitoh
1569 1.44 msaitoh (*cpup->cpu_family[i].cpu_probe)(ci);
1570 1.44 msaitoh }
1571 1.44 msaitoh
1572 1.44 msaitoh static void
1573 1.38 dsl print_bits(const char *cpuname, const char *hdr, const char *fmt, uint32_t val)
1574 1.38 dsl {
1575 1.38 dsl char buf[32 * 16];
1576 1.38 dsl char *bp;
1577 1.38 dsl
1578 1.38 dsl #define MAX_LINE_LEN 79 /* get from command arg or 'stty cols' ? */
1579 1.38 dsl
1580 1.38 dsl if (val == 0 || fmt == NULL)
1581 1.38 dsl return;
1582 1.38 dsl
1583 1.38 dsl snprintb_m(buf, sizeof(buf), fmt, val,
1584 1.38 dsl MAX_LINE_LEN - strlen(cpuname) - 2 - strlen(hdr) - 1);
1585 1.38 dsl bp = buf;
1586 1.38 dsl while (*bp != '\0') {
1587 1.38 dsl aprint_verbose("%s: %s %s\n", cpuname, hdr, bp);
1588 1.38 dsl bp += strlen(bp) + 1;
1589 1.38 dsl }
1590 1.38 dsl }
1591 1.38 dsl
1592 1.44 msaitoh static void
1593 1.44 msaitoh identifycpu_cpuids(struct cpu_info *ci)
1594 1.1 ad {
1595 1.44 msaitoh const char *cpuname = ci->ci_dev;
1596 1.44 msaitoh u_int lp_max = 1; /* logical processors per package */
1597 1.44 msaitoh u_int smt_max; /* smt per core */
1598 1.44 msaitoh u_int core_max = 1; /* core per package */
1599 1.44 msaitoh u_int smt_bits, core_bits;
1600 1.44 msaitoh uint32_t descs[4];
1601 1.44 msaitoh
1602 1.44 msaitoh aprint_verbose("%s: Initial APIC ID %u\n", cpuname, ci->ci_initapicid);
1603 1.44 msaitoh ci->ci_packageid = ci->ci_initapicid;
1604 1.44 msaitoh ci->ci_coreid = 0;
1605 1.44 msaitoh ci->ci_smtid = 0;
1606 1.44 msaitoh if (cpu_vendor != CPUVENDOR_INTEL) {
1607 1.44 msaitoh return;
1608 1.44 msaitoh }
1609 1.1 ad
1610 1.44 msaitoh /*
1611 1.44 msaitoh * 253668.pdf 7.10.2
1612 1.44 msaitoh */
1613 1.44 msaitoh
1614 1.44 msaitoh if ((ci->ci_feat_val[0] & CPUID_HTT) != 0) {
1615 1.44 msaitoh x86_cpuid(1, descs);
1616 1.44 msaitoh lp_max = (descs[1] >> 16) & 0xff;
1617 1.44 msaitoh }
1618 1.54 msaitoh if (ci->ci_cpuid_level >= 4) {
1619 1.44 msaitoh x86_cpuid2(4, 0, descs);
1620 1.44 msaitoh core_max = (descs[0] >> 26) + 1;
1621 1.44 msaitoh }
1622 1.44 msaitoh assert(lp_max >= core_max);
1623 1.44 msaitoh smt_max = lp_max / core_max;
1624 1.44 msaitoh smt_bits = ilog2(smt_max - 1) + 1;
1625 1.44 msaitoh core_bits = ilog2(core_max - 1) + 1;
1626 1.44 msaitoh if (smt_bits + core_bits) {
1627 1.44 msaitoh ci->ci_packageid = ci->ci_initapicid >> (smt_bits + core_bits);
1628 1.44 msaitoh }
1629 1.44 msaitoh aprint_verbose("%s: Cluster/Package ID %u\n", cpuname,
1630 1.44 msaitoh ci->ci_packageid);
1631 1.44 msaitoh if (core_bits) {
1632 1.44 msaitoh u_int core_mask = __BITS(smt_bits, smt_bits + core_bits - 1);
1633 1.44 msaitoh
1634 1.44 msaitoh ci->ci_coreid =
1635 1.44 msaitoh __SHIFTOUT(ci->ci_initapicid, core_mask);
1636 1.44 msaitoh aprint_verbose("%s: Core ID %u\n", cpuname, ci->ci_coreid);
1637 1.44 msaitoh }
1638 1.44 msaitoh if (smt_bits) {
1639 1.44 msaitoh u_int smt_mask = __BITS((int)0, (int)(smt_bits - 1));
1640 1.44 msaitoh
1641 1.44 msaitoh ci->ci_smtid = __SHIFTOUT(ci->ci_initapicid, smt_mask);
1642 1.44 msaitoh aprint_verbose("%s: SMT ID %u\n", cpuname, ci->ci_smtid);
1643 1.44 msaitoh }
1644 1.44 msaitoh }
1645 1.44 msaitoh
1646 1.44 msaitoh void
1647 1.44 msaitoh identifycpu(int fd, const char *cpuname)
1648 1.44 msaitoh {
1649 1.44 msaitoh const char *name = "", *modifier, *vendorname, *brand = "";
1650 1.44 msaitoh int class = CPUCLASS_386;
1651 1.44 msaitoh unsigned int i;
1652 1.44 msaitoh int modif, family;
1653 1.44 msaitoh const struct cpu_cpuid_nameclass *cpup = NULL;
1654 1.44 msaitoh const struct cpu_cpuid_family *cpufam;
1655 1.44 msaitoh struct cpu_info *ci, cistore;
1656 1.44 msaitoh size_t sz;
1657 1.44 msaitoh struct cpu_ucode_version ucode;
1658 1.44 msaitoh union {
1659 1.44 msaitoh struct cpu_ucode_version_amd amd;
1660 1.44 msaitoh struct cpu_ucode_version_intel1 intel1;
1661 1.44 msaitoh } ucvers;
1662 1.44 msaitoh
1663 1.44 msaitoh ci = &cistore;
1664 1.44 msaitoh cpu_probe_base_features(ci, cpuname);
1665 1.44 msaitoh cpu_probe_features(ci);
1666 1.1 ad
1667 1.34 dsl if (ci->ci_cpu_type >= 0) {
1668 1.51 msaitoh /* Old pre-cpuid instruction cpu */
1669 1.34 dsl if (ci->ci_cpu_type >= (int)__arraycount(i386_nocpuid_cpus))
1670 1.34 dsl errx(1, "unknown cpu type %d", ci->ci_cpu_type);
1671 1.34 dsl name = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_name;
1672 1.34 dsl cpu_vendor = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_vendor;
1673 1.34 dsl vendorname = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_vendorname;
1674 1.34 dsl class = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_class;
1675 1.34 dsl ci->ci_info = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_info;
1676 1.1 ad modifier = "";
1677 1.1 ad } else {
1678 1.51 msaitoh /* CPU which support cpuid instruction */
1679 1.1 ad modif = (ci->ci_signature >> 12) & 0x3;
1680 1.37 dsl family = ci->ci_family;
1681 1.1 ad if (family < CPU_MINFAMILY)
1682 1.1 ad errx(1, "identifycpu: strange family value");
1683 1.37 dsl if (family > CPU_MAXFAMILY)
1684 1.37 dsl family = CPU_MAXFAMILY;
1685 1.1 ad
1686 1.36 dsl for (i = 0; i < __arraycount(i386_cpuid_cpus); i++) {
1687 1.1 ad if (!strncmp((char *)ci->ci_vendor,
1688 1.1 ad i386_cpuid_cpus[i].cpu_id, 12)) {
1689 1.1 ad cpup = &i386_cpuid_cpus[i];
1690 1.1 ad break;
1691 1.1 ad }
1692 1.1 ad }
1693 1.1 ad
1694 1.1 ad if (cpup == NULL) {
1695 1.1 ad cpu_vendor = CPUVENDOR_UNKNOWN;
1696 1.1 ad if (ci->ci_vendor[0] != '\0')
1697 1.1 ad vendorname = (char *)&ci->ci_vendor[0];
1698 1.1 ad else
1699 1.1 ad vendorname = "Unknown";
1700 1.1 ad class = family - 3;
1701 1.1 ad modifier = "";
1702 1.1 ad name = "";
1703 1.1 ad ci->ci_info = NULL;
1704 1.1 ad } else {
1705 1.1 ad cpu_vendor = cpup->cpu_vendor;
1706 1.1 ad vendorname = cpup->cpu_vendorname;
1707 1.1 ad modifier = modifiers[modif];
1708 1.1 ad cpufam = &cpup->cpu_family[family - CPU_MINFAMILY];
1709 1.37 dsl name = cpufam->cpu_models[ci->ci_model];
1710 1.18 pgoyette if (name == NULL || *name == '\0')
1711 1.37 dsl name = cpufam->cpu_model_default;
1712 1.1 ad class = cpufam->cpu_class;
1713 1.1 ad ci->ci_info = cpufam->cpu_info;
1714 1.1 ad
1715 1.1 ad if (cpu_vendor == CPUVENDOR_INTEL) {
1716 1.37 dsl if (ci->ci_family == 6 && ci->ci_model >= 5) {
1717 1.1 ad const char *tmp;
1718 1.1 ad tmp = intel_family6_name(ci);
1719 1.1 ad if (tmp != NULL)
1720 1.1 ad name = tmp;
1721 1.1 ad }
1722 1.37 dsl if (ci->ci_family == 15 &&
1723 1.1 ad ci->ci_brand_id <
1724 1.1 ad __arraycount(i386_intel_brand) &&
1725 1.1 ad i386_intel_brand[ci->ci_brand_id])
1726 1.1 ad name =
1727 1.1 ad i386_intel_brand[ci->ci_brand_id];
1728 1.1 ad }
1729 1.1 ad
1730 1.1 ad if (cpu_vendor == CPUVENDOR_AMD) {
1731 1.37 dsl if (ci->ci_family == 6 && ci->ci_model >= 6) {
1732 1.1 ad if (ci->ci_brand_id == 1)
1733 1.1 ad /*
1734 1.1 ad * It's Duron. We override the
1735 1.1 ad * name, since it might have
1736 1.1 ad * been misidentified as Athlon.
1737 1.1 ad */
1738 1.1 ad name =
1739 1.1 ad amd_brand[ci->ci_brand_id];
1740 1.1 ad else
1741 1.1 ad brand = amd_brand_name;
1742 1.1 ad }
1743 1.50 msaitoh if (CPUID_TO_BASEFAMILY(ci->ci_signature)
1744 1.50 msaitoh == 0xf) {
1745 1.37 dsl /* Identify AMD64 CPU names. */
1746 1.1 ad const char *tmp;
1747 1.1 ad tmp = amd_amd64_name(ci);
1748 1.1 ad if (tmp != NULL)
1749 1.1 ad name = tmp;
1750 1.1 ad }
1751 1.1 ad }
1752 1.1 ad
1753 1.37 dsl if (cpu_vendor == CPUVENDOR_IDT && ci->ci_family >= 6)
1754 1.1 ad vendorname = "VIA";
1755 1.1 ad }
1756 1.1 ad }
1757 1.1 ad
1758 1.1 ad ci->ci_cpu_class = class;
1759 1.1 ad
1760 1.1 ad sz = sizeof(ci->ci_tsc_freq);
1761 1.1 ad (void)sysctlbyname("machdep.tsc_freq", &ci->ci_tsc_freq, &sz, NULL, 0);
1762 1.26 chs sz = sizeof(use_pae);
1763 1.26 chs (void)sysctlbyname("machdep.pae", &use_pae, &sz, NULL, 0);
1764 1.26 chs largepagesize = (use_pae ? 2 * 1024 * 1024 : 4 * 1024 * 1024);
1765 1.1 ad
1766 1.38 dsl /*
1767 1.38 dsl * The 'cpu_brand_string' is much more useful than the 'cpu_model'
1768 1.38 dsl * we try to determine from the family/model values.
1769 1.38 dsl */
1770 1.38 dsl if (*cpu_brand_string != '\0')
1771 1.38 dsl aprint_normal("%s: \"%s\"\n", cpuname, cpu_brand_string);
1772 1.38 dsl
1773 1.38 dsl aprint_normal("%s: %s", cpuname, vendorname);
1774 1.38 dsl if (*modifier)
1775 1.38 dsl aprint_normal(" %s", modifier);
1776 1.38 dsl if (*name)
1777 1.38 dsl aprint_normal(" %s", name);
1778 1.38 dsl if (*brand)
1779 1.38 dsl aprint_normal(" %s", brand);
1780 1.38 dsl aprint_normal(" (%s-class)", classnames[class]);
1781 1.1 ad
1782 1.1 ad if (ci->ci_tsc_freq != 0)
1783 1.38 dsl aprint_normal(", %ju.%02ju MHz\n",
1784 1.28 joerg ((uintmax_t)ci->ci_tsc_freq + 4999) / 1000000,
1785 1.28 joerg (((uintmax_t)ci->ci_tsc_freq + 4999) / 10000) % 100);
1786 1.38 dsl
1787 1.38 dsl aprint_normal_dev(ci->ci_dev, "family %#x model %#x stepping %#x",
1788 1.50 msaitoh ci->ci_family, ci->ci_model, CPUID_TO_STEPPING(ci->ci_signature));
1789 1.1 ad if (ci->ci_signature != 0)
1790 1.38 dsl aprint_normal(" (id %#x)", ci->ci_signature);
1791 1.1 ad aprint_normal("\n");
1792 1.1 ad
1793 1.1 ad if (ci->ci_info)
1794 1.1 ad (*ci->ci_info)(ci);
1795 1.1 ad
1796 1.18 pgoyette /*
1797 1.18 pgoyette * display CPU feature flags
1798 1.18 pgoyette */
1799 1.18 pgoyette
1800 1.38 dsl print_bits(cpuname, "features", CPUID_FLAGS1, ci->ci_feat_val[0]);
1801 1.38 dsl print_bits(cpuname, "features1", CPUID2_FLAGS1, ci->ci_feat_val[1]);
1802 1.18 pgoyette
1803 1.38 dsl /* These next two are actually common definitions! */
1804 1.38 dsl print_bits(cpuname, "features2",
1805 1.38 dsl cpu_vendor == CPUVENDOR_INTEL ? CPUID_INTEL_EXT_FLAGS
1806 1.38 dsl : CPUID_EXT_FLAGS, ci->ci_feat_val[2]);
1807 1.38 dsl print_bits(cpuname, "features3",
1808 1.38 dsl cpu_vendor == CPUVENDOR_INTEL ? CPUID_INTEL_FLAGS4
1809 1.38 dsl : CPUID_AMD_FLAGS4, ci->ci_feat_val[3]);
1810 1.38 dsl
1811 1.38 dsl print_bits(cpuname, "padloack features", CPUID_FLAGS_PADLOCK,
1812 1.38 dsl ci->ci_feat_val[4]);
1813 1.38 dsl
1814 1.38 dsl print_bits(cpuname, "xsave features", XCR0_FLAGS1, ci->ci_feat_val[5]);
1815 1.38 dsl print_bits(cpuname, "xsave instructions", CPUID_PES1_FLAGS,
1816 1.38 dsl ci->ci_feat_val[6]);
1817 1.38 dsl
1818 1.38 dsl if (ci->ci_max_xsave != 0) {
1819 1.38 dsl aprint_normal("%s: xsave area size: current %d, maximum %d",
1820 1.38 dsl cpuname, ci->ci_cur_xsave, ci->ci_max_xsave);
1821 1.38 dsl aprint_normal(", xgetbv %sabled\n",
1822 1.38 dsl ci->ci_feat_val[1] & CPUID2_OSXSAVE ? "en" : "dis");
1823 1.38 dsl if (ci->ci_feat_val[1] & CPUID2_OSXSAVE)
1824 1.38 dsl print_bits(cpuname, "enabled xsave", XCR0_FLAGS1,
1825 1.38 dsl x86_xgetbv());
1826 1.12 cegger }
1827 1.1 ad
1828 1.54 msaitoh x86_print_cache_and_tlb_info(ci);
1829 1.1 ad
1830 1.18 pgoyette if (ci->ci_cpuid_level >= 3 && (ci->ci_feat_val[0] & CPUID_PN)) {
1831 1.1 ad aprint_verbose("%s: serial number %04X-%04X-%04X-%04X-%04X-%04X\n",
1832 1.1 ad cpuname,
1833 1.1 ad ci->ci_cpu_serial[0] / 65536, ci->ci_cpu_serial[0] % 65536,
1834 1.1 ad ci->ci_cpu_serial[1] / 65536, ci->ci_cpu_serial[1] % 65536,
1835 1.1 ad ci->ci_cpu_serial[2] / 65536, ci->ci_cpu_serial[2] % 65536);
1836 1.1 ad }
1837 1.1 ad
1838 1.1 ad if (ci->ci_cpu_class == CPUCLASS_386) {
1839 1.1 ad errx(1, "NetBSD requires an 80486 or later processor");
1840 1.1 ad }
1841 1.1 ad
1842 1.34 dsl if (ci->ci_cpu_type == CPU_486DLC) {
1843 1.1 ad #ifndef CYRIX_CACHE_WORKS
1844 1.1 ad aprint_error("WARNING: CYRIX 486DLC CACHE UNCHANGED.\n");
1845 1.1 ad #else
1846 1.1 ad #ifndef CYRIX_CACHE_REALLY_WORKS
1847 1.1 ad aprint_error("WARNING: CYRIX 486DLC CACHE ENABLED IN HOLD-FLUSH MODE.\n");
1848 1.1 ad #else
1849 1.1 ad aprint_error("WARNING: CYRIX 486DLC CACHE ENABLED.\n");
1850 1.1 ad #endif
1851 1.1 ad #endif
1852 1.1 ad }
1853 1.1 ad
1854 1.1 ad /*
1855 1.1 ad * Everything past this point requires a Pentium or later.
1856 1.1 ad */
1857 1.1 ad if (ci->ci_cpuid_level < 0)
1858 1.1 ad return;
1859 1.1 ad
1860 1.1 ad identifycpu_cpuids(ci);
1861 1.1 ad
1862 1.1 ad #ifdef INTEL_CORETEMP
1863 1.1 ad if (cpu_vendor == CPUVENDOR_INTEL && ci->ci_cpuid_level >= 0x06)
1864 1.1 ad coretemp_register(ci);
1865 1.1 ad #endif
1866 1.1 ad
1867 1.5 ad if (cpu_vendor == CPUVENDOR_AMD) {
1868 1.22 cegger uint32_t data[4];
1869 1.15 yamt
1870 1.22 cegger x86_cpuid(0x80000000, data);
1871 1.22 cegger if (data[0] >= 0x80000007)
1872 1.22 cegger powernow_probe(ci);
1873 1.22 cegger
1874 1.22 cegger if ((data[0] >= 0x8000000a)
1875 1.22 cegger && (ci->ci_feat_val[3] & CPUID_SVM) != 0) {
1876 1.15 yamt x86_cpuid(0x8000000a, data);
1877 1.15 yamt aprint_verbose("%s: SVM Rev. %d\n", cpuname,
1878 1.15 yamt data[0] & 0xf);
1879 1.15 yamt aprint_verbose("%s: SVM NASID %d\n", cpuname, data[1]);
1880 1.38 dsl print_bits(cpuname, "SVM features", CPUID_AMD_SVM_FLAGS,
1881 1.38 dsl data[3]);
1882 1.15 yamt }
1883 1.39 yamt } else if (cpu_vendor == CPUVENDOR_INTEL) {
1884 1.39 yamt uint32_t data[4];
1885 1.54 msaitoh int32_t bi_index;
1886 1.39 yamt
1887 1.54 msaitoh for (bi_index = 1; bi_index <= ci->ci_cpuid_level; bi_index++) {
1888 1.39 yamt x86_cpuid(bi_index, data);
1889 1.39 yamt switch (bi_index) {
1890 1.39 yamt case 6:
1891 1.39 yamt print_bits(cpuname, "DSPM-eax",
1892 1.39 yamt CPUID_DSPM_FLAGS, data[0]);
1893 1.39 yamt print_bits(cpuname, "DSPM-ecx",
1894 1.39 yamt CPUID_DSPM_FLAGS1, data[2]);
1895 1.39 yamt break;
1896 1.39 yamt case 7:
1897 1.39 yamt aprint_verbose("%s: SEF highest subleaf %08x\n",
1898 1.39 yamt cpuname, data[0]);
1899 1.39 yamt print_bits(cpuname, "SEF-main", CPUID_SEF_FLAGS,
1900 1.39 yamt data[1]);
1901 1.39 yamt break;
1902 1.39 yamt #if 0
1903 1.39 yamt default:
1904 1.39 yamt aprint_verbose("%s: basic %08x-eax %08x\n",
1905 1.39 yamt cpuname, bi_index, data[0]);
1906 1.39 yamt aprint_verbose("%s: basic %08x-ebx %08x\n",
1907 1.39 yamt cpuname, bi_index, data[1]);
1908 1.39 yamt aprint_verbose("%s: basic %08x-ecx %08x\n",
1909 1.39 yamt cpuname, bi_index, data[2]);
1910 1.39 yamt aprint_verbose("%s: basic %08x-edx %08x\n",
1911 1.39 yamt cpuname, bi_index, data[3]);
1912 1.39 yamt break;
1913 1.39 yamt #endif
1914 1.39 yamt }
1915 1.39 yamt }
1916 1.1 ad }
1917 1.1 ad
1918 1.1 ad #ifdef INTEL_ONDEMAND_CLOCKMOD
1919 1.1 ad clockmod_init();
1920 1.1 ad #endif
1921 1.2 ad
1922 1.32 drochner if (cpu_vendor == CPUVENDOR_AMD)
1923 1.32 drochner ucode.loader_version = CPU_UCODE_LOADER_AMD;
1924 1.32 drochner else if (cpu_vendor == CPUVENDOR_INTEL)
1925 1.32 drochner ucode.loader_version = CPU_UCODE_LOADER_INTEL1;
1926 1.32 drochner else
1927 1.32 drochner return;
1928 1.35 dsl
1929 1.32 drochner ucode.data = &ucvers;
1930 1.35 dsl if (ioctl(fd, IOC_CPU_UCODE_GET_VERSION, &ucode) < 0) {
1931 1.35 dsl #ifdef __i386__
1932 1.35 dsl struct cpu_ucode_version_64 ucode_64;
1933 1.35 dsl if (errno != ENOTTY)
1934 1.35 dsl return;
1935 1.35 dsl /* Try the 64 bit ioctl */
1936 1.35 dsl memset(&ucode_64, 0, sizeof ucode_64);
1937 1.35 dsl ucode_64.data = &ucvers;
1938 1.35 dsl ucode_64.loader_version = ucode.loader_version;
1939 1.35 dsl if (ioctl(fd, IOC_CPU_UCODE_GET_VERSION_64, &ucode_64) < 0)
1940 1.35 dsl return;
1941 1.35 dsl #endif
1942 1.35 dsl }
1943 1.35 dsl
1944 1.32 drochner if (cpu_vendor == CPUVENDOR_AMD)
1945 1.32 drochner printf("%s: UCode version: 0x%"PRIx64"\n", cpuname, ucvers.amd.version);
1946 1.32 drochner else if (cpu_vendor == CPUVENDOR_INTEL)
1947 1.32 drochner printf("%s: microcode version 0x%x, platform ID %d\n", cpuname,
1948 1.32 drochner ucvers.intel1.ucodeversion, ucvers.intel1.platformid);
1949 1.1 ad }
1950 1.1 ad
1951 1.54 msaitoh static const struct x86_cache_info *
1952 1.54 msaitoh cache_info_lookup(const struct x86_cache_info *cai, uint8_t desc)
1953 1.54 msaitoh {
1954 1.54 msaitoh int i;
1955 1.54 msaitoh
1956 1.54 msaitoh for (i = 0; cai[i].cai_desc != 0; i++) {
1957 1.54 msaitoh if (cai[i].cai_desc == desc)
1958 1.54 msaitoh return (&cai[i]);
1959 1.54 msaitoh }
1960 1.54 msaitoh
1961 1.54 msaitoh return (NULL);
1962 1.54 msaitoh }
1963 1.54 msaitoh
1964 1.1 ad static const char *
1965 1.1 ad print_cache_config(struct cpu_info *ci, int cache_tag, const char *name,
1966 1.1 ad const char *sep)
1967 1.1 ad {
1968 1.1 ad struct x86_cache_info *cai = &ci->ci_cinfo[cache_tag];
1969 1.7 christos char human_num[HUMAN_BUFSIZE];
1970 1.1 ad
1971 1.1 ad if (cai->cai_totalsize == 0)
1972 1.1 ad return sep;
1973 1.1 ad
1974 1.1 ad if (sep == NULL)
1975 1.1 ad aprint_verbose_dev(ci->ci_dev, "");
1976 1.1 ad else
1977 1.1 ad aprint_verbose("%s", sep);
1978 1.1 ad if (name != NULL)
1979 1.1 ad aprint_verbose("%s ", name);
1980 1.1 ad
1981 1.1 ad if (cai->cai_string != NULL) {
1982 1.1 ad aprint_verbose("%s ", cai->cai_string);
1983 1.1 ad } else {
1984 1.8 christos (void)humanize_number(human_num, sizeof(human_num),
1985 1.7 christos cai->cai_totalsize, "B", HN_AUTOSCALE, HN_NOSPACE);
1986 1.7 christos aprint_verbose("%s %dB/line ", human_num, cai->cai_linesize);
1987 1.1 ad }
1988 1.1 ad switch (cai->cai_associativity) {
1989 1.1 ad case 0:
1990 1.1 ad aprint_verbose("disabled");
1991 1.1 ad break;
1992 1.1 ad case 1:
1993 1.1 ad aprint_verbose("direct-mapped");
1994 1.1 ad break;
1995 1.1 ad case 0xff:
1996 1.1 ad aprint_verbose("fully associative");
1997 1.1 ad break;
1998 1.1 ad default:
1999 1.1 ad aprint_verbose("%d-way", cai->cai_associativity);
2000 1.1 ad break;
2001 1.1 ad }
2002 1.1 ad return ", ";
2003 1.1 ad }
2004 1.1 ad
2005 1.1 ad static const char *
2006 1.1 ad print_tlb_config(struct cpu_info *ci, int cache_tag, const char *name,
2007 1.1 ad const char *sep)
2008 1.1 ad {
2009 1.1 ad struct x86_cache_info *cai = &ci->ci_cinfo[cache_tag];
2010 1.7 christos char human_num[HUMAN_BUFSIZE];
2011 1.1 ad
2012 1.1 ad if (cai->cai_totalsize == 0)
2013 1.1 ad return sep;
2014 1.1 ad
2015 1.1 ad if (sep == NULL)
2016 1.1 ad aprint_verbose_dev(ci->ci_dev, "");
2017 1.1 ad else
2018 1.1 ad aprint_verbose("%s", sep);
2019 1.1 ad if (name != NULL)
2020 1.1 ad aprint_verbose("%s ", name);
2021 1.1 ad
2022 1.1 ad if (cai->cai_string != NULL) {
2023 1.1 ad aprint_verbose("%s", cai->cai_string);
2024 1.1 ad } else {
2025 1.7 christos (void)humanize_number(human_num, sizeof(human_num),
2026 1.7 christos cai->cai_linesize, "B", HN_AUTOSCALE, HN_NOSPACE);
2027 1.7 christos aprint_verbose("%d %s entries ", cai->cai_totalsize,
2028 1.7 christos human_num);
2029 1.1 ad switch (cai->cai_associativity) {
2030 1.1 ad case 0:
2031 1.1 ad aprint_verbose("disabled");
2032 1.1 ad break;
2033 1.1 ad case 1:
2034 1.1 ad aprint_verbose("direct-mapped");
2035 1.1 ad break;
2036 1.1 ad case 0xff:
2037 1.1 ad aprint_verbose("fully associative");
2038 1.1 ad break;
2039 1.1 ad default:
2040 1.1 ad aprint_verbose("%d-way", cai->cai_associativity);
2041 1.1 ad break;
2042 1.1 ad }
2043 1.1 ad }
2044 1.1 ad return ", ";
2045 1.1 ad }
2046 1.1 ad
2047 1.1 ad static void
2048 1.54 msaitoh x86_print_cache_and_tlb_info(struct cpu_info *ci)
2049 1.1 ad {
2050 1.47 mrg const char *sep = NULL;
2051 1.1 ad
2052 1.1 ad if (ci->ci_cinfo[CAI_ICACHE].cai_totalsize != 0 ||
2053 1.1 ad ci->ci_cinfo[CAI_DCACHE].cai_totalsize != 0) {
2054 1.1 ad sep = print_cache_config(ci, CAI_ICACHE, "I-cache", NULL);
2055 1.1 ad sep = print_cache_config(ci, CAI_DCACHE, "D-cache", sep);
2056 1.1 ad if (sep != NULL)
2057 1.1 ad aprint_verbose("\n");
2058 1.1 ad }
2059 1.1 ad if (ci->ci_cinfo[CAI_L2CACHE].cai_totalsize != 0) {
2060 1.1 ad sep = print_cache_config(ci, CAI_L2CACHE, "L2 cache", NULL);
2061 1.1 ad if (sep != NULL)
2062 1.1 ad aprint_verbose("\n");
2063 1.1 ad }
2064 1.26 chs if (ci->ci_cinfo[CAI_L3CACHE].cai_totalsize != 0) {
2065 1.26 chs sep = print_cache_config(ci, CAI_L3CACHE, "L3 cache", NULL);
2066 1.26 chs if (sep != NULL)
2067 1.26 chs aprint_verbose("\n");
2068 1.26 chs }
2069 1.46 msaitoh if (ci->ci_cinfo[CAI_PREFETCH].cai_linesize != 0) {
2070 1.46 msaitoh aprint_verbose_dev(ci->ci_dev, "%dB prefetching",
2071 1.46 msaitoh ci->ci_cinfo[CAI_PREFETCH].cai_linesize);
2072 1.46 msaitoh if (sep != NULL)
2073 1.46 msaitoh aprint_verbose("\n");
2074 1.46 msaitoh }
2075 1.1 ad if (ci->ci_cinfo[CAI_ITLB].cai_totalsize != 0) {
2076 1.1 ad sep = print_tlb_config(ci, CAI_ITLB, "ITLB", NULL);
2077 1.1 ad sep = print_tlb_config(ci, CAI_ITLB2, NULL, sep);
2078 1.1 ad if (sep != NULL)
2079 1.1 ad aprint_verbose("\n");
2080 1.1 ad }
2081 1.1 ad if (ci->ci_cinfo[CAI_DTLB].cai_totalsize != 0) {
2082 1.1 ad sep = print_tlb_config(ci, CAI_DTLB, "DTLB", NULL);
2083 1.1 ad sep = print_tlb_config(ci, CAI_DTLB2, NULL, sep);
2084 1.1 ad if (sep != NULL)
2085 1.1 ad aprint_verbose("\n");
2086 1.1 ad }
2087 1.26 chs if (ci->ci_cinfo[CAI_L2_ITLB].cai_totalsize != 0) {
2088 1.26 chs sep = print_tlb_config(ci, CAI_L2_ITLB, "L2 ITLB", NULL);
2089 1.26 chs sep = print_tlb_config(ci, CAI_L2_ITLB2, NULL, sep);
2090 1.26 chs if (sep != NULL)
2091 1.26 chs aprint_verbose("\n");
2092 1.26 chs }
2093 1.26 chs if (ci->ci_cinfo[CAI_L2_DTLB].cai_totalsize != 0) {
2094 1.26 chs sep = print_tlb_config(ci, CAI_L2_DTLB, "L2 DTLB", NULL);
2095 1.26 chs sep = print_tlb_config(ci, CAI_L2_DTLB2, NULL, sep);
2096 1.26 chs if (sep != NULL)
2097 1.26 chs aprint_verbose("\n");
2098 1.26 chs }
2099 1.42 msaitoh if (ci->ci_cinfo[CAI_L2_STLB].cai_totalsize != 0) {
2100 1.42 msaitoh sep = print_tlb_config(ci, CAI_L2_STLB, "L2 STLB", NULL);
2101 1.42 msaitoh sep = print_tlb_config(ci, CAI_L2_STLB2, NULL, sep);
2102 1.42 msaitoh if (sep != NULL)
2103 1.42 msaitoh aprint_verbose("\n");
2104 1.42 msaitoh }
2105 1.26 chs if (ci->ci_cinfo[CAI_L1_1GBITLB].cai_totalsize != 0) {
2106 1.42 msaitoh sep = print_tlb_config(ci, CAI_L1_1GBITLB, "L1 1GB page ITLB",
2107 1.42 msaitoh NULL);
2108 1.26 chs if (sep != NULL)
2109 1.26 chs aprint_verbose("\n");
2110 1.26 chs }
2111 1.26 chs if (ci->ci_cinfo[CAI_L1_1GBDTLB].cai_totalsize != 0) {
2112 1.42 msaitoh sep = print_tlb_config(ci, CAI_L1_1GBDTLB, "L1 1GB page DTLB",
2113 1.42 msaitoh NULL);
2114 1.26 chs if (sep != NULL)
2115 1.26 chs aprint_verbose("\n");
2116 1.26 chs }
2117 1.26 chs if (ci->ci_cinfo[CAI_L2_1GBITLB].cai_totalsize != 0) {
2118 1.42 msaitoh sep = print_tlb_config(ci, CAI_L2_1GBITLB, "L2 1GB page ITLB",
2119 1.42 msaitoh NULL);
2120 1.26 chs if (sep != NULL)
2121 1.26 chs aprint_verbose("\n");
2122 1.26 chs }
2123 1.26 chs if (ci->ci_cinfo[CAI_L2_1GBDTLB].cai_totalsize != 0) {
2124 1.42 msaitoh sep = print_tlb_config(ci, CAI_L2_1GBDTLB, "L2 1GB page DTLB",
2125 1.42 msaitoh NULL);
2126 1.7 christos if (sep != NULL)
2127 1.7 christos aprint_verbose("\n");
2128 1.7 christos }
2129 1.1 ad }
2130 1.5 ad
2131 1.5 ad static void
2132 1.5 ad powernow_probe(struct cpu_info *ci)
2133 1.5 ad {
2134 1.5 ad uint32_t regs[4];
2135 1.14 christos char buf[256];
2136 1.5 ad
2137 1.5 ad x86_cpuid(0x80000007, regs);
2138 1.5 ad
2139 1.14 christos snprintb(buf, sizeof(buf), CPUID_APM_FLAGS, regs[3]);
2140 1.5 ad aprint_normal_dev(ci->ci_dev, "AMD Power Management features: %s\n",
2141 1.14 christos buf);
2142 1.5 ad }
2143 1.32 drochner
2144 1.32 drochner int
2145 1.32 drochner ucodeupdate_check(int fd, struct cpu_ucode *uc)
2146 1.32 drochner {
2147 1.32 drochner struct cpu_info ci;
2148 1.32 drochner int loader_version, res;
2149 1.32 drochner struct cpu_ucode_version versreq;
2150 1.32 drochner
2151 1.34 dsl cpu_probe_base_features(&ci, "unknown");
2152 1.34 dsl
2153 1.32 drochner if (!strcmp((char *)ci.ci_vendor, "AuthenticAMD"))
2154 1.32 drochner loader_version = CPU_UCODE_LOADER_AMD;
2155 1.32 drochner else if (!strcmp((char *)ci.ci_vendor, "GenuineIntel"))
2156 1.32 drochner loader_version = CPU_UCODE_LOADER_INTEL1;
2157 1.32 drochner else
2158 1.32 drochner return -1;
2159 1.32 drochner
2160 1.32 drochner /* check whether the kernel understands this loader version */
2161 1.32 drochner versreq.loader_version = loader_version;
2162 1.32 drochner versreq.data = 0;
2163 1.32 drochner res = ioctl(fd, IOC_CPU_UCODE_GET_VERSION, &versreq);
2164 1.32 drochner if (res)
2165 1.32 drochner return -1;
2166 1.32 drochner
2167 1.32 drochner switch (loader_version) {
2168 1.32 drochner case CPU_UCODE_LOADER_AMD:
2169 1.32 drochner if (uc->cpu_nr != -1) {
2170 1.32 drochner /* printf? */
2171 1.32 drochner return -1;
2172 1.32 drochner }
2173 1.32 drochner uc->cpu_nr = CPU_UCODE_ALL_CPUS;
2174 1.32 drochner break;
2175 1.32 drochner case CPU_UCODE_LOADER_INTEL1:
2176 1.32 drochner if (uc->cpu_nr == -1)
2177 1.32 drochner uc->cpu_nr = CPU_UCODE_ALL_CPUS; /* for Xen */
2178 1.32 drochner else
2179 1.32 drochner uc->cpu_nr = CPU_UCODE_CURRENT_CPU;
2180 1.32 drochner break;
2181 1.32 drochner default: /* can't happen */
2182 1.32 drochner return -1;
2183 1.32 drochner }
2184 1.32 drochner uc->loader_version = loader_version;
2185 1.32 drochner return 0;
2186 1.32 drochner }
2187