Home | History | Annotate | Line # | Download | only in arch
i386.c revision 1.58.2.5.2.1
      1  1.58.2.5.2.1     skrll /*	$NetBSD: i386.c,v 1.58.2.5.2.1 2017/01/18 08:46:47 skrll Exp $	*/
      2           1.1        ad 
      3           1.1        ad /*-
      4           1.1        ad  * Copyright (c) 1999, 2000, 2001, 2006, 2007, 2008 The NetBSD Foundation, Inc.
      5           1.1        ad  * All rights reserved.
      6           1.1        ad  *
      7           1.1        ad  * This code is derived from software contributed to The NetBSD Foundation
      8           1.1        ad  * by Frank van der Linden,  and by Jason R. Thorpe.
      9           1.1        ad  *
     10           1.1        ad  * Redistribution and use in source and binary forms, with or without
     11           1.1        ad  * modification, are permitted provided that the following conditions
     12           1.1        ad  * are met:
     13           1.1        ad  * 1. Redistributions of source code must retain the above copyright
     14           1.1        ad  *    notice, this list of conditions and the following disclaimer.
     15           1.1        ad  * 2. Redistributions in binary form must reproduce the above copyright
     16           1.1        ad  *    notice, this list of conditions and the following disclaimer in the
     17           1.1        ad  *    documentation and/or other materials provided with the distribution.
     18           1.1        ad  *
     19           1.1        ad  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20           1.1        ad  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21           1.1        ad  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22           1.1        ad  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23           1.1        ad  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24           1.1        ad  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25           1.1        ad  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26           1.1        ad  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27           1.1        ad  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28           1.1        ad  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29           1.1        ad  * POSSIBILITY OF SUCH DAMAGE.
     30           1.1        ad  */
     31           1.1        ad 
     32           1.1        ad /*-
     33           1.1        ad  * Copyright (c)2008 YAMAMOTO Takashi,
     34           1.1        ad  * All rights reserved.
     35           1.1        ad  *
     36           1.1        ad  * Redistribution and use in source and binary forms, with or without
     37           1.1        ad  * modification, are permitted provided that the following conditions
     38           1.1        ad  * are met:
     39           1.1        ad  * 1. Redistributions of source code must retain the above copyright
     40           1.1        ad  *    notice, this list of conditions and the following disclaimer.
     41           1.1        ad  * 2. Redistributions in binary form must reproduce the above copyright
     42           1.1        ad  *    notice, this list of conditions and the following disclaimer in the
     43           1.1        ad  *    documentation and/or other materials provided with the distribution.
     44           1.1        ad  *
     45           1.1        ad  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     46           1.1        ad  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     47           1.1        ad  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     48           1.1        ad  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     49           1.1        ad  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     50           1.1        ad  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     51           1.1        ad  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     52           1.1        ad  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     53           1.1        ad  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     54           1.1        ad  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     55           1.1        ad  * SUCH DAMAGE.
     56           1.1        ad  */
     57           1.1        ad 
     58           1.1        ad #include <sys/cdefs.h>
     59           1.1        ad #ifndef lint
     60  1.58.2.5.2.1     skrll __RCSID("$NetBSD: i386.c,v 1.58.2.5.2.1 2017/01/18 08:46:47 skrll Exp $");
     61           1.1        ad #endif /* not lint */
     62           1.1        ad 
     63           1.1        ad #include <sys/types.h>
     64           1.1        ad #include <sys/param.h>
     65           1.1        ad #include <sys/bitops.h>
     66           1.1        ad #include <sys/sysctl.h>
     67          1.33       dsl #include <sys/ioctl.h>
     68          1.32  drochner #include <sys/cpuio.h>
     69           1.1        ad 
     70          1.35       dsl #include <errno.h>
     71           1.1        ad #include <string.h>
     72           1.1        ad #include <stdio.h>
     73           1.1        ad #include <stdlib.h>
     74           1.1        ad #include <err.h>
     75           1.1        ad #include <assert.h>
     76           1.1        ad #include <math.h>
     77          1.14  christos #include <util.h>
     78           1.1        ad 
     79           1.1        ad #include <machine/specialreg.h>
     80           1.1        ad #include <machine/cpu.h>
     81           1.1        ad 
     82           1.1        ad #include <x86/cpuvar.h>
     83           1.1        ad #include <x86/cputypes.h>
     84           1.6  christos #include <x86/cacheinfo.h>
     85          1.32  drochner #include <x86/cpu_ucode.h>
     86           1.1        ad 
     87           1.1        ad #include "../cpuctl.h"
     88          1.34       dsl #include "cpuctl_i386.h"
     89           1.1        ad 
     90           1.7  christos /* Size of buffer for printing humanized numbers */
     91          1.16   tsutsui #define HUMAN_BUFSIZE sizeof("999KB")
     92           1.7  christos 
     93           1.1        ad struct cpu_info {
     94           1.1        ad 	const char	*ci_dev;
     95          1.34       dsl 	int32_t		ci_cpu_type;     /* for cpu's without cpuid */
     96          1.34       dsl 	int32_t		ci_cpuid_level;	 /* highest cpuid supported */
     97          1.52   msaitoh 	uint32_t	ci_cpuid_extlevel; /* highest cpuid extended func lv */
     98           1.1        ad 	uint32_t	ci_signature;	 /* X86 cpuid type */
     99          1.36       dsl 	uint32_t	ci_family;	 /* from ci_signature */
    100          1.36       dsl 	uint32_t	ci_model;	 /* from ci_signature */
    101          1.38       dsl 	uint32_t	ci_feat_val[8];	 /* X86 CPUID feature bits
    102          1.18  pgoyette 					  *	[0] basic features %edx
    103          1.18  pgoyette 					  *	[1] basic features %ecx
    104          1.18  pgoyette 					  *	[2] extended features %edx
    105          1.18  pgoyette 					  *	[3] extended features %ecx
    106          1.18  pgoyette 					  *	[4] VIA padlock features
    107          1.38       dsl 					  *	[5] XCR0 bits (d:0 %eax)
    108          1.38       dsl 					  *	[6] xsave flags (d:1 %eax)
    109          1.18  pgoyette 					  */
    110           1.1        ad 	uint32_t	ci_cpu_class;	 /* CPU class */
    111           1.1        ad 	uint32_t	ci_brand_id;	 /* Intel brand id */
    112           1.1        ad 	uint32_t	ci_vendor[4];	 /* vendor string */
    113           1.1        ad 	uint32_t	ci_cpu_serial[3]; /* PIII serial number */
    114           1.1        ad 	uint64_t	ci_tsc_freq;	 /* cpu cycles/second */
    115           1.1        ad 	uint8_t		ci_packageid;
    116           1.1        ad 	uint8_t		ci_coreid;
    117           1.1        ad 	uint8_t		ci_smtid;
    118           1.1        ad 	uint32_t	ci_initapicid;
    119          1.38       dsl 
    120          1.38       dsl 	uint32_t	ci_cur_xsave;
    121          1.38       dsl 	uint32_t	ci_max_xsave;
    122          1.38       dsl 
    123           1.1        ad 	struct x86_cache_info ci_cinfo[CAI_COUNT];
    124           1.1        ad 	void		(*ci_info)(struct cpu_info *);
    125           1.1        ad };
    126           1.1        ad 
    127           1.1        ad struct cpu_nocpuid_nameclass {
    128           1.1        ad 	int cpu_vendor;
    129           1.1        ad 	const char *cpu_vendorname;
    130           1.1        ad 	const char *cpu_name;
    131           1.1        ad 	int cpu_class;
    132           1.1        ad 	void (*cpu_setup)(struct cpu_info *);
    133           1.1        ad 	void (*cpu_cacheinfo)(struct cpu_info *);
    134           1.1        ad 	void (*cpu_info)(struct cpu_info *);
    135           1.1        ad };
    136           1.1        ad 
    137           1.1        ad struct cpu_cpuid_nameclass {
    138           1.1        ad 	const char *cpu_id;
    139           1.1        ad 	int cpu_vendor;
    140           1.1        ad 	const char *cpu_vendorname;
    141           1.1        ad 	struct cpu_cpuid_family {
    142           1.1        ad 		int cpu_class;
    143          1.37       dsl 		const char *cpu_models[256];
    144          1.37       dsl 		const char *cpu_model_default;
    145           1.1        ad 		void (*cpu_setup)(struct cpu_info *);
    146           1.1        ad 		void (*cpu_probe)(struct cpu_info *);
    147           1.1        ad 		void (*cpu_info)(struct cpu_info *);
    148           1.1        ad 	} cpu_family[CPU_MAXFAMILY - CPU_MINFAMILY + 1];
    149           1.1        ad };
    150           1.1        ad 
    151           1.7  christos static const struct x86_cache_info intel_cpuid_cache_info[] = INTEL_CACHE_INFO;
    152           1.1        ad 
    153           1.1        ad /*
    154           1.1        ad  * Map Brand ID from cpuid instruction to brand name.
    155          1.41   msaitoh  * Source: Table 3-24, Mapping of Brand Indices; and Intel 64 and IA-32
    156          1.41   msaitoh  * Processor Brand Strings, Chapter 3 in "Intel (R) 64 and IA-32
    157          1.41   msaitoh  * Architectures Software Developer's Manual, Volume 2A".
    158           1.1        ad  */
    159           1.1        ad static const char * const i386_intel_brand[] = {
    160           1.1        ad 	"",		    /* Unsupported */
    161           1.1        ad 	"Celeron",	    /* Intel (R) Celeron (TM) processor */
    162           1.1        ad 	"Pentium III",      /* Intel (R) Pentium (R) III processor */
    163           1.1        ad 	"Pentium III Xeon", /* Intel (R) Pentium (R) III Xeon (TM) processor */
    164           1.1        ad 	"Pentium III",      /* Intel (R) Pentium (R) III processor */
    165          1.41   msaitoh 	"",		    /* 0x05: Reserved */
    166           1.1        ad 	"Mobile Pentium III", /* Mobile Intel (R) Pentium (R) III processor-M */
    167           1.1        ad 	"Mobile Celeron",   /* Mobile Intel (R) Celeron (R) processor */
    168           1.1        ad 	"Pentium 4",	    /* Intel (R) Pentium (R) 4 processor */
    169           1.1        ad 	"Pentium 4",	    /* Intel (R) Pentium (R) 4 processor */
    170           1.1        ad 	"Celeron",	    /* Intel (R) Celeron (TM) processor */
    171           1.1        ad 	"Xeon",		    /* Intel (R) Xeon (TM) processor */
    172           1.1        ad 	"Xeon MP",	    /* Intel (R) Xeon (TM) processor MP */
    173          1.41   msaitoh 	"",		    /* 0x0d: Reserved */
    174           1.1        ad 	"Mobile Pentium 4", /* Mobile Intel (R) Pentium (R) 4 processor-M */
    175           1.1        ad 	"Mobile Celeron",   /* Mobile Intel (R) Celeron (R) processor */
    176          1.41   msaitoh 	"",		    /* 0x10: Reserved */
    177          1.41   msaitoh 	"Mobile Genuine",   /* Moblie Genuine Intel (R) processor */
    178          1.41   msaitoh 	"Celeron M",        /* Intel (R) Celeron (R) M processor */
    179          1.41   msaitoh 	"Mobile Celeron",   /* Mobile Intel (R) Celeron (R) processor */
    180          1.41   msaitoh 	"Celeron",          /* Intel (R) Celeron (R) processor */
    181          1.41   msaitoh 	"Mobile Genuine",   /* Moblie Genuine Intel (R) processor */
    182          1.41   msaitoh 	"Pentium M",        /* Intel (R) Pentium (R) M processor */
    183          1.41   msaitoh 	"Mobile Celeron",   /* Mobile Intel (R) Celeron (R) processor */
    184           1.1        ad };
    185           1.1        ad 
    186           1.1        ad /*
    187           1.1        ad  * AMD processors don't have Brand IDs, so we need these names for probe.
    188           1.1        ad  */
    189           1.1        ad static const char * const amd_brand[] = {
    190           1.1        ad 	"",
    191           1.1        ad 	"Duron",	/* AMD Duron(tm) */
    192           1.1        ad 	"MP",		/* AMD Athlon(tm) MP */
    193           1.1        ad 	"XP",		/* AMD Athlon(tm) XP */
    194           1.1        ad 	"4"		/* AMD Athlon(tm) 4 */
    195           1.1        ad };
    196           1.1        ad 
    197           1.1        ad static int cpu_vendor;
    198           1.1        ad static char cpu_brand_string[49];
    199           1.1        ad static char amd_brand_name[48];
    200          1.26       chs static int use_pae, largepagesize;
    201           1.1        ad 
    202          1.44   msaitoh /* Setup functions */
    203          1.44   msaitoh static void	disable_tsc(struct cpu_info *);
    204          1.51   msaitoh static void	amd_family5_setup(struct cpu_info *);
    205          1.44   msaitoh static void	cyrix6x86_cpu_setup(struct cpu_info *);
    206          1.44   msaitoh static void	winchip_cpu_setup(struct cpu_info *);
    207          1.44   msaitoh /* Brand/Model name functions */
    208           1.1        ad static const char *intel_family6_name(struct cpu_info *);
    209           1.1        ad static const char *amd_amd64_name(struct cpu_info *);
    210          1.44   msaitoh /* Probe functions */
    211          1.44   msaitoh static void	amd_family6_probe(struct cpu_info *);
    212          1.44   msaitoh static void	powernow_probe(struct cpu_info *);
    213          1.44   msaitoh static void	intel_family_new_probe(struct cpu_info *);
    214          1.44   msaitoh static void	via_cpu_probe(struct cpu_info *);
    215          1.44   msaitoh /* (Cache) Info functions */
    216          1.52   msaitoh static void 	intel_cpu_cacheinfo(struct cpu_info *);
    217          1.51   msaitoh static void 	amd_cpu_cacheinfo(struct cpu_info *);
    218          1.44   msaitoh static void	via_cpu_cacheinfo(struct cpu_info *);
    219          1.44   msaitoh static void	tmx86_get_longrun_status(u_int *, u_int *, u_int *);
    220          1.44   msaitoh static void	transmeta_cpu_info(struct cpu_info *);
    221          1.44   msaitoh /* Common functions */
    222          1.44   msaitoh static void	cpu_probe_base_features(struct cpu_info *, const char *);
    223      1.58.2.2    martin static void	cpu_probe_hv_features(struct cpu_info *, const char *);
    224          1.44   msaitoh static void	cpu_probe_features(struct cpu_info *);
    225          1.44   msaitoh static void	print_bits(const char *, const char *, const char *, uint32_t);
    226          1.44   msaitoh static void	identifycpu_cpuids(struct cpu_info *);
    227          1.54   msaitoh static const struct x86_cache_info *cache_info_lookup(
    228          1.54   msaitoh     const struct x86_cache_info *, uint8_t);
    229           1.1        ad static const char *print_cache_config(struct cpu_info *, int, const char *,
    230           1.1        ad     const char *);
    231           1.1        ad static const char *print_tlb_config(struct cpu_info *, int, const char *,
    232           1.1        ad     const char *);
    233          1.54   msaitoh static void	x86_print_cache_and_tlb_info(struct cpu_info *);
    234           1.1        ad 
    235           1.1        ad /*
    236           1.1        ad  * Note: these are just the ones that may not have a cpuid instruction.
    237           1.1        ad  * We deal with the rest in a different way.
    238           1.1        ad  */
    239           1.1        ad const struct cpu_nocpuid_nameclass i386_nocpuid_cpus[] = {
    240           1.1        ad 	{ CPUVENDOR_INTEL, "Intel", "386SX",	CPUCLASS_386,
    241           1.1        ad 	  NULL, NULL, NULL },			/* CPU_386SX */
    242           1.1        ad 	{ CPUVENDOR_INTEL, "Intel", "386DX",	CPUCLASS_386,
    243           1.1        ad 	  NULL, NULL, NULL },			/* CPU_386   */
    244           1.1        ad 	{ CPUVENDOR_INTEL, "Intel", "486SX",	CPUCLASS_486,
    245           1.1        ad 	  NULL, NULL, NULL },			/* CPU_486SX */
    246           1.1        ad 	{ CPUVENDOR_INTEL, "Intel", "486DX",	CPUCLASS_486,
    247           1.1        ad 	  NULL, NULL, NULL },			/* CPU_486   */
    248           1.1        ad 	{ CPUVENDOR_CYRIX, "Cyrix", "486DLC",	CPUCLASS_486,
    249           1.1        ad 	  NULL, NULL, NULL },			/* CPU_486DLC */
    250           1.1        ad 	{ CPUVENDOR_CYRIX, "Cyrix", "6x86",	CPUCLASS_486,
    251           1.1        ad 	  NULL, NULL, NULL },		/* CPU_6x86 */
    252           1.1        ad 	{ CPUVENDOR_NEXGEN,"NexGen","586",      CPUCLASS_386,
    253           1.1        ad 	  NULL, NULL, NULL },			/* CPU_NX586 */
    254           1.1        ad };
    255           1.1        ad 
    256           1.1        ad const char *classnames[] = {
    257           1.1        ad 	"386",
    258           1.1        ad 	"486",
    259           1.1        ad 	"586",
    260           1.1        ad 	"686"
    261           1.1        ad };
    262           1.1        ad 
    263           1.1        ad const char *modifiers[] = {
    264           1.1        ad 	"",
    265           1.1        ad 	"OverDrive",
    266           1.1        ad 	"Dual",
    267           1.1        ad 	""
    268           1.1        ad };
    269           1.1        ad 
    270           1.1        ad const struct cpu_cpuid_nameclass i386_cpuid_cpus[] = {
    271           1.1        ad 	{
    272          1.41   msaitoh 		/*
    273          1.41   msaitoh 		 * For Intel processors, check Chapter 35Model-specific
    274          1.41   msaitoh 		 * registers (MSRS), in "Intel (R) 64 and IA-32 Architectures
    275          1.41   msaitoh 		 * Software Developer's Manual, Volume 3C".
    276          1.41   msaitoh 		 */
    277           1.1        ad 		"GenuineIntel",
    278           1.1        ad 		CPUVENDOR_INTEL,
    279           1.1        ad 		"Intel",
    280           1.1        ad 		/* Family 4 */
    281           1.1        ad 		{ {
    282           1.1        ad 			CPUCLASS_486,
    283           1.1        ad 			{
    284           1.1        ad 				"486DX", "486DX", "486SX", "486DX2", "486SL",
    285           1.1        ad 				"486SX2", 0, "486DX2 W/B Enhanced",
    286           1.1        ad 				"486DX4", 0, 0, 0, 0, 0, 0, 0,
    287           1.1        ad 			},
    288          1.37       dsl 			"486",		/* Default */
    289           1.1        ad 			NULL,
    290           1.1        ad 			NULL,
    291          1.52   msaitoh 			intel_cpu_cacheinfo,
    292           1.1        ad 		},
    293           1.1        ad 		/* Family 5 */
    294           1.1        ad 		{
    295           1.1        ad 			CPUCLASS_586,
    296           1.1        ad 			{
    297           1.1        ad 				"Pentium (P5 A-step)", "Pentium (P5)",
    298           1.1        ad 				"Pentium (P54C)", "Pentium (P24T)",
    299           1.1        ad 				"Pentium/MMX", "Pentium", 0,
    300           1.1        ad 				"Pentium (P54C)", "Pentium/MMX (Tillamook)",
    301  1.58.2.5.2.1     skrll 				"Quark X1000", 0, 0, 0, 0, 0, 0,
    302           1.1        ad 			},
    303          1.37       dsl 			"Pentium",	/* Default */
    304           1.1        ad 			NULL,
    305           1.1        ad 			NULL,
    306          1.52   msaitoh 			intel_cpu_cacheinfo,
    307           1.1        ad 		},
    308           1.1        ad 		/* Family 6 */
    309           1.1        ad 		{
    310           1.1        ad 			CPUCLASS_686,
    311           1.1        ad 			{
    312          1.37       dsl 				[0x00] = "Pentium Pro (A-step)",
    313          1.37       dsl 				[0x01] = "Pentium Pro",
    314          1.37       dsl 				[0x03] = "Pentium II (Klamath)",
    315          1.37       dsl 				[0x04] = "Pentium Pro",
    316          1.37       dsl 				[0x05] = "Pentium II/Celeron (Deschutes)",
    317          1.37       dsl 				[0x06] = "Celeron (Mendocino)",
    318          1.37       dsl 				[0x07] = "Pentium III (Katmai)",
    319          1.37       dsl 				[0x08] = "Pentium III (Coppermine)",
    320          1.37       dsl 				[0x09] = "Pentium M (Banias)",
    321          1.37       dsl 				[0x0a] = "Pentium III Xeon (Cascades)",
    322          1.37       dsl 				[0x0b] = "Pentium III (Tualatin)",
    323          1.37       dsl 				[0x0d] = "Pentium M (Dothan)",
    324          1.40   msaitoh 				[0x0e] = "Pentium Core Duo, Core solo",
    325          1.40   msaitoh 				[0x0f] = "Xeon 30xx, 32xx, 51xx, 53xx, 73xx, "
    326          1.40   msaitoh 					 "Core 2 Quad 6xxx, "
    327          1.40   msaitoh 					 "Core 2 Extreme 6xxx, "
    328          1.40   msaitoh 					 "Core 2 Duo 4xxx, 5xxx, 6xxx, 7xxx "
    329          1.40   msaitoh 					 "and Pentium DC",
    330          1.37       dsl 				[0x15] = "EP80579 Integrated Processor",
    331          1.37       dsl 				[0x16] = "Celeron (45nm)",
    332          1.40   msaitoh 				[0x17] = "Xeon 31xx, 33xx, 52xx, 54xx, "
    333          1.40   msaitoh 					 "Core 2 Quad 8xxx and 9xxx",
    334          1.40   msaitoh 				[0x1a] = "Core i7, Xeon 34xx, 35xx and 55xx "
    335          1.40   msaitoh 					 "(Nehalem)",
    336      1.58.2.5    martin 				[0x1c] = "45nm Atom Family",
    337          1.37       dsl 				[0x1d] = "XeonMP 74xx (Nehalem)",
    338          1.37       dsl 				[0x1e] = "Core i7 and i5",
    339          1.37       dsl 				[0x1f] = "Core i7 and i5",
    340          1.37       dsl 				[0x25] = "Xeon 36xx & 56xx, i7, i5 and i3",
    341          1.37       dsl 				[0x26] = "Atom Family",
    342          1.37       dsl 				[0x27] = "Atom Family",
    343          1.40   msaitoh 				[0x2a] = "Xeon E3-12xx, 2nd gen i7, i5, "
    344          1.40   msaitoh 					 "i3 2xxx",
    345          1.37       dsl 				[0x2c] = "Xeon 36xx & 56xx, i7, i5 and i3",
    346          1.49   msaitoh 				[0x2d] = "Xeon E5 Sandy Bridge family, "
    347          1.48   msaitoh 					 "Core i7-39xx Extreme",
    348          1.37       dsl 				[0x2e] = "Xeon 75xx & 65xx",
    349          1.37       dsl 				[0x2f] = "Xeon E7 family",
    350          1.40   msaitoh 				[0x35] = "Atom Family",
    351          1.41   msaitoh 				[0x36] = "Atom S1000",
    352      1.58.2.3       riz 				[0x37] = "Atom E3000, Z3[67]00",
    353          1.40   msaitoh 				[0x3a] = "Xeon E3-1200v2 and 3rd gen core, "
    354          1.48   msaitoh 					 "Ivy Bridge",
    355          1.40   msaitoh 				[0x3c] = "4th gen Core, Xeon E3-12xx v3 "
    356          1.40   msaitoh 					 "(Haswell)",
    357      1.58.2.5    martin 				[0x3d] = "Core M-5xxx, 5th gen Core (Broadwell)",
    358      1.58.2.1    martin 				[0x3e] = "Xeon E5/E7 v2 (Ivy Bridge-E), "
    359      1.58.2.1    martin 					 "Core i7-49xx Extreme",
    360      1.58.2.5    martin 				[0x3f] = "Xeon E5-4600/2600/1600 v3, Xeon E7 v3 (Haswell-E), "
    361      1.58.2.1    martin 					 "Core i7-59xx Extreme",
    362          1.40   msaitoh 				[0x45] = "4th gen Core, Xeon E3-12xx v3 "
    363          1.40   msaitoh 					 "(Haswell)",
    364          1.40   msaitoh 				[0x46] = "4th gen Core, Xeon E3-12xx v3 "
    365          1.40   msaitoh 					 "(Haswell)",
    366      1.58.2.5    martin 				[0x47] = "5th gen Core, Xeon E3-1200 v4 (Broadwell)",
    367      1.58.2.3       riz 				[0x4a] = "Atom Z3400",
    368      1.58.2.4       snj 				[0x4c] = "Atom X[57]-Z8000 (Airmont)",
    369          1.58   msaitoh 				[0x4d] = "Atom C2000",
    370      1.58.2.5    martin 				[0x4e] = "6th gen Core, Xeon E3-1[25]00 v5 (Skylake)",
    371  1.58.2.5.2.1     skrll 				[0x4f] = "Xeon E[57] v4 (Broadwell), Core i7-69xx Extreme",
    372  1.58.2.5.2.1     skrll 				[0x55] = "Future Xeon",
    373      1.58.2.5    martin 				[0x56] = "Xeon D-1500 (Broadwell)",
    374  1.58.2.5.2.1     skrll 				[0x57] = "Xeon Phi [357]200",
    375      1.58.2.3       riz 				[0x5a] = "Atom E3500",
    376  1.58.2.5.2.1     skrll 				[0x5c] = "Next Atom (Goldmont)",
    377      1.58.2.4       snj 				[0x5d] = "Atom X3-C3000 (Silvermont)",
    378      1.58.2.5    martin 				[0x5e] = "6th gen Core, Xeon E3-1[25]00 v5 (Skylake)",
    379  1.58.2.5.2.1     skrll 				[0x5f] = "Future Atom (Denverton)",
    380  1.58.2.5.2.1     skrll 				[0x85] = "Future Xeon Phi",
    381  1.58.2.5.2.1     skrll 				[0x8e] = "7th gen Core (Kaby Lake)",
    382  1.58.2.5.2.1     skrll 				[0x9e] = "7th gen Core (Kaby Lake)",
    383           1.1        ad 			},
    384          1.37       dsl 			"Pentium Pro, II or III",	/* Default */
    385           1.1        ad 			NULL,
    386           1.1        ad 			intel_family_new_probe,
    387          1.52   msaitoh 			intel_cpu_cacheinfo,
    388           1.1        ad 		},
    389           1.1        ad 		/* Family > 6 */
    390           1.1        ad 		{
    391           1.1        ad 			CPUCLASS_686,
    392           1.1        ad 			{
    393           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    394           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    395           1.1        ad 			},
    396          1.37       dsl 			"Pentium 4",	/* Default */
    397           1.1        ad 			NULL,
    398           1.1        ad 			intel_family_new_probe,
    399          1.52   msaitoh 			intel_cpu_cacheinfo,
    400           1.1        ad 		} }
    401           1.1        ad 	},
    402           1.1        ad 	{
    403           1.1        ad 		"AuthenticAMD",
    404           1.1        ad 		CPUVENDOR_AMD,
    405           1.1        ad 		"AMD",
    406           1.1        ad 		/* Family 4 */
    407           1.1        ad 		{ {
    408           1.1        ad 			CPUCLASS_486,
    409           1.1        ad 			{
    410           1.1        ad 				0, 0, 0, "Am486DX2 W/T",
    411           1.1        ad 				0, 0, 0, "Am486DX2 W/B",
    412           1.1        ad 				"Am486DX4 W/T or Am5x86 W/T 150",
    413           1.1        ad 				"Am486DX4 W/B or Am5x86 W/B 150", 0, 0,
    414           1.1        ad 				0, 0, "Am5x86 W/T 133/160",
    415           1.1        ad 				"Am5x86 W/B 133/160",
    416           1.1        ad 			},
    417          1.37       dsl 			"Am486 or Am5x86",	/* Default */
    418           1.1        ad 			NULL,
    419           1.1        ad 			NULL,
    420          1.18  pgoyette 			NULL,
    421           1.1        ad 		},
    422           1.1        ad 		/* Family 5 */
    423           1.1        ad 		{
    424           1.1        ad 			CPUCLASS_586,
    425           1.1        ad 			{
    426           1.1        ad 				"K5", "K5", "K5", "K5", 0, 0, "K6",
    427           1.1        ad 				"K6", "K6-2", "K6-III", "Geode LX", 0, 0,
    428           1.1        ad 				"K6-2+/III+", 0, 0,
    429           1.1        ad 			},
    430          1.37       dsl 			"K5 or K6",		/* Default */
    431           1.1        ad 			amd_family5_setup,
    432           1.1        ad 			NULL,
    433           1.1        ad 			amd_cpu_cacheinfo,
    434           1.1        ad 		},
    435           1.1        ad 		/* Family 6 */
    436           1.1        ad 		{
    437           1.1        ad 			CPUCLASS_686,
    438           1.1        ad 			{
    439           1.1        ad 				0, "Athlon Model 1", "Athlon Model 2",
    440           1.1        ad 				"Duron", "Athlon Model 4 (Thunderbird)",
    441           1.1        ad 				0, "Athlon", "Duron", "Athlon", 0,
    442           1.1        ad 				"Athlon", 0, 0, 0, 0, 0,
    443           1.1        ad 			},
    444          1.37       dsl 			"K7 (Athlon)",	/* Default */
    445           1.1        ad 			NULL,
    446           1.1        ad 			amd_family6_probe,
    447           1.1        ad 			amd_cpu_cacheinfo,
    448           1.1        ad 		},
    449           1.1        ad 		/* Family > 6 */
    450           1.1        ad 		{
    451           1.1        ad 			CPUCLASS_686,
    452           1.1        ad 			{
    453           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    454           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    455           1.1        ad 			},
    456          1.37       dsl 			"Unknown K8 (Athlon)",	/* Default */
    457           1.1        ad 			NULL,
    458           1.1        ad 			amd_family6_probe,
    459           1.1        ad 			amd_cpu_cacheinfo,
    460           1.1        ad 		} }
    461           1.1        ad 	},
    462           1.1        ad 	{
    463           1.1        ad 		"CyrixInstead",
    464           1.1        ad 		CPUVENDOR_CYRIX,
    465           1.1        ad 		"Cyrix",
    466           1.1        ad 		/* Family 4 */
    467           1.1        ad 		{ {
    468           1.1        ad 			CPUCLASS_486,
    469           1.1        ad 			{
    470           1.1        ad 				0, 0, 0,
    471           1.1        ad 				"MediaGX",
    472           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
    473           1.1        ad 			},
    474          1.37       dsl 			"486",		/* Default */
    475           1.1        ad 			cyrix6x86_cpu_setup, /* XXX ?? */
    476           1.1        ad 			NULL,
    477           1.1        ad 			NULL,
    478           1.1        ad 		},
    479           1.1        ad 		/* Family 5 */
    480           1.1        ad 		{
    481           1.1        ad 			CPUCLASS_586,
    482           1.1        ad 			{
    483           1.1        ad 				0, 0, "6x86", 0,
    484           1.1        ad 				"MMX-enhanced MediaGX (GXm)", /* or Geode? */
    485           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
    486           1.1        ad 			},
    487          1.37       dsl 			"6x86",		/* Default */
    488           1.1        ad 			cyrix6x86_cpu_setup,
    489           1.1        ad 			NULL,
    490           1.1        ad 			NULL,
    491           1.1        ad 		},
    492           1.1        ad 		/* Family 6 */
    493           1.1        ad 		{
    494           1.1        ad 			CPUCLASS_686,
    495           1.1        ad 			{
    496           1.1        ad 				"6x86MX", 0, 0, 0, 0, 0, 0, 0,
    497           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    498           1.1        ad 			},
    499          1.37       dsl 			"6x86MX",		/* Default */
    500           1.1        ad 			cyrix6x86_cpu_setup,
    501           1.1        ad 			NULL,
    502           1.1        ad 			NULL,
    503           1.1        ad 		},
    504           1.1        ad 		/* Family > 6 */
    505           1.1        ad 		{
    506           1.1        ad 			CPUCLASS_686,
    507           1.1        ad 			{
    508           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    509           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    510           1.1        ad 			},
    511          1.37       dsl 			"Unknown 6x86MX",		/* Default */
    512           1.1        ad 			NULL,
    513           1.1        ad 			NULL,
    514          1.18  pgoyette 			NULL,
    515           1.1        ad 		} }
    516           1.1        ad 	},
    517           1.1        ad 	{	/* MediaGX is now owned by National Semiconductor */
    518           1.1        ad 		"Geode by NSC",
    519           1.1        ad 		CPUVENDOR_CYRIX, /* XXX */
    520           1.1        ad 		"National Semiconductor",
    521           1.1        ad 		/* Family 4, NSC never had any of these */
    522           1.1        ad 		{ {
    523           1.1        ad 			CPUCLASS_486,
    524           1.1        ad 			{
    525           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    526           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    527           1.1        ad 			},
    528          1.37       dsl 			"486 compatible",	/* Default */
    529           1.1        ad 			NULL,
    530           1.1        ad 			NULL,
    531          1.18  pgoyette 			NULL,
    532           1.1        ad 		},
    533           1.1        ad 		/* Family 5: Geode family, formerly MediaGX */
    534           1.1        ad 		{
    535           1.1        ad 			CPUCLASS_586,
    536           1.1        ad 			{
    537           1.1        ad 				0, 0, 0, 0,
    538           1.1        ad 				"Geode GX1",
    539           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
    540           1.1        ad 			},
    541          1.37       dsl 			"Geode",		/* Default */
    542           1.1        ad 			cyrix6x86_cpu_setup,
    543           1.1        ad 			NULL,
    544           1.1        ad 			amd_cpu_cacheinfo,
    545           1.1        ad 		},
    546           1.1        ad 		/* Family 6, not yet available from NSC */
    547           1.1        ad 		{
    548           1.1        ad 			CPUCLASS_686,
    549           1.1        ad 			{
    550           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    551           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    552           1.1        ad 			},
    553          1.37       dsl 			"Pentium Pro compatible", /* Default */
    554           1.1        ad 			NULL,
    555           1.1        ad 			NULL,
    556          1.18  pgoyette 			NULL,
    557           1.1        ad 		},
    558           1.1        ad 		/* Family > 6, not yet available from NSC */
    559           1.1        ad 		{
    560           1.1        ad 			CPUCLASS_686,
    561           1.1        ad 			{
    562           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    563           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    564           1.1        ad 			},
    565          1.37       dsl 			"Pentium Pro compatible",	/* Default */
    566           1.1        ad 			NULL,
    567           1.1        ad 			NULL,
    568          1.18  pgoyette 			NULL,
    569           1.1        ad 		} }
    570           1.1        ad 	},
    571           1.1        ad 	{
    572           1.1        ad 		"CentaurHauls",
    573           1.1        ad 		CPUVENDOR_IDT,
    574           1.1        ad 		"IDT",
    575           1.1        ad 		/* Family 4, IDT never had any of these */
    576           1.1        ad 		{ {
    577           1.1        ad 			CPUCLASS_486,
    578           1.1        ad 			{
    579           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    580           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    581           1.1        ad 			},
    582          1.37       dsl 			"486 compatible",	/* Default */
    583           1.1        ad 			NULL,
    584           1.1        ad 			NULL,
    585          1.18  pgoyette 			NULL,
    586           1.1        ad 		},
    587           1.1        ad 		/* Family 5 */
    588           1.1        ad 		{
    589           1.1        ad 			CPUCLASS_586,
    590           1.1        ad 			{
    591           1.1        ad 				0, 0, 0, 0, "WinChip C6", 0, 0, 0,
    592           1.1        ad 				"WinChip 2", "WinChip 3", 0, 0, 0, 0, 0, 0,
    593           1.1        ad 			},
    594          1.37       dsl 			"WinChip",		/* Default */
    595           1.1        ad 			winchip_cpu_setup,
    596           1.1        ad 			NULL,
    597           1.1        ad 			NULL,
    598           1.1        ad 		},
    599           1.1        ad 		/* Family 6, VIA acquired IDT Centaur design subsidiary */
    600           1.1        ad 		{
    601           1.1        ad 			CPUCLASS_686,
    602           1.1        ad 			{
    603           1.1        ad 				0, 0, 0, 0, 0, 0, "C3 Samuel",
    604           1.1        ad 				"C3 Samuel 2/Ezra", "C3 Ezra-T",
    605          1.20  jmcneill 				"C3 Nehemiah", "C7 Esther", 0, 0, "C7 Esther",
    606          1.20  jmcneill 				0, "VIA Nano",
    607           1.1        ad 			},
    608          1.37       dsl 			"Unknown VIA/IDT",	/* Default */
    609           1.1        ad 			NULL,
    610           1.1        ad 			via_cpu_probe,
    611           1.1        ad 			via_cpu_cacheinfo,
    612           1.1        ad 		},
    613           1.1        ad 		/* Family > 6, not yet available from VIA */
    614           1.1        ad 		{
    615           1.1        ad 			CPUCLASS_686,
    616           1.1        ad 			{
    617           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    618           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    619           1.1        ad 			},
    620          1.37       dsl 			"Pentium Pro compatible",	/* Default */
    621           1.1        ad 			NULL,
    622           1.1        ad 			NULL,
    623          1.18  pgoyette 			NULL,
    624           1.1        ad 		} }
    625           1.1        ad 	},
    626           1.1        ad 	{
    627           1.1        ad 		"GenuineTMx86",
    628           1.1        ad 		CPUVENDOR_TRANSMETA,
    629           1.1        ad 		"Transmeta",
    630           1.1        ad 		/* Family 4, Transmeta never had any of these */
    631           1.1        ad 		{ {
    632           1.1        ad 			CPUCLASS_486,
    633           1.1        ad 			{
    634           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    635           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    636           1.1        ad 			},
    637          1.37       dsl 			"486 compatible",	/* Default */
    638           1.1        ad 			NULL,
    639           1.1        ad 			NULL,
    640          1.18  pgoyette 			NULL,
    641           1.1        ad 		},
    642           1.1        ad 		/* Family 5 */
    643           1.1        ad 		{
    644           1.1        ad 			CPUCLASS_586,
    645           1.1        ad 			{
    646           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    647           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    648           1.1        ad 			},
    649          1.37       dsl 			"Crusoe",		/* Default */
    650           1.1        ad 			NULL,
    651           1.1        ad 			NULL,
    652           1.1        ad 			transmeta_cpu_info,
    653           1.1        ad 		},
    654           1.1        ad 		/* Family 6, not yet available from Transmeta */
    655           1.1        ad 		{
    656           1.1        ad 			CPUCLASS_686,
    657           1.1        ad 			{
    658           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    659           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    660           1.1        ad 			},
    661          1.37       dsl 			"Pentium Pro compatible",	/* Default */
    662           1.1        ad 			NULL,
    663           1.1        ad 			NULL,
    664          1.18  pgoyette 			NULL,
    665           1.1        ad 		},
    666           1.1        ad 		/* Family > 6, not yet available from Transmeta */
    667           1.1        ad 		{
    668           1.1        ad 			CPUCLASS_686,
    669           1.1        ad 			{
    670           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    671           1.1        ad 				0, 0, 0, 0, 0, 0, 0, 0,
    672           1.1        ad 			},
    673          1.37       dsl 			"Pentium Pro compatible",	/* Default */
    674           1.1        ad 			NULL,
    675           1.1        ad 			NULL,
    676          1.18  pgoyette 			NULL,
    677           1.1        ad 		} }
    678           1.1        ad 	}
    679           1.1        ad };
    680           1.1        ad 
    681           1.1        ad /*
    682           1.1        ad  * disable the TSC such that we don't use the TSC in microtime(9)
    683           1.1        ad  * because some CPUs got the implementation wrong.
    684           1.1        ad  */
    685           1.1        ad static void
    686           1.1        ad disable_tsc(struct cpu_info *ci)
    687           1.1        ad {
    688          1.18  pgoyette 	if (ci->ci_feat_val[0] & CPUID_TSC) {
    689          1.18  pgoyette 		ci->ci_feat_val[0] &= ~CPUID_TSC;
    690           1.1        ad 		aprint_error("WARNING: broken TSC disabled\n");
    691           1.1        ad 	}
    692           1.1        ad }
    693           1.1        ad 
    694           1.1        ad static void
    695          1.44   msaitoh amd_family5_setup(struct cpu_info *ci)
    696          1.44   msaitoh {
    697          1.44   msaitoh 
    698          1.44   msaitoh 	switch (ci->ci_model) {
    699          1.44   msaitoh 	case 0:		/* AMD-K5 Model 0 */
    700          1.44   msaitoh 		/*
    701          1.44   msaitoh 		 * According to the AMD Processor Recognition App Note,
    702          1.44   msaitoh 		 * the AMD-K5 Model 0 uses the wrong bit to indicate
    703          1.44   msaitoh 		 * support for global PTEs, instead using bit 9 (APIC)
    704          1.44   msaitoh 		 * rather than bit 13 (i.e. "0x200" vs. 0x2000".  Oops!).
    705          1.44   msaitoh 		 */
    706          1.44   msaitoh 		if (ci->ci_feat_val[0] & CPUID_APIC)
    707          1.44   msaitoh 			ci->ci_feat_val[0] =
    708          1.44   msaitoh 			    (ci->ci_feat_val[0] & ~CPUID_APIC) | CPUID_PGE;
    709          1.44   msaitoh 		/*
    710          1.44   msaitoh 		 * XXX But pmap_pg_g is already initialized -- need to kick
    711          1.44   msaitoh 		 * XXX the pmap somehow.  How does the MP branch do this?
    712          1.44   msaitoh 		 */
    713          1.44   msaitoh 		break;
    714          1.44   msaitoh 	}
    715          1.44   msaitoh }
    716          1.44   msaitoh 
    717          1.44   msaitoh static void
    718           1.1        ad cyrix6x86_cpu_setup(struct cpu_info *ci)
    719           1.1        ad {
    720           1.1        ad 
    721           1.1        ad 	/*
    722           1.1        ad 	 * Do not disable the TSC on the Geode GX, it's reported to
    723           1.1        ad 	 * work fine.
    724           1.1        ad 	 */
    725           1.1        ad 	if (ci->ci_signature != 0x552)
    726           1.1        ad 		disable_tsc(ci);
    727           1.1        ad }
    728           1.1        ad 
    729          1.44   msaitoh static void
    730           1.1        ad winchip_cpu_setup(struct cpu_info *ci)
    731           1.1        ad {
    732          1.36       dsl 	switch (ci->ci_model) {
    733           1.1        ad 	case 4:	/* WinChip C6 */
    734           1.1        ad 		disable_tsc(ci);
    735           1.1        ad 	}
    736           1.1        ad }
    737           1.1        ad 
    738           1.1        ad 
    739           1.1        ad static const char *
    740           1.1        ad intel_family6_name(struct cpu_info *ci)
    741           1.1        ad {
    742           1.1        ad 	const char *ret = NULL;
    743           1.1        ad 	u_int l2cache = ci->ci_cinfo[CAI_L2CACHE].cai_totalsize;
    744           1.1        ad 
    745          1.36       dsl 	if (ci->ci_model == 5) {
    746           1.1        ad 		switch (l2cache) {
    747           1.1        ad 		case 0:
    748           1.1        ad 		case 128 * 1024:
    749           1.1        ad 			ret = "Celeron (Covington)";
    750           1.1        ad 			break;
    751           1.1        ad 		case 256 * 1024:
    752           1.1        ad 			ret = "Mobile Pentium II (Dixon)";
    753           1.1        ad 			break;
    754           1.1        ad 		case 512 * 1024:
    755           1.1        ad 			ret = "Pentium II";
    756           1.1        ad 			break;
    757           1.1        ad 		case 1 * 1024 * 1024:
    758           1.1        ad 		case 2 * 1024 * 1024:
    759           1.1        ad 			ret = "Pentium II Xeon";
    760           1.1        ad 			break;
    761           1.1        ad 		}
    762          1.36       dsl 	} else if (ci->ci_model == 6) {
    763           1.1        ad 		switch (l2cache) {
    764           1.1        ad 		case 256 * 1024:
    765           1.1        ad 		case 512 * 1024:
    766           1.1        ad 			ret = "Mobile Pentium II";
    767           1.1        ad 			break;
    768           1.1        ad 		}
    769          1.36       dsl 	} else if (ci->ci_model == 7) {
    770           1.1        ad 		switch (l2cache) {
    771           1.1        ad 		case 512 * 1024:
    772           1.1        ad 			ret = "Pentium III";
    773           1.1        ad 			break;
    774           1.1        ad 		case 1 * 1024 * 1024:
    775           1.1        ad 		case 2 * 1024 * 1024:
    776           1.1        ad 			ret = "Pentium III Xeon";
    777           1.1        ad 			break;
    778           1.1        ad 		}
    779          1.36       dsl 	} else if (ci->ci_model >= 8) {
    780           1.1        ad 		if (ci->ci_brand_id && ci->ci_brand_id < 0x10) {
    781           1.1        ad 			switch (ci->ci_brand_id) {
    782           1.1        ad 			case 0x3:
    783           1.1        ad 				if (ci->ci_signature == 0x6B1)
    784           1.1        ad 					ret = "Celeron";
    785           1.1        ad 				break;
    786           1.1        ad 			case 0x8:
    787           1.1        ad 				if (ci->ci_signature >= 0xF13)
    788           1.1        ad 					ret = "genuine processor";
    789           1.1        ad 				break;
    790           1.1        ad 			case 0xB:
    791           1.1        ad 				if (ci->ci_signature >= 0xF13)
    792           1.1        ad 					ret = "Xeon MP";
    793           1.1        ad 				break;
    794           1.1        ad 			case 0xE:
    795           1.1        ad 				if (ci->ci_signature < 0xF13)
    796           1.1        ad 					ret = "Xeon";
    797           1.1        ad 				break;
    798           1.1        ad 			}
    799           1.1        ad 			if (ret == NULL)
    800           1.1        ad 				ret = i386_intel_brand[ci->ci_brand_id];
    801           1.1        ad 		}
    802           1.1        ad 	}
    803           1.1        ad 
    804           1.1        ad 	return ret;
    805           1.1        ad }
    806           1.1        ad 
    807           1.1        ad /*
    808           1.1        ad  * Identify AMD64 CPU names from cpuid.
    809           1.1        ad  *
    810           1.1        ad  * Based on:
    811           1.1        ad  * "Revision Guide for AMD Athlon 64 and AMD Opteron Processors"
    812           1.1        ad  * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/25759.pdf
    813           1.1        ad  * "Revision Guide for AMD NPT Family 0Fh Processors"
    814           1.1        ad  * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/33610.pdf
    815           1.1        ad  * and other miscellaneous reports.
    816          1.36       dsl  *
    817          1.36       dsl  * This is all rather pointless, these are cross 'brand' since the raw
    818          1.36       dsl  * silicon is shared.
    819           1.1        ad  */
    820           1.1        ad static const char *
    821           1.1        ad amd_amd64_name(struct cpu_info *ci)
    822           1.1        ad {
    823          1.36       dsl 	static char family_str[32];
    824          1.36       dsl 
    825          1.36       dsl 	/* Only called if family >= 15 */
    826           1.1        ad 
    827          1.36       dsl 	switch (ci->ci_family) {
    828          1.36       dsl 	case 15:
    829          1.36       dsl 		switch (ci->ci_model) {
    830          1.36       dsl 		case 0x21:	/* rev JH-E1/E6 */
    831          1.36       dsl 		case 0x41:	/* rev JH-F2 */
    832          1.36       dsl 			return "Dual-Core Opteron";
    833          1.36       dsl 		case 0x23:	/* rev JH-E6 (Toledo) */
    834          1.36       dsl 			return "Dual-Core Opteron or Athlon 64 X2";
    835          1.36       dsl 		case 0x43:	/* rev JH-F2 (Windsor) */
    836          1.36       dsl 			return "Athlon 64 FX or Athlon 64 X2";
    837          1.36       dsl 		case 0x24:	/* rev SH-E5 (Lancaster?) */
    838          1.36       dsl 			return "Mobile Athlon 64 or Turion 64";
    839          1.36       dsl 		case 0x05:	/* rev SH-B0/B3/C0/CG (SledgeHammer?) */
    840          1.36       dsl 			return "Opteron or Athlon 64 FX";
    841          1.36       dsl 		case 0x15:	/* rev SH-D0 */
    842          1.36       dsl 		case 0x25:	/* rev SH-E4 */
    843          1.36       dsl 			return "Opteron";
    844          1.36       dsl 		case 0x27:	/* rev DH-E4, SH-E4 */
    845          1.36       dsl 			return "Athlon 64 or Athlon 64 FX or Opteron";
    846          1.36       dsl 		case 0x48:	/* rev BH-F2 */
    847          1.36       dsl 			return "Turion 64 X2";
    848          1.36       dsl 		case 0x04:	/* rev SH-B0/C0/CG (ClawHammer) */
    849          1.36       dsl 		case 0x07:	/* rev SH-CG (ClawHammer) */
    850          1.36       dsl 		case 0x0b:	/* rev CH-CG */
    851          1.36       dsl 		case 0x14:	/* rev SH-D0 */
    852          1.36       dsl 		case 0x17:	/* rev SH-D0 */
    853          1.36       dsl 		case 0x1b:	/* rev CH-D0 */
    854          1.36       dsl 			return "Athlon 64";
    855          1.36       dsl 		case 0x2b:	/* rev BH-E4 (Manchester) */
    856          1.36       dsl 		case 0x4b:	/* rev BH-F2 (Windsor) */
    857          1.36       dsl 			return "Athlon 64 X2";
    858          1.36       dsl 		case 0x6b:	/* rev BH-G1 (Brisbane) */
    859          1.36       dsl 			return "Athlon X2 or Athlon 64 X2";
    860          1.36       dsl 		case 0x08:	/* rev CH-CG */
    861          1.36       dsl 		case 0x0c:	/* rev DH-CG (Newcastle) */
    862          1.36       dsl 		case 0x0e:	/* rev DH-CG (Newcastle?) */
    863          1.36       dsl 		case 0x0f:	/* rev DH-CG (Newcastle/Paris) */
    864          1.36       dsl 		case 0x18:	/* rev CH-D0 */
    865          1.36       dsl 		case 0x1c:	/* rev DH-D0 (Winchester) */
    866          1.36       dsl 		case 0x1f:	/* rev DH-D0 (Winchester/Victoria) */
    867          1.36       dsl 		case 0x2c:	/* rev DH-E3/E6 */
    868          1.36       dsl 		case 0x2f:	/* rev DH-E3/E6 (Venice/Palermo) */
    869          1.36       dsl 		case 0x4f:	/* rev DH-F2 (Orleans/Manila) */
    870          1.36       dsl 		case 0x5f:	/* rev DH-F2 (Orleans/Manila) */
    871          1.36       dsl 		case 0x6f:	/* rev DH-G1 */
    872          1.36       dsl 			return "Athlon 64 or Sempron";
    873          1.36       dsl 		default:
    874           1.1        ad 			break;
    875           1.1        ad 		}
    876          1.36       dsl 		return "Unknown AMD64 CPU";
    877          1.36       dsl 
    878          1.36       dsl #if 0
    879          1.36       dsl 	case 16:
    880          1.36       dsl 		return "Family 10h";
    881          1.36       dsl 	case 17:
    882          1.36       dsl 		return "Family 11h";
    883          1.36       dsl 	case 18:
    884          1.36       dsl 		return "Family 12h";
    885          1.36       dsl 	case 19:
    886          1.36       dsl 		return "Family 14h";
    887          1.36       dsl 	case 20:
    888          1.36       dsl 		return "Family 15h";
    889          1.36       dsl #endif
    890          1.36       dsl 
    891          1.31    cegger 	default:
    892          1.25    jruoho 		break;
    893           1.1        ad 	}
    894           1.1        ad 
    895          1.36       dsl 	snprintf(family_str, sizeof family_str, "Family %xh", ci->ci_family);
    896          1.36       dsl 	return family_str;
    897           1.1        ad }
    898           1.1        ad 
    899           1.1        ad static void
    900          1.44   msaitoh intel_family_new_probe(struct cpu_info *ci)
    901           1.1        ad {
    902          1.44   msaitoh 	uint32_t descs[4];
    903           1.1        ad 
    904          1.44   msaitoh 	x86_cpuid(0x80000000, descs);
    905          1.34       dsl 
    906          1.44   msaitoh 	/*
    907          1.44   msaitoh 	 * Determine extended feature flags.
    908          1.44   msaitoh 	 */
    909          1.44   msaitoh 	if (descs[0] >= 0x80000001) {
    910          1.44   msaitoh 		x86_cpuid(0x80000001, descs);
    911          1.44   msaitoh 		ci->ci_feat_val[2] |= descs[3];
    912          1.44   msaitoh 		ci->ci_feat_val[3] |= descs[2];
    913          1.34       dsl 	}
    914          1.44   msaitoh }
    915          1.44   msaitoh 
    916          1.44   msaitoh static void
    917          1.44   msaitoh via_cpu_probe(struct cpu_info *ci)
    918          1.44   msaitoh {
    919          1.50   msaitoh 	u_int stepping = CPUID_TO_STEPPING(ci->ci_signature);
    920          1.44   msaitoh 	u_int descs[4];
    921          1.44   msaitoh 	u_int lfunc;
    922           1.1        ad 
    923          1.44   msaitoh 	/*
    924          1.44   msaitoh 	 * Determine the largest extended function value.
    925          1.44   msaitoh 	 */
    926          1.44   msaitoh 	x86_cpuid(0x80000000, descs);
    927          1.44   msaitoh 	lfunc = descs[0];
    928           1.1        ad 
    929          1.44   msaitoh 	/*
    930          1.44   msaitoh 	 * Determine the extended feature flags.
    931          1.44   msaitoh 	 */
    932          1.44   msaitoh 	if (lfunc >= 0x80000001) {
    933          1.44   msaitoh 		x86_cpuid(0x80000001, descs);
    934          1.44   msaitoh 		ci->ci_feat_val[2] |= descs[3];
    935           1.1        ad 	}
    936           1.1        ad 
    937          1.44   msaitoh 	if (ci->ci_model < 0x9 || (ci->ci_model == 0x9 && stepping < 3))
    938          1.44   msaitoh 		return;
    939          1.44   msaitoh 
    940          1.44   msaitoh 	/* Nehemiah or Esther */
    941          1.44   msaitoh 	x86_cpuid(0xc0000000, descs);
    942          1.44   msaitoh 	lfunc = descs[0];
    943          1.44   msaitoh 	if (lfunc < 0xc0000001)	/* no ACE, no RNG */
    944           1.1        ad 		return;
    945           1.1        ad 
    946          1.44   msaitoh 	x86_cpuid(0xc0000001, descs);
    947          1.44   msaitoh 	lfunc = descs[3];
    948          1.44   msaitoh 	ci->ci_feat_val[4] = lfunc;
    949          1.44   msaitoh }
    950          1.36       dsl 
    951          1.44   msaitoh static void
    952          1.44   msaitoh amd_family6_probe(struct cpu_info *ci)
    953          1.44   msaitoh {
    954          1.44   msaitoh 	uint32_t descs[4];
    955          1.44   msaitoh 	char *p;
    956          1.44   msaitoh 	size_t i;
    957          1.36       dsl 
    958          1.44   msaitoh 	x86_cpuid(0x80000000, descs);
    959          1.36       dsl 
    960          1.44   msaitoh 	/*
    961          1.44   msaitoh 	 * Determine the extended feature flags.
    962          1.44   msaitoh 	 */
    963          1.44   msaitoh 	if (descs[0] >= 0x80000001) {
    964          1.44   msaitoh 		x86_cpuid(0x80000001, descs);
    965          1.44   msaitoh 		ci->ci_feat_val[2] |= descs[3]; /* %edx */
    966          1.44   msaitoh 		ci->ci_feat_val[3] = descs[2]; /* %ecx */
    967          1.44   msaitoh 	}
    968           1.1        ad 
    969          1.44   msaitoh 	if (*cpu_brand_string == '\0')
    970           1.1        ad 		return;
    971          1.44   msaitoh 
    972          1.44   msaitoh 	for (i = 1; i < __arraycount(amd_brand); i++)
    973          1.44   msaitoh 		if ((p = strstr(cpu_brand_string, amd_brand[i])) != NULL) {
    974          1.44   msaitoh 			ci->ci_brand_id = i;
    975          1.44   msaitoh 			strlcpy(amd_brand_name, p, sizeof(amd_brand_name));
    976          1.44   msaitoh 			break;
    977          1.44   msaitoh 		}
    978          1.44   msaitoh }
    979          1.44   msaitoh 
    980          1.52   msaitoh static void
    981          1.52   msaitoh intel_cpu_cacheinfo(struct cpu_info *ci)
    982          1.52   msaitoh {
    983          1.52   msaitoh 	const struct x86_cache_info *cai;
    984          1.52   msaitoh 	u_int descs[4];
    985          1.52   msaitoh 	int iterations, i, j;
    986          1.52   msaitoh 	int type, level;
    987          1.52   msaitoh 	int ways, partitions, linesize, sets;
    988          1.52   msaitoh 	int caitype = -1;
    989          1.52   msaitoh 	int totalsize;
    990          1.52   msaitoh 	uint8_t desc;
    991          1.52   msaitoh 
    992          1.52   msaitoh 	/* Return if the cpu is old pre-cpuid instruction cpu */
    993          1.52   msaitoh 	if (ci->ci_cpu_type >= 0)
    994          1.52   msaitoh 		return;
    995          1.52   msaitoh 
    996          1.52   msaitoh 	if (ci->ci_cpuid_level < 2)
    997          1.52   msaitoh 		return;
    998          1.52   msaitoh 
    999          1.52   msaitoh 	/*
   1000          1.52   msaitoh 	 * Parse the cache info from `cpuid leaf 2', if we have it.
   1001          1.52   msaitoh 	 * XXX This is kinda ugly, but hey, so is the architecture...
   1002          1.52   msaitoh 	 */
   1003          1.52   msaitoh 	x86_cpuid(2, descs);
   1004          1.52   msaitoh 	iterations = descs[0] & 0xff;
   1005          1.52   msaitoh 	while (iterations-- > 0) {
   1006          1.52   msaitoh 		for (i = 0; i < 4; i++) {
   1007          1.52   msaitoh 			if (descs[i] & 0x80000000)
   1008          1.52   msaitoh 				continue;
   1009          1.52   msaitoh 			for (j = 0; j < 4; j++) {
   1010      1.58.2.3       riz 				/*
   1011      1.58.2.3       riz 				 * The least significant byte in EAX
   1012      1.58.2.3       riz 				 * ((desc[0] >> 0) & 0xff) is always 0x01 and
   1013      1.58.2.3       riz 				 * it should be ignored.
   1014      1.58.2.3       riz 				 */
   1015          1.52   msaitoh 				if (i == 0 && j == 0)
   1016          1.52   msaitoh 					continue;
   1017          1.52   msaitoh 				desc = (descs[i] >> (j * 8)) & 0xff;
   1018          1.52   msaitoh 				if (desc == 0)
   1019          1.52   msaitoh 					continue;
   1020          1.52   msaitoh 				cai = cache_info_lookup(intel_cpuid_cache_info,
   1021          1.52   msaitoh 				    desc);
   1022          1.52   msaitoh 				if (cai != NULL)
   1023          1.52   msaitoh 					ci->ci_cinfo[cai->cai_index] = *cai;
   1024          1.56   msaitoh 				else if ((verbose != 0) && (desc != 0xff))
   1025          1.55   msaitoh 					printf("Unknown cacheinfo desc %02x\n",
   1026          1.55   msaitoh 					    desc);
   1027          1.52   msaitoh 			}
   1028          1.52   msaitoh 		}
   1029          1.52   msaitoh 		x86_cpuid(2, descs);
   1030          1.52   msaitoh 	}
   1031          1.52   msaitoh 
   1032          1.52   msaitoh 	if (ci->ci_cpuid_level < 4)
   1033          1.52   msaitoh 		return;
   1034          1.52   msaitoh 
   1035          1.52   msaitoh 	/* Parse the cache info from `cpuid leaf 4', if we have it. */
   1036          1.52   msaitoh 	for (i = 0; ; i++) {
   1037          1.52   msaitoh 		x86_cpuid2(4, i, descs);
   1038          1.52   msaitoh 		type = __SHIFTOUT(descs[0], CPUID_DCP_CACHETYPE);
   1039          1.52   msaitoh 		if (type == CPUID_DCP_CACHETYPE_N)
   1040          1.52   msaitoh 			break;
   1041          1.52   msaitoh 		level = __SHIFTOUT(descs[0], CPUID_DCP_CACHELEVEL);
   1042          1.52   msaitoh 		switch (level) {
   1043          1.52   msaitoh 		case 1:
   1044          1.52   msaitoh 			if (type == CPUID_DCP_CACHETYPE_I)
   1045          1.52   msaitoh 				caitype = CAI_ICACHE;
   1046          1.52   msaitoh 			else if (type == CPUID_DCP_CACHETYPE_D)
   1047          1.52   msaitoh 				caitype = CAI_DCACHE;
   1048          1.52   msaitoh 			else
   1049          1.52   msaitoh 				caitype = -1;
   1050          1.52   msaitoh 			break;
   1051          1.52   msaitoh 		case 2:
   1052          1.52   msaitoh 			if (type == CPUID_DCP_CACHETYPE_U)
   1053          1.52   msaitoh 				caitype = CAI_L2CACHE;
   1054          1.52   msaitoh 			else
   1055          1.52   msaitoh 				caitype = -1;
   1056          1.52   msaitoh 			break;
   1057          1.52   msaitoh 		case 3:
   1058          1.52   msaitoh 			if (type == CPUID_DCP_CACHETYPE_U)
   1059          1.52   msaitoh 				caitype = CAI_L3CACHE;
   1060          1.52   msaitoh 			else
   1061          1.52   msaitoh 				caitype = -1;
   1062          1.52   msaitoh 			break;
   1063          1.52   msaitoh 		default:
   1064          1.52   msaitoh 			caitype = -1;
   1065          1.52   msaitoh 			break;
   1066          1.52   msaitoh 		}
   1067          1.52   msaitoh 		if (caitype == -1) {
   1068          1.52   msaitoh 			printf("unknown cache level&type (%d & %d)\n",
   1069          1.52   msaitoh 			    level, type);
   1070          1.52   msaitoh 			continue;
   1071          1.52   msaitoh 		}
   1072          1.52   msaitoh 		ways = __SHIFTOUT(descs[1], CPUID_DCP_WAYS) + 1;
   1073          1.52   msaitoh 		partitions =__SHIFTOUT(descs[1], CPUID_DCP_PARTITIONS)
   1074          1.52   msaitoh 		    + 1;
   1075          1.52   msaitoh 		linesize = __SHIFTOUT(descs[1], CPUID_DCP_LINESIZE)
   1076          1.52   msaitoh 		    + 1;
   1077          1.52   msaitoh 		sets = descs[2] + 1;
   1078          1.52   msaitoh 		totalsize = ways * partitions * linesize * sets;
   1079          1.52   msaitoh 		ci->ci_cinfo[caitype].cai_totalsize = totalsize;
   1080          1.52   msaitoh 		ci->ci_cinfo[caitype].cai_associativity = ways;
   1081          1.52   msaitoh 		ci->ci_cinfo[caitype].cai_linesize = linesize;
   1082          1.52   msaitoh 	}
   1083          1.52   msaitoh }
   1084          1.52   msaitoh 
   1085          1.44   msaitoh static const struct x86_cache_info amd_cpuid_l2cache_assoc_info[] =
   1086          1.44   msaitoh     AMD_L2CACHE_INFO;
   1087          1.44   msaitoh 
   1088          1.44   msaitoh static const struct x86_cache_info amd_cpuid_l3cache_assoc_info[] =
   1089          1.44   msaitoh     AMD_L3CACHE_INFO;
   1090          1.44   msaitoh 
   1091          1.44   msaitoh static void
   1092          1.44   msaitoh amd_cpu_cacheinfo(struct cpu_info *ci)
   1093          1.44   msaitoh {
   1094          1.44   msaitoh 	const struct x86_cache_info *cp;
   1095          1.44   msaitoh 	struct x86_cache_info *cai;
   1096          1.44   msaitoh 	u_int descs[4];
   1097          1.44   msaitoh 	u_int lfunc;
   1098           1.1        ad 
   1099           1.1        ad 	/*
   1100          1.44   msaitoh 	 * K5 model 0 has none of this info.
   1101           1.1        ad 	 */
   1102          1.44   msaitoh 	if (ci->ci_family == 5 && ci->ci_model == 0)
   1103          1.44   msaitoh 		return;
   1104           1.1        ad 
   1105          1.44   msaitoh 	/*
   1106          1.44   msaitoh 	 * Determine the largest extended function value.
   1107          1.44   msaitoh 	 */
   1108          1.44   msaitoh 	x86_cpuid(0x80000000, descs);
   1109          1.44   msaitoh 	lfunc = descs[0];
   1110           1.1        ad 
   1111          1.44   msaitoh 	/*
   1112          1.44   msaitoh 	 * Determine L1 cache/TLB info.
   1113          1.44   msaitoh 	 */
   1114          1.44   msaitoh 	if (lfunc < 0x80000005) {
   1115          1.44   msaitoh 		/* No L1 cache info available. */
   1116          1.44   msaitoh 		return;
   1117           1.1        ad 	}
   1118           1.1        ad 
   1119          1.44   msaitoh 	x86_cpuid(0x80000005, descs);
   1120           1.1        ad 
   1121           1.1        ad 	/*
   1122          1.44   msaitoh 	 * K6-III and higher have large page TLBs.
   1123           1.1        ad 	 */
   1124          1.44   msaitoh 	if ((ci->ci_family == 5 && ci->ci_model >= 9) || ci->ci_family >= 6) {
   1125          1.44   msaitoh 		cai = &ci->ci_cinfo[CAI_ITLB2];
   1126          1.44   msaitoh 		cai->cai_totalsize = AMD_L1_EAX_ITLB_ENTRIES(descs[0]);
   1127          1.44   msaitoh 		cai->cai_associativity = AMD_L1_EAX_ITLB_ASSOC(descs[0]);
   1128          1.44   msaitoh 		cai->cai_linesize = largepagesize;
   1129          1.44   msaitoh 
   1130          1.44   msaitoh 		cai = &ci->ci_cinfo[CAI_DTLB2];
   1131          1.44   msaitoh 		cai->cai_totalsize = AMD_L1_EAX_DTLB_ENTRIES(descs[0]);
   1132          1.44   msaitoh 		cai->cai_associativity = AMD_L1_EAX_DTLB_ASSOC(descs[0]);
   1133          1.44   msaitoh 		cai->cai_linesize = largepagesize;
   1134           1.1        ad 	}
   1135          1.38       dsl 
   1136          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_ITLB];
   1137          1.44   msaitoh 	cai->cai_totalsize = AMD_L1_EBX_ITLB_ENTRIES(descs[1]);
   1138          1.44   msaitoh 	cai->cai_associativity = AMD_L1_EBX_ITLB_ASSOC(descs[1]);
   1139          1.44   msaitoh 	cai->cai_linesize = (4 * 1024);
   1140          1.38       dsl 
   1141          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_DTLB];
   1142          1.44   msaitoh 	cai->cai_totalsize = AMD_L1_EBX_DTLB_ENTRIES(descs[1]);
   1143          1.44   msaitoh 	cai->cai_associativity = AMD_L1_EBX_DTLB_ASSOC(descs[1]);
   1144          1.44   msaitoh 	cai->cai_linesize = (4 * 1024);
   1145          1.38       dsl 
   1146          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_DCACHE];
   1147          1.44   msaitoh 	cai->cai_totalsize = AMD_L1_ECX_DC_SIZE(descs[2]);
   1148          1.44   msaitoh 	cai->cai_associativity = AMD_L1_ECX_DC_ASSOC(descs[2]);
   1149          1.44   msaitoh 	cai->cai_linesize = AMD_L1_ECX_DC_LS(descs[2]);
   1150           1.1        ad 
   1151          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_ICACHE];
   1152          1.44   msaitoh 	cai->cai_totalsize = AMD_L1_EDX_IC_SIZE(descs[3]);
   1153          1.44   msaitoh 	cai->cai_associativity = AMD_L1_EDX_IC_ASSOC(descs[3]);
   1154          1.44   msaitoh 	cai->cai_linesize = AMD_L1_EDX_IC_LS(descs[3]);
   1155           1.1        ad 
   1156          1.44   msaitoh 	/*
   1157          1.44   msaitoh 	 * Determine L2 cache/TLB info.
   1158          1.44   msaitoh 	 */
   1159          1.44   msaitoh 	if (lfunc < 0x80000006) {
   1160          1.44   msaitoh 		/* No L2 cache info available. */
   1161           1.1        ad 		return;
   1162          1.44   msaitoh 	}
   1163          1.44   msaitoh 
   1164          1.44   msaitoh 	x86_cpuid(0x80000006, descs);
   1165           1.1        ad 
   1166          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_L2_ITLB];
   1167          1.44   msaitoh 	cai->cai_totalsize = AMD_L2_EBX_IUTLB_ENTRIES(descs[1]);
   1168          1.44   msaitoh 	cai->cai_associativity = AMD_L2_EBX_IUTLB_ASSOC(descs[1]);
   1169          1.44   msaitoh 	cai->cai_linesize = (4 * 1024);
   1170          1.44   msaitoh 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1171          1.44   msaitoh 	    cai->cai_associativity);
   1172          1.44   msaitoh 	if (cp != NULL)
   1173          1.44   msaitoh 		cai->cai_associativity = cp->cai_associativity;
   1174          1.44   msaitoh 	else
   1175          1.44   msaitoh 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1176           1.1        ad 
   1177          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_L2_ITLB2];
   1178          1.44   msaitoh 	cai->cai_totalsize = AMD_L2_EAX_IUTLB_ENTRIES(descs[0]);
   1179          1.44   msaitoh 	cai->cai_associativity = AMD_L2_EAX_IUTLB_ASSOC(descs[0]);
   1180          1.44   msaitoh 	cai->cai_linesize = largepagesize;
   1181          1.44   msaitoh 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1182          1.44   msaitoh 	    cai->cai_associativity);
   1183          1.44   msaitoh 	if (cp != NULL)
   1184          1.44   msaitoh 		cai->cai_associativity = cp->cai_associativity;
   1185          1.44   msaitoh 	else
   1186          1.44   msaitoh 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1187           1.1        ad 
   1188          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_L2_DTLB];
   1189          1.44   msaitoh 	cai->cai_totalsize = AMD_L2_EBX_DTLB_ENTRIES(descs[1]);
   1190          1.44   msaitoh 	cai->cai_associativity = AMD_L2_EBX_DTLB_ASSOC(descs[1]);
   1191          1.44   msaitoh 	cai->cai_linesize = (4 * 1024);
   1192          1.44   msaitoh 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1193          1.44   msaitoh 	    cai->cai_associativity);
   1194          1.44   msaitoh 	if (cp != NULL)
   1195          1.44   msaitoh 		cai->cai_associativity = cp->cai_associativity;
   1196          1.44   msaitoh 	else
   1197          1.44   msaitoh 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1198           1.1        ad 
   1199          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_L2_DTLB2];
   1200          1.44   msaitoh 	cai->cai_totalsize = AMD_L2_EAX_DTLB_ENTRIES(descs[0]);
   1201          1.44   msaitoh 	cai->cai_associativity = AMD_L2_EAX_DTLB_ASSOC(descs[0]);
   1202          1.44   msaitoh 	cai->cai_linesize = largepagesize;
   1203          1.44   msaitoh 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1204          1.44   msaitoh 	    cai->cai_associativity);
   1205          1.44   msaitoh 	if (cp != NULL)
   1206          1.44   msaitoh 		cai->cai_associativity = cp->cai_associativity;
   1207          1.44   msaitoh 	else
   1208          1.44   msaitoh 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1209           1.1        ad 
   1210          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_L2CACHE];
   1211          1.44   msaitoh 	cai->cai_totalsize = AMD_L2_ECX_C_SIZE(descs[2]);
   1212          1.44   msaitoh 	cai->cai_associativity = AMD_L2_ECX_C_ASSOC(descs[2]);
   1213          1.44   msaitoh 	cai->cai_linesize = AMD_L2_ECX_C_LS(descs[2]);
   1214           1.1        ad 
   1215          1.44   msaitoh 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1216          1.44   msaitoh 	    cai->cai_associativity);
   1217          1.44   msaitoh 	if (cp != NULL)
   1218          1.44   msaitoh 		cai->cai_associativity = cp->cai_associativity;
   1219          1.44   msaitoh 	else
   1220          1.44   msaitoh 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1221           1.1        ad 
   1222          1.44   msaitoh 	/*
   1223          1.44   msaitoh 	 * Determine L3 cache info on AMD Family 10h and newer processors
   1224          1.44   msaitoh 	 */
   1225          1.44   msaitoh 	if (ci->ci_family >= 0x10) {
   1226          1.44   msaitoh 		cai = &ci->ci_cinfo[CAI_L3CACHE];
   1227          1.44   msaitoh 		cai->cai_totalsize = AMD_L3_EDX_C_SIZE(descs[3]);
   1228          1.44   msaitoh 		cai->cai_associativity = AMD_L3_EDX_C_ASSOC(descs[3]);
   1229          1.44   msaitoh 		cai->cai_linesize = AMD_L3_EDX_C_LS(descs[3]);
   1230           1.1        ad 
   1231          1.44   msaitoh 		cp = cache_info_lookup(amd_cpuid_l3cache_assoc_info,
   1232          1.44   msaitoh 		    cai->cai_associativity);
   1233          1.44   msaitoh 		if (cp != NULL)
   1234          1.44   msaitoh 			cai->cai_associativity = cp->cai_associativity;
   1235          1.44   msaitoh 		else
   1236          1.44   msaitoh 			cai->cai_associativity = 0;	/* XXX Unkn/Rsvd */
   1237          1.44   msaitoh 	}
   1238           1.1        ad 
   1239           1.1        ad 	/*
   1240          1.44   msaitoh 	 * Determine 1GB TLB info.
   1241           1.1        ad 	 */
   1242          1.44   msaitoh 	if (lfunc < 0x80000019) {
   1243          1.44   msaitoh 		/* No 1GB TLB info available. */
   1244          1.44   msaitoh 		return;
   1245           1.1        ad 	}
   1246          1.44   msaitoh 
   1247          1.44   msaitoh 	x86_cpuid(0x80000019, descs);
   1248          1.44   msaitoh 
   1249          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_L1_1GBITLB];
   1250          1.44   msaitoh 	cai->cai_totalsize = AMD_L1_1GB_EAX_IUTLB_ENTRIES(descs[0]);
   1251          1.44   msaitoh 	cai->cai_associativity = AMD_L1_1GB_EAX_IUTLB_ASSOC(descs[0]);
   1252          1.44   msaitoh 	cai->cai_linesize = (1024 * 1024 * 1024);
   1253          1.44   msaitoh 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1254          1.44   msaitoh 	    cai->cai_associativity);
   1255          1.44   msaitoh 	if (cp != NULL)
   1256          1.44   msaitoh 		cai->cai_associativity = cp->cai_associativity;
   1257          1.44   msaitoh 	else
   1258          1.44   msaitoh 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1259          1.44   msaitoh 
   1260          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_L1_1GBDTLB];
   1261          1.44   msaitoh 	cai->cai_totalsize = AMD_L1_1GB_EAX_DTLB_ENTRIES(descs[0]);
   1262          1.44   msaitoh 	cai->cai_associativity = AMD_L1_1GB_EAX_DTLB_ASSOC(descs[0]);
   1263          1.44   msaitoh 	cai->cai_linesize = (1024 * 1024 * 1024);
   1264          1.44   msaitoh 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1265          1.44   msaitoh 	    cai->cai_associativity);
   1266          1.44   msaitoh 	if (cp != NULL)
   1267          1.44   msaitoh 		cai->cai_associativity = cp->cai_associativity;
   1268          1.44   msaitoh 	else
   1269          1.44   msaitoh 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1270          1.44   msaitoh 
   1271          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_L2_1GBITLB];
   1272          1.44   msaitoh 	cai->cai_totalsize = AMD_L2_1GB_EBX_IUTLB_ENTRIES(descs[1]);
   1273          1.44   msaitoh 	cai->cai_associativity = AMD_L2_1GB_EBX_IUTLB_ASSOC(descs[1]);
   1274          1.44   msaitoh 	cai->cai_linesize = (1024 * 1024 * 1024);
   1275          1.44   msaitoh 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1276          1.44   msaitoh 	    cai->cai_associativity);
   1277          1.44   msaitoh 	if (cp != NULL)
   1278          1.44   msaitoh 		cai->cai_associativity = cp->cai_associativity;
   1279          1.44   msaitoh 	else
   1280          1.44   msaitoh 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1281          1.44   msaitoh 
   1282          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_L2_1GBDTLB];
   1283          1.44   msaitoh 	cai->cai_totalsize = AMD_L2_1GB_EBX_DUTLB_ENTRIES(descs[1]);
   1284          1.44   msaitoh 	cai->cai_associativity = AMD_L2_1GB_EBX_DUTLB_ASSOC(descs[1]);
   1285          1.44   msaitoh 	cai->cai_linesize = (1024 * 1024 * 1024);
   1286          1.44   msaitoh 	cp = cache_info_lookup(amd_cpuid_l2cache_assoc_info,
   1287          1.44   msaitoh 	    cai->cai_associativity);
   1288          1.44   msaitoh 	if (cp != NULL)
   1289          1.44   msaitoh 		cai->cai_associativity = cp->cai_associativity;
   1290          1.44   msaitoh 	else
   1291          1.44   msaitoh 		cai->cai_associativity = 0;	/* XXX Unknown/reserved */
   1292           1.1        ad }
   1293           1.1        ad 
   1294           1.1        ad static void
   1295          1.44   msaitoh via_cpu_cacheinfo(struct cpu_info *ci)
   1296           1.1        ad {
   1297          1.44   msaitoh 	struct x86_cache_info *cai;
   1298          1.44   msaitoh 	int stepping;
   1299          1.44   msaitoh 	u_int descs[4];
   1300          1.44   msaitoh 	u_int lfunc;
   1301          1.44   msaitoh 
   1302          1.50   msaitoh 	stepping = CPUID_TO_STEPPING(ci->ci_signature);
   1303           1.1        ad 
   1304          1.44   msaitoh 	/*
   1305          1.44   msaitoh 	 * Determine the largest extended function value.
   1306          1.44   msaitoh 	 */
   1307           1.1        ad 	x86_cpuid(0x80000000, descs);
   1308          1.44   msaitoh 	lfunc = descs[0];
   1309           1.1        ad 
   1310           1.1        ad 	/*
   1311          1.44   msaitoh 	 * Determine L1 cache/TLB info.
   1312           1.1        ad 	 */
   1313          1.44   msaitoh 	if (lfunc < 0x80000005) {
   1314          1.44   msaitoh 		/* No L1 cache info available. */
   1315          1.44   msaitoh 		return;
   1316           1.1        ad 	}
   1317           1.1        ad 
   1318          1.44   msaitoh 	x86_cpuid(0x80000005, descs);
   1319          1.44   msaitoh 
   1320          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_ITLB];
   1321          1.44   msaitoh 	cai->cai_totalsize = VIA_L1_EBX_ITLB_ENTRIES(descs[1]);
   1322          1.44   msaitoh 	cai->cai_associativity = VIA_L1_EBX_ITLB_ASSOC(descs[1]);
   1323          1.44   msaitoh 	cai->cai_linesize = (4 * 1024);
   1324          1.44   msaitoh 
   1325          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_DTLB];
   1326          1.44   msaitoh 	cai->cai_totalsize = VIA_L1_EBX_DTLB_ENTRIES(descs[1]);
   1327          1.44   msaitoh 	cai->cai_associativity = VIA_L1_EBX_DTLB_ASSOC(descs[1]);
   1328          1.44   msaitoh 	cai->cai_linesize = (4 * 1024);
   1329          1.44   msaitoh 
   1330          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_DCACHE];
   1331          1.44   msaitoh 	cai->cai_totalsize = VIA_L1_ECX_DC_SIZE(descs[2]);
   1332          1.44   msaitoh 	cai->cai_associativity = VIA_L1_ECX_DC_ASSOC(descs[2]);
   1333          1.44   msaitoh 	cai->cai_linesize = VIA_L1_EDX_IC_LS(descs[2]);
   1334          1.44   msaitoh 	if (ci->ci_model == 9 && stepping == 8) {
   1335          1.44   msaitoh 		/* Erratum: stepping 8 reports 4 when it should be 2 */
   1336          1.44   msaitoh 		cai->cai_associativity = 2;
   1337          1.44   msaitoh 	}
   1338          1.44   msaitoh 
   1339          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_ICACHE];
   1340          1.44   msaitoh 	cai->cai_totalsize = VIA_L1_EDX_IC_SIZE(descs[3]);
   1341          1.44   msaitoh 	cai->cai_associativity = VIA_L1_EDX_IC_ASSOC(descs[3]);
   1342          1.44   msaitoh 	cai->cai_linesize = VIA_L1_EDX_IC_LS(descs[3]);
   1343          1.44   msaitoh 	if (ci->ci_model == 9 && stepping == 8) {
   1344          1.44   msaitoh 		/* Erratum: stepping 8 reports 4 when it should be 2 */
   1345          1.44   msaitoh 		cai->cai_associativity = 2;
   1346          1.44   msaitoh 	}
   1347          1.44   msaitoh 
   1348          1.44   msaitoh 	/*
   1349          1.44   msaitoh 	 * Determine L2 cache/TLB info.
   1350          1.44   msaitoh 	 */
   1351          1.44   msaitoh 	if (lfunc < 0x80000006) {
   1352          1.44   msaitoh 		/* No L2 cache info available. */
   1353           1.1        ad 		return;
   1354          1.44   msaitoh 	}
   1355           1.1        ad 
   1356          1.44   msaitoh 	x86_cpuid(0x80000006, descs);
   1357           1.1        ad 
   1358          1.44   msaitoh 	cai = &ci->ci_cinfo[CAI_L2CACHE];
   1359          1.44   msaitoh 	if (ci->ci_model >= 9) {
   1360          1.44   msaitoh 		cai->cai_totalsize = VIA_L2N_ECX_C_SIZE(descs[2]);
   1361          1.44   msaitoh 		cai->cai_associativity = VIA_L2N_ECX_C_ASSOC(descs[2]);
   1362          1.44   msaitoh 		cai->cai_linesize = VIA_L2N_ECX_C_LS(descs[2]);
   1363          1.44   msaitoh 	} else {
   1364          1.44   msaitoh 		cai->cai_totalsize = VIA_L2_ECX_C_SIZE(descs[2]);
   1365          1.44   msaitoh 		cai->cai_associativity = VIA_L2_ECX_C_ASSOC(descs[2]);
   1366          1.44   msaitoh 		cai->cai_linesize = VIA_L2_ECX_C_LS(descs[2]);
   1367           1.1        ad 	}
   1368           1.1        ad }
   1369           1.1        ad 
   1370           1.1        ad static void
   1371           1.1        ad tmx86_get_longrun_status(u_int *frequency, u_int *voltage, u_int *percentage)
   1372           1.1        ad {
   1373           1.1        ad 	u_int descs[4];
   1374           1.1        ad 
   1375           1.1        ad 	x86_cpuid(0x80860007, descs);
   1376           1.1        ad 	*frequency = descs[0];
   1377           1.1        ad 	*voltage = descs[1];
   1378           1.1        ad 	*percentage = descs[2];
   1379           1.1        ad }
   1380           1.1        ad 
   1381           1.1        ad static void
   1382           1.1        ad transmeta_cpu_info(struct cpu_info *ci)
   1383           1.1        ad {
   1384           1.1        ad 	u_int descs[4], nreg;
   1385           1.1        ad 	u_int frequency, voltage, percentage;
   1386           1.1        ad 
   1387           1.1        ad 	x86_cpuid(0x80860000, descs);
   1388           1.1        ad 	nreg = descs[0];
   1389           1.1        ad 	if (nreg >= 0x80860001) {
   1390           1.1        ad 		x86_cpuid(0x80860001, descs);
   1391           1.1        ad 		aprint_verbose_dev(ci->ci_dev, "Processor revision %u.%u.%u.%u\n",
   1392           1.1        ad 		    (descs[1] >> 24) & 0xff,
   1393           1.1        ad 		    (descs[1] >> 16) & 0xff,
   1394           1.1        ad 		    (descs[1] >> 8) & 0xff,
   1395           1.1        ad 		    descs[1] & 0xff);
   1396           1.1        ad 	}
   1397           1.1        ad 	if (nreg >= 0x80860002) {
   1398           1.1        ad 		x86_cpuid(0x80860002, descs);
   1399           1.1        ad 		aprint_verbose_dev(ci->ci_dev, "Code Morphing Software Rev: %u.%u.%u-%u-%u\n",
   1400           1.1        ad 		    (descs[1] >> 24) & 0xff,
   1401           1.1        ad 		    (descs[1] >> 16) & 0xff,
   1402           1.1        ad 		    (descs[1] >> 8) & 0xff,
   1403           1.1        ad 		    descs[1] & 0xff,
   1404           1.1        ad 		    descs[2]);
   1405           1.1        ad 	}
   1406           1.1        ad 	if (nreg >= 0x80860006) {
   1407           1.1        ad 		union {
   1408           1.1        ad 			char text[65];
   1409           1.1        ad 			u_int descs[4][4];
   1410           1.1        ad 		} info;
   1411           1.1        ad 		int i;
   1412           1.1        ad 
   1413           1.1        ad 		for (i=0; i<4; i++) {
   1414           1.1        ad 			x86_cpuid(0x80860003 + i, info.descs[i]);
   1415           1.1        ad 		}
   1416           1.1        ad 		info.text[64] = '\0';
   1417           1.1        ad 		aprint_verbose_dev(ci->ci_dev, "%s\n", info.text);
   1418           1.1        ad 	}
   1419           1.1        ad 
   1420           1.1        ad 	if (nreg >= 0x80860007) {
   1421           1.1        ad 		tmx86_get_longrun_status(&frequency,
   1422           1.1        ad 		    &voltage, &percentage);
   1423           1.1        ad 		aprint_verbose_dev(ci->ci_dev, "LongRun <%dMHz %dmV %d%%>\n",
   1424           1.1        ad 		    frequency, voltage, percentage);
   1425           1.1        ad 	}
   1426           1.1        ad }
   1427           1.1        ad 
   1428          1.38       dsl static void
   1429          1.44   msaitoh cpu_probe_base_features(struct cpu_info *ci, const char *cpuname)
   1430          1.44   msaitoh {
   1431          1.44   msaitoh 	u_int descs[4];
   1432          1.52   msaitoh 	int i;
   1433          1.44   msaitoh 	uint32_t brand[12];
   1434          1.44   msaitoh 
   1435          1.44   msaitoh 	memset(ci, 0, sizeof(*ci));
   1436          1.44   msaitoh 	ci->ci_dev = cpuname;
   1437          1.44   msaitoh 
   1438          1.44   msaitoh 	ci->ci_cpu_type = x86_identify();
   1439          1.44   msaitoh 	if (ci->ci_cpu_type >= 0) {
   1440          1.44   msaitoh 		/* Old pre-cpuid instruction cpu */
   1441          1.44   msaitoh 		ci->ci_cpuid_level = -1;
   1442          1.44   msaitoh 		return;
   1443          1.44   msaitoh 	}
   1444          1.44   msaitoh 
   1445          1.51   msaitoh 	/*
   1446          1.51   msaitoh 	 * This CPU supports cpuid instruction, so we can call x86_cpuid()
   1447          1.51   msaitoh 	 * function.
   1448          1.51   msaitoh 	 */
   1449          1.51   msaitoh 
   1450          1.51   msaitoh 	/*
   1451          1.51   msaitoh 	 * Fn0000_0000:
   1452          1.51   msaitoh 	 * - Save cpuid max level.
   1453          1.51   msaitoh 	 * - Save vendor string.
   1454          1.51   msaitoh 	 */
   1455          1.44   msaitoh 	x86_cpuid(0, descs);
   1456          1.44   msaitoh 	ci->ci_cpuid_level = descs[0];
   1457          1.51   msaitoh 	/* Save vendor string */
   1458          1.44   msaitoh 	ci->ci_vendor[0] = descs[1];
   1459          1.44   msaitoh 	ci->ci_vendor[2] = descs[2];
   1460          1.44   msaitoh 	ci->ci_vendor[1] = descs[3];
   1461          1.44   msaitoh 	ci->ci_vendor[3] = 0;
   1462          1.54   msaitoh 
   1463          1.51   msaitoh 	/*
   1464          1.52   msaitoh 	 * Fn8000_0000:
   1465          1.52   msaitoh 	 * - Get cpuid extended function's max level.
   1466          1.52   msaitoh 	 */
   1467          1.52   msaitoh 	x86_cpuid(0x80000000, descs);
   1468      1.58.2.2    martin 	if (descs[0] >= 0x80000000)
   1469          1.52   msaitoh 		ci->ci_cpuid_extlevel = descs[0];
   1470      1.58.2.2    martin 	else {
   1471          1.52   msaitoh 		/* Set lower value than 0x80000000 */
   1472          1.52   msaitoh 		ci->ci_cpuid_extlevel = 0;
   1473          1.52   msaitoh 	}
   1474          1.52   msaitoh 
   1475          1.52   msaitoh 	/*
   1476          1.51   msaitoh 	 * Fn8000_000[2-4]:
   1477          1.51   msaitoh 	 * - Save brand string.
   1478          1.51   msaitoh 	 */
   1479          1.52   msaitoh 	if (ci->ci_cpuid_extlevel >= 0x80000004) {
   1480          1.44   msaitoh 		x86_cpuid(0x80000002, brand);
   1481          1.44   msaitoh 		x86_cpuid(0x80000003, brand + 4);
   1482          1.44   msaitoh 		x86_cpuid(0x80000004, brand + 8);
   1483          1.44   msaitoh 		for (i = 0; i < 48; i++)
   1484          1.44   msaitoh 			if (((char *) brand)[i] != ' ')
   1485          1.44   msaitoh 				break;
   1486          1.44   msaitoh 		memcpy(cpu_brand_string, ((char *) brand) + i, 48 - i);
   1487          1.44   msaitoh 	}
   1488          1.44   msaitoh 
   1489          1.44   msaitoh 	if (ci->ci_cpuid_level < 1)
   1490          1.44   msaitoh 		return;
   1491          1.44   msaitoh 
   1492          1.51   msaitoh 	/*
   1493          1.51   msaitoh 	 * Fn0000_0001:
   1494          1.51   msaitoh 	 * - Get CPU family, model and stepping (from eax).
   1495          1.51   msaitoh 	 * - Initial local APIC ID and brand ID (from ebx)
   1496          1.52   msaitoh 	 * - CPUID2 (from ecx)
   1497          1.52   msaitoh 	 * - CPUID (from edx)
   1498          1.51   msaitoh 	 */
   1499          1.44   msaitoh 	x86_cpuid(1, descs);
   1500          1.44   msaitoh 	ci->ci_signature = descs[0];
   1501          1.44   msaitoh 
   1502          1.44   msaitoh 	/* Extract full family/model values */
   1503          1.50   msaitoh 	ci->ci_family = CPUID_TO_FAMILY(ci->ci_signature);
   1504          1.50   msaitoh 	ci->ci_model = CPUID_TO_MODEL(ci->ci_signature);
   1505          1.44   msaitoh 
   1506          1.44   msaitoh 	/* Brand is low order 8 bits of ebx */
   1507          1.44   msaitoh 	ci->ci_brand_id = descs[1] & 0xff;
   1508          1.51   msaitoh 	/* Initial local APIC ID */
   1509          1.44   msaitoh 	ci->ci_initapicid = (descs[1] >> 24) & 0xff;
   1510          1.44   msaitoh 
   1511          1.44   msaitoh 	ci->ci_feat_val[1] = descs[2];
   1512          1.44   msaitoh 	ci->ci_feat_val[0] = descs[3];
   1513          1.44   msaitoh 
   1514          1.44   msaitoh 	if (ci->ci_cpuid_level < 3)
   1515          1.44   msaitoh 		return;
   1516          1.44   msaitoh 
   1517          1.44   msaitoh 	/*
   1518          1.44   msaitoh 	 * If the processor serial number misfeature is present and supported,
   1519          1.44   msaitoh 	 * extract it here.
   1520          1.44   msaitoh 	 */
   1521          1.44   msaitoh 	if ((ci->ci_feat_val[0] & CPUID_PN) != 0) {
   1522          1.44   msaitoh 		ci->ci_cpu_serial[0] = ci->ci_signature;
   1523          1.44   msaitoh 		x86_cpuid(3, descs);
   1524          1.44   msaitoh 		ci->ci_cpu_serial[2] = descs[2];
   1525          1.44   msaitoh 		ci->ci_cpu_serial[1] = descs[3];
   1526          1.44   msaitoh 	}
   1527          1.44   msaitoh 
   1528          1.44   msaitoh 	if (ci->ci_cpuid_level < 0xd)
   1529          1.44   msaitoh 		return;
   1530          1.44   msaitoh 
   1531          1.44   msaitoh 	/* Get support XCR0 bits */
   1532          1.44   msaitoh 	x86_cpuid2(0xd, 0, descs);
   1533          1.44   msaitoh 	ci->ci_feat_val[5] = descs[0];	/* Actually 64 bits */
   1534          1.44   msaitoh 	ci->ci_cur_xsave = descs[1];
   1535          1.44   msaitoh 	ci->ci_max_xsave = descs[2];
   1536          1.44   msaitoh 
   1537          1.44   msaitoh 	/* Additional flags (eg xsaveopt support) */
   1538          1.44   msaitoh 	x86_cpuid2(0xd, 1, descs);
   1539          1.44   msaitoh 	ci->ci_feat_val[6] = descs[0];   /* Actually 64 bits */
   1540          1.44   msaitoh }
   1541          1.44   msaitoh 
   1542          1.44   msaitoh static void
   1543      1.58.2.2    martin cpu_probe_hv_features(struct cpu_info *ci, const char *cpuname)
   1544      1.58.2.2    martin {
   1545      1.58.2.2    martin 	uint32_t descs[4];
   1546      1.58.2.2    martin 	char hv_sig[13];
   1547      1.58.2.2    martin 	char *p;
   1548      1.58.2.2    martin 	const char *hv_name;
   1549      1.58.2.2    martin 	int i;
   1550      1.58.2.2    martin 
   1551      1.58.2.2    martin 	/*
   1552      1.58.2.2    martin 	 * [RFC] CPUID usage for interaction between Hypervisors and Linux.
   1553      1.58.2.2    martin 	 * http://lkml.org/lkml/2008/10/1/246
   1554      1.58.2.2    martin 	 *
   1555      1.58.2.2    martin 	 * KB1009458: Mechanisms to determine if software is running in
   1556      1.58.2.2    martin 	 * a VMware virtual machine
   1557      1.58.2.2    martin 	 * http://kb.vmware.com/kb/1009458
   1558      1.58.2.2    martin 	 */
   1559      1.58.2.2    martin 	if ((ci->ci_feat_val[1] & CPUID2_RAZ) != 0) {
   1560      1.58.2.2    martin 		x86_cpuid(0x40000000, descs);
   1561      1.58.2.2    martin 		for (i = 1, p = hv_sig; i < 4; i++, p += sizeof(descs) / 4)
   1562      1.58.2.2    martin 			memcpy(p, &descs[i], sizeof(descs[i]));
   1563      1.58.2.2    martin 		*p = '\0';
   1564      1.58.2.2    martin 		/*
   1565      1.58.2.2    martin 		 * HV vendor	ID string
   1566      1.58.2.2    martin 		 * ------------+--------------
   1567      1.58.2.2    martin 		 * KVM		"KVMKVMKVM"
   1568      1.58.2.2    martin 		 * Microsoft	"Microsoft Hv"
   1569      1.58.2.2    martin 		 * VMware	"VMwareVMware"
   1570      1.58.2.2    martin 		 * Xen		"XenVMMXenVMM"
   1571      1.58.2.2    martin 		 */
   1572      1.58.2.2    martin 		if (strncmp(hv_sig, "KVMKVMKVM", 9) == 0)
   1573      1.58.2.2    martin 			hv_name = "KVM";
   1574      1.58.2.2    martin 		else if (strncmp(hv_sig, "Microsoft Hv", 12) == 0)
   1575      1.58.2.2    martin 			hv_name = "Hyper-V";
   1576      1.58.2.2    martin 		else if (strncmp(hv_sig, "VMwareVMware", 12) == 0)
   1577      1.58.2.2    martin 			hv_name = "VMware";
   1578      1.58.2.2    martin 		else if (strncmp(hv_sig, "XenVMMXenVMM", 12) == 0)
   1579      1.58.2.2    martin 			hv_name = "Xen";
   1580      1.58.2.2    martin 		else
   1581      1.58.2.2    martin 			hv_name = "unknown";
   1582      1.58.2.2    martin 
   1583      1.58.2.2    martin 		printf("%s: Running on hypervisor: %s\n", cpuname, hv_name);
   1584      1.58.2.2    martin 	}
   1585      1.58.2.2    martin }
   1586      1.58.2.2    martin 
   1587      1.58.2.2    martin static void
   1588          1.44   msaitoh cpu_probe_features(struct cpu_info *ci)
   1589          1.44   msaitoh {
   1590          1.44   msaitoh 	const struct cpu_cpuid_nameclass *cpup = NULL;
   1591          1.44   msaitoh 	unsigned int i;
   1592          1.44   msaitoh 
   1593          1.44   msaitoh 	if (ci->ci_cpuid_level < 1)
   1594          1.44   msaitoh 		return;
   1595          1.44   msaitoh 
   1596          1.44   msaitoh 	for (i = 0; i < __arraycount(i386_cpuid_cpus); i++) {
   1597          1.44   msaitoh 		if (!strncmp((char *)ci->ci_vendor,
   1598          1.44   msaitoh 		    i386_cpuid_cpus[i].cpu_id, 12)) {
   1599          1.44   msaitoh 			cpup = &i386_cpuid_cpus[i];
   1600          1.44   msaitoh 			break;
   1601          1.44   msaitoh 		}
   1602          1.44   msaitoh 	}
   1603          1.44   msaitoh 
   1604          1.44   msaitoh 	if (cpup == NULL)
   1605          1.44   msaitoh 		return;
   1606          1.44   msaitoh 
   1607          1.44   msaitoh 	i = ci->ci_family - CPU_MINFAMILY;
   1608          1.44   msaitoh 
   1609          1.44   msaitoh 	if (i >= __arraycount(cpup->cpu_family))
   1610          1.44   msaitoh 		i = __arraycount(cpup->cpu_family) - 1;
   1611          1.44   msaitoh 
   1612          1.44   msaitoh 	if (cpup->cpu_family[i].cpu_probe == NULL)
   1613          1.44   msaitoh 		return;
   1614          1.44   msaitoh 
   1615          1.44   msaitoh 	(*cpup->cpu_family[i].cpu_probe)(ci);
   1616          1.44   msaitoh }
   1617          1.44   msaitoh 
   1618          1.44   msaitoh static void
   1619          1.38       dsl print_bits(const char *cpuname, const char *hdr, const char *fmt, uint32_t val)
   1620          1.38       dsl {
   1621          1.38       dsl 	char buf[32 * 16];
   1622          1.38       dsl 	char *bp;
   1623          1.38       dsl 
   1624          1.38       dsl #define	MAX_LINE_LEN	79	/* get from command arg or 'stty cols' ? */
   1625          1.38       dsl 
   1626          1.38       dsl 	if (val == 0 || fmt == NULL)
   1627          1.38       dsl 		return;
   1628          1.38       dsl 
   1629          1.38       dsl 	snprintb_m(buf, sizeof(buf), fmt, val,
   1630          1.38       dsl 	    MAX_LINE_LEN - strlen(cpuname) - 2 - strlen(hdr) - 1);
   1631          1.38       dsl 	bp = buf;
   1632          1.38       dsl 	while (*bp != '\0') {
   1633          1.38       dsl 		aprint_verbose("%s: %s %s\n", cpuname, hdr, bp);
   1634          1.38       dsl 		bp += strlen(bp) + 1;
   1635          1.38       dsl 	}
   1636          1.38       dsl }
   1637          1.38       dsl 
   1638          1.44   msaitoh static void
   1639          1.44   msaitoh identifycpu_cpuids(struct cpu_info *ci)
   1640           1.1        ad {
   1641          1.44   msaitoh 	const char *cpuname = ci->ci_dev;
   1642          1.44   msaitoh 	u_int lp_max = 1;	/* logical processors per package */
   1643          1.44   msaitoh 	u_int smt_max;		/* smt per core */
   1644          1.44   msaitoh 	u_int core_max = 1;	/* core per package */
   1645          1.44   msaitoh 	u_int smt_bits, core_bits;
   1646          1.44   msaitoh 	uint32_t descs[4];
   1647          1.44   msaitoh 
   1648          1.44   msaitoh 	aprint_verbose("%s: Initial APIC ID %u\n", cpuname, ci->ci_initapicid);
   1649          1.44   msaitoh 	ci->ci_packageid = ci->ci_initapicid;
   1650          1.44   msaitoh 	ci->ci_coreid = 0;
   1651          1.44   msaitoh 	ci->ci_smtid = 0;
   1652          1.44   msaitoh 	if (cpu_vendor != CPUVENDOR_INTEL) {
   1653          1.44   msaitoh 		return;
   1654          1.44   msaitoh 	}
   1655           1.1        ad 
   1656          1.44   msaitoh 	/*
   1657          1.44   msaitoh 	 * 253668.pdf 7.10.2
   1658          1.44   msaitoh 	 */
   1659          1.44   msaitoh 
   1660          1.44   msaitoh 	if ((ci->ci_feat_val[0] & CPUID_HTT) != 0) {
   1661          1.44   msaitoh 		x86_cpuid(1, descs);
   1662          1.44   msaitoh 		lp_max = (descs[1] >> 16) & 0xff;
   1663          1.44   msaitoh 	}
   1664          1.54   msaitoh 	if (ci->ci_cpuid_level >= 4) {
   1665          1.44   msaitoh 		x86_cpuid2(4, 0, descs);
   1666          1.44   msaitoh 		core_max = (descs[0] >> 26) + 1;
   1667          1.44   msaitoh 	}
   1668          1.44   msaitoh 	assert(lp_max >= core_max);
   1669          1.44   msaitoh 	smt_max = lp_max / core_max;
   1670          1.44   msaitoh 	smt_bits = ilog2(smt_max - 1) + 1;
   1671          1.44   msaitoh 	core_bits = ilog2(core_max - 1) + 1;
   1672          1.44   msaitoh 	if (smt_bits + core_bits) {
   1673          1.44   msaitoh 		ci->ci_packageid = ci->ci_initapicid >> (smt_bits + core_bits);
   1674          1.44   msaitoh 	}
   1675          1.44   msaitoh 	aprint_verbose("%s: Cluster/Package ID %u\n", cpuname,
   1676          1.44   msaitoh 	    ci->ci_packageid);
   1677          1.44   msaitoh 	if (core_bits) {
   1678          1.44   msaitoh 		u_int core_mask = __BITS(smt_bits, smt_bits + core_bits - 1);
   1679          1.44   msaitoh 
   1680          1.44   msaitoh 		ci->ci_coreid =
   1681          1.44   msaitoh 		    __SHIFTOUT(ci->ci_initapicid, core_mask);
   1682          1.44   msaitoh 		aprint_verbose("%s: Core ID %u\n", cpuname, ci->ci_coreid);
   1683          1.44   msaitoh 	}
   1684          1.44   msaitoh 	if (smt_bits) {
   1685          1.44   msaitoh 		u_int smt_mask = __BITS((int)0, (int)(smt_bits - 1));
   1686          1.44   msaitoh 
   1687          1.44   msaitoh 		ci->ci_smtid = __SHIFTOUT(ci->ci_initapicid, smt_mask);
   1688          1.44   msaitoh 		aprint_verbose("%s: SMT ID %u\n", cpuname, ci->ci_smtid);
   1689          1.44   msaitoh 	}
   1690          1.44   msaitoh }
   1691          1.44   msaitoh 
   1692          1.44   msaitoh void
   1693          1.44   msaitoh identifycpu(int fd, const char *cpuname)
   1694          1.44   msaitoh {
   1695          1.44   msaitoh 	const char *name = "", *modifier, *vendorname, *brand = "";
   1696          1.44   msaitoh 	int class = CPUCLASS_386;
   1697          1.44   msaitoh 	unsigned int i;
   1698          1.44   msaitoh 	int modif, family;
   1699          1.44   msaitoh 	const struct cpu_cpuid_nameclass *cpup = NULL;
   1700          1.44   msaitoh 	const struct cpu_cpuid_family *cpufam;
   1701          1.44   msaitoh 	struct cpu_info *ci, cistore;
   1702      1.58.2.2    martin 	u_int descs[4];
   1703          1.44   msaitoh 	size_t sz;
   1704          1.44   msaitoh 	struct cpu_ucode_version ucode;
   1705          1.44   msaitoh 	union {
   1706          1.44   msaitoh 		struct cpu_ucode_version_amd amd;
   1707          1.44   msaitoh 		struct cpu_ucode_version_intel1 intel1;
   1708          1.44   msaitoh 	} ucvers;
   1709          1.44   msaitoh 
   1710          1.44   msaitoh 	ci = &cistore;
   1711          1.44   msaitoh 	cpu_probe_base_features(ci, cpuname);
   1712      1.58.2.2    martin 	aprint_verbose("%s: highest basic info %08x\n", cpuname,
   1713      1.58.2.2    martin 	    ci->ci_cpuid_level);
   1714      1.58.2.2    martin 	if (verbose) {
   1715      1.58.2.2    martin 		int bf;
   1716      1.58.2.2    martin 
   1717      1.58.2.2    martin 		for (bf = 0; bf <= ci->ci_cpuid_level; bf++) {
   1718      1.58.2.2    martin 			x86_cpuid(bf, descs);
   1719      1.58.2.2    martin 			printf("%s: %08x: %08x %08x %08x %08x\n", cpuname,
   1720      1.58.2.2    martin 			    bf, descs[0], descs[1], descs[2], descs[3]);
   1721      1.58.2.2    martin 		}
   1722      1.58.2.2    martin 	}
   1723      1.58.2.2    martin 	if (ci->ci_cpuid_extlevel >=  0x80000000)
   1724      1.58.2.2    martin 		aprint_verbose("%s: highest extended info %08x\n", cpuname,
   1725      1.58.2.2    martin 		    ci->ci_cpuid_extlevel);
   1726      1.58.2.2    martin 	if (verbose) {
   1727      1.58.2.2    martin 		unsigned int ef;
   1728      1.58.2.2    martin 
   1729      1.58.2.2    martin 		for (ef = 0x80000000; ef <= ci->ci_cpuid_extlevel; ef++) {
   1730      1.58.2.2    martin 			x86_cpuid(ef, descs);
   1731      1.58.2.2    martin 			printf("%s: %08x: %08x %08x %08x %08x\n", cpuname,
   1732      1.58.2.2    martin 			    ef, descs[0], descs[1], descs[2], descs[3]);
   1733      1.58.2.2    martin 		}
   1734      1.58.2.2    martin 	}
   1735      1.58.2.2    martin 
   1736      1.58.2.2    martin 	cpu_probe_hv_features(ci, cpuname);
   1737          1.44   msaitoh 	cpu_probe_features(ci);
   1738           1.1        ad 
   1739          1.34       dsl 	if (ci->ci_cpu_type >= 0) {
   1740          1.51   msaitoh 		/* Old pre-cpuid instruction cpu */
   1741          1.34       dsl 		if (ci->ci_cpu_type >= (int)__arraycount(i386_nocpuid_cpus))
   1742          1.34       dsl 			errx(1, "unknown cpu type %d", ci->ci_cpu_type);
   1743          1.34       dsl 		name = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_name;
   1744          1.34       dsl 		cpu_vendor = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_vendor;
   1745          1.34       dsl 		vendorname = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_vendorname;
   1746          1.34       dsl 		class = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_class;
   1747          1.34       dsl 		ci->ci_info = i386_nocpuid_cpus[ci->ci_cpu_type].cpu_info;
   1748           1.1        ad 		modifier = "";
   1749           1.1        ad 	} else {
   1750          1.51   msaitoh 		/* CPU which support cpuid instruction */
   1751           1.1        ad 		modif = (ci->ci_signature >> 12) & 0x3;
   1752          1.37       dsl 		family = ci->ci_family;
   1753           1.1        ad 		if (family < CPU_MINFAMILY)
   1754           1.1        ad 			errx(1, "identifycpu: strange family value");
   1755          1.37       dsl 		if (family > CPU_MAXFAMILY)
   1756          1.37       dsl 			family = CPU_MAXFAMILY;
   1757           1.1        ad 
   1758          1.36       dsl 		for (i = 0; i < __arraycount(i386_cpuid_cpus); i++) {
   1759           1.1        ad 			if (!strncmp((char *)ci->ci_vendor,
   1760           1.1        ad 			    i386_cpuid_cpus[i].cpu_id, 12)) {
   1761           1.1        ad 				cpup = &i386_cpuid_cpus[i];
   1762           1.1        ad 				break;
   1763           1.1        ad 			}
   1764           1.1        ad 		}
   1765           1.1        ad 
   1766           1.1        ad 		if (cpup == NULL) {
   1767           1.1        ad 			cpu_vendor = CPUVENDOR_UNKNOWN;
   1768           1.1        ad 			if (ci->ci_vendor[0] != '\0')
   1769           1.1        ad 				vendorname = (char *)&ci->ci_vendor[0];
   1770           1.1        ad 			else
   1771           1.1        ad 				vendorname = "Unknown";
   1772           1.1        ad 			class = family - 3;
   1773           1.1        ad 			modifier = "";
   1774           1.1        ad 			name = "";
   1775           1.1        ad 			ci->ci_info = NULL;
   1776           1.1        ad 		} else {
   1777           1.1        ad 			cpu_vendor = cpup->cpu_vendor;
   1778           1.1        ad 			vendorname = cpup->cpu_vendorname;
   1779           1.1        ad 			modifier = modifiers[modif];
   1780           1.1        ad 			cpufam = &cpup->cpu_family[family - CPU_MINFAMILY];
   1781          1.37       dsl 			name = cpufam->cpu_models[ci->ci_model];
   1782          1.18  pgoyette 			if (name == NULL || *name == '\0')
   1783          1.37       dsl 			    name = cpufam->cpu_model_default;
   1784           1.1        ad 			class = cpufam->cpu_class;
   1785           1.1        ad 			ci->ci_info = cpufam->cpu_info;
   1786           1.1        ad 
   1787           1.1        ad 			if (cpu_vendor == CPUVENDOR_INTEL) {
   1788          1.37       dsl 				if (ci->ci_family == 6 && ci->ci_model >= 5) {
   1789           1.1        ad 					const char *tmp;
   1790           1.1        ad 					tmp = intel_family6_name(ci);
   1791           1.1        ad 					if (tmp != NULL)
   1792           1.1        ad 						name = tmp;
   1793           1.1        ad 				}
   1794          1.37       dsl 				if (ci->ci_family == 15 &&
   1795           1.1        ad 				    ci->ci_brand_id <
   1796           1.1        ad 				    __arraycount(i386_intel_brand) &&
   1797           1.1        ad 				    i386_intel_brand[ci->ci_brand_id])
   1798           1.1        ad 					name =
   1799           1.1        ad 					     i386_intel_brand[ci->ci_brand_id];
   1800           1.1        ad 			}
   1801           1.1        ad 
   1802           1.1        ad 			if (cpu_vendor == CPUVENDOR_AMD) {
   1803          1.37       dsl 				if (ci->ci_family == 6 && ci->ci_model >= 6) {
   1804           1.1        ad 					if (ci->ci_brand_id == 1)
   1805           1.1        ad 						/*
   1806           1.1        ad 						 * It's Duron. We override the
   1807           1.1        ad 						 * name, since it might have
   1808           1.1        ad 						 * been misidentified as Athlon.
   1809           1.1        ad 						 */
   1810           1.1        ad 						name =
   1811           1.1        ad 						    amd_brand[ci->ci_brand_id];
   1812           1.1        ad 					else
   1813           1.1        ad 						brand = amd_brand_name;
   1814           1.1        ad 				}
   1815          1.50   msaitoh 				if (CPUID_TO_BASEFAMILY(ci->ci_signature)
   1816          1.50   msaitoh 				    == 0xf) {
   1817          1.37       dsl 					/* Identify AMD64 CPU names.  */
   1818           1.1        ad 					const char *tmp;
   1819           1.1        ad 					tmp = amd_amd64_name(ci);
   1820           1.1        ad 					if (tmp != NULL)
   1821           1.1        ad 						name = tmp;
   1822           1.1        ad 				}
   1823           1.1        ad 			}
   1824           1.1        ad 
   1825          1.37       dsl 			if (cpu_vendor == CPUVENDOR_IDT && ci->ci_family >= 6)
   1826           1.1        ad 				vendorname = "VIA";
   1827           1.1        ad 		}
   1828           1.1        ad 	}
   1829           1.1        ad 
   1830           1.1        ad 	ci->ci_cpu_class = class;
   1831           1.1        ad 
   1832           1.1        ad 	sz = sizeof(ci->ci_tsc_freq);
   1833           1.1        ad 	(void)sysctlbyname("machdep.tsc_freq", &ci->ci_tsc_freq, &sz, NULL, 0);
   1834          1.26       chs 	sz = sizeof(use_pae);
   1835          1.26       chs 	(void)sysctlbyname("machdep.pae", &use_pae, &sz, NULL, 0);
   1836          1.26       chs 	largepagesize = (use_pae ? 2 * 1024 * 1024 : 4 * 1024 * 1024);
   1837           1.1        ad 
   1838          1.38       dsl 	/*
   1839          1.38       dsl 	 * The 'cpu_brand_string' is much more useful than the 'cpu_model'
   1840          1.38       dsl 	 * we try to determine from the family/model values.
   1841          1.38       dsl 	 */
   1842          1.38       dsl 	if (*cpu_brand_string != '\0')
   1843          1.38       dsl 		aprint_normal("%s: \"%s\"\n", cpuname, cpu_brand_string);
   1844          1.38       dsl 
   1845          1.38       dsl 	aprint_normal("%s: %s", cpuname, vendorname);
   1846          1.38       dsl 	if (*modifier)
   1847          1.38       dsl 		aprint_normal(" %s", modifier);
   1848          1.38       dsl 	if (*name)
   1849          1.38       dsl 		aprint_normal(" %s", name);
   1850          1.38       dsl 	if (*brand)
   1851          1.38       dsl 		aprint_normal(" %s", brand);
   1852          1.38       dsl 	aprint_normal(" (%s-class)", classnames[class]);
   1853           1.1        ad 
   1854           1.1        ad 	if (ci->ci_tsc_freq != 0)
   1855      1.58.2.2    martin 		aprint_normal(", %ju.%02ju MHz",
   1856          1.28     joerg 		    ((uintmax_t)ci->ci_tsc_freq + 4999) / 1000000,
   1857          1.28     joerg 		    (((uintmax_t)ci->ci_tsc_freq + 4999) / 10000) % 100);
   1858      1.58.2.2    martin 	aprint_normal("\n");
   1859          1.38       dsl 
   1860          1.38       dsl 	aprint_normal_dev(ci->ci_dev, "family %#x model %#x stepping %#x",
   1861          1.50   msaitoh 	    ci->ci_family, ci->ci_model, CPUID_TO_STEPPING(ci->ci_signature));
   1862           1.1        ad 	if (ci->ci_signature != 0)
   1863          1.38       dsl 		aprint_normal(" (id %#x)", ci->ci_signature);
   1864           1.1        ad 	aprint_normal("\n");
   1865           1.1        ad 
   1866           1.1        ad 	if (ci->ci_info)
   1867           1.1        ad 		(*ci->ci_info)(ci);
   1868           1.1        ad 
   1869          1.18  pgoyette 	/*
   1870          1.18  pgoyette 	 * display CPU feature flags
   1871          1.18  pgoyette 	 */
   1872          1.18  pgoyette 
   1873          1.38       dsl 	print_bits(cpuname, "features", CPUID_FLAGS1, ci->ci_feat_val[0]);
   1874          1.38       dsl 	print_bits(cpuname, "features1", CPUID2_FLAGS1, ci->ci_feat_val[1]);
   1875          1.18  pgoyette 
   1876          1.38       dsl 	/* These next two are actually common definitions! */
   1877          1.38       dsl 	print_bits(cpuname, "features2",
   1878          1.38       dsl 	    cpu_vendor == CPUVENDOR_INTEL ? CPUID_INTEL_EXT_FLAGS
   1879          1.38       dsl 		: CPUID_EXT_FLAGS, ci->ci_feat_val[2]);
   1880          1.38       dsl 	print_bits(cpuname, "features3",
   1881          1.38       dsl 	    cpu_vendor == CPUVENDOR_INTEL ? CPUID_INTEL_FLAGS4
   1882          1.38       dsl 		: CPUID_AMD_FLAGS4, ci->ci_feat_val[3]);
   1883          1.38       dsl 
   1884          1.38       dsl 	print_bits(cpuname, "padloack features", CPUID_FLAGS_PADLOCK,
   1885          1.38       dsl 	    ci->ci_feat_val[4]);
   1886          1.38       dsl 
   1887          1.38       dsl 	print_bits(cpuname, "xsave features", XCR0_FLAGS1, ci->ci_feat_val[5]);
   1888          1.38       dsl 	print_bits(cpuname, "xsave instructions", CPUID_PES1_FLAGS,
   1889          1.38       dsl 	    ci->ci_feat_val[6]);
   1890          1.38       dsl 
   1891          1.38       dsl 	if (ci->ci_max_xsave != 0) {
   1892          1.38       dsl 		aprint_normal("%s: xsave area size: current %d, maximum %d",
   1893          1.38       dsl 			cpuname, ci->ci_cur_xsave, ci->ci_max_xsave);
   1894          1.38       dsl 		aprint_normal(", xgetbv %sabled\n",
   1895          1.38       dsl 		    ci->ci_feat_val[1] & CPUID2_OSXSAVE ? "en" : "dis");
   1896          1.38       dsl 		if (ci->ci_feat_val[1] & CPUID2_OSXSAVE)
   1897          1.38       dsl 			print_bits(cpuname, "enabled xsave", XCR0_FLAGS1,
   1898          1.38       dsl 			    x86_xgetbv());
   1899          1.12    cegger 	}
   1900           1.1        ad 
   1901          1.54   msaitoh 	x86_print_cache_and_tlb_info(ci);
   1902           1.1        ad 
   1903          1.18  pgoyette 	if (ci->ci_cpuid_level >= 3 && (ci->ci_feat_val[0] & CPUID_PN)) {
   1904           1.1        ad 		aprint_verbose("%s: serial number %04X-%04X-%04X-%04X-%04X-%04X\n",
   1905           1.1        ad 		    cpuname,
   1906           1.1        ad 		    ci->ci_cpu_serial[0] / 65536, ci->ci_cpu_serial[0] % 65536,
   1907           1.1        ad 		    ci->ci_cpu_serial[1] / 65536, ci->ci_cpu_serial[1] % 65536,
   1908           1.1        ad 		    ci->ci_cpu_serial[2] / 65536, ci->ci_cpu_serial[2] % 65536);
   1909           1.1        ad 	}
   1910           1.1        ad 
   1911           1.1        ad 	if (ci->ci_cpu_class == CPUCLASS_386) {
   1912           1.1        ad 		errx(1, "NetBSD requires an 80486 or later processor");
   1913           1.1        ad 	}
   1914           1.1        ad 
   1915          1.34       dsl 	if (ci->ci_cpu_type == CPU_486DLC) {
   1916           1.1        ad #ifndef CYRIX_CACHE_WORKS
   1917           1.1        ad 		aprint_error("WARNING: CYRIX 486DLC CACHE UNCHANGED.\n");
   1918           1.1        ad #else
   1919           1.1        ad #ifndef CYRIX_CACHE_REALLY_WORKS
   1920           1.1        ad 		aprint_error("WARNING: CYRIX 486DLC CACHE ENABLED IN HOLD-FLUSH MODE.\n");
   1921           1.1        ad #else
   1922           1.1        ad 		aprint_error("WARNING: CYRIX 486DLC CACHE ENABLED.\n");
   1923           1.1        ad #endif
   1924           1.1        ad #endif
   1925           1.1        ad 	}
   1926           1.1        ad 
   1927           1.1        ad 	/*
   1928           1.1        ad 	 * Everything past this point requires a Pentium or later.
   1929           1.1        ad 	 */
   1930           1.1        ad 	if (ci->ci_cpuid_level < 0)
   1931           1.1        ad 		return;
   1932           1.1        ad 
   1933           1.1        ad 	identifycpu_cpuids(ci);
   1934           1.1        ad 
   1935           1.1        ad #ifdef INTEL_CORETEMP
   1936           1.1        ad 	if (cpu_vendor == CPUVENDOR_INTEL && ci->ci_cpuid_level >= 0x06)
   1937           1.1        ad 		coretemp_register(ci);
   1938           1.1        ad #endif
   1939           1.1        ad 
   1940           1.5        ad 	if (cpu_vendor == CPUVENDOR_AMD) {
   1941          1.22    cegger 		uint32_t data[4];
   1942          1.15      yamt 
   1943          1.22    cegger 		x86_cpuid(0x80000000, data);
   1944          1.22    cegger 		if (data[0] >= 0x80000007)
   1945          1.22    cegger 			powernow_probe(ci);
   1946          1.22    cegger 
   1947          1.22    cegger 		if ((data[0] >= 0x8000000a)
   1948          1.22    cegger 		   && (ci->ci_feat_val[3] & CPUID_SVM) != 0) {
   1949          1.15      yamt 			x86_cpuid(0x8000000a, data);
   1950          1.15      yamt 			aprint_verbose("%s: SVM Rev. %d\n", cpuname,
   1951          1.15      yamt 			    data[0] & 0xf);
   1952          1.15      yamt 			aprint_verbose("%s: SVM NASID %d\n", cpuname, data[1]);
   1953          1.38       dsl 			print_bits(cpuname, "SVM features", CPUID_AMD_SVM_FLAGS,
   1954          1.38       dsl 				   data[3]);
   1955          1.15      yamt 		}
   1956          1.39      yamt 	} else if (cpu_vendor == CPUVENDOR_INTEL) {
   1957          1.39      yamt 		uint32_t data[4];
   1958          1.54   msaitoh 		int32_t bi_index;
   1959          1.39      yamt 
   1960          1.54   msaitoh 		for (bi_index = 1; bi_index <= ci->ci_cpuid_level; bi_index++) {
   1961          1.39      yamt 			x86_cpuid(bi_index, data);
   1962          1.39      yamt 			switch (bi_index) {
   1963          1.39      yamt 			case 6:
   1964          1.39      yamt 				print_bits(cpuname, "DSPM-eax",
   1965          1.39      yamt 				    CPUID_DSPM_FLAGS, data[0]);
   1966          1.39      yamt 				print_bits(cpuname, "DSPM-ecx",
   1967          1.39      yamt 				    CPUID_DSPM_FLAGS1, data[2]);
   1968          1.39      yamt 				break;
   1969          1.39      yamt 			case 7:
   1970          1.39      yamt 				aprint_verbose("%s: SEF highest subleaf %08x\n",
   1971          1.39      yamt 				    cpuname, data[0]);
   1972          1.39      yamt 				print_bits(cpuname, "SEF-main", CPUID_SEF_FLAGS,
   1973          1.39      yamt 				    data[1]);
   1974          1.39      yamt 				break;
   1975          1.39      yamt #if 0
   1976          1.39      yamt 			default:
   1977          1.39      yamt 				aprint_verbose("%s: basic %08x-eax %08x\n",
   1978          1.39      yamt 				    cpuname, bi_index, data[0]);
   1979          1.39      yamt 				aprint_verbose("%s: basic %08x-ebx %08x\n",
   1980          1.39      yamt 				    cpuname, bi_index, data[1]);
   1981          1.39      yamt 				aprint_verbose("%s: basic %08x-ecx %08x\n",
   1982          1.39      yamt 				    cpuname, bi_index, data[2]);
   1983          1.39      yamt 				aprint_verbose("%s: basic %08x-edx %08x\n",
   1984          1.39      yamt 				    cpuname, bi_index, data[3]);
   1985          1.39      yamt 				break;
   1986          1.39      yamt #endif
   1987          1.39      yamt 			}
   1988          1.39      yamt 		}
   1989           1.1        ad 	}
   1990           1.1        ad 
   1991           1.1        ad #ifdef INTEL_ONDEMAND_CLOCKMOD
   1992           1.1        ad 	clockmod_init();
   1993           1.1        ad #endif
   1994           1.2        ad 
   1995          1.32  drochner 	if (cpu_vendor == CPUVENDOR_AMD)
   1996          1.32  drochner 		ucode.loader_version = CPU_UCODE_LOADER_AMD;
   1997          1.32  drochner 	else if (cpu_vendor == CPUVENDOR_INTEL)
   1998          1.32  drochner 		ucode.loader_version = CPU_UCODE_LOADER_INTEL1;
   1999          1.32  drochner 	else
   2000          1.32  drochner 		return;
   2001          1.35       dsl 
   2002          1.32  drochner 	ucode.data = &ucvers;
   2003          1.35       dsl 	if (ioctl(fd, IOC_CPU_UCODE_GET_VERSION, &ucode) < 0) {
   2004          1.35       dsl #ifdef __i386__
   2005          1.35       dsl 		struct cpu_ucode_version_64 ucode_64;
   2006          1.35       dsl 		if (errno != ENOTTY)
   2007          1.35       dsl 			return;
   2008          1.35       dsl 		/* Try the 64 bit ioctl */
   2009          1.35       dsl 		memset(&ucode_64, 0, sizeof ucode_64);
   2010          1.35       dsl 		ucode_64.data = &ucvers;
   2011          1.35       dsl 		ucode_64.loader_version = ucode.loader_version;
   2012          1.35       dsl 		if (ioctl(fd, IOC_CPU_UCODE_GET_VERSION_64, &ucode_64) < 0)
   2013          1.35       dsl 			return;
   2014      1.58.2.2    martin #else
   2015      1.58.2.2    martin 		return;
   2016          1.35       dsl #endif
   2017          1.35       dsl 	}
   2018          1.35       dsl 
   2019          1.32  drochner 	if (cpu_vendor == CPUVENDOR_AMD)
   2020          1.32  drochner 		printf("%s: UCode version: 0x%"PRIx64"\n", cpuname, ucvers.amd.version);
   2021          1.32  drochner 	else if (cpu_vendor == CPUVENDOR_INTEL)
   2022          1.32  drochner 		printf("%s: microcode version 0x%x, platform ID %d\n", cpuname,
   2023          1.32  drochner 		       ucvers.intel1.ucodeversion, ucvers.intel1.platformid);
   2024           1.1        ad }
   2025           1.1        ad 
   2026          1.54   msaitoh static const struct x86_cache_info *
   2027          1.54   msaitoh cache_info_lookup(const struct x86_cache_info *cai, uint8_t desc)
   2028          1.54   msaitoh {
   2029          1.54   msaitoh 	int i;
   2030          1.54   msaitoh 
   2031          1.54   msaitoh 	for (i = 0; cai[i].cai_desc != 0; i++) {
   2032          1.54   msaitoh 		if (cai[i].cai_desc == desc)
   2033          1.54   msaitoh 			return (&cai[i]);
   2034          1.54   msaitoh 	}
   2035          1.54   msaitoh 
   2036          1.54   msaitoh 	return (NULL);
   2037          1.54   msaitoh }
   2038          1.54   msaitoh 
   2039           1.1        ad static const char *
   2040           1.1        ad print_cache_config(struct cpu_info *ci, int cache_tag, const char *name,
   2041           1.1        ad     const char *sep)
   2042           1.1        ad {
   2043           1.1        ad 	struct x86_cache_info *cai = &ci->ci_cinfo[cache_tag];
   2044           1.7  christos 	char human_num[HUMAN_BUFSIZE];
   2045           1.1        ad 
   2046           1.1        ad 	if (cai->cai_totalsize == 0)
   2047           1.1        ad 		return sep;
   2048           1.1        ad 
   2049           1.1        ad 	if (sep == NULL)
   2050           1.1        ad 		aprint_verbose_dev(ci->ci_dev, "");
   2051           1.1        ad 	else
   2052           1.1        ad 		aprint_verbose("%s", sep);
   2053           1.1        ad 	if (name != NULL)
   2054           1.1        ad 		aprint_verbose("%s ", name);
   2055           1.1        ad 
   2056           1.1        ad 	if (cai->cai_string != NULL) {
   2057           1.1        ad 		aprint_verbose("%s ", cai->cai_string);
   2058           1.1        ad 	} else {
   2059           1.8  christos 		(void)humanize_number(human_num, sizeof(human_num),
   2060           1.7  christos 			cai->cai_totalsize, "B", HN_AUTOSCALE, HN_NOSPACE);
   2061           1.7  christos 		aprint_verbose("%s %dB/line ", human_num, cai->cai_linesize);
   2062           1.1        ad 	}
   2063           1.1        ad 	switch (cai->cai_associativity) {
   2064           1.1        ad 	case    0:
   2065           1.1        ad 		aprint_verbose("disabled");
   2066           1.1        ad 		break;
   2067           1.1        ad 	case    1:
   2068           1.1        ad 		aprint_verbose("direct-mapped");
   2069           1.1        ad 		break;
   2070           1.1        ad 	case 0xff:
   2071           1.1        ad 		aprint_verbose("fully associative");
   2072           1.1        ad 		break;
   2073           1.1        ad 	default:
   2074           1.1        ad 		aprint_verbose("%d-way", cai->cai_associativity);
   2075           1.1        ad 		break;
   2076           1.1        ad 	}
   2077           1.1        ad 	return ", ";
   2078           1.1        ad }
   2079           1.1        ad 
   2080           1.1        ad static const char *
   2081           1.1        ad print_tlb_config(struct cpu_info *ci, int cache_tag, const char *name,
   2082           1.1        ad     const char *sep)
   2083           1.1        ad {
   2084           1.1        ad 	struct x86_cache_info *cai = &ci->ci_cinfo[cache_tag];
   2085           1.7  christos 	char human_num[HUMAN_BUFSIZE];
   2086           1.1        ad 
   2087           1.1        ad 	if (cai->cai_totalsize == 0)
   2088           1.1        ad 		return sep;
   2089           1.1        ad 
   2090           1.1        ad 	if (sep == NULL)
   2091           1.1        ad 		aprint_verbose_dev(ci->ci_dev, "");
   2092           1.1        ad 	else
   2093           1.1        ad 		aprint_verbose("%s", sep);
   2094           1.1        ad 	if (name != NULL)
   2095           1.1        ad 		aprint_verbose("%s ", name);
   2096           1.1        ad 
   2097           1.1        ad 	if (cai->cai_string != NULL) {
   2098           1.1        ad 		aprint_verbose("%s", cai->cai_string);
   2099           1.1        ad 	} else {
   2100           1.7  christos 		(void)humanize_number(human_num, sizeof(human_num),
   2101           1.7  christos 			cai->cai_linesize, "B", HN_AUTOSCALE, HN_NOSPACE);
   2102           1.7  christos 		aprint_verbose("%d %s entries ", cai->cai_totalsize,
   2103           1.7  christos 		    human_num);
   2104           1.1        ad 		switch (cai->cai_associativity) {
   2105           1.1        ad 		case 0:
   2106           1.1        ad 			aprint_verbose("disabled");
   2107           1.1        ad 			break;
   2108           1.1        ad 		case 1:
   2109           1.1        ad 			aprint_verbose("direct-mapped");
   2110           1.1        ad 			break;
   2111           1.1        ad 		case 0xff:
   2112           1.1        ad 			aprint_verbose("fully associative");
   2113           1.1        ad 			break;
   2114           1.1        ad 		default:
   2115           1.1        ad 			aprint_verbose("%d-way", cai->cai_associativity);
   2116           1.1        ad 			break;
   2117           1.1        ad 		}
   2118           1.1        ad 	}
   2119           1.1        ad 	return ", ";
   2120           1.1        ad }
   2121           1.1        ad 
   2122           1.1        ad static void
   2123          1.54   msaitoh x86_print_cache_and_tlb_info(struct cpu_info *ci)
   2124           1.1        ad {
   2125          1.47       mrg 	const char *sep = NULL;
   2126           1.1        ad 
   2127           1.1        ad 	if (ci->ci_cinfo[CAI_ICACHE].cai_totalsize != 0 ||
   2128           1.1        ad 	    ci->ci_cinfo[CAI_DCACHE].cai_totalsize != 0) {
   2129           1.1        ad 		sep = print_cache_config(ci, CAI_ICACHE, "I-cache", NULL);
   2130           1.1        ad 		sep = print_cache_config(ci, CAI_DCACHE, "D-cache", sep);
   2131           1.1        ad 		if (sep != NULL)
   2132           1.1        ad 			aprint_verbose("\n");
   2133           1.1        ad 	}
   2134           1.1        ad 	if (ci->ci_cinfo[CAI_L2CACHE].cai_totalsize != 0) {
   2135           1.1        ad 		sep = print_cache_config(ci, CAI_L2CACHE, "L2 cache", NULL);
   2136           1.1        ad 		if (sep != NULL)
   2137           1.1        ad 			aprint_verbose("\n");
   2138           1.1        ad 	}
   2139          1.26       chs 	if (ci->ci_cinfo[CAI_L3CACHE].cai_totalsize != 0) {
   2140          1.26       chs 		sep = print_cache_config(ci, CAI_L3CACHE, "L3 cache", NULL);
   2141          1.26       chs 		if (sep != NULL)
   2142          1.26       chs 			aprint_verbose("\n");
   2143          1.26       chs 	}
   2144          1.46   msaitoh 	if (ci->ci_cinfo[CAI_PREFETCH].cai_linesize != 0) {
   2145          1.46   msaitoh 		aprint_verbose_dev(ci->ci_dev, "%dB prefetching",
   2146          1.46   msaitoh 			ci->ci_cinfo[CAI_PREFETCH].cai_linesize);
   2147          1.46   msaitoh 		if (sep != NULL)
   2148          1.46   msaitoh 			aprint_verbose("\n");
   2149          1.46   msaitoh 	}
   2150           1.1        ad 	if (ci->ci_cinfo[CAI_ITLB].cai_totalsize != 0) {
   2151           1.1        ad 		sep = print_tlb_config(ci, CAI_ITLB, "ITLB", NULL);
   2152           1.1        ad 		sep = print_tlb_config(ci, CAI_ITLB2, NULL, sep);
   2153           1.1        ad 		if (sep != NULL)
   2154           1.1        ad 			aprint_verbose("\n");
   2155           1.1        ad 	}
   2156           1.1        ad 	if (ci->ci_cinfo[CAI_DTLB].cai_totalsize != 0) {
   2157           1.1        ad 		sep = print_tlb_config(ci, CAI_DTLB, "DTLB", NULL);
   2158           1.1        ad 		sep = print_tlb_config(ci, CAI_DTLB2, NULL, sep);
   2159           1.1        ad 		if (sep != NULL)
   2160           1.1        ad 			aprint_verbose("\n");
   2161           1.1        ad 	}
   2162          1.26       chs 	if (ci->ci_cinfo[CAI_L2_ITLB].cai_totalsize != 0) {
   2163          1.26       chs 		sep = print_tlb_config(ci, CAI_L2_ITLB, "L2 ITLB", NULL);
   2164          1.26       chs 		sep = print_tlb_config(ci, CAI_L2_ITLB2, NULL, sep);
   2165          1.26       chs 		if (sep != NULL)
   2166          1.26       chs 			aprint_verbose("\n");
   2167          1.26       chs 	}
   2168          1.26       chs 	if (ci->ci_cinfo[CAI_L2_DTLB].cai_totalsize != 0) {
   2169          1.26       chs 		sep = print_tlb_config(ci, CAI_L2_DTLB, "L2 DTLB", NULL);
   2170          1.26       chs 		sep = print_tlb_config(ci, CAI_L2_DTLB2, NULL, sep);
   2171          1.26       chs 		if (sep != NULL)
   2172          1.26       chs 			aprint_verbose("\n");
   2173          1.26       chs 	}
   2174          1.42   msaitoh 	if (ci->ci_cinfo[CAI_L2_STLB].cai_totalsize != 0) {
   2175          1.42   msaitoh 		sep = print_tlb_config(ci, CAI_L2_STLB, "L2 STLB", NULL);
   2176          1.42   msaitoh 		sep = print_tlb_config(ci, CAI_L2_STLB2, NULL, sep);
   2177          1.42   msaitoh 		if (sep != NULL)
   2178          1.42   msaitoh 			aprint_verbose("\n");
   2179          1.42   msaitoh 	}
   2180          1.26       chs 	if (ci->ci_cinfo[CAI_L1_1GBITLB].cai_totalsize != 0) {
   2181          1.42   msaitoh 		sep = print_tlb_config(ci, CAI_L1_1GBITLB, "L1 1GB page ITLB",
   2182          1.42   msaitoh 		    NULL);
   2183          1.26       chs 		if (sep != NULL)
   2184          1.26       chs 			aprint_verbose("\n");
   2185          1.26       chs 	}
   2186          1.26       chs 	if (ci->ci_cinfo[CAI_L1_1GBDTLB].cai_totalsize != 0) {
   2187          1.42   msaitoh 		sep = print_tlb_config(ci, CAI_L1_1GBDTLB, "L1 1GB page DTLB",
   2188          1.42   msaitoh 		    NULL);
   2189          1.26       chs 		if (sep != NULL)
   2190          1.26       chs 			aprint_verbose("\n");
   2191          1.26       chs 	}
   2192          1.26       chs 	if (ci->ci_cinfo[CAI_L2_1GBITLB].cai_totalsize != 0) {
   2193          1.42   msaitoh 		sep = print_tlb_config(ci, CAI_L2_1GBITLB, "L2 1GB page ITLB",
   2194          1.42   msaitoh 		    NULL);
   2195          1.26       chs 		if (sep != NULL)
   2196          1.26       chs 			aprint_verbose("\n");
   2197          1.26       chs 	}
   2198          1.26       chs 	if (ci->ci_cinfo[CAI_L2_1GBDTLB].cai_totalsize != 0) {
   2199          1.42   msaitoh 		sep = print_tlb_config(ci, CAI_L2_1GBDTLB, "L2 1GB page DTLB",
   2200          1.42   msaitoh 		    NULL);
   2201           1.7  christos 		if (sep != NULL)
   2202           1.7  christos 			aprint_verbose("\n");
   2203           1.7  christos 	}
   2204           1.1        ad }
   2205           1.5        ad 
   2206           1.5        ad static void
   2207           1.5        ad powernow_probe(struct cpu_info *ci)
   2208           1.5        ad {
   2209           1.5        ad 	uint32_t regs[4];
   2210          1.14  christos 	char buf[256];
   2211           1.5        ad 
   2212           1.5        ad 	x86_cpuid(0x80000007, regs);
   2213           1.5        ad 
   2214          1.14  christos 	snprintb(buf, sizeof(buf), CPUID_APM_FLAGS, regs[3]);
   2215           1.5        ad 	aprint_normal_dev(ci->ci_dev, "AMD Power Management features: %s\n",
   2216          1.14  christos 	    buf);
   2217           1.5        ad }
   2218          1.32  drochner 
   2219          1.32  drochner int
   2220          1.32  drochner ucodeupdate_check(int fd, struct cpu_ucode *uc)
   2221          1.32  drochner {
   2222          1.32  drochner 	struct cpu_info ci;
   2223          1.32  drochner 	int loader_version, res;
   2224          1.32  drochner 	struct cpu_ucode_version versreq;
   2225          1.32  drochner 
   2226          1.34       dsl 	cpu_probe_base_features(&ci, "unknown");
   2227          1.34       dsl 
   2228          1.32  drochner 	if (!strcmp((char *)ci.ci_vendor, "AuthenticAMD"))
   2229          1.32  drochner 		loader_version = CPU_UCODE_LOADER_AMD;
   2230          1.32  drochner 	else if (!strcmp((char *)ci.ci_vendor, "GenuineIntel"))
   2231          1.32  drochner 		loader_version = CPU_UCODE_LOADER_INTEL1;
   2232          1.32  drochner 	else
   2233          1.32  drochner 		return -1;
   2234          1.32  drochner 
   2235          1.32  drochner 	/* check whether the kernel understands this loader version */
   2236          1.32  drochner 	versreq.loader_version = loader_version;
   2237          1.32  drochner 	versreq.data = 0;
   2238          1.32  drochner 	res = ioctl(fd, IOC_CPU_UCODE_GET_VERSION, &versreq);
   2239          1.32  drochner 	if (res)
   2240          1.32  drochner 		return -1;
   2241          1.32  drochner 
   2242          1.32  drochner 	switch (loader_version) {
   2243          1.32  drochner 	case CPU_UCODE_LOADER_AMD:
   2244          1.32  drochner 		if (uc->cpu_nr != -1) {
   2245          1.32  drochner 			/* printf? */
   2246          1.32  drochner 			return -1;
   2247          1.32  drochner 		}
   2248          1.32  drochner 		uc->cpu_nr = CPU_UCODE_ALL_CPUS;
   2249          1.32  drochner 		break;
   2250          1.32  drochner 	case CPU_UCODE_LOADER_INTEL1:
   2251          1.32  drochner 		if (uc->cpu_nr == -1)
   2252          1.32  drochner 			uc->cpu_nr = CPU_UCODE_ALL_CPUS; /* for Xen */
   2253          1.32  drochner 		else
   2254          1.32  drochner 			uc->cpu_nr = CPU_UCODE_CURRENT_CPU;
   2255          1.32  drochner 		break;
   2256          1.32  drochner 	default: /* can't happen */
   2257          1.32  drochner 		return -1;
   2258          1.32  drochner 	}
   2259          1.32  drochner 	uc->loader_version = loader_version;
   2260          1.32  drochner 	return 0;
   2261          1.32  drochner }
   2262