1b8e80941Smrg/*
2b8e80941Smrg * Copyright (C) 2013 Red Hat
3b8e80941Smrg * Author: Rob Clark <robdclark@gmail.com>
4b8e80941Smrg *
5b8e80941Smrg * Permission is hereby granted, free of charge, to any person obtaining a
6b8e80941Smrg * copy of this software and associated documentation files (the "Software"),
7b8e80941Smrg * to deal in the Software without restriction, including without limitation
8b8e80941Smrg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9b8e80941Smrg * and/or sell copies of the Software, and to permit persons to whom the
10b8e80941Smrg * Software is furnished to do so, subject to the following conditions:
11b8e80941Smrg *
12b8e80941Smrg * The above copyright notice and this permission notice (including the next
13b8e80941Smrg * paragraph) shall be included in all copies or substantial portions of the
14b8e80941Smrg * Software.
15b8e80941Smrg *
16b8e80941Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17b8e80941Smrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18b8e80941Smrg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19b8e80941Smrg * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20b8e80941Smrg * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21b8e80941Smrg * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
22b8e80941Smrg * SOFTWARE.
23b8e80941Smrg */
24b8e80941Smrg
25b8e80941Smrg#ifndef __MSM_DRM_H__
26b8e80941Smrg#define __MSM_DRM_H__
27b8e80941Smrg
28b8e80941Smrg#include "drm-uapi/drm.h"
29b8e80941Smrg
30b8e80941Smrg#if defined(__cplusplus)
31b8e80941Smrgextern "C" {
32b8e80941Smrg#endif
33b8e80941Smrg
34b8e80941Smrg/* Please note that modifications to all structs defined here are
35b8e80941Smrg * subject to backwards-compatibility constraints:
36b8e80941Smrg *  1) Do not use pointers, use __u64 instead for 32 bit / 64 bit
37b8e80941Smrg *     user/kernel compatibility
38b8e80941Smrg *  2) Keep fields aligned to their size
39b8e80941Smrg *  3) Because of how drm_ioctl() works, we can add new fields at
40b8e80941Smrg *     the end of an ioctl if some care is taken: drm_ioctl() will
41b8e80941Smrg *     zero out the new fields at the tail of the ioctl, so a zero
42b8e80941Smrg *     value should have a backwards compatible meaning.  And for
43b8e80941Smrg *     output params, userspace won't see the newly added output
44b8e80941Smrg *     fields.. so that has to be somehow ok.
45b8e80941Smrg */
46b8e80941Smrg
47b8e80941Smrg#define MSM_PIPE_NONE        0x00
48b8e80941Smrg#define MSM_PIPE_2D0         0x01
49b8e80941Smrg#define MSM_PIPE_2D1         0x02
50b8e80941Smrg#define MSM_PIPE_3D0         0x10
51b8e80941Smrg
52b8e80941Smrg/* The pipe-id just uses the lower bits, so can be OR'd with flags in
53b8e80941Smrg * the upper 16 bits (which could be extended further, if needed, maybe
54b8e80941Smrg * we extend/overload the pipe-id some day to deal with multiple rings,
55b8e80941Smrg * but even then I don't think we need the full lower 16 bits).
56b8e80941Smrg */
57b8e80941Smrg#define MSM_PIPE_ID_MASK     0xffff
58b8e80941Smrg#define MSM_PIPE_ID(x)       ((x) & MSM_PIPE_ID_MASK)
59b8e80941Smrg#define MSM_PIPE_FLAGS(x)    ((x) & ~MSM_PIPE_ID_MASK)
60b8e80941Smrg
61b8e80941Smrg/* timeouts are specified in clock-monotonic absolute times (to simplify
62b8e80941Smrg * restarting interrupted ioctls).  The following struct is logically the
63b8e80941Smrg * same as 'struct timespec' but 32/64b ABI safe.
64b8e80941Smrg */
65b8e80941Smrgstruct drm_msm_timespec {
66b8e80941Smrg	__s64 tv_sec;          /* seconds */
67b8e80941Smrg	__s64 tv_nsec;         /* nanoseconds */
68b8e80941Smrg};
69b8e80941Smrg
70b8e80941Smrg#define MSM_PARAM_GPU_ID     0x01
71b8e80941Smrg#define MSM_PARAM_GMEM_SIZE  0x02
72b8e80941Smrg#define MSM_PARAM_CHIP_ID    0x03
73b8e80941Smrg#define MSM_PARAM_MAX_FREQ   0x04
74b8e80941Smrg#define MSM_PARAM_TIMESTAMP  0x05
75b8e80941Smrg#define MSM_PARAM_GMEM_BASE  0x06
76b8e80941Smrg#define MSM_PARAM_NR_RINGS   0x07
77b8e80941Smrg#define MSM_PARAM_PP_PGTABLE 0x08  /* => 1 for per-process pagetables, else 0 */
78b8e80941Smrg#define MSM_PARAM_FAULTS     0x09
79b8e80941Smrg
80b8e80941Smrgstruct drm_msm_param {
81b8e80941Smrg	__u32 pipe;           /* in, MSM_PIPE_x */
82b8e80941Smrg	__u32 param;          /* in, MSM_PARAM_x */
83b8e80941Smrg	__u64 value;          /* out (get_param) or in (set_param) */
84b8e80941Smrg};
85b8e80941Smrg
86b8e80941Smrg/*
87b8e80941Smrg * GEM buffers:
88b8e80941Smrg */
89b8e80941Smrg
90b8e80941Smrg#define MSM_BO_SCANOUT       0x00000001     /* scanout capable */
91b8e80941Smrg#define MSM_BO_GPU_READONLY  0x00000002
92b8e80941Smrg#define MSM_BO_CACHE_MASK    0x000f0000
93b8e80941Smrg/* cache modes */
94b8e80941Smrg#define MSM_BO_CACHED        0x00010000
95b8e80941Smrg#define MSM_BO_WC            0x00020000
96b8e80941Smrg#define MSM_BO_UNCACHED      0x00040000
97b8e80941Smrg
98b8e80941Smrg#define MSM_BO_FLAGS         (MSM_BO_SCANOUT | \
99b8e80941Smrg                              MSM_BO_GPU_READONLY | \
100b8e80941Smrg                              MSM_BO_CACHED | \
101b8e80941Smrg                              MSM_BO_WC | \
102b8e80941Smrg                              MSM_BO_UNCACHED)
103b8e80941Smrg
104b8e80941Smrgstruct drm_msm_gem_new {
105b8e80941Smrg	__u64 size;           /* in */
106b8e80941Smrg	__u32 flags;          /* in, mask of MSM_BO_x */
107b8e80941Smrg	__u32 handle;         /* out */
108b8e80941Smrg};
109b8e80941Smrg
110b8e80941Smrg/* Get or set GEM buffer info.  The requested value can be passed
111b8e80941Smrg * directly in 'value', or for data larger than 64b 'value' is a
112b8e80941Smrg * pointer to userspace buffer, with 'len' specifying the number of
113b8e80941Smrg * bytes copied into that buffer.  For info returned by pointer,
114b8e80941Smrg * calling the GEM_INFO ioctl with null 'value' will return the
115b8e80941Smrg * required buffer size in 'len'
116b8e80941Smrg */
117b8e80941Smrg#define MSM_INFO_GET_OFFSET	0x00   /* get mmap() offset, returned by value */
118b8e80941Smrg#define MSM_INFO_GET_IOVA	0x01   /* get iova, returned by value */
119b8e80941Smrg#define MSM_INFO_SET_NAME	0x02   /* set the debug name (by pointer) */
120b8e80941Smrg#define MSM_INFO_GET_NAME	0x03   /* get debug name, returned by pointer */
121b8e80941Smrg
122b8e80941Smrgstruct drm_msm_gem_info {
123b8e80941Smrg	__u32 handle;         /* in */
124b8e80941Smrg	__u32 info;           /* in - one of MSM_INFO_* */
125b8e80941Smrg	__u64 value;          /* in or out */
126b8e80941Smrg	__u32 len;            /* in or out */
127b8e80941Smrg	__u32 pad;
128b8e80941Smrg};
129b8e80941Smrg
130b8e80941Smrg#define MSM_PREP_READ        0x01
131b8e80941Smrg#define MSM_PREP_WRITE       0x02
132b8e80941Smrg#define MSM_PREP_NOSYNC      0x04
133b8e80941Smrg
134b8e80941Smrg#define MSM_PREP_FLAGS       (MSM_PREP_READ | MSM_PREP_WRITE | MSM_PREP_NOSYNC)
135b8e80941Smrg
136b8e80941Smrgstruct drm_msm_gem_cpu_prep {
137b8e80941Smrg	__u32 handle;         /* in */
138b8e80941Smrg	__u32 op;             /* in, mask of MSM_PREP_x */
139b8e80941Smrg	struct drm_msm_timespec timeout;   /* in */
140b8e80941Smrg};
141b8e80941Smrg
142b8e80941Smrgstruct drm_msm_gem_cpu_fini {
143b8e80941Smrg	__u32 handle;         /* in */
144b8e80941Smrg};
145b8e80941Smrg
146b8e80941Smrg/*
147b8e80941Smrg * Cmdstream Submission:
148b8e80941Smrg */
149b8e80941Smrg
150b8e80941Smrg/* The value written into the cmdstream is logically:
151b8e80941Smrg *
152b8e80941Smrg *   ((relocbuf->gpuaddr + reloc_offset) << shift) | or
153b8e80941Smrg *
154b8e80941Smrg * When we have GPU's w/ >32bit ptrs, it should be possible to deal
155b8e80941Smrg * with this by emit'ing two reloc entries with appropriate shift
156b8e80941Smrg * values.  Or a new MSM_SUBMIT_CMD_x type would also be an option.
157b8e80941Smrg *
158b8e80941Smrg * NOTE that reloc's must be sorted by order of increasing submit_offset,
159b8e80941Smrg * otherwise EINVAL.
160b8e80941Smrg */
161b8e80941Smrgstruct drm_msm_gem_submit_reloc {
162b8e80941Smrg	__u32 submit_offset;  /* in, offset from submit_bo */
163b8e80941Smrg	__u32 or;             /* in, value OR'd with result */
164b8e80941Smrg	__s32 shift;          /* in, amount of left shift (can be negative) */
165b8e80941Smrg	__u32 reloc_idx;      /* in, index of reloc_bo buffer */
166b8e80941Smrg	__u64 reloc_offset;   /* in, offset from start of reloc_bo */
167b8e80941Smrg};
168b8e80941Smrg
169b8e80941Smrg/* submit-types:
170b8e80941Smrg *   BUF - this cmd buffer is executed normally.
171b8e80941Smrg *   IB_TARGET_BUF - this cmd buffer is an IB target.  Reloc's are
172b8e80941Smrg *      processed normally, but the kernel does not setup an IB to
173b8e80941Smrg *      this buffer in the first-level ringbuffer
174b8e80941Smrg *   CTX_RESTORE_BUF - only executed if there has been a GPU context
175b8e80941Smrg *      switch since the last SUBMIT ioctl
176b8e80941Smrg */
177b8e80941Smrg#define MSM_SUBMIT_CMD_BUF             0x0001
178b8e80941Smrg#define MSM_SUBMIT_CMD_IB_TARGET_BUF   0x0002
179b8e80941Smrg#define MSM_SUBMIT_CMD_CTX_RESTORE_BUF 0x0003
180b8e80941Smrgstruct drm_msm_gem_submit_cmd {
181b8e80941Smrg	__u32 type;           /* in, one of MSM_SUBMIT_CMD_x */
182b8e80941Smrg	__u32 submit_idx;     /* in, index of submit_bo cmdstream buffer */
183b8e80941Smrg	__u32 submit_offset;  /* in, offset into submit_bo */
184b8e80941Smrg	__u32 size;           /* in, cmdstream size */
185b8e80941Smrg	__u32 pad;
186b8e80941Smrg	__u32 nr_relocs;      /* in, number of submit_reloc's */
187b8e80941Smrg	__u64 relocs;         /* in, ptr to array of submit_reloc's */
188b8e80941Smrg};
189b8e80941Smrg
190b8e80941Smrg/* Each buffer referenced elsewhere in the cmdstream submit (ie. the
191b8e80941Smrg * cmdstream buffer(s) themselves or reloc entries) has one (and only
192b8e80941Smrg * one) entry in the submit->bos[] table.
193b8e80941Smrg *
194b8e80941Smrg * As a optimization, the current buffer (gpu virtual address) can be
195b8e80941Smrg * passed back through the 'presumed' field.  If on a subsequent reloc,
196b8e80941Smrg * userspace passes back a 'presumed' address that is still valid,
197b8e80941Smrg * then patching the cmdstream for this entry is skipped.  This can
198b8e80941Smrg * avoid kernel needing to map/access the cmdstream bo in the common
199b8e80941Smrg * case.
200b8e80941Smrg */
201b8e80941Smrg#define MSM_SUBMIT_BO_READ             0x0001
202b8e80941Smrg#define MSM_SUBMIT_BO_WRITE            0x0002
203b8e80941Smrg#define MSM_SUBMIT_BO_DUMP             0x0004
204b8e80941Smrg
205b8e80941Smrg#define MSM_SUBMIT_BO_FLAGS            (MSM_SUBMIT_BO_READ | \
206b8e80941Smrg					MSM_SUBMIT_BO_WRITE | \
207b8e80941Smrg					MSM_SUBMIT_BO_DUMP)
208b8e80941Smrg
209b8e80941Smrgstruct drm_msm_gem_submit_bo {
210b8e80941Smrg	__u32 flags;          /* in, mask of MSM_SUBMIT_BO_x */
211b8e80941Smrg	__u32 handle;         /* in, GEM handle */
212b8e80941Smrg	__u64 presumed;       /* in/out, presumed buffer address */
213b8e80941Smrg};
214b8e80941Smrg
215b8e80941Smrg/* Valid submit ioctl flags: */
216b8e80941Smrg#define MSM_SUBMIT_NO_IMPLICIT   0x80000000 /* disable implicit sync */
217b8e80941Smrg#define MSM_SUBMIT_FENCE_FD_IN   0x40000000 /* enable input fence_fd */
218b8e80941Smrg#define MSM_SUBMIT_FENCE_FD_OUT  0x20000000 /* enable output fence_fd */
219b8e80941Smrg#define MSM_SUBMIT_SUDO          0x10000000 /* run submitted cmds from RB */
220b8e80941Smrg#define MSM_SUBMIT_FLAGS                ( \
221b8e80941Smrg		MSM_SUBMIT_NO_IMPLICIT   | \
222b8e80941Smrg		MSM_SUBMIT_FENCE_FD_IN   | \
223b8e80941Smrg		MSM_SUBMIT_FENCE_FD_OUT  | \
224b8e80941Smrg		MSM_SUBMIT_SUDO          | \
225b8e80941Smrg		0)
226b8e80941Smrg
227b8e80941Smrg/* Each cmdstream submit consists of a table of buffers involved, and
228b8e80941Smrg * one or more cmdstream buffers.  This allows for conditional execution
229b8e80941Smrg * (context-restore), and IB buffers needed for per tile/bin draw cmds.
230b8e80941Smrg */
231b8e80941Smrgstruct drm_msm_gem_submit {
232b8e80941Smrg	__u32 flags;          /* MSM_PIPE_x | MSM_SUBMIT_x */
233b8e80941Smrg	__u32 fence;          /* out */
234b8e80941Smrg	__u32 nr_bos;         /* in, number of submit_bo's */
235b8e80941Smrg	__u32 nr_cmds;        /* in, number of submit_cmd's */
236b8e80941Smrg	__u64 bos;            /* in, ptr to array of submit_bo's */
237b8e80941Smrg	__u64 cmds;           /* in, ptr to array of submit_cmd's */
238b8e80941Smrg	__s32 fence_fd;       /* in/out fence fd (see MSM_SUBMIT_FENCE_FD_IN/OUT) */
239b8e80941Smrg	__u32 queueid;         /* in, submitqueue id */
240b8e80941Smrg};
241b8e80941Smrg
242b8e80941Smrg/* The normal way to synchronize with the GPU is just to CPU_PREP on
243b8e80941Smrg * a buffer if you need to access it from the CPU (other cmdstream
244b8e80941Smrg * submission from same or other contexts, PAGE_FLIP ioctl, etc, all
245b8e80941Smrg * handle the required synchronization under the hood).  This ioctl
246b8e80941Smrg * mainly just exists as a way to implement the gallium pipe_fence
247b8e80941Smrg * APIs without requiring a dummy bo to synchronize on.
248b8e80941Smrg */
249b8e80941Smrgstruct drm_msm_wait_fence {
250b8e80941Smrg	__u32 fence;          /* in */
251b8e80941Smrg	__u32 pad;
252b8e80941Smrg	struct drm_msm_timespec timeout;   /* in */
253b8e80941Smrg	__u32 queueid;         /* in, submitqueue id */
254b8e80941Smrg};
255b8e80941Smrg
256b8e80941Smrg/* madvise provides a way to tell the kernel in case a buffers contents
257b8e80941Smrg * can be discarded under memory pressure, which is useful for userspace
258b8e80941Smrg * bo cache where we want to optimistically hold on to buffer allocate
259b8e80941Smrg * and potential mmap, but allow the pages to be discarded under memory
260b8e80941Smrg * pressure.
261b8e80941Smrg *
262b8e80941Smrg * Typical usage would involve madvise(DONTNEED) when buffer enters BO
263b8e80941Smrg * cache, and madvise(WILLNEED) if trying to recycle buffer from BO cache.
264b8e80941Smrg * In the WILLNEED case, 'retained' indicates to userspace whether the
265b8e80941Smrg * backing pages still exist.
266b8e80941Smrg */
267b8e80941Smrg#define MSM_MADV_WILLNEED 0       /* backing pages are needed, status returned in 'retained' */
268b8e80941Smrg#define MSM_MADV_DONTNEED 1       /* backing pages not needed */
269b8e80941Smrg#define __MSM_MADV_PURGED 2       /* internal state */
270b8e80941Smrg
271b8e80941Smrgstruct drm_msm_gem_madvise {
272b8e80941Smrg	__u32 handle;         /* in, GEM handle */
273b8e80941Smrg	__u32 madv;           /* in, MSM_MADV_x */
274b8e80941Smrg	__u32 retained;       /* out, whether backing store still exists */
275b8e80941Smrg};
276b8e80941Smrg
277b8e80941Smrg/*
278b8e80941Smrg * Draw queues allow the user to set specific submission parameter. Command
279b8e80941Smrg * submissions specify a specific submitqueue to use.  ID 0 is reserved for
280b8e80941Smrg * backwards compatibility as a "default" submitqueue
281b8e80941Smrg */
282b8e80941Smrg
283b8e80941Smrg#define MSM_SUBMITQUEUE_FLAGS (0)
284b8e80941Smrg
285b8e80941Smrgstruct drm_msm_submitqueue {
286b8e80941Smrg	__u32 flags;   /* in, MSM_SUBMITQUEUE_x */
287b8e80941Smrg	__u32 prio;    /* in, Priority level */
288b8e80941Smrg	__u32 id;      /* out, identifier */
289b8e80941Smrg};
290b8e80941Smrg
291b8e80941Smrg#define MSM_SUBMITQUEUE_PARAM_FAULTS   0
292b8e80941Smrg
293b8e80941Smrgstruct drm_msm_submitqueue_query {
294b8e80941Smrg	__u64 data;
295b8e80941Smrg	__u32 id;
296b8e80941Smrg	__u32 param;
297b8e80941Smrg	__u32 len;
298b8e80941Smrg	__u32 pad;
299b8e80941Smrg};
300b8e80941Smrg
301b8e80941Smrg#define DRM_MSM_GET_PARAM              0x00
302b8e80941Smrg/* placeholder:
303b8e80941Smrg#define DRM_MSM_SET_PARAM              0x01
304b8e80941Smrg */
305b8e80941Smrg#define DRM_MSM_GEM_NEW                0x02
306b8e80941Smrg#define DRM_MSM_GEM_INFO               0x03
307b8e80941Smrg#define DRM_MSM_GEM_CPU_PREP           0x04
308b8e80941Smrg#define DRM_MSM_GEM_CPU_FINI           0x05
309b8e80941Smrg#define DRM_MSM_GEM_SUBMIT             0x06
310b8e80941Smrg#define DRM_MSM_WAIT_FENCE             0x07
311b8e80941Smrg#define DRM_MSM_GEM_MADVISE            0x08
312b8e80941Smrg/* placeholder:
313b8e80941Smrg#define DRM_MSM_GEM_SVM_NEW            0x09
314b8e80941Smrg */
315b8e80941Smrg#define DRM_MSM_SUBMITQUEUE_NEW        0x0A
316b8e80941Smrg#define DRM_MSM_SUBMITQUEUE_CLOSE      0x0B
317b8e80941Smrg#define DRM_MSM_SUBMITQUEUE_QUERY      0x0C
318b8e80941Smrg
319b8e80941Smrg#define DRM_IOCTL_MSM_GET_PARAM        DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GET_PARAM, struct drm_msm_param)
320b8e80941Smrg#define DRM_IOCTL_MSM_GEM_NEW          DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_NEW, struct drm_msm_gem_new)
321b8e80941Smrg#define DRM_IOCTL_MSM_GEM_INFO         DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_INFO, struct drm_msm_gem_info)
322b8e80941Smrg#define DRM_IOCTL_MSM_GEM_CPU_PREP     DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_GEM_CPU_PREP, struct drm_msm_gem_cpu_prep)
323b8e80941Smrg#define DRM_IOCTL_MSM_GEM_CPU_FINI     DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_GEM_CPU_FINI, struct drm_msm_gem_cpu_fini)
324b8e80941Smrg#define DRM_IOCTL_MSM_GEM_SUBMIT       DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_SUBMIT, struct drm_msm_gem_submit)
325b8e80941Smrg#define DRM_IOCTL_MSM_WAIT_FENCE       DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_WAIT_FENCE, struct drm_msm_wait_fence)
326b8e80941Smrg#define DRM_IOCTL_MSM_GEM_MADVISE      DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_MADVISE, struct drm_msm_gem_madvise)
327b8e80941Smrg#define DRM_IOCTL_MSM_SUBMITQUEUE_NEW    DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_SUBMITQUEUE_NEW, struct drm_msm_submitqueue)
328b8e80941Smrg#define DRM_IOCTL_MSM_SUBMITQUEUE_CLOSE  DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_SUBMITQUEUE_CLOSE, __u32)
329b8e80941Smrg#define DRM_IOCTL_MSM_SUBMITQUEUE_QUERY  DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_SUBMITQUEUE_QUERY, struct drm_msm_submitqueue_query)
330b8e80941Smrg
331b8e80941Smrg#if defined(__cplusplus)
332b8e80941Smrg}
333b8e80941Smrg#endif
334b8e80941Smrg
335b8e80941Smrg#endif /* __MSM_DRM_H__ */
336