1b8e80941Smrg#ifndef A5XX_XML
2b8e80941Smrg#define A5XX_XML
3b8e80941Smrg
4b8e80941Smrg/* Autogenerated file, DO NOT EDIT manually!
5b8e80941Smrg
6b8e80941SmrgThis file was generated by the rules-ng-ng headergen tool in this git repository:
7b8e80941Smrghttp://github.com/freedreno/envytools/
8b8e80941Smrggit clone https://github.com/freedreno/envytools.git
9b8e80941Smrg
10b8e80941SmrgThe rules-ng-ng source files this header was generated from are:
11b8e80941Smrg- /home/robclark/src/envytools/rnndb/adreno.xml               (    501 bytes, from 2018-07-03 19:37:13)
12b8e80941Smrg- /home/robclark/src/envytools/rnndb/freedreno_copyright.xml  (   1572 bytes, from 2018-07-03 19:37:13)
13b8e80941Smrg- /home/robclark/src/envytools/rnndb/adreno/a2xx.xml          (  79608 bytes, from 2019-01-21 14:36:17)
14b8e80941Smrg- /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml (  14239 bytes, from 2018-12-05 15:25:53)
15b8e80941Smrg- /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml    (  43155 bytes, from 2019-05-03 18:24:29)
16b8e80941Smrg- /home/robclark/src/envytools/rnndb/adreno/a3xx.xml          (  83840 bytes, from 2018-07-03 19:37:13)
17b8e80941Smrg- /home/robclark/src/envytools/rnndb/adreno/a4xx.xml          ( 112086 bytes, from 2018-07-03 19:37:13)
18b8e80941Smrg- /home/robclark/src/envytools/rnndb/adreno/a5xx.xml          ( 147240 bytes, from 2019-05-03 18:24:29)
19b8e80941Smrg- /home/robclark/src/envytools/rnndb/adreno/a6xx.xml          ( 148461 bytes, from 2019-05-03 18:24:37)
20b8e80941Smrg- /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml      (  10431 bytes, from 2018-09-14 13:03:07)
21b8e80941Smrg- /home/robclark/src/envytools/rnndb/adreno/ocmem.xml         (   1773 bytes, from 2018-07-03 19:37:13)
22b8e80941Smrg
23b8e80941SmrgCopyright (C) 2013-2019 by the following authors:
24b8e80941Smrg- Rob Clark <robdclark@gmail.com> (robclark)
25b8e80941Smrg- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
26b8e80941Smrg
27b8e80941SmrgPermission is hereby granted, free of charge, to any person obtaining
28b8e80941Smrga copy of this software and associated documentation files (the
29b8e80941Smrg"Software"), to deal in the Software without restriction, including
30b8e80941Smrgwithout limitation the rights to use, copy, modify, merge, publish,
31b8e80941Smrgdistribute, sublicense, and/or sell copies of the Software, and to
32b8e80941Smrgpermit persons to whom the Software is furnished to do so, subject to
33b8e80941Smrgthe following conditions:
34b8e80941Smrg
35b8e80941SmrgThe above copyright notice and this permission notice (including the
36b8e80941Smrgnext paragraph) shall be included in all copies or substantial
37b8e80941Smrgportions of the Software.
38b8e80941Smrg
39b8e80941SmrgTHE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
40b8e80941SmrgEXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
41b8e80941SmrgMERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
42b8e80941SmrgIN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
43b8e80941SmrgLIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
44b8e80941SmrgOF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
45b8e80941SmrgWITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
46b8e80941Smrg*/
47b8e80941Smrg
48b8e80941Smrg
49b8e80941Smrgenum a5xx_color_fmt {
50b8e80941Smrg	RB5_A8_UNORM = 2,
51b8e80941Smrg	RB5_R8_UNORM = 3,
52b8e80941Smrg	RB5_R8_SNORM = 4,
53b8e80941Smrg	RB5_R8_UINT = 5,
54b8e80941Smrg	RB5_R8_SINT = 6,
55b8e80941Smrg	RB5_R4G4B4A4_UNORM = 8,
56b8e80941Smrg	RB5_R5G5B5A1_UNORM = 10,
57b8e80941Smrg	RB5_R5G6B5_UNORM = 14,
58b8e80941Smrg	RB5_R8G8_UNORM = 15,
59b8e80941Smrg	RB5_R8G8_SNORM = 16,
60b8e80941Smrg	RB5_R8G8_UINT = 17,
61b8e80941Smrg	RB5_R8G8_SINT = 18,
62b8e80941Smrg	RB5_R16_UNORM = 21,
63b8e80941Smrg	RB5_R16_SNORM = 22,
64b8e80941Smrg	RB5_R16_FLOAT = 23,
65b8e80941Smrg	RB5_R16_UINT = 24,
66b8e80941Smrg	RB5_R16_SINT = 25,
67b8e80941Smrg	RB5_R8G8B8A8_UNORM = 48,
68b8e80941Smrg	RB5_R8G8B8_UNORM = 49,
69b8e80941Smrg	RB5_R8G8B8A8_SNORM = 50,
70b8e80941Smrg	RB5_R8G8B8A8_UINT = 51,
71b8e80941Smrg	RB5_R8G8B8A8_SINT = 52,
72b8e80941Smrg	RB5_R10G10B10A2_UNORM = 55,
73b8e80941Smrg	RB5_R10G10B10A2_UINT = 58,
74b8e80941Smrg	RB5_R11G11B10_FLOAT = 66,
75b8e80941Smrg	RB5_R16G16_UNORM = 67,
76b8e80941Smrg	RB5_R16G16_SNORM = 68,
77b8e80941Smrg	RB5_R16G16_FLOAT = 69,
78b8e80941Smrg	RB5_R16G16_UINT = 70,
79b8e80941Smrg	RB5_R16G16_SINT = 71,
80b8e80941Smrg	RB5_R32_FLOAT = 74,
81b8e80941Smrg	RB5_R32_UINT = 75,
82b8e80941Smrg	RB5_R32_SINT = 76,
83b8e80941Smrg	RB5_R16G16B16A16_UNORM = 96,
84b8e80941Smrg	RB5_R16G16B16A16_SNORM = 97,
85b8e80941Smrg	RB5_R16G16B16A16_FLOAT = 98,
86b8e80941Smrg	RB5_R16G16B16A16_UINT = 99,
87b8e80941Smrg	RB5_R16G16B16A16_SINT = 100,
88b8e80941Smrg	RB5_R32G32_FLOAT = 103,
89b8e80941Smrg	RB5_R32G32_UINT = 104,
90b8e80941Smrg	RB5_R32G32_SINT = 105,
91b8e80941Smrg	RB5_R32G32B32A32_FLOAT = 130,
92b8e80941Smrg	RB5_R32G32B32A32_UINT = 131,
93b8e80941Smrg	RB5_R32G32B32A32_SINT = 132,
94b8e80941Smrg};
95b8e80941Smrg
96b8e80941Smrgenum a5xx_tile_mode {
97b8e80941Smrg	TILE5_LINEAR = 0,
98b8e80941Smrg	TILE5_2 = 2,
99b8e80941Smrg	TILE5_3 = 3,
100b8e80941Smrg};
101b8e80941Smrg
102b8e80941Smrgenum a5xx_vtx_fmt {
103b8e80941Smrg	VFMT5_8_UNORM = 3,
104b8e80941Smrg	VFMT5_8_SNORM = 4,
105b8e80941Smrg	VFMT5_8_UINT = 5,
106b8e80941Smrg	VFMT5_8_SINT = 6,
107b8e80941Smrg	VFMT5_8_8_UNORM = 15,
108b8e80941Smrg	VFMT5_8_8_SNORM = 16,
109b8e80941Smrg	VFMT5_8_8_UINT = 17,
110b8e80941Smrg	VFMT5_8_8_SINT = 18,
111b8e80941Smrg	VFMT5_16_UNORM = 21,
112b8e80941Smrg	VFMT5_16_SNORM = 22,
113b8e80941Smrg	VFMT5_16_FLOAT = 23,
114b8e80941Smrg	VFMT5_16_UINT = 24,
115b8e80941Smrg	VFMT5_16_SINT = 25,
116b8e80941Smrg	VFMT5_8_8_8_UNORM = 33,
117b8e80941Smrg	VFMT5_8_8_8_SNORM = 34,
118b8e80941Smrg	VFMT5_8_8_8_UINT = 35,
119b8e80941Smrg	VFMT5_8_8_8_SINT = 36,
120b8e80941Smrg	VFMT5_8_8_8_8_UNORM = 48,
121b8e80941Smrg	VFMT5_8_8_8_8_SNORM = 50,
122b8e80941Smrg	VFMT5_8_8_8_8_UINT = 51,
123b8e80941Smrg	VFMT5_8_8_8_8_SINT = 52,
124b8e80941Smrg	VFMT5_10_10_10_2_UNORM = 54,
125b8e80941Smrg	VFMT5_10_10_10_2_SNORM = 57,
126b8e80941Smrg	VFMT5_10_10_10_2_UINT = 58,
127b8e80941Smrg	VFMT5_10_10_10_2_SINT = 59,
128b8e80941Smrg	VFMT5_11_11_10_FLOAT = 66,
129b8e80941Smrg	VFMT5_16_16_UNORM = 67,
130b8e80941Smrg	VFMT5_16_16_SNORM = 68,
131b8e80941Smrg	VFMT5_16_16_FLOAT = 69,
132b8e80941Smrg	VFMT5_16_16_UINT = 70,
133b8e80941Smrg	VFMT5_16_16_SINT = 71,
134b8e80941Smrg	VFMT5_32_UNORM = 72,
135b8e80941Smrg	VFMT5_32_SNORM = 73,
136b8e80941Smrg	VFMT5_32_FLOAT = 74,
137b8e80941Smrg	VFMT5_32_UINT = 75,
138b8e80941Smrg	VFMT5_32_SINT = 76,
139b8e80941Smrg	VFMT5_32_FIXED = 77,
140b8e80941Smrg	VFMT5_16_16_16_UNORM = 88,
141b8e80941Smrg	VFMT5_16_16_16_SNORM = 89,
142b8e80941Smrg	VFMT5_16_16_16_FLOAT = 90,
143b8e80941Smrg	VFMT5_16_16_16_UINT = 91,
144b8e80941Smrg	VFMT5_16_16_16_SINT = 92,
145b8e80941Smrg	VFMT5_16_16_16_16_UNORM = 96,
146b8e80941Smrg	VFMT5_16_16_16_16_SNORM = 97,
147b8e80941Smrg	VFMT5_16_16_16_16_FLOAT = 98,
148b8e80941Smrg	VFMT5_16_16_16_16_UINT = 99,
149b8e80941Smrg	VFMT5_16_16_16_16_SINT = 100,
150b8e80941Smrg	VFMT5_32_32_UNORM = 101,
151b8e80941Smrg	VFMT5_32_32_SNORM = 102,
152b8e80941Smrg	VFMT5_32_32_FLOAT = 103,
153b8e80941Smrg	VFMT5_32_32_UINT = 104,
154b8e80941Smrg	VFMT5_32_32_SINT = 105,
155b8e80941Smrg	VFMT5_32_32_FIXED = 106,
156b8e80941Smrg	VFMT5_32_32_32_UNORM = 112,
157b8e80941Smrg	VFMT5_32_32_32_SNORM = 113,
158b8e80941Smrg	VFMT5_32_32_32_UINT = 114,
159b8e80941Smrg	VFMT5_32_32_32_SINT = 115,
160b8e80941Smrg	VFMT5_32_32_32_FLOAT = 116,
161b8e80941Smrg	VFMT5_32_32_32_FIXED = 117,
162b8e80941Smrg	VFMT5_32_32_32_32_UNORM = 128,
163b8e80941Smrg	VFMT5_32_32_32_32_SNORM = 129,
164b8e80941Smrg	VFMT5_32_32_32_32_FLOAT = 130,
165b8e80941Smrg	VFMT5_32_32_32_32_UINT = 131,
166b8e80941Smrg	VFMT5_32_32_32_32_SINT = 132,
167b8e80941Smrg	VFMT5_32_32_32_32_FIXED = 133,
168b8e80941Smrg};
169b8e80941Smrg
170b8e80941Smrgenum a5xx_tex_fmt {
171b8e80941Smrg	TFMT5_A8_UNORM = 2,
172b8e80941Smrg	TFMT5_8_UNORM = 3,
173b8e80941Smrg	TFMT5_8_SNORM = 4,
174b8e80941Smrg	TFMT5_8_UINT = 5,
175b8e80941Smrg	TFMT5_8_SINT = 6,
176b8e80941Smrg	TFMT5_4_4_4_4_UNORM = 8,
177b8e80941Smrg	TFMT5_5_5_5_1_UNORM = 10,
178b8e80941Smrg	TFMT5_5_6_5_UNORM = 14,
179b8e80941Smrg	TFMT5_8_8_UNORM = 15,
180b8e80941Smrg	TFMT5_8_8_SNORM = 16,
181b8e80941Smrg	TFMT5_8_8_UINT = 17,
182b8e80941Smrg	TFMT5_8_8_SINT = 18,
183b8e80941Smrg	TFMT5_L8_A8_UNORM = 19,
184b8e80941Smrg	TFMT5_16_UNORM = 21,
185b8e80941Smrg	TFMT5_16_SNORM = 22,
186b8e80941Smrg	TFMT5_16_FLOAT = 23,
187b8e80941Smrg	TFMT5_16_UINT = 24,
188b8e80941Smrg	TFMT5_16_SINT = 25,
189b8e80941Smrg	TFMT5_8_8_8_8_UNORM = 48,
190b8e80941Smrg	TFMT5_8_8_8_UNORM = 49,
191b8e80941Smrg	TFMT5_8_8_8_8_SNORM = 50,
192b8e80941Smrg	TFMT5_8_8_8_8_UINT = 51,
193b8e80941Smrg	TFMT5_8_8_8_8_SINT = 52,
194b8e80941Smrg	TFMT5_9_9_9_E5_FLOAT = 53,
195b8e80941Smrg	TFMT5_10_10_10_2_UNORM = 54,
196b8e80941Smrg	TFMT5_10_10_10_2_UINT = 58,
197b8e80941Smrg	TFMT5_11_11_10_FLOAT = 66,
198b8e80941Smrg	TFMT5_16_16_UNORM = 67,
199b8e80941Smrg	TFMT5_16_16_SNORM = 68,
200b8e80941Smrg	TFMT5_16_16_FLOAT = 69,
201b8e80941Smrg	TFMT5_16_16_UINT = 70,
202b8e80941Smrg	TFMT5_16_16_SINT = 71,
203b8e80941Smrg	TFMT5_32_FLOAT = 74,
204b8e80941Smrg	TFMT5_32_UINT = 75,
205b8e80941Smrg	TFMT5_32_SINT = 76,
206b8e80941Smrg	TFMT5_16_16_16_16_UNORM = 96,
207b8e80941Smrg	TFMT5_16_16_16_16_SNORM = 97,
208b8e80941Smrg	TFMT5_16_16_16_16_FLOAT = 98,
209b8e80941Smrg	TFMT5_16_16_16_16_UINT = 99,
210b8e80941Smrg	TFMT5_16_16_16_16_SINT = 100,
211b8e80941Smrg	TFMT5_32_32_FLOAT = 103,
212b8e80941Smrg	TFMT5_32_32_UINT = 104,
213b8e80941Smrg	TFMT5_32_32_SINT = 105,
214b8e80941Smrg	TFMT5_32_32_32_UINT = 114,
215b8e80941Smrg	TFMT5_32_32_32_SINT = 115,
216b8e80941Smrg	TFMT5_32_32_32_FLOAT = 116,
217b8e80941Smrg	TFMT5_32_32_32_32_FLOAT = 130,
218b8e80941Smrg	TFMT5_32_32_32_32_UINT = 131,
219b8e80941Smrg	TFMT5_32_32_32_32_SINT = 132,
220b8e80941Smrg	TFMT5_X8Z24_UNORM = 160,
221b8e80941Smrg	TFMT5_ETC2_RG11_UNORM = 171,
222b8e80941Smrg	TFMT5_ETC2_RG11_SNORM = 172,
223b8e80941Smrg	TFMT5_ETC2_R11_UNORM = 173,
224b8e80941Smrg	TFMT5_ETC2_R11_SNORM = 174,
225b8e80941Smrg	TFMT5_ETC1 = 175,
226b8e80941Smrg	TFMT5_ETC2_RGB8 = 176,
227b8e80941Smrg	TFMT5_ETC2_RGBA8 = 177,
228b8e80941Smrg	TFMT5_ETC2_RGB8A1 = 178,
229b8e80941Smrg	TFMT5_DXT1 = 179,
230b8e80941Smrg	TFMT5_DXT3 = 180,
231b8e80941Smrg	TFMT5_DXT5 = 181,
232b8e80941Smrg	TFMT5_RGTC1_UNORM = 183,
233b8e80941Smrg	TFMT5_RGTC1_SNORM = 184,
234b8e80941Smrg	TFMT5_RGTC2_UNORM = 187,
235b8e80941Smrg	TFMT5_RGTC2_SNORM = 188,
236b8e80941Smrg	TFMT5_BPTC_UFLOAT = 190,
237b8e80941Smrg	TFMT5_BPTC_FLOAT = 191,
238b8e80941Smrg	TFMT5_BPTC = 192,
239b8e80941Smrg	TFMT5_ASTC_4x4 = 193,
240b8e80941Smrg	TFMT5_ASTC_5x4 = 194,
241b8e80941Smrg	TFMT5_ASTC_5x5 = 195,
242b8e80941Smrg	TFMT5_ASTC_6x5 = 196,
243b8e80941Smrg	TFMT5_ASTC_6x6 = 197,
244b8e80941Smrg	TFMT5_ASTC_8x5 = 198,
245b8e80941Smrg	TFMT5_ASTC_8x6 = 199,
246b8e80941Smrg	TFMT5_ASTC_8x8 = 200,
247b8e80941Smrg	TFMT5_ASTC_10x5 = 201,
248b8e80941Smrg	TFMT5_ASTC_10x6 = 202,
249b8e80941Smrg	TFMT5_ASTC_10x8 = 203,
250b8e80941Smrg	TFMT5_ASTC_10x10 = 204,
251b8e80941Smrg	TFMT5_ASTC_12x10 = 205,
252b8e80941Smrg	TFMT5_ASTC_12x12 = 206,
253b8e80941Smrg};
254b8e80941Smrg
255b8e80941Smrgenum a5xx_tex_fetchsize {
256b8e80941Smrg	TFETCH5_1_BYTE = 0,
257b8e80941Smrg	TFETCH5_2_BYTE = 1,
258b8e80941Smrg	TFETCH5_4_BYTE = 2,
259b8e80941Smrg	TFETCH5_8_BYTE = 3,
260b8e80941Smrg	TFETCH5_16_BYTE = 4,
261b8e80941Smrg};
262b8e80941Smrg
263b8e80941Smrgenum a5xx_depth_format {
264b8e80941Smrg	DEPTH5_NONE = 0,
265b8e80941Smrg	DEPTH5_16 = 1,
266b8e80941Smrg	DEPTH5_24_8 = 2,
267b8e80941Smrg	DEPTH5_32 = 4,
268b8e80941Smrg};
269b8e80941Smrg
270b8e80941Smrgenum a5xx_blit_buf {
271b8e80941Smrg	BLIT_MRT0 = 0,
272b8e80941Smrg	BLIT_MRT1 = 1,
273b8e80941Smrg	BLIT_MRT2 = 2,
274b8e80941Smrg	BLIT_MRT3 = 3,
275b8e80941Smrg	BLIT_MRT4 = 4,
276b8e80941Smrg	BLIT_MRT5 = 5,
277b8e80941Smrg	BLIT_MRT6 = 6,
278b8e80941Smrg	BLIT_MRT7 = 7,
279b8e80941Smrg	BLIT_ZS = 8,
280b8e80941Smrg	BLIT_S = 9,
281b8e80941Smrg};
282b8e80941Smrg
283b8e80941Smrgenum a5xx_cp_perfcounter_select {
284b8e80941Smrg	PERF_CP_ALWAYS_COUNT = 0,
285b8e80941Smrg	PERF_CP_BUSY_GFX_CORE_IDLE = 1,
286b8e80941Smrg	PERF_CP_BUSY_CYCLES = 2,
287b8e80941Smrg	PERF_CP_PFP_IDLE = 3,
288b8e80941Smrg	PERF_CP_PFP_BUSY_WORKING = 4,
289b8e80941Smrg	PERF_CP_PFP_STALL_CYCLES_ANY = 5,
290b8e80941Smrg	PERF_CP_PFP_STARVE_CYCLES_ANY = 6,
291b8e80941Smrg	PERF_CP_PFP_ICACHE_MISS = 7,
292b8e80941Smrg	PERF_CP_PFP_ICACHE_HIT = 8,
293b8e80941Smrg	PERF_CP_PFP_MATCH_PM4_PKT_PROFILE = 9,
294b8e80941Smrg	PERF_CP_ME_BUSY_WORKING = 10,
295b8e80941Smrg	PERF_CP_ME_IDLE = 11,
296b8e80941Smrg	PERF_CP_ME_STARVE_CYCLES_ANY = 12,
297b8e80941Smrg	PERF_CP_ME_FIFO_EMPTY_PFP_IDLE = 13,
298b8e80941Smrg	PERF_CP_ME_FIFO_EMPTY_PFP_BUSY = 14,
299b8e80941Smrg	PERF_CP_ME_FIFO_FULL_ME_BUSY = 15,
300b8e80941Smrg	PERF_CP_ME_FIFO_FULL_ME_NON_WORKING = 16,
301b8e80941Smrg	PERF_CP_ME_STALL_CYCLES_ANY = 17,
302b8e80941Smrg	PERF_CP_ME_ICACHE_MISS = 18,
303b8e80941Smrg	PERF_CP_ME_ICACHE_HIT = 19,
304b8e80941Smrg	PERF_CP_NUM_PREEMPTIONS = 20,
305b8e80941Smrg	PERF_CP_PREEMPTION_REACTION_DELAY = 21,
306b8e80941Smrg	PERF_CP_PREEMPTION_SWITCH_OUT_TIME = 22,
307b8e80941Smrg	PERF_CP_PREEMPTION_SWITCH_IN_TIME = 23,
308b8e80941Smrg	PERF_CP_DEAD_DRAWS_IN_BIN_RENDER = 24,
309b8e80941Smrg	PERF_CP_PREDICATED_DRAWS_KILLED = 25,
310b8e80941Smrg	PERF_CP_MODE_SWITCH = 26,
311b8e80941Smrg	PERF_CP_ZPASS_DONE = 27,
312b8e80941Smrg	PERF_CP_CONTEXT_DONE = 28,
313b8e80941Smrg	PERF_CP_CACHE_FLUSH = 29,
314b8e80941Smrg	PERF_CP_LONG_PREEMPTIONS = 30,
315b8e80941Smrg};
316b8e80941Smrg
317b8e80941Smrgenum a5xx_rbbm_perfcounter_select {
318b8e80941Smrg	PERF_RBBM_ALWAYS_COUNT = 0,
319b8e80941Smrg	PERF_RBBM_ALWAYS_ON = 1,
320b8e80941Smrg	PERF_RBBM_TSE_BUSY = 2,
321b8e80941Smrg	PERF_RBBM_RAS_BUSY = 3,
322b8e80941Smrg	PERF_RBBM_PC_DCALL_BUSY = 4,
323b8e80941Smrg	PERF_RBBM_PC_VSD_BUSY = 5,
324b8e80941Smrg	PERF_RBBM_STATUS_MASKED = 6,
325b8e80941Smrg	PERF_RBBM_COM_BUSY = 7,
326b8e80941Smrg	PERF_RBBM_DCOM_BUSY = 8,
327b8e80941Smrg	PERF_RBBM_VBIF_BUSY = 9,
328b8e80941Smrg	PERF_RBBM_VSC_BUSY = 10,
329b8e80941Smrg	PERF_RBBM_TESS_BUSY = 11,
330b8e80941Smrg	PERF_RBBM_UCHE_BUSY = 12,
331b8e80941Smrg	PERF_RBBM_HLSQ_BUSY = 13,
332b8e80941Smrg};
333b8e80941Smrg
334b8e80941Smrgenum a5xx_pc_perfcounter_select {
335b8e80941Smrg	PERF_PC_BUSY_CYCLES = 0,
336b8e80941Smrg	PERF_PC_WORKING_CYCLES = 1,
337b8e80941Smrg	PERF_PC_STALL_CYCLES_VFD = 2,
338b8e80941Smrg	PERF_PC_STALL_CYCLES_TSE = 3,
339b8e80941Smrg	PERF_PC_STALL_CYCLES_VPC = 4,
340b8e80941Smrg	PERF_PC_STALL_CYCLES_UCHE = 5,
341b8e80941Smrg	PERF_PC_STALL_CYCLES_TESS = 6,
342b8e80941Smrg	PERF_PC_STALL_CYCLES_TSE_ONLY = 7,
343b8e80941Smrg	PERF_PC_STALL_CYCLES_VPC_ONLY = 8,
344b8e80941Smrg	PERF_PC_PASS1_TF_STALL_CYCLES = 9,
345b8e80941Smrg	PERF_PC_STARVE_CYCLES_FOR_INDEX = 10,
346b8e80941Smrg	PERF_PC_STARVE_CYCLES_FOR_TESS_FACTOR = 11,
347b8e80941Smrg	PERF_PC_STARVE_CYCLES_FOR_VIZ_STREAM = 12,
348b8e80941Smrg	PERF_PC_STARVE_CYCLES_FOR_POSITION = 13,
349b8e80941Smrg	PERF_PC_STARVE_CYCLES_DI = 14,
350b8e80941Smrg	PERF_PC_VIS_STREAMS_LOADED = 15,
351b8e80941Smrg	PERF_PC_INSTANCES = 16,
352b8e80941Smrg	PERF_PC_VPC_PRIMITIVES = 17,
353b8e80941Smrg	PERF_PC_DEAD_PRIM = 18,
354b8e80941Smrg	PERF_PC_LIVE_PRIM = 19,
355b8e80941Smrg	PERF_PC_VERTEX_HITS = 20,
356b8e80941Smrg	PERF_PC_IA_VERTICES = 21,
357b8e80941Smrg	PERF_PC_IA_PRIMITIVES = 22,
358b8e80941Smrg	PERF_PC_GS_PRIMITIVES = 23,
359b8e80941Smrg	PERF_PC_HS_INVOCATIONS = 24,
360b8e80941Smrg	PERF_PC_DS_INVOCATIONS = 25,
361b8e80941Smrg	PERF_PC_VS_INVOCATIONS = 26,
362b8e80941Smrg	PERF_PC_GS_INVOCATIONS = 27,
363b8e80941Smrg	PERF_PC_DS_PRIMITIVES = 28,
364b8e80941Smrg	PERF_PC_VPC_POS_DATA_TRANSACTION = 29,
365b8e80941Smrg	PERF_PC_3D_DRAWCALLS = 30,
366b8e80941Smrg	PERF_PC_2D_DRAWCALLS = 31,
367b8e80941Smrg	PERF_PC_NON_DRAWCALL_GLOBAL_EVENTS = 32,
368b8e80941Smrg	PERF_TESS_BUSY_CYCLES = 33,
369b8e80941Smrg	PERF_TESS_WORKING_CYCLES = 34,
370b8e80941Smrg	PERF_TESS_STALL_CYCLES_PC = 35,
371b8e80941Smrg	PERF_TESS_STARVE_CYCLES_PC = 36,
372b8e80941Smrg};
373b8e80941Smrg
374b8e80941Smrgenum a5xx_vfd_perfcounter_select {
375b8e80941Smrg	PERF_VFD_BUSY_CYCLES = 0,
376b8e80941Smrg	PERF_VFD_STALL_CYCLES_UCHE = 1,
377b8e80941Smrg	PERF_VFD_STALL_CYCLES_VPC_ALLOC = 2,
378b8e80941Smrg	PERF_VFD_STALL_CYCLES_MISS_VB = 3,
379b8e80941Smrg	PERF_VFD_STALL_CYCLES_MISS_Q = 4,
380b8e80941Smrg	PERF_VFD_STALL_CYCLES_SP_INFO = 5,
381b8e80941Smrg	PERF_VFD_STALL_CYCLES_SP_ATTR = 6,
382b8e80941Smrg	PERF_VFD_STALL_CYCLES_VFDP_VB = 7,
383b8e80941Smrg	PERF_VFD_STALL_CYCLES_VFDP_Q = 8,
384b8e80941Smrg	PERF_VFD_DECODER_PACKER_STALL = 9,
385b8e80941Smrg	PERF_VFD_STARVE_CYCLES_UCHE = 10,
386b8e80941Smrg	PERF_VFD_RBUFFER_FULL = 11,
387b8e80941Smrg	PERF_VFD_ATTR_INFO_FIFO_FULL = 12,
388b8e80941Smrg	PERF_VFD_DECODED_ATTRIBUTE_BYTES = 13,
389b8e80941Smrg	PERF_VFD_NUM_ATTRIBUTES = 14,
390b8e80941Smrg	PERF_VFD_INSTRUCTIONS = 15,
391b8e80941Smrg	PERF_VFD_UPPER_SHADER_FIBERS = 16,
392b8e80941Smrg	PERF_VFD_LOWER_SHADER_FIBERS = 17,
393b8e80941Smrg	PERF_VFD_MODE_0_FIBERS = 18,
394b8e80941Smrg	PERF_VFD_MODE_1_FIBERS = 19,
395b8e80941Smrg	PERF_VFD_MODE_2_FIBERS = 20,
396b8e80941Smrg	PERF_VFD_MODE_3_FIBERS = 21,
397b8e80941Smrg	PERF_VFD_MODE_4_FIBERS = 22,
398b8e80941Smrg	PERF_VFD_TOTAL_VERTICES = 23,
399b8e80941Smrg	PERF_VFD_NUM_ATTR_MISS = 24,
400b8e80941Smrg	PERF_VFD_1_BURST_REQ = 25,
401b8e80941Smrg	PERF_VFDP_STALL_CYCLES_VFD = 26,
402b8e80941Smrg	PERF_VFDP_STALL_CYCLES_VFD_INDEX = 27,
403b8e80941Smrg	PERF_VFDP_STALL_CYCLES_VFD_PROG = 28,
404b8e80941Smrg	PERF_VFDP_STARVE_CYCLES_PC = 29,
405b8e80941Smrg	PERF_VFDP_VS_STAGE_32_WAVES = 30,
406b8e80941Smrg};
407b8e80941Smrg
408b8e80941Smrgenum a5xx_hlsq_perfcounter_select {
409b8e80941Smrg	PERF_HLSQ_BUSY_CYCLES = 0,
410b8e80941Smrg	PERF_HLSQ_STALL_CYCLES_UCHE = 1,
411b8e80941Smrg	PERF_HLSQ_STALL_CYCLES_SP_STATE = 2,
412b8e80941Smrg	PERF_HLSQ_STALL_CYCLES_SP_FS_STAGE = 3,
413b8e80941Smrg	PERF_HLSQ_UCHE_LATENCY_CYCLES = 4,
414b8e80941Smrg	PERF_HLSQ_UCHE_LATENCY_COUNT = 5,
415b8e80941Smrg	PERF_HLSQ_FS_STAGE_32_WAVES = 6,
416b8e80941Smrg	PERF_HLSQ_FS_STAGE_64_WAVES = 7,
417b8e80941Smrg	PERF_HLSQ_QUADS = 8,
418b8e80941Smrg	PERF_HLSQ_SP_STATE_COPY_TRANS_FS_STAGE = 9,
419b8e80941Smrg	PERF_HLSQ_SP_STATE_COPY_TRANS_VS_STAGE = 10,
420b8e80941Smrg	PERF_HLSQ_TP_STATE_COPY_TRANS_FS_STAGE = 11,
421b8e80941Smrg	PERF_HLSQ_TP_STATE_COPY_TRANS_VS_STAGE = 12,
422b8e80941Smrg	PERF_HLSQ_CS_INVOCATIONS = 13,
423b8e80941Smrg	PERF_HLSQ_COMPUTE_DRAWCALLS = 14,
424b8e80941Smrg};
425b8e80941Smrg
426b8e80941Smrgenum a5xx_vpc_perfcounter_select {
427b8e80941Smrg	PERF_VPC_BUSY_CYCLES = 0,
428b8e80941Smrg	PERF_VPC_WORKING_CYCLES = 1,
429b8e80941Smrg	PERF_VPC_STALL_CYCLES_UCHE = 2,
430b8e80941Smrg	PERF_VPC_STALL_CYCLES_VFD_WACK = 3,
431b8e80941Smrg	PERF_VPC_STALL_CYCLES_HLSQ_PRIM_ALLOC = 4,
432b8e80941Smrg	PERF_VPC_STALL_CYCLES_PC = 5,
433b8e80941Smrg	PERF_VPC_STALL_CYCLES_SP_LM = 6,
434b8e80941Smrg	PERF_VPC_POS_EXPORT_STALL_CYCLES = 7,
435b8e80941Smrg	PERF_VPC_STARVE_CYCLES_SP = 8,
436b8e80941Smrg	PERF_VPC_STARVE_CYCLES_LRZ = 9,
437b8e80941Smrg	PERF_VPC_PC_PRIMITIVES = 10,
438b8e80941Smrg	PERF_VPC_SP_COMPONENTS = 11,
439b8e80941Smrg	PERF_VPC_SP_LM_PRIMITIVES = 12,
440b8e80941Smrg	PERF_VPC_SP_LM_COMPONENTS = 13,
441b8e80941Smrg	PERF_VPC_SP_LM_DWORDS = 14,
442b8e80941Smrg	PERF_VPC_STREAMOUT_COMPONENTS = 15,
443b8e80941Smrg	PERF_VPC_GRANT_PHASES = 16,
444b8e80941Smrg};
445b8e80941Smrg
446b8e80941Smrgenum a5xx_tse_perfcounter_select {
447b8e80941Smrg	PERF_TSE_BUSY_CYCLES = 0,
448b8e80941Smrg	PERF_TSE_CLIPPING_CYCLES = 1,
449b8e80941Smrg	PERF_TSE_STALL_CYCLES_RAS = 2,
450b8e80941Smrg	PERF_TSE_STALL_CYCLES_LRZ_BARYPLANE = 3,
451b8e80941Smrg	PERF_TSE_STALL_CYCLES_LRZ_ZPLANE = 4,
452b8e80941Smrg	PERF_TSE_STARVE_CYCLES_PC = 5,
453b8e80941Smrg	PERF_TSE_INPUT_PRIM = 6,
454b8e80941Smrg	PERF_TSE_INPUT_NULL_PRIM = 7,
455b8e80941Smrg	PERF_TSE_TRIVAL_REJ_PRIM = 8,
456b8e80941Smrg	PERF_TSE_CLIPPED_PRIM = 9,
457b8e80941Smrg	PERF_TSE_ZERO_AREA_PRIM = 10,
458b8e80941Smrg	PERF_TSE_FACENESS_CULLED_PRIM = 11,
459b8e80941Smrg	PERF_TSE_ZERO_PIXEL_PRIM = 12,
460b8e80941Smrg	PERF_TSE_OUTPUT_NULL_PRIM = 13,
461b8e80941Smrg	PERF_TSE_OUTPUT_VISIBLE_PRIM = 14,
462b8e80941Smrg	PERF_TSE_CINVOCATION = 15,
463b8e80941Smrg	PERF_TSE_CPRIMITIVES = 16,
464b8e80941Smrg	PERF_TSE_2D_INPUT_PRIM = 17,
465b8e80941Smrg	PERF_TSE_2D_ALIVE_CLCLES = 18,
466b8e80941Smrg};
467b8e80941Smrg
468b8e80941Smrgenum a5xx_ras_perfcounter_select {
469b8e80941Smrg	PERF_RAS_BUSY_CYCLES = 0,
470b8e80941Smrg	PERF_RAS_SUPERTILE_ACTIVE_CYCLES = 1,
471b8e80941Smrg	PERF_RAS_STALL_CYCLES_LRZ = 2,
472b8e80941Smrg	PERF_RAS_STARVE_CYCLES_TSE = 3,
473b8e80941Smrg	PERF_RAS_SUPER_TILES = 4,
474b8e80941Smrg	PERF_RAS_8X4_TILES = 5,
475b8e80941Smrg	PERF_RAS_MASKGEN_ACTIVE = 6,
476b8e80941Smrg	PERF_RAS_FULLY_COVERED_SUPER_TILES = 7,
477b8e80941Smrg	PERF_RAS_FULLY_COVERED_8X4_TILES = 8,
478b8e80941Smrg	PERF_RAS_PRIM_KILLED_INVISILBE = 9,
479b8e80941Smrg};
480b8e80941Smrg
481b8e80941Smrgenum a5xx_lrz_perfcounter_select {
482b8e80941Smrg	PERF_LRZ_BUSY_CYCLES = 0,
483b8e80941Smrg	PERF_LRZ_STARVE_CYCLES_RAS = 1,
484b8e80941Smrg	PERF_LRZ_STALL_CYCLES_RB = 2,
485b8e80941Smrg	PERF_LRZ_STALL_CYCLES_VSC = 3,
486b8e80941Smrg	PERF_LRZ_STALL_CYCLES_VPC = 4,
487b8e80941Smrg	PERF_LRZ_STALL_CYCLES_FLAG_PREFETCH = 5,
488b8e80941Smrg	PERF_LRZ_STALL_CYCLES_UCHE = 6,
489b8e80941Smrg	PERF_LRZ_LRZ_READ = 7,
490b8e80941Smrg	PERF_LRZ_LRZ_WRITE = 8,
491b8e80941Smrg	PERF_LRZ_READ_LATENCY = 9,
492b8e80941Smrg	PERF_LRZ_MERGE_CACHE_UPDATING = 10,
493b8e80941Smrg	PERF_LRZ_PRIM_KILLED_BY_MASKGEN = 11,
494b8e80941Smrg	PERF_LRZ_PRIM_KILLED_BY_LRZ = 12,
495b8e80941Smrg	PERF_LRZ_VISIBLE_PRIM_AFTER_LRZ = 13,
496b8e80941Smrg	PERF_LRZ_FULL_8X8_TILES = 14,
497b8e80941Smrg	PERF_LRZ_PARTIAL_8X8_TILES = 15,
498b8e80941Smrg	PERF_LRZ_TILE_KILLED = 16,
499b8e80941Smrg	PERF_LRZ_TOTAL_PIXEL = 17,
500b8e80941Smrg	PERF_LRZ_VISIBLE_PIXEL_AFTER_LRZ = 18,
501b8e80941Smrg};
502b8e80941Smrg
503b8e80941Smrgenum a5xx_uche_perfcounter_select {
504b8e80941Smrg	PERF_UCHE_BUSY_CYCLES = 0,
505b8e80941Smrg	PERF_UCHE_STALL_CYCLES_VBIF = 1,
506b8e80941Smrg	PERF_UCHE_VBIF_LATENCY_CYCLES = 2,
507b8e80941Smrg	PERF_UCHE_VBIF_LATENCY_SAMPLES = 3,
508b8e80941Smrg	PERF_UCHE_VBIF_READ_BEATS_TP = 4,
509b8e80941Smrg	PERF_UCHE_VBIF_READ_BEATS_VFD = 5,
510b8e80941Smrg	PERF_UCHE_VBIF_READ_BEATS_HLSQ = 6,
511b8e80941Smrg	PERF_UCHE_VBIF_READ_BEATS_LRZ = 7,
512b8e80941Smrg	PERF_UCHE_VBIF_READ_BEATS_SP = 8,
513b8e80941Smrg	PERF_UCHE_READ_REQUESTS_TP = 9,
514b8e80941Smrg	PERF_UCHE_READ_REQUESTS_VFD = 10,
515b8e80941Smrg	PERF_UCHE_READ_REQUESTS_HLSQ = 11,
516b8e80941Smrg	PERF_UCHE_READ_REQUESTS_LRZ = 12,
517b8e80941Smrg	PERF_UCHE_READ_REQUESTS_SP = 13,
518b8e80941Smrg	PERF_UCHE_WRITE_REQUESTS_LRZ = 14,
519b8e80941Smrg	PERF_UCHE_WRITE_REQUESTS_SP = 15,
520b8e80941Smrg	PERF_UCHE_WRITE_REQUESTS_VPC = 16,
521b8e80941Smrg	PERF_UCHE_WRITE_REQUESTS_VSC = 17,
522b8e80941Smrg	PERF_UCHE_EVICTS = 18,
523b8e80941Smrg	PERF_UCHE_BANK_REQ0 = 19,
524b8e80941Smrg	PERF_UCHE_BANK_REQ1 = 20,
525b8e80941Smrg	PERF_UCHE_BANK_REQ2 = 21,
526b8e80941Smrg	PERF_UCHE_BANK_REQ3 = 22,
527b8e80941Smrg	PERF_UCHE_BANK_REQ4 = 23,
528b8e80941Smrg	PERF_UCHE_BANK_REQ5 = 24,
529b8e80941Smrg	PERF_UCHE_BANK_REQ6 = 25,
530b8e80941Smrg	PERF_UCHE_BANK_REQ7 = 26,
531b8e80941Smrg	PERF_UCHE_VBIF_READ_BEATS_CH0 = 27,
532b8e80941Smrg	PERF_UCHE_VBIF_READ_BEATS_CH1 = 28,
533b8e80941Smrg	PERF_UCHE_GMEM_READ_BEATS = 29,
534b8e80941Smrg	PERF_UCHE_FLAG_COUNT = 30,
535b8e80941Smrg};
536b8e80941Smrg
537b8e80941Smrgenum a5xx_tp_perfcounter_select {
538b8e80941Smrg	PERF_TP_BUSY_CYCLES = 0,
539b8e80941Smrg	PERF_TP_STALL_CYCLES_UCHE = 1,
540b8e80941Smrg	PERF_TP_LATENCY_CYCLES = 2,
541b8e80941Smrg	PERF_TP_LATENCY_TRANS = 3,
542b8e80941Smrg	PERF_TP_FLAG_CACHE_REQUEST_SAMPLES = 4,
543b8e80941Smrg	PERF_TP_FLAG_CACHE_REQUEST_LATENCY = 5,
544b8e80941Smrg	PERF_TP_L1_CACHELINE_REQUESTS = 6,
545b8e80941Smrg	PERF_TP_L1_CACHELINE_MISSES = 7,
546b8e80941Smrg	PERF_TP_SP_TP_TRANS = 8,
547b8e80941Smrg	PERF_TP_TP_SP_TRANS = 9,
548b8e80941Smrg	PERF_TP_OUTPUT_PIXELS = 10,
549b8e80941Smrg	PERF_TP_FILTER_WORKLOAD_16BIT = 11,
550b8e80941Smrg	PERF_TP_FILTER_WORKLOAD_32BIT = 12,
551b8e80941Smrg	PERF_TP_QUADS_RECEIVED = 13,
552b8e80941Smrg	PERF_TP_QUADS_OFFSET = 14,
553b8e80941Smrg	PERF_TP_QUADS_SHADOW = 15,
554b8e80941Smrg	PERF_TP_QUADS_ARRAY = 16,
555b8e80941Smrg	PERF_TP_QUADS_GRADIENT = 17,
556b8e80941Smrg	PERF_TP_QUADS_1D = 18,
557b8e80941Smrg	PERF_TP_QUADS_2D = 19,
558b8e80941Smrg	PERF_TP_QUADS_BUFFER = 20,
559b8e80941Smrg	PERF_TP_QUADS_3D = 21,
560b8e80941Smrg	PERF_TP_QUADS_CUBE = 22,
561b8e80941Smrg	PERF_TP_STATE_CACHE_REQUESTS = 23,
562b8e80941Smrg	PERF_TP_STATE_CACHE_MISSES = 24,
563b8e80941Smrg	PERF_TP_DIVERGENT_QUADS_RECEIVED = 25,
564b8e80941Smrg	PERF_TP_BINDLESS_STATE_CACHE_REQUESTS = 26,
565b8e80941Smrg	PERF_TP_BINDLESS_STATE_CACHE_MISSES = 27,
566b8e80941Smrg	PERF_TP_PRT_NON_RESIDENT_EVENTS = 28,
567b8e80941Smrg	PERF_TP_OUTPUT_PIXELS_POINT = 29,
568b8e80941Smrg	PERF_TP_OUTPUT_PIXELS_BILINEAR = 30,
569b8e80941Smrg	PERF_TP_OUTPUT_PIXELS_MIP = 31,
570b8e80941Smrg	PERF_TP_OUTPUT_PIXELS_ANISO = 32,
571b8e80941Smrg	PERF_TP_OUTPUT_PIXELS_ZERO_LOD = 33,
572b8e80941Smrg	PERF_TP_FLAG_CACHE_REQUESTS = 34,
573b8e80941Smrg	PERF_TP_FLAG_CACHE_MISSES = 35,
574b8e80941Smrg	PERF_TP_L1_5_L2_REQUESTS = 36,
575b8e80941Smrg	PERF_TP_2D_OUTPUT_PIXELS = 37,
576b8e80941Smrg	PERF_TP_2D_OUTPUT_PIXELS_POINT = 38,
577b8e80941Smrg	PERF_TP_2D_OUTPUT_PIXELS_BILINEAR = 39,
578b8e80941Smrg	PERF_TP_2D_FILTER_WORKLOAD_16BIT = 40,
579b8e80941Smrg	PERF_TP_2D_FILTER_WORKLOAD_32BIT = 41,
580b8e80941Smrg};
581b8e80941Smrg
582b8e80941Smrgenum a5xx_sp_perfcounter_select {
583b8e80941Smrg	PERF_SP_BUSY_CYCLES = 0,
584b8e80941Smrg	PERF_SP_ALU_WORKING_CYCLES = 1,
585b8e80941Smrg	PERF_SP_EFU_WORKING_CYCLES = 2,
586b8e80941Smrg	PERF_SP_STALL_CYCLES_VPC = 3,
587b8e80941Smrg	PERF_SP_STALL_CYCLES_TP = 4,
588b8e80941Smrg	PERF_SP_STALL_CYCLES_UCHE = 5,
589b8e80941Smrg	PERF_SP_STALL_CYCLES_RB = 6,
590b8e80941Smrg	PERF_SP_SCHEDULER_NON_WORKING = 7,
591b8e80941Smrg	PERF_SP_WAVE_CONTEXTS = 8,
592b8e80941Smrg	PERF_SP_WAVE_CONTEXT_CYCLES = 9,
593b8e80941Smrg	PERF_SP_FS_STAGE_WAVE_CYCLES = 10,
594b8e80941Smrg	PERF_SP_FS_STAGE_WAVE_SAMPLES = 11,
595b8e80941Smrg	PERF_SP_VS_STAGE_WAVE_CYCLES = 12,
596b8e80941Smrg	PERF_SP_VS_STAGE_WAVE_SAMPLES = 13,
597b8e80941Smrg	PERF_SP_FS_STAGE_DURATION_CYCLES = 14,
598b8e80941Smrg	PERF_SP_VS_STAGE_DURATION_CYCLES = 15,
599b8e80941Smrg	PERF_SP_WAVE_CTRL_CYCLES = 16,
600b8e80941Smrg	PERF_SP_WAVE_LOAD_CYCLES = 17,
601b8e80941Smrg	PERF_SP_WAVE_EMIT_CYCLES = 18,
602b8e80941Smrg	PERF_SP_WAVE_NOP_CYCLES = 19,
603b8e80941Smrg	PERF_SP_WAVE_WAIT_CYCLES = 20,
604b8e80941Smrg	PERF_SP_WAVE_FETCH_CYCLES = 21,
605b8e80941Smrg	PERF_SP_WAVE_IDLE_CYCLES = 22,
606b8e80941Smrg	PERF_SP_WAVE_END_CYCLES = 23,
607b8e80941Smrg	PERF_SP_WAVE_LONG_SYNC_CYCLES = 24,
608b8e80941Smrg	PERF_SP_WAVE_SHORT_SYNC_CYCLES = 25,
609b8e80941Smrg	PERF_SP_WAVE_JOIN_CYCLES = 26,
610b8e80941Smrg	PERF_SP_LM_LOAD_INSTRUCTIONS = 27,
611b8e80941Smrg	PERF_SP_LM_STORE_INSTRUCTIONS = 28,
612b8e80941Smrg	PERF_SP_LM_ATOMICS = 29,
613b8e80941Smrg	PERF_SP_GM_LOAD_INSTRUCTIONS = 30,
614b8e80941Smrg	PERF_SP_GM_STORE_INSTRUCTIONS = 31,
615b8e80941Smrg	PERF_SP_GM_ATOMICS = 32,
616b8e80941Smrg	PERF_SP_VS_STAGE_TEX_INSTRUCTIONS = 33,
617b8e80941Smrg	PERF_SP_VS_STAGE_CFLOW_INSTRUCTIONS = 34,
618b8e80941Smrg	PERF_SP_VS_STAGE_EFU_INSTRUCTIONS = 35,
619b8e80941Smrg	PERF_SP_VS_STAGE_FULL_ALU_INSTRUCTIONS = 36,
620b8e80941Smrg	PERF_SP_VS_STAGE_HALF_ALU_INSTRUCTIONS = 37,
621b8e80941Smrg	PERF_SP_FS_STAGE_TEX_INSTRUCTIONS = 38,
622b8e80941Smrg	PERF_SP_FS_STAGE_CFLOW_INSTRUCTIONS = 39,
623b8e80941Smrg	PERF_SP_FS_STAGE_EFU_INSTRUCTIONS = 40,
624b8e80941Smrg	PERF_SP_FS_STAGE_FULL_ALU_INSTRUCTIONS = 41,
625b8e80941Smrg	PERF_SP_FS_STAGE_HALF_ALU_INSTRUCTIONS = 42,
626b8e80941Smrg	PERF_SP_FS_STAGE_BARY_INSTRUCTIONS = 43,
627b8e80941Smrg	PERF_SP_VS_INSTRUCTIONS = 44,
628b8e80941Smrg	PERF_SP_FS_INSTRUCTIONS = 45,
629b8e80941Smrg	PERF_SP_ADDR_LOCK_COUNT = 46,
630b8e80941Smrg	PERF_SP_UCHE_READ_TRANS = 47,
631b8e80941Smrg	PERF_SP_UCHE_WRITE_TRANS = 48,
632b8e80941Smrg	PERF_SP_EXPORT_VPC_TRANS = 49,
633b8e80941Smrg	PERF_SP_EXPORT_RB_TRANS = 50,
634b8e80941Smrg	PERF_SP_PIXELS_KILLED = 51,
635b8e80941Smrg	PERF_SP_ICL1_REQUESTS = 52,
636b8e80941Smrg	PERF_SP_ICL1_MISSES = 53,
637b8e80941Smrg	PERF_SP_ICL0_REQUESTS = 54,
638b8e80941Smrg	PERF_SP_ICL0_MISSES = 55,
639b8e80941Smrg	PERF_SP_HS_INSTRUCTIONS = 56,
640b8e80941Smrg	PERF_SP_DS_INSTRUCTIONS = 57,
641b8e80941Smrg	PERF_SP_GS_INSTRUCTIONS = 58,
642b8e80941Smrg	PERF_SP_CS_INSTRUCTIONS = 59,
643b8e80941Smrg	PERF_SP_GPR_READ = 60,
644b8e80941Smrg	PERF_SP_GPR_WRITE = 61,
645b8e80941Smrg	PERF_SP_LM_CH0_REQUESTS = 62,
646b8e80941Smrg	PERF_SP_LM_CH1_REQUESTS = 63,
647b8e80941Smrg	PERF_SP_LM_BANK_CONFLICTS = 64,
648b8e80941Smrg};
649b8e80941Smrg
650b8e80941Smrgenum a5xx_rb_perfcounter_select {
651b8e80941Smrg	PERF_RB_BUSY_CYCLES = 0,
652b8e80941Smrg	PERF_RB_STALL_CYCLES_CCU = 1,
653b8e80941Smrg	PERF_RB_STALL_CYCLES_HLSQ = 2,
654b8e80941Smrg	PERF_RB_STALL_CYCLES_FIFO0_FULL = 3,
655b8e80941Smrg	PERF_RB_STALL_CYCLES_FIFO1_FULL = 4,
656b8e80941Smrg	PERF_RB_STALL_CYCLES_FIFO2_FULL = 5,
657b8e80941Smrg	PERF_RB_STARVE_CYCLES_SP = 6,
658b8e80941Smrg	PERF_RB_STARVE_CYCLES_LRZ_TILE = 7,
659b8e80941Smrg	PERF_RB_STARVE_CYCLES_CCU = 8,
660b8e80941Smrg	PERF_RB_STARVE_CYCLES_Z_PLANE = 9,
661b8e80941Smrg	PERF_RB_STARVE_CYCLES_BARY_PLANE = 10,
662b8e80941Smrg	PERF_RB_Z_WORKLOAD = 11,
663b8e80941Smrg	PERF_RB_HLSQ_ACTIVE = 12,
664b8e80941Smrg	PERF_RB_Z_READ = 13,
665b8e80941Smrg	PERF_RB_Z_WRITE = 14,
666b8e80941Smrg	PERF_RB_C_READ = 15,
667b8e80941Smrg	PERF_RB_C_WRITE = 16,
668b8e80941Smrg	PERF_RB_TOTAL_PASS = 17,
669b8e80941Smrg	PERF_RB_Z_PASS = 18,
670b8e80941Smrg	PERF_RB_Z_FAIL = 19,
671b8e80941Smrg	PERF_RB_S_FAIL = 20,
672b8e80941Smrg	PERF_RB_BLENDED_FXP_COMPONENTS = 21,
673b8e80941Smrg	PERF_RB_BLENDED_FP16_COMPONENTS = 22,
674b8e80941Smrg	RB_RESERVED = 23,
675b8e80941Smrg	PERF_RB_2D_ALIVE_CYCLES = 24,
676b8e80941Smrg	PERF_RB_2D_STALL_CYCLES_A2D = 25,
677b8e80941Smrg	PERF_RB_2D_STARVE_CYCLES_SRC = 26,
678b8e80941Smrg	PERF_RB_2D_STARVE_CYCLES_SP = 27,
679b8e80941Smrg	PERF_RB_2D_STARVE_CYCLES_DST = 28,
680b8e80941Smrg	PERF_RB_2D_VALID_PIXELS = 29,
681b8e80941Smrg};
682b8e80941Smrg
683b8e80941Smrgenum a5xx_rb_samples_perfcounter_select {
684b8e80941Smrg	TOTAL_SAMPLES = 0,
685b8e80941Smrg	ZPASS_SAMPLES = 1,
686b8e80941Smrg	ZFAIL_SAMPLES = 2,
687b8e80941Smrg	SFAIL_SAMPLES = 3,
688b8e80941Smrg};
689b8e80941Smrg
690b8e80941Smrgenum a5xx_vsc_perfcounter_select {
691b8e80941Smrg	PERF_VSC_BUSY_CYCLES = 0,
692b8e80941Smrg	PERF_VSC_WORKING_CYCLES = 1,
693b8e80941Smrg	PERF_VSC_STALL_CYCLES_UCHE = 2,
694b8e80941Smrg	PERF_VSC_EOT_NUM = 3,
695b8e80941Smrg};
696b8e80941Smrg
697b8e80941Smrgenum a5xx_ccu_perfcounter_select {
698b8e80941Smrg	PERF_CCU_BUSY_CYCLES = 0,
699b8e80941Smrg	PERF_CCU_STALL_CYCLES_RB_DEPTH_RETURN = 1,
700b8e80941Smrg	PERF_CCU_STALL_CYCLES_RB_COLOR_RETURN = 2,
701b8e80941Smrg	PERF_CCU_STARVE_CYCLES_FLAG_RETURN = 3,
702b8e80941Smrg	PERF_CCU_DEPTH_BLOCKS = 4,
703b8e80941Smrg	PERF_CCU_COLOR_BLOCKS = 5,
704b8e80941Smrg	PERF_CCU_DEPTH_BLOCK_HIT = 6,
705b8e80941Smrg	PERF_CCU_COLOR_BLOCK_HIT = 7,
706b8e80941Smrg	PERF_CCU_PARTIAL_BLOCK_READ = 8,
707b8e80941Smrg	PERF_CCU_GMEM_READ = 9,
708b8e80941Smrg	PERF_CCU_GMEM_WRITE = 10,
709b8e80941Smrg	PERF_CCU_DEPTH_READ_FLAG0_COUNT = 11,
710b8e80941Smrg	PERF_CCU_DEPTH_READ_FLAG1_COUNT = 12,
711b8e80941Smrg	PERF_CCU_DEPTH_READ_FLAG2_COUNT = 13,
712b8e80941Smrg	PERF_CCU_DEPTH_READ_FLAG3_COUNT = 14,
713b8e80941Smrg	PERF_CCU_DEPTH_READ_FLAG4_COUNT = 15,
714b8e80941Smrg	PERF_CCU_COLOR_READ_FLAG0_COUNT = 16,
715b8e80941Smrg	PERF_CCU_COLOR_READ_FLAG1_COUNT = 17,
716b8e80941Smrg	PERF_CCU_COLOR_READ_FLAG2_COUNT = 18,
717b8e80941Smrg	PERF_CCU_COLOR_READ_FLAG3_COUNT = 19,
718b8e80941Smrg	PERF_CCU_COLOR_READ_FLAG4_COUNT = 20,
719b8e80941Smrg	PERF_CCU_2D_BUSY_CYCLES = 21,
720b8e80941Smrg	PERF_CCU_2D_RD_REQ = 22,
721b8e80941Smrg	PERF_CCU_2D_WR_REQ = 23,
722b8e80941Smrg	PERF_CCU_2D_REORDER_STARVE_CYCLES = 24,
723b8e80941Smrg	PERF_CCU_2D_PIXELS = 25,
724b8e80941Smrg};
725b8e80941Smrg
726b8e80941Smrgenum a5xx_cmp_perfcounter_select {
727b8e80941Smrg	PERF_CMPDECMP_STALL_CYCLES_VBIF = 0,
728b8e80941Smrg	PERF_CMPDECMP_VBIF_LATENCY_CYCLES = 1,
729b8e80941Smrg	PERF_CMPDECMP_VBIF_LATENCY_SAMPLES = 2,
730b8e80941Smrg	PERF_CMPDECMP_VBIF_READ_DATA_CCU = 3,
731b8e80941Smrg	PERF_CMPDECMP_VBIF_WRITE_DATA_CCU = 4,
732b8e80941Smrg	PERF_CMPDECMP_VBIF_READ_REQUEST = 5,
733b8e80941Smrg	PERF_CMPDECMP_VBIF_WRITE_REQUEST = 6,
734b8e80941Smrg	PERF_CMPDECMP_VBIF_READ_DATA = 7,
735b8e80941Smrg	PERF_CMPDECMP_VBIF_WRITE_DATA = 8,
736b8e80941Smrg	PERF_CMPDECMP_FLAG_FETCH_CYCLES = 9,
737b8e80941Smrg	PERF_CMPDECMP_FLAG_FETCH_SAMPLES = 10,
738b8e80941Smrg	PERF_CMPDECMP_DEPTH_WRITE_FLAG1_COUNT = 11,
739b8e80941Smrg	PERF_CMPDECMP_DEPTH_WRITE_FLAG2_COUNT = 12,
740b8e80941Smrg	PERF_CMPDECMP_DEPTH_WRITE_FLAG3_COUNT = 13,
741b8e80941Smrg	PERF_CMPDECMP_DEPTH_WRITE_FLAG4_COUNT = 14,
742b8e80941Smrg	PERF_CMPDECMP_COLOR_WRITE_FLAG1_COUNT = 15,
743b8e80941Smrg	PERF_CMPDECMP_COLOR_WRITE_FLAG2_COUNT = 16,
744b8e80941Smrg	PERF_CMPDECMP_COLOR_WRITE_FLAG3_COUNT = 17,
745b8e80941Smrg	PERF_CMPDECMP_COLOR_WRITE_FLAG4_COUNT = 18,
746b8e80941Smrg	PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_REQ = 19,
747b8e80941Smrg	PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_WR = 20,
748b8e80941Smrg	PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_RETURN = 21,
749b8e80941Smrg	PERF_CMPDECMP_2D_RD_DATA = 22,
750b8e80941Smrg	PERF_CMPDECMP_2D_WR_DATA = 23,
751b8e80941Smrg};
752b8e80941Smrg
753b8e80941Smrgenum a5xx_vbif_perfcounter_select {
754b8e80941Smrg	AXI_READ_REQUESTS_ID_0 = 0,
755b8e80941Smrg	AXI_READ_REQUESTS_ID_1 = 1,
756b8e80941Smrg	AXI_READ_REQUESTS_ID_2 = 2,
757b8e80941Smrg	AXI_READ_REQUESTS_ID_3 = 3,
758b8e80941Smrg	AXI_READ_REQUESTS_ID_4 = 4,
759b8e80941Smrg	AXI_READ_REQUESTS_ID_5 = 5,
760b8e80941Smrg	AXI_READ_REQUESTS_ID_6 = 6,
761b8e80941Smrg	AXI_READ_REQUESTS_ID_7 = 7,
762b8e80941Smrg	AXI_READ_REQUESTS_ID_8 = 8,
763b8e80941Smrg	AXI_READ_REQUESTS_ID_9 = 9,
764b8e80941Smrg	AXI_READ_REQUESTS_ID_10 = 10,
765b8e80941Smrg	AXI_READ_REQUESTS_ID_11 = 11,
766b8e80941Smrg	AXI_READ_REQUESTS_ID_12 = 12,
767b8e80941Smrg	AXI_READ_REQUESTS_ID_13 = 13,
768b8e80941Smrg	AXI_READ_REQUESTS_ID_14 = 14,
769b8e80941Smrg	AXI_READ_REQUESTS_ID_15 = 15,
770b8e80941Smrg	AXI0_READ_REQUESTS_TOTAL = 16,
771b8e80941Smrg	AXI1_READ_REQUESTS_TOTAL = 17,
772b8e80941Smrg	AXI2_READ_REQUESTS_TOTAL = 18,
773b8e80941Smrg	AXI3_READ_REQUESTS_TOTAL = 19,
774b8e80941Smrg	AXI_READ_REQUESTS_TOTAL = 20,
775b8e80941Smrg	AXI_WRITE_REQUESTS_ID_0 = 21,
776b8e80941Smrg	AXI_WRITE_REQUESTS_ID_1 = 22,
777b8e80941Smrg	AXI_WRITE_REQUESTS_ID_2 = 23,
778b8e80941Smrg	AXI_WRITE_REQUESTS_ID_3 = 24,
779b8e80941Smrg	AXI_WRITE_REQUESTS_ID_4 = 25,
780b8e80941Smrg	AXI_WRITE_REQUESTS_ID_5 = 26,
781b8e80941Smrg	AXI_WRITE_REQUESTS_ID_6 = 27,
782b8e80941Smrg	AXI_WRITE_REQUESTS_ID_7 = 28,
783b8e80941Smrg	AXI_WRITE_REQUESTS_ID_8 = 29,
784b8e80941Smrg	AXI_WRITE_REQUESTS_ID_9 = 30,
785b8e80941Smrg	AXI_WRITE_REQUESTS_ID_10 = 31,
786b8e80941Smrg	AXI_WRITE_REQUESTS_ID_11 = 32,
787b8e80941Smrg	AXI_WRITE_REQUESTS_ID_12 = 33,
788b8e80941Smrg	AXI_WRITE_REQUESTS_ID_13 = 34,
789b8e80941Smrg	AXI_WRITE_REQUESTS_ID_14 = 35,
790b8e80941Smrg	AXI_WRITE_REQUESTS_ID_15 = 36,
791b8e80941Smrg	AXI0_WRITE_REQUESTS_TOTAL = 37,
792b8e80941Smrg	AXI1_WRITE_REQUESTS_TOTAL = 38,
793b8e80941Smrg	AXI2_WRITE_REQUESTS_TOTAL = 39,
794b8e80941Smrg	AXI3_WRITE_REQUESTS_TOTAL = 40,
795b8e80941Smrg	AXI_WRITE_REQUESTS_TOTAL = 41,
796b8e80941Smrg	AXI_TOTAL_REQUESTS = 42,
797b8e80941Smrg	AXI_READ_DATA_BEATS_ID_0 = 43,
798b8e80941Smrg	AXI_READ_DATA_BEATS_ID_1 = 44,
799b8e80941Smrg	AXI_READ_DATA_BEATS_ID_2 = 45,
800b8e80941Smrg	AXI_READ_DATA_BEATS_ID_3 = 46,
801b8e80941Smrg	AXI_READ_DATA_BEATS_ID_4 = 47,
802b8e80941Smrg	AXI_READ_DATA_BEATS_ID_5 = 48,
803b8e80941Smrg	AXI_READ_DATA_BEATS_ID_6 = 49,
804b8e80941Smrg	AXI_READ_DATA_BEATS_ID_7 = 50,
805b8e80941Smrg	AXI_READ_DATA_BEATS_ID_8 = 51,
806b8e80941Smrg	AXI_READ_DATA_BEATS_ID_9 = 52,
807b8e80941Smrg	AXI_READ_DATA_BEATS_ID_10 = 53,
808b8e80941Smrg	AXI_READ_DATA_BEATS_ID_11 = 54,
809b8e80941Smrg	AXI_READ_DATA_BEATS_ID_12 = 55,
810b8e80941Smrg	AXI_READ_DATA_BEATS_ID_13 = 56,
811b8e80941Smrg	AXI_READ_DATA_BEATS_ID_14 = 57,
812b8e80941Smrg	AXI_READ_DATA_BEATS_ID_15 = 58,
813b8e80941Smrg	AXI0_READ_DATA_BEATS_TOTAL = 59,
814b8e80941Smrg	AXI1_READ_DATA_BEATS_TOTAL = 60,
815b8e80941Smrg	AXI2_READ_DATA_BEATS_TOTAL = 61,
816b8e80941Smrg	AXI3_READ_DATA_BEATS_TOTAL = 62,
817b8e80941Smrg	AXI_READ_DATA_BEATS_TOTAL = 63,
818b8e80941Smrg	AXI_WRITE_DATA_BEATS_ID_0 = 64,
819b8e80941Smrg	AXI_WRITE_DATA_BEATS_ID_1 = 65,
820b8e80941Smrg	AXI_WRITE_DATA_BEATS_ID_2 = 66,
821b8e80941Smrg	AXI_WRITE_DATA_BEATS_ID_3 = 67,
822b8e80941Smrg	AXI_WRITE_DATA_BEATS_ID_4 = 68,
823b8e80941Smrg	AXI_WRITE_DATA_BEATS_ID_5 = 69,
824b8e80941Smrg	AXI_WRITE_DATA_BEATS_ID_6 = 70,
825b8e80941Smrg	AXI_WRITE_DATA_BEATS_ID_7 = 71,
826b8e80941Smrg	AXI_WRITE_DATA_BEATS_ID_8 = 72,
827b8e80941Smrg	AXI_WRITE_DATA_BEATS_ID_9 = 73,
828b8e80941Smrg	AXI_WRITE_DATA_BEATS_ID_10 = 74,
829b8e80941Smrg	AXI_WRITE_DATA_BEATS_ID_11 = 75,
830b8e80941Smrg	AXI_WRITE_DATA_BEATS_ID_12 = 76,
831b8e80941Smrg	AXI_WRITE_DATA_BEATS_ID_13 = 77,
832b8e80941Smrg	AXI_WRITE_DATA_BEATS_ID_14 = 78,
833b8e80941Smrg	AXI_WRITE_DATA_BEATS_ID_15 = 79,
834b8e80941Smrg	AXI0_WRITE_DATA_BEATS_TOTAL = 80,
835b8e80941Smrg	AXI1_WRITE_DATA_BEATS_TOTAL = 81,
836b8e80941Smrg	AXI2_WRITE_DATA_BEATS_TOTAL = 82,
837b8e80941Smrg	AXI3_WRITE_DATA_BEATS_TOTAL = 83,
838b8e80941Smrg	AXI_WRITE_DATA_BEATS_TOTAL = 84,
839b8e80941Smrg	AXI_DATA_BEATS_TOTAL = 85,
840b8e80941Smrg};
841b8e80941Smrg
842b8e80941Smrgenum a5xx_tex_filter {
843b8e80941Smrg	A5XX_TEX_NEAREST = 0,
844b8e80941Smrg	A5XX_TEX_LINEAR = 1,
845b8e80941Smrg	A5XX_TEX_ANISO = 2,
846b8e80941Smrg};
847b8e80941Smrg
848b8e80941Smrgenum a5xx_tex_clamp {
849b8e80941Smrg	A5XX_TEX_REPEAT = 0,
850b8e80941Smrg	A5XX_TEX_CLAMP_TO_EDGE = 1,
851b8e80941Smrg	A5XX_TEX_MIRROR_REPEAT = 2,
852b8e80941Smrg	A5XX_TEX_CLAMP_TO_BORDER = 3,
853b8e80941Smrg	A5XX_TEX_MIRROR_CLAMP = 4,
854b8e80941Smrg};
855b8e80941Smrg
856b8e80941Smrgenum a5xx_tex_aniso {
857b8e80941Smrg	A5XX_TEX_ANISO_1 = 0,
858b8e80941Smrg	A5XX_TEX_ANISO_2 = 1,
859b8e80941Smrg	A5XX_TEX_ANISO_4 = 2,
860b8e80941Smrg	A5XX_TEX_ANISO_8 = 3,
861b8e80941Smrg	A5XX_TEX_ANISO_16 = 4,
862b8e80941Smrg};
863b8e80941Smrg
864b8e80941Smrgenum a5xx_tex_swiz {
865b8e80941Smrg	A5XX_TEX_X = 0,
866b8e80941Smrg	A5XX_TEX_Y = 1,
867b8e80941Smrg	A5XX_TEX_Z = 2,
868b8e80941Smrg	A5XX_TEX_W = 3,
869b8e80941Smrg	A5XX_TEX_ZERO = 4,
870b8e80941Smrg	A5XX_TEX_ONE = 5,
871b8e80941Smrg};
872b8e80941Smrg
873b8e80941Smrgenum a5xx_tex_type {
874b8e80941Smrg	A5XX_TEX_1D = 0,
875b8e80941Smrg	A5XX_TEX_2D = 1,
876b8e80941Smrg	A5XX_TEX_CUBE = 2,
877b8e80941Smrg	A5XX_TEX_3D = 3,
878b8e80941Smrg};
879b8e80941Smrg
880b8e80941Smrg#define A5XX_INT0_RBBM_GPU_IDLE					0x00000001
881b8e80941Smrg#define A5XX_INT0_RBBM_AHB_ERROR				0x00000002
882b8e80941Smrg#define A5XX_INT0_RBBM_TRANSFER_TIMEOUT				0x00000004
883b8e80941Smrg#define A5XX_INT0_RBBM_ME_MS_TIMEOUT				0x00000008
884b8e80941Smrg#define A5XX_INT0_RBBM_PFP_MS_TIMEOUT				0x00000010
885b8e80941Smrg#define A5XX_INT0_RBBM_ETS_MS_TIMEOUT				0x00000020
886b8e80941Smrg#define A5XX_INT0_RBBM_ATB_ASYNC_OVERFLOW			0x00000040
887b8e80941Smrg#define A5XX_INT0_RBBM_GPC_ERROR				0x00000080
888b8e80941Smrg#define A5XX_INT0_CP_SW						0x00000100
889b8e80941Smrg#define A5XX_INT0_CP_HW_ERROR					0x00000200
890b8e80941Smrg#define A5XX_INT0_CP_CCU_FLUSH_DEPTH_TS				0x00000400
891b8e80941Smrg#define A5XX_INT0_CP_CCU_FLUSH_COLOR_TS				0x00000800
892b8e80941Smrg#define A5XX_INT0_CP_CCU_RESOLVE_TS				0x00001000
893b8e80941Smrg#define A5XX_INT0_CP_IB2					0x00002000
894b8e80941Smrg#define A5XX_INT0_CP_IB1					0x00004000
895b8e80941Smrg#define A5XX_INT0_CP_RB						0x00008000
896b8e80941Smrg#define A5XX_INT0_CP_UNUSED_1					0x00010000
897b8e80941Smrg#define A5XX_INT0_CP_RB_DONE_TS					0x00020000
898b8e80941Smrg#define A5XX_INT0_CP_WT_DONE_TS					0x00040000
899b8e80941Smrg#define A5XX_INT0_UNKNOWN_1					0x00080000
900b8e80941Smrg#define A5XX_INT0_CP_CACHE_FLUSH_TS				0x00100000
901b8e80941Smrg#define A5XX_INT0_UNUSED_2					0x00200000
902b8e80941Smrg#define A5XX_INT0_RBBM_ATB_BUS_OVERFLOW				0x00400000
903b8e80941Smrg#define A5XX_INT0_MISC_HANG_DETECT				0x00800000
904b8e80941Smrg#define A5XX_INT0_UCHE_OOB_ACCESS				0x01000000
905b8e80941Smrg#define A5XX_INT0_UCHE_TRAP_INTR				0x02000000
906b8e80941Smrg#define A5XX_INT0_DEBBUS_INTR_0					0x04000000
907b8e80941Smrg#define A5XX_INT0_DEBBUS_INTR_1					0x08000000
908b8e80941Smrg#define A5XX_INT0_GPMU_VOLTAGE_DROOP				0x10000000
909b8e80941Smrg#define A5XX_INT0_GPMU_FIRMWARE					0x20000000
910b8e80941Smrg#define A5XX_INT0_ISDB_CPU_IRQ					0x40000000
911b8e80941Smrg#define A5XX_INT0_ISDB_UNDER_DEBUG				0x80000000
912b8e80941Smrg#define A5XX_CP_INT_CP_OPCODE_ERROR				0x00000001
913b8e80941Smrg#define A5XX_CP_INT_CP_RESERVED_BIT_ERROR			0x00000002
914b8e80941Smrg#define A5XX_CP_INT_CP_HW_FAULT_ERROR				0x00000004
915b8e80941Smrg#define A5XX_CP_INT_CP_DMA_ERROR				0x00000008
916b8e80941Smrg#define A5XX_CP_INT_CP_REGISTER_PROTECTION_ERROR		0x00000010
917b8e80941Smrg#define A5XX_CP_INT_CP_AHB_ERROR				0x00000020
918b8e80941Smrg#define REG_A5XX_CP_RB_BASE					0x00000800
919b8e80941Smrg
920b8e80941Smrg#define REG_A5XX_CP_RB_BASE_HI					0x00000801
921b8e80941Smrg
922b8e80941Smrg#define REG_A5XX_CP_RB_CNTL					0x00000802
923b8e80941Smrg
924b8e80941Smrg#define REG_A5XX_CP_RB_RPTR_ADDR				0x00000804
925b8e80941Smrg
926b8e80941Smrg#define REG_A5XX_CP_RB_RPTR_ADDR_HI				0x00000805
927b8e80941Smrg
928b8e80941Smrg#define REG_A5XX_CP_RB_RPTR					0x00000806
929b8e80941Smrg
930b8e80941Smrg#define REG_A5XX_CP_RB_WPTR					0x00000807
931b8e80941Smrg
932b8e80941Smrg#define REG_A5XX_CP_PFP_STAT_ADDR				0x00000808
933b8e80941Smrg
934b8e80941Smrg#define REG_A5XX_CP_PFP_STAT_DATA				0x00000809
935b8e80941Smrg
936b8e80941Smrg#define REG_A5XX_CP_DRAW_STATE_ADDR				0x0000080b
937b8e80941Smrg
938b8e80941Smrg#define REG_A5XX_CP_DRAW_STATE_DATA				0x0000080c
939b8e80941Smrg
940b8e80941Smrg#define REG_A5XX_CP_ME_NRT_ADDR_LO				0x0000080d
941b8e80941Smrg
942b8e80941Smrg#define REG_A5XX_CP_ME_NRT_ADDR_HI				0x0000080e
943b8e80941Smrg
944b8e80941Smrg#define REG_A5XX_CP_ME_NRT_DATA					0x00000810
945b8e80941Smrg
946b8e80941Smrg#define REG_A5XX_CP_CRASH_SCRIPT_BASE_LO			0x00000817
947b8e80941Smrg
948b8e80941Smrg#define REG_A5XX_CP_CRASH_SCRIPT_BASE_HI			0x00000818
949b8e80941Smrg
950b8e80941Smrg#define REG_A5XX_CP_CRASH_DUMP_CNTL				0x00000819
951b8e80941Smrg
952b8e80941Smrg#define REG_A5XX_CP_ME_STAT_ADDR				0x0000081a
953b8e80941Smrg
954b8e80941Smrg#define REG_A5XX_CP_ROQ_THRESHOLDS_1				0x0000081f
955b8e80941Smrg
956b8e80941Smrg#define REG_A5XX_CP_ROQ_THRESHOLDS_2				0x00000820
957b8e80941Smrg
958b8e80941Smrg#define REG_A5XX_CP_ROQ_DBG_ADDR				0x00000821
959b8e80941Smrg
960b8e80941Smrg#define REG_A5XX_CP_ROQ_DBG_DATA				0x00000822
961b8e80941Smrg
962b8e80941Smrg#define REG_A5XX_CP_MEQ_DBG_ADDR				0x00000823
963b8e80941Smrg
964b8e80941Smrg#define REG_A5XX_CP_MEQ_DBG_DATA				0x00000824
965b8e80941Smrg
966b8e80941Smrg#define REG_A5XX_CP_MEQ_THRESHOLDS				0x00000825
967b8e80941Smrg
968b8e80941Smrg#define REG_A5XX_CP_MERCIU_SIZE					0x00000826
969b8e80941Smrg
970b8e80941Smrg#define REG_A5XX_CP_MERCIU_DBG_ADDR				0x00000827
971b8e80941Smrg
972b8e80941Smrg#define REG_A5XX_CP_MERCIU_DBG_DATA_1				0x00000828
973b8e80941Smrg
974b8e80941Smrg#define REG_A5XX_CP_MERCIU_DBG_DATA_2				0x00000829
975b8e80941Smrg
976b8e80941Smrg#define REG_A5XX_CP_PFP_UCODE_DBG_ADDR				0x0000082a
977b8e80941Smrg
978b8e80941Smrg#define REG_A5XX_CP_PFP_UCODE_DBG_DATA				0x0000082b
979b8e80941Smrg
980b8e80941Smrg#define REG_A5XX_CP_ME_UCODE_DBG_ADDR				0x0000082f
981b8e80941Smrg
982b8e80941Smrg#define REG_A5XX_CP_ME_UCODE_DBG_DATA				0x00000830
983b8e80941Smrg
984b8e80941Smrg#define REG_A5XX_CP_CNTL					0x00000831
985b8e80941Smrg
986b8e80941Smrg#define REG_A5XX_CP_PFP_ME_CNTL					0x00000832
987b8e80941Smrg
988b8e80941Smrg#define REG_A5XX_CP_CHICKEN_DBG					0x00000833
989b8e80941Smrg
990b8e80941Smrg#define REG_A5XX_CP_PFP_INSTR_BASE_LO				0x00000835
991b8e80941Smrg
992b8e80941Smrg#define REG_A5XX_CP_PFP_INSTR_BASE_HI				0x00000836
993b8e80941Smrg
994b8e80941Smrg#define REG_A5XX_CP_ME_INSTR_BASE_LO				0x00000838
995b8e80941Smrg
996b8e80941Smrg#define REG_A5XX_CP_ME_INSTR_BASE_HI				0x00000839
997b8e80941Smrg
998b8e80941Smrg#define REG_A5XX_CP_CONTEXT_SWITCH_CNTL				0x0000083b
999b8e80941Smrg
1000b8e80941Smrg#define REG_A5XX_CP_CONTEXT_SWITCH_RESTORE_ADDR_LO		0x0000083c
1001b8e80941Smrg
1002b8e80941Smrg#define REG_A5XX_CP_CONTEXT_SWITCH_RESTORE_ADDR_HI		0x0000083d
1003b8e80941Smrg
1004b8e80941Smrg#define REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_LO			0x0000083e
1005b8e80941Smrg
1006b8e80941Smrg#define REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_HI			0x0000083f
1007b8e80941Smrg
1008b8e80941Smrg#define REG_A5XX_CP_CONTEXT_SWITCH_SMMU_INFO_LO			0x00000840
1009b8e80941Smrg
1010b8e80941Smrg#define REG_A5XX_CP_CONTEXT_SWITCH_SMMU_INFO_HI			0x00000841
1011b8e80941Smrg
1012b8e80941Smrg#define REG_A5XX_CP_ADDR_MODE_CNTL				0x00000860
1013b8e80941Smrg
1014b8e80941Smrg#define REG_A5XX_CP_ME_STAT_DATA				0x00000b14
1015b8e80941Smrg
1016b8e80941Smrg#define REG_A5XX_CP_WFI_PEND_CTR				0x00000b15
1017b8e80941Smrg
1018b8e80941Smrg#define REG_A5XX_CP_INTERRUPT_STATUS				0x00000b18
1019b8e80941Smrg
1020b8e80941Smrg#define REG_A5XX_CP_HW_FAULT					0x00000b1a
1021b8e80941Smrg
1022b8e80941Smrg#define REG_A5XX_CP_PROTECT_STATUS				0x00000b1c
1023b8e80941Smrg
1024b8e80941Smrg#define REG_A5XX_CP_IB1_BASE					0x00000b1f
1025b8e80941Smrg
1026b8e80941Smrg#define REG_A5XX_CP_IB1_BASE_HI					0x00000b20
1027b8e80941Smrg
1028b8e80941Smrg#define REG_A5XX_CP_IB1_BUFSZ					0x00000b21
1029b8e80941Smrg
1030b8e80941Smrg#define REG_A5XX_CP_IB2_BASE					0x00000b22
1031b8e80941Smrg
1032b8e80941Smrg#define REG_A5XX_CP_IB2_BASE_HI					0x00000b23
1033b8e80941Smrg
1034b8e80941Smrg#define REG_A5XX_CP_IB2_BUFSZ					0x00000b24
1035b8e80941Smrg
1036b8e80941Smrgstatic inline uint32_t REG_A5XX_CP_SCRATCH(uint32_t i0) { return 0x00000b78 + 0x1*i0; }
1037b8e80941Smrg
1038b8e80941Smrgstatic inline uint32_t REG_A5XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000b78 + 0x1*i0; }
1039b8e80941Smrg
1040b8e80941Smrgstatic inline uint32_t REG_A5XX_CP_PROTECT(uint32_t i0) { return 0x00000880 + 0x1*i0; }
1041b8e80941Smrg
1042b8e80941Smrgstatic inline uint32_t REG_A5XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000880 + 0x1*i0; }
1043b8e80941Smrg#define A5XX_CP_PROTECT_REG_BASE_ADDR__MASK			0x0001ffff
1044b8e80941Smrg#define A5XX_CP_PROTECT_REG_BASE_ADDR__SHIFT			0
1045b8e80941Smrgstatic inline uint32_t A5XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
1046b8e80941Smrg{
1047b8e80941Smrg	return ((val) << A5XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A5XX_CP_PROTECT_REG_BASE_ADDR__MASK;
1048b8e80941Smrg}
1049b8e80941Smrg#define A5XX_CP_PROTECT_REG_MASK_LEN__MASK			0x1f000000
1050b8e80941Smrg#define A5XX_CP_PROTECT_REG_MASK_LEN__SHIFT			24
1051b8e80941Smrgstatic inline uint32_t A5XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
1052b8e80941Smrg{
1053b8e80941Smrg	return ((val) << A5XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A5XX_CP_PROTECT_REG_MASK_LEN__MASK;
1054b8e80941Smrg}
1055b8e80941Smrg#define A5XX_CP_PROTECT_REG_TRAP_WRITE				0x20000000
1056b8e80941Smrg#define A5XX_CP_PROTECT_REG_TRAP_READ				0x40000000
1057b8e80941Smrg
1058b8e80941Smrg#define REG_A5XX_CP_PROTECT_CNTL				0x000008a0
1059b8e80941Smrg
1060b8e80941Smrg#define REG_A5XX_CP_AHB_FAULT					0x00000b1b
1061b8e80941Smrg
1062b8e80941Smrg#define REG_A5XX_CP_PERFCTR_CP_SEL_0				0x00000bb0
1063b8e80941Smrg
1064b8e80941Smrg#define REG_A5XX_CP_PERFCTR_CP_SEL_1				0x00000bb1
1065b8e80941Smrg
1066b8e80941Smrg#define REG_A5XX_CP_PERFCTR_CP_SEL_2				0x00000bb2
1067b8e80941Smrg
1068b8e80941Smrg#define REG_A5XX_CP_PERFCTR_CP_SEL_3				0x00000bb3
1069b8e80941Smrg
1070b8e80941Smrg#define REG_A5XX_CP_PERFCTR_CP_SEL_4				0x00000bb4
1071b8e80941Smrg
1072b8e80941Smrg#define REG_A5XX_CP_PERFCTR_CP_SEL_5				0x00000bb5
1073b8e80941Smrg
1074b8e80941Smrg#define REG_A5XX_CP_PERFCTR_CP_SEL_6				0x00000bb6
1075b8e80941Smrg
1076b8e80941Smrg#define REG_A5XX_CP_PERFCTR_CP_SEL_7				0x00000bb7
1077b8e80941Smrg
1078b8e80941Smrg#define REG_A5XX_VSC_ADDR_MODE_CNTL				0x00000bc1
1079b8e80941Smrg
1080b8e80941Smrg#define REG_A5XX_CP_POWERCTR_CP_SEL_0				0x00000bba
1081b8e80941Smrg
1082b8e80941Smrg#define REG_A5XX_CP_POWERCTR_CP_SEL_1				0x00000bbb
1083b8e80941Smrg
1084b8e80941Smrg#define REG_A5XX_CP_POWERCTR_CP_SEL_2				0x00000bbc
1085b8e80941Smrg
1086b8e80941Smrg#define REG_A5XX_CP_POWERCTR_CP_SEL_3				0x00000bbd
1087b8e80941Smrg
1088b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_SEL_A				0x00000004
1089b8e80941Smrg
1090b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_SEL_B				0x00000005
1091b8e80941Smrg
1092b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_SEL_C				0x00000006
1093b8e80941Smrg
1094b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_SEL_D				0x00000007
1095b8e80941Smrg
1096b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_CNTLT				0x00000008
1097b8e80941Smrg
1098b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_CNTLM				0x00000009
1099b8e80941Smrg
1100b8e80941Smrg#define REG_A5XX_RBBM_CFG_DEBBUS_CTLTM_ENABLE_SHIFT		0x00000018
1101b8e80941Smrg
1102b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_OPL				0x0000000a
1103b8e80941Smrg
1104b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_OPE				0x0000000b
1105b8e80941Smrg
1106b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_0				0x0000000c
1107b8e80941Smrg
1108b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_1				0x0000000d
1109b8e80941Smrg
1110b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_2				0x0000000e
1111b8e80941Smrg
1112b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_3				0x0000000f
1113b8e80941Smrg
1114b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_0			0x00000010
1115b8e80941Smrg
1116b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_1			0x00000011
1117b8e80941Smrg
1118b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_2			0x00000012
1119b8e80941Smrg
1120b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_3			0x00000013
1121b8e80941Smrg
1122b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_BYTEL_0			0x00000014
1123b8e80941Smrg
1124b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_BYTEL_1			0x00000015
1125b8e80941Smrg
1126b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_0				0x00000016
1127b8e80941Smrg
1128b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_1				0x00000017
1129b8e80941Smrg
1130b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_2				0x00000018
1131b8e80941Smrg
1132b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_3				0x00000019
1133b8e80941Smrg
1134b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_0			0x0000001a
1135b8e80941Smrg
1136b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_1			0x0000001b
1137b8e80941Smrg
1138b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_2			0x0000001c
1139b8e80941Smrg
1140b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_3			0x0000001d
1141b8e80941Smrg
1142b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_NIBBLEE			0x0000001e
1143b8e80941Smrg
1144b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_PTRC0				0x0000001f
1145b8e80941Smrg
1146b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_PTRC1				0x00000020
1147b8e80941Smrg
1148b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_LOADREG			0x00000021
1149b8e80941Smrg
1150b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_IDX				0x00000022
1151b8e80941Smrg
1152b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_CLRC				0x00000023
1153b8e80941Smrg
1154b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_LOADIVT			0x00000024
1155b8e80941Smrg
1156b8e80941Smrg#define REG_A5XX_RBBM_INTERFACE_HANG_INT_CNTL			0x0000002f
1157b8e80941Smrg
1158b8e80941Smrg#define REG_A5XX_RBBM_INT_CLEAR_CMD				0x00000037
1159b8e80941Smrg
1160b8e80941Smrg#define REG_A5XX_RBBM_INT_0_MASK				0x00000038
1161b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_RBBM_GPU_IDLE			0x00000001
1162b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_RBBM_AHB_ERROR			0x00000002
1163b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_RBBM_TRANSFER_TIMEOUT		0x00000004
1164b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_RBBM_ME_MS_TIMEOUT			0x00000008
1165b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_RBBM_PFP_MS_TIMEOUT		0x00000010
1166b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_RBBM_ETS_MS_TIMEOUT		0x00000020
1167b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNC_OVERFLOW		0x00000040
1168b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_RBBM_GPC_ERROR			0x00000080
1169b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_CP_SW				0x00000100
1170b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_CP_HW_ERROR			0x00000200
1171b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_DEPTH_TS		0x00000400
1172b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_COLOR_TS		0x00000800
1173b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_CP_CCU_RESOLVE_TS			0x00001000
1174b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_CP_IB2				0x00002000
1175b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_CP_IB1				0x00004000
1176b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_CP_RB				0x00008000
1177b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_CP_RB_DONE_TS			0x00020000
1178b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_CP_WT_DONE_TS			0x00040000
1179b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS			0x00100000
1180b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW		0x00400000
1181b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_MISC_HANG_DETECT			0x00800000
1182b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS			0x01000000
1183b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR			0x02000000
1184b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_DEBBUS_INTR_0			0x04000000
1185b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_DEBBUS_INTR_1			0x08000000
1186b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_GPMU_VOLTAGE_DROOP			0x10000000
1187b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_GPMU_FIRMWARE			0x20000000
1188b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_ISDB_CPU_IRQ			0x40000000
1189b8e80941Smrg#define A5XX_RBBM_INT_0_MASK_ISDB_UNDER_DEBUG			0x80000000
1190b8e80941Smrg
1191b8e80941Smrg#define REG_A5XX_RBBM_AHB_DBG_CNTL				0x0000003f
1192b8e80941Smrg
1193b8e80941Smrg#define REG_A5XX_RBBM_EXT_VBIF_DBG_CNTL				0x00000041
1194b8e80941Smrg
1195b8e80941Smrg#define REG_A5XX_RBBM_SW_RESET_CMD				0x00000043
1196b8e80941Smrg
1197b8e80941Smrg#define REG_A5XX_RBBM_BLOCK_SW_RESET_CMD			0x00000045
1198b8e80941Smrg
1199b8e80941Smrg#define REG_A5XX_RBBM_BLOCK_SW_RESET_CMD2			0x00000046
1200b8e80941Smrg
1201b8e80941Smrg#define REG_A5XX_RBBM_DBG_LO_HI_GPIO				0x00000048
1202b8e80941Smrg
1203b8e80941Smrg#define REG_A5XX_RBBM_EXT_TRACE_BUS_CNTL			0x00000049
1204b8e80941Smrg
1205b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_TP0				0x0000004a
1206b8e80941Smrg
1207b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_TP1				0x0000004b
1208b8e80941Smrg
1209b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_TP2				0x0000004c
1210b8e80941Smrg
1211b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_TP3				0x0000004d
1212b8e80941Smrg
1213b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL2_TP0				0x0000004e
1214b8e80941Smrg
1215b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL2_TP1				0x0000004f
1216b8e80941Smrg
1217b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL2_TP2				0x00000050
1218b8e80941Smrg
1219b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL2_TP3				0x00000051
1220b8e80941Smrg
1221b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL3_TP0				0x00000052
1222b8e80941Smrg
1223b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL3_TP1				0x00000053
1224b8e80941Smrg
1225b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL3_TP2				0x00000054
1226b8e80941Smrg
1227b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL3_TP3				0x00000055
1228b8e80941Smrg
1229b8e80941Smrg#define REG_A5XX_RBBM_READ_AHB_THROUGH_DBG			0x00000059
1230b8e80941Smrg
1231b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_UCHE				0x0000005a
1232b8e80941Smrg
1233b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL2_UCHE				0x0000005b
1234b8e80941Smrg
1235b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL3_UCHE				0x0000005c
1236b8e80941Smrg
1237b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL4_UCHE				0x0000005d
1238b8e80941Smrg
1239b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_UCHE				0x0000005e
1240b8e80941Smrg
1241b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_UCHE				0x0000005f
1242b8e80941Smrg
1243b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_MODE_GPC				0x00000060
1244b8e80941Smrg
1245b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_GPC				0x00000061
1246b8e80941Smrg
1247b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_GPC				0x00000062
1248b8e80941Smrg
1249b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM			0x00000063
1250b8e80941Smrg
1251b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM			0x00000064
1252b8e80941Smrg
1253b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM			0x00000065
1254b8e80941Smrg
1255b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_HLSQ				0x00000066
1256b8e80941Smrg
1257b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL				0x00000067
1258b8e80941Smrg
1259b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_SP0				0x00000068
1260b8e80941Smrg
1261b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_SP1				0x00000069
1262b8e80941Smrg
1263b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_SP2				0x0000006a
1264b8e80941Smrg
1265b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_SP3				0x0000006b
1266b8e80941Smrg
1267b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL2_SP0				0x0000006c
1268b8e80941Smrg
1269b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL2_SP1				0x0000006d
1270b8e80941Smrg
1271b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL2_SP2				0x0000006e
1272b8e80941Smrg
1273b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL2_SP3				0x0000006f
1274b8e80941Smrg
1275b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_SP0				0x00000070
1276b8e80941Smrg
1277b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_SP1				0x00000071
1278b8e80941Smrg
1279b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_SP2				0x00000072
1280b8e80941Smrg
1281b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_SP3				0x00000073
1282b8e80941Smrg
1283b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_SP0				0x00000074
1284b8e80941Smrg
1285b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_SP1				0x00000075
1286b8e80941Smrg
1287b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_SP2				0x00000076
1288b8e80941Smrg
1289b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_SP3				0x00000077
1290b8e80941Smrg
1291b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_RB0				0x00000078
1292b8e80941Smrg
1293b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_RB1				0x00000079
1294b8e80941Smrg
1295b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_RB2				0x0000007a
1296b8e80941Smrg
1297b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_RB3				0x0000007b
1298b8e80941Smrg
1299b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL2_RB0				0x0000007c
1300b8e80941Smrg
1301b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL2_RB1				0x0000007d
1302b8e80941Smrg
1303b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL2_RB2				0x0000007e
1304b8e80941Smrg
1305b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL2_RB3				0x0000007f
1306b8e80941Smrg
1307b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_RAC				0x00000080
1308b8e80941Smrg
1309b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_RAC				0x00000081
1310b8e80941Smrg
1311b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_CCU0				0x00000082
1312b8e80941Smrg
1313b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_CCU1				0x00000083
1314b8e80941Smrg
1315b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_CCU2				0x00000084
1316b8e80941Smrg
1317b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_CCU3				0x00000085
1318b8e80941Smrg
1319b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU0			0x00000086
1320b8e80941Smrg
1321b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU1			0x00000087
1322b8e80941Smrg
1323b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU2			0x00000088
1324b8e80941Smrg
1325b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU3			0x00000089
1326b8e80941Smrg
1327b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_RAC				0x0000008a
1328b8e80941Smrg
1329b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL2_RAC				0x0000008b
1330b8e80941Smrg
1331b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_0			0x0000008c
1332b8e80941Smrg
1333b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_1			0x0000008d
1334b8e80941Smrg
1335b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_2			0x0000008e
1336b8e80941Smrg
1337b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_3			0x0000008f
1338b8e80941Smrg
1339b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_VFD				0x00000090
1340b8e80941Smrg
1341b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_MODE_VFD				0x00000091
1342b8e80941Smrg
1343b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_VFD				0x00000092
1344b8e80941Smrg
1345b8e80941Smrg#define REG_A5XX_RBBM_AHB_CNTL0					0x00000093
1346b8e80941Smrg
1347b8e80941Smrg#define REG_A5XX_RBBM_AHB_CNTL1					0x00000094
1348b8e80941Smrg
1349b8e80941Smrg#define REG_A5XX_RBBM_AHB_CNTL2					0x00000095
1350b8e80941Smrg
1351b8e80941Smrg#define REG_A5XX_RBBM_AHB_CMD					0x00000096
1352b8e80941Smrg
1353b8e80941Smrg#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL11		0x0000009c
1354b8e80941Smrg
1355b8e80941Smrg#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL12		0x0000009d
1356b8e80941Smrg
1357b8e80941Smrg#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL13		0x0000009e
1358b8e80941Smrg
1359b8e80941Smrg#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL14		0x0000009f
1360b8e80941Smrg
1361b8e80941Smrg#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL15		0x000000a0
1362b8e80941Smrg
1363b8e80941Smrg#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL16		0x000000a1
1364b8e80941Smrg
1365b8e80941Smrg#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL17		0x000000a2
1366b8e80941Smrg
1367b8e80941Smrg#define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL18		0x000000a3
1368b8e80941Smrg
1369b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_TP0				0x000000a4
1370b8e80941Smrg
1371b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_TP1				0x000000a5
1372b8e80941Smrg
1373b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_TP2				0x000000a6
1374b8e80941Smrg
1375b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_TP3				0x000000a7
1376b8e80941Smrg
1377b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY2_TP0				0x000000a8
1378b8e80941Smrg
1379b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY2_TP1				0x000000a9
1380b8e80941Smrg
1381b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY2_TP2				0x000000aa
1382b8e80941Smrg
1383b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY2_TP3				0x000000ab
1384b8e80941Smrg
1385b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY3_TP0				0x000000ac
1386b8e80941Smrg
1387b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY3_TP1				0x000000ad
1388b8e80941Smrg
1389b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY3_TP2				0x000000ae
1390b8e80941Smrg
1391b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY3_TP3				0x000000af
1392b8e80941Smrg
1393b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_TP0				0x000000b0
1394b8e80941Smrg
1395b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_TP1				0x000000b1
1396b8e80941Smrg
1397b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_TP2				0x000000b2
1398b8e80941Smrg
1399b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_TP3				0x000000b3
1400b8e80941Smrg
1401b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST2_TP0				0x000000b4
1402b8e80941Smrg
1403b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST2_TP1				0x000000b5
1404b8e80941Smrg
1405b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST2_TP2				0x000000b6
1406b8e80941Smrg
1407b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST2_TP3				0x000000b7
1408b8e80941Smrg
1409b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST3_TP0				0x000000b8
1410b8e80941Smrg
1411b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST3_TP1				0x000000b9
1412b8e80941Smrg
1413b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST3_TP2				0x000000ba
1414b8e80941Smrg
1415b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST3_TP3				0x000000bb
1416b8e80941Smrg
1417b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_CNTL_GPMU				0x000000c8
1418b8e80941Smrg
1419b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_DELAY_GPMU				0x000000c9
1420b8e80941Smrg
1421b8e80941Smrg#define REG_A5XX_RBBM_CLOCK_HYST_GPMU				0x000000ca
1422b8e80941Smrg
1423b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CP_0_LO				0x000003a0
1424b8e80941Smrg
1425b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CP_0_HI				0x000003a1
1426b8e80941Smrg
1427b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CP_1_LO				0x000003a2
1428b8e80941Smrg
1429b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CP_1_HI				0x000003a3
1430b8e80941Smrg
1431b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CP_2_LO				0x000003a4
1432b8e80941Smrg
1433b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CP_2_HI				0x000003a5
1434b8e80941Smrg
1435b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CP_3_LO				0x000003a6
1436b8e80941Smrg
1437b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CP_3_HI				0x000003a7
1438b8e80941Smrg
1439b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CP_4_LO				0x000003a8
1440b8e80941Smrg
1441b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CP_4_HI				0x000003a9
1442b8e80941Smrg
1443b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CP_5_LO				0x000003aa
1444b8e80941Smrg
1445b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CP_5_HI				0x000003ab
1446b8e80941Smrg
1447b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CP_6_LO				0x000003ac
1448b8e80941Smrg
1449b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CP_6_HI				0x000003ad
1450b8e80941Smrg
1451b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CP_7_LO				0x000003ae
1452b8e80941Smrg
1453b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CP_7_HI				0x000003af
1454b8e80941Smrg
1455b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RBBM_0_LO				0x000003b0
1456b8e80941Smrg
1457b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RBBM_0_HI				0x000003b1
1458b8e80941Smrg
1459b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RBBM_1_LO				0x000003b2
1460b8e80941Smrg
1461b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RBBM_1_HI				0x000003b3
1462b8e80941Smrg
1463b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RBBM_2_LO				0x000003b4
1464b8e80941Smrg
1465b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RBBM_2_HI				0x000003b5
1466b8e80941Smrg
1467b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RBBM_3_LO				0x000003b6
1468b8e80941Smrg
1469b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RBBM_3_HI				0x000003b7
1470b8e80941Smrg
1471b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_PC_0_LO				0x000003b8
1472b8e80941Smrg
1473b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_PC_0_HI				0x000003b9
1474b8e80941Smrg
1475b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_PC_1_LO				0x000003ba
1476b8e80941Smrg
1477b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_PC_1_HI				0x000003bb
1478b8e80941Smrg
1479b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_PC_2_LO				0x000003bc
1480b8e80941Smrg
1481b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_PC_2_HI				0x000003bd
1482b8e80941Smrg
1483b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_PC_3_LO				0x000003be
1484b8e80941Smrg
1485b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_PC_3_HI				0x000003bf
1486b8e80941Smrg
1487b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_PC_4_LO				0x000003c0
1488b8e80941Smrg
1489b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_PC_4_HI				0x000003c1
1490b8e80941Smrg
1491b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_PC_5_LO				0x000003c2
1492b8e80941Smrg
1493b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_PC_5_HI				0x000003c3
1494b8e80941Smrg
1495b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_PC_6_LO				0x000003c4
1496b8e80941Smrg
1497b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_PC_6_HI				0x000003c5
1498b8e80941Smrg
1499b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_PC_7_LO				0x000003c6
1500b8e80941Smrg
1501b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_PC_7_HI				0x000003c7
1502b8e80941Smrg
1503b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VFD_0_LO				0x000003c8
1504b8e80941Smrg
1505b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VFD_0_HI				0x000003c9
1506b8e80941Smrg
1507b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VFD_1_LO				0x000003ca
1508b8e80941Smrg
1509b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VFD_1_HI				0x000003cb
1510b8e80941Smrg
1511b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VFD_2_LO				0x000003cc
1512b8e80941Smrg
1513b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VFD_2_HI				0x000003cd
1514b8e80941Smrg
1515b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VFD_3_LO				0x000003ce
1516b8e80941Smrg
1517b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VFD_3_HI				0x000003cf
1518b8e80941Smrg
1519b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VFD_4_LO				0x000003d0
1520b8e80941Smrg
1521b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VFD_4_HI				0x000003d1
1522b8e80941Smrg
1523b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VFD_5_LO				0x000003d2
1524b8e80941Smrg
1525b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VFD_5_HI				0x000003d3
1526b8e80941Smrg
1527b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VFD_6_LO				0x000003d4
1528b8e80941Smrg
1529b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VFD_6_HI				0x000003d5
1530b8e80941Smrg
1531b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VFD_7_LO				0x000003d6
1532b8e80941Smrg
1533b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VFD_7_HI				0x000003d7
1534b8e80941Smrg
1535b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_HLSQ_0_LO				0x000003d8
1536b8e80941Smrg
1537b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_HLSQ_0_HI				0x000003d9
1538b8e80941Smrg
1539b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_HLSQ_1_LO				0x000003da
1540b8e80941Smrg
1541b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_HLSQ_1_HI				0x000003db
1542b8e80941Smrg
1543b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_HLSQ_2_LO				0x000003dc
1544b8e80941Smrg
1545b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_HLSQ_2_HI				0x000003dd
1546b8e80941Smrg
1547b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_HLSQ_3_LO				0x000003de
1548b8e80941Smrg
1549b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_HLSQ_3_HI				0x000003df
1550b8e80941Smrg
1551b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_HLSQ_4_LO				0x000003e0
1552b8e80941Smrg
1553b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_HLSQ_4_HI				0x000003e1
1554b8e80941Smrg
1555b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_HLSQ_5_LO				0x000003e2
1556b8e80941Smrg
1557b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_HLSQ_5_HI				0x000003e3
1558b8e80941Smrg
1559b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_HLSQ_6_LO				0x000003e4
1560b8e80941Smrg
1561b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_HLSQ_6_HI				0x000003e5
1562b8e80941Smrg
1563b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_HLSQ_7_LO				0x000003e6
1564b8e80941Smrg
1565b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_HLSQ_7_HI				0x000003e7
1566b8e80941Smrg
1567b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VPC_0_LO				0x000003e8
1568b8e80941Smrg
1569b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VPC_0_HI				0x000003e9
1570b8e80941Smrg
1571b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VPC_1_LO				0x000003ea
1572b8e80941Smrg
1573b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VPC_1_HI				0x000003eb
1574b8e80941Smrg
1575b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VPC_2_LO				0x000003ec
1576b8e80941Smrg
1577b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VPC_2_HI				0x000003ed
1578b8e80941Smrg
1579b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VPC_3_LO				0x000003ee
1580b8e80941Smrg
1581b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VPC_3_HI				0x000003ef
1582b8e80941Smrg
1583b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CCU_0_LO				0x000003f0
1584b8e80941Smrg
1585b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CCU_0_HI				0x000003f1
1586b8e80941Smrg
1587b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CCU_1_LO				0x000003f2
1588b8e80941Smrg
1589b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CCU_1_HI				0x000003f3
1590b8e80941Smrg
1591b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CCU_2_LO				0x000003f4
1592b8e80941Smrg
1593b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CCU_2_HI				0x000003f5
1594b8e80941Smrg
1595b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CCU_3_LO				0x000003f6
1596b8e80941Smrg
1597b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CCU_3_HI				0x000003f7
1598b8e80941Smrg
1599b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TSE_0_LO				0x000003f8
1600b8e80941Smrg
1601b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TSE_0_HI				0x000003f9
1602b8e80941Smrg
1603b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TSE_1_LO				0x000003fa
1604b8e80941Smrg
1605b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TSE_1_HI				0x000003fb
1606b8e80941Smrg
1607b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TSE_2_LO				0x000003fc
1608b8e80941Smrg
1609b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TSE_2_HI				0x000003fd
1610b8e80941Smrg
1611b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TSE_3_LO				0x000003fe
1612b8e80941Smrg
1613b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TSE_3_HI				0x000003ff
1614b8e80941Smrg
1615b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RAS_0_LO				0x00000400
1616b8e80941Smrg
1617b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RAS_0_HI				0x00000401
1618b8e80941Smrg
1619b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RAS_1_LO				0x00000402
1620b8e80941Smrg
1621b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RAS_1_HI				0x00000403
1622b8e80941Smrg
1623b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RAS_2_LO				0x00000404
1624b8e80941Smrg
1625b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RAS_2_HI				0x00000405
1626b8e80941Smrg
1627b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RAS_3_LO				0x00000406
1628b8e80941Smrg
1629b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RAS_3_HI				0x00000407
1630b8e80941Smrg
1631b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_UCHE_0_LO				0x00000408
1632b8e80941Smrg
1633b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_UCHE_0_HI				0x00000409
1634b8e80941Smrg
1635b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_UCHE_1_LO				0x0000040a
1636b8e80941Smrg
1637b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_UCHE_1_HI				0x0000040b
1638b8e80941Smrg
1639b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_UCHE_2_LO				0x0000040c
1640b8e80941Smrg
1641b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_UCHE_2_HI				0x0000040d
1642b8e80941Smrg
1643b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_UCHE_3_LO				0x0000040e
1644b8e80941Smrg
1645b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_UCHE_3_HI				0x0000040f
1646b8e80941Smrg
1647b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_UCHE_4_LO				0x00000410
1648b8e80941Smrg
1649b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_UCHE_4_HI				0x00000411
1650b8e80941Smrg
1651b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_UCHE_5_LO				0x00000412
1652b8e80941Smrg
1653b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_UCHE_5_HI				0x00000413
1654b8e80941Smrg
1655b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_UCHE_6_LO				0x00000414
1656b8e80941Smrg
1657b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_UCHE_6_HI				0x00000415
1658b8e80941Smrg
1659b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_UCHE_7_LO				0x00000416
1660b8e80941Smrg
1661b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_UCHE_7_HI				0x00000417
1662b8e80941Smrg
1663b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TP_0_LO				0x00000418
1664b8e80941Smrg
1665b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TP_0_HI				0x00000419
1666b8e80941Smrg
1667b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TP_1_LO				0x0000041a
1668b8e80941Smrg
1669b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TP_1_HI				0x0000041b
1670b8e80941Smrg
1671b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TP_2_LO				0x0000041c
1672b8e80941Smrg
1673b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TP_2_HI				0x0000041d
1674b8e80941Smrg
1675b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TP_3_LO				0x0000041e
1676b8e80941Smrg
1677b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TP_3_HI				0x0000041f
1678b8e80941Smrg
1679b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TP_4_LO				0x00000420
1680b8e80941Smrg
1681b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TP_4_HI				0x00000421
1682b8e80941Smrg
1683b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TP_5_LO				0x00000422
1684b8e80941Smrg
1685b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TP_5_HI				0x00000423
1686b8e80941Smrg
1687b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TP_6_LO				0x00000424
1688b8e80941Smrg
1689b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TP_6_HI				0x00000425
1690b8e80941Smrg
1691b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TP_7_LO				0x00000426
1692b8e80941Smrg
1693b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_TP_7_HI				0x00000427
1694b8e80941Smrg
1695b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_0_LO				0x00000428
1696b8e80941Smrg
1697b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_0_HI				0x00000429
1698b8e80941Smrg
1699b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_1_LO				0x0000042a
1700b8e80941Smrg
1701b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_1_HI				0x0000042b
1702b8e80941Smrg
1703b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_2_LO				0x0000042c
1704b8e80941Smrg
1705b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_2_HI				0x0000042d
1706b8e80941Smrg
1707b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_3_LO				0x0000042e
1708b8e80941Smrg
1709b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_3_HI				0x0000042f
1710b8e80941Smrg
1711b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_4_LO				0x00000430
1712b8e80941Smrg
1713b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_4_HI				0x00000431
1714b8e80941Smrg
1715b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_5_LO				0x00000432
1716b8e80941Smrg
1717b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_5_HI				0x00000433
1718b8e80941Smrg
1719b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_6_LO				0x00000434
1720b8e80941Smrg
1721b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_6_HI				0x00000435
1722b8e80941Smrg
1723b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_7_LO				0x00000436
1724b8e80941Smrg
1725b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_7_HI				0x00000437
1726b8e80941Smrg
1727b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_8_LO				0x00000438
1728b8e80941Smrg
1729b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_8_HI				0x00000439
1730b8e80941Smrg
1731b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_9_LO				0x0000043a
1732b8e80941Smrg
1733b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_9_HI				0x0000043b
1734b8e80941Smrg
1735b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_10_LO				0x0000043c
1736b8e80941Smrg
1737b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_10_HI				0x0000043d
1738b8e80941Smrg
1739b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_11_LO				0x0000043e
1740b8e80941Smrg
1741b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_SP_11_HI				0x0000043f
1742b8e80941Smrg
1743b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RB_0_LO				0x00000440
1744b8e80941Smrg
1745b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RB_0_HI				0x00000441
1746b8e80941Smrg
1747b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RB_1_LO				0x00000442
1748b8e80941Smrg
1749b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RB_1_HI				0x00000443
1750b8e80941Smrg
1751b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RB_2_LO				0x00000444
1752b8e80941Smrg
1753b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RB_2_HI				0x00000445
1754b8e80941Smrg
1755b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RB_3_LO				0x00000446
1756b8e80941Smrg
1757b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RB_3_HI				0x00000447
1758b8e80941Smrg
1759b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RB_4_LO				0x00000448
1760b8e80941Smrg
1761b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RB_4_HI				0x00000449
1762b8e80941Smrg
1763b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RB_5_LO				0x0000044a
1764b8e80941Smrg
1765b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RB_5_HI				0x0000044b
1766b8e80941Smrg
1767b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RB_6_LO				0x0000044c
1768b8e80941Smrg
1769b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RB_6_HI				0x0000044d
1770b8e80941Smrg
1771b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RB_7_LO				0x0000044e
1772b8e80941Smrg
1773b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RB_7_HI				0x0000044f
1774b8e80941Smrg
1775b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VSC_0_LO				0x00000450
1776b8e80941Smrg
1777b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VSC_0_HI				0x00000451
1778b8e80941Smrg
1779b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VSC_1_LO				0x00000452
1780b8e80941Smrg
1781b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_VSC_1_HI				0x00000453
1782b8e80941Smrg
1783b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_LRZ_0_LO				0x00000454
1784b8e80941Smrg
1785b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_LRZ_0_HI				0x00000455
1786b8e80941Smrg
1787b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_LRZ_1_LO				0x00000456
1788b8e80941Smrg
1789b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_LRZ_1_HI				0x00000457
1790b8e80941Smrg
1791b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_LRZ_2_LO				0x00000458
1792b8e80941Smrg
1793b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_LRZ_2_HI				0x00000459
1794b8e80941Smrg
1795b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_LRZ_3_LO				0x0000045a
1796b8e80941Smrg
1797b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_LRZ_3_HI				0x0000045b
1798b8e80941Smrg
1799b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CMP_0_LO				0x0000045c
1800b8e80941Smrg
1801b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CMP_0_HI				0x0000045d
1802b8e80941Smrg
1803b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CMP_1_LO				0x0000045e
1804b8e80941Smrg
1805b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CMP_1_HI				0x0000045f
1806b8e80941Smrg
1807b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CMP_2_LO				0x00000460
1808b8e80941Smrg
1809b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CMP_2_HI				0x00000461
1810b8e80941Smrg
1811b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CMP_3_LO				0x00000462
1812b8e80941Smrg
1813b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CMP_3_HI				0x00000463
1814b8e80941Smrg
1815b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_0			0x0000046b
1816b8e80941Smrg
1817b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_1			0x0000046c
1818b8e80941Smrg
1819b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_2			0x0000046d
1820b8e80941Smrg
1821b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_3			0x0000046e
1822b8e80941Smrg
1823b8e80941Smrg#define REG_A5XX_RBBM_ALWAYSON_COUNTER_LO			0x000004d2
1824b8e80941Smrg
1825b8e80941Smrg#define REG_A5XX_RBBM_ALWAYSON_COUNTER_HI			0x000004d3
1826b8e80941Smrg
1827b8e80941Smrg#define REG_A5XX_RBBM_STATUS					0x000004f5
1828b8e80941Smrg#define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB			0x80000000
1829b8e80941Smrg#define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_CP			0x40000000
1830b8e80941Smrg#define A5XX_RBBM_STATUS_HLSQ_BUSY				0x20000000
1831b8e80941Smrg#define A5XX_RBBM_STATUS_VSC_BUSY				0x10000000
1832b8e80941Smrg#define A5XX_RBBM_STATUS_TPL1_BUSY				0x08000000
1833b8e80941Smrg#define A5XX_RBBM_STATUS_SP_BUSY				0x04000000
1834b8e80941Smrg#define A5XX_RBBM_STATUS_UCHE_BUSY				0x02000000
1835b8e80941Smrg#define A5XX_RBBM_STATUS_VPC_BUSY				0x01000000
1836b8e80941Smrg#define A5XX_RBBM_STATUS_VFDP_BUSY				0x00800000
1837b8e80941Smrg#define A5XX_RBBM_STATUS_VFD_BUSY				0x00400000
1838b8e80941Smrg#define A5XX_RBBM_STATUS_TESS_BUSY				0x00200000
1839b8e80941Smrg#define A5XX_RBBM_STATUS_PC_VSD_BUSY				0x00100000
1840b8e80941Smrg#define A5XX_RBBM_STATUS_PC_DCALL_BUSY				0x00080000
1841b8e80941Smrg#define A5XX_RBBM_STATUS_GPMU_SLAVE_BUSY			0x00040000
1842b8e80941Smrg#define A5XX_RBBM_STATUS_DCOM_BUSY				0x00020000
1843b8e80941Smrg#define A5XX_RBBM_STATUS_COM_BUSY				0x00010000
1844b8e80941Smrg#define A5XX_RBBM_STATUS_LRZ_BUZY				0x00008000
1845b8e80941Smrg#define A5XX_RBBM_STATUS_A2D_DSP_BUSY				0x00004000
1846b8e80941Smrg#define A5XX_RBBM_STATUS_CCUFCHE_BUSY				0x00002000
1847b8e80941Smrg#define A5XX_RBBM_STATUS_RB_BUSY				0x00001000
1848b8e80941Smrg#define A5XX_RBBM_STATUS_RAS_BUSY				0x00000800
1849b8e80941Smrg#define A5XX_RBBM_STATUS_TSE_BUSY				0x00000400
1850b8e80941Smrg#define A5XX_RBBM_STATUS_VBIF_BUSY				0x00000200
1851b8e80941Smrg#define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_HYST			0x00000100
1852b8e80941Smrg#define A5XX_RBBM_STATUS_CP_BUSY_IGN_HYST			0x00000080
1853b8e80941Smrg#define A5XX_RBBM_STATUS_CP_BUSY				0x00000040
1854b8e80941Smrg#define A5XX_RBBM_STATUS_GPMU_MASTER_BUSY			0x00000020
1855b8e80941Smrg#define A5XX_RBBM_STATUS_CP_CRASH_BUSY				0x00000010
1856b8e80941Smrg#define A5XX_RBBM_STATUS_CP_ETS_BUSY				0x00000008
1857b8e80941Smrg#define A5XX_RBBM_STATUS_CP_PFP_BUSY				0x00000004
1858b8e80941Smrg#define A5XX_RBBM_STATUS_CP_ME_BUSY				0x00000002
1859b8e80941Smrg#define A5XX_RBBM_STATUS_HI_BUSY				0x00000001
1860b8e80941Smrg
1861b8e80941Smrg#define REG_A5XX_RBBM_STATUS3					0x00000530
1862b8e80941Smrg
1863b8e80941Smrg#define REG_A5XX_RBBM_INT_0_STATUS				0x000004e1
1864b8e80941Smrg
1865b8e80941Smrg#define REG_A5XX_RBBM_AHB_ME_SPLIT_STATUS			0x000004f0
1866b8e80941Smrg
1867b8e80941Smrg#define REG_A5XX_RBBM_AHB_PFP_SPLIT_STATUS			0x000004f1
1868b8e80941Smrg
1869b8e80941Smrg#define REG_A5XX_RBBM_AHB_ETS_SPLIT_STATUS			0x000004f3
1870b8e80941Smrg
1871b8e80941Smrg#define REG_A5XX_RBBM_AHB_ERROR_STATUS				0x000004f4
1872b8e80941Smrg
1873b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_CNTL				0x00000464
1874b8e80941Smrg
1875b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_LOAD_CMD0				0x00000465
1876b8e80941Smrg
1877b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_LOAD_CMD1				0x00000466
1878b8e80941Smrg
1879b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_LOAD_CMD2				0x00000467
1880b8e80941Smrg
1881b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_LOAD_CMD3				0x00000468
1882b8e80941Smrg
1883b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_LOAD_VALUE_LO			0x00000469
1884b8e80941Smrg
1885b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_LOAD_VALUE_HI			0x0000046a
1886b8e80941Smrg
1887b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_0			0x0000046b
1888b8e80941Smrg
1889b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_1			0x0000046c
1890b8e80941Smrg
1891b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_2			0x0000046d
1892b8e80941Smrg
1893b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_3			0x0000046e
1894b8e80941Smrg
1895b8e80941Smrg#define REG_A5XX_RBBM_PERFCTR_GPU_BUSY_MASKED			0x0000046f
1896b8e80941Smrg
1897b8e80941Smrg#define REG_A5XX_RBBM_AHB_ERROR					0x000004ed
1898b8e80941Smrg
1899b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_EVENT_LOGIC			0x00000504
1900b8e80941Smrg
1901b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_OVER				0x00000505
1902b8e80941Smrg
1903b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT0				0x00000506
1904b8e80941Smrg
1905b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT1				0x00000507
1906b8e80941Smrg
1907b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT2				0x00000508
1908b8e80941Smrg
1909b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT3				0x00000509
1910b8e80941Smrg
1911b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT4				0x0000050a
1912b8e80941Smrg
1913b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_COUNT5				0x0000050b
1914b8e80941Smrg
1915b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_ADDR			0x0000050c
1916b8e80941Smrg
1917b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF0			0x0000050d
1918b8e80941Smrg
1919b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF1			0x0000050e
1920b8e80941Smrg
1921b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF2			0x0000050f
1922b8e80941Smrg
1923b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF3			0x00000510
1924b8e80941Smrg
1925b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF4			0x00000511
1926b8e80941Smrg
1927b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_MISR0				0x00000512
1928b8e80941Smrg
1929b8e80941Smrg#define REG_A5XX_RBBM_CFG_DBGBUS_MISR1				0x00000513
1930b8e80941Smrg
1931b8e80941Smrg#define REG_A5XX_RBBM_ISDB_CNT					0x00000533
1932b8e80941Smrg
1933b8e80941Smrg#define REG_A5XX_RBBM_SECVID_TRUST_CONFIG			0x0000f000
1934b8e80941Smrg
1935b8e80941Smrg#define REG_A5XX_RBBM_SECVID_TRUST_CNTL				0x0000f400
1936b8e80941Smrg
1937b8e80941Smrg#define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO		0x0000f800
1938b8e80941Smrg
1939b8e80941Smrg#define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI		0x0000f801
1940b8e80941Smrg
1941b8e80941Smrg#define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_SIZE			0x0000f802
1942b8e80941Smrg
1943b8e80941Smrg#define REG_A5XX_RBBM_SECVID_TSB_CNTL				0x0000f803
1944b8e80941Smrg
1945b8e80941Smrg#define REG_A5XX_RBBM_SECVID_TSB_COMP_STATUS_LO			0x0000f804
1946b8e80941Smrg
1947b8e80941Smrg#define REG_A5XX_RBBM_SECVID_TSB_COMP_STATUS_HI			0x0000f805
1948b8e80941Smrg
1949b8e80941Smrg#define REG_A5XX_RBBM_SECVID_TSB_UCHE_STATUS_LO			0x0000f806
1950b8e80941Smrg
1951b8e80941Smrg#define REG_A5XX_RBBM_SECVID_TSB_UCHE_STATUS_HI			0x0000f807
1952b8e80941Smrg
1953b8e80941Smrg#define REG_A5XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL			0x0000f810
1954b8e80941Smrg
1955b8e80941Smrg#define REG_A5XX_VSC_BIN_SIZE					0x00000bc2
1956b8e80941Smrg#define A5XX_VSC_BIN_SIZE_WIDTH__MASK				0x000000ff
1957b8e80941Smrg#define A5XX_VSC_BIN_SIZE_WIDTH__SHIFT				0
1958b8e80941Smrgstatic inline uint32_t A5XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
1959b8e80941Smrg{
1960b8e80941Smrg	assert(!(val & 0x1f));
1961b8e80941Smrg	return ((val >> 5) << A5XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A5XX_VSC_BIN_SIZE_WIDTH__MASK;
1962b8e80941Smrg}
1963b8e80941Smrg#define A5XX_VSC_BIN_SIZE_HEIGHT__MASK				0x0001fe00
1964b8e80941Smrg#define A5XX_VSC_BIN_SIZE_HEIGHT__SHIFT				9
1965b8e80941Smrgstatic inline uint32_t A5XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
1966b8e80941Smrg{
1967b8e80941Smrg	assert(!(val & 0x1f));
1968b8e80941Smrg	return ((val >> 5) << A5XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A5XX_VSC_BIN_SIZE_HEIGHT__MASK;
1969b8e80941Smrg}
1970b8e80941Smrg
1971b8e80941Smrg#define REG_A5XX_VSC_SIZE_ADDRESS_LO				0x00000bc3
1972b8e80941Smrg
1973b8e80941Smrg#define REG_A5XX_VSC_SIZE_ADDRESS_HI				0x00000bc4
1974b8e80941Smrg
1975b8e80941Smrg#define REG_A5XX_UNKNOWN_0BC5					0x00000bc5
1976b8e80941Smrg
1977b8e80941Smrg#define REG_A5XX_UNKNOWN_0BC6					0x00000bc6
1978b8e80941Smrg
1979b8e80941Smrgstatic inline uint32_t REG_A5XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000bd0 + 0x1*i0; }
1980b8e80941Smrg
1981b8e80941Smrgstatic inline uint32_t REG_A5XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000bd0 + 0x1*i0; }
1982b8e80941Smrg#define A5XX_VSC_PIPE_CONFIG_REG_X__MASK			0x000003ff
1983b8e80941Smrg#define A5XX_VSC_PIPE_CONFIG_REG_X__SHIFT			0
1984b8e80941Smrgstatic inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
1985b8e80941Smrg{
1986b8e80941Smrg	return ((val) << A5XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_X__MASK;
1987b8e80941Smrg}
1988b8e80941Smrg#define A5XX_VSC_PIPE_CONFIG_REG_Y__MASK			0x000ffc00
1989b8e80941Smrg#define A5XX_VSC_PIPE_CONFIG_REG_Y__SHIFT			10
1990b8e80941Smrgstatic inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
1991b8e80941Smrg{
1992b8e80941Smrg	return ((val) << A5XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_Y__MASK;
1993b8e80941Smrg}
1994b8e80941Smrg#define A5XX_VSC_PIPE_CONFIG_REG_W__MASK			0x00f00000
1995b8e80941Smrg#define A5XX_VSC_PIPE_CONFIG_REG_W__SHIFT			20
1996b8e80941Smrgstatic inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
1997b8e80941Smrg{
1998b8e80941Smrg	return ((val) << A5XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_W__MASK;
1999b8e80941Smrg}
2000b8e80941Smrg#define A5XX_VSC_PIPE_CONFIG_REG_H__MASK			0x0f000000
2001b8e80941Smrg#define A5XX_VSC_PIPE_CONFIG_REG_H__SHIFT			24
2002b8e80941Smrgstatic inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
2003b8e80941Smrg{
2004b8e80941Smrg	return ((val) << A5XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_H__MASK;
2005b8e80941Smrg}
2006b8e80941Smrg
2007b8e80941Smrgstatic inline uint32_t REG_A5XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000be0 + 0x2*i0; }
2008b8e80941Smrg
2009b8e80941Smrgstatic inline uint32_t REG_A5XX_VSC_PIPE_DATA_ADDRESS_LO(uint32_t i0) { return 0x00000be0 + 0x2*i0; }
2010b8e80941Smrg
2011b8e80941Smrgstatic inline uint32_t REG_A5XX_VSC_PIPE_DATA_ADDRESS_HI(uint32_t i0) { return 0x00000be1 + 0x2*i0; }
2012b8e80941Smrg
2013b8e80941Smrgstatic inline uint32_t REG_A5XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c00 + 0x1*i0; }
2014b8e80941Smrg
2015b8e80941Smrgstatic inline uint32_t REG_A5XX_VSC_PIPE_DATA_LENGTH_REG(uint32_t i0) { return 0x00000c00 + 0x1*i0; }
2016b8e80941Smrg
2017b8e80941Smrg#define REG_A5XX_VSC_PERFCTR_VSC_SEL_0				0x00000c60
2018b8e80941Smrg
2019b8e80941Smrg#define REG_A5XX_VSC_PERFCTR_VSC_SEL_1				0x00000c61
2020b8e80941Smrg
2021b8e80941Smrg#define REG_A5XX_VSC_RESOLVE_CNTL				0x00000cdd
2022b8e80941Smrg#define A5XX_VSC_RESOLVE_CNTL_WINDOW_OFFSET_DISABLE		0x80000000
2023b8e80941Smrg#define A5XX_VSC_RESOLVE_CNTL_X__MASK				0x00007fff
2024b8e80941Smrg#define A5XX_VSC_RESOLVE_CNTL_X__SHIFT				0
2025b8e80941Smrgstatic inline uint32_t A5XX_VSC_RESOLVE_CNTL_X(uint32_t val)
2026b8e80941Smrg{
2027b8e80941Smrg	return ((val) << A5XX_VSC_RESOLVE_CNTL_X__SHIFT) & A5XX_VSC_RESOLVE_CNTL_X__MASK;
2028b8e80941Smrg}
2029b8e80941Smrg#define A5XX_VSC_RESOLVE_CNTL_Y__MASK				0x7fff0000
2030b8e80941Smrg#define A5XX_VSC_RESOLVE_CNTL_Y__SHIFT				16
2031b8e80941Smrgstatic inline uint32_t A5XX_VSC_RESOLVE_CNTL_Y(uint32_t val)
2032b8e80941Smrg{
2033b8e80941Smrg	return ((val) << A5XX_VSC_RESOLVE_CNTL_Y__SHIFT) & A5XX_VSC_RESOLVE_CNTL_Y__MASK;
2034b8e80941Smrg}
2035b8e80941Smrg
2036b8e80941Smrg#define REG_A5XX_GRAS_ADDR_MODE_CNTL				0x00000c81
2037b8e80941Smrg
2038b8e80941Smrg#define REG_A5XX_GRAS_PERFCTR_TSE_SEL_0				0x00000c90
2039b8e80941Smrg
2040b8e80941Smrg#define REG_A5XX_GRAS_PERFCTR_TSE_SEL_1				0x00000c91
2041b8e80941Smrg
2042b8e80941Smrg#define REG_A5XX_GRAS_PERFCTR_TSE_SEL_2				0x00000c92
2043b8e80941Smrg
2044b8e80941Smrg#define REG_A5XX_GRAS_PERFCTR_TSE_SEL_3				0x00000c93
2045b8e80941Smrg
2046b8e80941Smrg#define REG_A5XX_GRAS_PERFCTR_RAS_SEL_0				0x00000c94
2047b8e80941Smrg
2048b8e80941Smrg#define REG_A5XX_GRAS_PERFCTR_RAS_SEL_1				0x00000c95
2049b8e80941Smrg
2050b8e80941Smrg#define REG_A5XX_GRAS_PERFCTR_RAS_SEL_2				0x00000c96
2051b8e80941Smrg
2052b8e80941Smrg#define REG_A5XX_GRAS_PERFCTR_RAS_SEL_3				0x00000c97
2053b8e80941Smrg
2054b8e80941Smrg#define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_0				0x00000c98
2055b8e80941Smrg
2056b8e80941Smrg#define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_1				0x00000c99
2057b8e80941Smrg
2058b8e80941Smrg#define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_2				0x00000c9a
2059b8e80941Smrg
2060b8e80941Smrg#define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_3				0x00000c9b
2061b8e80941Smrg
2062b8e80941Smrg#define REG_A5XX_RB_DBG_ECO_CNTL				0x00000cc4
2063b8e80941Smrg
2064b8e80941Smrg#define REG_A5XX_RB_ADDR_MODE_CNTL				0x00000cc5
2065b8e80941Smrg
2066b8e80941Smrg#define REG_A5XX_RB_MODE_CNTL					0x00000cc6
2067b8e80941Smrg
2068b8e80941Smrg#define REG_A5XX_RB_CCU_CNTL					0x00000cc7
2069b8e80941Smrg
2070b8e80941Smrg#define REG_A5XX_RB_PERFCTR_RB_SEL_0				0x00000cd0
2071b8e80941Smrg
2072b8e80941Smrg#define REG_A5XX_RB_PERFCTR_RB_SEL_1				0x00000cd1
2073b8e80941Smrg
2074b8e80941Smrg#define REG_A5XX_RB_PERFCTR_RB_SEL_2				0x00000cd2
2075b8e80941Smrg
2076b8e80941Smrg#define REG_A5XX_RB_PERFCTR_RB_SEL_3				0x00000cd3
2077b8e80941Smrg
2078b8e80941Smrg#define REG_A5XX_RB_PERFCTR_RB_SEL_4				0x00000cd4
2079b8e80941Smrg
2080b8e80941Smrg#define REG_A5XX_RB_PERFCTR_RB_SEL_5				0x00000cd5
2081b8e80941Smrg
2082b8e80941Smrg#define REG_A5XX_RB_PERFCTR_RB_SEL_6				0x00000cd6
2083b8e80941Smrg
2084b8e80941Smrg#define REG_A5XX_RB_PERFCTR_RB_SEL_7				0x00000cd7
2085b8e80941Smrg
2086b8e80941Smrg#define REG_A5XX_RB_PERFCTR_CCU_SEL_0				0x00000cd8
2087b8e80941Smrg
2088b8e80941Smrg#define REG_A5XX_RB_PERFCTR_CCU_SEL_1				0x00000cd9
2089b8e80941Smrg
2090b8e80941Smrg#define REG_A5XX_RB_PERFCTR_CCU_SEL_2				0x00000cda
2091b8e80941Smrg
2092b8e80941Smrg#define REG_A5XX_RB_PERFCTR_CCU_SEL_3				0x00000cdb
2093b8e80941Smrg
2094b8e80941Smrg#define REG_A5XX_RB_POWERCTR_RB_SEL_0				0x00000ce0
2095b8e80941Smrg
2096b8e80941Smrg#define REG_A5XX_RB_POWERCTR_RB_SEL_1				0x00000ce1
2097b8e80941Smrg
2098b8e80941Smrg#define REG_A5XX_RB_POWERCTR_RB_SEL_2				0x00000ce2
2099b8e80941Smrg
2100b8e80941Smrg#define REG_A5XX_RB_POWERCTR_RB_SEL_3				0x00000ce3
2101b8e80941Smrg
2102b8e80941Smrg#define REG_A5XX_RB_POWERCTR_CCU_SEL_0				0x00000ce4
2103b8e80941Smrg
2104b8e80941Smrg#define REG_A5XX_RB_POWERCTR_CCU_SEL_1				0x00000ce5
2105b8e80941Smrg
2106b8e80941Smrg#define REG_A5XX_RB_PERFCTR_CMP_SEL_0				0x00000cec
2107b8e80941Smrg
2108b8e80941Smrg#define REG_A5XX_RB_PERFCTR_CMP_SEL_1				0x00000ced
2109b8e80941Smrg
2110b8e80941Smrg#define REG_A5XX_RB_PERFCTR_CMP_SEL_2				0x00000cee
2111b8e80941Smrg
2112b8e80941Smrg#define REG_A5XX_RB_PERFCTR_CMP_SEL_3				0x00000cef
2113b8e80941Smrg
2114b8e80941Smrg#define REG_A5XX_PC_DBG_ECO_CNTL				0x00000d00
2115b8e80941Smrg#define A5XX_PC_DBG_ECO_CNTL_TWOPASSUSEWFI			0x00000100
2116b8e80941Smrg
2117b8e80941Smrg#define REG_A5XX_PC_ADDR_MODE_CNTL				0x00000d01
2118b8e80941Smrg
2119b8e80941Smrg#define REG_A5XX_PC_MODE_CNTL					0x00000d02
2120b8e80941Smrg
2121b8e80941Smrg#define REG_A5XX_PC_INDEX_BUF_LO				0x00000d04
2122b8e80941Smrg
2123b8e80941Smrg#define REG_A5XX_PC_INDEX_BUF_HI				0x00000d05
2124b8e80941Smrg
2125b8e80941Smrg#define REG_A5XX_PC_START_INDEX					0x00000d06
2126b8e80941Smrg
2127b8e80941Smrg#define REG_A5XX_PC_MAX_INDEX					0x00000d07
2128b8e80941Smrg
2129b8e80941Smrg#define REG_A5XX_PC_TESSFACTOR_ADDR_LO				0x00000d08
2130b8e80941Smrg
2131b8e80941Smrg#define REG_A5XX_PC_TESSFACTOR_ADDR_HI				0x00000d09
2132b8e80941Smrg
2133b8e80941Smrg#define REG_A5XX_PC_PERFCTR_PC_SEL_0				0x00000d10
2134b8e80941Smrg
2135b8e80941Smrg#define REG_A5XX_PC_PERFCTR_PC_SEL_1				0x00000d11
2136b8e80941Smrg
2137b8e80941Smrg#define REG_A5XX_PC_PERFCTR_PC_SEL_2				0x00000d12
2138b8e80941Smrg
2139b8e80941Smrg#define REG_A5XX_PC_PERFCTR_PC_SEL_3				0x00000d13
2140b8e80941Smrg
2141b8e80941Smrg#define REG_A5XX_PC_PERFCTR_PC_SEL_4				0x00000d14
2142b8e80941Smrg
2143b8e80941Smrg#define REG_A5XX_PC_PERFCTR_PC_SEL_5				0x00000d15
2144b8e80941Smrg
2145b8e80941Smrg#define REG_A5XX_PC_PERFCTR_PC_SEL_6				0x00000d16
2146b8e80941Smrg
2147b8e80941Smrg#define REG_A5XX_PC_PERFCTR_PC_SEL_7				0x00000d17
2148b8e80941Smrg
2149b8e80941Smrg#define REG_A5XX_HLSQ_TIMEOUT_THRESHOLD_0			0x00000e00
2150b8e80941Smrg
2151b8e80941Smrg#define REG_A5XX_HLSQ_TIMEOUT_THRESHOLD_1			0x00000e01
2152b8e80941Smrg
2153b8e80941Smrg#define REG_A5XX_HLSQ_ADDR_MODE_CNTL				0x00000e05
2154b8e80941Smrg
2155b8e80941Smrg#define REG_A5XX_HLSQ_MODE_CNTL					0x00000e06
2156b8e80941Smrg
2157b8e80941Smrg#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_0			0x00000e10
2158b8e80941Smrg
2159b8e80941Smrg#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_1			0x00000e11
2160b8e80941Smrg
2161b8e80941Smrg#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_2			0x00000e12
2162b8e80941Smrg
2163b8e80941Smrg#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_3			0x00000e13
2164b8e80941Smrg
2165b8e80941Smrg#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_4			0x00000e14
2166b8e80941Smrg
2167b8e80941Smrg#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_5			0x00000e15
2168b8e80941Smrg
2169b8e80941Smrg#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_6			0x00000e16
2170b8e80941Smrg
2171b8e80941Smrg#define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_7			0x00000e17
2172b8e80941Smrg
2173b8e80941Smrg#define REG_A5XX_HLSQ_SPTP_RDSEL				0x00000f08
2174b8e80941Smrg
2175b8e80941Smrg#define REG_A5XX_HLSQ_DBG_READ_SEL				0x0000bc00
2176b8e80941Smrg
2177b8e80941Smrg#define REG_A5XX_HLSQ_DBG_AHB_READ_APERTURE			0x0000a000
2178b8e80941Smrg
2179b8e80941Smrg#define REG_A5XX_VFD_ADDR_MODE_CNTL				0x00000e41
2180b8e80941Smrg
2181b8e80941Smrg#define REG_A5XX_VFD_MODE_CNTL					0x00000e42
2182b8e80941Smrg
2183b8e80941Smrg#define REG_A5XX_VFD_PERFCTR_VFD_SEL_0				0x00000e50
2184b8e80941Smrg
2185b8e80941Smrg#define REG_A5XX_VFD_PERFCTR_VFD_SEL_1				0x00000e51
2186b8e80941Smrg
2187b8e80941Smrg#define REG_A5XX_VFD_PERFCTR_VFD_SEL_2				0x00000e52
2188b8e80941Smrg
2189b8e80941Smrg#define REG_A5XX_VFD_PERFCTR_VFD_SEL_3				0x00000e53
2190b8e80941Smrg
2191b8e80941Smrg#define REG_A5XX_VFD_PERFCTR_VFD_SEL_4				0x00000e54
2192b8e80941Smrg
2193b8e80941Smrg#define REG_A5XX_VFD_PERFCTR_VFD_SEL_5				0x00000e55
2194b8e80941Smrg
2195b8e80941Smrg#define REG_A5XX_VFD_PERFCTR_VFD_SEL_6				0x00000e56
2196b8e80941Smrg
2197b8e80941Smrg#define REG_A5XX_VFD_PERFCTR_VFD_SEL_7				0x00000e57
2198b8e80941Smrg
2199b8e80941Smrg#define REG_A5XX_VPC_DBG_ECO_CNTL				0x00000e60
2200b8e80941Smrg
2201b8e80941Smrg#define REG_A5XX_VPC_ADDR_MODE_CNTL				0x00000e61
2202b8e80941Smrg
2203b8e80941Smrg#define REG_A5XX_VPC_MODE_CNTL					0x00000e62
2204b8e80941Smrg#define A5XX_VPC_MODE_CNTL_BINNING_PASS				0x00000001
2205b8e80941Smrg
2206b8e80941Smrg#define REG_A5XX_VPC_PERFCTR_VPC_SEL_0				0x00000e64
2207b8e80941Smrg
2208b8e80941Smrg#define REG_A5XX_VPC_PERFCTR_VPC_SEL_1				0x00000e65
2209b8e80941Smrg
2210b8e80941Smrg#define REG_A5XX_VPC_PERFCTR_VPC_SEL_2				0x00000e66
2211b8e80941Smrg
2212b8e80941Smrg#define REG_A5XX_VPC_PERFCTR_VPC_SEL_3				0x00000e67
2213b8e80941Smrg
2214b8e80941Smrg#define REG_A5XX_UCHE_ADDR_MODE_CNTL				0x00000e80
2215b8e80941Smrg
2216b8e80941Smrg#define REG_A5XX_UCHE_SVM_CNTL					0x00000e82
2217b8e80941Smrg
2218b8e80941Smrg#define REG_A5XX_UCHE_WRITE_THRU_BASE_LO			0x00000e87
2219b8e80941Smrg
2220b8e80941Smrg#define REG_A5XX_UCHE_WRITE_THRU_BASE_HI			0x00000e88
2221b8e80941Smrg
2222b8e80941Smrg#define REG_A5XX_UCHE_TRAP_BASE_LO				0x00000e89
2223b8e80941Smrg
2224b8e80941Smrg#define REG_A5XX_UCHE_TRAP_BASE_HI				0x00000e8a
2225b8e80941Smrg
2226b8e80941Smrg#define REG_A5XX_UCHE_GMEM_RANGE_MIN_LO				0x00000e8b
2227b8e80941Smrg
2228b8e80941Smrg#define REG_A5XX_UCHE_GMEM_RANGE_MIN_HI				0x00000e8c
2229b8e80941Smrg
2230b8e80941Smrg#define REG_A5XX_UCHE_GMEM_RANGE_MAX_LO				0x00000e8d
2231b8e80941Smrg
2232b8e80941Smrg#define REG_A5XX_UCHE_GMEM_RANGE_MAX_HI				0x00000e8e
2233b8e80941Smrg
2234b8e80941Smrg#define REG_A5XX_UCHE_DBG_ECO_CNTL_2				0x00000e8f
2235b8e80941Smrg
2236b8e80941Smrg#define REG_A5XX_UCHE_DBG_ECO_CNTL				0x00000e90
2237b8e80941Smrg
2238b8e80941Smrg#define REG_A5XX_UCHE_CACHE_INVALIDATE_MIN_LO			0x00000e91
2239b8e80941Smrg
2240b8e80941Smrg#define REG_A5XX_UCHE_CACHE_INVALIDATE_MIN_HI			0x00000e92
2241b8e80941Smrg
2242b8e80941Smrg#define REG_A5XX_UCHE_CACHE_INVALIDATE_MAX_LO			0x00000e93
2243b8e80941Smrg
2244b8e80941Smrg#define REG_A5XX_UCHE_CACHE_INVALIDATE_MAX_HI			0x00000e94
2245b8e80941Smrg
2246b8e80941Smrg#define REG_A5XX_UCHE_CACHE_INVALIDATE				0x00000e95
2247b8e80941Smrg
2248b8e80941Smrg#define REG_A5XX_UCHE_CACHE_WAYS				0x00000e96
2249b8e80941Smrg
2250b8e80941Smrg#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_0			0x00000ea0
2251b8e80941Smrg
2252b8e80941Smrg#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_1			0x00000ea1
2253b8e80941Smrg
2254b8e80941Smrg#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_2			0x00000ea2
2255b8e80941Smrg
2256b8e80941Smrg#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_3			0x00000ea3
2257b8e80941Smrg
2258b8e80941Smrg#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_4			0x00000ea4
2259b8e80941Smrg
2260b8e80941Smrg#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_5			0x00000ea5
2261b8e80941Smrg
2262b8e80941Smrg#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_6			0x00000ea6
2263b8e80941Smrg
2264b8e80941Smrg#define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_7			0x00000ea7
2265b8e80941Smrg
2266b8e80941Smrg#define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_0			0x00000ea8
2267b8e80941Smrg
2268b8e80941Smrg#define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_1			0x00000ea9
2269b8e80941Smrg
2270b8e80941Smrg#define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_2			0x00000eaa
2271b8e80941Smrg
2272b8e80941Smrg#define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_3			0x00000eab
2273b8e80941Smrg
2274b8e80941Smrg#define REG_A5XX_UCHE_TRAP_LOG_LO				0x00000eb1
2275b8e80941Smrg
2276b8e80941Smrg#define REG_A5XX_UCHE_TRAP_LOG_HI				0x00000eb2
2277b8e80941Smrg
2278b8e80941Smrg#define REG_A5XX_SP_DBG_ECO_CNTL				0x00000ec0
2279b8e80941Smrg
2280b8e80941Smrg#define REG_A5XX_SP_ADDR_MODE_CNTL				0x00000ec1
2281b8e80941Smrg
2282b8e80941Smrg#define REG_A5XX_SP_MODE_CNTL					0x00000ec2
2283b8e80941Smrg
2284b8e80941Smrg#define REG_A5XX_SP_PERFCTR_SP_SEL_0				0x00000ed0
2285b8e80941Smrg
2286b8e80941Smrg#define REG_A5XX_SP_PERFCTR_SP_SEL_1				0x00000ed1
2287b8e80941Smrg
2288b8e80941Smrg#define REG_A5XX_SP_PERFCTR_SP_SEL_2				0x00000ed2
2289b8e80941Smrg
2290b8e80941Smrg#define REG_A5XX_SP_PERFCTR_SP_SEL_3				0x00000ed3
2291b8e80941Smrg
2292b8e80941Smrg#define REG_A5XX_SP_PERFCTR_SP_SEL_4				0x00000ed4
2293b8e80941Smrg
2294b8e80941Smrg#define REG_A5XX_SP_PERFCTR_SP_SEL_5				0x00000ed5
2295b8e80941Smrg
2296b8e80941Smrg#define REG_A5XX_SP_PERFCTR_SP_SEL_6				0x00000ed6
2297b8e80941Smrg
2298b8e80941Smrg#define REG_A5XX_SP_PERFCTR_SP_SEL_7				0x00000ed7
2299b8e80941Smrg
2300b8e80941Smrg#define REG_A5XX_SP_PERFCTR_SP_SEL_8				0x00000ed8
2301b8e80941Smrg
2302b8e80941Smrg#define REG_A5XX_SP_PERFCTR_SP_SEL_9				0x00000ed9
2303b8e80941Smrg
2304b8e80941Smrg#define REG_A5XX_SP_PERFCTR_SP_SEL_10				0x00000eda
2305b8e80941Smrg
2306b8e80941Smrg#define REG_A5XX_SP_PERFCTR_SP_SEL_11				0x00000edb
2307b8e80941Smrg
2308b8e80941Smrg#define REG_A5XX_SP_POWERCTR_SP_SEL_0				0x00000edc
2309b8e80941Smrg
2310b8e80941Smrg#define REG_A5XX_SP_POWERCTR_SP_SEL_1				0x00000edd
2311b8e80941Smrg
2312b8e80941Smrg#define REG_A5XX_SP_POWERCTR_SP_SEL_2				0x00000ede
2313b8e80941Smrg
2314b8e80941Smrg#define REG_A5XX_SP_POWERCTR_SP_SEL_3				0x00000edf
2315b8e80941Smrg
2316b8e80941Smrg#define REG_A5XX_TPL1_ADDR_MODE_CNTL				0x00000f01
2317b8e80941Smrg
2318b8e80941Smrg#define REG_A5XX_TPL1_MODE_CNTL					0x00000f02
2319b8e80941Smrg
2320b8e80941Smrg#define REG_A5XX_TPL1_PERFCTR_TP_SEL_0				0x00000f10
2321b8e80941Smrg
2322b8e80941Smrg#define REG_A5XX_TPL1_PERFCTR_TP_SEL_1				0x00000f11
2323b8e80941Smrg
2324b8e80941Smrg#define REG_A5XX_TPL1_PERFCTR_TP_SEL_2				0x00000f12
2325b8e80941Smrg
2326b8e80941Smrg#define REG_A5XX_TPL1_PERFCTR_TP_SEL_3				0x00000f13
2327b8e80941Smrg
2328b8e80941Smrg#define REG_A5XX_TPL1_PERFCTR_TP_SEL_4				0x00000f14
2329b8e80941Smrg
2330b8e80941Smrg#define REG_A5XX_TPL1_PERFCTR_TP_SEL_5				0x00000f15
2331b8e80941Smrg
2332b8e80941Smrg#define REG_A5XX_TPL1_PERFCTR_TP_SEL_6				0x00000f16
2333b8e80941Smrg
2334b8e80941Smrg#define REG_A5XX_TPL1_PERFCTR_TP_SEL_7				0x00000f17
2335b8e80941Smrg
2336b8e80941Smrg#define REG_A5XX_TPL1_POWERCTR_TP_SEL_0				0x00000f18
2337b8e80941Smrg
2338b8e80941Smrg#define REG_A5XX_TPL1_POWERCTR_TP_SEL_1				0x00000f19
2339b8e80941Smrg
2340b8e80941Smrg#define REG_A5XX_TPL1_POWERCTR_TP_SEL_2				0x00000f1a
2341b8e80941Smrg
2342b8e80941Smrg#define REG_A5XX_TPL1_POWERCTR_TP_SEL_3				0x00000f1b
2343b8e80941Smrg
2344b8e80941Smrg#define REG_A5XX_VBIF_VERSION					0x00003000
2345b8e80941Smrg
2346b8e80941Smrg#define REG_A5XX_VBIF_CLKON					0x00003001
2347b8e80941Smrg
2348b8e80941Smrg#define REG_A5XX_VBIF_ABIT_SORT					0x00003028
2349b8e80941Smrg
2350b8e80941Smrg#define REG_A5XX_VBIF_ABIT_SORT_CONF				0x00003029
2351b8e80941Smrg
2352b8e80941Smrg#define REG_A5XX_VBIF_ROUND_ROBIN_QOS_ARB			0x00003049
2353b8e80941Smrg
2354b8e80941Smrg#define REG_A5XX_VBIF_GATE_OFF_WRREQ_EN				0x0000302a
2355b8e80941Smrg
2356b8e80941Smrg#define REG_A5XX_VBIF_IN_RD_LIM_CONF0				0x0000302c
2357b8e80941Smrg
2358b8e80941Smrg#define REG_A5XX_VBIF_IN_RD_LIM_CONF1				0x0000302d
2359b8e80941Smrg
2360b8e80941Smrg#define REG_A5XX_VBIF_XIN_HALT_CTRL0				0x00003080
2361b8e80941Smrg
2362b8e80941Smrg#define REG_A5XX_VBIF_XIN_HALT_CTRL1				0x00003081
2363b8e80941Smrg
2364b8e80941Smrg#define REG_A5XX_VBIF_TEST_BUS_OUT_CTRL				0x00003084
2365b8e80941Smrg
2366b8e80941Smrg#define REG_A5XX_VBIF_TEST_BUS1_CTRL0				0x00003085
2367b8e80941Smrg
2368b8e80941Smrg#define REG_A5XX_VBIF_TEST_BUS1_CTRL1				0x00003086
2369b8e80941Smrg
2370b8e80941Smrg#define REG_A5XX_VBIF_TEST_BUS2_CTRL0				0x00003087
2371b8e80941Smrg
2372b8e80941Smrg#define REG_A5XX_VBIF_TEST_BUS2_CTRL1				0x00003088
2373b8e80941Smrg
2374b8e80941Smrg#define REG_A5XX_VBIF_TEST_BUS_OUT				0x0000308c
2375b8e80941Smrg
2376b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_EN0				0x000030c0
2377b8e80941Smrg
2378b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_EN1				0x000030c1
2379b8e80941Smrg
2380b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_EN2				0x000030c2
2381b8e80941Smrg
2382b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_EN3				0x000030c3
2383b8e80941Smrg
2384b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_CLR0				0x000030c8
2385b8e80941Smrg
2386b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_CLR1				0x000030c9
2387b8e80941Smrg
2388b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_CLR2				0x000030ca
2389b8e80941Smrg
2390b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_CLR3				0x000030cb
2391b8e80941Smrg
2392b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_SEL0				0x000030d0
2393b8e80941Smrg
2394b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_SEL1				0x000030d1
2395b8e80941Smrg
2396b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_SEL2				0x000030d2
2397b8e80941Smrg
2398b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_SEL3				0x000030d3
2399b8e80941Smrg
2400b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_LOW0				0x000030d8
2401b8e80941Smrg
2402b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_LOW1				0x000030d9
2403b8e80941Smrg
2404b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_LOW2				0x000030da
2405b8e80941Smrg
2406b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_LOW3				0x000030db
2407b8e80941Smrg
2408b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_HIGH0				0x000030e0
2409b8e80941Smrg
2410b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_HIGH1				0x000030e1
2411b8e80941Smrg
2412b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_HIGH2				0x000030e2
2413b8e80941Smrg
2414b8e80941Smrg#define REG_A5XX_VBIF_PERF_CNT_HIGH3				0x000030e3
2415b8e80941Smrg
2416b8e80941Smrg#define REG_A5XX_VBIF_PERF_PWR_CNT_EN0				0x00003100
2417b8e80941Smrg
2418b8e80941Smrg#define REG_A5XX_VBIF_PERF_PWR_CNT_EN1				0x00003101
2419b8e80941Smrg
2420b8e80941Smrg#define REG_A5XX_VBIF_PERF_PWR_CNT_EN2				0x00003102
2421b8e80941Smrg
2422b8e80941Smrg#define REG_A5XX_VBIF_PERF_PWR_CNT_LOW0				0x00003110
2423b8e80941Smrg
2424b8e80941Smrg#define REG_A5XX_VBIF_PERF_PWR_CNT_LOW1				0x00003111
2425b8e80941Smrg
2426b8e80941Smrg#define REG_A5XX_VBIF_PERF_PWR_CNT_LOW2				0x00003112
2427b8e80941Smrg
2428b8e80941Smrg#define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH0			0x00003118
2429b8e80941Smrg
2430b8e80941Smrg#define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH1			0x00003119
2431b8e80941Smrg
2432b8e80941Smrg#define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH2			0x0000311a
2433b8e80941Smrg
2434b8e80941Smrg#define REG_A5XX_GPMU_INST_RAM_BASE				0x00008800
2435b8e80941Smrg
2436b8e80941Smrg#define REG_A5XX_GPMU_DATA_RAM_BASE				0x00009800
2437b8e80941Smrg
2438b8e80941Smrg#define REG_A5XX_GPMU_SP_POWER_CNTL				0x0000a881
2439b8e80941Smrg
2440b8e80941Smrg#define REG_A5XX_GPMU_RBCCU_CLOCK_CNTL				0x0000a886
2441b8e80941Smrg
2442b8e80941Smrg#define REG_A5XX_GPMU_RBCCU_POWER_CNTL				0x0000a887
2443b8e80941Smrg
2444b8e80941Smrg#define REG_A5XX_GPMU_SP_PWR_CLK_STATUS				0x0000a88b
2445b8e80941Smrg#define A5XX_GPMU_SP_PWR_CLK_STATUS_PWR_ON			0x00100000
2446b8e80941Smrg
2447b8e80941Smrg#define REG_A5XX_GPMU_RBCCU_PWR_CLK_STATUS			0x0000a88d
2448b8e80941Smrg#define A5XX_GPMU_RBCCU_PWR_CLK_STATUS_PWR_ON			0x00100000
2449b8e80941Smrg
2450b8e80941Smrg#define REG_A5XX_GPMU_PWR_COL_STAGGER_DELAY			0x0000a891
2451b8e80941Smrg
2452b8e80941Smrg#define REG_A5XX_GPMU_PWR_COL_INTER_FRAME_CTRL			0x0000a892
2453b8e80941Smrg
2454b8e80941Smrg#define REG_A5XX_GPMU_PWR_COL_INTER_FRAME_HYST			0x0000a893
2455b8e80941Smrg
2456b8e80941Smrg#define REG_A5XX_GPMU_PWR_COL_BINNING_CTRL			0x0000a894
2457b8e80941Smrg
2458b8e80941Smrg#define REG_A5XX_GPMU_CLOCK_THROTTLE_CTRL			0x0000a8a3
2459b8e80941Smrg
2460b8e80941Smrg#define REG_A5XX_GPMU_WFI_CONFIG				0x0000a8c1
2461b8e80941Smrg
2462b8e80941Smrg#define REG_A5XX_GPMU_RBBM_INTR_INFO				0x0000a8d6
2463b8e80941Smrg
2464b8e80941Smrg#define REG_A5XX_GPMU_CM3_SYSRESET				0x0000a8d8
2465b8e80941Smrg
2466b8e80941Smrg#define REG_A5XX_GPMU_GENERAL_0					0x0000a8e0
2467b8e80941Smrg
2468b8e80941Smrg#define REG_A5XX_GPMU_GENERAL_1					0x0000a8e1
2469b8e80941Smrg
2470b8e80941Smrg#define REG_A5XX_SP_POWER_COUNTER_0_LO				0x0000a840
2471b8e80941Smrg
2472b8e80941Smrg#define REG_A5XX_SP_POWER_COUNTER_0_HI				0x0000a841
2473b8e80941Smrg
2474b8e80941Smrg#define REG_A5XX_SP_POWER_COUNTER_1_LO				0x0000a842
2475b8e80941Smrg
2476b8e80941Smrg#define REG_A5XX_SP_POWER_COUNTER_1_HI				0x0000a843
2477b8e80941Smrg
2478b8e80941Smrg#define REG_A5XX_SP_POWER_COUNTER_2_LO				0x0000a844
2479b8e80941Smrg
2480b8e80941Smrg#define REG_A5XX_SP_POWER_COUNTER_2_HI				0x0000a845
2481b8e80941Smrg
2482b8e80941Smrg#define REG_A5XX_SP_POWER_COUNTER_3_LO				0x0000a846
2483b8e80941Smrg
2484b8e80941Smrg#define REG_A5XX_SP_POWER_COUNTER_3_HI				0x0000a847
2485b8e80941Smrg
2486b8e80941Smrg#define REG_A5XX_TP_POWER_COUNTER_0_LO				0x0000a848
2487b8e80941Smrg
2488b8e80941Smrg#define REG_A5XX_TP_POWER_COUNTER_0_HI				0x0000a849
2489b8e80941Smrg
2490b8e80941Smrg#define REG_A5XX_TP_POWER_COUNTER_1_LO				0x0000a84a
2491b8e80941Smrg
2492b8e80941Smrg#define REG_A5XX_TP_POWER_COUNTER_1_HI				0x0000a84b
2493b8e80941Smrg
2494b8e80941Smrg#define REG_A5XX_TP_POWER_COUNTER_2_LO				0x0000a84c
2495b8e80941Smrg
2496b8e80941Smrg#define REG_A5XX_TP_POWER_COUNTER_2_HI				0x0000a84d
2497b8e80941Smrg
2498b8e80941Smrg#define REG_A5XX_TP_POWER_COUNTER_3_LO				0x0000a84e
2499b8e80941Smrg
2500b8e80941Smrg#define REG_A5XX_TP_POWER_COUNTER_3_HI				0x0000a84f
2501b8e80941Smrg
2502b8e80941Smrg#define REG_A5XX_RB_POWER_COUNTER_0_LO				0x0000a850
2503b8e80941Smrg
2504b8e80941Smrg#define REG_A5XX_RB_POWER_COUNTER_0_HI				0x0000a851
2505b8e80941Smrg
2506b8e80941Smrg#define REG_A5XX_RB_POWER_COUNTER_1_LO				0x0000a852
2507b8e80941Smrg
2508b8e80941Smrg#define REG_A5XX_RB_POWER_COUNTER_1_HI				0x0000a853
2509b8e80941Smrg
2510b8e80941Smrg#define REG_A5XX_RB_POWER_COUNTER_2_LO				0x0000a854
2511b8e80941Smrg
2512b8e80941Smrg#define REG_A5XX_RB_POWER_COUNTER_2_HI				0x0000a855
2513b8e80941Smrg
2514b8e80941Smrg#define REG_A5XX_RB_POWER_COUNTER_3_LO				0x0000a856
2515b8e80941Smrg
2516b8e80941Smrg#define REG_A5XX_RB_POWER_COUNTER_3_HI				0x0000a857
2517b8e80941Smrg
2518b8e80941Smrg#define REG_A5XX_CCU_POWER_COUNTER_0_LO				0x0000a858
2519b8e80941Smrg
2520b8e80941Smrg#define REG_A5XX_CCU_POWER_COUNTER_0_HI				0x0000a859
2521b8e80941Smrg
2522b8e80941Smrg#define REG_A5XX_CCU_POWER_COUNTER_1_LO				0x0000a85a
2523b8e80941Smrg
2524b8e80941Smrg#define REG_A5XX_CCU_POWER_COUNTER_1_HI				0x0000a85b
2525b8e80941Smrg
2526b8e80941Smrg#define REG_A5XX_UCHE_POWER_COUNTER_0_LO			0x0000a85c
2527b8e80941Smrg
2528b8e80941Smrg#define REG_A5XX_UCHE_POWER_COUNTER_0_HI			0x0000a85d
2529b8e80941Smrg
2530b8e80941Smrg#define REG_A5XX_UCHE_POWER_COUNTER_1_LO			0x0000a85e
2531b8e80941Smrg
2532b8e80941Smrg#define REG_A5XX_UCHE_POWER_COUNTER_1_HI			0x0000a85f
2533b8e80941Smrg
2534b8e80941Smrg#define REG_A5XX_UCHE_POWER_COUNTER_2_LO			0x0000a860
2535b8e80941Smrg
2536b8e80941Smrg#define REG_A5XX_UCHE_POWER_COUNTER_2_HI			0x0000a861
2537b8e80941Smrg
2538b8e80941Smrg#define REG_A5XX_UCHE_POWER_COUNTER_3_LO			0x0000a862
2539b8e80941Smrg
2540b8e80941Smrg#define REG_A5XX_UCHE_POWER_COUNTER_3_HI			0x0000a863
2541b8e80941Smrg
2542b8e80941Smrg#define REG_A5XX_CP_POWER_COUNTER_0_LO				0x0000a864
2543b8e80941Smrg
2544b8e80941Smrg#define REG_A5XX_CP_POWER_COUNTER_0_HI				0x0000a865
2545b8e80941Smrg
2546b8e80941Smrg#define REG_A5XX_CP_POWER_COUNTER_1_LO				0x0000a866
2547b8e80941Smrg
2548b8e80941Smrg#define REG_A5XX_CP_POWER_COUNTER_1_HI				0x0000a867
2549b8e80941Smrg
2550b8e80941Smrg#define REG_A5XX_CP_POWER_COUNTER_2_LO				0x0000a868
2551b8e80941Smrg
2552b8e80941Smrg#define REG_A5XX_CP_POWER_COUNTER_2_HI				0x0000a869
2553b8e80941Smrg
2554b8e80941Smrg#define REG_A5XX_CP_POWER_COUNTER_3_LO				0x0000a86a
2555b8e80941Smrg
2556b8e80941Smrg#define REG_A5XX_CP_POWER_COUNTER_3_HI				0x0000a86b
2557b8e80941Smrg
2558b8e80941Smrg#define REG_A5XX_GPMU_POWER_COUNTER_0_LO			0x0000a86c
2559b8e80941Smrg
2560b8e80941Smrg#define REG_A5XX_GPMU_POWER_COUNTER_0_HI			0x0000a86d
2561b8e80941Smrg
2562b8e80941Smrg#define REG_A5XX_GPMU_POWER_COUNTER_1_LO			0x0000a86e
2563b8e80941Smrg
2564b8e80941Smrg#define REG_A5XX_GPMU_POWER_COUNTER_1_HI			0x0000a86f
2565b8e80941Smrg
2566b8e80941Smrg#define REG_A5XX_GPMU_POWER_COUNTER_2_LO			0x0000a870
2567b8e80941Smrg
2568b8e80941Smrg#define REG_A5XX_GPMU_POWER_COUNTER_2_HI			0x0000a871
2569b8e80941Smrg
2570b8e80941Smrg#define REG_A5XX_GPMU_POWER_COUNTER_3_LO			0x0000a872
2571b8e80941Smrg
2572b8e80941Smrg#define REG_A5XX_GPMU_POWER_COUNTER_3_HI			0x0000a873
2573b8e80941Smrg
2574b8e80941Smrg#define REG_A5XX_GPMU_POWER_COUNTER_4_LO			0x0000a874
2575b8e80941Smrg
2576b8e80941Smrg#define REG_A5XX_GPMU_POWER_COUNTER_4_HI			0x0000a875
2577b8e80941Smrg
2578b8e80941Smrg#define REG_A5XX_GPMU_POWER_COUNTER_5_LO			0x0000a876
2579b8e80941Smrg
2580b8e80941Smrg#define REG_A5XX_GPMU_POWER_COUNTER_5_HI			0x0000a877
2581b8e80941Smrg
2582b8e80941Smrg#define REG_A5XX_GPMU_POWER_COUNTER_ENABLE			0x0000a878
2583b8e80941Smrg
2584b8e80941Smrg#define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_LO			0x0000a879
2585b8e80941Smrg
2586b8e80941Smrg#define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_HI			0x0000a87a
2587b8e80941Smrg
2588b8e80941Smrg#define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_RESET			0x0000a87b
2589b8e80941Smrg
2590b8e80941Smrg#define REG_A5XX_GPMU_POWER_COUNTER_SELECT_0			0x0000a87c
2591b8e80941Smrg
2592b8e80941Smrg#define REG_A5XX_GPMU_POWER_COUNTER_SELECT_1			0x0000a87d
2593b8e80941Smrg
2594b8e80941Smrg#define REG_A5XX_GPMU_CLOCK_THROTTLE_CTRL			0x0000a8a3
2595b8e80941Smrg
2596b8e80941Smrg#define REG_A5XX_GPMU_THROTTLE_UNMASK_FORCE_CTRL		0x0000a8a8
2597b8e80941Smrg
2598b8e80941Smrg#define REG_A5XX_GPMU_TEMP_SENSOR_ID				0x0000ac00
2599b8e80941Smrg
2600b8e80941Smrg#define REG_A5XX_GPMU_TEMP_SENSOR_CONFIG			0x0000ac01
2601b8e80941Smrg
2602b8e80941Smrg#define REG_A5XX_GPMU_TEMP_VAL					0x0000ac02
2603b8e80941Smrg
2604b8e80941Smrg#define REG_A5XX_GPMU_DELTA_TEMP_THRESHOLD			0x0000ac03
2605b8e80941Smrg
2606b8e80941Smrg#define REG_A5XX_GPMU_TEMP_THRESHOLD_INTR_STATUS		0x0000ac05
2607b8e80941Smrg
2608b8e80941Smrg#define REG_A5XX_GPMU_TEMP_THRESHOLD_INTR_EN_MASK		0x0000ac06
2609b8e80941Smrg
2610b8e80941Smrg#define REG_A5XX_GPMU_LEAKAGE_TEMP_COEFF_0_1			0x0000ac40
2611b8e80941Smrg
2612b8e80941Smrg#define REG_A5XX_GPMU_LEAKAGE_TEMP_COEFF_2_3			0x0000ac41
2613b8e80941Smrg
2614b8e80941Smrg#define REG_A5XX_GPMU_LEAKAGE_VTG_COEFF_0_1			0x0000ac42
2615b8e80941Smrg
2616b8e80941Smrg#define REG_A5XX_GPMU_LEAKAGE_VTG_COEFF_2_3			0x0000ac43
2617b8e80941Smrg
2618b8e80941Smrg#define REG_A5XX_GPMU_BASE_LEAKAGE				0x0000ac46
2619b8e80941Smrg
2620b8e80941Smrg#define REG_A5XX_GPMU_GPMU_VOLTAGE				0x0000ac60
2621b8e80941Smrg
2622b8e80941Smrg#define REG_A5XX_GPMU_GPMU_VOLTAGE_INTR_STATUS			0x0000ac61
2623b8e80941Smrg
2624b8e80941Smrg#define REG_A5XX_GPMU_GPMU_VOLTAGE_INTR_EN_MASK			0x0000ac62
2625b8e80941Smrg
2626b8e80941Smrg#define REG_A5XX_GPMU_GPMU_PWR_THRESHOLD			0x0000ac80
2627b8e80941Smrg
2628b8e80941Smrg#define REG_A5XX_GPMU_GPMU_LLM_GLM_SLEEP_CTRL			0x0000acc4
2629b8e80941Smrg
2630b8e80941Smrg#define REG_A5XX_GPMU_GPMU_LLM_GLM_SLEEP_STATUS			0x0000acc5
2631b8e80941Smrg
2632b8e80941Smrg#define REG_A5XX_GDPM_CONFIG1					0x0000b80c
2633b8e80941Smrg
2634b8e80941Smrg#define REG_A5XX_GDPM_CONFIG2					0x0000b80d
2635b8e80941Smrg
2636b8e80941Smrg#define REG_A5XX_GDPM_INT_EN					0x0000b80f
2637b8e80941Smrg
2638b8e80941Smrg#define REG_A5XX_GDPM_INT_MASK					0x0000b811
2639b8e80941Smrg
2640b8e80941Smrg#define REG_A5XX_GPMU_BEC_ENABLE				0x0000b9a0
2641b8e80941Smrg
2642b8e80941Smrg#define REG_A5XX_GPU_CS_SENSOR_GENERAL_STATUS			0x0000c41a
2643b8e80941Smrg
2644b8e80941Smrg#define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_0		0x0000c41d
2645b8e80941Smrg
2646b8e80941Smrg#define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_2		0x0000c41f
2647b8e80941Smrg
2648b8e80941Smrg#define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_4		0x0000c421
2649b8e80941Smrg
2650b8e80941Smrg#define REG_A5XX_GPU_CS_ENABLE_REG				0x0000c520
2651b8e80941Smrg
2652b8e80941Smrg#define REG_A5XX_GPU_CS_AMP_CALIBRATION_CONTROL1		0x0000c557
2653b8e80941Smrg
2654b8e80941Smrg#define REG_A5XX_GRAS_CL_CNTL					0x0000e000
2655b8e80941Smrg#define A5XX_GRAS_CL_CNTL_ZERO_GB_SCALE_Z			0x00000040
2656b8e80941Smrg
2657b8e80941Smrg#define REG_A5XX_UNKNOWN_E001					0x0000e001
2658b8e80941Smrg
2659b8e80941Smrg#define REG_A5XX_UNKNOWN_E004					0x0000e004
2660b8e80941Smrg
2661b8e80941Smrg#define REG_A5XX_GRAS_CNTL					0x0000e005
2662b8e80941Smrg#define A5XX_GRAS_CNTL_VARYING					0x00000001
2663b8e80941Smrg#define A5XX_GRAS_CNTL_UNK3					0x00000008
2664b8e80941Smrg#define A5XX_GRAS_CNTL_XCOORD					0x00000040
2665b8e80941Smrg#define A5XX_GRAS_CNTL_YCOORD					0x00000080
2666b8e80941Smrg#define A5XX_GRAS_CNTL_ZCOORD					0x00000100
2667b8e80941Smrg#define A5XX_GRAS_CNTL_WCOORD					0x00000200
2668b8e80941Smrg
2669b8e80941Smrg#define REG_A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ			0x0000e006
2670b8e80941Smrg#define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK		0x000003ff
2671b8e80941Smrg#define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT		0
2672b8e80941Smrgstatic inline uint32_t A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(uint32_t val)
2673b8e80941Smrg{
2674b8e80941Smrg	return ((val) << A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT) & A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK;
2675b8e80941Smrg}
2676b8e80941Smrg#define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK		0x000ffc00
2677b8e80941Smrg#define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT		10
2678b8e80941Smrgstatic inline uint32_t A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(uint32_t val)
2679b8e80941Smrg{
2680b8e80941Smrg	return ((val) << A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT) & A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK;
2681b8e80941Smrg}
2682b8e80941Smrg
2683b8e80941Smrg#define REG_A5XX_GRAS_CL_VPORT_XOFFSET_0			0x0000e010
2684b8e80941Smrg#define A5XX_GRAS_CL_VPORT_XOFFSET_0__MASK			0xffffffff
2685b8e80941Smrg#define A5XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT			0
2686b8e80941Smrgstatic inline uint32_t A5XX_GRAS_CL_VPORT_XOFFSET_0(float val)
2687b8e80941Smrg{
2688b8e80941Smrg	return ((fui(val)) << A5XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
2689b8e80941Smrg}
2690b8e80941Smrg
2691b8e80941Smrg#define REG_A5XX_GRAS_CL_VPORT_XSCALE_0				0x0000e011
2692b8e80941Smrg#define A5XX_GRAS_CL_VPORT_XSCALE_0__MASK			0xffffffff
2693b8e80941Smrg#define A5XX_GRAS_CL_VPORT_XSCALE_0__SHIFT			0
2694b8e80941Smrgstatic inline uint32_t A5XX_GRAS_CL_VPORT_XSCALE_0(float val)
2695b8e80941Smrg{
2696b8e80941Smrg	return ((fui(val)) << A5XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_XSCALE_0__MASK;
2697b8e80941Smrg}
2698b8e80941Smrg
2699b8e80941Smrg#define REG_A5XX_GRAS_CL_VPORT_YOFFSET_0			0x0000e012
2700b8e80941Smrg#define A5XX_GRAS_CL_VPORT_YOFFSET_0__MASK			0xffffffff
2701b8e80941Smrg#define A5XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT			0
2702b8e80941Smrgstatic inline uint32_t A5XX_GRAS_CL_VPORT_YOFFSET_0(float val)
2703b8e80941Smrg{
2704b8e80941Smrg	return ((fui(val)) << A5XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
2705b8e80941Smrg}
2706b8e80941Smrg
2707b8e80941Smrg#define REG_A5XX_GRAS_CL_VPORT_YSCALE_0				0x0000e013
2708b8e80941Smrg#define A5XX_GRAS_CL_VPORT_YSCALE_0__MASK			0xffffffff
2709b8e80941Smrg#define A5XX_GRAS_CL_VPORT_YSCALE_0__SHIFT			0
2710b8e80941Smrgstatic inline uint32_t A5XX_GRAS_CL_VPORT_YSCALE_0(float val)
2711b8e80941Smrg{
2712b8e80941Smrg	return ((fui(val)) << A5XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_YSCALE_0__MASK;
2713b8e80941Smrg}
2714b8e80941Smrg
2715b8e80941Smrg#define REG_A5XX_GRAS_CL_VPORT_ZOFFSET_0			0x0000e014
2716b8e80941Smrg#define A5XX_GRAS_CL_VPORT_ZOFFSET_0__MASK			0xffffffff
2717b8e80941Smrg#define A5XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT			0
2718b8e80941Smrgstatic inline uint32_t A5XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
2719b8e80941Smrg{
2720b8e80941Smrg	return ((fui(val)) << A5XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
2721b8e80941Smrg}
2722b8e80941Smrg
2723b8e80941Smrg#define REG_A5XX_GRAS_CL_VPORT_ZSCALE_0				0x0000e015
2724b8e80941Smrg#define A5XX_GRAS_CL_VPORT_ZSCALE_0__MASK			0xffffffff
2725b8e80941Smrg#define A5XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT			0
2726b8e80941Smrgstatic inline uint32_t A5XX_GRAS_CL_VPORT_ZSCALE_0(float val)
2727b8e80941Smrg{
2728b8e80941Smrg	return ((fui(val)) << A5XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
2729b8e80941Smrg}
2730b8e80941Smrg
2731b8e80941Smrg#define REG_A5XX_GRAS_SU_CNTL					0x0000e090
2732b8e80941Smrg#define A5XX_GRAS_SU_CNTL_CULL_FRONT				0x00000001
2733b8e80941Smrg#define A5XX_GRAS_SU_CNTL_CULL_BACK				0x00000002
2734b8e80941Smrg#define A5XX_GRAS_SU_CNTL_FRONT_CW				0x00000004
2735b8e80941Smrg#define A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK			0x000007f8
2736b8e80941Smrg#define A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT			3
2737b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SU_CNTL_LINEHALFWIDTH(float val)
2738b8e80941Smrg{
2739b8e80941Smrg	return ((((int32_t)(val * 4.0))) << A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT) & A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK;
2740b8e80941Smrg}
2741b8e80941Smrg#define A5XX_GRAS_SU_CNTL_POLY_OFFSET				0x00000800
2742b8e80941Smrg#define A5XX_GRAS_SU_CNTL_MSAA_ENABLE				0x00002000
2743b8e80941Smrg
2744b8e80941Smrg#define REG_A5XX_GRAS_SU_POINT_MINMAX				0x0000e091
2745b8e80941Smrg#define A5XX_GRAS_SU_POINT_MINMAX_MIN__MASK			0x0000ffff
2746b8e80941Smrg#define A5XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT			0
2747b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SU_POINT_MINMAX_MIN(float val)
2748b8e80941Smrg{
2749b8e80941Smrg	return ((((uint32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A5XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
2750b8e80941Smrg}
2751b8e80941Smrg#define A5XX_GRAS_SU_POINT_MINMAX_MAX__MASK			0xffff0000
2752b8e80941Smrg#define A5XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT			16
2753b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SU_POINT_MINMAX_MAX(float val)
2754b8e80941Smrg{
2755b8e80941Smrg	return ((((uint32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A5XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
2756b8e80941Smrg}
2757b8e80941Smrg
2758b8e80941Smrg#define REG_A5XX_GRAS_SU_POINT_SIZE				0x0000e092
2759b8e80941Smrg#define A5XX_GRAS_SU_POINT_SIZE__MASK				0xffffffff
2760b8e80941Smrg#define A5XX_GRAS_SU_POINT_SIZE__SHIFT				0
2761b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SU_POINT_SIZE(float val)
2762b8e80941Smrg{
2763b8e80941Smrg	return ((((int32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_SIZE__SHIFT) & A5XX_GRAS_SU_POINT_SIZE__MASK;
2764b8e80941Smrg}
2765b8e80941Smrg
2766b8e80941Smrg#define REG_A5XX_GRAS_SU_LAYERED				0x0000e093
2767b8e80941Smrg
2768b8e80941Smrg#define REG_A5XX_GRAS_SU_DEPTH_PLANE_CNTL			0x0000e094
2769b8e80941Smrg#define A5XX_GRAS_SU_DEPTH_PLANE_CNTL_FRAG_WRITES_Z		0x00000001
2770b8e80941Smrg#define A5XX_GRAS_SU_DEPTH_PLANE_CNTL_UNK1			0x00000002
2771b8e80941Smrg
2772b8e80941Smrg#define REG_A5XX_GRAS_SU_POLY_OFFSET_SCALE			0x0000e095
2773b8e80941Smrg#define A5XX_GRAS_SU_POLY_OFFSET_SCALE__MASK			0xffffffff
2774b8e80941Smrg#define A5XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT			0
2775b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
2776b8e80941Smrg{
2777b8e80941Smrg	return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
2778b8e80941Smrg}
2779b8e80941Smrg
2780b8e80941Smrg#define REG_A5XX_GRAS_SU_POLY_OFFSET_OFFSET			0x0000e096
2781b8e80941Smrg#define A5XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK			0xffffffff
2782b8e80941Smrg#define A5XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT			0
2783b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
2784b8e80941Smrg{
2785b8e80941Smrg	return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
2786b8e80941Smrg}
2787b8e80941Smrg
2788b8e80941Smrg#define REG_A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP		0x0000e097
2789b8e80941Smrg#define A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK		0xffffffff
2790b8e80941Smrg#define A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT		0
2791b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP(float val)
2792b8e80941Smrg{
2793b8e80941Smrg	return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK;
2794b8e80941Smrg}
2795b8e80941Smrg
2796b8e80941Smrg#define REG_A5XX_GRAS_SU_DEPTH_BUFFER_INFO			0x0000e098
2797b8e80941Smrg#define A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK	0x00000007
2798b8e80941Smrg#define A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT	0
2799b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a5xx_depth_format val)
2800b8e80941Smrg{
2801b8e80941Smrg	return ((val) << A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
2802b8e80941Smrg}
2803b8e80941Smrg
2804b8e80941Smrg#define REG_A5XX_GRAS_SU_CONSERVATIVE_RAS_CNTL			0x0000e099
2805b8e80941Smrg
2806b8e80941Smrg#define REG_A5XX_GRAS_SC_CNTL					0x0000e0a0
2807b8e80941Smrg#define A5XX_GRAS_SC_CNTL_BINNING_PASS				0x00000001
2808b8e80941Smrg#define A5XX_GRAS_SC_CNTL_SAMPLES_PASSED			0x00008000
2809b8e80941Smrg
2810b8e80941Smrg#define REG_A5XX_GRAS_SC_BIN_CNTL				0x0000e0a1
2811b8e80941Smrg
2812b8e80941Smrg#define REG_A5XX_GRAS_SC_RAS_MSAA_CNTL				0x0000e0a2
2813b8e80941Smrg#define A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__MASK		0x00000003
2814b8e80941Smrg#define A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__SHIFT		0
2815b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2816b8e80941Smrg{
2817b8e80941Smrg	return ((val) << A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__MASK;
2818b8e80941Smrg}
2819b8e80941Smrg
2820b8e80941Smrg#define REG_A5XX_GRAS_SC_DEST_MSAA_CNTL				0x0000e0a3
2821b8e80941Smrg#define A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__MASK		0x00000003
2822b8e80941Smrg#define A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__SHIFT		0
2823b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2824b8e80941Smrg{
2825b8e80941Smrg	return ((val) << A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__MASK;
2826b8e80941Smrg}
2827b8e80941Smrg#define A5XX_GRAS_SC_DEST_MSAA_CNTL_MSAA_DISABLE		0x00000004
2828b8e80941Smrg
2829b8e80941Smrg#define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_CNTL			0x0000e0a4
2830b8e80941Smrg
2831b8e80941Smrg#define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0			0x0000e0aa
2832b8e80941Smrg#define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE	0x80000000
2833b8e80941Smrg#define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK		0x00007fff
2834b8e80941Smrg#define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT		0
2835b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X(uint32_t val)
2836b8e80941Smrg{
2837b8e80941Smrg	return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK;
2838b8e80941Smrg}
2839b8e80941Smrg#define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK		0x7fff0000
2840b8e80941Smrg#define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT		16
2841b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y(uint32_t val)
2842b8e80941Smrg{
2843b8e80941Smrg	return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK;
2844b8e80941Smrg}
2845b8e80941Smrg
2846b8e80941Smrg#define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0			0x0000e0ab
2847b8e80941Smrg#define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE	0x80000000
2848b8e80941Smrg#define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK		0x00007fff
2849b8e80941Smrg#define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT		0
2850b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X(uint32_t val)
2851b8e80941Smrg{
2852b8e80941Smrg	return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK;
2853b8e80941Smrg}
2854b8e80941Smrg#define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK		0x7fff0000
2855b8e80941Smrg#define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT		16
2856b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y(uint32_t val)
2857b8e80941Smrg{
2858b8e80941Smrg	return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK;
2859b8e80941Smrg}
2860b8e80941Smrg
2861b8e80941Smrg#define REG_A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0			0x0000e0ca
2862b8e80941Smrg#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE	0x80000000
2863b8e80941Smrg#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK		0x00007fff
2864b8e80941Smrg#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT		0
2865b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X(uint32_t val)
2866b8e80941Smrg{
2867b8e80941Smrg	return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK;
2868b8e80941Smrg}
2869b8e80941Smrg#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK		0x7fff0000
2870b8e80941Smrg#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT		16
2871b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y(uint32_t val)
2872b8e80941Smrg{
2873b8e80941Smrg	return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK;
2874b8e80941Smrg}
2875b8e80941Smrg
2876b8e80941Smrg#define REG_A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0			0x0000e0cb
2877b8e80941Smrg#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE	0x80000000
2878b8e80941Smrg#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK		0x00007fff
2879b8e80941Smrg#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT		0
2880b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X(uint32_t val)
2881b8e80941Smrg{
2882b8e80941Smrg	return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK;
2883b8e80941Smrg}
2884b8e80941Smrg#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK		0x7fff0000
2885b8e80941Smrg#define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT		16
2886b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y(uint32_t val)
2887b8e80941Smrg{
2888b8e80941Smrg	return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK;
2889b8e80941Smrg}
2890b8e80941Smrg
2891b8e80941Smrg#define REG_A5XX_GRAS_SC_WINDOW_SCISSOR_TL			0x0000e0ea
2892b8e80941Smrg#define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE	0x80000000
2893b8e80941Smrg#define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK			0x00007fff
2894b8e80941Smrg#define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT			0
2895b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
2896b8e80941Smrg{
2897b8e80941Smrg	return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
2898b8e80941Smrg}
2899b8e80941Smrg#define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK			0x7fff0000
2900b8e80941Smrg#define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT			16
2901b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
2902b8e80941Smrg{
2903b8e80941Smrg	return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
2904b8e80941Smrg}
2905b8e80941Smrg
2906b8e80941Smrg#define REG_A5XX_GRAS_SC_WINDOW_SCISSOR_BR			0x0000e0eb
2907b8e80941Smrg#define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE	0x80000000
2908b8e80941Smrg#define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK			0x00007fff
2909b8e80941Smrg#define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT			0
2910b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
2911b8e80941Smrg{
2912b8e80941Smrg	return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
2913b8e80941Smrg}
2914b8e80941Smrg#define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK			0x7fff0000
2915b8e80941Smrg#define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT			16
2916b8e80941Smrgstatic inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
2917b8e80941Smrg{
2918b8e80941Smrg	return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
2919b8e80941Smrg}
2920b8e80941Smrg
2921b8e80941Smrg#define REG_A5XX_GRAS_LRZ_CNTL					0x0000e100
2922b8e80941Smrg#define A5XX_GRAS_LRZ_CNTL_ENABLE				0x00000001
2923b8e80941Smrg#define A5XX_GRAS_LRZ_CNTL_LRZ_WRITE				0x00000002
2924b8e80941Smrg#define A5XX_GRAS_LRZ_CNTL_GREATER				0x00000004
2925b8e80941Smrg
2926b8e80941Smrg#define REG_A5XX_GRAS_LRZ_BUFFER_BASE_LO			0x0000e101
2927b8e80941Smrg
2928b8e80941Smrg#define REG_A5XX_GRAS_LRZ_BUFFER_BASE_HI			0x0000e102
2929b8e80941Smrg
2930b8e80941Smrg#define REG_A5XX_GRAS_LRZ_BUFFER_PITCH				0x0000e103
2931b8e80941Smrg#define A5XX_GRAS_LRZ_BUFFER_PITCH__MASK			0xffffffff
2932b8e80941Smrg#define A5XX_GRAS_LRZ_BUFFER_PITCH__SHIFT			0
2933b8e80941Smrgstatic inline uint32_t A5XX_GRAS_LRZ_BUFFER_PITCH(uint32_t val)
2934b8e80941Smrg{
2935b8e80941Smrg	assert(!(val & 0x1f));
2936b8e80941Smrg	return ((val >> 5) << A5XX_GRAS_LRZ_BUFFER_PITCH__SHIFT) & A5XX_GRAS_LRZ_BUFFER_PITCH__MASK;
2937b8e80941Smrg}
2938b8e80941Smrg
2939b8e80941Smrg#define REG_A5XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_LO		0x0000e104
2940b8e80941Smrg
2941b8e80941Smrg#define REG_A5XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_HI		0x0000e105
2942b8e80941Smrg
2943b8e80941Smrg#define REG_A5XX_RB_CNTL					0x0000e140
2944b8e80941Smrg#define A5XX_RB_CNTL_WIDTH__MASK				0x000000ff
2945b8e80941Smrg#define A5XX_RB_CNTL_WIDTH__SHIFT				0
2946b8e80941Smrgstatic inline uint32_t A5XX_RB_CNTL_WIDTH(uint32_t val)
2947b8e80941Smrg{
2948b8e80941Smrg	assert(!(val & 0x1f));
2949b8e80941Smrg	return ((val >> 5) << A5XX_RB_CNTL_WIDTH__SHIFT) & A5XX_RB_CNTL_WIDTH__MASK;
2950b8e80941Smrg}
2951b8e80941Smrg#define A5XX_RB_CNTL_HEIGHT__MASK				0x0001fe00
2952b8e80941Smrg#define A5XX_RB_CNTL_HEIGHT__SHIFT				9
2953b8e80941Smrgstatic inline uint32_t A5XX_RB_CNTL_HEIGHT(uint32_t val)
2954b8e80941Smrg{
2955b8e80941Smrg	assert(!(val & 0x1f));
2956b8e80941Smrg	return ((val >> 5) << A5XX_RB_CNTL_HEIGHT__SHIFT) & A5XX_RB_CNTL_HEIGHT__MASK;
2957b8e80941Smrg}
2958b8e80941Smrg#define A5XX_RB_CNTL_BYPASS					0x00020000
2959b8e80941Smrg
2960b8e80941Smrg#define REG_A5XX_RB_RENDER_CNTL					0x0000e141
2961b8e80941Smrg#define A5XX_RB_RENDER_CNTL_BINNING_PASS			0x00000001
2962b8e80941Smrg#define A5XX_RB_RENDER_CNTL_SAMPLES_PASSED			0x00000040
2963b8e80941Smrg#define A5XX_RB_RENDER_CNTL_DISABLE_COLOR_PIPE			0x00000080
2964b8e80941Smrg#define A5XX_RB_RENDER_CNTL_FLAG_DEPTH				0x00004000
2965b8e80941Smrg#define A5XX_RB_RENDER_CNTL_FLAG_DEPTH2				0x00008000
2966b8e80941Smrg#define A5XX_RB_RENDER_CNTL_FLAG_MRTS__MASK			0x00ff0000
2967b8e80941Smrg#define A5XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT			16
2968b8e80941Smrgstatic inline uint32_t A5XX_RB_RENDER_CNTL_FLAG_MRTS(uint32_t val)
2969b8e80941Smrg{
2970b8e80941Smrg	return ((val) << A5XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT) & A5XX_RB_RENDER_CNTL_FLAG_MRTS__MASK;
2971b8e80941Smrg}
2972b8e80941Smrg#define A5XX_RB_RENDER_CNTL_FLAG_MRTS2__MASK			0xff000000
2973b8e80941Smrg#define A5XX_RB_RENDER_CNTL_FLAG_MRTS2__SHIFT			24
2974b8e80941Smrgstatic inline uint32_t A5XX_RB_RENDER_CNTL_FLAG_MRTS2(uint32_t val)
2975b8e80941Smrg{
2976b8e80941Smrg	return ((val) << A5XX_RB_RENDER_CNTL_FLAG_MRTS2__SHIFT) & A5XX_RB_RENDER_CNTL_FLAG_MRTS2__MASK;
2977b8e80941Smrg}
2978b8e80941Smrg
2979b8e80941Smrg#define REG_A5XX_RB_RAS_MSAA_CNTL				0x0000e142
2980b8e80941Smrg#define A5XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK			0x00000003
2981b8e80941Smrg#define A5XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT			0
2982b8e80941Smrgstatic inline uint32_t A5XX_RB_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2983b8e80941Smrg{
2984b8e80941Smrg	return ((val) << A5XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK;
2985b8e80941Smrg}
2986b8e80941Smrg
2987b8e80941Smrg#define REG_A5XX_RB_DEST_MSAA_CNTL				0x0000e143
2988b8e80941Smrg#define A5XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK			0x00000003
2989b8e80941Smrg#define A5XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT			0
2990b8e80941Smrgstatic inline uint32_t A5XX_RB_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2991b8e80941Smrg{
2992b8e80941Smrg	return ((val) << A5XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK;
2993b8e80941Smrg}
2994b8e80941Smrg#define A5XX_RB_DEST_MSAA_CNTL_MSAA_DISABLE			0x00000004
2995b8e80941Smrg
2996b8e80941Smrg#define REG_A5XX_RB_RENDER_CONTROL0				0x0000e144
2997b8e80941Smrg#define A5XX_RB_RENDER_CONTROL0_VARYING				0x00000001
2998b8e80941Smrg#define A5XX_RB_RENDER_CONTROL0_UNK3				0x00000008
2999b8e80941Smrg#define A5XX_RB_RENDER_CONTROL0_XCOORD				0x00000040
3000b8e80941Smrg#define A5XX_RB_RENDER_CONTROL0_YCOORD				0x00000080
3001b8e80941Smrg#define A5XX_RB_RENDER_CONTROL0_ZCOORD				0x00000100
3002b8e80941Smrg#define A5XX_RB_RENDER_CONTROL0_WCOORD				0x00000200
3003b8e80941Smrg
3004b8e80941Smrg#define REG_A5XX_RB_RENDER_CONTROL1				0x0000e145
3005b8e80941Smrg#define A5XX_RB_RENDER_CONTROL1_SAMPLEMASK			0x00000001
3006b8e80941Smrg#define A5XX_RB_RENDER_CONTROL1_FACENESS			0x00000002
3007b8e80941Smrg#define A5XX_RB_RENDER_CONTROL1_SAMPLEID			0x00000004
3008b8e80941Smrg
3009b8e80941Smrg#define REG_A5XX_RB_FS_OUTPUT_CNTL				0x0000e146
3010b8e80941Smrg#define A5XX_RB_FS_OUTPUT_CNTL_MRT__MASK			0x0000000f
3011b8e80941Smrg#define A5XX_RB_FS_OUTPUT_CNTL_MRT__SHIFT			0
3012b8e80941Smrgstatic inline uint32_t A5XX_RB_FS_OUTPUT_CNTL_MRT(uint32_t val)
3013b8e80941Smrg{
3014b8e80941Smrg	return ((val) << A5XX_RB_FS_OUTPUT_CNTL_MRT__SHIFT) & A5XX_RB_FS_OUTPUT_CNTL_MRT__MASK;
3015b8e80941Smrg}
3016b8e80941Smrg#define A5XX_RB_FS_OUTPUT_CNTL_FRAG_WRITES_Z			0x00000020
3017b8e80941Smrg
3018b8e80941Smrg#define REG_A5XX_RB_RENDER_COMPONENTS				0x0000e147
3019b8e80941Smrg#define A5XX_RB_RENDER_COMPONENTS_RT0__MASK			0x0000000f
3020b8e80941Smrg#define A5XX_RB_RENDER_COMPONENTS_RT0__SHIFT			0
3021b8e80941Smrgstatic inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
3022b8e80941Smrg{
3023b8e80941Smrg	return ((val) << A5XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT0__MASK;
3024b8e80941Smrg}
3025b8e80941Smrg#define A5XX_RB_RENDER_COMPONENTS_RT1__MASK			0x000000f0
3026b8e80941Smrg#define A5XX_RB_RENDER_COMPONENTS_RT1__SHIFT			4
3027b8e80941Smrgstatic inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
3028b8e80941Smrg{
3029b8e80941Smrg	return ((val) << A5XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT1__MASK;
3030b8e80941Smrg}
3031b8e80941Smrg#define A5XX_RB_RENDER_COMPONENTS_RT2__MASK			0x00000f00
3032b8e80941Smrg#define A5XX_RB_RENDER_COMPONENTS_RT2__SHIFT			8
3033b8e80941Smrgstatic inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
3034b8e80941Smrg{
3035b8e80941Smrg	return ((val) << A5XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT2__MASK;
3036b8e80941Smrg}
3037b8e80941Smrg#define A5XX_RB_RENDER_COMPONENTS_RT3__MASK			0x0000f000
3038b8e80941Smrg#define A5XX_RB_RENDER_COMPONENTS_RT3__SHIFT			12
3039b8e80941Smrgstatic inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
3040b8e80941Smrg{
3041b8e80941Smrg	return ((val) << A5XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT3__MASK;
3042b8e80941Smrg}
3043b8e80941Smrg#define A5XX_RB_RENDER_COMPONENTS_RT4__MASK			0x000f0000
3044b8e80941Smrg#define A5XX_RB_RENDER_COMPONENTS_RT4__SHIFT			16
3045b8e80941Smrgstatic inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
3046b8e80941Smrg{
3047b8e80941Smrg	return ((val) << A5XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT4__MASK;
3048b8e80941Smrg}
3049b8e80941Smrg#define A5XX_RB_RENDER_COMPONENTS_RT5__MASK			0x00f00000
3050b8e80941Smrg#define A5XX_RB_RENDER_COMPONENTS_RT5__SHIFT			20
3051b8e80941Smrgstatic inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
3052b8e80941Smrg{
3053b8e80941Smrg	return ((val) << A5XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT5__MASK;
3054b8e80941Smrg}
3055b8e80941Smrg#define A5XX_RB_RENDER_COMPONENTS_RT6__MASK			0x0f000000
3056b8e80941Smrg#define A5XX_RB_RENDER_COMPONENTS_RT6__SHIFT			24
3057b8e80941Smrgstatic inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
3058b8e80941Smrg{
3059b8e80941Smrg	return ((val) << A5XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT6__MASK;
3060b8e80941Smrg}
3061b8e80941Smrg#define A5XX_RB_RENDER_COMPONENTS_RT7__MASK			0xf0000000
3062b8e80941Smrg#define A5XX_RB_RENDER_COMPONENTS_RT7__SHIFT			28
3063b8e80941Smrgstatic inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
3064b8e80941Smrg{
3065b8e80941Smrg	return ((val) << A5XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT7__MASK;
3066b8e80941Smrg}
3067b8e80941Smrg
3068b8e80941Smrgstatic inline uint32_t REG_A5XX_RB_MRT(uint32_t i0) { return 0x0000e150 + 0x7*i0; }
3069b8e80941Smrg
3070b8e80941Smrgstatic inline uint32_t REG_A5XX_RB_MRT_CONTROL(uint32_t i0) { return 0x0000e150 + 0x7*i0; }
3071b8e80941Smrg#define A5XX_RB_MRT_CONTROL_BLEND				0x00000001
3072b8e80941Smrg#define A5XX_RB_MRT_CONTROL_BLEND2				0x00000002
3073b8e80941Smrg#define A5XX_RB_MRT_CONTROL_ROP_ENABLE				0x00000004
3074b8e80941Smrg#define A5XX_RB_MRT_CONTROL_ROP_CODE__MASK			0x00000078
3075b8e80941Smrg#define A5XX_RB_MRT_CONTROL_ROP_CODE__SHIFT			3
3076b8e80941Smrgstatic inline uint32_t A5XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
3077b8e80941Smrg{
3078b8e80941Smrg	return ((val) << A5XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A5XX_RB_MRT_CONTROL_ROP_CODE__MASK;
3079b8e80941Smrg}
3080b8e80941Smrg#define A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK		0x00000780
3081b8e80941Smrg#define A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT		7
3082b8e80941Smrgstatic inline uint32_t A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
3083b8e80941Smrg{
3084b8e80941Smrg	return ((val) << A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
3085b8e80941Smrg}
3086b8e80941Smrg
3087b8e80941Smrgstatic inline uint32_t REG_A5XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x0000e151 + 0x7*i0; }
3088b8e80941Smrg#define A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK		0x0000001f
3089b8e80941Smrg#define A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT		0
3090b8e80941Smrgstatic inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
3091b8e80941Smrg{
3092b8e80941Smrg	return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
3093b8e80941Smrg}
3094b8e80941Smrg#define A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK	0x000000e0
3095b8e80941Smrg#define A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT	5
3096b8e80941Smrgstatic inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
3097b8e80941Smrg{
3098b8e80941Smrg	return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
3099b8e80941Smrg}
3100b8e80941Smrg#define A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK		0x00001f00
3101b8e80941Smrg#define A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT	8
3102b8e80941Smrgstatic inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
3103b8e80941Smrg{
3104b8e80941Smrg	return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
3105b8e80941Smrg}
3106b8e80941Smrg#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK	0x001f0000
3107b8e80941Smrg#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT	16
3108b8e80941Smrgstatic inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
3109b8e80941Smrg{
3110b8e80941Smrg	return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
3111b8e80941Smrg}
3112b8e80941Smrg#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK	0x00e00000
3113b8e80941Smrg#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT	21
3114b8e80941Smrgstatic inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
3115b8e80941Smrg{
3116b8e80941Smrg	return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
3117b8e80941Smrg}
3118b8e80941Smrg#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK	0x1f000000
3119b8e80941Smrg#define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT	24
3120b8e80941Smrgstatic inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
3121b8e80941Smrg{
3122b8e80941Smrg	return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
3123b8e80941Smrg}
3124b8e80941Smrg
3125b8e80941Smrgstatic inline uint32_t REG_A5XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x0000e152 + 0x7*i0; }
3126b8e80941Smrg#define A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK			0x000000ff
3127b8e80941Smrg#define A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT		0
3128b8e80941Smrgstatic inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
3129b8e80941Smrg{
3130b8e80941Smrg	return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
3131b8e80941Smrg}
3132b8e80941Smrg#define A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK		0x00000300
3133b8e80941Smrg#define A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT		8
3134b8e80941Smrgstatic inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a5xx_tile_mode val)
3135b8e80941Smrg{
3136b8e80941Smrg	return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
3137b8e80941Smrg}
3138b8e80941Smrg#define A5XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK			0x00001800
3139b8e80941Smrg#define A5XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT			11
3140b8e80941Smrgstatic inline uint32_t A5XX_RB_MRT_BUF_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
3141b8e80941Smrg{
3142b8e80941Smrg	return ((val) << A5XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT) & A5XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK;
3143b8e80941Smrg}
3144b8e80941Smrg#define A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK			0x00006000
3145b8e80941Smrg#define A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT			13
3146b8e80941Smrgstatic inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
3147b8e80941Smrg{
3148b8e80941Smrg	return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
3149b8e80941Smrg}
3150b8e80941Smrg#define A5XX_RB_MRT_BUF_INFO_COLOR_SRGB				0x00008000
3151b8e80941Smrg
3152b8e80941Smrgstatic inline uint32_t REG_A5XX_RB_MRT_PITCH(uint32_t i0) { return 0x0000e153 + 0x7*i0; }
3153b8e80941Smrg#define A5XX_RB_MRT_PITCH__MASK					0xffffffff
3154b8e80941Smrg#define A5XX_RB_MRT_PITCH__SHIFT				0
3155b8e80941Smrgstatic inline uint32_t A5XX_RB_MRT_PITCH(uint32_t val)
3156b8e80941Smrg{
3157b8e80941Smrg	assert(!(val & 0x3f));
3158b8e80941Smrg	return ((val >> 6) << A5XX_RB_MRT_PITCH__SHIFT) & A5XX_RB_MRT_PITCH__MASK;
3159b8e80941Smrg}
3160b8e80941Smrg
3161b8e80941Smrgstatic inline uint32_t REG_A5XX_RB_MRT_ARRAY_PITCH(uint32_t i0) { return 0x0000e154 + 0x7*i0; }
3162b8e80941Smrg#define A5XX_RB_MRT_ARRAY_PITCH__MASK				0xffffffff
3163b8e80941Smrg#define A5XX_RB_MRT_ARRAY_PITCH__SHIFT				0
3164b8e80941Smrgstatic inline uint32_t A5XX_RB_MRT_ARRAY_PITCH(uint32_t val)
3165b8e80941Smrg{
3166b8e80941Smrg	assert(!(val & 0x3f));
3167b8e80941Smrg	return ((val >> 6) << A5XX_RB_MRT_ARRAY_PITCH__SHIFT) & A5XX_RB_MRT_ARRAY_PITCH__MASK;
3168b8e80941Smrg}
3169b8e80941Smrg
3170b8e80941Smrgstatic inline uint32_t REG_A5XX_RB_MRT_BASE_LO(uint32_t i0) { return 0x0000e155 + 0x7*i0; }
3171b8e80941Smrg
3172b8e80941Smrgstatic inline uint32_t REG_A5XX_RB_MRT_BASE_HI(uint32_t i0) { return 0x0000e156 + 0x7*i0; }
3173b8e80941Smrg
3174b8e80941Smrg#define REG_A5XX_RB_BLEND_RED					0x0000e1a0
3175b8e80941Smrg#define A5XX_RB_BLEND_RED_UINT__MASK				0x000000ff
3176b8e80941Smrg#define A5XX_RB_BLEND_RED_UINT__SHIFT				0
3177b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_RED_UINT(uint32_t val)
3178b8e80941Smrg{
3179b8e80941Smrg	return ((val) << A5XX_RB_BLEND_RED_UINT__SHIFT) & A5XX_RB_BLEND_RED_UINT__MASK;
3180b8e80941Smrg}
3181b8e80941Smrg#define A5XX_RB_BLEND_RED_SINT__MASK				0x0000ff00
3182b8e80941Smrg#define A5XX_RB_BLEND_RED_SINT__SHIFT				8
3183b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_RED_SINT(uint32_t val)
3184b8e80941Smrg{
3185b8e80941Smrg	return ((val) << A5XX_RB_BLEND_RED_SINT__SHIFT) & A5XX_RB_BLEND_RED_SINT__MASK;
3186b8e80941Smrg}
3187b8e80941Smrg#define A5XX_RB_BLEND_RED_FLOAT__MASK				0xffff0000
3188b8e80941Smrg#define A5XX_RB_BLEND_RED_FLOAT__SHIFT				16
3189b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_RED_FLOAT(float val)
3190b8e80941Smrg{
3191b8e80941Smrg	return ((util_float_to_half(val)) << A5XX_RB_BLEND_RED_FLOAT__SHIFT) & A5XX_RB_BLEND_RED_FLOAT__MASK;
3192b8e80941Smrg}
3193b8e80941Smrg
3194b8e80941Smrg#define REG_A5XX_RB_BLEND_RED_F32				0x0000e1a1
3195b8e80941Smrg#define A5XX_RB_BLEND_RED_F32__MASK				0xffffffff
3196b8e80941Smrg#define A5XX_RB_BLEND_RED_F32__SHIFT				0
3197b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_RED_F32(float val)
3198b8e80941Smrg{
3199b8e80941Smrg	return ((fui(val)) << A5XX_RB_BLEND_RED_F32__SHIFT) & A5XX_RB_BLEND_RED_F32__MASK;
3200b8e80941Smrg}
3201b8e80941Smrg
3202b8e80941Smrg#define REG_A5XX_RB_BLEND_GREEN					0x0000e1a2
3203b8e80941Smrg#define A5XX_RB_BLEND_GREEN_UINT__MASK				0x000000ff
3204b8e80941Smrg#define A5XX_RB_BLEND_GREEN_UINT__SHIFT				0
3205b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_GREEN_UINT(uint32_t val)
3206b8e80941Smrg{
3207b8e80941Smrg	return ((val) << A5XX_RB_BLEND_GREEN_UINT__SHIFT) & A5XX_RB_BLEND_GREEN_UINT__MASK;
3208b8e80941Smrg}
3209b8e80941Smrg#define A5XX_RB_BLEND_GREEN_SINT__MASK				0x0000ff00
3210b8e80941Smrg#define A5XX_RB_BLEND_GREEN_SINT__SHIFT				8
3211b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_GREEN_SINT(uint32_t val)
3212b8e80941Smrg{
3213b8e80941Smrg	return ((val) << A5XX_RB_BLEND_GREEN_SINT__SHIFT) & A5XX_RB_BLEND_GREEN_SINT__MASK;
3214b8e80941Smrg}
3215b8e80941Smrg#define A5XX_RB_BLEND_GREEN_FLOAT__MASK				0xffff0000
3216b8e80941Smrg#define A5XX_RB_BLEND_GREEN_FLOAT__SHIFT			16
3217b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_GREEN_FLOAT(float val)
3218b8e80941Smrg{
3219b8e80941Smrg	return ((util_float_to_half(val)) << A5XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A5XX_RB_BLEND_GREEN_FLOAT__MASK;
3220b8e80941Smrg}
3221b8e80941Smrg
3222b8e80941Smrg#define REG_A5XX_RB_BLEND_GREEN_F32				0x0000e1a3
3223b8e80941Smrg#define A5XX_RB_BLEND_GREEN_F32__MASK				0xffffffff
3224b8e80941Smrg#define A5XX_RB_BLEND_GREEN_F32__SHIFT				0
3225b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_GREEN_F32(float val)
3226b8e80941Smrg{
3227b8e80941Smrg	return ((fui(val)) << A5XX_RB_BLEND_GREEN_F32__SHIFT) & A5XX_RB_BLEND_GREEN_F32__MASK;
3228b8e80941Smrg}
3229b8e80941Smrg
3230b8e80941Smrg#define REG_A5XX_RB_BLEND_BLUE					0x0000e1a4
3231b8e80941Smrg#define A5XX_RB_BLEND_BLUE_UINT__MASK				0x000000ff
3232b8e80941Smrg#define A5XX_RB_BLEND_BLUE_UINT__SHIFT				0
3233b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_BLUE_UINT(uint32_t val)
3234b8e80941Smrg{
3235b8e80941Smrg	return ((val) << A5XX_RB_BLEND_BLUE_UINT__SHIFT) & A5XX_RB_BLEND_BLUE_UINT__MASK;
3236b8e80941Smrg}
3237b8e80941Smrg#define A5XX_RB_BLEND_BLUE_SINT__MASK				0x0000ff00
3238b8e80941Smrg#define A5XX_RB_BLEND_BLUE_SINT__SHIFT				8
3239b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_BLUE_SINT(uint32_t val)
3240b8e80941Smrg{
3241b8e80941Smrg	return ((val) << A5XX_RB_BLEND_BLUE_SINT__SHIFT) & A5XX_RB_BLEND_BLUE_SINT__MASK;
3242b8e80941Smrg}
3243b8e80941Smrg#define A5XX_RB_BLEND_BLUE_FLOAT__MASK				0xffff0000
3244b8e80941Smrg#define A5XX_RB_BLEND_BLUE_FLOAT__SHIFT				16
3245b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_BLUE_FLOAT(float val)
3246b8e80941Smrg{
3247b8e80941Smrg	return ((util_float_to_half(val)) << A5XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A5XX_RB_BLEND_BLUE_FLOAT__MASK;
3248b8e80941Smrg}
3249b8e80941Smrg
3250b8e80941Smrg#define REG_A5XX_RB_BLEND_BLUE_F32				0x0000e1a5
3251b8e80941Smrg#define A5XX_RB_BLEND_BLUE_F32__MASK				0xffffffff
3252b8e80941Smrg#define A5XX_RB_BLEND_BLUE_F32__SHIFT				0
3253b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_BLUE_F32(float val)
3254b8e80941Smrg{
3255b8e80941Smrg	return ((fui(val)) << A5XX_RB_BLEND_BLUE_F32__SHIFT) & A5XX_RB_BLEND_BLUE_F32__MASK;
3256b8e80941Smrg}
3257b8e80941Smrg
3258b8e80941Smrg#define REG_A5XX_RB_BLEND_ALPHA					0x0000e1a6
3259b8e80941Smrg#define A5XX_RB_BLEND_ALPHA_UINT__MASK				0x000000ff
3260b8e80941Smrg#define A5XX_RB_BLEND_ALPHA_UINT__SHIFT				0
3261b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_ALPHA_UINT(uint32_t val)
3262b8e80941Smrg{
3263b8e80941Smrg	return ((val) << A5XX_RB_BLEND_ALPHA_UINT__SHIFT) & A5XX_RB_BLEND_ALPHA_UINT__MASK;
3264b8e80941Smrg}
3265b8e80941Smrg#define A5XX_RB_BLEND_ALPHA_SINT__MASK				0x0000ff00
3266b8e80941Smrg#define A5XX_RB_BLEND_ALPHA_SINT__SHIFT				8
3267b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_ALPHA_SINT(uint32_t val)
3268b8e80941Smrg{
3269b8e80941Smrg	return ((val) << A5XX_RB_BLEND_ALPHA_SINT__SHIFT) & A5XX_RB_BLEND_ALPHA_SINT__MASK;
3270b8e80941Smrg}
3271b8e80941Smrg#define A5XX_RB_BLEND_ALPHA_FLOAT__MASK				0xffff0000
3272b8e80941Smrg#define A5XX_RB_BLEND_ALPHA_FLOAT__SHIFT			16
3273b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_ALPHA_FLOAT(float val)
3274b8e80941Smrg{
3275b8e80941Smrg	return ((util_float_to_half(val)) << A5XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A5XX_RB_BLEND_ALPHA_FLOAT__MASK;
3276b8e80941Smrg}
3277b8e80941Smrg
3278b8e80941Smrg#define REG_A5XX_RB_BLEND_ALPHA_F32				0x0000e1a7
3279b8e80941Smrg#define A5XX_RB_BLEND_ALPHA_F32__MASK				0xffffffff
3280b8e80941Smrg#define A5XX_RB_BLEND_ALPHA_F32__SHIFT				0
3281b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_ALPHA_F32(float val)
3282b8e80941Smrg{
3283b8e80941Smrg	return ((fui(val)) << A5XX_RB_BLEND_ALPHA_F32__SHIFT) & A5XX_RB_BLEND_ALPHA_F32__MASK;
3284b8e80941Smrg}
3285b8e80941Smrg
3286b8e80941Smrg#define REG_A5XX_RB_ALPHA_CONTROL				0x0000e1a8
3287b8e80941Smrg#define A5XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK			0x000000ff
3288b8e80941Smrg#define A5XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT			0
3289b8e80941Smrgstatic inline uint32_t A5XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
3290b8e80941Smrg{
3291b8e80941Smrg	return ((val) << A5XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A5XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
3292b8e80941Smrg}
3293b8e80941Smrg#define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST			0x00000100
3294b8e80941Smrg#define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK		0x00000e00
3295b8e80941Smrg#define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT		9
3296b8e80941Smrgstatic inline uint32_t A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
3297b8e80941Smrg{
3298b8e80941Smrg	return ((val) << A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
3299b8e80941Smrg}
3300b8e80941Smrg
3301b8e80941Smrg#define REG_A5XX_RB_BLEND_CNTL					0x0000e1a9
3302b8e80941Smrg#define A5XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK			0x000000ff
3303b8e80941Smrg#define A5XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT			0
3304b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_CNTL_ENABLE_BLEND(uint32_t val)
3305b8e80941Smrg{
3306b8e80941Smrg	return ((val) << A5XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A5XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK;
3307b8e80941Smrg}
3308b8e80941Smrg#define A5XX_RB_BLEND_CNTL_INDEPENDENT_BLEND			0x00000100
3309b8e80941Smrg#define A5XX_RB_BLEND_CNTL_ALPHA_TO_COVERAGE			0x00000400
3310b8e80941Smrg#define A5XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK			0xffff0000
3311b8e80941Smrg#define A5XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT			16
3312b8e80941Smrgstatic inline uint32_t A5XX_RB_BLEND_CNTL_SAMPLE_MASK(uint32_t val)
3313b8e80941Smrg{
3314b8e80941Smrg	return ((val) << A5XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT) & A5XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK;
3315b8e80941Smrg}
3316b8e80941Smrg
3317b8e80941Smrg#define REG_A5XX_RB_DEPTH_PLANE_CNTL				0x0000e1b0
3318b8e80941Smrg#define A5XX_RB_DEPTH_PLANE_CNTL_FRAG_WRITES_Z			0x00000001
3319b8e80941Smrg#define A5XX_RB_DEPTH_PLANE_CNTL_UNK1				0x00000002
3320b8e80941Smrg
3321b8e80941Smrg#define REG_A5XX_RB_DEPTH_CNTL					0x0000e1b1
3322b8e80941Smrg#define A5XX_RB_DEPTH_CNTL_Z_ENABLE				0x00000001
3323b8e80941Smrg#define A5XX_RB_DEPTH_CNTL_Z_WRITE_ENABLE			0x00000002
3324b8e80941Smrg#define A5XX_RB_DEPTH_CNTL_ZFUNC__MASK				0x0000001c
3325b8e80941Smrg#define A5XX_RB_DEPTH_CNTL_ZFUNC__SHIFT				2
3326b8e80941Smrgstatic inline uint32_t A5XX_RB_DEPTH_CNTL_ZFUNC(enum adreno_compare_func val)
3327b8e80941Smrg{
3328b8e80941Smrg	return ((val) << A5XX_RB_DEPTH_CNTL_ZFUNC__SHIFT) & A5XX_RB_DEPTH_CNTL_ZFUNC__MASK;
3329b8e80941Smrg}
3330b8e80941Smrg#define A5XX_RB_DEPTH_CNTL_Z_TEST_ENABLE			0x00000040
3331b8e80941Smrg
3332b8e80941Smrg#define REG_A5XX_RB_DEPTH_BUFFER_INFO				0x0000e1b2
3333b8e80941Smrg#define A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK		0x00000007
3334b8e80941Smrg#define A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT		0
3335b8e80941Smrgstatic inline uint32_t A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a5xx_depth_format val)
3336b8e80941Smrg{
3337b8e80941Smrg	return ((val) << A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
3338b8e80941Smrg}
3339b8e80941Smrg
3340b8e80941Smrg#define REG_A5XX_RB_DEPTH_BUFFER_BASE_LO			0x0000e1b3
3341b8e80941Smrg
3342b8e80941Smrg#define REG_A5XX_RB_DEPTH_BUFFER_BASE_HI			0x0000e1b4
3343b8e80941Smrg
3344b8e80941Smrg#define REG_A5XX_RB_DEPTH_BUFFER_PITCH				0x0000e1b5
3345b8e80941Smrg#define A5XX_RB_DEPTH_BUFFER_PITCH__MASK			0xffffffff
3346b8e80941Smrg#define A5XX_RB_DEPTH_BUFFER_PITCH__SHIFT			0
3347b8e80941Smrgstatic inline uint32_t A5XX_RB_DEPTH_BUFFER_PITCH(uint32_t val)
3348b8e80941Smrg{
3349b8e80941Smrg	assert(!(val & 0x3f));
3350b8e80941Smrg	return ((val >> 6) << A5XX_RB_DEPTH_BUFFER_PITCH__SHIFT) & A5XX_RB_DEPTH_BUFFER_PITCH__MASK;
3351b8e80941Smrg}
3352b8e80941Smrg
3353b8e80941Smrg#define REG_A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH			0x0000e1b6
3354b8e80941Smrg#define A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK			0xffffffff
3355b8e80941Smrg#define A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT			0
3356b8e80941Smrgstatic inline uint32_t A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH(uint32_t val)
3357b8e80941Smrg{
3358b8e80941Smrg	assert(!(val & 0x3f));
3359b8e80941Smrg	return ((val >> 6) << A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT) & A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK;
3360b8e80941Smrg}
3361b8e80941Smrg
3362b8e80941Smrg#define REG_A5XX_RB_STENCIL_CONTROL				0x0000e1c0
3363b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_STENCIL_ENABLE			0x00000001
3364b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF		0x00000002
3365b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_STENCIL_READ			0x00000004
3366b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_FUNC__MASK			0x00000700
3367b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_FUNC__SHIFT			8
3368b8e80941Smrgstatic inline uint32_t A5XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
3369b8e80941Smrg{
3370b8e80941Smrg	return ((val) << A5XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A5XX_RB_STENCIL_CONTROL_FUNC__MASK;
3371b8e80941Smrg}
3372b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_FAIL__MASK			0x00003800
3373b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_FAIL__SHIFT			11
3374b8e80941Smrgstatic inline uint32_t A5XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
3375b8e80941Smrg{
3376b8e80941Smrg	return ((val) << A5XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A5XX_RB_STENCIL_CONTROL_FAIL__MASK;
3377b8e80941Smrg}
3378b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_ZPASS__MASK			0x0001c000
3379b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_ZPASS__SHIFT			14
3380b8e80941Smrgstatic inline uint32_t A5XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
3381b8e80941Smrg{
3382b8e80941Smrg	return ((val) << A5XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZPASS__MASK;
3383b8e80941Smrg}
3384b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_ZFAIL__MASK			0x000e0000
3385b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT			17
3386b8e80941Smrgstatic inline uint32_t A5XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
3387b8e80941Smrg{
3388b8e80941Smrg	return ((val) << A5XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
3389b8e80941Smrg}
3390b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_FUNC_BF__MASK			0x00700000
3391b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT			20
3392b8e80941Smrgstatic inline uint32_t A5XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
3393b8e80941Smrg{
3394b8e80941Smrg	return ((val) << A5XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
3395b8e80941Smrg}
3396b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_FAIL_BF__MASK			0x03800000
3397b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT			23
3398b8e80941Smrgstatic inline uint32_t A5XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
3399b8e80941Smrg{
3400b8e80941Smrg	return ((val) << A5XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
3401b8e80941Smrg}
3402b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK			0x1c000000
3403b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT			26
3404b8e80941Smrgstatic inline uint32_t A5XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
3405b8e80941Smrg{
3406b8e80941Smrg	return ((val) << A5XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
3407b8e80941Smrg}
3408b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK			0xe0000000
3409b8e80941Smrg#define A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT			29
3410b8e80941Smrgstatic inline uint32_t A5XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
3411b8e80941Smrg{
3412b8e80941Smrg	return ((val) << A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
3413b8e80941Smrg}
3414b8e80941Smrg
3415b8e80941Smrg#define REG_A5XX_RB_STENCIL_INFO				0x0000e1c1
3416b8e80941Smrg#define A5XX_RB_STENCIL_INFO_SEPARATE_STENCIL			0x00000001
3417b8e80941Smrg
3418b8e80941Smrg#define REG_A5XX_RB_STENCIL_BASE_LO				0x0000e1c2
3419b8e80941Smrg
3420b8e80941Smrg#define REG_A5XX_RB_STENCIL_BASE_HI				0x0000e1c3
3421b8e80941Smrg
3422b8e80941Smrg#define REG_A5XX_RB_STENCIL_PITCH				0x0000e1c4
3423b8e80941Smrg#define A5XX_RB_STENCIL_PITCH__MASK				0xffffffff
3424b8e80941Smrg#define A5XX_RB_STENCIL_PITCH__SHIFT				0
3425b8e80941Smrgstatic inline uint32_t A5XX_RB_STENCIL_PITCH(uint32_t val)
3426b8e80941Smrg{
3427b8e80941Smrg	assert(!(val & 0x3f));
3428b8e80941Smrg	return ((val >> 6) << A5XX_RB_STENCIL_PITCH__SHIFT) & A5XX_RB_STENCIL_PITCH__MASK;
3429b8e80941Smrg}
3430b8e80941Smrg
3431b8e80941Smrg#define REG_A5XX_RB_STENCIL_ARRAY_PITCH				0x0000e1c5
3432b8e80941Smrg#define A5XX_RB_STENCIL_ARRAY_PITCH__MASK			0xffffffff
3433b8e80941Smrg#define A5XX_RB_STENCIL_ARRAY_PITCH__SHIFT			0
3434b8e80941Smrgstatic inline uint32_t A5XX_RB_STENCIL_ARRAY_PITCH(uint32_t val)
3435b8e80941Smrg{
3436b8e80941Smrg	assert(!(val & 0x3f));
3437b8e80941Smrg	return ((val >> 6) << A5XX_RB_STENCIL_ARRAY_PITCH__SHIFT) & A5XX_RB_STENCIL_ARRAY_PITCH__MASK;
3438b8e80941Smrg}
3439b8e80941Smrg
3440b8e80941Smrg#define REG_A5XX_RB_STENCILREFMASK				0x0000e1c6
3441b8e80941Smrg#define A5XX_RB_STENCILREFMASK_STENCILREF__MASK			0x000000ff
3442b8e80941Smrg#define A5XX_RB_STENCILREFMASK_STENCILREF__SHIFT		0
3443b8e80941Smrgstatic inline uint32_t A5XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
3444b8e80941Smrg{
3445b8e80941Smrg	return ((val) << A5XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILREF__MASK;
3446b8e80941Smrg}
3447b8e80941Smrg#define A5XX_RB_STENCILREFMASK_STENCILMASK__MASK		0x0000ff00
3448b8e80941Smrg#define A5XX_RB_STENCILREFMASK_STENCILMASK__SHIFT		8
3449b8e80941Smrgstatic inline uint32_t A5XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
3450b8e80941Smrg{
3451b8e80941Smrg	return ((val) << A5XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILMASK__MASK;
3452b8e80941Smrg}
3453b8e80941Smrg#define A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK		0x00ff0000
3454b8e80941Smrg#define A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT		16
3455b8e80941Smrgstatic inline uint32_t A5XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
3456b8e80941Smrg{
3457b8e80941Smrg	return ((val) << A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
3458b8e80941Smrg}
3459b8e80941Smrg
3460b8e80941Smrg#define REG_A5XX_RB_STENCILREFMASK_BF				0x0000e1c7
3461b8e80941Smrg#define A5XX_RB_STENCILREFMASK_BF_STENCILREF__MASK		0x000000ff
3462b8e80941Smrg#define A5XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT		0
3463b8e80941Smrgstatic inline uint32_t A5XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
3464b8e80941Smrg{
3465b8e80941Smrg	return ((val) << A5XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A5XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
3466b8e80941Smrg}
3467b8e80941Smrg#define A5XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK		0x0000ff00
3468b8e80941Smrg#define A5XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT		8
3469b8e80941Smrgstatic inline uint32_t A5XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
3470b8e80941Smrg{
3471b8e80941Smrg	return ((val) << A5XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A5XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
3472b8e80941Smrg}
3473b8e80941Smrg#define A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK	0x00ff0000
3474b8e80941Smrg#define A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT	16
3475b8e80941Smrgstatic inline uint32_t A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
3476b8e80941Smrg{
3477b8e80941Smrg	return ((val) << A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
3478b8e80941Smrg}
3479b8e80941Smrg
3480b8e80941Smrg#define REG_A5XX_RB_WINDOW_OFFSET				0x0000e1d0
3481b8e80941Smrg#define A5XX_RB_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE		0x80000000
3482b8e80941Smrg#define A5XX_RB_WINDOW_OFFSET_X__MASK				0x00007fff
3483b8e80941Smrg#define A5XX_RB_WINDOW_OFFSET_X__SHIFT				0
3484b8e80941Smrgstatic inline uint32_t A5XX_RB_WINDOW_OFFSET_X(uint32_t val)
3485b8e80941Smrg{
3486b8e80941Smrg	return ((val) << A5XX_RB_WINDOW_OFFSET_X__SHIFT) & A5XX_RB_WINDOW_OFFSET_X__MASK;
3487b8e80941Smrg}
3488b8e80941Smrg#define A5XX_RB_WINDOW_OFFSET_Y__MASK				0x7fff0000
3489b8e80941Smrg#define A5XX_RB_WINDOW_OFFSET_Y__SHIFT				16
3490b8e80941Smrgstatic inline uint32_t A5XX_RB_WINDOW_OFFSET_Y(uint32_t val)
3491b8e80941Smrg{
3492b8e80941Smrg	return ((val) << A5XX_RB_WINDOW_OFFSET_Y__SHIFT) & A5XX_RB_WINDOW_OFFSET_Y__MASK;
3493b8e80941Smrg}
3494b8e80941Smrg
3495b8e80941Smrg#define REG_A5XX_RB_SAMPLE_COUNT_CONTROL			0x0000e1d1
3496b8e80941Smrg#define A5XX_RB_SAMPLE_COUNT_CONTROL_COPY			0x00000002
3497b8e80941Smrg
3498b8e80941Smrg#define REG_A5XX_RB_BLIT_CNTL					0x0000e210
3499b8e80941Smrg#define A5XX_RB_BLIT_CNTL_BUF__MASK				0x0000000f
3500b8e80941Smrg#define A5XX_RB_BLIT_CNTL_BUF__SHIFT				0
3501b8e80941Smrgstatic inline uint32_t A5XX_RB_BLIT_CNTL_BUF(enum a5xx_blit_buf val)
3502b8e80941Smrg{
3503b8e80941Smrg	return ((val) << A5XX_RB_BLIT_CNTL_BUF__SHIFT) & A5XX_RB_BLIT_CNTL_BUF__MASK;
3504b8e80941Smrg}
3505b8e80941Smrg
3506b8e80941Smrg#define REG_A5XX_RB_RESOLVE_CNTL_1				0x0000e211
3507b8e80941Smrg#define A5XX_RB_RESOLVE_CNTL_1_WINDOW_OFFSET_DISABLE		0x80000000
3508b8e80941Smrg#define A5XX_RB_RESOLVE_CNTL_1_X__MASK				0x00007fff
3509b8e80941Smrg#define A5XX_RB_RESOLVE_CNTL_1_X__SHIFT				0
3510b8e80941Smrgstatic inline uint32_t A5XX_RB_RESOLVE_CNTL_1_X(uint32_t val)
3511b8e80941Smrg{
3512b8e80941Smrg	return ((val) << A5XX_RB_RESOLVE_CNTL_1_X__SHIFT) & A5XX_RB_RESOLVE_CNTL_1_X__MASK;
3513b8e80941Smrg}
3514b8e80941Smrg#define A5XX_RB_RESOLVE_CNTL_1_Y__MASK				0x7fff0000
3515b8e80941Smrg#define A5XX_RB_RESOLVE_CNTL_1_Y__SHIFT				16
3516b8e80941Smrgstatic inline uint32_t A5XX_RB_RESOLVE_CNTL_1_Y(uint32_t val)
3517b8e80941Smrg{
3518b8e80941Smrg	return ((val) << A5XX_RB_RESOLVE_CNTL_1_Y__SHIFT) & A5XX_RB_RESOLVE_CNTL_1_Y__MASK;
3519b8e80941Smrg}
3520b8e80941Smrg
3521b8e80941Smrg#define REG_A5XX_RB_RESOLVE_CNTL_2				0x0000e212
3522b8e80941Smrg#define A5XX_RB_RESOLVE_CNTL_2_WINDOW_OFFSET_DISABLE		0x80000000
3523b8e80941Smrg#define A5XX_RB_RESOLVE_CNTL_2_X__MASK				0x00007fff
3524b8e80941Smrg#define A5XX_RB_RESOLVE_CNTL_2_X__SHIFT				0
3525b8e80941Smrgstatic inline uint32_t A5XX_RB_RESOLVE_CNTL_2_X(uint32_t val)
3526b8e80941Smrg{
3527b8e80941Smrg	return ((val) << A5XX_RB_RESOLVE_CNTL_2_X__SHIFT) & A5XX_RB_RESOLVE_CNTL_2_X__MASK;
3528b8e80941Smrg}
3529b8e80941Smrg#define A5XX_RB_RESOLVE_CNTL_2_Y__MASK				0x7fff0000
3530b8e80941Smrg#define A5XX_RB_RESOLVE_CNTL_2_Y__SHIFT				16
3531b8e80941Smrgstatic inline uint32_t A5XX_RB_RESOLVE_CNTL_2_Y(uint32_t val)
3532b8e80941Smrg{
3533b8e80941Smrg	return ((val) << A5XX_RB_RESOLVE_CNTL_2_Y__SHIFT) & A5XX_RB_RESOLVE_CNTL_2_Y__MASK;
3534b8e80941Smrg}
3535b8e80941Smrg
3536b8e80941Smrg#define REG_A5XX_RB_RESOLVE_CNTL_3				0x0000e213
3537b8e80941Smrg#define A5XX_RB_RESOLVE_CNTL_3_TILED				0x00000001
3538b8e80941Smrg
3539b8e80941Smrg#define REG_A5XX_RB_BLIT_DST_LO					0x0000e214
3540b8e80941Smrg
3541b8e80941Smrg#define REG_A5XX_RB_BLIT_DST_HI					0x0000e215
3542b8e80941Smrg
3543b8e80941Smrg#define REG_A5XX_RB_BLIT_DST_PITCH				0x0000e216
3544b8e80941Smrg#define A5XX_RB_BLIT_DST_PITCH__MASK				0xffffffff
3545b8e80941Smrg#define A5XX_RB_BLIT_DST_PITCH__SHIFT				0
3546b8e80941Smrgstatic inline uint32_t A5XX_RB_BLIT_DST_PITCH(uint32_t val)
3547b8e80941Smrg{
3548b8e80941Smrg	assert(!(val & 0x3f));
3549b8e80941Smrg	return ((val >> 6) << A5XX_RB_BLIT_DST_PITCH__SHIFT) & A5XX_RB_BLIT_DST_PITCH__MASK;
3550b8e80941Smrg}
3551b8e80941Smrg
3552b8e80941Smrg#define REG_A5XX_RB_BLIT_DST_ARRAY_PITCH			0x0000e217
3553b8e80941Smrg#define A5XX_RB_BLIT_DST_ARRAY_PITCH__MASK			0xffffffff
3554b8e80941Smrg#define A5XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT			0
3555b8e80941Smrgstatic inline uint32_t A5XX_RB_BLIT_DST_ARRAY_PITCH(uint32_t val)
3556b8e80941Smrg{
3557b8e80941Smrg	assert(!(val & 0x3f));
3558b8e80941Smrg	return ((val >> 6) << A5XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT) & A5XX_RB_BLIT_DST_ARRAY_PITCH__MASK;
3559b8e80941Smrg}
3560b8e80941Smrg
3561b8e80941Smrg#define REG_A5XX_RB_CLEAR_COLOR_DW0				0x0000e218
3562b8e80941Smrg
3563b8e80941Smrg#define REG_A5XX_RB_CLEAR_COLOR_DW1				0x0000e219
3564b8e80941Smrg
3565b8e80941Smrg#define REG_A5XX_RB_CLEAR_COLOR_DW2				0x0000e21a
3566b8e80941Smrg
3567b8e80941Smrg#define REG_A5XX_RB_CLEAR_COLOR_DW3				0x0000e21b
3568b8e80941Smrg
3569b8e80941Smrg#define REG_A5XX_RB_CLEAR_CNTL					0x0000e21c
3570b8e80941Smrg#define A5XX_RB_CLEAR_CNTL_FAST_CLEAR				0x00000002
3571b8e80941Smrg#define A5XX_RB_CLEAR_CNTL_MSAA_RESOLVE				0x00000004
3572b8e80941Smrg#define A5XX_RB_CLEAR_CNTL_MASK__MASK				0x000000f0
3573b8e80941Smrg#define A5XX_RB_CLEAR_CNTL_MASK__SHIFT				4
3574b8e80941Smrgstatic inline uint32_t A5XX_RB_CLEAR_CNTL_MASK(uint32_t val)
3575b8e80941Smrg{
3576b8e80941Smrg	return ((val) << A5XX_RB_CLEAR_CNTL_MASK__SHIFT) & A5XX_RB_CLEAR_CNTL_MASK__MASK;
3577b8e80941Smrg}
3578b8e80941Smrg
3579b8e80941Smrg#define REG_A5XX_RB_DEPTH_FLAG_BUFFER_BASE_LO			0x0000e240
3580b8e80941Smrg
3581b8e80941Smrg#define REG_A5XX_RB_DEPTH_FLAG_BUFFER_BASE_HI			0x0000e241
3582b8e80941Smrg
3583b8e80941Smrg#define REG_A5XX_RB_DEPTH_FLAG_BUFFER_PITCH			0x0000e242
3584b8e80941Smrg
3585b8e80941Smrgstatic inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER(uint32_t i0) { return 0x0000e243 + 0x4*i0; }
3586b8e80941Smrg
3587b8e80941Smrgstatic inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ADDR_LO(uint32_t i0) { return 0x0000e243 + 0x4*i0; }
3588b8e80941Smrg
3589b8e80941Smrgstatic inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ADDR_HI(uint32_t i0) { return 0x0000e244 + 0x4*i0; }
3590b8e80941Smrg
3591b8e80941Smrgstatic inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t i0) { return 0x0000e245 + 0x4*i0; }
3592b8e80941Smrg#define A5XX_RB_MRT_FLAG_BUFFER_PITCH__MASK			0xffffffff
3593b8e80941Smrg#define A5XX_RB_MRT_FLAG_BUFFER_PITCH__SHIFT			0
3594b8e80941Smrgstatic inline uint32_t A5XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t val)
3595b8e80941Smrg{
3596b8e80941Smrg	assert(!(val & 0x3f));
3597b8e80941Smrg	return ((val >> 6) << A5XX_RB_MRT_FLAG_BUFFER_PITCH__SHIFT) & A5XX_RB_MRT_FLAG_BUFFER_PITCH__MASK;
3598b8e80941Smrg}
3599b8e80941Smrg
3600b8e80941Smrgstatic inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH(uint32_t i0) { return 0x0000e246 + 0x4*i0; }
3601b8e80941Smrg#define A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__MASK		0xffffffff
3602b8e80941Smrg#define A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__SHIFT		0
3603b8e80941Smrgstatic inline uint32_t A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH(uint32_t val)
3604b8e80941Smrg{
3605b8e80941Smrg	assert(!(val & 0x3f));
3606b8e80941Smrg	return ((val >> 6) << A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__SHIFT) & A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__MASK;
3607b8e80941Smrg}
3608b8e80941Smrg
3609b8e80941Smrg#define REG_A5XX_RB_BLIT_FLAG_DST_LO				0x0000e263
3610b8e80941Smrg
3611b8e80941Smrg#define REG_A5XX_RB_BLIT_FLAG_DST_HI				0x0000e264
3612b8e80941Smrg
3613b8e80941Smrg#define REG_A5XX_RB_BLIT_FLAG_DST_PITCH				0x0000e265
3614b8e80941Smrg#define A5XX_RB_BLIT_FLAG_DST_PITCH__MASK			0xffffffff
3615b8e80941Smrg#define A5XX_RB_BLIT_FLAG_DST_PITCH__SHIFT			0
3616b8e80941Smrgstatic inline uint32_t A5XX_RB_BLIT_FLAG_DST_PITCH(uint32_t val)
3617b8e80941Smrg{
3618b8e80941Smrg	assert(!(val & 0x3f));
3619b8e80941Smrg	return ((val >> 6) << A5XX_RB_BLIT_FLAG_DST_PITCH__SHIFT) & A5XX_RB_BLIT_FLAG_DST_PITCH__MASK;
3620b8e80941Smrg}
3621b8e80941Smrg
3622b8e80941Smrg#define REG_A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH			0x0000e266
3623b8e80941Smrg#define A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__MASK			0xffffffff
3624b8e80941Smrg#define A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__SHIFT		0
3625b8e80941Smrgstatic inline uint32_t A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH(uint32_t val)
3626b8e80941Smrg{
3627b8e80941Smrg	assert(!(val & 0x3f));
3628b8e80941Smrg	return ((val >> 6) << A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__SHIFT) & A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__MASK;
3629b8e80941Smrg}
3630b8e80941Smrg
3631b8e80941Smrg#define REG_A5XX_RB_SAMPLE_COUNT_ADDR_LO			0x0000e267
3632b8e80941Smrg
3633b8e80941Smrg#define REG_A5XX_RB_SAMPLE_COUNT_ADDR_HI			0x0000e268
3634b8e80941Smrg
3635b8e80941Smrg#define REG_A5XX_VPC_CNTL_0					0x0000e280
3636b8e80941Smrg#define A5XX_VPC_CNTL_0_STRIDE_IN_VPC__MASK			0x0000007f
3637b8e80941Smrg#define A5XX_VPC_CNTL_0_STRIDE_IN_VPC__SHIFT			0
3638b8e80941Smrgstatic inline uint32_t A5XX_VPC_CNTL_0_STRIDE_IN_VPC(uint32_t val)
3639b8e80941Smrg{
3640b8e80941Smrg	return ((val) << A5XX_VPC_CNTL_0_STRIDE_IN_VPC__SHIFT) & A5XX_VPC_CNTL_0_STRIDE_IN_VPC__MASK;
3641b8e80941Smrg}
3642b8e80941Smrg#define A5XX_VPC_CNTL_0_VARYING					0x00000800
3643b8e80941Smrg
3644b8e80941Smrgstatic inline uint32_t REG_A5XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x0000e282 + 0x1*i0; }
3645b8e80941Smrg
3646b8e80941Smrgstatic inline uint32_t REG_A5XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x0000e282 + 0x1*i0; }
3647b8e80941Smrg
3648b8e80941Smrgstatic inline uint32_t REG_A5XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x0000e28a + 0x1*i0; }
3649b8e80941Smrg
3650b8e80941Smrgstatic inline uint32_t REG_A5XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x0000e28a + 0x1*i0; }
3651b8e80941Smrg
3652b8e80941Smrg#define REG_A5XX_UNKNOWN_E292					0x0000e292
3653b8e80941Smrg
3654b8e80941Smrg#define REG_A5XX_UNKNOWN_E293					0x0000e293
3655b8e80941Smrg
3656b8e80941Smrgstatic inline uint32_t REG_A5XX_VPC_VAR(uint32_t i0) { return 0x0000e294 + 0x1*i0; }
3657b8e80941Smrg
3658b8e80941Smrgstatic inline uint32_t REG_A5XX_VPC_VAR_DISABLE(uint32_t i0) { return 0x0000e294 + 0x1*i0; }
3659b8e80941Smrg
3660b8e80941Smrg#define REG_A5XX_VPC_GS_SIV_CNTL				0x0000e298
3661b8e80941Smrg
3662b8e80941Smrg#define REG_A5XX_UNKNOWN_E29A					0x0000e29a
3663b8e80941Smrg
3664b8e80941Smrg#define REG_A5XX_VPC_PACK					0x0000e29d
3665b8e80941Smrg#define A5XX_VPC_PACK_NUMNONPOSVAR__MASK			0x000000ff
3666b8e80941Smrg#define A5XX_VPC_PACK_NUMNONPOSVAR__SHIFT			0
3667b8e80941Smrgstatic inline uint32_t A5XX_VPC_PACK_NUMNONPOSVAR(uint32_t val)
3668b8e80941Smrg{
3669b8e80941Smrg	return ((val) << A5XX_VPC_PACK_NUMNONPOSVAR__SHIFT) & A5XX_VPC_PACK_NUMNONPOSVAR__MASK;
3670b8e80941Smrg}
3671b8e80941Smrg#define A5XX_VPC_PACK_PSIZELOC__MASK				0x0000ff00
3672b8e80941Smrg#define A5XX_VPC_PACK_PSIZELOC__SHIFT				8
3673b8e80941Smrgstatic inline uint32_t A5XX_VPC_PACK_PSIZELOC(uint32_t val)
3674b8e80941Smrg{
3675b8e80941Smrg	return ((val) << A5XX_VPC_PACK_PSIZELOC__SHIFT) & A5XX_VPC_PACK_PSIZELOC__MASK;
3676b8e80941Smrg}
3677b8e80941Smrg
3678b8e80941Smrg#define REG_A5XX_VPC_FS_PRIMITIVEID_CNTL			0x0000e2a0
3679b8e80941Smrg
3680b8e80941Smrg#define REG_A5XX_VPC_SO_BUF_CNTL				0x0000e2a1
3681b8e80941Smrg#define A5XX_VPC_SO_BUF_CNTL_BUF0				0x00000001
3682b8e80941Smrg#define A5XX_VPC_SO_BUF_CNTL_BUF1				0x00000008
3683b8e80941Smrg#define A5XX_VPC_SO_BUF_CNTL_BUF2				0x00000040
3684b8e80941Smrg#define A5XX_VPC_SO_BUF_CNTL_BUF3				0x00000200
3685b8e80941Smrg#define A5XX_VPC_SO_BUF_CNTL_ENABLE				0x00008000
3686b8e80941Smrg
3687b8e80941Smrg#define REG_A5XX_VPC_SO_OVERRIDE				0x0000e2a2
3688b8e80941Smrg#define A5XX_VPC_SO_OVERRIDE_SO_DISABLE				0x00000001
3689b8e80941Smrg
3690b8e80941Smrg#define REG_A5XX_VPC_SO_CNTL					0x0000e2a3
3691b8e80941Smrg#define A5XX_VPC_SO_CNTL_ENABLE					0x00010000
3692b8e80941Smrg
3693b8e80941Smrg#define REG_A5XX_VPC_SO_PROG					0x0000e2a4
3694b8e80941Smrg#define A5XX_VPC_SO_PROG_A_BUF__MASK				0x00000003
3695b8e80941Smrg#define A5XX_VPC_SO_PROG_A_BUF__SHIFT				0
3696b8e80941Smrgstatic inline uint32_t A5XX_VPC_SO_PROG_A_BUF(uint32_t val)
3697b8e80941Smrg{
3698b8e80941Smrg	return ((val) << A5XX_VPC_SO_PROG_A_BUF__SHIFT) & A5XX_VPC_SO_PROG_A_BUF__MASK;
3699b8e80941Smrg}
3700b8e80941Smrg#define A5XX_VPC_SO_PROG_A_OFF__MASK				0x000007fc
3701b8e80941Smrg#define A5XX_VPC_SO_PROG_A_OFF__SHIFT				2
3702b8e80941Smrgstatic inline uint32_t A5XX_VPC_SO_PROG_A_OFF(uint32_t val)
3703b8e80941Smrg{
3704b8e80941Smrg	assert(!(val & 0x3));
3705b8e80941Smrg	return ((val >> 2) << A5XX_VPC_SO_PROG_A_OFF__SHIFT) & A5XX_VPC_SO_PROG_A_OFF__MASK;
3706b8e80941Smrg}
3707b8e80941Smrg#define A5XX_VPC_SO_PROG_A_EN					0x00000800
3708b8e80941Smrg#define A5XX_VPC_SO_PROG_B_BUF__MASK				0x00003000
3709b8e80941Smrg#define A5XX_VPC_SO_PROG_B_BUF__SHIFT				12
3710b8e80941Smrgstatic inline uint32_t A5XX_VPC_SO_PROG_B_BUF(uint32_t val)
3711b8e80941Smrg{
3712b8e80941Smrg	return ((val) << A5XX_VPC_SO_PROG_B_BUF__SHIFT) & A5XX_VPC_SO_PROG_B_BUF__MASK;
3713b8e80941Smrg}
3714b8e80941Smrg#define A5XX_VPC_SO_PROG_B_OFF__MASK				0x007fc000
3715b8e80941Smrg#define A5XX_VPC_SO_PROG_B_OFF__SHIFT				14
3716b8e80941Smrgstatic inline uint32_t A5XX_VPC_SO_PROG_B_OFF(uint32_t val)
3717b8e80941Smrg{
3718b8e80941Smrg	assert(!(val & 0x3));
3719b8e80941Smrg	return ((val >> 2) << A5XX_VPC_SO_PROG_B_OFF__SHIFT) & A5XX_VPC_SO_PROG_B_OFF__MASK;
3720b8e80941Smrg}
3721b8e80941Smrg#define A5XX_VPC_SO_PROG_B_EN					0x00800000
3722b8e80941Smrg
3723b8e80941Smrgstatic inline uint32_t REG_A5XX_VPC_SO(uint32_t i0) { return 0x0000e2a7 + 0x7*i0; }
3724b8e80941Smrg
3725b8e80941Smrgstatic inline uint32_t REG_A5XX_VPC_SO_BUFFER_BASE_LO(uint32_t i0) { return 0x0000e2a7 + 0x7*i0; }
3726b8e80941Smrg
3727b8e80941Smrgstatic inline uint32_t REG_A5XX_VPC_SO_BUFFER_BASE_HI(uint32_t i0) { return 0x0000e2a8 + 0x7*i0; }
3728b8e80941Smrg
3729b8e80941Smrgstatic inline uint32_t REG_A5XX_VPC_SO_BUFFER_SIZE(uint32_t i0) { return 0x0000e2a9 + 0x7*i0; }
3730b8e80941Smrg
3731b8e80941Smrgstatic inline uint32_t REG_A5XX_VPC_SO_NCOMP(uint32_t i0) { return 0x0000e2aa + 0x7*i0; }
3732b8e80941Smrg
3733b8e80941Smrgstatic inline uint32_t REG_A5XX_VPC_SO_BUFFER_OFFSET(uint32_t i0) { return 0x0000e2ab + 0x7*i0; }
3734b8e80941Smrg
3735b8e80941Smrgstatic inline uint32_t REG_A5XX_VPC_SO_FLUSH_BASE_LO(uint32_t i0) { return 0x0000e2ac + 0x7*i0; }
3736b8e80941Smrg
3737b8e80941Smrgstatic inline uint32_t REG_A5XX_VPC_SO_FLUSH_BASE_HI(uint32_t i0) { return 0x0000e2ad + 0x7*i0; }
3738b8e80941Smrg
3739b8e80941Smrg#define REG_A5XX_PC_PRIMITIVE_CNTL				0x0000e384
3740b8e80941Smrg#define A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK		0x0000007f
3741b8e80941Smrg#define A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT		0
3742b8e80941Smrgstatic inline uint32_t A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC(uint32_t val)
3743b8e80941Smrg{
3744b8e80941Smrg	return ((val) << A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT) & A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK;
3745b8e80941Smrg}
3746b8e80941Smrg#define A5XX_PC_PRIMITIVE_CNTL_PRIMITIVE_RESTART		0x00000100
3747b8e80941Smrg#define A5XX_PC_PRIMITIVE_CNTL_COUNT_PRIMITIVES			0x00000200
3748b8e80941Smrg#define A5XX_PC_PRIMITIVE_CNTL_PROVOKING_VTX_LAST		0x00000400
3749b8e80941Smrg
3750b8e80941Smrg#define REG_A5XX_PC_PRIM_VTX_CNTL				0x0000e385
3751b8e80941Smrg#define A5XX_PC_PRIM_VTX_CNTL_PSIZE				0x00000800
3752b8e80941Smrg
3753b8e80941Smrg#define REG_A5XX_PC_RASTER_CNTL					0x0000e388
3754b8e80941Smrg#define A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE__MASK		0x00000007
3755b8e80941Smrg#define A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE__SHIFT		0
3756b8e80941Smrgstatic inline uint32_t A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
3757b8e80941Smrg{
3758b8e80941Smrg	return ((val) << A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE__SHIFT) & A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE__MASK;
3759b8e80941Smrg}
3760b8e80941Smrg#define A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE__MASK		0x00000038
3761b8e80941Smrg#define A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE__SHIFT		3
3762b8e80941Smrgstatic inline uint32_t A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
3763b8e80941Smrg{
3764b8e80941Smrg	return ((val) << A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE__SHIFT) & A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE__MASK;
3765b8e80941Smrg}
3766b8e80941Smrg#define A5XX_PC_RASTER_CNTL_POLYMODE_ENABLE			0x00000040
3767b8e80941Smrg
3768b8e80941Smrg#define REG_A5XX_UNKNOWN_E389					0x0000e389
3769b8e80941Smrg
3770b8e80941Smrg#define REG_A5XX_PC_RESTART_INDEX				0x0000e38c
3771b8e80941Smrg
3772b8e80941Smrg#define REG_A5XX_PC_GS_LAYERED					0x0000e38d
3773b8e80941Smrg
3774b8e80941Smrg#define REG_A5XX_PC_GS_PARAM					0x0000e38e
3775b8e80941Smrg#define A5XX_PC_GS_PARAM_MAX_VERTICES__MASK			0x000003ff
3776b8e80941Smrg#define A5XX_PC_GS_PARAM_MAX_VERTICES__SHIFT			0
3777b8e80941Smrgstatic inline uint32_t A5XX_PC_GS_PARAM_MAX_VERTICES(uint32_t val)
3778b8e80941Smrg{
3779b8e80941Smrg	return ((val) << A5XX_PC_GS_PARAM_MAX_VERTICES__SHIFT) & A5XX_PC_GS_PARAM_MAX_VERTICES__MASK;
3780b8e80941Smrg}
3781b8e80941Smrg#define A5XX_PC_GS_PARAM_INVOCATIONS__MASK			0x0000f800
3782b8e80941Smrg#define A5XX_PC_GS_PARAM_INVOCATIONS__SHIFT			11
3783b8e80941Smrgstatic inline uint32_t A5XX_PC_GS_PARAM_INVOCATIONS(uint32_t val)
3784b8e80941Smrg{
3785b8e80941Smrg	return ((val) << A5XX_PC_GS_PARAM_INVOCATIONS__SHIFT) & A5XX_PC_GS_PARAM_INVOCATIONS__MASK;
3786b8e80941Smrg}
3787b8e80941Smrg#define A5XX_PC_GS_PARAM_PRIMTYPE__MASK				0x01800000
3788b8e80941Smrg#define A5XX_PC_GS_PARAM_PRIMTYPE__SHIFT			23
3789b8e80941Smrgstatic inline uint32_t A5XX_PC_GS_PARAM_PRIMTYPE(enum adreno_pa_su_sc_draw val)
3790b8e80941Smrg{
3791b8e80941Smrg	return ((val) << A5XX_PC_GS_PARAM_PRIMTYPE__SHIFT) & A5XX_PC_GS_PARAM_PRIMTYPE__MASK;
3792b8e80941Smrg}
3793b8e80941Smrg
3794b8e80941Smrg#define REG_A5XX_PC_HS_PARAM					0x0000e38f
3795b8e80941Smrg#define A5XX_PC_HS_PARAM_VERTICES_OUT__MASK			0x0000003f
3796b8e80941Smrg#define A5XX_PC_HS_PARAM_VERTICES_OUT__SHIFT			0
3797b8e80941Smrgstatic inline uint32_t A5XX_PC_HS_PARAM_VERTICES_OUT(uint32_t val)
3798b8e80941Smrg{
3799b8e80941Smrg	return ((val) << A5XX_PC_HS_PARAM_VERTICES_OUT__SHIFT) & A5XX_PC_HS_PARAM_VERTICES_OUT__MASK;
3800b8e80941Smrg}
3801b8e80941Smrg#define A5XX_PC_HS_PARAM_SPACING__MASK				0x00600000
3802b8e80941Smrg#define A5XX_PC_HS_PARAM_SPACING__SHIFT				21
3803b8e80941Smrgstatic inline uint32_t A5XX_PC_HS_PARAM_SPACING(enum a4xx_tess_spacing val)
3804b8e80941Smrg{
3805b8e80941Smrg	return ((val) << A5XX_PC_HS_PARAM_SPACING__SHIFT) & A5XX_PC_HS_PARAM_SPACING__MASK;
3806b8e80941Smrg}
3807b8e80941Smrg#define A5XX_PC_HS_PARAM_CW					0x00800000
3808b8e80941Smrg#define A5XX_PC_HS_PARAM_CONNECTED				0x01000000
3809b8e80941Smrg
3810b8e80941Smrg#define REG_A5XX_PC_POWER_CNTL					0x0000e3b0
3811b8e80941Smrg
3812b8e80941Smrg#define REG_A5XX_VFD_CONTROL_0					0x0000e400
3813b8e80941Smrg#define A5XX_VFD_CONTROL_0_VTXCNT__MASK				0x0000003f
3814b8e80941Smrg#define A5XX_VFD_CONTROL_0_VTXCNT__SHIFT			0
3815b8e80941Smrgstatic inline uint32_t A5XX_VFD_CONTROL_0_VTXCNT(uint32_t val)
3816b8e80941Smrg{
3817b8e80941Smrg	return ((val) << A5XX_VFD_CONTROL_0_VTXCNT__SHIFT) & A5XX_VFD_CONTROL_0_VTXCNT__MASK;
3818b8e80941Smrg}
3819b8e80941Smrg
3820b8e80941Smrg#define REG_A5XX_VFD_CONTROL_1					0x0000e401
3821b8e80941Smrg#define A5XX_VFD_CONTROL_1_REGID4VTX__MASK			0x000000ff
3822b8e80941Smrg#define A5XX_VFD_CONTROL_1_REGID4VTX__SHIFT			0
3823b8e80941Smrgstatic inline uint32_t A5XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
3824b8e80941Smrg{
3825b8e80941Smrg	return ((val) << A5XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A5XX_VFD_CONTROL_1_REGID4VTX__MASK;
3826b8e80941Smrg}
3827b8e80941Smrg#define A5XX_VFD_CONTROL_1_REGID4INST__MASK			0x0000ff00
3828b8e80941Smrg#define A5XX_VFD_CONTROL_1_REGID4INST__SHIFT			8
3829b8e80941Smrgstatic inline uint32_t A5XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
3830b8e80941Smrg{
3831b8e80941Smrg	return ((val) << A5XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A5XX_VFD_CONTROL_1_REGID4INST__MASK;
3832b8e80941Smrg}
3833b8e80941Smrg#define A5XX_VFD_CONTROL_1_REGID4PRIMID__MASK			0x00ff0000
3834b8e80941Smrg#define A5XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT			16
3835b8e80941Smrgstatic inline uint32_t A5XX_VFD_CONTROL_1_REGID4PRIMID(uint32_t val)
3836b8e80941Smrg{
3837b8e80941Smrg	return ((val) << A5XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT) & A5XX_VFD_CONTROL_1_REGID4PRIMID__MASK;
3838b8e80941Smrg}
3839b8e80941Smrg
3840b8e80941Smrg#define REG_A5XX_VFD_CONTROL_2					0x0000e402
3841b8e80941Smrg#define A5XX_VFD_CONTROL_2_REGID_PATCHID__MASK			0x000000ff
3842b8e80941Smrg#define A5XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT			0
3843b8e80941Smrgstatic inline uint32_t A5XX_VFD_CONTROL_2_REGID_PATCHID(uint32_t val)
3844b8e80941Smrg{
3845b8e80941Smrg	return ((val) << A5XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT) & A5XX_VFD_CONTROL_2_REGID_PATCHID__MASK;
3846b8e80941Smrg}
3847b8e80941Smrg
3848b8e80941Smrg#define REG_A5XX_VFD_CONTROL_3					0x0000e403
3849b8e80941Smrg#define A5XX_VFD_CONTROL_3_REGID_PATCHID__MASK			0x0000ff00
3850b8e80941Smrg#define A5XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT			8
3851b8e80941Smrgstatic inline uint32_t A5XX_VFD_CONTROL_3_REGID_PATCHID(uint32_t val)
3852b8e80941Smrg{
3853b8e80941Smrg	return ((val) << A5XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT) & A5XX_VFD_CONTROL_3_REGID_PATCHID__MASK;
3854b8e80941Smrg}
3855b8e80941Smrg#define A5XX_VFD_CONTROL_3_REGID_TESSX__MASK			0x00ff0000
3856b8e80941Smrg#define A5XX_VFD_CONTROL_3_REGID_TESSX__SHIFT			16
3857b8e80941Smrgstatic inline uint32_t A5XX_VFD_CONTROL_3_REGID_TESSX(uint32_t val)
3858b8e80941Smrg{
3859b8e80941Smrg	return ((val) << A5XX_VFD_CONTROL_3_REGID_TESSX__SHIFT) & A5XX_VFD_CONTROL_3_REGID_TESSX__MASK;
3860b8e80941Smrg}
3861b8e80941Smrg#define A5XX_VFD_CONTROL_3_REGID_TESSY__MASK			0xff000000
3862b8e80941Smrg#define A5XX_VFD_CONTROL_3_REGID_TESSY__SHIFT			24
3863b8e80941Smrgstatic inline uint32_t A5XX_VFD_CONTROL_3_REGID_TESSY(uint32_t val)
3864b8e80941Smrg{
3865b8e80941Smrg	return ((val) << A5XX_VFD_CONTROL_3_REGID_TESSY__SHIFT) & A5XX_VFD_CONTROL_3_REGID_TESSY__MASK;
3866b8e80941Smrg}
3867b8e80941Smrg
3868b8e80941Smrg#define REG_A5XX_VFD_CONTROL_4					0x0000e404
3869b8e80941Smrg
3870b8e80941Smrg#define REG_A5XX_VFD_CONTROL_5					0x0000e405
3871b8e80941Smrg
3872b8e80941Smrg#define REG_A5XX_VFD_INDEX_OFFSET				0x0000e408
3873b8e80941Smrg
3874b8e80941Smrg#define REG_A5XX_VFD_INSTANCE_START_OFFSET			0x0000e409
3875b8e80941Smrg
3876b8e80941Smrgstatic inline uint32_t REG_A5XX_VFD_FETCH(uint32_t i0) { return 0x0000e40a + 0x4*i0; }
3877b8e80941Smrg
3878b8e80941Smrgstatic inline uint32_t REG_A5XX_VFD_FETCH_BASE_LO(uint32_t i0) { return 0x0000e40a + 0x4*i0; }
3879b8e80941Smrg
3880b8e80941Smrgstatic inline uint32_t REG_A5XX_VFD_FETCH_BASE_HI(uint32_t i0) { return 0x0000e40b + 0x4*i0; }
3881b8e80941Smrg
3882b8e80941Smrgstatic inline uint32_t REG_A5XX_VFD_FETCH_SIZE(uint32_t i0) { return 0x0000e40c + 0x4*i0; }
3883b8e80941Smrg
3884b8e80941Smrgstatic inline uint32_t REG_A5XX_VFD_FETCH_STRIDE(uint32_t i0) { return 0x0000e40d + 0x4*i0; }
3885b8e80941Smrg
3886b8e80941Smrgstatic inline uint32_t REG_A5XX_VFD_DECODE(uint32_t i0) { return 0x0000e48a + 0x2*i0; }
3887b8e80941Smrg
3888b8e80941Smrgstatic inline uint32_t REG_A5XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000e48a + 0x2*i0; }
3889b8e80941Smrg#define A5XX_VFD_DECODE_INSTR_IDX__MASK				0x0000001f
3890b8e80941Smrg#define A5XX_VFD_DECODE_INSTR_IDX__SHIFT			0
3891b8e80941Smrgstatic inline uint32_t A5XX_VFD_DECODE_INSTR_IDX(uint32_t val)
3892b8e80941Smrg{
3893b8e80941Smrg	return ((val) << A5XX_VFD_DECODE_INSTR_IDX__SHIFT) & A5XX_VFD_DECODE_INSTR_IDX__MASK;
3894b8e80941Smrg}
3895b8e80941Smrg#define A5XX_VFD_DECODE_INSTR_INSTANCED				0x00020000
3896b8e80941Smrg#define A5XX_VFD_DECODE_INSTR_FORMAT__MASK			0x0ff00000
3897b8e80941Smrg#define A5XX_VFD_DECODE_INSTR_FORMAT__SHIFT			20
3898b8e80941Smrgstatic inline uint32_t A5XX_VFD_DECODE_INSTR_FORMAT(enum a5xx_vtx_fmt val)
3899b8e80941Smrg{
3900b8e80941Smrg	return ((val) << A5XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A5XX_VFD_DECODE_INSTR_FORMAT__MASK;
3901b8e80941Smrg}
3902b8e80941Smrg#define A5XX_VFD_DECODE_INSTR_SWAP__MASK			0x30000000
3903b8e80941Smrg#define A5XX_VFD_DECODE_INSTR_SWAP__SHIFT			28
3904b8e80941Smrgstatic inline uint32_t A5XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
3905b8e80941Smrg{
3906b8e80941Smrg	return ((val) << A5XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A5XX_VFD_DECODE_INSTR_SWAP__MASK;
3907b8e80941Smrg}
3908b8e80941Smrg#define A5XX_VFD_DECODE_INSTR_UNK30				0x40000000
3909b8e80941Smrg#define A5XX_VFD_DECODE_INSTR_FLOAT				0x80000000
3910b8e80941Smrg
3911b8e80941Smrgstatic inline uint32_t REG_A5XX_VFD_DECODE_STEP_RATE(uint32_t i0) { return 0x0000e48b + 0x2*i0; }
3912b8e80941Smrg
3913b8e80941Smrgstatic inline uint32_t REG_A5XX_VFD_DEST_CNTL(uint32_t i0) { return 0x0000e4ca + 0x1*i0; }
3914b8e80941Smrg
3915b8e80941Smrgstatic inline uint32_t REG_A5XX_VFD_DEST_CNTL_INSTR(uint32_t i0) { return 0x0000e4ca + 0x1*i0; }
3916b8e80941Smrg#define A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK		0x0000000f
3917b8e80941Smrg#define A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT		0
3918b8e80941Smrgstatic inline uint32_t A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK(uint32_t val)
3919b8e80941Smrg{
3920b8e80941Smrg	return ((val) << A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT) & A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK;
3921b8e80941Smrg}
3922b8e80941Smrg#define A5XX_VFD_DEST_CNTL_INSTR_REGID__MASK			0x00000ff0
3923b8e80941Smrg#define A5XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT			4
3924b8e80941Smrgstatic inline uint32_t A5XX_VFD_DEST_CNTL_INSTR_REGID(uint32_t val)
3925b8e80941Smrg{
3926b8e80941Smrg	return ((val) << A5XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT) & A5XX_VFD_DEST_CNTL_INSTR_REGID__MASK;
3927b8e80941Smrg}
3928b8e80941Smrg
3929b8e80941Smrg#define REG_A5XX_VFD_POWER_CNTL					0x0000e4f0
3930b8e80941Smrg
3931b8e80941Smrg#define REG_A5XX_SP_SP_CNTL					0x0000e580
3932b8e80941Smrg
3933b8e80941Smrg#define REG_A5XX_SP_VS_CONFIG					0x0000e584
3934b8e80941Smrg#define A5XX_SP_VS_CONFIG_ENABLED				0x00000001
3935b8e80941Smrg#define A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__MASK		0x000000fe
3936b8e80941Smrg#define A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT		1
3937b8e80941Smrgstatic inline uint32_t A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
3938b8e80941Smrg{
3939b8e80941Smrg	return ((val) << A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__MASK;
3940b8e80941Smrg}
3941b8e80941Smrg#define A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__MASK			0x00007f00
3942b8e80941Smrg#define A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__SHIFT		8
3943b8e80941Smrgstatic inline uint32_t A5XX_SP_VS_CONFIG_SHADEROBJOFFSET(uint32_t val)
3944b8e80941Smrg{
3945b8e80941Smrg	return ((val) << A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__MASK;
3946b8e80941Smrg}
3947b8e80941Smrg
3948b8e80941Smrg#define REG_A5XX_SP_FS_CONFIG					0x0000e585
3949b8e80941Smrg#define A5XX_SP_FS_CONFIG_ENABLED				0x00000001
3950b8e80941Smrg#define A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__MASK		0x000000fe
3951b8e80941Smrg#define A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT		1
3952b8e80941Smrgstatic inline uint32_t A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
3953b8e80941Smrg{
3954b8e80941Smrg	return ((val) << A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__MASK;
3955b8e80941Smrg}
3956b8e80941Smrg#define A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__MASK			0x00007f00
3957b8e80941Smrg#define A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__SHIFT		8
3958b8e80941Smrgstatic inline uint32_t A5XX_SP_FS_CONFIG_SHADEROBJOFFSET(uint32_t val)
3959b8e80941Smrg{
3960b8e80941Smrg	return ((val) << A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__MASK;
3961b8e80941Smrg}
3962b8e80941Smrg
3963b8e80941Smrg#define REG_A5XX_SP_HS_CONFIG					0x0000e586
3964b8e80941Smrg#define A5XX_SP_HS_CONFIG_ENABLED				0x00000001
3965b8e80941Smrg#define A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__MASK		0x000000fe
3966b8e80941Smrg#define A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT		1
3967b8e80941Smrgstatic inline uint32_t A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
3968b8e80941Smrg{
3969b8e80941Smrg	return ((val) << A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__MASK;
3970b8e80941Smrg}
3971b8e80941Smrg#define A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__MASK			0x00007f00
3972b8e80941Smrg#define A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__SHIFT		8
3973b8e80941Smrgstatic inline uint32_t A5XX_SP_HS_CONFIG_SHADEROBJOFFSET(uint32_t val)
3974b8e80941Smrg{
3975b8e80941Smrg	return ((val) << A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__MASK;
3976b8e80941Smrg}
3977b8e80941Smrg
3978b8e80941Smrg#define REG_A5XX_SP_DS_CONFIG					0x0000e587
3979b8e80941Smrg#define A5XX_SP_DS_CONFIG_ENABLED				0x00000001
3980b8e80941Smrg#define A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__MASK		0x000000fe
3981b8e80941Smrg#define A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT		1
3982b8e80941Smrgstatic inline uint32_t A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
3983b8e80941Smrg{
3984b8e80941Smrg	return ((val) << A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__MASK;
3985b8e80941Smrg}
3986b8e80941Smrg#define A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__MASK			0x00007f00
3987b8e80941Smrg#define A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__SHIFT		8
3988b8e80941Smrgstatic inline uint32_t A5XX_SP_DS_CONFIG_SHADEROBJOFFSET(uint32_t val)
3989b8e80941Smrg{
3990b8e80941Smrg	return ((val) << A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__MASK;
3991b8e80941Smrg}
3992b8e80941Smrg
3993b8e80941Smrg#define REG_A5XX_SP_GS_CONFIG					0x0000e588
3994b8e80941Smrg#define A5XX_SP_GS_CONFIG_ENABLED				0x00000001
3995b8e80941Smrg#define A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__MASK		0x000000fe
3996b8e80941Smrg#define A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT		1
3997b8e80941Smrgstatic inline uint32_t A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
3998b8e80941Smrg{
3999b8e80941Smrg	return ((val) << A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__MASK;
4000b8e80941Smrg}
4001b8e80941Smrg#define A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__MASK			0x00007f00
4002b8e80941Smrg#define A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__SHIFT		8
4003b8e80941Smrgstatic inline uint32_t A5XX_SP_GS_CONFIG_SHADEROBJOFFSET(uint32_t val)
4004b8e80941Smrg{
4005b8e80941Smrg	return ((val) << A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__MASK;
4006b8e80941Smrg}
4007b8e80941Smrg
4008b8e80941Smrg#define REG_A5XX_SP_CS_CONFIG					0x0000e589
4009b8e80941Smrg#define A5XX_SP_CS_CONFIG_ENABLED				0x00000001
4010b8e80941Smrg#define A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__MASK		0x000000fe
4011b8e80941Smrg#define A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT		1
4012b8e80941Smrgstatic inline uint32_t A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
4013b8e80941Smrg{
4014b8e80941Smrg	return ((val) << A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__MASK;
4015b8e80941Smrg}
4016b8e80941Smrg#define A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__MASK			0x00007f00
4017b8e80941Smrg#define A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__SHIFT		8
4018b8e80941Smrgstatic inline uint32_t A5XX_SP_CS_CONFIG_SHADEROBJOFFSET(uint32_t val)
4019b8e80941Smrg{
4020b8e80941Smrg	return ((val) << A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__MASK;
4021b8e80941Smrg}
4022b8e80941Smrg
4023b8e80941Smrg#define REG_A5XX_SP_VS_CONFIG_MAX_CONST				0x0000e58a
4024b8e80941Smrg
4025b8e80941Smrg#define REG_A5XX_SP_FS_CONFIG_MAX_CONST				0x0000e58b
4026b8e80941Smrg
4027b8e80941Smrg#define REG_A5XX_SP_VS_CTRL_REG0				0x0000e590
4028b8e80941Smrg#define A5XX_SP_VS_CTRL_REG0_THREADSIZE__MASK			0x00000008
4029b8e80941Smrg#define A5XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT			3
4030b8e80941Smrgstatic inline uint32_t A5XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
4031b8e80941Smrg{
4032b8e80941Smrg	return ((val) << A5XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
4033b8e80941Smrg}
4034b8e80941Smrg#define A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK		0x000003f0
4035b8e80941Smrg#define A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT		4
4036b8e80941Smrgstatic inline uint32_t A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
4037b8e80941Smrg{
4038b8e80941Smrg	return ((val) << A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
4039b8e80941Smrg}
4040b8e80941Smrg#define A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK		0x0000fc00
4041b8e80941Smrg#define A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT		10
4042b8e80941Smrgstatic inline uint32_t A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
4043b8e80941Smrg{
4044b8e80941Smrg	return ((val) << A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
4045b8e80941Smrg}
4046b8e80941Smrg#define A5XX_SP_VS_CTRL_REG0_VARYING				0x00010000
4047b8e80941Smrg#define A5XX_SP_VS_CTRL_REG0_PIXLODENABLE			0x00100000
4048b8e80941Smrg#define A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK			0xfe000000
4049b8e80941Smrg#define A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT			25
4050b8e80941Smrgstatic inline uint32_t A5XX_SP_VS_CTRL_REG0_BRANCHSTACK(uint32_t val)
4051b8e80941Smrg{
4052b8e80941Smrg	return ((val) << A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK;
4053b8e80941Smrg}
4054b8e80941Smrg
4055b8e80941Smrg#define REG_A5XX_SP_PRIMITIVE_CNTL				0x0000e592
4056b8e80941Smrg#define A5XX_SP_PRIMITIVE_CNTL_VSOUT__MASK			0x0000001f
4057b8e80941Smrg#define A5XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT			0
4058b8e80941Smrgstatic inline uint32_t A5XX_SP_PRIMITIVE_CNTL_VSOUT(uint32_t val)
4059b8e80941Smrg{
4060b8e80941Smrg	return ((val) << A5XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT) & A5XX_SP_PRIMITIVE_CNTL_VSOUT__MASK;
4061b8e80941Smrg}
4062b8e80941Smrg
4063b8e80941Smrgstatic inline uint32_t REG_A5XX_SP_VS_OUT(uint32_t i0) { return 0x0000e593 + 0x1*i0; }
4064b8e80941Smrg
4065b8e80941Smrgstatic inline uint32_t REG_A5XX_SP_VS_OUT_REG(uint32_t i0) { return 0x0000e593 + 0x1*i0; }
4066b8e80941Smrg#define A5XX_SP_VS_OUT_REG_A_REGID__MASK			0x000000ff
4067b8e80941Smrg#define A5XX_SP_VS_OUT_REG_A_REGID__SHIFT			0
4068b8e80941Smrgstatic inline uint32_t A5XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
4069b8e80941Smrg{
4070b8e80941Smrg	return ((val) << A5XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A5XX_SP_VS_OUT_REG_A_REGID__MASK;
4071b8e80941Smrg}
4072b8e80941Smrg#define A5XX_SP_VS_OUT_REG_A_COMPMASK__MASK			0x00000f00
4073b8e80941Smrg#define A5XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT			8
4074b8e80941Smrgstatic inline uint32_t A5XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
4075b8e80941Smrg{
4076b8e80941Smrg	return ((val) << A5XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A5XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
4077b8e80941Smrg}
4078b8e80941Smrg#define A5XX_SP_VS_OUT_REG_B_REGID__MASK			0x00ff0000
4079b8e80941Smrg#define A5XX_SP_VS_OUT_REG_B_REGID__SHIFT			16
4080b8e80941Smrgstatic inline uint32_t A5XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
4081b8e80941Smrg{
4082b8e80941Smrg	return ((val) << A5XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A5XX_SP_VS_OUT_REG_B_REGID__MASK;
4083b8e80941Smrg}
4084b8e80941Smrg#define A5XX_SP_VS_OUT_REG_B_COMPMASK__MASK			0x0f000000
4085b8e80941Smrg#define A5XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT			24
4086b8e80941Smrgstatic inline uint32_t A5XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
4087b8e80941Smrg{
4088b8e80941Smrg	return ((val) << A5XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A5XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
4089b8e80941Smrg}
4090b8e80941Smrg
4091b8e80941Smrgstatic inline uint32_t REG_A5XX_SP_VS_VPC_DST(uint32_t i0) { return 0x0000e5a3 + 0x1*i0; }
4092b8e80941Smrg
4093b8e80941Smrgstatic inline uint32_t REG_A5XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x0000e5a3 + 0x1*i0; }
4094b8e80941Smrg#define A5XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK			0x000000ff
4095b8e80941Smrg#define A5XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT			0
4096b8e80941Smrgstatic inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
4097b8e80941Smrg{
4098b8e80941Smrg	return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
4099b8e80941Smrg}
4100b8e80941Smrg#define A5XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK			0x0000ff00
4101b8e80941Smrg#define A5XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT			8
4102b8e80941Smrgstatic inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
4103b8e80941Smrg{
4104b8e80941Smrg	return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
4105b8e80941Smrg}
4106b8e80941Smrg#define A5XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK			0x00ff0000
4107b8e80941Smrg#define A5XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT			16
4108b8e80941Smrgstatic inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
4109b8e80941Smrg{
4110b8e80941Smrg	return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
4111b8e80941Smrg}
4112b8e80941Smrg#define A5XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK			0xff000000
4113b8e80941Smrg#define A5XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT			24
4114b8e80941Smrgstatic inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
4115b8e80941Smrg{
4116b8e80941Smrg	return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
4117b8e80941Smrg}
4118b8e80941Smrg
4119b8e80941Smrg#define REG_A5XX_UNKNOWN_E5AB					0x0000e5ab
4120b8e80941Smrg
4121b8e80941Smrg#define REG_A5XX_SP_VS_OBJ_START_LO				0x0000e5ac
4122b8e80941Smrg
4123b8e80941Smrg#define REG_A5XX_SP_VS_OBJ_START_HI				0x0000e5ad
4124b8e80941Smrg
4125b8e80941Smrg#define REG_A5XX_SP_FS_CTRL_REG0				0x0000e5c0
4126b8e80941Smrg#define A5XX_SP_FS_CTRL_REG0_THREADSIZE__MASK			0x00000008
4127b8e80941Smrg#define A5XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT			3
4128b8e80941Smrgstatic inline uint32_t A5XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
4129b8e80941Smrg{
4130b8e80941Smrg	return ((val) << A5XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
4131b8e80941Smrg}
4132b8e80941Smrg#define A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK		0x000003f0
4133b8e80941Smrg#define A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT		4
4134b8e80941Smrgstatic inline uint32_t A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
4135b8e80941Smrg{
4136b8e80941Smrg	return ((val) << A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
4137b8e80941Smrg}
4138b8e80941Smrg#define A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK		0x0000fc00
4139b8e80941Smrg#define A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT		10
4140b8e80941Smrgstatic inline uint32_t A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
4141b8e80941Smrg{
4142b8e80941Smrg	return ((val) << A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
4143b8e80941Smrg}
4144b8e80941Smrg#define A5XX_SP_FS_CTRL_REG0_VARYING				0x00010000
4145b8e80941Smrg#define A5XX_SP_FS_CTRL_REG0_PIXLODENABLE			0x00100000
4146b8e80941Smrg#define A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK			0xfe000000
4147b8e80941Smrg#define A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT			25
4148b8e80941Smrgstatic inline uint32_t A5XX_SP_FS_CTRL_REG0_BRANCHSTACK(uint32_t val)
4149b8e80941Smrg{
4150b8e80941Smrg	return ((val) << A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK;
4151b8e80941Smrg}
4152b8e80941Smrg
4153b8e80941Smrg#define REG_A5XX_UNKNOWN_E5C2					0x0000e5c2
4154b8e80941Smrg
4155b8e80941Smrg#define REG_A5XX_SP_FS_OBJ_START_LO				0x0000e5c3
4156b8e80941Smrg
4157b8e80941Smrg#define REG_A5XX_SP_FS_OBJ_START_HI				0x0000e5c4
4158b8e80941Smrg
4159b8e80941Smrg#define REG_A5XX_SP_BLEND_CNTL					0x0000e5c9
4160b8e80941Smrg#define A5XX_SP_BLEND_CNTL_ENABLED				0x00000001
4161b8e80941Smrg#define A5XX_SP_BLEND_CNTL_UNK8					0x00000100
4162b8e80941Smrg#define A5XX_SP_BLEND_CNTL_ALPHA_TO_COVERAGE			0x00000400
4163b8e80941Smrg
4164b8e80941Smrg#define REG_A5XX_SP_FS_OUTPUT_CNTL				0x0000e5ca
4165b8e80941Smrg#define A5XX_SP_FS_OUTPUT_CNTL_MRT__MASK			0x0000000f
4166b8e80941Smrg#define A5XX_SP_FS_OUTPUT_CNTL_MRT__SHIFT			0
4167b8e80941Smrgstatic inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_MRT(uint32_t val)
4168b8e80941Smrg{
4169b8e80941Smrg	return ((val) << A5XX_SP_FS_OUTPUT_CNTL_MRT__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_MRT__MASK;
4170b8e80941Smrg}
4171b8e80941Smrg#define A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__MASK		0x00001fe0
4172b8e80941Smrg#define A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__SHIFT		5
4173b8e80941Smrgstatic inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID(uint32_t val)
4174b8e80941Smrg{
4175b8e80941Smrg	return ((val) << A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__MASK;
4176b8e80941Smrg}
4177b8e80941Smrg#define A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__MASK		0x001fe000
4178b8e80941Smrg#define A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__SHIFT		13
4179b8e80941Smrgstatic inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID(uint32_t val)
4180b8e80941Smrg{
4181b8e80941Smrg	return ((val) << A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__MASK;
4182b8e80941Smrg}
4183b8e80941Smrg
4184b8e80941Smrgstatic inline uint32_t REG_A5XX_SP_FS_OUTPUT(uint32_t i0) { return 0x0000e5cb + 0x1*i0; }
4185b8e80941Smrg
4186b8e80941Smrgstatic inline uint32_t REG_A5XX_SP_FS_OUTPUT_REG(uint32_t i0) { return 0x0000e5cb + 0x1*i0; }
4187b8e80941Smrg#define A5XX_SP_FS_OUTPUT_REG_REGID__MASK			0x000000ff
4188b8e80941Smrg#define A5XX_SP_FS_OUTPUT_REG_REGID__SHIFT			0
4189b8e80941Smrgstatic inline uint32_t A5XX_SP_FS_OUTPUT_REG_REGID(uint32_t val)
4190b8e80941Smrg{
4191b8e80941Smrg	return ((val) << A5XX_SP_FS_OUTPUT_REG_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_REG_REGID__MASK;
4192b8e80941Smrg}
4193b8e80941Smrg#define A5XX_SP_FS_OUTPUT_REG_HALF_PRECISION			0x00000100
4194b8e80941Smrg
4195b8e80941Smrgstatic inline uint32_t REG_A5XX_SP_FS_MRT(uint32_t i0) { return 0x0000e5d3 + 0x1*i0; }
4196b8e80941Smrg
4197b8e80941Smrgstatic inline uint32_t REG_A5XX_SP_FS_MRT_REG(uint32_t i0) { return 0x0000e5d3 + 0x1*i0; }
4198b8e80941Smrg#define A5XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK			0x000000ff
4199b8e80941Smrg#define A5XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT			0
4200b8e80941Smrgstatic inline uint32_t A5XX_SP_FS_MRT_REG_COLOR_FORMAT(enum a5xx_color_fmt val)
4201b8e80941Smrg{
4202b8e80941Smrg	return ((val) << A5XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT) & A5XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK;
4203b8e80941Smrg}
4204b8e80941Smrg#define A5XX_SP_FS_MRT_REG_COLOR_SINT				0x00000100
4205b8e80941Smrg#define A5XX_SP_FS_MRT_REG_COLOR_UINT				0x00000200
4206b8e80941Smrg#define A5XX_SP_FS_MRT_REG_COLOR_SRGB				0x00000400
4207b8e80941Smrg
4208b8e80941Smrg#define REG_A5XX_UNKNOWN_E5DB					0x0000e5db
4209b8e80941Smrg
4210b8e80941Smrg#define REG_A5XX_SP_CS_CTRL_REG0				0x0000e5f0
4211b8e80941Smrg#define A5XX_SP_CS_CTRL_REG0_THREADSIZE__MASK			0x00000008
4212b8e80941Smrg#define A5XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT			3
4213b8e80941Smrgstatic inline uint32_t A5XX_SP_CS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
4214b8e80941Smrg{
4215b8e80941Smrg	return ((val) << A5XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_CS_CTRL_REG0_THREADSIZE__MASK;
4216b8e80941Smrg}
4217b8e80941Smrg#define A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK		0x000003f0
4218b8e80941Smrg#define A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT		4
4219b8e80941Smrgstatic inline uint32_t A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
4220b8e80941Smrg{
4221b8e80941Smrg	return ((val) << A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
4222b8e80941Smrg}
4223b8e80941Smrg#define A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK		0x0000fc00
4224b8e80941Smrg#define A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT		10
4225b8e80941Smrgstatic inline uint32_t A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
4226b8e80941Smrg{
4227b8e80941Smrg	return ((val) << A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
4228b8e80941Smrg}
4229b8e80941Smrg#define A5XX_SP_CS_CTRL_REG0_VARYING				0x00010000
4230b8e80941Smrg#define A5XX_SP_CS_CTRL_REG0_PIXLODENABLE			0x00100000
4231b8e80941Smrg#define A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK			0xfe000000
4232b8e80941Smrg#define A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT			25
4233b8e80941Smrgstatic inline uint32_t A5XX_SP_CS_CTRL_REG0_BRANCHSTACK(uint32_t val)
4234b8e80941Smrg{
4235b8e80941Smrg	return ((val) << A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK;
4236b8e80941Smrg}
4237b8e80941Smrg
4238b8e80941Smrg#define REG_A5XX_UNKNOWN_E5F2					0x0000e5f2
4239b8e80941Smrg
4240b8e80941Smrg#define REG_A5XX_SP_CS_OBJ_START_LO				0x0000e5f3
4241b8e80941Smrg
4242b8e80941Smrg#define REG_A5XX_SP_CS_OBJ_START_HI				0x0000e5f4
4243b8e80941Smrg
4244b8e80941Smrg#define REG_A5XX_SP_HS_CTRL_REG0				0x0000e600
4245b8e80941Smrg#define A5XX_SP_HS_CTRL_REG0_THREADSIZE__MASK			0x00000008
4246b8e80941Smrg#define A5XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT			3
4247b8e80941Smrgstatic inline uint32_t A5XX_SP_HS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
4248b8e80941Smrg{
4249b8e80941Smrg	return ((val) << A5XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_HS_CTRL_REG0_THREADSIZE__MASK;
4250b8e80941Smrg}
4251b8e80941Smrg#define A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK		0x000003f0
4252b8e80941Smrg#define A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT		4
4253b8e80941Smrgstatic inline uint32_t A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
4254b8e80941Smrg{
4255b8e80941Smrg	return ((val) << A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
4256b8e80941Smrg}
4257b8e80941Smrg#define A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK		0x0000fc00
4258b8e80941Smrg#define A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT		10
4259b8e80941Smrgstatic inline uint32_t A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
4260b8e80941Smrg{
4261b8e80941Smrg	return ((val) << A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
4262b8e80941Smrg}
4263b8e80941Smrg#define A5XX_SP_HS_CTRL_REG0_VARYING				0x00010000
4264b8e80941Smrg#define A5XX_SP_HS_CTRL_REG0_PIXLODENABLE			0x00100000
4265b8e80941Smrg#define A5XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK			0xfe000000
4266b8e80941Smrg#define A5XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT			25
4267b8e80941Smrgstatic inline uint32_t A5XX_SP_HS_CTRL_REG0_BRANCHSTACK(uint32_t val)
4268b8e80941Smrg{
4269b8e80941Smrg	return ((val) << A5XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK;
4270b8e80941Smrg}
4271b8e80941Smrg
4272b8e80941Smrg#define REG_A5XX_UNKNOWN_E602					0x0000e602
4273b8e80941Smrg
4274b8e80941Smrg#define REG_A5XX_SP_HS_OBJ_START_LO				0x0000e603
4275b8e80941Smrg
4276b8e80941Smrg#define REG_A5XX_SP_HS_OBJ_START_HI				0x0000e604
4277b8e80941Smrg
4278b8e80941Smrg#define REG_A5XX_SP_DS_CTRL_REG0				0x0000e610
4279b8e80941Smrg#define A5XX_SP_DS_CTRL_REG0_THREADSIZE__MASK			0x00000008
4280b8e80941Smrg#define A5XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT			3
4281b8e80941Smrgstatic inline uint32_t A5XX_SP_DS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
4282b8e80941Smrg{
4283b8e80941Smrg	return ((val) << A5XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_DS_CTRL_REG0_THREADSIZE__MASK;
4284b8e80941Smrg}
4285b8e80941Smrg#define A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK		0x000003f0
4286b8e80941Smrg#define A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT		4
4287b8e80941Smrgstatic inline uint32_t A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
4288b8e80941Smrg{
4289b8e80941Smrg	return ((val) << A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
4290b8e80941Smrg}
4291b8e80941Smrg#define A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK		0x0000fc00
4292b8e80941Smrg#define A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT		10
4293b8e80941Smrgstatic inline uint32_t A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
4294b8e80941Smrg{
4295b8e80941Smrg	return ((val) << A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
4296b8e80941Smrg}
4297b8e80941Smrg#define A5XX_SP_DS_CTRL_REG0_VARYING				0x00010000
4298b8e80941Smrg#define A5XX_SP_DS_CTRL_REG0_PIXLODENABLE			0x00100000
4299b8e80941Smrg#define A5XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK			0xfe000000
4300b8e80941Smrg#define A5XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT			25
4301b8e80941Smrgstatic inline uint32_t A5XX_SP_DS_CTRL_REG0_BRANCHSTACK(uint32_t val)
4302b8e80941Smrg{
4303b8e80941Smrg	return ((val) << A5XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK;
4304b8e80941Smrg}
4305b8e80941Smrg
4306b8e80941Smrg#define REG_A5XX_UNKNOWN_E62B					0x0000e62b
4307b8e80941Smrg
4308b8e80941Smrg#define REG_A5XX_SP_DS_OBJ_START_LO				0x0000e62c
4309b8e80941Smrg
4310b8e80941Smrg#define REG_A5XX_SP_DS_OBJ_START_HI				0x0000e62d
4311b8e80941Smrg
4312b8e80941Smrg#define REG_A5XX_SP_GS_CTRL_REG0				0x0000e640
4313b8e80941Smrg#define A5XX_SP_GS_CTRL_REG0_THREADSIZE__MASK			0x00000008
4314b8e80941Smrg#define A5XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT			3
4315b8e80941Smrgstatic inline uint32_t A5XX_SP_GS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
4316b8e80941Smrg{
4317b8e80941Smrg	return ((val) << A5XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_GS_CTRL_REG0_THREADSIZE__MASK;
4318b8e80941Smrg}
4319b8e80941Smrg#define A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK		0x000003f0
4320b8e80941Smrg#define A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT		4
4321b8e80941Smrgstatic inline uint32_t A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
4322b8e80941Smrg{
4323b8e80941Smrg	return ((val) << A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
4324b8e80941Smrg}
4325b8e80941Smrg#define A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK		0x0000fc00
4326b8e80941Smrg#define A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT		10
4327b8e80941Smrgstatic inline uint32_t A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
4328b8e80941Smrg{
4329b8e80941Smrg	return ((val) << A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
4330b8e80941Smrg}
4331b8e80941Smrg#define A5XX_SP_GS_CTRL_REG0_VARYING				0x00010000
4332b8e80941Smrg#define A5XX_SP_GS_CTRL_REG0_PIXLODENABLE			0x00100000
4333b8e80941Smrg#define A5XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK			0xfe000000
4334b8e80941Smrg#define A5XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT			25
4335b8e80941Smrgstatic inline uint32_t A5XX_SP_GS_CTRL_REG0_BRANCHSTACK(uint32_t val)
4336b8e80941Smrg{
4337b8e80941Smrg	return ((val) << A5XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK;
4338b8e80941Smrg}
4339b8e80941Smrg
4340b8e80941Smrg#define REG_A5XX_UNKNOWN_E65B					0x0000e65b
4341b8e80941Smrg
4342b8e80941Smrg#define REG_A5XX_SP_GS_OBJ_START_LO				0x0000e65c
4343b8e80941Smrg
4344b8e80941Smrg#define REG_A5XX_SP_GS_OBJ_START_HI				0x0000e65d
4345b8e80941Smrg
4346b8e80941Smrg#define REG_A5XX_TPL1_TP_RAS_MSAA_CNTL				0x0000e704
4347b8e80941Smrg#define A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__MASK		0x00000003
4348b8e80941Smrg#define A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT		0
4349b8e80941Smrgstatic inline uint32_t A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
4350b8e80941Smrg{
4351b8e80941Smrg	return ((val) << A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__MASK;
4352b8e80941Smrg}
4353b8e80941Smrg
4354b8e80941Smrg#define REG_A5XX_TPL1_TP_DEST_MSAA_CNTL				0x0000e705
4355b8e80941Smrg#define A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__MASK		0x00000003
4356b8e80941Smrg#define A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT		0
4357b8e80941Smrgstatic inline uint32_t A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
4358b8e80941Smrg{
4359b8e80941Smrg	return ((val) << A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__MASK;
4360b8e80941Smrg}
4361b8e80941Smrg#define A5XX_TPL1_TP_DEST_MSAA_CNTL_MSAA_DISABLE		0x00000004
4362b8e80941Smrg
4363b8e80941Smrg#define REG_A5XX_TPL1_TP_BORDER_COLOR_BASE_ADDR_LO		0x0000e706
4364b8e80941Smrg
4365b8e80941Smrg#define REG_A5XX_TPL1_TP_BORDER_COLOR_BASE_ADDR_HI		0x0000e707
4366b8e80941Smrg
4367b8e80941Smrg#define REG_A5XX_TPL1_VS_TEX_COUNT				0x0000e700
4368b8e80941Smrg
4369b8e80941Smrg#define REG_A5XX_TPL1_HS_TEX_COUNT				0x0000e701
4370b8e80941Smrg
4371b8e80941Smrg#define REG_A5XX_TPL1_DS_TEX_COUNT				0x0000e702
4372b8e80941Smrg
4373b8e80941Smrg#define REG_A5XX_TPL1_GS_TEX_COUNT				0x0000e703
4374b8e80941Smrg
4375b8e80941Smrg#define REG_A5XX_TPL1_VS_TEX_SAMP_LO				0x0000e722
4376b8e80941Smrg
4377b8e80941Smrg#define REG_A5XX_TPL1_VS_TEX_SAMP_HI				0x0000e723
4378b8e80941Smrg
4379b8e80941Smrg#define REG_A5XX_TPL1_HS_TEX_SAMP_LO				0x0000e724
4380b8e80941Smrg
4381b8e80941Smrg#define REG_A5XX_TPL1_HS_TEX_SAMP_HI				0x0000e725
4382b8e80941Smrg
4383b8e80941Smrg#define REG_A5XX_TPL1_DS_TEX_SAMP_LO				0x0000e726
4384b8e80941Smrg
4385b8e80941Smrg#define REG_A5XX_TPL1_DS_TEX_SAMP_HI				0x0000e727
4386b8e80941Smrg
4387b8e80941Smrg#define REG_A5XX_TPL1_GS_TEX_SAMP_LO				0x0000e728
4388b8e80941Smrg
4389b8e80941Smrg#define REG_A5XX_TPL1_GS_TEX_SAMP_HI				0x0000e729
4390b8e80941Smrg
4391b8e80941Smrg#define REG_A5XX_TPL1_VS_TEX_CONST_LO				0x0000e72a
4392b8e80941Smrg
4393b8e80941Smrg#define REG_A5XX_TPL1_VS_TEX_CONST_HI				0x0000e72b
4394b8e80941Smrg
4395b8e80941Smrg#define REG_A5XX_TPL1_HS_TEX_CONST_LO				0x0000e72c
4396b8e80941Smrg
4397b8e80941Smrg#define REG_A5XX_TPL1_HS_TEX_CONST_HI				0x0000e72d
4398b8e80941Smrg
4399b8e80941Smrg#define REG_A5XX_TPL1_DS_TEX_CONST_LO				0x0000e72e
4400b8e80941Smrg
4401b8e80941Smrg#define REG_A5XX_TPL1_DS_TEX_CONST_HI				0x0000e72f
4402b8e80941Smrg
4403b8e80941Smrg#define REG_A5XX_TPL1_GS_TEX_CONST_LO				0x0000e730
4404b8e80941Smrg
4405b8e80941Smrg#define REG_A5XX_TPL1_GS_TEX_CONST_HI				0x0000e731
4406b8e80941Smrg
4407b8e80941Smrg#define REG_A5XX_TPL1_FS_TEX_COUNT				0x0000e750
4408b8e80941Smrg
4409b8e80941Smrg#define REG_A5XX_TPL1_CS_TEX_COUNT				0x0000e751
4410b8e80941Smrg
4411b8e80941Smrg#define REG_A5XX_TPL1_FS_TEX_SAMP_LO				0x0000e75a
4412b8e80941Smrg
4413b8e80941Smrg#define REG_A5XX_TPL1_FS_TEX_SAMP_HI				0x0000e75b
4414b8e80941Smrg
4415b8e80941Smrg#define REG_A5XX_TPL1_CS_TEX_SAMP_LO				0x0000e75c
4416b8e80941Smrg
4417b8e80941Smrg#define REG_A5XX_TPL1_CS_TEX_SAMP_HI				0x0000e75d
4418b8e80941Smrg
4419b8e80941Smrg#define REG_A5XX_TPL1_FS_TEX_CONST_LO				0x0000e75e
4420b8e80941Smrg
4421b8e80941Smrg#define REG_A5XX_TPL1_FS_TEX_CONST_HI				0x0000e75f
4422b8e80941Smrg
4423b8e80941Smrg#define REG_A5XX_TPL1_CS_TEX_CONST_LO				0x0000e760
4424b8e80941Smrg
4425b8e80941Smrg#define REG_A5XX_TPL1_CS_TEX_CONST_HI				0x0000e761
4426b8e80941Smrg
4427b8e80941Smrg#define REG_A5XX_TPL1_TP_FS_ROTATION_CNTL			0x0000e764
4428b8e80941Smrg
4429b8e80941Smrg#define REG_A5XX_HLSQ_CONTROL_0_REG				0x0000e784
4430b8e80941Smrg#define A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK		0x00000001
4431b8e80941Smrg#define A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT		0
4432b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
4433b8e80941Smrg{
4434b8e80941Smrg	return ((val) << A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
4435b8e80941Smrg}
4436b8e80941Smrg#define A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__MASK		0x00000004
4437b8e80941Smrg#define A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__SHIFT		2
4438b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE(enum a3xx_threadsize val)
4439b8e80941Smrg{
4440b8e80941Smrg	return ((val) << A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__SHIFT) & A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__MASK;
4441b8e80941Smrg}
4442b8e80941Smrg
4443b8e80941Smrg#define REG_A5XX_HLSQ_CONTROL_1_REG				0x0000e785
4444b8e80941Smrg#define A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__MASK	0x0000003f
4445b8e80941Smrg#define A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__SHIFT	0
4446b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD(uint32_t val)
4447b8e80941Smrg{
4448b8e80941Smrg	return ((val) << A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__SHIFT) & A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__MASK;
4449b8e80941Smrg}
4450b8e80941Smrg
4451b8e80941Smrg#define REG_A5XX_HLSQ_CONTROL_2_REG				0x0000e786
4452b8e80941Smrg#define A5XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK			0x000000ff
4453b8e80941Smrg#define A5XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT		0
4454b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
4455b8e80941Smrg{
4456b8e80941Smrg	return ((val) << A5XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A5XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
4457b8e80941Smrg}
4458b8e80941Smrg#define A5XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK			0x0000ff00
4459b8e80941Smrg#define A5XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT			8
4460b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CONTROL_2_REG_SAMPLEID(uint32_t val)
4461b8e80941Smrg{
4462b8e80941Smrg	return ((val) << A5XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT) & A5XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK;
4463b8e80941Smrg}
4464b8e80941Smrg#define A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK		0x00ff0000
4465b8e80941Smrg#define A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT		16
4466b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK(uint32_t val)
4467b8e80941Smrg{
4468b8e80941Smrg	return ((val) << A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT) & A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK;
4469b8e80941Smrg}
4470b8e80941Smrg
4471b8e80941Smrg#define REG_A5XX_HLSQ_CONTROL_3_REG				0x0000e787
4472b8e80941Smrg#define A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK		0x000000ff
4473b8e80941Smrg#define A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT		0
4474b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID(uint32_t val)
4475b8e80941Smrg{
4476b8e80941Smrg	return ((val) << A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT) & A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK;
4477b8e80941Smrg}
4478b8e80941Smrg
4479b8e80941Smrg#define REG_A5XX_HLSQ_CONTROL_4_REG				0x0000e788
4480b8e80941Smrg#define A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK		0x00ff0000
4481b8e80941Smrg#define A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT		16
4482b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val)
4483b8e80941Smrg{
4484b8e80941Smrg	return ((val) << A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT) & A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK;
4485b8e80941Smrg}
4486b8e80941Smrg#define A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK		0xff000000
4487b8e80941Smrg#define A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT		24
4488b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val)
4489b8e80941Smrg{
4490b8e80941Smrg	return ((val) << A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT) & A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK;
4491b8e80941Smrg}
4492b8e80941Smrg
4493b8e80941Smrg#define REG_A5XX_HLSQ_UPDATE_CNTL				0x0000e78a
4494b8e80941Smrg
4495b8e80941Smrg#define REG_A5XX_HLSQ_VS_CONFIG					0x0000e78b
4496b8e80941Smrg#define A5XX_HLSQ_VS_CONFIG_ENABLED				0x00000001
4497b8e80941Smrg#define A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__MASK		0x000000fe
4498b8e80941Smrg#define A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT		1
4499b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
4500b8e80941Smrg{
4501b8e80941Smrg	return ((val) << A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__MASK;
4502b8e80941Smrg}
4503b8e80941Smrg#define A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__MASK		0x00007f00
4504b8e80941Smrg#define A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__SHIFT		8
4505b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET(uint32_t val)
4506b8e80941Smrg{
4507b8e80941Smrg	return ((val) << A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__MASK;
4508b8e80941Smrg}
4509b8e80941Smrg
4510b8e80941Smrg#define REG_A5XX_HLSQ_FS_CONFIG					0x0000e78c
4511b8e80941Smrg#define A5XX_HLSQ_FS_CONFIG_ENABLED				0x00000001
4512b8e80941Smrg#define A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__MASK		0x000000fe
4513b8e80941Smrg#define A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT		1
4514b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
4515b8e80941Smrg{
4516b8e80941Smrg	return ((val) << A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__MASK;
4517b8e80941Smrg}
4518b8e80941Smrg#define A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__MASK		0x00007f00
4519b8e80941Smrg#define A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__SHIFT		8
4520b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET(uint32_t val)
4521b8e80941Smrg{
4522b8e80941Smrg	return ((val) << A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__MASK;
4523b8e80941Smrg}
4524b8e80941Smrg
4525b8e80941Smrg#define REG_A5XX_HLSQ_HS_CONFIG					0x0000e78d
4526b8e80941Smrg#define A5XX_HLSQ_HS_CONFIG_ENABLED				0x00000001
4527b8e80941Smrg#define A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__MASK		0x000000fe
4528b8e80941Smrg#define A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT		1
4529b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
4530b8e80941Smrg{
4531b8e80941Smrg	return ((val) << A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__MASK;
4532b8e80941Smrg}
4533b8e80941Smrg#define A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__MASK		0x00007f00
4534b8e80941Smrg#define A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__SHIFT		8
4535b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET(uint32_t val)
4536b8e80941Smrg{
4537b8e80941Smrg	return ((val) << A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__MASK;
4538b8e80941Smrg}
4539b8e80941Smrg
4540b8e80941Smrg#define REG_A5XX_HLSQ_DS_CONFIG					0x0000e78e
4541b8e80941Smrg#define A5XX_HLSQ_DS_CONFIG_ENABLED				0x00000001
4542b8e80941Smrg#define A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__MASK		0x000000fe
4543b8e80941Smrg#define A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT		1
4544b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
4545b8e80941Smrg{
4546b8e80941Smrg	return ((val) << A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__MASK;
4547b8e80941Smrg}
4548b8e80941Smrg#define A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__MASK		0x00007f00
4549b8e80941Smrg#define A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__SHIFT		8
4550b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET(uint32_t val)
4551b8e80941Smrg{
4552b8e80941Smrg	return ((val) << A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__MASK;
4553b8e80941Smrg}
4554b8e80941Smrg
4555b8e80941Smrg#define REG_A5XX_HLSQ_GS_CONFIG					0x0000e78f
4556b8e80941Smrg#define A5XX_HLSQ_GS_CONFIG_ENABLED				0x00000001
4557b8e80941Smrg#define A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__MASK		0x000000fe
4558b8e80941Smrg#define A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT		1
4559b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
4560b8e80941Smrg{
4561b8e80941Smrg	return ((val) << A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__MASK;
4562b8e80941Smrg}
4563b8e80941Smrg#define A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__MASK		0x00007f00
4564b8e80941Smrg#define A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__SHIFT		8
4565b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET(uint32_t val)
4566b8e80941Smrg{
4567b8e80941Smrg	return ((val) << A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__MASK;
4568b8e80941Smrg}
4569b8e80941Smrg
4570b8e80941Smrg#define REG_A5XX_HLSQ_CS_CONFIG					0x0000e790
4571b8e80941Smrg#define A5XX_HLSQ_CS_CONFIG_ENABLED				0x00000001
4572b8e80941Smrg#define A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__MASK		0x000000fe
4573b8e80941Smrg#define A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT		1
4574b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
4575b8e80941Smrg{
4576b8e80941Smrg	return ((val) << A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__MASK;
4577b8e80941Smrg}
4578b8e80941Smrg#define A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__MASK		0x00007f00
4579b8e80941Smrg#define A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__SHIFT		8
4580b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET(uint32_t val)
4581b8e80941Smrg{
4582b8e80941Smrg	return ((val) << A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__MASK;
4583b8e80941Smrg}
4584b8e80941Smrg
4585b8e80941Smrg#define REG_A5XX_HLSQ_VS_CNTL					0x0000e791
4586b8e80941Smrg#define A5XX_HLSQ_VS_CNTL_SSBO_ENABLE				0x00000001
4587b8e80941Smrg#define A5XX_HLSQ_VS_CNTL_INSTRLEN__MASK			0xfffffffe
4588b8e80941Smrg#define A5XX_HLSQ_VS_CNTL_INSTRLEN__SHIFT			1
4589b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_VS_CNTL_INSTRLEN(uint32_t val)
4590b8e80941Smrg{
4591b8e80941Smrg	return ((val) << A5XX_HLSQ_VS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_VS_CNTL_INSTRLEN__MASK;
4592b8e80941Smrg}
4593b8e80941Smrg
4594b8e80941Smrg#define REG_A5XX_HLSQ_FS_CNTL					0x0000e792
4595b8e80941Smrg#define A5XX_HLSQ_FS_CNTL_SSBO_ENABLE				0x00000001
4596b8e80941Smrg#define A5XX_HLSQ_FS_CNTL_INSTRLEN__MASK			0xfffffffe
4597b8e80941Smrg#define A5XX_HLSQ_FS_CNTL_INSTRLEN__SHIFT			1
4598b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_FS_CNTL_INSTRLEN(uint32_t val)
4599b8e80941Smrg{
4600b8e80941Smrg	return ((val) << A5XX_HLSQ_FS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_FS_CNTL_INSTRLEN__MASK;
4601b8e80941Smrg}
4602b8e80941Smrg
4603b8e80941Smrg#define REG_A5XX_HLSQ_HS_CNTL					0x0000e793
4604b8e80941Smrg#define A5XX_HLSQ_HS_CNTL_SSBO_ENABLE				0x00000001
4605b8e80941Smrg#define A5XX_HLSQ_HS_CNTL_INSTRLEN__MASK			0xfffffffe
4606b8e80941Smrg#define A5XX_HLSQ_HS_CNTL_INSTRLEN__SHIFT			1
4607b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_HS_CNTL_INSTRLEN(uint32_t val)
4608b8e80941Smrg{
4609b8e80941Smrg	return ((val) << A5XX_HLSQ_HS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_HS_CNTL_INSTRLEN__MASK;
4610b8e80941Smrg}
4611b8e80941Smrg
4612b8e80941Smrg#define REG_A5XX_HLSQ_DS_CNTL					0x0000e794
4613b8e80941Smrg#define A5XX_HLSQ_DS_CNTL_SSBO_ENABLE				0x00000001
4614b8e80941Smrg#define A5XX_HLSQ_DS_CNTL_INSTRLEN__MASK			0xfffffffe
4615b8e80941Smrg#define A5XX_HLSQ_DS_CNTL_INSTRLEN__SHIFT			1
4616b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_DS_CNTL_INSTRLEN(uint32_t val)
4617b8e80941Smrg{
4618b8e80941Smrg	return ((val) << A5XX_HLSQ_DS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_DS_CNTL_INSTRLEN__MASK;
4619b8e80941Smrg}
4620b8e80941Smrg
4621b8e80941Smrg#define REG_A5XX_HLSQ_GS_CNTL					0x0000e795
4622b8e80941Smrg#define A5XX_HLSQ_GS_CNTL_SSBO_ENABLE				0x00000001
4623b8e80941Smrg#define A5XX_HLSQ_GS_CNTL_INSTRLEN__MASK			0xfffffffe
4624b8e80941Smrg#define A5XX_HLSQ_GS_CNTL_INSTRLEN__SHIFT			1
4625b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_GS_CNTL_INSTRLEN(uint32_t val)
4626b8e80941Smrg{
4627b8e80941Smrg	return ((val) << A5XX_HLSQ_GS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_GS_CNTL_INSTRLEN__MASK;
4628b8e80941Smrg}
4629b8e80941Smrg
4630b8e80941Smrg#define REG_A5XX_HLSQ_CS_CNTL					0x0000e796
4631b8e80941Smrg#define A5XX_HLSQ_CS_CNTL_SSBO_ENABLE				0x00000001
4632b8e80941Smrg#define A5XX_HLSQ_CS_CNTL_INSTRLEN__MASK			0xfffffffe
4633b8e80941Smrg#define A5XX_HLSQ_CS_CNTL_INSTRLEN__SHIFT			1
4634b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CS_CNTL_INSTRLEN(uint32_t val)
4635b8e80941Smrg{
4636b8e80941Smrg	return ((val) << A5XX_HLSQ_CS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_CS_CNTL_INSTRLEN__MASK;
4637b8e80941Smrg}
4638b8e80941Smrg
4639b8e80941Smrg#define REG_A5XX_HLSQ_CS_KERNEL_GROUP_X				0x0000e7b9
4640b8e80941Smrg
4641b8e80941Smrg#define REG_A5XX_HLSQ_CS_KERNEL_GROUP_Y				0x0000e7ba
4642b8e80941Smrg
4643b8e80941Smrg#define REG_A5XX_HLSQ_CS_KERNEL_GROUP_Z				0x0000e7bb
4644b8e80941Smrg
4645b8e80941Smrg#define REG_A5XX_HLSQ_CS_NDRANGE_0				0x0000e7b0
4646b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK			0x00000003
4647b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT			0
4648b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM(uint32_t val)
4649b8e80941Smrg{
4650b8e80941Smrg	return ((val) << A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK;
4651b8e80941Smrg}
4652b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK			0x00000ffc
4653b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT		2
4654b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX(uint32_t val)
4655b8e80941Smrg{
4656b8e80941Smrg	return ((val) << A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK;
4657b8e80941Smrg}
4658b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK			0x003ff000
4659b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT		12
4660b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY(uint32_t val)
4661b8e80941Smrg{
4662b8e80941Smrg	return ((val) << A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK;
4663b8e80941Smrg}
4664b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK			0xffc00000
4665b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT		22
4666b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ(uint32_t val)
4667b8e80941Smrg{
4668b8e80941Smrg	return ((val) << A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK;
4669b8e80941Smrg}
4670b8e80941Smrg
4671b8e80941Smrg#define REG_A5XX_HLSQ_CS_NDRANGE_1				0x0000e7b1
4672b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK		0xffffffff
4673b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT		0
4674b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X(uint32_t val)
4675b8e80941Smrg{
4676b8e80941Smrg	return ((val) << A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT) & A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK;
4677b8e80941Smrg}
4678b8e80941Smrg
4679b8e80941Smrg#define REG_A5XX_HLSQ_CS_NDRANGE_2				0x0000e7b2
4680b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK		0xffffffff
4681b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT		0
4682b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X(uint32_t val)
4683b8e80941Smrg{
4684b8e80941Smrg	return ((val) << A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT) & A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK;
4685b8e80941Smrg}
4686b8e80941Smrg
4687b8e80941Smrg#define REG_A5XX_HLSQ_CS_NDRANGE_3				0x0000e7b3
4688b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK		0xffffffff
4689b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT		0
4690b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y(uint32_t val)
4691b8e80941Smrg{
4692b8e80941Smrg	return ((val) << A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT) & A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK;
4693b8e80941Smrg}
4694b8e80941Smrg
4695b8e80941Smrg#define REG_A5XX_HLSQ_CS_NDRANGE_4				0x0000e7b4
4696b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK		0xffffffff
4697b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT		0
4698b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y(uint32_t val)
4699b8e80941Smrg{
4700b8e80941Smrg	return ((val) << A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT) & A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK;
4701b8e80941Smrg}
4702b8e80941Smrg
4703b8e80941Smrg#define REG_A5XX_HLSQ_CS_NDRANGE_5				0x0000e7b5
4704b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK		0xffffffff
4705b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT		0
4706b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z(uint32_t val)
4707b8e80941Smrg{
4708b8e80941Smrg	return ((val) << A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT) & A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK;
4709b8e80941Smrg}
4710b8e80941Smrg
4711b8e80941Smrg#define REG_A5XX_HLSQ_CS_NDRANGE_6				0x0000e7b6
4712b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK		0xffffffff
4713b8e80941Smrg#define A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT		0
4714b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z(uint32_t val)
4715b8e80941Smrg{
4716b8e80941Smrg	return ((val) << A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT) & A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK;
4717b8e80941Smrg}
4718b8e80941Smrg
4719b8e80941Smrg#define REG_A5XX_HLSQ_CS_CNTL_0					0x0000e7b7
4720b8e80941Smrg#define A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK			0x000000ff
4721b8e80941Smrg#define A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT			0
4722b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID(uint32_t val)
4723b8e80941Smrg{
4724b8e80941Smrg	return ((val) << A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT) & A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK;
4725b8e80941Smrg}
4726b8e80941Smrg#define A5XX_HLSQ_CS_CNTL_0_UNK0__MASK				0x0000ff00
4727b8e80941Smrg#define A5XX_HLSQ_CS_CNTL_0_UNK0__SHIFT				8
4728b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CS_CNTL_0_UNK0(uint32_t val)
4729b8e80941Smrg{
4730b8e80941Smrg	return ((val) << A5XX_HLSQ_CS_CNTL_0_UNK0__SHIFT) & A5XX_HLSQ_CS_CNTL_0_UNK0__MASK;
4731b8e80941Smrg}
4732b8e80941Smrg#define A5XX_HLSQ_CS_CNTL_0_UNK1__MASK				0x00ff0000
4733b8e80941Smrg#define A5XX_HLSQ_CS_CNTL_0_UNK1__SHIFT				16
4734b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CS_CNTL_0_UNK1(uint32_t val)
4735b8e80941Smrg{
4736b8e80941Smrg	return ((val) << A5XX_HLSQ_CS_CNTL_0_UNK1__SHIFT) & A5XX_HLSQ_CS_CNTL_0_UNK1__MASK;
4737b8e80941Smrg}
4738b8e80941Smrg#define A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK			0xff000000
4739b8e80941Smrg#define A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT			24
4740b8e80941Smrgstatic inline uint32_t A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID(uint32_t val)
4741b8e80941Smrg{
4742b8e80941Smrg	return ((val) << A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT) & A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK;
4743b8e80941Smrg}
4744b8e80941Smrg
4745b8e80941Smrg#define REG_A5XX_HLSQ_CS_CNTL_1					0x0000e7b8
4746b8e80941Smrg
4747b8e80941Smrg#define REG_A5XX_UNKNOWN_E7C0					0x0000e7c0
4748b8e80941Smrg
4749b8e80941Smrg#define REG_A5XX_HLSQ_VS_CONSTLEN				0x0000e7c3
4750b8e80941Smrg
4751b8e80941Smrg#define REG_A5XX_HLSQ_VS_INSTRLEN				0x0000e7c4
4752b8e80941Smrg
4753b8e80941Smrg#define REG_A5XX_UNKNOWN_E7C5					0x0000e7c5
4754b8e80941Smrg
4755b8e80941Smrg#define REG_A5XX_HLSQ_HS_CONSTLEN				0x0000e7c8
4756b8e80941Smrg
4757b8e80941Smrg#define REG_A5XX_HLSQ_HS_INSTRLEN				0x0000e7c9
4758b8e80941Smrg
4759b8e80941Smrg#define REG_A5XX_UNKNOWN_E7CA					0x0000e7ca
4760b8e80941Smrg
4761b8e80941Smrg#define REG_A5XX_HLSQ_DS_CONSTLEN				0x0000e7cd
4762b8e80941Smrg
4763b8e80941Smrg#define REG_A5XX_HLSQ_DS_INSTRLEN				0x0000e7ce
4764b8e80941Smrg
4765b8e80941Smrg#define REG_A5XX_UNKNOWN_E7CF					0x0000e7cf
4766b8e80941Smrg
4767b8e80941Smrg#define REG_A5XX_HLSQ_GS_CONSTLEN				0x0000e7d2
4768b8e80941Smrg
4769b8e80941Smrg#define REG_A5XX_HLSQ_GS_INSTRLEN				0x0000e7d3
4770b8e80941Smrg
4771b8e80941Smrg#define REG_A5XX_UNKNOWN_E7D4					0x0000e7d4
4772b8e80941Smrg
4773b8e80941Smrg#define REG_A5XX_HLSQ_FS_CONSTLEN				0x0000e7d7
4774b8e80941Smrg
4775b8e80941Smrg#define REG_A5XX_HLSQ_FS_INSTRLEN				0x0000e7d8
4776b8e80941Smrg
4777b8e80941Smrg#define REG_A5XX_UNKNOWN_E7D9					0x0000e7d9
4778b8e80941Smrg
4779b8e80941Smrg#define REG_A5XX_HLSQ_CS_CONSTLEN				0x0000e7dc
4780b8e80941Smrg
4781b8e80941Smrg#define REG_A5XX_HLSQ_CS_INSTRLEN				0x0000e7dd
4782b8e80941Smrg
4783b8e80941Smrg#define REG_A5XX_RB_2D_BLIT_CNTL				0x00002100
4784b8e80941Smrg
4785b8e80941Smrg#define REG_A5XX_RB_2D_SRC_SOLID_DW0				0x00002101
4786b8e80941Smrg
4787b8e80941Smrg#define REG_A5XX_RB_2D_SRC_SOLID_DW1				0x00002102
4788b8e80941Smrg
4789b8e80941Smrg#define REG_A5XX_RB_2D_SRC_SOLID_DW2				0x00002103
4790b8e80941Smrg
4791b8e80941Smrg#define REG_A5XX_RB_2D_SRC_SOLID_DW3				0x00002104
4792b8e80941Smrg
4793b8e80941Smrg#define REG_A5XX_RB_2D_SRC_INFO					0x00002107
4794b8e80941Smrg#define A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__MASK			0x000000ff
4795b8e80941Smrg#define A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__SHIFT			0
4796b8e80941Smrgstatic inline uint32_t A5XX_RB_2D_SRC_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
4797b8e80941Smrg{
4798b8e80941Smrg	return ((val) << A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__MASK;
4799b8e80941Smrg}
4800b8e80941Smrg#define A5XX_RB_2D_SRC_INFO_TILE_MODE__MASK			0x00000300
4801b8e80941Smrg#define A5XX_RB_2D_SRC_INFO_TILE_MODE__SHIFT			8
4802b8e80941Smrgstatic inline uint32_t A5XX_RB_2D_SRC_INFO_TILE_MODE(enum a5xx_tile_mode val)
4803b8e80941Smrg{
4804b8e80941Smrg	return ((val) << A5XX_RB_2D_SRC_INFO_TILE_MODE__SHIFT) & A5XX_RB_2D_SRC_INFO_TILE_MODE__MASK;
4805b8e80941Smrg}
4806b8e80941Smrg#define A5XX_RB_2D_SRC_INFO_COLOR_SWAP__MASK			0x00000c00
4807b8e80941Smrg#define A5XX_RB_2D_SRC_INFO_COLOR_SWAP__SHIFT			10
4808b8e80941Smrgstatic inline uint32_t A5XX_RB_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
4809b8e80941Smrg{
4810b8e80941Smrg	return ((val) << A5XX_RB_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_2D_SRC_INFO_COLOR_SWAP__MASK;
4811b8e80941Smrg}
4812b8e80941Smrg#define A5XX_RB_2D_SRC_INFO_FLAGS				0x00001000
4813b8e80941Smrg
4814b8e80941Smrg#define REG_A5XX_RB_2D_SRC_LO					0x00002108
4815b8e80941Smrg
4816b8e80941Smrg#define REG_A5XX_RB_2D_SRC_HI					0x00002109
4817b8e80941Smrg
4818b8e80941Smrg#define REG_A5XX_RB_2D_SRC_SIZE					0x0000210a
4819b8e80941Smrg#define A5XX_RB_2D_SRC_SIZE_PITCH__MASK				0x0000ffff
4820b8e80941Smrg#define A5XX_RB_2D_SRC_SIZE_PITCH__SHIFT			0
4821b8e80941Smrgstatic inline uint32_t A5XX_RB_2D_SRC_SIZE_PITCH(uint32_t val)
4822b8e80941Smrg{
4823b8e80941Smrg	assert(!(val & 0x3f));
4824b8e80941Smrg	return ((val >> 6) << A5XX_RB_2D_SRC_SIZE_PITCH__SHIFT) & A5XX_RB_2D_SRC_SIZE_PITCH__MASK;
4825b8e80941Smrg}
4826b8e80941Smrg#define A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__MASK			0xffff0000
4827b8e80941Smrg#define A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__SHIFT			16
4828b8e80941Smrgstatic inline uint32_t A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH(uint32_t val)
4829b8e80941Smrg{
4830b8e80941Smrg	assert(!(val & 0x3f));
4831b8e80941Smrg	return ((val >> 6) << A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__SHIFT) & A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__MASK;
4832b8e80941Smrg}
4833b8e80941Smrg
4834b8e80941Smrg#define REG_A5XX_RB_2D_DST_INFO					0x00002110
4835b8e80941Smrg#define A5XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK			0x000000ff
4836b8e80941Smrg#define A5XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT			0
4837b8e80941Smrgstatic inline uint32_t A5XX_RB_2D_DST_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
4838b8e80941Smrg{
4839b8e80941Smrg	return ((val) << A5XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK;
4840b8e80941Smrg}
4841b8e80941Smrg#define A5XX_RB_2D_DST_INFO_TILE_MODE__MASK			0x00000300
4842b8e80941Smrg#define A5XX_RB_2D_DST_INFO_TILE_MODE__SHIFT			8
4843b8e80941Smrgstatic inline uint32_t A5XX_RB_2D_DST_INFO_TILE_MODE(enum a5xx_tile_mode val)
4844b8e80941Smrg{
4845b8e80941Smrg	return ((val) << A5XX_RB_2D_DST_INFO_TILE_MODE__SHIFT) & A5XX_RB_2D_DST_INFO_TILE_MODE__MASK;
4846b8e80941Smrg}
4847b8e80941Smrg#define A5XX_RB_2D_DST_INFO_COLOR_SWAP__MASK			0x00000c00
4848b8e80941Smrg#define A5XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT			10
4849b8e80941Smrgstatic inline uint32_t A5XX_RB_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
4850b8e80941Smrg{
4851b8e80941Smrg	return ((val) << A5XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_2D_DST_INFO_COLOR_SWAP__MASK;
4852b8e80941Smrg}
4853b8e80941Smrg#define A5XX_RB_2D_DST_INFO_FLAGS				0x00001000
4854b8e80941Smrg
4855b8e80941Smrg#define REG_A5XX_RB_2D_DST_LO					0x00002111
4856b8e80941Smrg
4857b8e80941Smrg#define REG_A5XX_RB_2D_DST_HI					0x00002112
4858b8e80941Smrg
4859b8e80941Smrg#define REG_A5XX_RB_2D_DST_SIZE					0x00002113
4860b8e80941Smrg#define A5XX_RB_2D_DST_SIZE_PITCH__MASK				0x0000ffff
4861b8e80941Smrg#define A5XX_RB_2D_DST_SIZE_PITCH__SHIFT			0
4862b8e80941Smrgstatic inline uint32_t A5XX_RB_2D_DST_SIZE_PITCH(uint32_t val)
4863b8e80941Smrg{
4864b8e80941Smrg	assert(!(val & 0x3f));
4865b8e80941Smrg	return ((val >> 6) << A5XX_RB_2D_DST_SIZE_PITCH__SHIFT) & A5XX_RB_2D_DST_SIZE_PITCH__MASK;
4866b8e80941Smrg}
4867b8e80941Smrg#define A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__MASK			0xffff0000
4868b8e80941Smrg#define A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__SHIFT			16
4869b8e80941Smrgstatic inline uint32_t A5XX_RB_2D_DST_SIZE_ARRAY_PITCH(uint32_t val)
4870b8e80941Smrg{
4871b8e80941Smrg	assert(!(val & 0x3f));
4872b8e80941Smrg	return ((val >> 6) << A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__SHIFT) & A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__MASK;
4873b8e80941Smrg}
4874b8e80941Smrg
4875b8e80941Smrg#define REG_A5XX_RB_2D_SRC_FLAGS_LO				0x00002140
4876b8e80941Smrg
4877b8e80941Smrg#define REG_A5XX_RB_2D_SRC_FLAGS_HI				0x00002141
4878b8e80941Smrg
4879b8e80941Smrg#define REG_A5XX_RB_2D_DST_FLAGS_LO				0x00002143
4880b8e80941Smrg
4881b8e80941Smrg#define REG_A5XX_RB_2D_DST_FLAGS_HI				0x00002144
4882b8e80941Smrg
4883b8e80941Smrg#define REG_A5XX_GRAS_2D_BLIT_CNTL				0x00002180
4884b8e80941Smrg
4885b8e80941Smrg#define REG_A5XX_GRAS_2D_SRC_INFO				0x00002181
4886b8e80941Smrg#define A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__MASK		0x000000ff
4887b8e80941Smrg#define A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__SHIFT		0
4888b8e80941Smrgstatic inline uint32_t A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
4889b8e80941Smrg{
4890b8e80941Smrg	return ((val) << A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__MASK;
4891b8e80941Smrg}
4892b8e80941Smrg#define A5XX_GRAS_2D_SRC_INFO_TILE_MODE__MASK			0x00000300
4893b8e80941Smrg#define A5XX_GRAS_2D_SRC_INFO_TILE_MODE__SHIFT			8
4894b8e80941Smrgstatic inline uint32_t A5XX_GRAS_2D_SRC_INFO_TILE_MODE(enum a5xx_tile_mode val)
4895b8e80941Smrg{
4896b8e80941Smrg	return ((val) << A5XX_GRAS_2D_SRC_INFO_TILE_MODE__SHIFT) & A5XX_GRAS_2D_SRC_INFO_TILE_MODE__MASK;
4897b8e80941Smrg}
4898b8e80941Smrg#define A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__MASK			0x00000c00
4899b8e80941Smrg#define A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__SHIFT			10
4900b8e80941Smrgstatic inline uint32_t A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
4901b8e80941Smrg{
4902b8e80941Smrg	return ((val) << A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__MASK;
4903b8e80941Smrg}
4904b8e80941Smrg#define A5XX_GRAS_2D_SRC_INFO_FLAGS				0x00001000
4905b8e80941Smrg
4906b8e80941Smrg#define REG_A5XX_GRAS_2D_DST_INFO				0x00002182
4907b8e80941Smrg#define A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__MASK		0x000000ff
4908b8e80941Smrg#define A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__SHIFT		0
4909b8e80941Smrgstatic inline uint32_t A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
4910b8e80941Smrg{
4911b8e80941Smrg	return ((val) << A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__MASK;
4912b8e80941Smrg}
4913b8e80941Smrg#define A5XX_GRAS_2D_DST_INFO_TILE_MODE__MASK			0x00000300
4914b8e80941Smrg#define A5XX_GRAS_2D_DST_INFO_TILE_MODE__SHIFT			8
4915b8e80941Smrgstatic inline uint32_t A5XX_GRAS_2D_DST_INFO_TILE_MODE(enum a5xx_tile_mode val)
4916b8e80941Smrg{
4917b8e80941Smrg	return ((val) << A5XX_GRAS_2D_DST_INFO_TILE_MODE__SHIFT) & A5XX_GRAS_2D_DST_INFO_TILE_MODE__MASK;
4918b8e80941Smrg}
4919b8e80941Smrg#define A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__MASK			0x00000c00
4920b8e80941Smrg#define A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__SHIFT			10
4921b8e80941Smrgstatic inline uint32_t A5XX_GRAS_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
4922b8e80941Smrg{
4923b8e80941Smrg	return ((val) << A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__SHIFT) & A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__MASK;
4924b8e80941Smrg}
4925b8e80941Smrg#define A5XX_GRAS_2D_DST_INFO_FLAGS				0x00001000
4926b8e80941Smrg
4927b8e80941Smrg#define REG_A5XX_UNKNOWN_2100					0x00002100
4928b8e80941Smrg
4929b8e80941Smrg#define REG_A5XX_UNKNOWN_2180					0x00002180
4930b8e80941Smrg
4931b8e80941Smrg#define REG_A5XX_UNKNOWN_2184					0x00002184
4932b8e80941Smrg
4933b8e80941Smrg#define REG_A5XX_TEX_SAMP_0					0x00000000
4934b8e80941Smrg#define A5XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR			0x00000001
4935b8e80941Smrg#define A5XX_TEX_SAMP_0_XY_MAG__MASK				0x00000006
4936b8e80941Smrg#define A5XX_TEX_SAMP_0_XY_MAG__SHIFT				1
4937b8e80941Smrgstatic inline uint32_t A5XX_TEX_SAMP_0_XY_MAG(enum a5xx_tex_filter val)
4938b8e80941Smrg{
4939b8e80941Smrg	return ((val) << A5XX_TEX_SAMP_0_XY_MAG__SHIFT) & A5XX_TEX_SAMP_0_XY_MAG__MASK;
4940b8e80941Smrg}
4941b8e80941Smrg#define A5XX_TEX_SAMP_0_XY_MIN__MASK				0x00000018
4942b8e80941Smrg#define A5XX_TEX_SAMP_0_XY_MIN__SHIFT				3
4943b8e80941Smrgstatic inline uint32_t A5XX_TEX_SAMP_0_XY_MIN(enum a5xx_tex_filter val)
4944b8e80941Smrg{
4945b8e80941Smrg	return ((val) << A5XX_TEX_SAMP_0_XY_MIN__SHIFT) & A5XX_TEX_SAMP_0_XY_MIN__MASK;
4946b8e80941Smrg}
4947b8e80941Smrg#define A5XX_TEX_SAMP_0_WRAP_S__MASK				0x000000e0
4948b8e80941Smrg#define A5XX_TEX_SAMP_0_WRAP_S__SHIFT				5
4949b8e80941Smrgstatic inline uint32_t A5XX_TEX_SAMP_0_WRAP_S(enum a5xx_tex_clamp val)
4950b8e80941Smrg{
4951b8e80941Smrg	return ((val) << A5XX_TEX_SAMP_0_WRAP_S__SHIFT) & A5XX_TEX_SAMP_0_WRAP_S__MASK;
4952b8e80941Smrg}
4953b8e80941Smrg#define A5XX_TEX_SAMP_0_WRAP_T__MASK				0x00000700
4954b8e80941Smrg#define A5XX_TEX_SAMP_0_WRAP_T__SHIFT				8
4955b8e80941Smrgstatic inline uint32_t A5XX_TEX_SAMP_0_WRAP_T(enum a5xx_tex_clamp val)
4956b8e80941Smrg{
4957b8e80941Smrg	return ((val) << A5XX_TEX_SAMP_0_WRAP_T__SHIFT) & A5XX_TEX_SAMP_0_WRAP_T__MASK;
4958b8e80941Smrg}
4959b8e80941Smrg#define A5XX_TEX_SAMP_0_WRAP_R__MASK				0x00003800
4960b8e80941Smrg#define A5XX_TEX_SAMP_0_WRAP_R__SHIFT				11
4961b8e80941Smrgstatic inline uint32_t A5XX_TEX_SAMP_0_WRAP_R(enum a5xx_tex_clamp val)
4962b8e80941Smrg{
4963b8e80941Smrg	return ((val) << A5XX_TEX_SAMP_0_WRAP_R__SHIFT) & A5XX_TEX_SAMP_0_WRAP_R__MASK;
4964b8e80941Smrg}
4965b8e80941Smrg#define A5XX_TEX_SAMP_0_ANISO__MASK				0x0001c000
4966b8e80941Smrg#define A5XX_TEX_SAMP_0_ANISO__SHIFT				14
4967b8e80941Smrgstatic inline uint32_t A5XX_TEX_SAMP_0_ANISO(enum a5xx_tex_aniso val)
4968b8e80941Smrg{
4969b8e80941Smrg	return ((val) << A5XX_TEX_SAMP_0_ANISO__SHIFT) & A5XX_TEX_SAMP_0_ANISO__MASK;
4970b8e80941Smrg}
4971b8e80941Smrg#define A5XX_TEX_SAMP_0_LOD_BIAS__MASK				0xfff80000
4972b8e80941Smrg#define A5XX_TEX_SAMP_0_LOD_BIAS__SHIFT				19
4973b8e80941Smrgstatic inline uint32_t A5XX_TEX_SAMP_0_LOD_BIAS(float val)
4974b8e80941Smrg{
4975b8e80941Smrg	return ((((int32_t)(val * 256.0))) << A5XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A5XX_TEX_SAMP_0_LOD_BIAS__MASK;
4976b8e80941Smrg}
4977b8e80941Smrg
4978b8e80941Smrg#define REG_A5XX_TEX_SAMP_1					0x00000001
4979b8e80941Smrg#define A5XX_TEX_SAMP_1_COMPARE_FUNC__MASK			0x0000000e
4980b8e80941Smrg#define A5XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT			1
4981b8e80941Smrgstatic inline uint32_t A5XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
4982b8e80941Smrg{
4983b8e80941Smrg	return ((val) << A5XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A5XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
4984b8e80941Smrg}
4985b8e80941Smrg#define A5XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF			0x00000010
4986b8e80941Smrg#define A5XX_TEX_SAMP_1_UNNORM_COORDS				0x00000020
4987b8e80941Smrg#define A5XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR			0x00000040
4988b8e80941Smrg#define A5XX_TEX_SAMP_1_MAX_LOD__MASK				0x000fff00
4989b8e80941Smrg#define A5XX_TEX_SAMP_1_MAX_LOD__SHIFT				8
4990b8e80941Smrgstatic inline uint32_t A5XX_TEX_SAMP_1_MAX_LOD(float val)
4991b8e80941Smrg{
4992b8e80941Smrg	return ((((uint32_t)(val * 256.0))) << A5XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A5XX_TEX_SAMP_1_MAX_LOD__MASK;
4993b8e80941Smrg}
4994b8e80941Smrg#define A5XX_TEX_SAMP_1_MIN_LOD__MASK				0xfff00000
4995b8e80941Smrg#define A5XX_TEX_SAMP_1_MIN_LOD__SHIFT				20
4996b8e80941Smrgstatic inline uint32_t A5XX_TEX_SAMP_1_MIN_LOD(float val)
4997b8e80941Smrg{
4998b8e80941Smrg	return ((((uint32_t)(val * 256.0))) << A5XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A5XX_TEX_SAMP_1_MIN_LOD__MASK;
4999b8e80941Smrg}
5000b8e80941Smrg
5001b8e80941Smrg#define REG_A5XX_TEX_SAMP_2					0x00000002
5002b8e80941Smrg#define A5XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK			0xfffffff0
5003b8e80941Smrg#define A5XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT			4
5004b8e80941Smrgstatic inline uint32_t A5XX_TEX_SAMP_2_BCOLOR_OFFSET(uint32_t val)
5005b8e80941Smrg{
5006b8e80941Smrg	return ((val) << A5XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT) & A5XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK;
5007b8e80941Smrg}
5008b8e80941Smrg
5009b8e80941Smrg#define REG_A5XX_TEX_SAMP_3					0x00000003
5010b8e80941Smrg
5011b8e80941Smrg#define REG_A5XX_TEX_CONST_0					0x00000000
5012b8e80941Smrg#define A5XX_TEX_CONST_0_TILE_MODE__MASK			0x00000003
5013b8e80941Smrg#define A5XX_TEX_CONST_0_TILE_MODE__SHIFT			0
5014b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_0_TILE_MODE(enum a5xx_tile_mode val)
5015b8e80941Smrg{
5016b8e80941Smrg	return ((val) << A5XX_TEX_CONST_0_TILE_MODE__SHIFT) & A5XX_TEX_CONST_0_TILE_MODE__MASK;
5017b8e80941Smrg}
5018b8e80941Smrg#define A5XX_TEX_CONST_0_SRGB					0x00000004
5019b8e80941Smrg#define A5XX_TEX_CONST_0_SWIZ_X__MASK				0x00000070
5020b8e80941Smrg#define A5XX_TEX_CONST_0_SWIZ_X__SHIFT				4
5021b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_0_SWIZ_X(enum a5xx_tex_swiz val)
5022b8e80941Smrg{
5023b8e80941Smrg	return ((val) << A5XX_TEX_CONST_0_SWIZ_X__SHIFT) & A5XX_TEX_CONST_0_SWIZ_X__MASK;
5024b8e80941Smrg}
5025b8e80941Smrg#define A5XX_TEX_CONST_0_SWIZ_Y__MASK				0x00000380
5026b8e80941Smrg#define A5XX_TEX_CONST_0_SWIZ_Y__SHIFT				7
5027b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_0_SWIZ_Y(enum a5xx_tex_swiz val)
5028b8e80941Smrg{
5029b8e80941Smrg	return ((val) << A5XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A5XX_TEX_CONST_0_SWIZ_Y__MASK;
5030b8e80941Smrg}
5031b8e80941Smrg#define A5XX_TEX_CONST_0_SWIZ_Z__MASK				0x00001c00
5032b8e80941Smrg#define A5XX_TEX_CONST_0_SWIZ_Z__SHIFT				10
5033b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_0_SWIZ_Z(enum a5xx_tex_swiz val)
5034b8e80941Smrg{
5035b8e80941Smrg	return ((val) << A5XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A5XX_TEX_CONST_0_SWIZ_Z__MASK;
5036b8e80941Smrg}
5037b8e80941Smrg#define A5XX_TEX_CONST_0_SWIZ_W__MASK				0x0000e000
5038b8e80941Smrg#define A5XX_TEX_CONST_0_SWIZ_W__SHIFT				13
5039b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_0_SWIZ_W(enum a5xx_tex_swiz val)
5040b8e80941Smrg{
5041b8e80941Smrg	return ((val) << A5XX_TEX_CONST_0_SWIZ_W__SHIFT) & A5XX_TEX_CONST_0_SWIZ_W__MASK;
5042b8e80941Smrg}
5043b8e80941Smrg#define A5XX_TEX_CONST_0_MIPLVLS__MASK				0x000f0000
5044b8e80941Smrg#define A5XX_TEX_CONST_0_MIPLVLS__SHIFT				16
5045b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_0_MIPLVLS(uint32_t val)
5046b8e80941Smrg{
5047b8e80941Smrg	return ((val) << A5XX_TEX_CONST_0_MIPLVLS__SHIFT) & A5XX_TEX_CONST_0_MIPLVLS__MASK;
5048b8e80941Smrg}
5049b8e80941Smrg#define A5XX_TEX_CONST_0_SAMPLES__MASK				0x00300000
5050b8e80941Smrg#define A5XX_TEX_CONST_0_SAMPLES__SHIFT				20
5051b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_0_SAMPLES(enum a3xx_msaa_samples val)
5052b8e80941Smrg{
5053b8e80941Smrg	return ((val) << A5XX_TEX_CONST_0_SAMPLES__SHIFT) & A5XX_TEX_CONST_0_SAMPLES__MASK;
5054b8e80941Smrg}
5055b8e80941Smrg#define A5XX_TEX_CONST_0_FMT__MASK				0x3fc00000
5056b8e80941Smrg#define A5XX_TEX_CONST_0_FMT__SHIFT				22
5057b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_0_FMT(enum a5xx_tex_fmt val)
5058b8e80941Smrg{
5059b8e80941Smrg	return ((val) << A5XX_TEX_CONST_0_FMT__SHIFT) & A5XX_TEX_CONST_0_FMT__MASK;
5060b8e80941Smrg}
5061b8e80941Smrg#define A5XX_TEX_CONST_0_SWAP__MASK				0xc0000000
5062b8e80941Smrg#define A5XX_TEX_CONST_0_SWAP__SHIFT				30
5063b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_0_SWAP(enum a3xx_color_swap val)
5064b8e80941Smrg{
5065b8e80941Smrg	return ((val) << A5XX_TEX_CONST_0_SWAP__SHIFT) & A5XX_TEX_CONST_0_SWAP__MASK;
5066b8e80941Smrg}
5067b8e80941Smrg
5068b8e80941Smrg#define REG_A5XX_TEX_CONST_1					0x00000001
5069b8e80941Smrg#define A5XX_TEX_CONST_1_WIDTH__MASK				0x00007fff
5070b8e80941Smrg#define A5XX_TEX_CONST_1_WIDTH__SHIFT				0
5071b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_1_WIDTH(uint32_t val)
5072b8e80941Smrg{
5073b8e80941Smrg	return ((val) << A5XX_TEX_CONST_1_WIDTH__SHIFT) & A5XX_TEX_CONST_1_WIDTH__MASK;
5074b8e80941Smrg}
5075b8e80941Smrg#define A5XX_TEX_CONST_1_HEIGHT__MASK				0x3fff8000
5076b8e80941Smrg#define A5XX_TEX_CONST_1_HEIGHT__SHIFT				15
5077b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_1_HEIGHT(uint32_t val)
5078b8e80941Smrg{
5079b8e80941Smrg	return ((val) << A5XX_TEX_CONST_1_HEIGHT__SHIFT) & A5XX_TEX_CONST_1_HEIGHT__MASK;
5080b8e80941Smrg}
5081b8e80941Smrg
5082b8e80941Smrg#define REG_A5XX_TEX_CONST_2					0x00000002
5083b8e80941Smrg#define A5XX_TEX_CONST_2_FETCHSIZE__MASK			0x0000000f
5084b8e80941Smrg#define A5XX_TEX_CONST_2_FETCHSIZE__SHIFT			0
5085b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_2_FETCHSIZE(enum a5xx_tex_fetchsize val)
5086b8e80941Smrg{
5087b8e80941Smrg	return ((val) << A5XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A5XX_TEX_CONST_2_FETCHSIZE__MASK;
5088b8e80941Smrg}
5089b8e80941Smrg#define A5XX_TEX_CONST_2_PITCH__MASK				0x1fffff80
5090b8e80941Smrg#define A5XX_TEX_CONST_2_PITCH__SHIFT				7
5091b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_2_PITCH(uint32_t val)
5092b8e80941Smrg{
5093b8e80941Smrg	return ((val) << A5XX_TEX_CONST_2_PITCH__SHIFT) & A5XX_TEX_CONST_2_PITCH__MASK;
5094b8e80941Smrg}
5095b8e80941Smrg#define A5XX_TEX_CONST_2_TYPE__MASK				0x60000000
5096b8e80941Smrg#define A5XX_TEX_CONST_2_TYPE__SHIFT				29
5097b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_2_TYPE(enum a5xx_tex_type val)
5098b8e80941Smrg{
5099b8e80941Smrg	return ((val) << A5XX_TEX_CONST_2_TYPE__SHIFT) & A5XX_TEX_CONST_2_TYPE__MASK;
5100b8e80941Smrg}
5101b8e80941Smrg
5102b8e80941Smrg#define REG_A5XX_TEX_CONST_3					0x00000003
5103b8e80941Smrg#define A5XX_TEX_CONST_3_ARRAY_PITCH__MASK			0x00003fff
5104b8e80941Smrg#define A5XX_TEX_CONST_3_ARRAY_PITCH__SHIFT			0
5105b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_3_ARRAY_PITCH(uint32_t val)
5106b8e80941Smrg{
5107b8e80941Smrg	assert(!(val & 0xfff));
5108b8e80941Smrg	return ((val >> 12) << A5XX_TEX_CONST_3_ARRAY_PITCH__SHIFT) & A5XX_TEX_CONST_3_ARRAY_PITCH__MASK;
5109b8e80941Smrg}
5110b8e80941Smrg#define A5XX_TEX_CONST_3_FLAG					0x10000000
5111b8e80941Smrg
5112b8e80941Smrg#define REG_A5XX_TEX_CONST_4					0x00000004
5113b8e80941Smrg#define A5XX_TEX_CONST_4_BASE_LO__MASK				0xffffffe0
5114b8e80941Smrg#define A5XX_TEX_CONST_4_BASE_LO__SHIFT				5
5115b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_4_BASE_LO(uint32_t val)
5116b8e80941Smrg{
5117b8e80941Smrg	assert(!(val & 0x1f));
5118b8e80941Smrg	return ((val >> 5) << A5XX_TEX_CONST_4_BASE_LO__SHIFT) & A5XX_TEX_CONST_4_BASE_LO__MASK;
5119b8e80941Smrg}
5120b8e80941Smrg
5121b8e80941Smrg#define REG_A5XX_TEX_CONST_5					0x00000005
5122b8e80941Smrg#define A5XX_TEX_CONST_5_BASE_HI__MASK				0x0001ffff
5123b8e80941Smrg#define A5XX_TEX_CONST_5_BASE_HI__SHIFT				0
5124b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_5_BASE_HI(uint32_t val)
5125b8e80941Smrg{
5126b8e80941Smrg	return ((val) << A5XX_TEX_CONST_5_BASE_HI__SHIFT) & A5XX_TEX_CONST_5_BASE_HI__MASK;
5127b8e80941Smrg}
5128b8e80941Smrg#define A5XX_TEX_CONST_5_DEPTH__MASK				0x3ffe0000
5129b8e80941Smrg#define A5XX_TEX_CONST_5_DEPTH__SHIFT				17
5130b8e80941Smrgstatic inline uint32_t A5XX_TEX_CONST_5_DEPTH(uint32_t val)
5131b8e80941Smrg{
5132b8e80941Smrg	return ((val) << A5XX_TEX_CONST_5_DEPTH__SHIFT) & A5XX_TEX_CONST_5_DEPTH__MASK;
5133b8e80941Smrg}
5134b8e80941Smrg
5135b8e80941Smrg#define REG_A5XX_TEX_CONST_6					0x00000006
5136b8e80941Smrg
5137b8e80941Smrg#define REG_A5XX_TEX_CONST_7					0x00000007
5138b8e80941Smrg
5139b8e80941Smrg#define REG_A5XX_TEX_CONST_8					0x00000008
5140b8e80941Smrg
5141b8e80941Smrg#define REG_A5XX_TEX_CONST_9					0x00000009
5142b8e80941Smrg
5143b8e80941Smrg#define REG_A5XX_TEX_CONST_10					0x0000000a
5144b8e80941Smrg
5145b8e80941Smrg#define REG_A5XX_TEX_CONST_11					0x0000000b
5146b8e80941Smrg
5147b8e80941Smrg#define REG_A5XX_SSBO_0_0					0x00000000
5148b8e80941Smrg#define A5XX_SSBO_0_0_BASE_LO__MASK				0xffffffe0
5149b8e80941Smrg#define A5XX_SSBO_0_0_BASE_LO__SHIFT				5
5150b8e80941Smrgstatic inline uint32_t A5XX_SSBO_0_0_BASE_LO(uint32_t val)
5151b8e80941Smrg{
5152b8e80941Smrg	assert(!(val & 0x1f));
5153b8e80941Smrg	return ((val >> 5) << A5XX_SSBO_0_0_BASE_LO__SHIFT) & A5XX_SSBO_0_0_BASE_LO__MASK;
5154b8e80941Smrg}
5155b8e80941Smrg
5156b8e80941Smrg#define REG_A5XX_SSBO_0_1					0x00000001
5157b8e80941Smrg#define A5XX_SSBO_0_1_PITCH__MASK				0x003fffff
5158b8e80941Smrg#define A5XX_SSBO_0_1_PITCH__SHIFT				0
5159b8e80941Smrgstatic inline uint32_t A5XX_SSBO_0_1_PITCH(uint32_t val)
5160b8e80941Smrg{
5161b8e80941Smrg	return ((val) << A5XX_SSBO_0_1_PITCH__SHIFT) & A5XX_SSBO_0_1_PITCH__MASK;
5162b8e80941Smrg}
5163b8e80941Smrg
5164b8e80941Smrg#define REG_A5XX_SSBO_0_2					0x00000002
5165b8e80941Smrg#define A5XX_SSBO_0_2_ARRAY_PITCH__MASK				0x03fff000
5166b8e80941Smrg#define A5XX_SSBO_0_2_ARRAY_PITCH__SHIFT			12
5167b8e80941Smrgstatic inline uint32_t A5XX_SSBO_0_2_ARRAY_PITCH(uint32_t val)
5168b8e80941Smrg{
5169b8e80941Smrg	assert(!(val & 0xfff));
5170b8e80941Smrg	return ((val >> 12) << A5XX_SSBO_0_2_ARRAY_PITCH__SHIFT) & A5XX_SSBO_0_2_ARRAY_PITCH__MASK;
5171b8e80941Smrg}
5172b8e80941Smrg
5173b8e80941Smrg#define REG_A5XX_SSBO_0_3					0x00000003
5174b8e80941Smrg#define A5XX_SSBO_0_3_CPP__MASK					0x0000003f
5175b8e80941Smrg#define A5XX_SSBO_0_3_CPP__SHIFT				0
5176b8e80941Smrgstatic inline uint32_t A5XX_SSBO_0_3_CPP(uint32_t val)
5177b8e80941Smrg{
5178b8e80941Smrg	return ((val) << A5XX_SSBO_0_3_CPP__SHIFT) & A5XX_SSBO_0_3_CPP__MASK;
5179b8e80941Smrg}
5180b8e80941Smrg
5181b8e80941Smrg#define REG_A5XX_SSBO_1_0					0x00000000
5182b8e80941Smrg#define A5XX_SSBO_1_0_FMT__MASK					0x0000ff00
5183b8e80941Smrg#define A5XX_SSBO_1_0_FMT__SHIFT				8
5184b8e80941Smrgstatic inline uint32_t A5XX_SSBO_1_0_FMT(enum a5xx_tex_fmt val)
5185b8e80941Smrg{
5186b8e80941Smrg	return ((val) << A5XX_SSBO_1_0_FMT__SHIFT) & A5XX_SSBO_1_0_FMT__MASK;
5187b8e80941Smrg}
5188b8e80941Smrg#define A5XX_SSBO_1_0_WIDTH__MASK				0xffff0000
5189b8e80941Smrg#define A5XX_SSBO_1_0_WIDTH__SHIFT				16
5190b8e80941Smrgstatic inline uint32_t A5XX_SSBO_1_0_WIDTH(uint32_t val)
5191b8e80941Smrg{
5192b8e80941Smrg	return ((val) << A5XX_SSBO_1_0_WIDTH__SHIFT) & A5XX_SSBO_1_0_WIDTH__MASK;
5193b8e80941Smrg}
5194b8e80941Smrg
5195b8e80941Smrg#define REG_A5XX_SSBO_1_1					0x00000001
5196b8e80941Smrg#define A5XX_SSBO_1_1_HEIGHT__MASK				0x0000ffff
5197b8e80941Smrg#define A5XX_SSBO_1_1_HEIGHT__SHIFT				0
5198b8e80941Smrgstatic inline uint32_t A5XX_SSBO_1_1_HEIGHT(uint32_t val)
5199b8e80941Smrg{
5200b8e80941Smrg	return ((val) << A5XX_SSBO_1_1_HEIGHT__SHIFT) & A5XX_SSBO_1_1_HEIGHT__MASK;
5201b8e80941Smrg}
5202b8e80941Smrg#define A5XX_SSBO_1_1_DEPTH__MASK				0xffff0000
5203b8e80941Smrg#define A5XX_SSBO_1_1_DEPTH__SHIFT				16
5204b8e80941Smrgstatic inline uint32_t A5XX_SSBO_1_1_DEPTH(uint32_t val)
5205b8e80941Smrg{
5206b8e80941Smrg	return ((val) << A5XX_SSBO_1_1_DEPTH__SHIFT) & A5XX_SSBO_1_1_DEPTH__MASK;
5207b8e80941Smrg}
5208b8e80941Smrg
5209b8e80941Smrg#define REG_A5XX_SSBO_2_0					0x00000000
5210b8e80941Smrg#define A5XX_SSBO_2_0_BASE_LO__MASK				0xffffffff
5211b8e80941Smrg#define A5XX_SSBO_2_0_BASE_LO__SHIFT				0
5212b8e80941Smrgstatic inline uint32_t A5XX_SSBO_2_0_BASE_LO(uint32_t val)
5213b8e80941Smrg{
5214b8e80941Smrg	return ((val) << A5XX_SSBO_2_0_BASE_LO__SHIFT) & A5XX_SSBO_2_0_BASE_LO__MASK;
5215b8e80941Smrg}
5216b8e80941Smrg
5217b8e80941Smrg#define REG_A5XX_SSBO_2_1					0x00000001
5218b8e80941Smrg#define A5XX_SSBO_2_1_BASE_HI__MASK				0xffffffff
5219b8e80941Smrg#define A5XX_SSBO_2_1_BASE_HI__SHIFT				0
5220b8e80941Smrgstatic inline uint32_t A5XX_SSBO_2_1_BASE_HI(uint32_t val)
5221b8e80941Smrg{
5222b8e80941Smrg	return ((val) << A5XX_SSBO_2_1_BASE_HI__SHIFT) & A5XX_SSBO_2_1_BASE_HI__MASK;
5223b8e80941Smrg}
5224b8e80941Smrg
5225b8e80941Smrg
5226b8e80941Smrg#endif /* A5XX_XML */
5227