1b8e80941Smrg/*
2b8e80941Smrg * Copyright (c) 2012-2015 Etnaviv Project
3b8e80941Smrg *
4b8e80941Smrg * Permission is hereby granted, free of charge, to any person obtaining a
5b8e80941Smrg * copy of this software and associated documentation files (the "Software"),
6b8e80941Smrg * to deal in the Software without restriction, including without limitation
7b8e80941Smrg * the rights to use, copy, modify, merge, publish, distribute, sub license,
8b8e80941Smrg * and/or sell copies of the Software, and to permit persons to whom the
9b8e80941Smrg * Software is furnished to do so, subject to the following conditions:
10b8e80941Smrg *
11b8e80941Smrg * The above copyright notice and this permission notice (including the
12b8e80941Smrg * next paragraph) shall be included in all copies or substantial portions
13b8e80941Smrg * of the Software.
14b8e80941Smrg *
15b8e80941Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16b8e80941Smrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17b8e80941Smrg * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18b8e80941Smrg * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19b8e80941Smrg * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20b8e80941Smrg * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21b8e80941Smrg * DEALINGS IN THE SOFTWARE.
22b8e80941Smrg *
23b8e80941Smrg * Authors:
24b8e80941Smrg *    Wladimir J. van der Laan <laanwj@gmail.com>
25b8e80941Smrg */
26b8e80941Smrg
27b8e80941Smrg#include "etnaviv_asm.h"
28b8e80941Smrg#include "etnaviv_debug.h"
29b8e80941Smrg#include "etnaviv_util.h"
30b8e80941Smrg
31b8e80941Smrg/* An instruction can only read from one distinct uniform.
32b8e80941Smrg * This function verifies this property and returns true if the instruction
33b8e80941Smrg * is deemed correct and false otherwise.
34b8e80941Smrg */
35b8e80941Smrgstatic bool
36b8e80941Smrgcheck_uniforms(const struct etna_inst *inst)
37b8e80941Smrg{
38b8e80941Smrg   unsigned uni_rgroup = -1;
39b8e80941Smrg   unsigned uni_reg = -1;
40b8e80941Smrg   bool conflict = false;
41b8e80941Smrg
42b8e80941Smrg   for (unsigned i = 0; i < ETNA_NUM_SRC; i++) {
43b8e80941Smrg      const struct etna_inst_src *src = &inst->src[i];
44b8e80941Smrg
45b8e80941Smrg      if (!etna_rgroup_is_uniform(src->rgroup))
46b8e80941Smrg         continue;
47b8e80941Smrg
48b8e80941Smrg      if (uni_reg == -1) { /* first uniform used */
49b8e80941Smrg         uni_rgroup = src->rgroup;
50b8e80941Smrg         uni_reg = src->reg;
51b8e80941Smrg      } else { /* second or later; check that it is a re-use */
52b8e80941Smrg         if (uni_rgroup != src->rgroup || uni_reg != src->reg) {
53b8e80941Smrg            conflict = true;
54b8e80941Smrg         }
55b8e80941Smrg      }
56b8e80941Smrg   }
57b8e80941Smrg
58b8e80941Smrg   return !conflict;
59b8e80941Smrg}
60b8e80941Smrg
61b8e80941Smrgint
62b8e80941Smrgetna_assemble(uint32_t *out, const struct etna_inst *inst)
63b8e80941Smrg{
64b8e80941Smrg   /* cannot have both src2 and imm */
65b8e80941Smrg   if (inst->imm && inst->src[2].use)
66b8e80941Smrg      return 1;
67b8e80941Smrg
68b8e80941Smrg   if (!check_uniforms(inst))
69b8e80941Smrg      BUG("error: generating instruction that accesses two different uniforms");
70b8e80941Smrg
71b8e80941Smrg   assert(!(inst->opcode&~0x7f));
72b8e80941Smrg
73b8e80941Smrg   out[0] = VIV_ISA_WORD_0_OPCODE(inst->opcode & 0x3f) |
74b8e80941Smrg            VIV_ISA_WORD_0_COND(inst->cond) |
75b8e80941Smrg            COND(inst->sat, VIV_ISA_WORD_0_SAT) |
76b8e80941Smrg            COND(inst->dst.use, VIV_ISA_WORD_0_DST_USE) |
77b8e80941Smrg            VIV_ISA_WORD_0_DST_AMODE(inst->dst.amode) |
78b8e80941Smrg            VIV_ISA_WORD_0_DST_REG(inst->dst.reg) |
79b8e80941Smrg            VIV_ISA_WORD_0_DST_COMPS(inst->dst.comps) |
80b8e80941Smrg            VIV_ISA_WORD_0_TEX_ID(inst->tex.id);
81b8e80941Smrg   out[1] = VIV_ISA_WORD_1_TEX_AMODE(inst->tex.amode) |
82b8e80941Smrg            VIV_ISA_WORD_1_TEX_SWIZ(inst->tex.swiz) |
83b8e80941Smrg            COND(inst->src[0].use, VIV_ISA_WORD_1_SRC0_USE) |
84b8e80941Smrg            VIV_ISA_WORD_1_SRC0_REG(inst->src[0].reg) |
85b8e80941Smrg            COND(inst->type & 0x4, VIV_ISA_WORD_1_TYPE_BIT2) |
86b8e80941Smrg            VIV_ISA_WORD_1_SRC0_SWIZ(inst->src[0].swiz) |
87b8e80941Smrg            COND(inst->src[0].neg, VIV_ISA_WORD_1_SRC0_NEG) |
88b8e80941Smrg            COND(inst->src[0].abs, VIV_ISA_WORD_1_SRC0_ABS);
89b8e80941Smrg   out[2] = VIV_ISA_WORD_2_SRC0_AMODE(inst->src[0].amode) |
90b8e80941Smrg            VIV_ISA_WORD_2_SRC0_RGROUP(inst->src[0].rgroup) |
91b8e80941Smrg            COND(inst->src[1].use, VIV_ISA_WORD_2_SRC1_USE) |
92b8e80941Smrg            VIV_ISA_WORD_2_SRC1_REG(inst->src[1].reg) |
93b8e80941Smrg            COND(inst->opcode & 0x40, VIV_ISA_WORD_2_OPCODE_BIT6) |
94b8e80941Smrg            VIV_ISA_WORD_2_SRC1_SWIZ(inst->src[1].swiz) |
95b8e80941Smrg            COND(inst->src[1].neg, VIV_ISA_WORD_2_SRC1_NEG) |
96b8e80941Smrg            COND(inst->src[1].abs, VIV_ISA_WORD_2_SRC1_ABS) |
97b8e80941Smrg            VIV_ISA_WORD_2_SRC1_AMODE(inst->src[1].amode) |
98b8e80941Smrg            VIV_ISA_WORD_2_TYPE_BIT01(inst->type & 0x3);
99b8e80941Smrg   out[3] = VIV_ISA_WORD_3_SRC1_RGROUP(inst->src[1].rgroup) |
100b8e80941Smrg            COND(inst->src[2].use, VIV_ISA_WORD_3_SRC2_USE) |
101b8e80941Smrg            VIV_ISA_WORD_3_SRC2_REG(inst->src[2].reg) |
102b8e80941Smrg            VIV_ISA_WORD_3_SRC2_SWIZ(inst->src[2].swiz) |
103b8e80941Smrg            COND(inst->src[2].neg, VIV_ISA_WORD_3_SRC2_NEG) |
104b8e80941Smrg            COND(inst->src[2].abs, VIV_ISA_WORD_3_SRC2_ABS) |
105b8e80941Smrg            VIV_ISA_WORD_3_SRC2_AMODE(inst->src[2].amode) |
106b8e80941Smrg            VIV_ISA_WORD_3_SRC2_RGROUP(inst->src[2].rgroup);
107b8e80941Smrg   out[3] |= VIV_ISA_WORD_3_SRC2_IMM(inst->imm);
108b8e80941Smrg
109b8e80941Smrg   return 0;
110b8e80941Smrg}
111