1848b8605Smrg/**************************************************************************
2848b8605Smrg
3848b8605SmrgCopyright (C) 2004-2005 Nicolai Haehnle et al.
4848b8605Smrg
5848b8605SmrgPermission is hereby granted, free of charge, to any person obtaining a
6848b8605Smrgcopy of this software and associated documentation files (the "Software"),
7848b8605Smrgto deal in the Software without restriction, including without limitation
8848b8605Smrgon the rights to use, copy, modify, merge, publish, distribute, sub
9848b8605Smrglicense, and/or sell copies of the Software, and to permit persons to whom
10848b8605Smrgthe Software is furnished to do so, subject to the following conditions:
11848b8605Smrg
12848b8605SmrgThe above copyright notice and this permission notice (including the next
13848b8605Smrgparagraph) shall be included in all copies or substantial portions of the
14848b8605SmrgSoftware.
15848b8605Smrg
16848b8605SmrgTHE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17848b8605SmrgIMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18848b8605SmrgFITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19848b8605SmrgTHE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
20848b8605SmrgDAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21848b8605SmrgOTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22848b8605SmrgUSE OR OTHER DEALINGS IN THE SOFTWARE.
23848b8605Smrg
24848b8605Smrg**************************************************************************/
25848b8605Smrg
26848b8605Smrg/* *INDENT-OFF* */
27848b8605Smrg
28848b8605Smrg#ifndef _R300_REG_H
29848b8605Smrg#define _R300_REG_H
30848b8605Smrg
31848b8605Smrg#define R300_MC_INIT_MISC_LAT_TIMER	0x180
32848b8605Smrg#	define R300_MC_MISC__MC_CPR_INIT_LAT_SHIFT	0
33848b8605Smrg#	define R300_MC_MISC__MC_VF_INIT_LAT_SHIFT	4
34848b8605Smrg#	define R300_MC_MISC__MC_DISP0R_INIT_LAT_SHIFT	8
35848b8605Smrg#	define R300_MC_MISC__MC_DISP1R_INIT_LAT_SHIFT	12
36848b8605Smrg#	define R300_MC_MISC__MC_FIXED_INIT_LAT_SHIFT	16
37848b8605Smrg#	define R300_MC_MISC__MC_E2R_INIT_LAT_SHIFT	20
38848b8605Smrg#	define R300_MC_MISC__MC_SAME_PAGE_PRIO_SHIFT	24
39848b8605Smrg#	define R300_MC_MISC__MC_GLOBW_INIT_LAT_SHIFT	28
40848b8605Smrg
41848b8605Smrg
42848b8605Smrg#define R300_MC_INIT_GFX_LAT_TIMER	0x154
43848b8605Smrg#	define R300_MC_MISC__MC_G3D0R_INIT_LAT_SHIFT	0
44848b8605Smrg#	define R300_MC_MISC__MC_G3D1R_INIT_LAT_SHIFT	4
45848b8605Smrg#	define R300_MC_MISC__MC_G3D2R_INIT_LAT_SHIFT	8
46848b8605Smrg#	define R300_MC_MISC__MC_G3D3R_INIT_LAT_SHIFT	12
47848b8605Smrg#	define R300_MC_MISC__MC_TX0R_INIT_LAT_SHIFT	16
48848b8605Smrg#	define R300_MC_MISC__MC_TX1R_INIT_LAT_SHIFT	20
49848b8605Smrg#	define R300_MC_MISC__MC_GLOBR_INIT_LAT_SHIFT	24
50848b8605Smrg#	define R300_MC_MISC__MC_GLOBW_FULL_LAT_SHIFT	28
51848b8605Smrg
52848b8605Smrg/*
53848b8605Smrg * This file contains registers and constants for the R300. They have been
54848b8605Smrg * found mostly by examining command buffers captured using glxtest, as well
55848b8605Smrg * as by extrapolating some known registers and constants from the R200.
56848b8605Smrg * I am fairly certain that they are correct unless stated otherwise
57848b8605Smrg * in comments.
58848b8605Smrg */
59848b8605Smrg
60848b8605Smrg#define R300_SE_VPORT_XSCALE                0x1D98
61848b8605Smrg#define R300_SE_VPORT_XOFFSET               0x1D9C
62848b8605Smrg#define R300_SE_VPORT_YSCALE                0x1DA0
63848b8605Smrg#define R300_SE_VPORT_YOFFSET               0x1DA4
64848b8605Smrg#define R300_SE_VPORT_ZSCALE                0x1DA8
65848b8605Smrg#define R300_SE_VPORT_ZOFFSET               0x1DAC
66848b8605Smrg
67848b8605Smrg#define R300_VAP_PORT_IDX0		    0x2040
68848b8605Smrg/*
69848b8605Smrg * Vertex Array Processing (VAP) Control
70848b8605Smrg */
71848b8605Smrg#define R300_VAP_CNTL	0x2080
72848b8605Smrg#       define R300_PVS_NUM_SLOTS_SHIFT                 0
73848b8605Smrg#       define R300_PVS_NUM_CNTLRS_SHIFT                4
74848b8605Smrg#       define R300_PVS_NUM_FPUS_SHIFT                  8
75848b8605Smrg#       define R300_VF_MAX_VTX_NUM_SHIFT                18
76848b8605Smrg#       define R300_PVS_NUM_SLOTS(x)                    ((x) << 0)
77848b8605Smrg#       define R300_PVS_NUM_CNTLRS(x)                   ((x) << 4)
78848b8605Smrg#       define R300_PVS_NUM_FPUS(x)                     ((x) << 8)
79848b8605Smrg#       define R300_PVS_VF_MAX_VTX_NUM(x)               ((x) << 18)
80848b8605Smrg#       define R300_GL_CLIP_SPACE_DEF                   (0 << 22)
81848b8605Smrg#       define R300_DX_CLIP_SPACE_DEF                   (1 << 22)
82848b8605Smrg#       define R500_TCL_STATE_OPTIMIZATION              (1 << 23)
83848b8605Smrg
84848b8605Smrg/* This register is written directly and also starts data section
85848b8605Smrg * in many 3d CP_PACKET3's
86848b8605Smrg */
87848b8605Smrg#define R300_VAP_VF_CNTL	0x2084
88848b8605Smrg#	define	R300_VAP_VF_CNTL__PRIM_TYPE__SHIFT              0
89848b8605Smrg#	define  R300_VAP_VF_CNTL__PRIM_NONE                     (0<<0)
90848b8605Smrg#	define  R300_VAP_VF_CNTL__PRIM_POINTS                   (1<<0)
91848b8605Smrg#	define  R300_VAP_VF_CNTL__PRIM_LINES                    (2<<0)
92848b8605Smrg#	define  R300_VAP_VF_CNTL__PRIM_LINE_STRIP               (3<<0)
93848b8605Smrg#	define  R300_VAP_VF_CNTL__PRIM_TRIANGLES                (4<<0)
94848b8605Smrg#	define  R300_VAP_VF_CNTL__PRIM_TRIANGLE_FAN             (5<<0)
95848b8605Smrg#	define  R300_VAP_VF_CNTL__PRIM_TRIANGLE_STRIP           (6<<0)
96848b8605Smrg#	define  R300_VAP_VF_CNTL__PRIM_LINE_LOOP                (12<<0)
97848b8605Smrg#	define  R300_VAP_VF_CNTL__PRIM_QUADS                    (13<<0)
98848b8605Smrg#	define  R300_VAP_VF_CNTL__PRIM_QUAD_STRIP               (14<<0)
99848b8605Smrg#	define  R300_VAP_VF_CNTL__PRIM_POLYGON                  (15<<0)
100848b8605Smrg
101848b8605Smrg#	define	R300_VAP_VF_CNTL__PRIM_WALK__SHIFT              4
102848b8605Smrg	/* State based - direct writes to registers trigger vertex
103848b8605Smrg           generation */
104848b8605Smrg#	define	R300_VAP_VF_CNTL__PRIM_WALK_STATE_BASED         (0<<4)
105848b8605Smrg#	define	R300_VAP_VF_CNTL__PRIM_WALK_INDICES             (1<<4)
106848b8605Smrg#	define	R300_VAP_VF_CNTL__PRIM_WALK_VERTEX_LIST         (2<<4)
107848b8605Smrg#	define	R300_VAP_VF_CNTL__PRIM_WALK_VERTEX_EMBEDDED     (3<<4)
108848b8605Smrg
109848b8605Smrg	/* I don't think I saw these three used.. */
110848b8605Smrg#	define	R300_VAP_VF_CNTL__COLOR_ORDER__SHIFT            6
111848b8605Smrg#	define	R300_VAP_VF_CNTL__TCL_OUTPUT_CTL_ENA__SHIFT     9
112848b8605Smrg#	define	R300_VAP_VF_CNTL__PROG_STREAM_ENA__SHIFT        10
113848b8605Smrg
114848b8605Smrg	/* index size - when not set the indices are assumed to be 16 bit */
115848b8605Smrg#	define	R300_VAP_VF_CNTL__INDEX_SIZE_32bit              (1<<11)
116848b8605Smrg#       define R500_VAP_VF_CNTL__USE_ALT_NUM_VERTS          (1<<14)
117848b8605Smrg	/* number of vertices */
118848b8605Smrg#	define	R300_VAP_VF_CNTL__NUM_VERTICES__SHIFT           16
119848b8605Smrg
120848b8605Smrg#define R500_VAP_INDEX_OFFSET		    0x208c
121848b8605Smrg
122848b8605Smrg#define R500_VAP_ALT_NUM_VERTICES                           0x2088
123848b8605Smrg
124848b8605Smrg#define R300_VAP_OUTPUT_VTX_FMT_0           0x2090
125848b8605Smrg#       define R300_VAP_OUTPUT_VTX_FMT_0__POS_PRESENT     (1<<0)
126848b8605Smrg#       define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_0_PRESENT (1<<1)
127848b8605Smrg#       define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_1_PRESENT (1<<2)
128848b8605Smrg#       define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_2_PRESENT (1<<3)
129848b8605Smrg#       define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_3_PRESENT (1<<4)
130848b8605Smrg#       define R300_VAP_OUTPUT_VTX_FMT_0__PT_SIZE_PRESENT (1<<16)
131848b8605Smrg
132848b8605Smrg#define R300_VAP_OUTPUT_VTX_FMT_1           0x2094
133848b8605Smrg	/* each of the following is 3 bits wide, specifies number
134848b8605Smrg	   of components */
135848b8605Smrg#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_0_COMP_CNT_SHIFT 0
136848b8605Smrg#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_1_COMP_CNT_SHIFT 3
137848b8605Smrg#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_2_COMP_CNT_SHIFT 6
138848b8605Smrg#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_3_COMP_CNT_SHIFT 9
139848b8605Smrg#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_4_COMP_CNT_SHIFT 12
140848b8605Smrg#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_5_COMP_CNT_SHIFT 15
141848b8605Smrg#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_6_COMP_CNT_SHIFT 18
142848b8605Smrg#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_7_COMP_CNT_SHIFT 21
143848b8605Smrg#	define R300_VAP_OUTPUT_VTX_FMT_1__NOT_PRESENT  0
144848b8605Smrg#	define R300_VAP_OUTPUT_VTX_FMT_1__1_COMPONENT  1
145848b8605Smrg#	define R300_VAP_OUTPUT_VTX_FMT_1__2_COMPONENTS 2
146848b8605Smrg#	define R300_VAP_OUTPUT_VTX_FMT_1__3_COMPONENTS 3
147848b8605Smrg#	define R300_VAP_OUTPUT_VTX_FMT_1__4_COMPONENTS 4
148848b8605Smrg
149848b8605Smrg#define R300_VAP_VPORT_XSCALE                     0x2098
150848b8605Smrg#define R300_VAP_VPORT_XOFFSET                    0x209c
151848b8605Smrg#define R300_VAP_VPORT_YSCALE                     0x20a0
152848b8605Smrg#define R300_VAP_VPORT_YOFFSET                    0x20a4
153848b8605Smrg#define R300_VAP_VPORT_ZSCALE                     0x20a8
154848b8605Smrg#define R300_VAP_VPORT_ZOFFSET                    0x20ac
155848b8605Smrg
156848b8605Smrg#define R300_VAP_VTE_CNTL                         0x20b0
157848b8605Smrg#define R300_SE_VTE_CNTL R300_VAP_VTE_CNTL
158848b8605Smrg#   define R300_VPORT_X_SCALE_ENA                           (1 << 0)
159848b8605Smrg#   define R300_VPORT_X_OFFSET_ENA                          (1 << 1)
160848b8605Smrg#   define R300_VPORT_Y_SCALE_ENA                           (1 << 2)
161848b8605Smrg#   define R300_VPORT_Y_OFFSET_ENA                          (1 << 3)
162848b8605Smrg#   define R300_VPORT_Z_SCALE_ENA                           (1 << 4)
163848b8605Smrg#   define R300_VPORT_Z_OFFSET_ENA                          (1 << 5)
164848b8605Smrg#   define R300_VTX_XY_FMT                                  (1 << 8)
165848b8605Smrg#   define R300_VTX_Z_FMT                                   (1 << 9)
166848b8605Smrg#   define R300_VTX_W0_FMT                                  (1 << 10)
167848b8605Smrg#   define R300_SERIAL_PROC_ENA                             (1 << 11)
168848b8605Smrg
169848b8605Smrg#define R300_VAP_VTX_SIZE               0x20b4
170848b8605Smrg
171848b8605Smrg/* BEGIN: Vertex data assembly - lots of uncertainties */
172848b8605Smrg
173848b8605Smrg/* gap */
174848b8605Smrg
175848b8605Smrg/* Maximum Vertex Indx Clamp */
176848b8605Smrg#define R300_VAP_VF_MAX_VTX_INDX         0x2134
177848b8605Smrg/* Minimum Vertex Indx Clamp */
178848b8605Smrg#define R300_VAP_VF_MIN_VTX_INDX         0x2138
179848b8605Smrg
180848b8605Smrg/** Vertex assembler/processor control status */
181848b8605Smrg#define R300_VAP_CNTL_STATUS              0x2140
182848b8605Smrg/* No swap at all (default) */
183848b8605Smrg#	define R300_VC_NO_SWAP                  (0 << 0)
184848b8605Smrg/* 16-bit swap: 0xAABBCCDD becomes 0xBBAADDCC */
185848b8605Smrg#	define R300_VC_16BIT_SWAP               (1 << 0)
186848b8605Smrg/* 32-bit swap: 0xAABBCCDD becomes 0xDDCCBBAA */
187848b8605Smrg#	define R300_VC_32BIT_SWAP               (2 << 0)
188848b8605Smrg/* Half-dword swap: 0xAABBCCDD becomes 0xCCDDAABB */
189848b8605Smrg#	define R300_VC_HALF_DWORD_SWAP          (3 << 0)
190848b8605Smrg/* The TCL engine will not be used (as it is logically or even physically removed) */
191848b8605Smrg#	define R300_VAP_TCL_BYPASS		(1 << 8)
192848b8605Smrg/* Read only flag if TCL engine is busy. */
193848b8605Smrg#	define R300_VAP_PVS_BUSY                (1 << 11)
194848b8605Smrg/* Read only flag if the vertex store is busy. */
195848b8605Smrg#	define R300_VAP_VS_BUSY                 (1 << 24)
196848b8605Smrg/* Read only flag if the reciprocal engine is busy. */
197848b8605Smrg#	define R300_VAP_RCP_BUSY                (1 << 25)
198848b8605Smrg/* Read only flag if the viewport transform engine is busy. */
199848b8605Smrg#	define R300_VAP_VTE_BUSY                (1 << 26)
200848b8605Smrg/* Read only flag if the memory interface unit is busy. */
201848b8605Smrg#	define R300_VAP_MUI_BUSY                (1 << 27)
202848b8605Smrg/* Read only flag if the vertex cache is busy. */
203848b8605Smrg#	define R300_VAP_VC_BUSY                 (1 << 28)
204848b8605Smrg/* Read only flag if the vertex fetcher is busy. */
205848b8605Smrg#	define R300_VAP_VF_BUSY                 (1 << 29)
206848b8605Smrg/* Read only flag if the register pipeline is busy. */
207848b8605Smrg#	define R300_VAP_REGPIPE_BUSY            (1 << 30)
208848b8605Smrg/* Read only flag if the VAP engine is busy. */
209848b8605Smrg#	define R300_VAP_VAP_BUSY                (1 << 31)
210848b8605Smrg
211848b8605Smrg/* gap */
212848b8605Smrg
213848b8605Smrg/* Where do we get our vertex data?
214848b8605Smrg *
215848b8605Smrg * Vertex data either comes either from immediate mode registers or from
216848b8605Smrg * vertex arrays.
217848b8605Smrg * There appears to be no mixed mode (though we can force the pitch of
218848b8605Smrg * vertex arrays to 0, effectively reusing the same element over and over
219848b8605Smrg * again).
220848b8605Smrg *
221848b8605Smrg * Immediate mode is controlled by the INPUT_CNTL registers. I am not sure
222848b8605Smrg * if these registers influence vertex array processing.
223848b8605Smrg *
224848b8605Smrg * Vertex arrays are controlled via the 3D_LOAD_VBPNTR packet3.
225848b8605Smrg *
226848b8605Smrg * In both cases, vertex attributes are then passed through INPUT_ROUTE.
227848b8605Smrg *
228848b8605Smrg * Beginning with INPUT_ROUTE_0_0 is a list of WORDs that route vertex data
229848b8605Smrg * into the vertex processor's input registers.
230848b8605Smrg * The first word routes the first input, the second word the second, etc.
231848b8605Smrg * The corresponding input is routed into the register with the given index.
232848b8605Smrg * The list is ended by a word with INPUT_ROUTE_END set.
233848b8605Smrg *
234848b8605Smrg * Always set COMPONENTS_4 in immediate mode.
235848b8605Smrg */
236848b8605Smrg
237848b8605Smrg#define R300_VAP_PROG_STREAM_CNTL_0                     0x2150
238848b8605Smrg#       define R300_DATA_TYPE_0_SHIFT                   0
239848b8605Smrg#       define R300_DATA_TYPE_FLOAT_1                   0
240848b8605Smrg#       define R300_DATA_TYPE_FLOAT_2                   1
241848b8605Smrg#       define R300_DATA_TYPE_FLOAT_3                   2
242848b8605Smrg#       define R300_DATA_TYPE_FLOAT_4                   3
243848b8605Smrg#       define R300_DATA_TYPE_BYTE                      4
244848b8605Smrg#       define R300_DATA_TYPE_D3DCOLOR                  5
245848b8605Smrg#       define R300_DATA_TYPE_SHORT_2                   6
246848b8605Smrg#       define R300_DATA_TYPE_SHORT_4                   7
247848b8605Smrg#       define R300_DATA_TYPE_VECTOR_3_TTT              8
248848b8605Smrg#       define R300_DATA_TYPE_VECTOR_3_EET              9
249848b8605Smrg#       define R300_DATA_TYPE_FLOAT_8                   10
250848b8605Smrg#       define R300_DATA_TYPE_FLT16_2                   11
251848b8605Smrg#       define R300_DATA_TYPE_FLT16_4                   12
252848b8605Smrg#       define R300_SKIP_DWORDS_SHIFT                   4
253848b8605Smrg#       define R300_DST_VEC_LOC_SHIFT                   8
254848b8605Smrg#       define R300_LAST_VEC                            (1 << 13)
255848b8605Smrg#       define R300_SIGNED                              (1 << 14)
256848b8605Smrg#       define R300_NORMALIZE                           (1 << 15)
257848b8605Smrg#       define R300_DATA_TYPE_1_SHIFT                   16
258848b8605Smrg#define R300_VAP_PROG_STREAM_CNTL_1                     0x2154
259848b8605Smrg#define R300_VAP_PROG_STREAM_CNTL_2                     0x2158
260848b8605Smrg#define R300_VAP_PROG_STREAM_CNTL_3                     0x215C
261848b8605Smrg#define R300_VAP_PROG_STREAM_CNTL_4                     0x2160
262848b8605Smrg#define R300_VAP_PROG_STREAM_CNTL_5                     0x2164
263848b8605Smrg#define R300_VAP_PROG_STREAM_CNTL_6                     0x2168
264848b8605Smrg#define R300_VAP_PROG_STREAM_CNTL_7                     0x216C
265848b8605Smrg/* gap */
266848b8605Smrg
267848b8605Smrg/* Notes:
268848b8605Smrg *  - always set up to produce at least two attributes:
269848b8605Smrg *    if vertex program uses only position, fglrx will set normal, too
270848b8605Smrg *  - INPUT_CNTL_0_COLOR and INPUT_CNTL_COLOR bits are always equal.
271848b8605Smrg */
272848b8605Smrg#define R300_VAP_VTX_STATE_CNTL               0x2180
273848b8605Smrg#       define R300_COLOR_0_ASSEMBLY_SHIFT    0
274848b8605Smrg#       define R300_SEL_COLOR                 0
275848b8605Smrg#       define R300_SEL_USER_COLOR_0          1
276848b8605Smrg#       define R300_SEL_USER_COLOR_1          2
277848b8605Smrg#       define R300_COLOR_1_ASSEMBLY_SHIFT    2
278848b8605Smrg#       define R300_COLOR_2_ASSEMBLY_SHIFT    4
279848b8605Smrg#       define R300_COLOR_3_ASSEMBLY_SHIFT    6
280848b8605Smrg#       define R300_COLOR_4_ASSEMBLY_SHIFT    8
281848b8605Smrg#       define R300_COLOR_5_ASSEMBLY_SHIFT    10
282848b8605Smrg#       define R300_COLOR_6_ASSEMBLY_SHIFT    12
283848b8605Smrg#       define R300_COLOR_7_ASSEMBLY_SHIFT    14
284848b8605Smrg#       define R300_UPDATE_USER_COLOR_0_ENA   (1 << 16)
285848b8605Smrg
286848b8605Smrg/*
287848b8605Smrg * Each bit in this field applies to the corresponding vector in the VSM
288848b8605Smrg * memory (i.e. Bit 0 applies to VECTOR_0 (POSITION), etc.). If the bit
289848b8605Smrg * is set, then the corresponding 4-Dword Vector is output into the Vertex Stream.
290848b8605Smrg */
291848b8605Smrg#define R300_VAP_VSM_VTX_ASSM               0x2184
292848b8605Smrg#       define R300_INPUT_CNTL_POS               0x00000001
293848b8605Smrg#       define R300_INPUT_CNTL_NORMAL            0x00000002
294848b8605Smrg#       define R300_INPUT_CNTL_COLOR             0x00000004
295848b8605Smrg#       define R300_INPUT_CNTL_TC0               0x00000400
296848b8605Smrg#       define R300_INPUT_CNTL_TC1               0x00000800
297848b8605Smrg#       define R300_INPUT_CNTL_TC2               0x00001000 /* GUESS */
298848b8605Smrg#       define R300_INPUT_CNTL_TC3               0x00002000 /* GUESS */
299848b8605Smrg#       define R300_INPUT_CNTL_TC4               0x00004000 /* GUESS */
300848b8605Smrg#       define R300_INPUT_CNTL_TC5               0x00008000 /* GUESS */
301848b8605Smrg#       define R300_INPUT_CNTL_TC6               0x00010000 /* GUESS */
302848b8605Smrg#       define R300_INPUT_CNTL_TC7               0x00020000 /* GUESS */
303848b8605Smrg
304848b8605Smrg/* Programmable Stream Control Signed Normalize Control */
305848b8605Smrg#define R300_VAP_PSC_SGN_NORM_CNTL                0x21dc
306848b8605Smrg#   define SGN_NORM_ZERO                                    0
307848b8605Smrg#   define SGN_NORM_ZERO_CLAMP_MINUS_ONE                    1
308848b8605Smrg#   define SGN_NORM_NO_ZERO                                 2
309848b8605Smrg#   define R300_SGN_NORM_NO_ZERO (SGN_NORM_NO_ZERO | \
310848b8605Smrg        (SGN_NORM_NO_ZERO << 2) | (SGN_NORM_NO_ZERO << 4) | \
311848b8605Smrg        (SGN_NORM_NO_ZERO << 6) | (SGN_NORM_NO_ZERO << 8) | \
312848b8605Smrg        (SGN_NORM_NO_ZERO << 10) | (SGN_NORM_NO_ZERO << 12) | \
313848b8605Smrg        (SGN_NORM_NO_ZERO << 14) | (SGN_NORM_NO_ZERO << 16) | \
314848b8605Smrg        (SGN_NORM_NO_ZERO << 18) | (SGN_NORM_NO_ZERO << 20) | \
315848b8605Smrg        (SGN_NORM_NO_ZERO << 22) | (SGN_NORM_NO_ZERO << 24) | \
316848b8605Smrg        (SGN_NORM_NO_ZERO << 26) | (SGN_NORM_NO_ZERO << 28) | \
317848b8605Smrg        (SGN_NORM_NO_ZERO << 30))
318848b8605Smrg
319848b8605Smrg/* gap */
320848b8605Smrg
321848b8605Smrg/* Words parallel to INPUT_ROUTE_0; All words that are active in INPUT_ROUTE_0
322848b8605Smrg * are set to a swizzling bit pattern, other words are 0.
323848b8605Smrg *
324848b8605Smrg * In immediate mode, the pattern is always set to xyzw. In vertex array
325848b8605Smrg * mode, the swizzling pattern is e.g. used to set zw components in texture
326848b8605Smrg * coordinates with only tweo components.
327848b8605Smrg */
328848b8605Smrg#define R300_VAP_PROG_STREAM_CNTL_EXT_0                 0x21e0
329848b8605Smrg#       define R300_SWIZZLE0_SHIFT                      0
330848b8605Smrg#       define R300_SWIZZLE_SELECT_X_SHIFT              0
331848b8605Smrg#       define R300_SWIZZLE_SELECT_Y_SHIFT              3
332848b8605Smrg#       define R300_SWIZZLE_SELECT_Z_SHIFT              6
333848b8605Smrg#       define R300_SWIZZLE_SELECT_W_SHIFT              9
334848b8605Smrg
335848b8605Smrg#       define R300_SWIZZLE_SELECT_X                    0
336848b8605Smrg#       define R300_SWIZZLE_SELECT_Y                    1
337848b8605Smrg#       define R300_SWIZZLE_SELECT_Z                    2
338848b8605Smrg#       define R300_SWIZZLE_SELECT_W                    3
339848b8605Smrg#       define R300_SWIZZLE_SELECT_FP_ZERO              4
340848b8605Smrg#       define R300_SWIZZLE_SELECT_FP_ONE               5
341848b8605Smrg/* alternate forms for r300_emit.c */
342848b8605Smrg#       define R300_INPUT_ROUTE_SELECT_X    0
343848b8605Smrg#       define R300_INPUT_ROUTE_SELECT_Y    1
344848b8605Smrg#       define R300_INPUT_ROUTE_SELECT_Z    2
345848b8605Smrg#       define R300_INPUT_ROUTE_SELECT_W    3
346848b8605Smrg#       define R300_INPUT_ROUTE_SELECT_ZERO 4
347848b8605Smrg#       define R300_INPUT_ROUTE_SELECT_ONE  5
348848b8605Smrg
349848b8605Smrg#       define R300_WRITE_ENA_SHIFT                     12
350848b8605Smrg#       define R300_WRITE_ENA_X                         1
351848b8605Smrg#       define R300_WRITE_ENA_Y                         2
352848b8605Smrg#       define R300_WRITE_ENA_Z                         4
353848b8605Smrg#       define R300_WRITE_ENA_W                         8
354848b8605Smrg#       define R300_SWIZZLE1_SHIFT                      16
355848b8605Smrg
356848b8605Smrg#       define R300_VAP_SWIZZLE_X001 \
357848b8605Smrg        ((R300_SWIZZLE_SELECT_X << R300_SWIZZLE_SELECT_X_SHIFT) | \
358848b8605Smrg         (R300_SWIZZLE_SELECT_FP_ZERO << R300_SWIZZLE_SELECT_Y_SHIFT) | \
359848b8605Smrg         (R300_SWIZZLE_SELECT_FP_ZERO << R300_SWIZZLE_SELECT_Z_SHIFT) | \
360848b8605Smrg         (R300_SWIZZLE_SELECT_FP_ONE << R300_SWIZZLE_SELECT_W_SHIFT) | \
361848b8605Smrg         (0xf << R300_WRITE_ENA_SHIFT))
362848b8605Smrg
363848b8605Smrg#       define R300_VAP_SWIZZLE_XY01 \
364848b8605Smrg        ((R300_SWIZZLE_SELECT_X << R300_SWIZZLE_SELECT_X_SHIFT) | \
365848b8605Smrg         (R300_SWIZZLE_SELECT_Y << R300_SWIZZLE_SELECT_Y_SHIFT) | \
366848b8605Smrg         (R300_SWIZZLE_SELECT_FP_ZERO << R300_SWIZZLE_SELECT_Z_SHIFT) | \
367848b8605Smrg         (R300_SWIZZLE_SELECT_FP_ONE << R300_SWIZZLE_SELECT_W_SHIFT) | \
368848b8605Smrg         (0xf << R300_WRITE_ENA_SHIFT))
369848b8605Smrg
370848b8605Smrg#       define R300_VAP_SWIZZLE_XYZ1 \
371848b8605Smrg        ((R300_SWIZZLE_SELECT_X << R300_SWIZZLE_SELECT_X_SHIFT) | \
372848b8605Smrg         (R300_SWIZZLE_SELECT_Y << R300_SWIZZLE_SELECT_Y_SHIFT) | \
373848b8605Smrg         (R300_SWIZZLE_SELECT_Z << R300_SWIZZLE_SELECT_Z_SHIFT) | \
374848b8605Smrg         (R300_SWIZZLE_SELECT_FP_ONE << R300_SWIZZLE_SELECT_W_SHIFT) | \
375848b8605Smrg         (0xf << R300_WRITE_ENA_SHIFT))
376848b8605Smrg
377848b8605Smrg#       define R300_VAP_SWIZZLE_XYZW \
378848b8605Smrg        ((R300_SWIZZLE_SELECT_X << R300_SWIZZLE_SELECT_X_SHIFT) | \
379848b8605Smrg         (R300_SWIZZLE_SELECT_Y << R300_SWIZZLE_SELECT_Y_SHIFT) | \
380848b8605Smrg         (R300_SWIZZLE_SELECT_Z << R300_SWIZZLE_SELECT_Z_SHIFT) | \
381848b8605Smrg         (R300_SWIZZLE_SELECT_W << R300_SWIZZLE_SELECT_W_SHIFT) | \
382848b8605Smrg         (0xf << R300_WRITE_ENA_SHIFT))
383848b8605Smrg
384848b8605Smrg#define R300_VAP_PROG_STREAM_CNTL_EXT_1                 0x21e4
385848b8605Smrg#define R300_VAP_PROG_STREAM_CNTL_EXT_2                 0x21e8
386848b8605Smrg#define R300_VAP_PROG_STREAM_CNTL_EXT_3                 0x21ec
387848b8605Smrg#define R300_VAP_PROG_STREAM_CNTL_EXT_4                 0x21f0
388848b8605Smrg#define R300_VAP_PROG_STREAM_CNTL_EXT_5                 0x21f4
389848b8605Smrg#define R300_VAP_PROG_STREAM_CNTL_EXT_6                 0x21f8
390848b8605Smrg#define R300_VAP_PROG_STREAM_CNTL_EXT_7                 0x21fc
391848b8605Smrg
392848b8605Smrg/* END: Vertex data assembly */
393848b8605Smrg
394848b8605Smrg/* gap */
395848b8605Smrg
396848b8605Smrg/* BEGIN: Upload vertex program and data */
397848b8605Smrg
398848b8605Smrg/*
399848b8605Smrg * The programmable vertex shader unit has a memory bank of unknown size
400848b8605Smrg * that can be written to in 16 byte units by writing the address into
401848b8605Smrg * UPLOAD_ADDRESS, followed by data in UPLOAD_DATA (multiples of 4 DWORDs).
402848b8605Smrg *
403848b8605Smrg * Pointers into the memory bank are always in multiples of 16 bytes.
404848b8605Smrg *
405848b8605Smrg * The memory bank is divided into areas with fixed meaning.
406848b8605Smrg *
407848b8605Smrg * Starting at address UPLOAD_PROGRAM: Vertex program instructions.
408848b8605Smrg * Native limits reported by drivers from ATI suggest size 256 (i.e. 4KB),
409848b8605Smrg * whereas the difference between known addresses suggests size 512.
410848b8605Smrg *
411848b8605Smrg * Starting at address UPLOAD_PARAMETERS: Vertex program parameters.
412848b8605Smrg * Native reported limits and the VPI layout suggest size 256, whereas
413848b8605Smrg * difference between known addresses suggests size 512.
414848b8605Smrg *
415848b8605Smrg * At address UPLOAD_POINTSIZE is a vector (0, 0, ps, 0), where ps is the
416848b8605Smrg * floating point pointsize. The exact purpose of this state is uncertain,
417848b8605Smrg * as there is also the R300_RE_POINTSIZE register.
418848b8605Smrg *
419848b8605Smrg * Multiple vertex programs and parameter sets can be loaded at once,
420848b8605Smrg * which could explain the size discrepancy.
421848b8605Smrg */
422848b8605Smrg#define R300_VAP_PVS_VECTOR_INDX_REG         0x2200
423848b8605Smrg#       define R300_PVS_CODE_START           0
424848b8605Smrg#       define R300_MAX_PVS_CODE_LINES       256
425848b8605Smrg#       define R500_MAX_PVS_CODE_LINES       1024
426848b8605Smrg#       define R300_PVS_CONST_START          512
427848b8605Smrg#       define R500_PVS_CONST_START          1024
428848b8605Smrg#       define R300_MAX_PVS_CONST_VECS       256
429848b8605Smrg#       define R500_MAX_PVS_CONST_VECS       256
430848b8605Smrg#       define R300_PVS_UCP_START            1024
431848b8605Smrg#       define R500_PVS_UCP_START            1536
432848b8605Smrg#       define R300_POINT_VPORT_SCALE_OFFSET 1030
433848b8605Smrg#       define R500_POINT_VPORT_SCALE_OFFSET 1542
434848b8605Smrg#       define R300_POINT_GEN_TEX_OFFSET     1031
435848b8605Smrg#       define R500_POINT_GEN_TEX_OFFSET     1543
436848b8605Smrg
437848b8605Smrg/*
438848b8605Smrg * These are obsolete defines form r300_context.h, but they might give some
439848b8605Smrg * clues when investigating the addresses further...
440848b8605Smrg */
441848b8605Smrg#if 0
442848b8605Smrg#define VSF_DEST_PROGRAM        0x0
443848b8605Smrg#define VSF_DEST_MATRIX0        0x200
444848b8605Smrg#define VSF_DEST_MATRIX1        0x204
445848b8605Smrg#define VSF_DEST_MATRIX2        0x208
446848b8605Smrg#define VSF_DEST_VECTOR0        0x20c
447848b8605Smrg#define VSF_DEST_VECTOR1        0x20d
448848b8605Smrg#define VSF_DEST_UNKNOWN1       0x400
449848b8605Smrg#define VSF_DEST_UNKNOWN2       0x406
450848b8605Smrg#endif
451848b8605Smrg
452848b8605Smrg/* gap */
453848b8605Smrg
454848b8605Smrg#define R300_VAP_PVS_UPLOAD_DATA            0x2208
455848b8605Smrg
456848b8605Smrg/* END: Upload vertex program and data */
457848b8605Smrg
458848b8605Smrg/* gap */
459848b8605Smrg
460848b8605Smrg/* I do not know the purpose of this register. However, I do know that
461848b8605Smrg * it is set to 221C_CLEAR for clear operations and to 221C_NORMAL
462848b8605Smrg * for normal rendering.
463848b8605Smrg *
464848b8605Smrg * 2007-11-05: This register is the user clip plane control register, but there
465848b8605Smrg * also seems to be a rendering mode control; the NORMAL/CLEAR defines.
466848b8605Smrg *
467848b8605Smrg * See bug #9871. http://bugs.freedesktop.org/attachment.cgi?id=10672&action=view
468848b8605Smrg */
469848b8605Smrg#define R500_VAP_TEX_TO_COLOR_CNTL		0x2218
470848b8605Smrg
471848b8605Smrg#define R300_VAP_CLIP_CNTL                       0x221C
472848b8605Smrg#       define R300_VAP_UCP_ENABLE_0             (1 << 0)
473848b8605Smrg#       define R300_VAP_UCP_ENABLE_1             (1 << 1)
474848b8605Smrg#       define R300_VAP_UCP_ENABLE_2             (1 << 2)
475848b8605Smrg#       define R300_VAP_UCP_ENABLE_3             (1 << 3)
476848b8605Smrg#       define R300_VAP_UCP_ENABLE_4             (1 << 4)
477848b8605Smrg#       define R300_VAP_UCP_ENABLE_5             (1 << 5)
478848b8605Smrg#       define R300_PS_UCP_MODE_DIST_COP         (0 << 14)
479848b8605Smrg#       define R300_PS_UCP_MODE_RADIUS_COP       (1 << 14)
480848b8605Smrg#       define R300_PS_UCP_MODE_RADIUS_COP_CLIP  (2 << 14)
481848b8605Smrg#       define R300_PS_UCP_MODE_CLIP_AS_TRIFAN   (3 << 14)
482848b8605Smrg#       define R300_CLIP_DISABLE                 (1 << 16)
483848b8605Smrg#       define R300_UCP_CULL_ONLY_ENABLE         (1 << 17)
484848b8605Smrg#       define R300_BOUNDARY_EDGE_FLAG_ENABLE    (1 << 18)
485848b8605Smrg#       define R500_COLOR2_IS_TEXTURE            (1 << 20)
486848b8605Smrg#       define R500_COLOR3_IS_TEXTURE            (1 << 21)
487848b8605Smrg
488848b8605Smrg/* These seem to be per-pixel and per-vertex X and Y clipping planes. The first
489848b8605Smrg * plane is per-pixel and the second plane is per-vertex.
490848b8605Smrg *
491848b8605Smrg * This was determined by experimentation alone but I believe it is correct.
492848b8605Smrg *
493848b8605Smrg * These registers are called X_QUAD0_1_FL to X_QUAD0_4_FL by glxtest.
494848b8605Smrg */
495848b8605Smrg#define R300_VAP_GB_VERT_CLIP_ADJ                   0x2220
496848b8605Smrg#define R300_VAP_GB_VERT_DISC_ADJ                   0x2224
497848b8605Smrg#define R300_VAP_GB_HORZ_CLIP_ADJ                   0x2228
498848b8605Smrg#define R300_VAP_GB_HORZ_DISC_ADJ                   0x222c
499848b8605Smrg
500848b8605Smrg#define R300_VAP_PVS_FLOW_CNTL_ADDRS_0      0x2230
501848b8605Smrg#define R300_PVS_FC_ACT_ADRS(x)             ((x) << 0)
502848b8605Smrg#define R300_PVS_FC_LOOP_CNT_JMP_INST(x)    ((x) << 8)
503848b8605Smrg#define R300_PVS_FC_LAST_INST(x)            ((x) << 16)
504848b8605Smrg#define R300_PVS_FC_RTN_INST(x)             ((x) << 24)
505848b8605Smrg
506848b8605Smrg/* gap */
507848b8605Smrg
508848b8605Smrg/* Sometimes, END_OF_PKT and 0x2284=0 are the only commands sent between
509848b8605Smrg * rendering commands and overwriting vertex program parameters.
510848b8605Smrg * Therefore, I suspect writing zero to 0x2284 synchronizes the engine and
511848b8605Smrg * avoids bugs caused by still running shaders reading bad data from memory.
512848b8605Smrg */
513848b8605Smrg#define R300_VAP_PVS_STATE_FLUSH_REG        0x2284
514848b8605Smrg
515848b8605Smrg/* This register is used to define the number of core clocks to wait for a
516848b8605Smrg * vertex to be received by the VAP input controller (while the primitive
517848b8605Smrg * path is backed up) before forcing any accumulated vertices to be submitted
518848b8605Smrg * to the vertex processing path.
519848b8605Smrg */
520848b8605Smrg#define VAP_PVS_VTX_TIMEOUT_REG             0x2288
521848b8605Smrg#       define R300_2288_R300                    0x00750000 /* -- nh */
522848b8605Smrg#       define R300_2288_RV350                   0x0000FFFF /* -- Vladimir */
523848b8605Smrg
524848b8605Smrg#define R300_VAP_PVS_FLOW_CNTL_LOOP_INDEX_0 0x2290
525848b8605Smrg#define R300_PVS_FC_LOOP_INIT_VAL(x)        ((x) << 0)
526848b8605Smrg#define R300_PVS_FC_LOOP_STEP_VAL(x)        ((x) << 8)
527848b8605Smrg
528848b8605Smrg/* gap */
529848b8605Smrg
530848b8605Smrg/* Addresses are relative to the vertex program instruction area of the
531848b8605Smrg * memory bank. PROGRAM_END points to the last instruction of the active
532848b8605Smrg * program
533848b8605Smrg *
534848b8605Smrg * The meaning of the two UNKNOWN fields is obviously not known. However,
535848b8605Smrg * experiments so far have shown that both *must* point to an instruction
536848b8605Smrg * inside the vertex program, otherwise the GPU locks up.
537848b8605Smrg *
538848b8605Smrg * fglrx usually sets CNTL_3_UNKNOWN to the end of the program and
539848b8605Smrg * R300_PVS_CNTL_1_POS_END_SHIFT points to instruction where last write to
540848b8605Smrg * position takes place.
541848b8605Smrg *
542848b8605Smrg * Most likely this is used to ignore rest of the program in cases
543848b8605Smrg * where group of verts arent visible. For some reason this "section"
544848b8605Smrg * is sometimes accepted other instruction that have no relationship with
545848b8605Smrg * position calculations.
546848b8605Smrg */
547848b8605Smrg#define R300_VAP_PVS_CODE_CNTL_0            0x22D0
548848b8605Smrg#       define R300_PVS_FIRST_INST_SHIFT         0
549848b8605Smrg#       define R300_PVS_XYZW_VALID_INST_SHIFT    10
550848b8605Smrg#       define R300_PVS_LAST_INST_SHIFT          20
551848b8605Smrg#       define R300_PVS_FIRST_INST(x)            ((x) << 0)
552848b8605Smrg#       define R300_PVS_XYZW_VALID_INST(x)       ((x) << 10)
553848b8605Smrg#       define R300_PVS_LAST_INST(x)             ((x) << 20)
554848b8605Smrg/* Addresses are relative to the vertex program parameters area. */
555848b8605Smrg#define R300_VAP_PVS_CONST_CNTL             0x22D4
556848b8605Smrg#       define R300_PVS_CONST_BASE_OFFSET_SHIFT  0
557848b8605Smrg#       define R300_PVS_CONST_BASE_OFFSET(x)     (x)
558848b8605Smrg#       define R300_PVS_MAX_CONST_ADDR_SHIFT     16
559848b8605Smrg#       define R300_PVS_MAX_CONST_ADDR(x)        ((x) << 16)
560848b8605Smrg#define R300_VAP_PVS_CODE_CNTL_1	    0x22D8
561848b8605Smrg#       define R300_PVS_LAST_VTX_SRC_INST_SHIFT  0
562848b8605Smrg#define R300_VAP_PVS_FLOW_CNTL_OPC          0x22DC
563848b8605Smrg#define R300_VAP_PVS_FC_OPC_JUMP(x)         (1 << (2 * (x)))
564848b8605Smrg#define R300_VAP_PVS_FC_OPC_LOOP(x)         (2 << (2 * (x)))
565848b8605Smrg#define R300_VAP_PVS_FC_OPC_JSR(x)          (3 << (2 * (x)))
566848b8605Smrg
567848b8605Smrg/* The entire range from 0x2300 to 0x2AC inclusive seems to be used for
568848b8605Smrg * immediate vertices
569848b8605Smrg */
570848b8605Smrg#define R300_VAP_VTX_COLOR_R                0x2464
571848b8605Smrg#define R300_VAP_VTX_COLOR_G                0x2468
572848b8605Smrg#define R300_VAP_VTX_COLOR_B                0x246C
573848b8605Smrg#define R300_VAP_VTX_POS_0_X_1              0x2490 /* used for glVertex2*() */
574848b8605Smrg#define R300_VAP_VTX_POS_0_Y_1              0x2494
575848b8605Smrg#define R300_VAP_VTX_COLOR_PKD              0x249C /* RGBA */
576848b8605Smrg#define R300_VAP_VTX_POS_0_X_2              0x24A0 /* used for glVertex3*() */
577848b8605Smrg#define R300_VAP_VTX_POS_0_Y_2              0x24A4
578848b8605Smrg#define R300_VAP_VTX_POS_0_Z_2              0x24A8
579848b8605Smrg/* write 0 to indicate end of packet? */
580848b8605Smrg#define R300_VAP_VTX_END_OF_PKT             0x24AC
581848b8605Smrg
582848b8605Smrg#define R500_VAP_PVS_FLOW_CNTL_ADDRS_LW_0   0x2500
583848b8605Smrg#define R500_PVS_FC_ACT_ADRS(x)             ((x) << 0)
584848b8605Smrg#define R500_PVS_FC_LOOP_CNT_JMP_INST(x)    ((x) << 16)
585848b8605Smrg
586848b8605Smrg#define R500_VAP_PVS_FLOW_CNTL_ADDRS_UW_0   0x2504
587848b8605Smrg#define R500_PVS_FC_LAST_INST(x)            ((x) << 0)
588848b8605Smrg#define R500_PVS_FC_RTN_INST(x)             ((x) << 16)
589848b8605Smrg
590848b8605Smrg/* gap */
591848b8605Smrg
592848b8605Smrg/* These are values from r300_reg/r300_reg.h - they are known to be correct
593848b8605Smrg * and are here so we can use one register file instead of several
594848b8605Smrg * - Vladimir
595848b8605Smrg */
596848b8605Smrg#define R300_GB_VAP_RASTER_VTX_FMT_0	0x4000
597848b8605Smrg#	define R300_GB_VAP_RASTER_VTX_FMT_0__POS_PRESENT	(1<<0)
598848b8605Smrg#	define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_0_PRESENT	(1<<1)
599848b8605Smrg#	define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_1_PRESENT	(1<<2)
600848b8605Smrg#	define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_2_PRESENT	(1<<3)
601848b8605Smrg#	define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_3_PRESENT	(1<<4)
602848b8605Smrg#	define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_SPACE	(0xf<<5)
603848b8605Smrg#	define R300_GB_VAP_RASTER_VTX_FMT_0__PT_SIZE_PRESENT	(0x1<<16)
604848b8605Smrg
605848b8605Smrg#define R300_GB_VAP_RASTER_VTX_FMT_1	0x4004
606848b8605Smrg	/* each of the following is 3 bits wide, specifies number
607848b8605Smrg	   of components */
608848b8605Smrg#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_0_COMP_CNT_SHIFT	0
609848b8605Smrg#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_1_COMP_CNT_SHIFT	3
610848b8605Smrg#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_2_COMP_CNT_SHIFT	6
611848b8605Smrg#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_3_COMP_CNT_SHIFT	9
612848b8605Smrg#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_4_COMP_CNT_SHIFT	12
613848b8605Smrg#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_5_COMP_CNT_SHIFT	15
614848b8605Smrg#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_6_COMP_CNT_SHIFT	18
615848b8605Smrg#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_7_COMP_CNT_SHIFT	21
616848b8605Smrg
617848b8605Smrg/* UNK30 seems to enables point to quad transformation on textures
618848b8605Smrg * (or something closely related to that).
619848b8605Smrg * This bit is rather fatal at the time being due to lackings at pixel
620848b8605Smrg * shader side
621848b8605Smrg * Specifies top of Raster pipe specific enable controls.
622848b8605Smrg */
623848b8605Smrg#define R300_GB_ENABLE	0x4008
624848b8605Smrg#	define R300_GB_POINT_STUFF_DISABLE     (0 << 0)
625848b8605Smrg#	define R300_GB_POINT_STUFF_ENABLE      (1 << 0) /* Specifies if points will have stuffed texture coordinates. */
626848b8605Smrg#	define R300_GB_LINE_STUFF_DISABLE      (0 << 1)
627848b8605Smrg#	define R300_GB_LINE_STUFF_ENABLE       (1 << 1) /* Specifies if lines will have stuffed texture coordinates. */
628848b8605Smrg#	define R300_GB_TRIANGLE_STUFF_DISABLE  (0 << 2)
629848b8605Smrg#	define R300_GB_TRIANGLE_STUFF_ENABLE   (1 << 2) /* Specifies if triangles will have stuffed texture coordinates. */
630848b8605Smrg#	define R300_GB_STENCIL_AUTO_DISABLE    (0 << 4)
631848b8605Smrg#	define R300_GB_STENCIL_AUTO_ENABLE     (1 << 4) /* Enable stencil auto inc/dec based on triangle cw/ccw, force into dzy low bit. */
632848b8605Smrg#	define R300_GB_STENCIL_AUTO_FORCE      (2 << 4) /* Force 0 into dzy low bit. */
633848b8605Smrg
634848b8605Smrg	/* each of the following is 2 bits wide */
635848b8605Smrg#define R300_GB_TEX_REPLICATE	0 /* Replicate VAP source texture coordinates (S,T,[R,Q]). */
636848b8605Smrg#define R300_GB_TEX_ST		1 /* Stuff with source texture coordinates (S,T). */
637848b8605Smrg#define R300_GB_TEX_STR		2 /* Stuff with source texture coordinates (S,T,R). */
638848b8605Smrg#	define R300_GB_TEX0_SOURCE_SHIFT	16
639848b8605Smrg#	define R300_GB_TEX1_SOURCE_SHIFT	18
640848b8605Smrg#	define R300_GB_TEX2_SOURCE_SHIFT	20
641848b8605Smrg#	define R300_GB_TEX3_SOURCE_SHIFT	22
642848b8605Smrg#	define R300_GB_TEX4_SOURCE_SHIFT	24
643848b8605Smrg#	define R300_GB_TEX5_SOURCE_SHIFT	26
644848b8605Smrg#	define R300_GB_TEX6_SOURCE_SHIFT	28
645848b8605Smrg#	define R300_GB_TEX7_SOURCE_SHIFT	30
646848b8605Smrg
647848b8605Smrg/* MSPOS - positions for multisample antialiasing (?) */
648848b8605Smrg#define R300_GB_MSPOS0                           0x4010
649848b8605Smrg	/* shifts - each of the fields is 4 bits */
650848b8605Smrg#	define R300_GB_MSPOS0__MS_X0_SHIFT	0
651848b8605Smrg#	define R300_GB_MSPOS0__MS_Y0_SHIFT	4
652848b8605Smrg#	define R300_GB_MSPOS0__MS_X1_SHIFT	8
653848b8605Smrg#	define R300_GB_MSPOS0__MS_Y1_SHIFT	12
654848b8605Smrg#	define R300_GB_MSPOS0__MS_X2_SHIFT	16
655848b8605Smrg#	define R300_GB_MSPOS0__MS_Y2_SHIFT	20
656848b8605Smrg#	define R300_GB_MSPOS0__MSBD0_Y		24
657848b8605Smrg#	define R300_GB_MSPOS0__MSBD0_X		28
658848b8605Smrg
659848b8605Smrg#define R300_GB_MSPOS1                           0x4014
660848b8605Smrg#	define R300_GB_MSPOS1__MS_X3_SHIFT	0
661848b8605Smrg#	define R300_GB_MSPOS1__MS_Y3_SHIFT	4
662848b8605Smrg#	define R300_GB_MSPOS1__MS_X4_SHIFT	8
663848b8605Smrg#	define R300_GB_MSPOS1__MS_Y4_SHIFT	12
664848b8605Smrg#	define R300_GB_MSPOS1__MS_X5_SHIFT	16
665848b8605Smrg#	define R300_GB_MSPOS1__MS_Y5_SHIFT	20
666848b8605Smrg#	define R300_GB_MSPOS1__MSBD1		24
667848b8605Smrg
668848b8605Smrg/* Specifies the graphics pipeline configuration for rasterization. */
669848b8605Smrg#define R300_GB_TILE_CONFIG                      0x4018
670848b8605Smrg#	define R300_GB_TILE_DISABLE             (0 << 0)
671848b8605Smrg#	define R300_GB_TILE_ENABLE              (1 << 0)
672848b8605Smrg#	define R300_GB_TILE_PIPE_COUNT_RV300	(0 << 1) /* RV350 (1 pipe, 1 ctx) */
673848b8605Smrg#	define R300_GB_TILE_PIPE_COUNT_R300	(3 << 1) /* R300 (2 pipes, 1 ctx) */
674848b8605Smrg#	define R300_GB_TILE_PIPE_COUNT_R420_3P  (6 << 1) /* R420-3P (3 pipes, 1 ctx) */
675848b8605Smrg#	define R300_GB_TILE_PIPE_COUNT_R420	(7 << 1) /* R420 (4 pipes, 1 ctx) */
676848b8605Smrg#	define R300_GB_TILE_SIZE_8		(0 << 4)
677848b8605Smrg#	define R300_GB_TILE_SIZE_16		(1 << 4)
678848b8605Smrg#	define R300_GB_TILE_SIZE_32		(2 << 4)
679848b8605Smrg#	define R300_GB_SUPER_SIZE_1		(0 << 6)
680848b8605Smrg#	define R300_GB_SUPER_SIZE_2		(1 << 6)
681848b8605Smrg#	define R300_GB_SUPER_SIZE_4		(2 << 6)
682848b8605Smrg#	define R300_GB_SUPER_SIZE_8		(3 << 6)
683848b8605Smrg#	define R300_GB_SUPER_SIZE_16		(4 << 6)
684848b8605Smrg#	define R300_GB_SUPER_SIZE_32		(5 << 6)
685848b8605Smrg#	define R300_GB_SUPER_SIZE_64		(6 << 6)
686848b8605Smrg#	define R300_GB_SUPER_SIZE_128		(7 << 6)
687848b8605Smrg#	define R300_GB_SUPER_X_SHIFT		9	/* 3 bits wide */
688848b8605Smrg#	define R300_GB_SUPER_Y_SHIFT		12	/* 3 bits wide */
689848b8605Smrg#	define R300_GB_SUPER_TILE_A		(0 << 15)
690848b8605Smrg#	define R300_GB_SUPER_TILE_B		(1 << 15)
691848b8605Smrg#	define R300_GB_SUBPIXEL_1_12		(0 << 16)
692848b8605Smrg#	define R300_GB_SUBPIXEL_1_16		(1 << 16)
693848b8605Smrg#	define R300_GB_TILE_CONFIG_QUADS_PER_RAS_4   (0 << 17)
694848b8605Smrg#	define R300_GB_TILE_CONFIG_QUADS_PER_RAS_8   (1 << 17)
695848b8605Smrg#	define R300_GB_TILE_CONFIG_QUADS_PER_RAS_16  (2 << 17)
696848b8605Smrg#	define R300_GB_TILE_CONFIG_QUADS_PER_RAS_32  (3 << 17)
697848b8605Smrg#	define R300_GB_TILE_CONFIG_BB_SCAN_INTERCEPT (0 << 19)
698848b8605Smrg#	define R300_GB_TILE_CONFIG_BB_SCAN_BOUND_BOX (1 << 19)
699848b8605Smrg#	define R300_GB_TILE_CONFIG_ALT_SCAN_EN_LR    (0 << 20)
700848b8605Smrg#	define R300_GB_TILE_CONFIG_ALT_SCAN_EN_LRL   (1 << 20)
701848b8605Smrg#	define R300_GB_TILE_CONFIG_ALT_OFFSET        (0 << 21)
702848b8605Smrg#	define R300_GB_TILE_CONFIG_SUBPRECISION      (0 << 22)
703848b8605Smrg#	define R300_GB_TILE_CONFIG_ALT_TILING_DEF    (0 << 23)
704848b8605Smrg#	define R300_GB_TILE_CONFIG_ALT_TILING_3_2    (1 << 23)
705848b8605Smrg#	define R300_GB_TILE_CONFIG_Z_EXTENDED_24_1   (0 << 24)
706848b8605Smrg#	define R300_GB_TILE_CONFIG_Z_EXTENDED_S25_1  (1 << 24)
707848b8605Smrg
708848b8605Smrg/* Specifies the sizes of the various FIFO`s in the sc/rs/us. This register must be the first one written */
709848b8605Smrg#define R300_GB_FIFO_SIZE	0x4024
710848b8605Smrg	/* each of the following is 2 bits wide */
711848b8605Smrg#define R300_GB_FIFO_SIZE_32	0
712848b8605Smrg#define R300_GB_FIFO_SIZE_64	1
713848b8605Smrg#define R300_GB_FIFO_SIZE_128	2
714848b8605Smrg#define R300_GB_FIFO_SIZE_256	3
715848b8605Smrg#	define R300_SC_IFIFO_SIZE_SHIFT	0
716848b8605Smrg#	define R300_SC_TZFIFO_SIZE_SHIFT	2
717848b8605Smrg#	define R300_SC_BFIFO_SIZE_SHIFT	4
718848b8605Smrg
719848b8605Smrg#	define R300_US_OFIFO_SIZE_SHIFT	12
720848b8605Smrg#	define R300_US_WFIFO_SIZE_SHIFT	14
721848b8605Smrg	/* the following use the same constants as above, but meaning is
722848b8605Smrg	   is times 2 (i.e. instead of 32 words it means 64 */
723848b8605Smrg#	define R300_RS_TFIFO_SIZE_SHIFT	6
724848b8605Smrg#	define R300_RS_CFIFO_SIZE_SHIFT	8
725848b8605Smrg#	define R300_US_RAM_SIZE_SHIFT		10
726848b8605Smrg	/* watermarks, 3 bits wide */
727848b8605Smrg#	define R300_RS_HIGHWATER_COL_SHIFT	16
728848b8605Smrg#	define R300_RS_HIGHWATER_TEX_SHIFT	19
729848b8605Smrg#	define R300_OFIFO_HIGHWATER_SHIFT	22	/* two bits only */
730848b8605Smrg#	define R300_CUBE_FIFO_HIGHWATER_COL_SHIFT	24
731848b8605Smrg
732848b8605Smrg#define R300_GB_Z_PEQ_CONFIG                          0x4028
733848b8605Smrg#	define R300_GB_Z_PEQ_CONFIG_Z_PEQ_SIZE_4_4    (0 << 0)
734848b8605Smrg#	define R300_GB_Z_PEQ_CONFIG_Z_PEQ_SIZE_8_8    (1 << 0)
735848b8605Smrg
736848b8605Smrg/* Specifies various polygon specific selects (fog, depth, perspective). */
737848b8605Smrg#define R300_GB_SELECT                           0x401c
738848b8605Smrg#	define R300_GB_FOG_SELECT_C0A		(0 << 0)
739848b8605Smrg#	define R300_GB_FOG_SELECT_C1A           (1 << 0)
740848b8605Smrg#	define R300_GB_FOG_SELECT_C2A           (2 << 0)
741848b8605Smrg#	define R300_GB_FOG_SELECT_C3A           (3 << 0)
742848b8605Smrg#	define R300_GB_FOG_SELECT_1_1_W         (4 << 0)
743848b8605Smrg#	define R300_GB_FOG_SELECT_Z		(5 << 0)
744848b8605Smrg#	define R300_GB_DEPTH_SELECT_Z		(0 << 3)
745848b8605Smrg#	define R300_GB_DEPTH_SELECT_1_1_W	(1 << 3)
746848b8605Smrg#	define R300_GB_W_SELECT_1_W		(0 << 4)
747848b8605Smrg#	define R300_GB_W_SELECT_1		(1 << 4)
748848b8605Smrg#	define R300_GB_FOG_STUFF_DISABLE        (0 << 5)
749848b8605Smrg#	define R300_GB_FOG_STUFF_ENABLE         (1 << 5)
750848b8605Smrg#	define R300_GB_FOG_STUFF_TEX_SHIFT      6
751848b8605Smrg#	define R300_GB_FOG_STUFF_TEX_MASK       0x000003c0
752848b8605Smrg#	define R300_GB_FOG_STUFF_COMP_SHIFT     10
753848b8605Smrg#	define R300_GB_FOG_STUFF_COMP_MASK      0x00000c00
754848b8605Smrg
755848b8605Smrg/* Specifies the graphics pipeline configuration for antialiasing. */
756848b8605Smrg#define R300_GB_AA_CONFIG                         0x4020
757848b8605Smrg#	define R300_GB_AA_CONFIG_AA_DISABLE           (0 << 0)
758848b8605Smrg#	define R300_GB_AA_CONFIG_AA_ENABLE            (1 << 0)
759848b8605Smrg#	define R300_GB_AA_CONFIG_NUM_AA_SUBSAMPLES_2  (0 << 1)
760848b8605Smrg#	define R300_GB_AA_CONFIG_NUM_AA_SUBSAMPLES_3  (1 << 1)
761848b8605Smrg#	define R300_GB_AA_CONFIG_NUM_AA_SUBSAMPLES_4  (2 << 1)
762848b8605Smrg#	define R300_GB_AA_CONFIG_NUM_AA_SUBSAMPLES_6  (3 << 1)
763848b8605Smrg
764848b8605Smrg/* Selects which of 4 pipes are active. */
765848b8605Smrg#define R300_GB_PIPE_SELECT                           0x402c
766848b8605Smrg#	define R300_GB_PIPE_SELECT_PIPE0_ID_SHIFT  0
767848b8605Smrg#	define R300_GB_PIPE_SELECT_PIPE1_ID_SHIFT  2
768848b8605Smrg#	define R300_GB_PIPE_SELECT_PIPE2_ID_SHIFT  4
769848b8605Smrg#	define R300_GB_PIPE_SELECT_PIPE3_ID_SHIFT  6
770848b8605Smrg#	define R300_GB_PIPE_SELECT_PIPE_MASK_SHIFT 8
771848b8605Smrg#	define R300_GB_PIPE_SELECT_MAX_PIPE        12
772848b8605Smrg#	define R300_GB_PIPE_SELECT_BAD_PIPES       14
773848b8605Smrg#	define R300_GB_PIPE_SELECT_CONFIG_PIPES    18
774848b8605Smrg
775848b8605Smrg
776848b8605Smrg/* Specifies the sizes of the various FIFO`s in the sc/rs. */
777848b8605Smrg#define R300_GB_FIFO_SIZE1                            0x4070
778848b8605Smrg/* High water mark for SC input fifo */
779848b8605Smrg#	define R300_GB_FIFO_SIZE1_SC_HIGHWATER_IFIFO_SHIFT 0
780848b8605Smrg#	define R300_GB_FIFO_SIZE1_SC_HIGHWATER_IFIFO_MASK  0x0000003f
781848b8605Smrg/* High water mark for SC input fifo (B) */
782848b8605Smrg#	define R300_GB_FIFO_SIZE1_SC_HIGHWATER_BFIFO_SHIFT 6
783848b8605Smrg#	define R300_GB_FIFO_SIZE1_SC_HIGHWATER_BFIFO_MASK  0x00000fc0
784848b8605Smrg/* High water mark for RS colors' fifo */
785848b8605Smrg#	define R300_GB_FIFO_SIZE1_SC_HIGHWATER_COL_SHIFT   12
786848b8605Smrg#	define R300_GB_FIFO_SIZE1_SC_HIGHWATER_COL_MASK    0x0003f000
787848b8605Smrg/* High water mark for RS textures' fifo */
788848b8605Smrg#	define R300_GB_FIFO_SIZE1_SC_HIGHWATER_TEX_SHIFT   18
789848b8605Smrg#	define R300_GB_FIFO_SIZE1_SC_HIGHWATER_TEX_MASK    0x00fc0000
790848b8605Smrg
791848b8605Smrg/* This table specifies the source location and format for up to 16 texture
792848b8605Smrg * addresses (i[0]:i[15]) and four colors (c[0]:c[3])
793848b8605Smrg */
794848b8605Smrg#define R500_RS_IP_0					0x4074
795848b8605Smrg#define R500_RS_IP_1					0x4078
796848b8605Smrg#define R500_RS_IP_2					0x407C
797848b8605Smrg#define R500_RS_IP_3					0x4080
798848b8605Smrg#define R500_RS_IP_4					0x4084
799848b8605Smrg#define R500_RS_IP_5					0x4088
800848b8605Smrg#define R500_RS_IP_6					0x408C
801848b8605Smrg#define R500_RS_IP_7					0x4090
802848b8605Smrg#define R500_RS_IP_8					0x4094
803848b8605Smrg#define R500_RS_IP_9					0x4098
804848b8605Smrg#define R500_RS_IP_10					0x409C
805848b8605Smrg#define R500_RS_IP_11					0x40A0
806848b8605Smrg#define R500_RS_IP_12					0x40A4
807848b8605Smrg#define R500_RS_IP_13					0x40A8
808848b8605Smrg#define R500_RS_IP_14					0x40AC
809848b8605Smrg#define R500_RS_IP_15					0x40B0
810848b8605Smrg#define R500_RS_IP_PTR_K0                               62
811848b8605Smrg#define R500_RS_IP_PTR_K1                               63
812848b8605Smrg#define R500_RS_IP_TEX_PTR_S_SHIFT 			0
813848b8605Smrg#define R500_RS_IP_TEX_PTR_T_SHIFT 			6
814848b8605Smrg#define R500_RS_IP_TEX_PTR_R_SHIFT 			12
815848b8605Smrg#define R500_RS_IP_TEX_PTR_Q_SHIFT 			18
816848b8605Smrg#define R500_RS_IP_COL_PTR_SHIFT 			24
817848b8605Smrg#define R500_RS_IP_COL_FMT_SHIFT 			27
818848b8605Smrg#       define R500_RS_SEL_S(x)                         ((x) << 0)
819848b8605Smrg#       define R500_RS_SEL_T(x)                         ((x) << 6)
820848b8605Smrg#       define R500_RS_SEL_R(x)                         ((x) << 12)
821848b8605Smrg#       define R500_RS_SEL_Q(x)                         ((x) << 18)
822848b8605Smrg#	define R500_RS_COL_PTR(x)		        ((x) << 24)
823848b8605Smrg#       define R500_RS_COL_FMT(x)                       ((x) << 27)
824848b8605Smrg/* gap */
825848b8605Smrg#define R500_RS_IP_OFFSET_DIS 				(0 << 31)
826848b8605Smrg#define R500_RS_IP_OFFSET_EN 				(1 << 31)
827848b8605Smrg
828848b8605Smrg/* gap */
829848b8605Smrg
830848b8605Smrg/* Zero to flush caches. */
831848b8605Smrg#define R300_TX_INVALTAGS                   0x4100
832848b8605Smrg#define R300_TX_FLUSH                       0x0
833848b8605Smrg
834848b8605Smrg/* The upper enable bits are guessed, based on fglrx reported limits. */
835848b8605Smrg#define R300_TX_ENABLE                      0x4104
836848b8605Smrg#       define R300_TX_ENABLE_0                  (1 << 0)
837848b8605Smrg#       define R300_TX_ENABLE_1                  (1 << 1)
838848b8605Smrg#       define R300_TX_ENABLE_2                  (1 << 2)
839848b8605Smrg#       define R300_TX_ENABLE_3                  (1 << 3)
840848b8605Smrg#       define R300_TX_ENABLE_4                  (1 << 4)
841848b8605Smrg#       define R300_TX_ENABLE_5                  (1 << 5)
842848b8605Smrg#       define R300_TX_ENABLE_6                  (1 << 6)
843848b8605Smrg#       define R300_TX_ENABLE_7                  (1 << 7)
844848b8605Smrg#       define R300_TX_ENABLE_8                  (1 << 8)
845848b8605Smrg#       define R300_TX_ENABLE_9                  (1 << 9)
846848b8605Smrg#       define R300_TX_ENABLE_10                 (1 << 10)
847848b8605Smrg#       define R300_TX_ENABLE_11                 (1 << 11)
848848b8605Smrg#       define R300_TX_ENABLE_12                 (1 << 12)
849848b8605Smrg#       define R300_TX_ENABLE_13                 (1 << 13)
850848b8605Smrg#       define R300_TX_ENABLE_14                 (1 << 14)
851848b8605Smrg#       define R300_TX_ENABLE_15                 (1 << 15)
852848b8605Smrg
853848b8605Smrg#define R500_TX_FILTER_4		    0x4110
854848b8605Smrg#	define R500_TX_WEIGHT_1_SHIFT            (0)
855848b8605Smrg#	define R500_TX_WEIGHT_0_SHIFT            (11)
856848b8605Smrg#	define R500_TX_WEIGHT_PAIR               (1<<22)
857848b8605Smrg#	define R500_TX_PHASE_SHIFT               (23)
858848b8605Smrg#	define R500_TX_DIRECTION_HORIZONTAL	 (0<<27)
859848b8605Smrg#	define R500_TX_DIRECTION_VERITCAL	 (1<<27)
860848b8605Smrg
861848b8605Smrg#define R500_SU_TEX_WRAP_PS3		    0x4114
862848b8605Smrg
863848b8605Smrg/* S Texture Coordinate of Vertex 0 for Point texture stuffing (LLC) */
864848b8605Smrg#define R300_GA_POINT_S0                              0x4200
865848b8605Smrg
866848b8605Smrg/* T Texture Coordinate of Vertex 0 for Point texture stuffing (LLC) */
867848b8605Smrg#define R300_GA_POINT_T0                              0x4204
868848b8605Smrg
869848b8605Smrg/* S Texture Coordinate of Vertex 2 for Point texture stuffing (URC) */
870848b8605Smrg#define R300_GA_POINT_S1                              0x4208
871848b8605Smrg
872848b8605Smrg/* T Texture Coordinate of Vertex 2 for Point texture stuffing (URC) */
873848b8605Smrg#define R300_GA_POINT_T1                              0x420c
874848b8605Smrg
875848b8605Smrg/* Specifies amount to shift integer position of vertex (screen space) before
876848b8605Smrg * converting to float for triangle stipple.
877848b8605Smrg */
878848b8605Smrg#define R300_GA_TRIANGLE_STIPPLE            0x4214
879848b8605Smrg#	define R300_GA_TRIANGLE_STIPPLE_X_SHIFT_SHIFT 0
880848b8605Smrg#	define R300_GA_TRIANGLE_STIPPLE_X_SHIFT_MASK  0x0000000f
881848b8605Smrg#	define R300_GA_TRIANGLE_STIPPLE_Y_SHIFT_SHIFT 16
882848b8605Smrg#	define R300_GA_TRIANGLE_STIPPLE_Y_SHIFT_MASK  0x000f0000
883848b8605Smrg
884848b8605Smrg/* The pointsize is given in multiples of 6. The pointsize can be enormous:
885848b8605Smrg * Clear() renders a single point that fills the entire framebuffer.
886848b8605Smrg * 1/2 Height of point; fixed (16.0), subpixel format (1/12 or 1/16, even if in
887848b8605Smrg * 8b precision).
888848b8605Smrg */
889848b8605Smrg#define R300_GA_POINT_SIZE                   0x421C
890848b8605Smrg#       define R300_POINTSIZE_Y_SHIFT         0
891848b8605Smrg#       define R300_POINTSIZE_Y_MASK          0x0000ffff
892848b8605Smrg#       define R300_POINTSIZE_X_SHIFT         16
893848b8605Smrg#       define R300_POINTSIZE_X_MASK          0xffff0000
894848b8605Smrg#       define R300_POINTSIZE_MAX             (R300_POINTSIZE_Y_MASK / 6)
895848b8605Smrg
896848b8605Smrg/* Red fill color */
897848b8605Smrg#define R500_GA_FILL_R                                0x4220
898848b8605Smrg
899848b8605Smrg/* Green fill color */
900848b8605Smrg#define R500_GA_FILL_G                                0x4224
901848b8605Smrg
902848b8605Smrg/* Blue fill color */
903848b8605Smrg#define R500_GA_FILL_B                                0x4228
904848b8605Smrg
905848b8605Smrg/* Alpha fill color */
906848b8605Smrg#define R500_GA_FILL_A                                0x422c
907848b8605Smrg
908848b8605Smrg
909848b8605Smrg/* Specifies maximum and minimum point & sprite sizes for per vertex size
910848b8605Smrg * specification. The lower part (15:0) is MIN and (31:16) is max.
911848b8605Smrg */
912848b8605Smrg#define R300_GA_POINT_MINMAX                0x4230
913848b8605Smrg#       define R300_GA_POINT_MINMAX_MIN_SHIFT          0
914848b8605Smrg#       define R300_GA_POINT_MINMAX_MIN_MASK           (0xFFFF << 0)
915848b8605Smrg#       define R300_GA_POINT_MINMAX_MAX_SHIFT          16
916848b8605Smrg#       define R300_GA_POINT_MINMAX_MAX_MASK           (0xFFFF << 16)
917848b8605Smrg
918848b8605Smrg/* 1/2 width of line, in subpixels (1/12 or 1/16 only, even in 8b
919848b8605Smrg * subprecision); (16.0) fixed format.
920848b8605Smrg *
921848b8605Smrg * The line width is given in multiples of 6.
922848b8605Smrg * In default mode lines are classified as vertical lines.
923848b8605Smrg */
924848b8605Smrg#define R300_GA_LINE_CNTL                             0x4234
925848b8605Smrg#       define R300_GA_LINE_CNTL_WIDTH_SHIFT       0
926848b8605Smrg#       define R300_GA_LINE_CNTL_WIDTH_MASK        0x0000ffff
927848b8605Smrg#	define R300_GA_LINE_CNTL_END_TYPE_HOR      (0 << 16)
928848b8605Smrg#	define R300_GA_LINE_CNTL_END_TYPE_VER      (1 << 16)
929848b8605Smrg#	define R300_GA_LINE_CNTL_END_TYPE_SQR      (2 << 16) /* horizontal or vertical depending upon slope */
930848b8605Smrg#	define R300_GA_LINE_CNTL_END_TYPE_COMP     (3 << 16) /* Computed (perpendicular to slope) */
931848b8605Smrg#	define R500_GA_LINE_CNTL_SORT_NO           (0 << 18)
932848b8605Smrg#	define R500_GA_LINE_CNTL_SORT_MINX_MINY    (1 << 18)
933848b8605Smrg
934848b8605Smrg/* Line Stipple configuration information. */
935848b8605Smrg#define R300_GA_LINE_STIPPLE_CONFIG                   0x4238
936848b8605Smrg#	define R300_GA_LINE_STIPPLE_CONFIG_LINE_RESET_NO     (0 << 0)
937848b8605Smrg#	define R300_GA_LINE_STIPPLE_CONFIG_LINE_RESET_LINE   (1 << 0)
938848b8605Smrg#	define R300_GA_LINE_STIPPLE_CONFIG_LINE_RESET_PACKET (2 << 0)
939848b8605Smrg#	define R300_GA_LINE_STIPPLE_CONFIG_STIPPLE_SCALE_SHIFT 2
940848b8605Smrg#	define R300_GA_LINE_STIPPLE_CONFIG_STIPPLE_SCALE_MASK  0xfffffffc
941848b8605Smrg
942848b8605Smrg/* Used to load US instructions and constants */
943848b8605Smrg#define R500_GA_US_VECTOR_INDEX               0x4250
944848b8605Smrg#	define R500_GA_US_VECTOR_INDEX_SHIFT       0
945848b8605Smrg#	define R500_GA_US_VECTOR_INDEX_MASK        0x000000ff
946848b8605Smrg#	define R500_GA_US_VECTOR_INDEX_TYPE_INSTR  (0 << 16)
947848b8605Smrg#	define R500_GA_US_VECTOR_INDEX_TYPE_CONST  (1 << 16)
948848b8605Smrg#	define R500_GA_US_VECTOR_INDEX_CLAMP_NO    (0 << 17)
949848b8605Smrg#	define R500_GA_US_VECTOR_INDEX_CLAMP_CONST (1 << 17)
950848b8605Smrg
951848b8605Smrg/* Data register for loading US instructions and constants */
952848b8605Smrg#define R500_GA_US_VECTOR_DATA                0x4254
953848b8605Smrg
954848b8605Smrg/* Specifies color properties and mappings of textures. */
955848b8605Smrg#define R500_GA_COLOR_CONTROL_PS3                     0x4258
956848b8605Smrg#	define R500_TEX0_SHADING_PS3_SOLID       (0 << 0)
957848b8605Smrg#	define R500_TEX0_SHADING_PS3_FLAT        (1 << 0)
958848b8605Smrg#	define R500_TEX0_SHADING_PS3_GOURAUD     (2 << 0)
959848b8605Smrg#	define R500_TEX1_SHADING_PS3_SOLID       (0 << 2)
960848b8605Smrg#	define R500_TEX1_SHADING_PS3_FLAT        (1 << 2)
961848b8605Smrg#	define R500_TEX1_SHADING_PS3_GOURAUD     (2 << 2)
962848b8605Smrg#	define R500_TEX2_SHADING_PS3_SOLID       (0 << 4)
963848b8605Smrg#	define R500_TEX2_SHADING_PS3_FLAT        (1 << 4)
964848b8605Smrg#	define R500_TEX2_SHADING_PS3_GOURAUD     (2 << 4)
965848b8605Smrg#	define R500_TEX3_SHADING_PS3_SOLID       (0 << 6)
966848b8605Smrg#	define R500_TEX3_SHADING_PS3_FLAT        (1 << 6)
967848b8605Smrg#	define R500_TEX3_SHADING_PS3_GOURAUD     (2 << 6)
968848b8605Smrg#	define R500_TEX4_SHADING_PS3_SOLID       (0 << 8)
969848b8605Smrg#	define R500_TEX4_SHADING_PS3_FLAT        (1 << 8)
970848b8605Smrg#	define R500_TEX4_SHADING_PS3_GOURAUD     (2 << 8)
971848b8605Smrg#	define R500_TEX5_SHADING_PS3_SOLID       (0 << 10)
972848b8605Smrg#	define R500_TEX5_SHADING_PS3_FLAT        (1 << 10)
973848b8605Smrg#	define R500_TEX5_SHADING_PS3_GOURAUD     (2 << 10)
974848b8605Smrg#	define R500_TEX6_SHADING_PS3_SOLID       (0 << 12)
975848b8605Smrg#	define R500_TEX6_SHADING_PS3_FLAT        (1 << 12)
976848b8605Smrg#	define R500_TEX6_SHADING_PS3_GOURAUD     (2 << 12)
977848b8605Smrg#	define R500_TEX7_SHADING_PS3_SOLID       (0 << 14)
978848b8605Smrg#	define R500_TEX7_SHADING_PS3_FLAT        (1 << 14)
979848b8605Smrg#	define R500_TEX7_SHADING_PS3_GOURAUD     (2 << 14)
980848b8605Smrg#	define R500_TEX8_SHADING_PS3_SOLID       (0 << 16)
981848b8605Smrg#	define R500_TEX8_SHADING_PS3_FLAT        (1 << 16)
982848b8605Smrg#	define R500_TEX8_SHADING_PS3_GOURAUD     (2 << 16)
983848b8605Smrg#	define R500_TEX9_SHADING_PS3_SOLID       (0 << 18)
984848b8605Smrg#	define R500_TEX9_SHADING_PS3_FLAT        (1 << 18)
985848b8605Smrg#	define R500_TEX9_SHADING_PS3_GOURAUD     (2 << 18)
986848b8605Smrg#	define R500_TEX10_SHADING_PS3_SOLID      (0 << 20)
987848b8605Smrg#	define R500_TEX10_SHADING_PS3_FLAT       (1 << 20)
988848b8605Smrg#	define R500_TEX10_SHADING_PS3_GOURAUD    (2 << 20)
989848b8605Smrg#	define R500_COLOR0_TEX_OVERRIDE_NO       (0 << 22)
990848b8605Smrg#	define R500_COLOR0_TEX_OVERRIDE_TEX_0    (1 << 22)
991848b8605Smrg#	define R500_COLOR0_TEX_OVERRIDE_TEX_1    (2 << 22)
992848b8605Smrg#	define R500_COLOR0_TEX_OVERRIDE_TEX_2    (3 << 22)
993848b8605Smrg#	define R500_COLOR0_TEX_OVERRIDE_TEX_3    (4 << 22)
994848b8605Smrg#	define R500_COLOR0_TEX_OVERRIDE_TEX_4    (5 << 22)
995848b8605Smrg#	define R500_COLOR0_TEX_OVERRIDE_TEX_5    (6 << 22)
996848b8605Smrg#	define R500_COLOR0_TEX_OVERRIDE_TEX_6    (7 << 22)
997848b8605Smrg#	define R500_COLOR0_TEX_OVERRIDE_TEX_7    (8 << 22)
998848b8605Smrg#	define R500_COLOR0_TEX_OVERRIDE_TEX_8_C2 (9 << 22)
999848b8605Smrg#	define R500_COLOR0_TEX_OVERRIDE_TEX_9_C3 (10 << 22)
1000848b8605Smrg#	define R500_COLOR1_TEX_OVERRIDE_NO       (0 << 26)
1001848b8605Smrg#	define R500_COLOR1_TEX_OVERRIDE_TEX_0    (1 << 26)
1002848b8605Smrg#	define R500_COLOR1_TEX_OVERRIDE_TEX_1    (2 << 26)
1003848b8605Smrg#	define R500_COLOR1_TEX_OVERRIDE_TEX_2    (3 << 26)
1004848b8605Smrg#	define R500_COLOR1_TEX_OVERRIDE_TEX_3    (4 << 26)
1005848b8605Smrg#	define R500_COLOR1_TEX_OVERRIDE_TEX_4    (5 << 26)
1006848b8605Smrg#	define R500_COLOR1_TEX_OVERRIDE_TEX_5    (6 << 26)
1007848b8605Smrg#	define R500_COLOR1_TEX_OVERRIDE_TEX_6    (7 << 26)
1008848b8605Smrg#	define R500_COLOR1_TEX_OVERRIDE_TEX_7    (8 << 26)
1009848b8605Smrg#	define R500_COLOR1_TEX_OVERRIDE_TEX_8_C2 (9 << 26)
1010848b8605Smrg#	define R500_COLOR1_TEX_OVERRIDE_TEX_9_C3 (10 << 26)
1011848b8605Smrg
1012848b8605Smrg/* Returns idle status of various G3D block, captured when GA_IDLE written or
1013848b8605Smrg * when hard or soft reset asserted.
1014848b8605Smrg */
1015848b8605Smrg#define R500_GA_IDLE                                  0x425c
1016848b8605Smrg#	define R500_GA_IDLE_PIPE3_Z_IDLE  (0 << 0)
1017848b8605Smrg#	define R500_GA_IDLE_PIPE2_Z_IDLE  (0 << 1)
1018848b8605Smrg#	define R500_GA_IDLE_PIPE3_CD_IDLE (0 << 2)
1019848b8605Smrg#	define R500_GA_IDLE_PIPE2_CD_IDLE (0 << 3)
1020848b8605Smrg#	define R500_GA_IDLE_PIPE3_FG_IDLE (0 << 4)
1021848b8605Smrg#	define R500_GA_IDLE_PIPE2_FG_IDLE (0 << 5)
1022848b8605Smrg#	define R500_GA_IDLE_PIPE3_US_IDLE (0 << 6)
1023848b8605Smrg#	define R500_GA_IDLE_PIPE2_US_IDLE (0 << 7)
1024848b8605Smrg#	define R500_GA_IDLE_PIPE3_SC_IDLE (0 << 8)
1025848b8605Smrg#	define R500_GA_IDLE_PIPE2_SC_IDLE (0 << 9)
1026848b8605Smrg#	define R500_GA_IDLE_PIPE3_RS_IDLE (0 << 10)
1027848b8605Smrg#	define R500_GA_IDLE_PIPE2_RS_IDLE (0 << 11)
1028848b8605Smrg#	define R500_GA_IDLE_PIPE1_Z_IDLE  (0 << 12)
1029848b8605Smrg#	define R500_GA_IDLE_PIPE0_Z_IDLE  (0 << 13)
1030848b8605Smrg#	define R500_GA_IDLE_PIPE1_CD_IDLE (0 << 14)
1031848b8605Smrg#	define R500_GA_IDLE_PIPE0_CD_IDLE (0 << 15)
1032848b8605Smrg#	define R500_GA_IDLE_PIPE1_FG_IDLE (0 << 16)
1033848b8605Smrg#	define R500_GA_IDLE_PIPE0_FG_IDLE (0 << 17)
1034848b8605Smrg#	define R500_GA_IDLE_PIPE1_US_IDLE (0 << 18)
1035848b8605Smrg#	define R500_GA_IDLE_PIPE0_US_IDLE (0 << 19)
1036848b8605Smrg#	define R500_GA_IDLE_PIPE1_SC_IDLE (0 << 20)
1037848b8605Smrg#	define R500_GA_IDLE_PIPE0_SC_IDLE (0 << 21)
1038848b8605Smrg#	define R500_GA_IDLE_PIPE1_RS_IDLE (0 << 22)
1039848b8605Smrg#	define R500_GA_IDLE_PIPE0_RS_IDLE (0 << 23)
1040848b8605Smrg#	define R500_GA_IDLE_SU_IDLE       (0 << 24)
1041848b8605Smrg#	define R500_GA_IDLE_GA_IDLE       (0 << 25)
1042848b8605Smrg#	define R500_GA_IDLE_GA_UNIT2_IDLE (0 << 26)
1043848b8605Smrg
1044848b8605Smrg/* Current value of stipple accumulator. */
1045848b8605Smrg#define R300_GA_LINE_STIPPLE_VALUE            0x4260
1046848b8605Smrg
1047848b8605Smrg/* S Texture Coordinate Value for Vertex 0 of Line (stuff textures -- i.e. AA) */
1048848b8605Smrg#define R300_GA_LINE_S0                               0x4264
1049848b8605Smrg/* S Texture Coordinate Value for Vertex 1 of Lines (V2 of parallelogram -- stuff textures -- i.e. AA) */
1050848b8605Smrg#define R300_GA_LINE_S1                               0x4268
1051848b8605Smrg
1052848b8605Smrg/* GA Input fifo high water marks */
1053848b8605Smrg#define R500_GA_FIFO_CNTL                             0x4270
1054848b8605Smrg#	define R500_GA_FIFO_CNTL_VERTEX_FIFO_MASK   0x00000007
1055848b8605Smrg#	define R500_GA_FIFO_CNTL_VERTEX_FIFO_SHIFT  0
1056848b8605Smrg#	define R500_GA_FIFO_CNTL_VERTEX_INDEX_MASK  0x00000038
1057848b8605Smrg#	define R500_GA_FIFO_CNTL_VERTEX_INDEX_SHIFT 3
1058848b8605Smrg#	define R500_GA_FIFO_CNTL_VERTEX_REG_MASK    0x00003fc0
1059848b8605Smrg#	define R500_GA_FIFO_CNTL_VERTEX_REG_SHIFT   6
1060848b8605Smrg
1061848b8605Smrg/* GA enhance/tweaks */
1062848b8605Smrg#define R300_GA_ENHANCE                               0x4274
1063848b8605Smrg#	define R300_GA_ENHANCE_DEADLOCK_CNTL_NO_EFFECT   (0 << 0)
1064848b8605Smrg#	define R300_GA_ENHANCE_DEADLOCK_CNTL_PREVENT_TCL (1 << 0) /* Prevents TCL interface from deadlocking on GA side. */
1065848b8605Smrg#	define R300_GA_ENHANCE_FASTSYNC_CNTL_NO_EFFECT   (0 << 1)
1066848b8605Smrg#	define R300_GA_ENHANCE_FASTSYNC_CNTL_ENABLE      (1 << 1) /* Enables high-performance register/primitive switching. */
1067848b8605Smrg#	define R500_GA_ENHANCE_REG_READWRITE_NO_EFFECT   (0 << 2) /* R520+ only */
1068848b8605Smrg#	define R500_GA_ENHANCE_REG_READWRITE_ENABLE      (1 << 2) /* R520+ only, Enables GA support of simultaneous register reads and writes. */
1069848b8605Smrg#	define R500_GA_ENHANCE_REG_NOSTALL_NO_EFFECT     (0 << 3)
1070848b8605Smrg#	define R500_GA_ENHANCE_REG_NOSTALL_ENABLE        (1 << 3) /* Enables GA support of no-stall reads for register read back. */
1071848b8605Smrg
1072848b8605Smrg#define R300_GA_COLOR_CONTROL                   0x4278
1073848b8605Smrg#	define R300_GA_COLOR_CONTROL_RGB0_SHADING_SOLID      (0 << 0)
1074848b8605Smrg#	define R300_GA_COLOR_CONTROL_RGB0_SHADING_FLAT       (1 << 0)
1075848b8605Smrg#	define R300_GA_COLOR_CONTROL_RGB0_SHADING_GOURAUD    (2 << 0)
1076848b8605Smrg#	define R300_GA_COLOR_CONTROL_ALPHA0_SHADING_SOLID    (0 << 2)
1077848b8605Smrg#	define R300_GA_COLOR_CONTROL_ALPHA0_SHADING_FLAT     (1 << 2)
1078848b8605Smrg#	define R300_GA_COLOR_CONTROL_ALPHA0_SHADING_GOURAUD  (2 << 2)
1079848b8605Smrg#	define R300_GA_COLOR_CONTROL_RGB1_SHADING_SOLID      (0 << 4)
1080848b8605Smrg#	define R300_GA_COLOR_CONTROL_RGB1_SHADING_FLAT       (1 << 4)
1081848b8605Smrg#	define R300_GA_COLOR_CONTROL_RGB1_SHADING_GOURAUD    (2 << 4)
1082848b8605Smrg#	define R300_GA_COLOR_CONTROL_ALPHA1_SHADING_SOLID    (0 << 6)
1083848b8605Smrg#	define R300_GA_COLOR_CONTROL_ALPHA1_SHADING_FLAT     (1 << 6)
1084848b8605Smrg#	define R300_GA_COLOR_CONTROL_ALPHA1_SHADING_GOURAUD  (2 << 6)
1085848b8605Smrg#	define R300_GA_COLOR_CONTROL_RGB2_SHADING_SOLID      (0 << 8)
1086848b8605Smrg#	define R300_GA_COLOR_CONTROL_RGB2_SHADING_FLAT       (1 << 8)
1087848b8605Smrg#	define R300_GA_COLOR_CONTROL_RGB2_SHADING_GOURAUD    (2 << 8)
1088848b8605Smrg#	define R300_GA_COLOR_CONTROL_ALPHA2_SHADING_SOLID    (0 << 10)
1089848b8605Smrg#	define R300_GA_COLOR_CONTROL_ALPHA2_SHADING_FLAT     (1 << 10)
1090848b8605Smrg#	define R300_GA_COLOR_CONTROL_ALPHA2_SHADING_GOURAUD  (2 << 10)
1091848b8605Smrg#	define R300_GA_COLOR_CONTROL_RGB3_SHADING_SOLID      (0 << 12)
1092848b8605Smrg#	define R300_GA_COLOR_CONTROL_RGB3_SHADING_FLAT       (1 << 12)
1093848b8605Smrg#	define R300_GA_COLOR_CONTROL_RGB3_SHADING_GOURAUD    (2 << 12)
1094848b8605Smrg#	define R300_GA_COLOR_CONTROL_ALPHA3_SHADING_SOLID    (0 << 14)
1095848b8605Smrg#	define R300_GA_COLOR_CONTROL_ALPHA3_SHADING_FLAT     (1 << 14)
1096848b8605Smrg#	define R300_GA_COLOR_CONTROL_ALPHA3_SHADING_GOURAUD  (2 << 14)
1097848b8605Smrg#	define R300_GA_COLOR_CONTROL_PROVOKING_VERTEX_FIRST  (0 << 16)
1098848b8605Smrg#	define R300_GA_COLOR_CONTROL_PROVOKING_VERTEX_SECOND (1 << 16)
1099848b8605Smrg#	define R300_GA_COLOR_CONTROL_PROVOKING_VERTEX_THIRD  (2 << 16)
1100848b8605Smrg#	define R300_GA_COLOR_CONTROL_PROVOKING_VERTEX_LAST   (3 << 16)
1101848b8605Smrg
1102848b8605Smrg#       define R300_SHADE_MODEL_FLAT ( \
1103848b8605Smrg        R300_GA_COLOR_CONTROL_RGB0_SHADING_FLAT | \
1104848b8605Smrg        R300_GA_COLOR_CONTROL_ALPHA0_SHADING_FLAT | \
1105848b8605Smrg        R300_GA_COLOR_CONTROL_RGB1_SHADING_FLAT | \
1106848b8605Smrg        R300_GA_COLOR_CONTROL_ALPHA1_SHADING_FLAT | \
1107848b8605Smrg        R300_GA_COLOR_CONTROL_RGB2_SHADING_FLAT | \
1108848b8605Smrg        R300_GA_COLOR_CONTROL_ALPHA2_SHADING_FLAT | \
1109848b8605Smrg        R300_GA_COLOR_CONTROL_RGB3_SHADING_FLAT | \
1110848b8605Smrg        R300_GA_COLOR_CONTROL_ALPHA3_SHADING_FLAT )
1111848b8605Smrg
1112848b8605Smrg#       define R300_SHADE_MODEL_SMOOTH ( \
1113848b8605Smrg        R300_GA_COLOR_CONTROL_RGB0_SHADING_GOURAUD | \
1114848b8605Smrg        R300_GA_COLOR_CONTROL_ALPHA0_SHADING_GOURAUD | \
1115848b8605Smrg        R300_GA_COLOR_CONTROL_RGB1_SHADING_GOURAUD | \
1116848b8605Smrg        R300_GA_COLOR_CONTROL_ALPHA1_SHADING_GOURAUD | \
1117848b8605Smrg        R300_GA_COLOR_CONTROL_RGB2_SHADING_GOURAUD | \
1118848b8605Smrg        R300_GA_COLOR_CONTROL_ALPHA2_SHADING_GOURAUD | \
1119848b8605Smrg        R300_GA_COLOR_CONTROL_RGB3_SHADING_GOURAUD | \
1120848b8605Smrg        R300_GA_COLOR_CONTROL_ALPHA3_SHADING_GOURAUD )
1121848b8605Smrg
1122848b8605Smrg/* Specifies red & green components of fill color -- S312 format -- Backwards comp. */
1123848b8605Smrg#define R300_GA_SOLID_RG                         0x427c
1124848b8605Smrg#	define GA_SOLID_RG_COLOR_GREEN_SHIFT 0
1125848b8605Smrg#	define GA_SOLID_RG_COLOR_GREEN_MASK  0x0000ffff
1126848b8605Smrg#	define GA_SOLID_RG_COLOR_RED_SHIFT   16
1127848b8605Smrg#	define GA_SOLID_RG_COLOR_RED_MASK    0xffff0000
1128848b8605Smrg/* Specifies blue & alpha components of fill color -- S312 format -- Backwards comp. */
1129848b8605Smrg#define R300_GA_SOLID_BA                         0x4280
1130848b8605Smrg#	define GA_SOLID_BA_COLOR_ALPHA_SHIFT 0
1131848b8605Smrg#	define GA_SOLID_BA_COLOR_ALPHA_MASK  0x0000ffff
1132848b8605Smrg#	define GA_SOLID_BA_COLOR_BLUE_SHIFT  16
1133848b8605Smrg#	define GA_SOLID_BA_COLOR_BLUE_MASK   0xffff0000
1134848b8605Smrg
1135848b8605Smrg/* Polygon Mode
1136848b8605Smrg * Dangerous
1137848b8605Smrg */
1138848b8605Smrg#define R300_GA_POLY_MODE                             0x4288
1139848b8605Smrg#	define R300_GA_POLY_MODE_DISABLE           (0 << 0)
1140848b8605Smrg#	define R300_GA_POLY_MODE_DUAL              (1 << 0) /* send 2 sets of 3 polys with specified poly type */
1141848b8605Smrg/* reserved */
1142848b8605Smrg#	define R300_GA_POLY_MODE_FRONT_PTYPE_POINT (0 << 4)
1143848b8605Smrg#	define R300_GA_POLY_MODE_FRONT_PTYPE_LINE  (1 << 4)
1144848b8605Smrg#	define R300_GA_POLY_MODE_FRONT_PTYPE_TRI   (2 << 4)
1145848b8605Smrg/* reserved */
1146848b8605Smrg#	define R300_GA_POLY_MODE_BACK_PTYPE_POINT  (0 << 7)
1147848b8605Smrg#	define R300_GA_POLY_MODE_BACK_PTYPE_LINE   (1 << 7)
1148848b8605Smrg#	define R300_GA_POLY_MODE_BACK_PTYPE_TRI    (2 << 7)
1149848b8605Smrg/* reserved */
1150848b8605Smrg
1151848b8605Smrg/* Specifies the rouding mode for geometry & color SPFP to FP conversions. */
1152848b8605Smrg#define R300_GA_ROUND_MODE                            0x428c
1153848b8605Smrg#	define R300_GA_ROUND_MODE_GEOMETRY_ROUND_TRUNC   (0 << 0)
1154848b8605Smrg#	define R300_GA_ROUND_MODE_GEOMETRY_ROUND_NEAREST (1 << 0)
1155848b8605Smrg#	define R300_GA_ROUND_MODE_COLOR_ROUND_TRUNC      (0 << 2)
1156848b8605Smrg#	define R300_GA_ROUND_MODE_COLOR_ROUND_NEAREST    (1 << 2)
1157848b8605Smrg#	define R300_GA_ROUND_MODE_RGB_CLAMP_RGB          (0 << 4)
1158848b8605Smrg#	define R300_GA_ROUND_MODE_RGB_CLAMP_FP20         (1 << 4)
1159848b8605Smrg#	define R300_GA_ROUND_MODE_ALPHA_CLAMP_RGB        (0 << 5)
1160848b8605Smrg#	define R300_GA_ROUND_MODE_ALPHA_CLAMP_FP20       (1 << 5)
1161848b8605Smrg#	define R500_GA_ROUND_MODE_GEOMETRY_MASK_SHIFT    6
1162848b8605Smrg#	define R500_GA_ROUND_MODE_GEOMETRY_MASK_MASK     0x000003c0
1163848b8605Smrg
1164848b8605Smrg/* Specifies x & y offsets for vertex data after conversion to FP.
1165848b8605Smrg * Offsets are in S15 format (subpixels -- 1/12 or 1/16, even in 8b
1166848b8605Smrg * subprecision).
1167848b8605Smrg */
1168848b8605Smrg#define R300_GA_OFFSET                                0x4290
1169848b8605Smrg#	define R300_GA_OFFSET_X_OFFSET_SHIFT 0
1170848b8605Smrg#	define R300_GA_OFFSET_X_OFFSET_MASK  0x0000ffff
1171848b8605Smrg#	define R300_GA_OFFSET_Y_OFFSET_SHIFT 16
1172848b8605Smrg#	define R300_GA_OFFSET_Y_OFFSET_MASK  0xffff0000
1173848b8605Smrg
1174848b8605Smrg/* Specifies the scale to apply to fog. */
1175848b8605Smrg#define R300_GA_FOG_SCALE                     0x4294
1176848b8605Smrg/* Specifies the offset to apply to fog. */
1177848b8605Smrg#define R300_GA_FOG_OFFSET                    0x4298
1178848b8605Smrg/* Specifies number of cycles to assert reset, and also causes RB3D soft reset to assert. */
1179848b8605Smrg#define R300_GA_SOFT_RESET                    0x429c
1180848b8605Smrg
1181848b8605Smrg/* Not sure why there are duplicate of factor and constant values.
1182b8e80941Smrg * My best guess so far is that there are separate zbiases for test and write.
1183848b8605Smrg * Ordering might be wrong.
1184848b8605Smrg * Some of the tests indicate that fgl has a fallback implementation of zbias
1185848b8605Smrg * via pixel shaders.
1186848b8605Smrg */
1187848b8605Smrg#define R300_SU_TEX_WRAP                      0x42A0
1188848b8605Smrg#define R300_SU_POLY_OFFSET_FRONT_SCALE       0x42A4
1189848b8605Smrg#define R300_SU_POLY_OFFSET_FRONT_OFFSET      0x42A8
1190848b8605Smrg#define R300_SU_POLY_OFFSET_BACK_SCALE        0x42AC
1191848b8605Smrg#define R300_SU_POLY_OFFSET_BACK_OFFSET       0x42B0
1192848b8605Smrg
1193848b8605Smrg/* This register needs to be set to (1<<1) for RV350 to correctly
1194848b8605Smrg * perform depth test (see --vb-triangles in r300_demo)
1195848b8605Smrg * Don't know about other chips. - Vladimir
1196848b8605Smrg * This is set to 3 when GL_POLYGON_OFFSET_FILL is on.
1197848b8605Smrg * My guess is that there are two bits for each zbias primitive
1198848b8605Smrg * (FILL, LINE, POINT).
1199848b8605Smrg *  One to enable depth test and one for depth write.
1200848b8605Smrg * Yet this doesnt explain why depth writes work ...
1201848b8605Smrg */
1202848b8605Smrg#define R300_SU_POLY_OFFSET_ENABLE	       0x42B4
1203848b8605Smrg#	define R300_FRONT_ENABLE	       (1 << 0)
1204848b8605Smrg#	define R300_BACK_ENABLE 	       (1 << 1)
1205848b8605Smrg#	define R300_PARA_ENABLE 	       (1 << 2)
1206848b8605Smrg
1207848b8605Smrg#define R300_SU_CULL_MODE                      0x42B8
1208848b8605Smrg#       define R300_CULL_FRONT                   (1 << 0)
1209848b8605Smrg#       define R300_CULL_BACK                    (1 << 1)
1210848b8605Smrg#       define R300_FRONT_FACE_CCW               (0 << 2)
1211848b8605Smrg#       define R300_FRONT_FACE_CW                (1 << 2)
1212848b8605Smrg
1213848b8605Smrg/* SU Depth Scale value */
1214848b8605Smrg#define R300_SU_DEPTH_SCALE                 0x42c0
1215848b8605Smrg/* SU Depth Offset value */
1216848b8605Smrg#define R300_SU_DEPTH_OFFSET                0x42c4
1217848b8605Smrg
1218848b8605Smrg#define R300_SU_REG_DEST		    0x42c8
1219848b8605Smrg#	define R300_RASTER_PIPE_SELECT_0	(1 << 0)
1220848b8605Smrg#	define R300_RASTER_PIPE_SELECT_1	(1 << 1)
1221848b8605Smrg#	define R300_RASTER_PIPE_SELECT_2	(1 << 2)
1222848b8605Smrg#	define R300_RASTER_PIPE_SELECT_3	(1 << 3)
1223848b8605Smrg#	define R300_RASTER_PIPE_SELECT_ALL	0xf
1224848b8605Smrg
1225848b8605Smrg
1226848b8605Smrg/* BEGIN: Rasterization / Interpolators - many guesses */
1227848b8605Smrg
1228848b8605Smrg/*
1229848b8605Smrg * TC_CNT is the number of incoming texture coordinate sets (i.e. it depends
1230848b8605Smrg * on the vertex program, *not* the fragment program)
1231848b8605Smrg */
1232848b8605Smrg#define R300_RS_COUNT                      0x4300
1233848b8605Smrg#       define R300_IT_COUNT_SHIFT               0
1234848b8605Smrg#       define R300_IT_COUNT_MASK                0x0000007f
1235848b8605Smrg#       define R300_IC_COUNT_SHIFT               7
1236848b8605Smrg#       define R300_IC_COUNT_MASK                0x00000780
1237848b8605Smrg#       define R300_W_ADDR_SHIFT                 12
1238848b8605Smrg#       define R300_W_ADDR_MASK                  0x0003f000
1239848b8605Smrg#       define R300_HIRES_DIS                    (0 << 18)
1240848b8605Smrg#       define R300_HIRES_EN                     (1 << 18)
1241848b8605Smrg#       define R300_IT_COUNT(x)                  ((x) << 0)
1242848b8605Smrg#       define R300_IC_COUNT(x)                  ((x) << 7)
1243848b8605Smrg#       define R300_W_COUNT(x)                   ((x) << 12)
1244848b8605Smrg
1245848b8605Smrg#define R300_RS_INST_COUNT                       0x4304
1246848b8605Smrg#       define R300_RS_INST_COUNT_SHIFT          0
1247848b8605Smrg#       define R300_RS_INST_COUNT_MASK           0x0000000f
1248848b8605Smrg#       define R300_RS_TX_OFFSET_SHIFT           5
1249848b8605Smrg#	define R300_RS_TX_OFFSET_MASK            0x000000e0
1250848b8605Smrg#       define R300_RS_TX_OFFSET(x)              ((x) << 5)
1251848b8605Smrg
1252848b8605Smrg/* gap */
1253848b8605Smrg
1254848b8605Smrg/* Only used for texture coordinates.
1255848b8605Smrg * Use the source field to route texture coordinate input from the
1256848b8605Smrg * vertex program to the desired interpolator. Note that the source
1257848b8605Smrg * field is relative to the outputs the vertex program *actually*
1258848b8605Smrg * writes. If a vertex program only writes texcoord[1], this will
1259848b8605Smrg * be source index 0.
1260848b8605Smrg * Set INTERP_USED on all interpolators that produce data used by
1261848b8605Smrg * the fragment program. INTERP_USED looks like a swizzling mask,
1262848b8605Smrg * but I haven't seen it used that way.
1263848b8605Smrg *
1264848b8605Smrg * Note: The _UNKNOWN constants are always set in their respective
1265848b8605Smrg * register. I don't know if this is necessary.
1266848b8605Smrg */
1267848b8605Smrg#define R300_RS_IP_0				        0x4310
1268848b8605Smrg#define R300_RS_IP_1				        0x4314
1269848b8605Smrg#define R300_RS_IP_2				        0x4318
1270848b8605Smrg#define R300_RS_IP_3				        0x431C
1271848b8605Smrg#	define R300_RS_TEX_PTR(x)		        (x << 0)
1272848b8605Smrg#	define R300_RS_COL_PTR(x)		        ((x) << 6)
1273848b8605Smrg#	define R300_RS_COL_FMT(x)		        ((x) << 9)
1274848b8605Smrg#	define R300_RS_COL_FMT_RGBA		        0
1275848b8605Smrg#	define R300_RS_COL_FMT_RGB0		        1
1276848b8605Smrg#	define R300_RS_COL_FMT_RGB1		        2
1277848b8605Smrg#	define R300_RS_COL_FMT_000A		        4
1278848b8605Smrg#	define R300_RS_COL_FMT_0000		        5
1279848b8605Smrg#	define R300_RS_COL_FMT_0001		        6
1280848b8605Smrg#	define R300_RS_COL_FMT_111A		        8
1281848b8605Smrg#	define R300_RS_COL_FMT_1110		        9
1282848b8605Smrg#	define R300_RS_COL_FMT_1111		        10
1283848b8605Smrg#	define R300_RS_SEL_S(x)		                ((x) << 13)
1284848b8605Smrg#	define R300_RS_SEL_T(x)		                ((x) << 16)
1285848b8605Smrg#	define R300_RS_SEL_R(x)		                ((x) << 19)
1286848b8605Smrg#	define R300_RS_SEL_Q(x)		                ((x) << 22)
1287848b8605Smrg#	define R300_RS_SEL_C0		                0
1288848b8605Smrg#	define R300_RS_SEL_C1		                1
1289848b8605Smrg#	define R300_RS_SEL_C2		                2
1290848b8605Smrg#	define R300_RS_SEL_C3		                3
1291848b8605Smrg#	define R300_RS_SEL_K0		                4
1292848b8605Smrg#	define R300_RS_SEL_K1		                5
1293848b8605Smrg
1294848b8605Smrg
1295848b8605Smrg/*  */
1296848b8605Smrg#define R500_RS_INST_0					0x4320
1297848b8605Smrg#define R500_RS_INST_1					0x4324
1298848b8605Smrg#define R500_RS_INST_2					0x4328
1299848b8605Smrg#define R500_RS_INST_3					0x432c
1300848b8605Smrg#define R500_RS_INST_4					0x4330
1301848b8605Smrg#define R500_RS_INST_5					0x4334
1302848b8605Smrg#define R500_RS_INST_6					0x4338
1303848b8605Smrg#define R500_RS_INST_7					0x433c
1304848b8605Smrg#define R500_RS_INST_8					0x4340
1305848b8605Smrg#define R500_RS_INST_9					0x4344
1306848b8605Smrg#define R500_RS_INST_10					0x4348
1307848b8605Smrg#define R500_RS_INST_11					0x434c
1308848b8605Smrg#define R500_RS_INST_12					0x4350
1309848b8605Smrg#define R500_RS_INST_13					0x4354
1310848b8605Smrg#define R500_RS_INST_14					0x4358
1311848b8605Smrg#define R500_RS_INST_15					0x435c
1312848b8605Smrg#define R500_RS_INST_TEX_ID_SHIFT			0
1313848b8605Smrg#        define R500_RS_INST_TEX_ID(x)                  ((x) << 0)
1314848b8605Smrg#define R500_RS_INST_TEX_CN_WRITE			(1 << 4)
1315848b8605Smrg#define R500_RS_INST_TEX_ADDR_SHIFT			5
1316848b8605Smrg#        define R500_RS_INST_TEX_ADDR(x)                ((x) << 5)
1317848b8605Smrg#define R500_RS_INST_COL_ID_SHIFT			12
1318848b8605Smrg#        define R500_RS_INST_COL_ID(x)                  ((x) << 12)
1319848b8605Smrg#define R500_RS_INST_COL_CN_NO_WRITE			(0 << 16)
1320848b8605Smrg#define R500_RS_INST_COL_CN_WRITE			(1 << 16)
1321848b8605Smrg#define R500_RS_INST_COL_CN_WRITE_FBUFFER		(2 << 16)
1322848b8605Smrg#define R500_RS_INST_COL_CN_WRITE_BACKFACE		(3 << 16)
1323848b8605Smrg#define R500_RS_INST_COL_ADDR_SHIFT			18
1324848b8605Smrg#        define R500_RS_INST_COL_ADDR(x)                ((x) << 18)
1325848b8605Smrg#define R500_RS_INST_TEX_ADJ				(1 << 25)
1326848b8605Smrg#define R500_RS_INST_W_CN				(1 << 26)
1327848b8605Smrg
1328848b8605Smrg/* These DWORDs control how vertex data is routed into fragment program
1329848b8605Smrg * registers, after interpolators.
1330848b8605Smrg */
1331848b8605Smrg#define R300_RS_INST_0                     0x4330
1332848b8605Smrg#define R300_RS_INST_1                     0x4334
1333848b8605Smrg#define R300_RS_INST_2                     0x4338
1334848b8605Smrg#define R300_RS_INST_3                     0x433C
1335848b8605Smrg#define R300_RS_INST_4                     0x4340
1336848b8605Smrg#define R300_RS_INST_5                     0x4344
1337848b8605Smrg#define R300_RS_INST_6                     0x4348
1338848b8605Smrg#define R300_RS_INST_7                     0x434C
1339848b8605Smrg#	define R300_RS_INST_TEX_ID(x)  		((x) << 0)
1340848b8605Smrg#	define R300_RS_INST_TEX_CN_WRITE 	(1 << 3)
1341848b8605Smrg#	define R300_RS_INST_TEX_ADDR(x)		((x) << 6)
1342848b8605Smrg#	define R300_RS_INST_TEX_ADDR_SHIFT 	6
1343848b8605Smrg#	define R300_RS_INST_COL_ID(x)		((x) << 11)
1344848b8605Smrg#	define R300_RS_INST_COL_CN_WRITE	(1 << 14)
1345848b8605Smrg#	define R300_RS_INST_COL_ADDR(x)		((x) << 17)
1346848b8605Smrg#	define R300_RS_INST_COL_ADDR_SHIFT	17
1347848b8605Smrg#	define R300_RS_INST_TEX_ADJ		(1 << 22)
1348848b8605Smrg#	define R300_RS_COL_BIAS_UNUSED_SHIFT    23
1349848b8605Smrg
1350848b8605Smrg/* END: Rasterization / Interpolators - many guesses */
1351848b8605Smrg
1352848b8605Smrg/* Hierarchical Z Enable */
1353848b8605Smrg#define R300_SC_HYPERZ                   0x43a4
1354848b8605Smrg#	define R300_SC_HYPERZ_DISABLE     (0 << 0)
1355848b8605Smrg#	define R300_SC_HYPERZ_ENABLE      (1 << 0)
1356848b8605Smrg#	define R300_SC_HYPERZ_MIN         (0 << 1)
1357848b8605Smrg#	define R300_SC_HYPERZ_MAX         (1 << 1)
1358848b8605Smrg#	define R300_SC_HYPERZ_ADJ_256     (0 << 2)
1359848b8605Smrg#	define R300_SC_HYPERZ_ADJ_128     (1 << 2)
1360848b8605Smrg#	define R300_SC_HYPERZ_ADJ_64      (2 << 2)
1361848b8605Smrg#	define R300_SC_HYPERZ_ADJ_32      (3 << 2)
1362848b8605Smrg#	define R300_SC_HYPERZ_ADJ_16      (4 << 2)
1363848b8605Smrg#	define R300_SC_HYPERZ_ADJ_8       (5 << 2)
1364848b8605Smrg#	define R300_SC_HYPERZ_ADJ_4       (6 << 2)
1365848b8605Smrg#	define R300_SC_HYPERZ_ADJ_2       (7 << 2)
1366848b8605Smrg#	define R300_SC_HYPERZ_HZ_Z0MIN_NO (0 << 5)
1367848b8605Smrg#	define R300_SC_HYPERZ_HZ_Z0MIN    (1 << 5)
1368848b8605Smrg#	define R300_SC_HYPERZ_HZ_Z0MAX_NO (0 << 6)
1369848b8605Smrg#	define R300_SC_HYPERZ_HZ_Z0MAX    (1 << 6)
1370848b8605Smrg
1371848b8605Smrg#define R300_SC_EDGERULE                 0x43a8
1372848b8605Smrg
1373848b8605Smrg/* BEGIN: Scissors and cliprects */
1374848b8605Smrg
1375848b8605Smrg/* There are four clipping rectangles. Their corner coordinates are inclusive.
1376848b8605Smrg * Every pixel is assigned a number from 0 and 15 by setting bits 0-3 depending
1377848b8605Smrg * on whether the pixel is inside cliprects 0-3, respectively. For example,
1378848b8605Smrg * if a pixel is inside cliprects 0 and 1, but outside 2 and 3, it is assigned
1379848b8605Smrg * the number 3 (binary 0011).
1380848b8605Smrg * Iff the bit corresponding to the pixel's number in RE_CLIPRECT_CNTL is set,
1381848b8605Smrg * the pixel is rasterized.
1382848b8605Smrg *
1383848b8605Smrg * In addition to this, there is a scissors rectangle. Only pixels inside the
1384848b8605Smrg * scissors rectangle are drawn. (coordinates are inclusive)
1385848b8605Smrg *
1386848b8605Smrg * For some reason, the top-left corner of the framebuffer is at (1440, 1440)
1387848b8605Smrg * for the purpose of clipping and scissors.
1388848b8605Smrg */
1389848b8605Smrg#define R300_SC_CLIPRECT_TL_0               0x43B0
1390848b8605Smrg#define R300_SC_CLIPRECT_BR_0               0x43B4
1391848b8605Smrg#define R300_SC_CLIPRECT_TL_1               0x43B8
1392848b8605Smrg#define R300_SC_CLIPRECT_BR_1               0x43BC
1393848b8605Smrg#define R300_SC_CLIPRECT_TL_2               0x43C0
1394848b8605Smrg#define R300_SC_CLIPRECT_BR_2               0x43C4
1395848b8605Smrg#define R300_SC_CLIPRECT_TL_3               0x43C8
1396848b8605Smrg#define R300_SC_CLIPRECT_BR_3               0x43CC
1397848b8605Smrg#       define R300_CLIPRECT_OFFSET              1440
1398848b8605Smrg#       define R300_CLIPRECT_MASK                0x1FFF
1399848b8605Smrg#       define R300_CLIPRECT_X_SHIFT             0
1400848b8605Smrg#       define R300_CLIPRECT_X_MASK              (0x1FFF << 0)
1401848b8605Smrg#       define R300_CLIPRECT_Y_SHIFT             13
1402848b8605Smrg#       define R300_CLIPRECT_Y_MASK              (0x1FFF << 13)
1403848b8605Smrg#define R300_SC_CLIP_RULE                   0x43D0
1404848b8605Smrg#       define R300_CLIP_OUT                     (1 << 0)
1405848b8605Smrg#       define R300_CLIP_0                       (1 << 1)
1406848b8605Smrg#       define R300_CLIP_1                       (1 << 2)
1407848b8605Smrg#       define R300_CLIP_10                      (1 << 3)
1408848b8605Smrg#       define R300_CLIP_2                       (1 << 4)
1409848b8605Smrg#       define R300_CLIP_20                      (1 << 5)
1410848b8605Smrg#       define R300_CLIP_21                      (1 << 6)
1411848b8605Smrg#       define R300_CLIP_210                     (1 << 7)
1412848b8605Smrg#       define R300_CLIP_3                       (1 << 8)
1413848b8605Smrg#       define R300_CLIP_30                      (1 << 9)
1414848b8605Smrg#       define R300_CLIP_31                      (1 << 10)
1415848b8605Smrg#       define R300_CLIP_310                     (1 << 11)
1416848b8605Smrg#       define R300_CLIP_32                      (1 << 12)
1417848b8605Smrg#       define R300_CLIP_320                     (1 << 13)
1418848b8605Smrg#       define R300_CLIP_321                     (1 << 14)
1419848b8605Smrg#       define R300_CLIP_3210                    (1 << 15)
1420848b8605Smrg
1421848b8605Smrg/* gap */
1422848b8605Smrg
1423848b8605Smrg#define R300_SC_SCISSORS_TL                 0x43E0
1424848b8605Smrg#define R300_SC_SCISSORS_BR                 0x43E4
1425848b8605Smrg#       define R300_SCISSORS_OFFSET              1440
1426848b8605Smrg#       define R300_SCISSORS_X_SHIFT             0
1427848b8605Smrg#       define R300_SCISSORS_X_MASK              (0x1FFF << 0)
1428848b8605Smrg#       define R300_SCISSORS_Y_SHIFT             13
1429848b8605Smrg#       define R300_SCISSORS_Y_MASK              (0x1FFF << 13)
1430848b8605Smrg
1431848b8605Smrg/* Screen door sample mask */
1432848b8605Smrg#define R300_SC_SCREENDOOR                 0x43e8
1433848b8605Smrg
1434848b8605Smrg/* END: Scissors and cliprects */
1435848b8605Smrg
1436848b8605Smrg/* BEGIN: Texture specification */
1437848b8605Smrg
1438848b8605Smrg/*
1439848b8605Smrg * The texture specification dwords are grouped by meaning and not by texture
1440848b8605Smrg * unit. This means that e.g. the offset for texture image unit N is found in
1441848b8605Smrg * register TX_OFFSET_0 + (4*N)
1442848b8605Smrg */
1443848b8605Smrg#define R300_TX_FILTER0_0                        0x4400
1444848b8605Smrg#define R300_TX_FILTER0_1                        0x4404
1445848b8605Smrg#define R300_TX_FILTER0_2                        0x4408
1446848b8605Smrg#define R300_TX_FILTER0_3                        0x440c
1447848b8605Smrg#define R300_TX_FILTER0_4                        0x4410
1448848b8605Smrg#define R300_TX_FILTER0_5                        0x4414
1449848b8605Smrg#define R300_TX_FILTER0_6                        0x4418
1450848b8605Smrg#define R300_TX_FILTER0_7                        0x441c
1451848b8605Smrg#define R300_TX_FILTER0_8                        0x4420
1452848b8605Smrg#define R300_TX_FILTER0_9                        0x4424
1453848b8605Smrg#define R300_TX_FILTER0_10                       0x4428
1454848b8605Smrg#define R300_TX_FILTER0_11                       0x442c
1455848b8605Smrg#define R300_TX_FILTER0_12                       0x4430
1456848b8605Smrg#define R300_TX_FILTER0_13                       0x4434
1457848b8605Smrg#define R300_TX_FILTER0_14                       0x4438
1458848b8605Smrg#define R300_TX_FILTER0_15                       0x443c
1459848b8605Smrg#       define R300_TX_REPEAT                    0
1460848b8605Smrg#       define R300_TX_MIRRORED                  1
1461848b8605Smrg#       define R300_TX_CLAMP_TO_EDGE             2
1462848b8605Smrg#	define R300_TX_MIRROR_ONCE_TO_EDGE       3
1463848b8605Smrg#       define R300_TX_CLAMP                     4
1464848b8605Smrg#	define R300_TX_MIRROR_ONCE               5
1465848b8605Smrg#       define R300_TX_CLAMP_TO_BORDER           6
1466848b8605Smrg#	define R300_TX_MIRROR_ONCE_TO_BORDER     7
1467848b8605Smrg#       define R300_TX_WRAP_S_SHIFT              0
1468848b8605Smrg#       define R300_TX_WRAP_S_MASK               (7 << 0)
1469848b8605Smrg#       define R300_TX_WRAP_T_SHIFT              3
1470848b8605Smrg#       define R300_TX_WRAP_T_MASK               (7 << 3)
1471848b8605Smrg#       define R300_TX_WRAP_R_SHIFT              6
1472848b8605Smrg#       define R300_TX_WRAP_R_MASK               (7 << 6)
1473848b8605Smrg#	define R300_TX_MAG_FILTER_4              (0 << 9)
1474848b8605Smrg#       define R300_TX_MAG_FILTER_NEAREST        (1 << 9)
1475848b8605Smrg#       define R300_TX_MAG_FILTER_LINEAR         (2 << 9)
1476848b8605Smrg#       define R300_TX_MAG_FILTER_ANISO          (3 << 9)
1477848b8605Smrg#       define R300_TX_MAG_FILTER_MASK           (3 << 9)
1478848b8605Smrg#       define R300_TX_MIN_FILTER_NEAREST        (1 << 11)
1479848b8605Smrg#       define R300_TX_MIN_FILTER_LINEAR         (2 << 11)
1480848b8605Smrg#	define R300_TX_MIN_FILTER_ANISO          (3 << 11)
1481848b8605Smrg#	define R300_TX_MIN_FILTER_MASK           (3 << 11)
1482848b8605Smrg#	define R300_TX_MIN_FILTER_MIP_NONE       (0 << 13)
1483848b8605Smrg#	define R300_TX_MIN_FILTER_MIP_NEAREST    (1 << 13)
1484848b8605Smrg#	define R300_TX_MIN_FILTER_MIP_LINEAR     (2 << 13)
1485848b8605Smrg#	define R300_TX_MIN_FILTER_MIP_MASK       (3 << 13)
1486848b8605Smrg#       define R300_TX_MAX_MIP_LEVEL_SHIFT       17
1487848b8605Smrg#       define R300_TX_MAX_MIP_LEVEL_MASK        (0xf << 17)
1488848b8605Smrg#	define R300_TX_MAX_ANISO_1_TO_1          (0 << 21)
1489848b8605Smrg#	define R300_TX_MAX_ANISO_2_TO_1          (1 << 21)
1490848b8605Smrg#	define R300_TX_MAX_ANISO_4_TO_1          (2 << 21)
1491848b8605Smrg#	define R300_TX_MAX_ANISO_8_TO_1          (3 << 21)
1492848b8605Smrg#	define R300_TX_MAX_ANISO_16_TO_1         (4 << 21)
1493848b8605Smrg#	define R300_TX_MAX_ANISO_MASK            (7 << 21)
1494848b8605Smrg#       define R300_TX_WRAP_S(x)                 ((x) << 0)
1495848b8605Smrg#       define R300_TX_WRAP_T(x)                 ((x) << 3)
1496848b8605Smrg#       define R300_TX_MAX_MIP_LEVEL(x)          ((x) << 17)
1497848b8605Smrg
1498848b8605Smrg#define R300_TX_FILTER1_0                      0x4440
1499848b8605Smrg#	define R300_CHROMA_KEY_MODE_DISABLE    0
1500848b8605Smrg#	define R300_CHROMA_KEY_FORCE	       1
1501848b8605Smrg#	define R300_CHROMA_KEY_BLEND           2
1502848b8605Smrg#	define R300_MC_ROUND_NORMAL            (0<<2)
1503848b8605Smrg#	define R300_MC_ROUND_MPEG4             (1<<2)
1504848b8605Smrg#	define R300_LOD_BIAS_SHIFT             3
1505848b8605Smrg#	define R300_LOD_BIAS_MASK	       0x1ff8
1506848b8605Smrg#	define R300_EDGE_ANISO_EDGE_DIAG       (0<<13)
1507848b8605Smrg#	define R300_EDGE_ANISO_EDGE_ONLY       (1<<13)
1508848b8605Smrg#	define R300_MC_COORD_TRUNCATE_DISABLE  (0<<14)
1509848b8605Smrg#	define R300_MC_COORD_TRUNCATE_MPEG     (1<<14)
1510848b8605Smrg#	define R300_TX_TRI_PERF_0_8            (0<<15)
1511848b8605Smrg#	define R300_TX_TRI_PERF_1_8            (1<<15)
1512848b8605Smrg#	define R300_TX_TRI_PERF_1_4            (2<<15)
1513848b8605Smrg#	define R300_TX_TRI_PERF_3_8            (3<<15)
1514848b8605Smrg#	define R300_ANISO_THRESHOLD_MASK       (7<<17)
1515848b8605Smrg
1516848b8605Smrg#       define R400_DXTC_SWIZZLE_ENABLE        (1<<21)
1517848b8605Smrg#	define R500_MACRO_SWITCH               (1<<22)
1518848b8605Smrg#       define R500_TX_MAX_ANISO(x)            ((x) << 23)
1519848b8605Smrg#       define R500_TX_MAX_ANISO_MASK          (63 << 23)
1520848b8605Smrg#       define R500_TX_ANISO_HIGH_QUALITY      (1 << 30)
1521848b8605Smrg#	define R500_BORDER_FIX                 (1<<31)
1522848b8605Smrg
1523848b8605Smrg#define R300_TX_FORMAT0_0                   0x4480
1524848b8605Smrg#       define R300_TX_WIDTHMASK_SHIFT           0
1525848b8605Smrg#       define R300_TX_WIDTHMASK_MASK            (2047 << 0)
1526848b8605Smrg#       define R300_TX_HEIGHTMASK_SHIFT          11
1527848b8605Smrg#       define R300_TX_HEIGHTMASK_MASK           (2047 << 11)
1528848b8605Smrg#	define R300_TX_DEPTHMASK_SHIFT           22
1529848b8605Smrg#	define R300_TX_DEPTHMASK_MASK            (0xf << 22)
1530848b8605Smrg#       define R300_TX_SIZE_PROJECTED            (1 << 30)
1531848b8605Smrg#       define R300_TX_PITCH_EN                  (1 << 31)
1532848b8605Smrg#       define R300_TX_WIDTH(x)                  ((x) << 0)
1533848b8605Smrg#       define R300_TX_HEIGHT(x)                 ((x) << 11)
1534848b8605Smrg#       define R300_TX_DEPTH(x)                  ((x) << 22)
1535848b8605Smrg#       define R300_TX_NUM_LEVELS(x)             ((x) << 26)
1536848b8605Smrg
1537848b8605Smrg#define R300_TX_FORMAT1_0                   0x44C0
1538848b8605Smrg	/* The interpretation of the format word by Wladimir van der Laan */
1539848b8605Smrg	/* The X, Y, Z and W refer to the layout of the components.
1540848b8605Smrg	   They are given meanings as R, G, B and Alpha by the swizzle
1541848b8605Smrg	   specification */
1542848b8605Smrg#	define R300_TX_FORMAT_X8		    0x0
1543848b8605Smrg#	define R300_TX_FORMAT_X16		    0x1
1544848b8605Smrg#	define R300_TX_FORMAT_Y4X4		    0x2
1545848b8605Smrg#	define R300_TX_FORMAT_Y8X8		    0x3
1546848b8605Smrg#	define R300_TX_FORMAT_Y16X16		    0x4
1547848b8605Smrg#	define R300_TX_FORMAT_Z3Y3X2		    0x5
1548848b8605Smrg#	define R300_TX_FORMAT_Z5Y6X5		    0x6
1549848b8605Smrg#	define R300_TX_FORMAT_Z6Y5X5		    0x7
1550848b8605Smrg#	define R300_TX_FORMAT_Z11Y11X10		    0x8
1551848b8605Smrg#	define R300_TX_FORMAT_Z10Y11X11		    0x9
1552848b8605Smrg#	define R300_TX_FORMAT_W4Z4Y4X4		    0xA
1553848b8605Smrg#	define R300_TX_FORMAT_W1Z5Y5X5		    0xB
1554848b8605Smrg#	define R300_TX_FORMAT_W8Z8Y8X8		    0xC
1555848b8605Smrg#	define R300_TX_FORMAT_W2Z10Y10X10	    0xD
1556848b8605Smrg#	define R300_TX_FORMAT_W16Z16Y16X16	    0xE
1557848b8605Smrg#	define R300_TX_FORMAT_DXT1	    	    0xF
1558848b8605Smrg#	define R300_TX_FORMAT_DXT3	    	    0x10
1559848b8605Smrg#	define R300_TX_FORMAT_DXT5	    	    0x11
1560848b8605Smrg#	define R300_TX_FORMAT_CxV8U8           	    0x12
1561848b8605Smrg#	define R300_TX_FORMAT_AVYU444 	    	    0x13
1562848b8605Smrg#	define R300_TX_FORMAT_VYUY422  	    	    0x14
1563848b8605Smrg#	define R300_TX_FORMAT_YVYU422  	    	    0x15
1564848b8605Smrg#	define R300_TX_FORMAT_16_MPEG  	    	    0x16
1565848b8605Smrg#	define R300_TX_FORMAT_16_16_MPEG    	    0x17
1566848b8605Smrg#	define R300_TX_FORMAT_16F     	    	    0x18
1567848b8605Smrg#	define R300_TX_FORMAT_16F_16F 	    	    0x19
1568848b8605Smrg#	define R300_TX_FORMAT_16F_16F_16F_16F  	    0x1A
1569848b8605Smrg#	define R300_TX_FORMAT_32F     	    	    0x1B
1570848b8605Smrg#	define R300_TX_FORMAT_32F_32F 	    	    0x1C
1571848b8605Smrg#	define R300_TX_FORMAT_32F_32F_32F_32F  	    0x1D
1572848b8605Smrg#       define R300_TX_FORMAT_W24_FP                0x1E
1573848b8605Smrg#       define R400_TX_FORMAT_ATI2N                 0x1F
1574848b8605Smrg
1575848b8605Smrg/* These need TX_FORMAT2_[0-15].TXFORMAT_MSB set.
1576848b8605Smrg
1577848b8605Smrg   My guess is the 10-bit formats are the 8-bit ones but with filtering being
1578848b8605Smrg   performed with the precision of 10 bits per channel. This makes sense
1579848b8605Smrg   with sRGB textures since the conversion to linear space reduces the precision
1580848b8605Smrg   significantly so the shader gets approximately the 8-bit precision
1581848b8605Smrg   in the end. It might also improve the quality of HDR rendering where
1582848b8605Smrg   high-precision filtering is desirable.
1583848b8605Smrg
1584848b8605Smrg   Again, this is guessed, the formats might mean something entirely else.
1585848b8605Smrg   The others should be fine. */
1586848b8605Smrg#       define R500_TX_FORMAT_X1                    0x0
1587848b8605Smrg#       define R500_TX_FORMAT_X1_REV                0x1
1588848b8605Smrg#       define R500_TX_FORMAT_X10                   0x2
1589848b8605Smrg#       define R500_TX_FORMAT_Y10X10                0x3
1590848b8605Smrg#       define R500_TX_FORMAT_W10Z10Y10X10          0x4
1591848b8605Smrg#       define R500_TX_FORMAT_ATI1N                 0x5
1592848b8605Smrg#       define R500_TX_FORMAT_Y8X24                 0x6
1593848b8605Smrg
1594848b8605Smrg
1595848b8605Smrg#       define R300_TX_FORMAT_SIGNED_W             (1 << 5)
1596848b8605Smrg#       define R300_TX_FORMAT_SIGNED_Z             (1 << 6)
1597848b8605Smrg#       define R300_TX_FORMAT_SIGNED_Y             (1 << 7)
1598848b8605Smrg#       define R300_TX_FORMAT_SIGNED_X             (1 << 8)
1599848b8605Smrg#       define R300_TX_FORMAT_SIGNED               (0xf << 5)
1600848b8605Smrg
1601848b8605Smrg#	define R300_TX_FORMAT_3D		   (1 << 25)
1602848b8605Smrg#	define R300_TX_FORMAT_CUBIC_MAP		   (2 << 25)
1603848b8605Smrg#	define R300_TX_FORMAT_TEX_COORD_TYPE_MASK  (0x3 << 25)
1604848b8605Smrg
1605848b8605Smrg	/* alpha modes, convenience mostly */
1606848b8605Smrg	/* if you have alpha, pick constant appropriate to the
1607848b8605Smrg	   number of channels (1 for I8, 2 for I8A8, 4 for R8G8B8A8, etc */
1608848b8605Smrg# 	define R300_TX_FORMAT_ALPHA_1CH		    0x000
1609848b8605Smrg# 	define R300_TX_FORMAT_ALPHA_2CH		    0x200
1610848b8605Smrg# 	define R300_TX_FORMAT_ALPHA_4CH		    0x600
1611848b8605Smrg# 	define R300_TX_FORMAT_ALPHA_NONE	    0xA00
1612848b8605Smrg	/* Swizzling */
1613848b8605Smrg	/* constants */
1614848b8605Smrg#	define R300_TX_FORMAT_X		0
1615848b8605Smrg#	define R300_TX_FORMAT_Y		1
1616848b8605Smrg#	define R300_TX_FORMAT_Z		2
1617848b8605Smrg#	define R300_TX_FORMAT_W		3
1618848b8605Smrg#	define R300_TX_FORMAT_ZERO	4
1619848b8605Smrg#	define R300_TX_FORMAT_ONE	5
1620848b8605Smrg	/* 2.0*Z, everything above 1.0 is set to 0.0 */
1621848b8605Smrg#	define R300_TX_FORMAT_CUT_Z	6
1622848b8605Smrg	/* 2.0*W, everything above 1.0 is set to 0.0 */
1623848b8605Smrg#	define R300_TX_FORMAT_CUT_W	7
1624848b8605Smrg
1625848b8605Smrg#	define R300_TX_FORMAT_B_SHIFT	18
1626848b8605Smrg#	define R300_TX_FORMAT_G_SHIFT	15
1627848b8605Smrg#	define R300_TX_FORMAT_R_SHIFT	12
1628848b8605Smrg#	define R300_TX_FORMAT_A_SHIFT	9
1629848b8605Smrg	/* Convenience macro to take care of layout and swizzling */
1630848b8605Smrg#	define R300_EASY_TX_FORMAT(B, G, R, A, FMT)	(		\
1631848b8605Smrg		((R300_TX_FORMAT_##B)<<R300_TX_FORMAT_B_SHIFT)		\
1632848b8605Smrg		| ((R300_TX_FORMAT_##G)<<R300_TX_FORMAT_G_SHIFT)	\
1633848b8605Smrg		| ((R300_TX_FORMAT_##R)<<R300_TX_FORMAT_R_SHIFT)	\
1634848b8605Smrg		| ((R300_TX_FORMAT_##A)<<R300_TX_FORMAT_A_SHIFT)	\
1635848b8605Smrg		| (R300_TX_FORMAT_##FMT)				\
1636848b8605Smrg		)
1637848b8605Smrg	/* These can be ORed with result of R300_EASY_TX_FORMAT()
1638848b8605Smrg	   We don't really know what they do. Take values from a
1639848b8605Smrg           constant color ? */
1640848b8605Smrg#	define R300_TX_FORMAT_CONST_X		(1<<5)
1641848b8605Smrg#	define R300_TX_FORMAT_CONST_Y		(2<<5)
1642848b8605Smrg#	define R300_TX_FORMAT_CONST_Z		(4<<5)
1643848b8605Smrg#	define R300_TX_FORMAT_CONST_W		(8<<5)
1644848b8605Smrg
1645848b8605Smrg#       define R300_TX_FORMAT_GAMMA               (1 << 21)
1646848b8605Smrg#       define R300_TX_FORMAT_YUV_TO_RGB          (1 << 22)
1647848b8605Smrg
1648848b8605Smrg#       define R300_TX_CACHE(x)                 ((x) << 27)
1649848b8605Smrg#       define R300_TX_CACHE_WHOLE              0
1650848b8605Smrg/* reserved */
1651848b8605Smrg#       define R300_TX_CACHE_HALF_0             2
1652848b8605Smrg#       define R300_TX_CACHE_HALF_1             3
1653848b8605Smrg#       define R300_TX_CACHE_FOURTH_0           4
1654848b8605Smrg#       define R300_TX_CACHE_FOURTH_1           5
1655848b8605Smrg#       define R300_TX_CACHE_FOURTH_2           6
1656848b8605Smrg#       define R300_TX_CACHE_FOURTH_3           7
1657848b8605Smrg#       define R300_TX_CACHE_EIGHTH_0           8
1658848b8605Smrg#       define R300_TX_CACHE_EIGHTH_1           9
1659848b8605Smrg#       define R300_TX_CACHE_EIGHTH_2           10
1660848b8605Smrg#       define R300_TX_CACHE_EIGHTH_3           11
1661848b8605Smrg#       define R300_TX_CACHE_EIGHTH_4           12
1662848b8605Smrg#       define R300_TX_CACHE_EIGHTH_5           13
1663848b8605Smrg#       define R300_TX_CACHE_EIGHTH_6           14
1664848b8605Smrg#       define R300_TX_CACHE_EIGHTH_7           15
1665848b8605Smrg#       define R300_TX_CACHE_SIXTEENTH_0        16
1666848b8605Smrg#       define R300_TX_CACHE_SIXTEENTH_1        17
1667848b8605Smrg#       define R300_TX_CACHE_SIXTEENTH_2        18
1668848b8605Smrg#       define R300_TX_CACHE_SIXTEENTH_3        19
1669848b8605Smrg#       define R300_TX_CACHE_SIXTEENTH_4        20
1670848b8605Smrg#       define R300_TX_CACHE_SIXTEENTH_5        21
1671848b8605Smrg#       define R300_TX_CACHE_SIXTEENTH_6        22
1672848b8605Smrg#       define R300_TX_CACHE_SIXTEENTH_7        23
1673848b8605Smrg#       define R300_TX_CACHE_SIXTEENTH_8        24
1674848b8605Smrg#       define R300_TX_CACHE_SIXTEENTH_9        25
1675848b8605Smrg#       define R300_TX_CACHE_SIXTEENTH_10       26
1676848b8605Smrg#       define R300_TX_CACHE_SIXTEENTH_11       27
1677848b8605Smrg#       define R300_TX_CACHE_SIXTEENTH_12       28
1678848b8605Smrg#       define R300_TX_CACHE_SIXTEENTH_13       29
1679848b8605Smrg#       define R300_TX_CACHE_SIXTEENTH_14       30
1680848b8605Smrg#       define R300_TX_CACHE_SIXTEENTH_15       31
1681848b8605Smrg
1682848b8605Smrg#define R300_TX_FORMAT2_0		    0x4500 /* obvious missing in gap */
1683848b8605Smrg#       define R300_TX_PITCHMASK_SHIFT           0
1684848b8605Smrg#       define R300_TX_PITCHMASK_MASK            (2047 << 0)
1685848b8605Smrg#	define R500_TXFORMAT_MSB		 (1 << 14)
1686848b8605Smrg#	define R500_TXWIDTH_BIT11	         (1 << 15)
1687848b8605Smrg#	define R500_TXHEIGHT_BIT11	         (1 << 16)
1688848b8605Smrg#	define R500_POW2FIX2FLT			 (1 << 17)
1689848b8605Smrg#	define R500_SEL_FILTER4_TC0		 (0 << 18)
1690848b8605Smrg#	define R500_SEL_FILTER4_TC1		 (1 << 18)
1691848b8605Smrg#	define R500_SEL_FILTER4_TC2		 (2 << 18)
1692848b8605Smrg#	define R500_SEL_FILTER4_TC3		 (3 << 18)
1693848b8605Smrg
1694848b8605Smrg#define R300_TX_OFFSET_0                    0x4540
1695848b8605Smrg#define R300_TX_OFFSET_1                    0x4544
1696848b8605Smrg#define R300_TX_OFFSET_2                    0x4548
1697848b8605Smrg#define R300_TX_OFFSET_3                    0x454C
1698848b8605Smrg#define R300_TX_OFFSET_4                    0x4550
1699848b8605Smrg#define R300_TX_OFFSET_5                    0x4554
1700848b8605Smrg#define R300_TX_OFFSET_6                    0x4558
1701848b8605Smrg#define R300_TX_OFFSET_7                    0x455C
1702848b8605Smrg
1703b8e80941Smrg#       define R300_TXO_ENDIAN(x)                ((x) << 0)
1704848b8605Smrg#       define R300_TXO_MACRO_TILE_LINEAR        (0 << 2)
1705848b8605Smrg#       define R300_TXO_MACRO_TILE_TILED         (1 << 2)
1706848b8605Smrg#       define R300_TXO_MACRO_TILE(x)            ((x) << 2)
1707848b8605Smrg#       define R300_TXO_MICRO_TILE_LINEAR        (0 << 3)
1708848b8605Smrg#       define R300_TXO_MICRO_TILE_TILED         (1 << 3)
1709848b8605Smrg#       define R300_TXO_MICRO_TILE_TILED_SQUARE  (2 << 3)
1710848b8605Smrg#       define R300_TXO_MICRO_TILE(x)            ((x) << 3)
1711848b8605Smrg#       define R300_TXO_OFFSET_MASK              0xffffffe0
1712848b8605Smrg#       define R300_TXO_OFFSET_SHIFT             5
1713848b8605Smrg
1714848b8605Smrg/* 32 bit chroma key */
1715848b8605Smrg#define R300_TX_CHROMA_KEY_0                      0x4580
1716848b8605Smrg#define R300_TX_CHROMA_KEY_1                      0x4584
1717848b8605Smrg#define R300_TX_CHROMA_KEY_2                      0x4588
1718848b8605Smrg#define R300_TX_CHROMA_KEY_3                      0x458c
1719848b8605Smrg#define R300_TX_CHROMA_KEY_4                      0x4590
1720848b8605Smrg#define R300_TX_CHROMA_KEY_5                      0x4594
1721848b8605Smrg#define R300_TX_CHROMA_KEY_6                      0x4598
1722848b8605Smrg#define R300_TX_CHROMA_KEY_7                      0x459c
1723848b8605Smrg#define R300_TX_CHROMA_KEY_8                      0x45a0
1724848b8605Smrg#define R300_TX_CHROMA_KEY_9                      0x45a4
1725848b8605Smrg#define R300_TX_CHROMA_KEY_10                     0x45a8
1726848b8605Smrg#define R300_TX_CHROMA_KEY_11                     0x45ac
1727848b8605Smrg#define R300_TX_CHROMA_KEY_12                     0x45b0
1728848b8605Smrg#define R300_TX_CHROMA_KEY_13                     0x45b4
1729848b8605Smrg#define R300_TX_CHROMA_KEY_14                     0x45b8
1730848b8605Smrg#define R300_TX_CHROMA_KEY_15                     0x45bc
1731848b8605Smrg/* ff00ff00 == { 0, 1.0, 0, 1.0 } */
1732848b8605Smrg
1733848b8605Smrg/* Border Color */
1734848b8605Smrg#define R300_TX_BORDER_COLOR_0              0x45c0
1735848b8605Smrg#define R300_TX_BORDER_COLOR_1              0x45c4
1736848b8605Smrg#define R300_TX_BORDER_COLOR_2              0x45c8
1737848b8605Smrg#define R300_TX_BORDER_COLOR_3              0x45cc
1738848b8605Smrg#define R300_TX_BORDER_COLOR_4              0x45d0
1739848b8605Smrg#define R300_TX_BORDER_COLOR_5              0x45d4
1740848b8605Smrg#define R300_TX_BORDER_COLOR_6              0x45d8
1741848b8605Smrg#define R300_TX_BORDER_COLOR_7              0x45dc
1742848b8605Smrg#define R300_TX_BORDER_COLOR_8              0x45e0
1743848b8605Smrg#define R300_TX_BORDER_COLOR_9              0x45e4
1744848b8605Smrg#define R300_TX_BORDER_COLOR_10             0x45e8
1745848b8605Smrg#define R300_TX_BORDER_COLOR_11             0x45ec
1746848b8605Smrg#define R300_TX_BORDER_COLOR_12             0x45f0
1747848b8605Smrg#define R300_TX_BORDER_COLOR_13             0x45f4
1748848b8605Smrg#define R300_TX_BORDER_COLOR_14             0x45f8
1749848b8605Smrg#define R300_TX_BORDER_COLOR_15             0x45fc
1750848b8605Smrg
1751848b8605Smrg
1752848b8605Smrg/* END: Texture specification */
1753848b8605Smrg
1754848b8605Smrg/* BEGIN: Fragment program instruction set */
1755848b8605Smrg
1756848b8605Smrg/* Fragment programs are written directly into register space.
1757848b8605Smrg * There are separate instruction streams for texture instructions and ALU
1758848b8605Smrg * instructions.
1759848b8605Smrg * In order to synchronize these streams, the program is divided into up
1760848b8605Smrg * to 4 nodes. Each node begins with a number of TEX operations, followed
1761848b8605Smrg * by a number of ALU operations.
1762848b8605Smrg * The first node can have zero TEX ops, all subsequent nodes must have at
1763848b8605Smrg * least
1764848b8605Smrg * one TEX ops.
1765848b8605Smrg * All nodes must have at least one ALU op.
1766848b8605Smrg *
1767848b8605Smrg * The index of the last node is stored in PFS_CNTL_0: A value of 0 means
1768848b8605Smrg * 1 node, a value of 3 means 4 nodes.
1769848b8605Smrg * The total amount of instructions is defined in PFS_CNTL_2. The offsets are
1770848b8605Smrg * offsets into the respective instruction streams, while *_END points to the
1771848b8605Smrg * last instruction relative to this offset.
1772848b8605Smrg */
1773848b8605Smrg#define R300_US_CONFIG                      0x4600
1774848b8605Smrg#       define R300_PFS_CNTL_LAST_NODES_SHIFT    0
1775848b8605Smrg#       define R300_PFS_CNTL_LAST_NODES_MASK     (3 << 0)
1776848b8605Smrg#       define R300_PFS_CNTL_FIRST_NODE_HAS_TEX  (1 << 3)
1777848b8605Smrg#define R300_US_PIXSIZE                     0x4604
1778848b8605Smrg/* There is an unshifted value here which has so far always been equal to the
1779848b8605Smrg * index of the highest used temporary register.
1780848b8605Smrg */
1781848b8605Smrg#define R300_US_CODE_OFFSET                 0x4608
1782848b8605Smrg#       define R300_PFS_CNTL_ALU_OFFSET_SHIFT    0
1783848b8605Smrg#       define R300_PFS_CNTL_ALU_OFFSET_MASK     (63 << 0)
1784848b8605Smrg#       define R300_PFS_CNTL_ALU_END_SHIFT       6
1785848b8605Smrg#       define R300_PFS_CNTL_ALU_END_MASK        (63 << 6)
1786848b8605Smrg#       define R300_PFS_CNTL_TEX_OFFSET_SHIFT    13
1787848b8605Smrg#       define R300_PFS_CNTL_TEX_OFFSET_MASK     (31 << 13)
1788848b8605Smrg#       define R300_PFS_CNTL_TEX_END_SHIFT       18
1789848b8605Smrg#       define R300_PFS_CNTL_TEX_END_MASK        (31 << 18)
1790848b8605Smrg#       define R400_PFS_CNTL_TEX_OFFSET_MSB_SHIFT 24
1791848b8605Smrg#       define R400_PFS_CNTL_TEX_OFFSET_MSB_MASK (0xf << 24)
1792848b8605Smrg#       define R400_PFS_CNTL_TEX_END_MSB_SHIFT   28
1793848b8605Smrg#       define R400_PFS_CNTL_TEX_END_MSB_MASK    (0xf << 28)
1794848b8605Smrg
1795848b8605Smrg/* gap */
1796848b8605Smrg
1797848b8605Smrg/* Nodes are stored backwards. The last active node is always stored in
1798848b8605Smrg * PFS_NODE_3.
1799848b8605Smrg * Example: In a 2-node program, NODE_0 and NODE_1 are set to 0. The
1800848b8605Smrg * first node is stored in NODE_2, the second node is stored in NODE_3.
1801848b8605Smrg *
1802848b8605Smrg * Offsets are relative to the master offset from PFS_CNTL_2.
1803848b8605Smrg */
1804848b8605Smrg#define R300_US_CODE_ADDR_0                 0x4610
1805848b8605Smrg#define R300_US_CODE_ADDR_1                 0x4614
1806848b8605Smrg#define R300_US_CODE_ADDR_2                 0x4618
1807848b8605Smrg#define R300_US_CODE_ADDR_3                 0x461C
1808848b8605Smrg#       define R300_ALU_START_SHIFT         0
1809848b8605Smrg#       define R300_ALU_START_MASK          (63 << 0)
1810848b8605Smrg#       define R300_ALU_SIZE_SHIFT          6
1811848b8605Smrg#       define R300_ALU_SIZE_MASK           (63 << 6)
1812848b8605Smrg#       define R300_TEX_START_SHIFT         12
1813848b8605Smrg#       define R300_TEX_START_MASK          (31 << 12)
1814848b8605Smrg#       define R300_TEX_SIZE_SHIFT          17
1815848b8605Smrg#       define R300_TEX_SIZE_MASK           (31 << 17)
1816848b8605Smrg#	define R300_RGBA_OUT                (1 << 22)
1817848b8605Smrg#	define R300_W_OUT                   (1 << 23)
1818848b8605Smrg#       define R400_TEX_START_MSB_SHIFT     24
1819848b8605Smrg#       define R400_TEX_START_MSG_MASK      (0xf << 24)
1820848b8605Smrg#       define R400_TEX_SIZE_MSB_SHIFT      28
1821848b8605Smrg#       define R400_TEX_SIZE_MSG_MASK       (0xf << 28)
1822848b8605Smrg
1823848b8605Smrg/* TEX
1824848b8605Smrg * As far as I can tell, texture instructions cannot write into output
1825848b8605Smrg * registers directly. A subsequent ALU instruction is always necessary,
1826848b8605Smrg * even if it's just MAD o0, r0, 1, 0
1827848b8605Smrg */
1828848b8605Smrg#define R300_US_TEX_INST_0                  0x4620
1829848b8605Smrg#	define R300_SRC_ADDR_SHIFT          0
1830848b8605Smrg#	define R300_SRC_ADDR_MASK           (31 << 0)
1831848b8605Smrg#	define R300_DST_ADDR_SHIFT          6
1832848b8605Smrg#	define R300_DST_ADDR_MASK           (31 << 6)
1833848b8605Smrg#	define R300_TEX_ID_SHIFT            11
1834848b8605Smrg#       define R300_TEX_ID_MASK             (15 << 11)
1835848b8605Smrg#	define R300_TEX_INST_SHIFT		15
1836848b8605Smrg#		define R300_TEX_OP_NOP	        0
1837848b8605Smrg#		define R300_TEX_OP_LD	        1
1838848b8605Smrg#		define R300_TEX_OP_KIL	        2
1839848b8605Smrg#		define R300_TEX_OP_TXP	        3
1840848b8605Smrg#		define R300_TEX_OP_TXB	        4
1841848b8605Smrg#	define R300_TEX_INST_MASK               (7 << 15)
1842848b8605Smrg#      define R400_SRC_ADDR_EXT_BIT         (1 << 19)
1843848b8605Smrg#      define R400_DST_ADDR_EXT_BIT         (1 << 20)
1844848b8605Smrg
1845848b8605Smrg/* Output format from the unfied shader */
1846848b8605Smrg#define R300_US_OUT_FMT_0                   0x46A4
1847848b8605Smrg#	define R300_US_OUT_FMT_C4_8         (0 << 0)
1848848b8605Smrg#	define R300_US_OUT_FMT_C4_10        (1 << 0)
1849848b8605Smrg#	define R300_US_OUT_FMT_C4_10_GAMMA  (2 << 0)
1850848b8605Smrg#	define R300_US_OUT_FMT_C_16         (3 << 0)
1851848b8605Smrg#	define R300_US_OUT_FMT_C2_16        (4 << 0)
1852848b8605Smrg#	define R300_US_OUT_FMT_C4_16        (5 << 0)
1853848b8605Smrg#	define R300_US_OUT_FMT_C_16_MPEG    (6 << 0)
1854848b8605Smrg#	define R300_US_OUT_FMT_C2_16_MPEG   (7 << 0)
1855848b8605Smrg#	define R300_US_OUT_FMT_C2_4         (8 << 0)
1856848b8605Smrg#	define R300_US_OUT_FMT_C_3_3_2      (9 << 0)
1857848b8605Smrg#	define R300_US_OUT_FMT_C_6_5_6      (10 << 0)
1858848b8605Smrg#	define R300_US_OUT_FMT_C_11_11_10   (11 << 0)
1859848b8605Smrg#	define R300_US_OUT_FMT_C_10_11_11   (12 << 0)
1860848b8605Smrg#	define R300_US_OUT_FMT_C_2_10_10_10 (13 << 0)
1861848b8605Smrg/* reserved */
1862848b8605Smrg#	define R300_US_OUT_FMT_UNUSED       (15 << 0)
1863848b8605Smrg#	define R300_US_OUT_FMT_C_16_FP      (16 << 0)
1864848b8605Smrg#	define R300_US_OUT_FMT_C2_16_FP     (17 << 0)
1865848b8605Smrg#	define R300_US_OUT_FMT_C4_16_FP     (18 << 0)
1866848b8605Smrg#	define R300_US_OUT_FMT_C_32_FP      (19 << 0)
1867848b8605Smrg#	define R300_US_OUT_FMT_C2_32_FP     (20 << 0)
1868848b8605Smrg#	define R300_US_OUT_FMT_C4_32_FP     (21 << 0)
1869848b8605Smrg#   define R300_C0_SEL_A				(0 << 8)
1870848b8605Smrg#   define R300_C0_SEL_R				(1 << 8)
1871848b8605Smrg#   define R300_C0_SEL_G				(2 << 8)
1872848b8605Smrg#   define R300_C0_SEL_B				(3 << 8)
1873848b8605Smrg#   define R300_C1_SEL_A				(0 << 10)
1874848b8605Smrg#   define R300_C1_SEL_R				(1 << 10)
1875848b8605Smrg#   define R300_C1_SEL_G				(2 << 10)
1876848b8605Smrg#   define R300_C1_SEL_B				(3 << 10)
1877848b8605Smrg#   define R300_C2_SEL_A				(0 << 12)
1878848b8605Smrg#   define R300_C2_SEL_R				(1 << 12)
1879848b8605Smrg#   define R300_C2_SEL_G				(2 << 12)
1880848b8605Smrg#   define R300_C2_SEL_B				(3 << 12)
1881848b8605Smrg#   define R300_C3_SEL_A				(0 << 14)
1882848b8605Smrg#   define R300_C3_SEL_R				(1 << 14)
1883848b8605Smrg#   define R300_C3_SEL_G				(2 << 14)
1884848b8605Smrg#   define R300_C3_SEL_B				(3 << 14)
1885848b8605Smrg#   define R300_OUT_SIGN(x)				((x) << 16)
1886848b8605Smrg#   define R500_ROUND_ADJ				(1 << 20)
1887848b8605Smrg
1888848b8605Smrg/* ALU
1889848b8605Smrg * The ALU instructions register blocks are enumerated according to the order
1890848b8605Smrg * in which fglrx. I assume there is space for 64 instructions, since
1891848b8605Smrg * each block has space for a maximum of 64 DWORDs, and this matches reported
1892848b8605Smrg * native limits.
1893848b8605Smrg *
1894848b8605Smrg * The basic functional block seems to be one MAD for each color and alpha,
1895848b8605Smrg * and an adder that adds all components after the MUL.
1896848b8605Smrg *  - ADD, MUL, MAD etc.: use MAD with appropriate neutral operands
1897848b8605Smrg *  - DP4: Use OUTC_DP4, OUTA_DP4
1898848b8605Smrg *  - DP3: Use OUTC_DP3, OUTA_DP4, appropriate alpha operands
1899848b8605Smrg *  - DPH: Use OUTC_DP4, OUTA_DP4, appropriate alpha operands
1900848b8605Smrg *  - CMPH: If ARG2 > 0.5, return ARG0, else return ARG1
1901848b8605Smrg *  - CMP: If ARG2 < 0, return ARG1, else return ARG0
1902848b8605Smrg *  - FLR: use FRC+MAD
1903848b8605Smrg *  - XPD: use MAD+MAD
1904848b8605Smrg *  - SGE, SLT: use MAD+CMP
1905848b8605Smrg *  - RSQ: use ABS modifier for argument
1906848b8605Smrg *  - Use OUTC_REPL_ALPHA to write results of an alpha-only operation
1907848b8605Smrg *    (e.g. RCP) into color register
1908848b8605Smrg *  - apparently, there's no quick DST operation
1909848b8605Smrg *  - fglrx set FPI2_UNKNOWN_31 on a "MAD fragment.color, tmp0, tmp1, tmp2"
1910848b8605Smrg *  - fglrx set FPI2_UNKNOWN_31 on a "MAX r2, r1, c0"
1911848b8605Smrg *  - fglrx once set FPI0_UNKNOWN_31 on a "FRC r1, r1"
1912848b8605Smrg *
1913848b8605Smrg * Operand selection
1914848b8605Smrg * First stage selects three sources from the available registers and
1915848b8605Smrg * constant parameters. This is defined in INSTR1 (color) and INSTR3 (alpha).
1916848b8605Smrg * fglrx sorts the three source fields: Registers before constants,
1917848b8605Smrg * lower indices before higher indices; I do not know whether this is
1918848b8605Smrg * necessary.
1919848b8605Smrg *
1920848b8605Smrg * fglrx fills unused sources with "read constant 0"
1921848b8605Smrg * According to specs, you cannot select more than two different constants.
1922848b8605Smrg *
1923848b8605Smrg * Second stage selects the operands from the sources. This is defined in
1924848b8605Smrg * INSTR0 (color) and INSTR2 (alpha). You can also select the special constants
1925848b8605Smrg * zero and one.
1926848b8605Smrg * Swizzling and negation happens in this stage, as well.
1927848b8605Smrg *
1928848b8605Smrg * Important: Color and alpha seem to be mostly separate, i.e. their sources
1929848b8605Smrg * selection appears to be fully independent (the register storage is probably
1930848b8605Smrg * physically split into a color and an alpha section).
1931848b8605Smrg * However (because of the apparent physical split), there is some interaction
1932848b8605Smrg * WRT swizzling. If, for example, you want to load an R component into an
1933848b8605Smrg * Alpha operand, this R component is taken from a *color* source, not from
1934848b8605Smrg * an alpha source. The corresponding register doesn't even have to appear in
1935848b8605Smrg * the alpha sources list. (I hope this all makes sense to you)
1936848b8605Smrg *
1937848b8605Smrg * Destination selection
1938848b8605Smrg * The destination register index is in FPI1 (color) and FPI3 (alpha)
1939848b8605Smrg * together with enable bits.
1940848b8605Smrg * There are separate enable bits for writing into temporary registers
1941848b8605Smrg * (DSTC_REG_* /DSTA_REG) and program output registers (DSTC_OUTPUT_*
1942848b8605Smrg * /DSTA_OUTPUT). You can write to both at once, or not write at all (the
1943848b8605Smrg * same index must be used for both).
1944848b8605Smrg *
1945848b8605Smrg * Note: There is a special form for LRP
1946848b8605Smrg *  - Argument order is the same as in ARB_fragment_program.
1947848b8605Smrg *  - Operation is MAD
1948848b8605Smrg *  - ARG1 is set to ARGC_SRC1C_LRP/ARGC_SRC1A_LRP
1949848b8605Smrg *  - Set FPI0/FPI2_SPECIAL_LRP
1950848b8605Smrg * Arbitrary LRP (including support for swizzling) requires vanilla MAD+MAD
1951848b8605Smrg */
1952848b8605Smrg#define R300_US_ALU_RGB_ADDR_0                   0x46C0
1953848b8605Smrg#       define R300_ALU_SRC0C_SHIFT             0
1954848b8605Smrg#       define R300_ALU_SRC0C_MASK              (31 << 0)
1955848b8605Smrg#       define R300_ALU_SRC0C_CONST             (1 << 5)
1956848b8605Smrg#       define R300_ALU_SRC1C_SHIFT             6
1957848b8605Smrg#       define R300_ALU_SRC1C_MASK              (31 << 6)
1958848b8605Smrg#       define R300_ALU_SRC1C_CONST             (1 << 11)
1959848b8605Smrg#       define R300_ALU_SRC2C_SHIFT             12
1960848b8605Smrg#       define R300_ALU_SRC2C_MASK              (31 << 12)
1961848b8605Smrg#       define R300_ALU_SRC2C_CONST             (1 << 17)
1962848b8605Smrg#       define R300_ALU_SRC_MASK                0x0003ffff
1963848b8605Smrg#       define R300_ALU_DSTC_SHIFT              18
1964848b8605Smrg#       define R300_ALU_DSTC_MASK               (31 << 18)
1965848b8605Smrg#		define R300_ALU_DSTC_REG_MASK_SHIFT     23
1966848b8605Smrg#       define R300_ALU_DSTC_REG_X              (1 << 23)
1967848b8605Smrg#       define R300_ALU_DSTC_REG_Y              (1 << 24)
1968848b8605Smrg#       define R300_ALU_DSTC_REG_Z              (1 << 25)
1969848b8605Smrg#		define R300_ALU_DSTC_OUTPUT_MASK_SHIFT  26
1970848b8605Smrg#       define R300_ALU_DSTC_OUTPUT_X           (1 << 26)
1971848b8605Smrg#       define R300_ALU_DSTC_OUTPUT_Y           (1 << 27)
1972848b8605Smrg#       define R300_ALU_DSTC_OUTPUT_Z           (1 << 28)
1973848b8605Smrg#       define R300_ALU_DSTC_OUTPUT_XYZ         (7 << 26)
1974848b8605Smrg#       define R300_RGB_ADDR0(x)                ((x) << 0)
1975848b8605Smrg#       define R300_RGB_ADDR1(x)                ((x) << 6)
1976848b8605Smrg#       define R300_RGB_ADDR2(x)                ((x) << 12)
1977848b8605Smrg#       define R300_RGB_TARGET(x)               ((x) << 29)
1978848b8605Smrg
1979848b8605Smrg#define R300_US_ALU_ALPHA_ADDR_0                 0x47C0
1980848b8605Smrg#       define R300_ALU_SRC0A_SHIFT             0
1981848b8605Smrg#       define R300_ALU_SRC0A_MASK              (31 << 0)
1982848b8605Smrg#       define R300_ALU_SRC0A_CONST             (1 << 5)
1983848b8605Smrg#       define R300_ALU_SRC1A_SHIFT             6
1984848b8605Smrg#       define R300_ALU_SRC1A_MASK              (31 << 6)
1985848b8605Smrg#       define R300_ALU_SRC1A_CONST             (1 << 11)
1986848b8605Smrg#       define R300_ALU_SRC2A_SHIFT             12
1987848b8605Smrg#       define R300_ALU_SRC2A_MASK              (31 << 12)
1988848b8605Smrg#       define R300_ALU_SRC2A_CONST             (1 << 17)
1989848b8605Smrg#       define R300_ALU_SRC_MASK                0x0003ffff
1990848b8605Smrg#       define R300_ALU_DSTA_SHIFT              18
1991848b8605Smrg#       define R300_ALU_DSTA_MASK               (31 << 18)
1992848b8605Smrg#       define R300_ALU_DSTA_REG                (1 << 23)
1993848b8605Smrg#       define R300_ALU_DSTA_OUTPUT             (1 << 24)
1994848b8605Smrg#		define R300_ALU_DSTA_DEPTH              (1 << 27)
1995848b8605Smrg#       define R300_ALPHA_ADDR0(x)              ((x) << 0)
1996848b8605Smrg#       define R300_ALPHA_ADDR1(x)              ((x) << 6)
1997848b8605Smrg#       define R300_ALPHA_ADDR2(x)              ((x) << 12)
1998848b8605Smrg#       define R300_ALPHA_TARGET(x)             ((x) << 25)
1999848b8605Smrg
2000848b8605Smrg#define R300_US_ALU_RGB_INST_0                   0x48C0
2001848b8605Smrg#       define R300_ALU_ARGC_SRC0C_XYZ          0
2002848b8605Smrg#       define R300_ALU_ARGC_SRC0C_XXX          1
2003848b8605Smrg#       define R300_ALU_ARGC_SRC0C_YYY          2
2004848b8605Smrg#       define R300_ALU_ARGC_SRC0C_ZZZ          3
2005848b8605Smrg#       define R300_ALU_ARGC_SRC1C_XYZ          4
2006848b8605Smrg#       define R300_ALU_ARGC_SRC1C_XXX          5
2007848b8605Smrg#       define R300_ALU_ARGC_SRC1C_YYY          6
2008848b8605Smrg#       define R300_ALU_ARGC_SRC1C_ZZZ          7
2009848b8605Smrg#       define R300_ALU_ARGC_SRC2C_XYZ          8
2010848b8605Smrg#       define R300_ALU_ARGC_SRC2C_XXX          9
2011848b8605Smrg#       define R300_ALU_ARGC_SRC2C_YYY          10
2012848b8605Smrg#       define R300_ALU_ARGC_SRC2C_ZZZ          11
2013848b8605Smrg#       define R300_ALU_ARGC_SRC0A              12
2014848b8605Smrg#       define R300_ALU_ARGC_SRC1A              13
2015848b8605Smrg#       define R300_ALU_ARGC_SRC2A              14
2016848b8605Smrg#       define R300_ALU_ARGC_SRCP_XYZ           15
2017848b8605Smrg#       define R300_ALU_ARGC_SRCP_XXX           16
2018848b8605Smrg#       define R300_ALU_ARGC_SRCP_YYY           17
2019848b8605Smrg#       define R300_ALU_ARGC_SRCP_ZZZ           18
2020848b8605Smrg#       define R300_ALU_ARGC_SRCP_WWW           19
2021848b8605Smrg#       define R300_ALU_ARGC_ZERO               20
2022848b8605Smrg#       define R300_ALU_ARGC_ONE                21
2023848b8605Smrg#       define R300_ALU_ARGC_HALF               22
2024848b8605Smrg#       define R300_ALU_ARGC_SRC0C_YZX          23
2025848b8605Smrg#       define R300_ALU_ARGC_SRC1C_YZX          24
2026848b8605Smrg#       define R300_ALU_ARGC_SRC2C_YZX          25
2027848b8605Smrg#       define R300_ALU_ARGC_SRC0C_ZXY          26
2028848b8605Smrg#       define R300_ALU_ARGC_SRC1C_ZXY          27
2029848b8605Smrg#       define R300_ALU_ARGC_SRC2C_ZXY          28
2030848b8605Smrg#       define R300_ALU_ARGC_SRC0CA_WZY         29
2031848b8605Smrg#       define R300_ALU_ARGC_SRC1CA_WZY         30
2032848b8605Smrg#       define R300_ALU_ARGC_SRC2CA_WZY         31
2033848b8605Smrg#       define R300_RGB_SWIZA(x)                ((x) << 0)
2034848b8605Smrg#       define R300_RGB_SWIZB(x)                ((x) << 7)
2035848b8605Smrg#       define R300_RGB_SWIZC(x)                ((x) << 14)
2036848b8605Smrg
2037848b8605Smrg#       define R300_ALU_ARG0C_SHIFT             0
2038848b8605Smrg#       define R300_ALU_ARG0C_MASK              (31 << 0)
2039848b8605Smrg#       define R300_ALU_ARG0C_NOP               (0 << 5)
2040848b8605Smrg#       define R300_ALU_ARG0C_NEG               (1 << 5)
2041848b8605Smrg#       define R300_ALU_ARG0C_ABS               (2 << 5)
2042848b8605Smrg#       define R300_ALU_ARG0C_NAB               (3 << 5)
2043848b8605Smrg#       define R300_ALU_ARG1C_SHIFT             7
2044848b8605Smrg#       define R300_ALU_ARG1C_MASK              (31 << 7)
2045848b8605Smrg#       define R300_ALU_ARG1C_NOP               (0 << 12)
2046848b8605Smrg#       define R300_ALU_ARG1C_NEG               (1 << 12)
2047848b8605Smrg#       define R300_ALU_ARG1C_ABS               (2 << 12)
2048848b8605Smrg#       define R300_ALU_ARG1C_NAB               (3 << 12)
2049848b8605Smrg#       define R300_ALU_ARG2C_SHIFT             14
2050848b8605Smrg#       define R300_ALU_ARG2C_MASK              (31 << 14)
2051848b8605Smrg#       define R300_ALU_ARG2C_NOP               (0 << 19)
2052848b8605Smrg#       define R300_ALU_ARG2C_NEG               (1 << 19)
2053848b8605Smrg#       define R300_ALU_ARG2C_ABS               (2 << 19)
2054848b8605Smrg#       define R300_ALU_ARG2C_NAB               (3 << 19)
2055848b8605Smrg#       define R300_ALU_SRCP_1_MINUS_2_SRC0     (0 << 21)
2056848b8605Smrg#       define R300_ALU_SRCP_SRC1_MINUS_SRC0    (1 << 21)
2057848b8605Smrg#       define R300_ALU_SRCP_SRC1_PLUS_SRC0     (2 << 21)
2058848b8605Smrg#       define R300_ALU_SRCP_1_MINUS_SRC0       (3 << 21)
2059848b8605Smrg
2060848b8605Smrg#       define R300_ALU_OUTC_MAD                (0 << 23)
2061848b8605Smrg#       define R300_ALU_OUTC_DP3                (1 << 23)
2062848b8605Smrg#       define R300_ALU_OUTC_DP4                (2 << 23)
2063848b8605Smrg#       define R300_ALU_OUTC_D2A                (3 << 23)
2064848b8605Smrg#       define R300_ALU_OUTC_MIN                (4 << 23)
2065848b8605Smrg#       define R300_ALU_OUTC_MAX                (5 << 23)
2066848b8605Smrg#       define R300_ALU_OUTC_CND                (7 << 23)
2067848b8605Smrg#       define R300_ALU_OUTC_CMP                (8 << 23)
2068848b8605Smrg#       define R300_ALU_OUTC_FRC                (9 << 23)
2069848b8605Smrg#       define R300_ALU_OUTC_REPL_ALPHA         (10 << 23)
2070848b8605Smrg
2071848b8605Smrg#	define R300_ALU_OUTC_MOD_SHIFT		27
2072848b8605Smrg#       define R300_ALU_OUTC_MOD_NOP            (0 << R300_ALU_OUTC_MOD_SHIFT)
2073848b8605Smrg#       define R300_ALU_OUTC_MOD_MUL2           (1 << R300_ALU_OUTC_MOD_SHIFT)
2074848b8605Smrg#       define R300_ALU_OUTC_MOD_MUL4           (2 << R300_ALU_OUTC_MOD_SHIFT)
2075848b8605Smrg#       define R300_ALU_OUTC_MOD_MUL8           (3 << R300_ALU_OUTC_MOD_SHIFT)
2076848b8605Smrg#       define R300_ALU_OUTC_MOD_DIV2           (4 << R300_ALU_OUTC_MOD_SHIFT)
2077848b8605Smrg#       define R300_ALU_OUTC_MOD_DIV4           (5 << R300_ALU_OUTC_MOD_SHIFT)
2078848b8605Smrg#       define R300_ALU_OUTC_MOD_DIV8           (6 << R300_ALU_OUTC_MOD_SHIFT)
2079848b8605Smrg
2080848b8605Smrg#       define R300_ALU_OUTC_CLAMP              (1 << 30)
2081848b8605Smrg#       define R300_ALU_INSERT_NOP              (1 << 31)
2082848b8605Smrg
2083848b8605Smrg#define R300_US_ALU_ALPHA_INST_0                 0x49C0
2084848b8605Smrg#       define R300_ALU_ARGA_SRC0C_X            0
2085848b8605Smrg#       define R300_ALU_ARGA_SRC0C_Y            1
2086848b8605Smrg#       define R300_ALU_ARGA_SRC0C_Z            2
2087848b8605Smrg#       define R300_ALU_ARGA_SRC1C_X            3
2088848b8605Smrg#       define R300_ALU_ARGA_SRC1C_Y            4
2089848b8605Smrg#       define R300_ALU_ARGA_SRC1C_Z            5
2090848b8605Smrg#       define R300_ALU_ARGA_SRC2C_X            6
2091848b8605Smrg#       define R300_ALU_ARGA_SRC2C_Y            7
2092848b8605Smrg#       define R300_ALU_ARGA_SRC2C_Z            8
2093848b8605Smrg#       define R300_ALU_ARGA_SRC0A              9
2094848b8605Smrg#       define R300_ALU_ARGA_SRC1A              10
2095848b8605Smrg#       define R300_ALU_ARGA_SRC2A              11
2096848b8605Smrg#       define R300_ALU_ARGA_SRCP_X             12
2097848b8605Smrg#       define R300_ALU_ARGA_SRCP_Y             13
2098848b8605Smrg#       define R300_ALU_ARGA_SRCP_Z             14
2099848b8605Smrg#       define R300_ALU_ARGA_SRCP_W             15
2100848b8605Smrg#       define R300_ALU_ARGA_ZERO               16
2101848b8605Smrg#       define R300_ALU_ARGA_ONE                17
2102848b8605Smrg#       define R300_ALU_ARGA_HALF               18
2103848b8605Smrg#       define R300_ALPHA_SWIZA(x)              ((x) << 0)
2104848b8605Smrg#       define R300_ALPHA_SWIZB(x)              ((x) << 7)
2105848b8605Smrg#       define R300_ALPHA_SWIZC(x)              ((x) << 14)
2106848b8605Smrg
2107848b8605Smrg#       define R300_ALU_ARG0A_SHIFT             0
2108848b8605Smrg#       define R300_ALU_ARG0A_MASK              (31 << 0)
2109848b8605Smrg#       define R300_ALU_ARG0A_NOP               (0 << 5)
2110848b8605Smrg#       define R300_ALU_ARG0A_NEG               (1 << 5)
2111848b8605Smrg#	define R300_ALU_ARG0A_ABS		 (2 << 5)
2112848b8605Smrg#	define R300_ALU_ARG0A_NAB		 (3 << 5)
2113848b8605Smrg#       define R300_ALU_ARG1A_SHIFT             7
2114848b8605Smrg#       define R300_ALU_ARG1A_MASK              (31 << 7)
2115848b8605Smrg#       define R300_ALU_ARG1A_NOP               (0 << 12)
2116848b8605Smrg#       define R300_ALU_ARG1A_NEG               (1 << 12)
2117848b8605Smrg#	define R300_ALU_ARG1A_ABS		 (2 << 12)
2118848b8605Smrg#	define R300_ALU_ARG1A_NAB		 (3 << 12)
2119848b8605Smrg#       define R300_ALU_ARG2A_SHIFT             14
2120848b8605Smrg#       define R300_ALU_ARG2A_MASK              (31 << 14)
2121848b8605Smrg#       define R300_ALU_ARG2A_NOP               (0 << 19)
2122848b8605Smrg#       define R300_ALU_ARG2A_NEG               (1 << 19)
2123848b8605Smrg#	define R300_ALU_ARG2A_ABS		 (2 << 19)
2124848b8605Smrg#	define R300_ALU_ARG2A_NAB		 (3 << 19)
2125848b8605Smrg#       define R300_ALU_SRCP_1_MINUS_2_SRC0     (0 << 21)
2126848b8605Smrg#       define R300_ALU_SRCP_SRC1_MINUS_SRC0    (1 << 21)
2127848b8605Smrg#       define R300_ALU_SRCP_SRC1_PLUS_SRC0     (2 << 21)
2128848b8605Smrg#       define R300_ALU_SRCP_1_MINUS_SRC0       (3 << 21)
2129848b8605Smrg
2130848b8605Smrg#       define R300_ALU_OUTA_MAD                (0 << 23)
2131848b8605Smrg#       define R300_ALU_OUTA_DP4                (1 << 23)
2132848b8605Smrg#       define R300_ALU_OUTA_MIN                (2 << 23)
2133848b8605Smrg#       define R300_ALU_OUTA_MAX                (3 << 23)
2134848b8605Smrg#       define R300_ALU_OUTA_CND                (5 << 23)
2135848b8605Smrg#       define R300_ALU_OUTA_CMP                (6 << 23)
2136848b8605Smrg#       define R300_ALU_OUTA_FRC                (7 << 23)
2137848b8605Smrg#       define R300_ALU_OUTA_EX2                (8 << 23)
2138848b8605Smrg#       define R300_ALU_OUTA_LG2                (9 << 23)
2139848b8605Smrg#       define R300_ALU_OUTA_RCP                (10 << 23)
2140848b8605Smrg#       define R300_ALU_OUTA_RSQ                (11 << 23)
2141848b8605Smrg
2142848b8605Smrg#       define R300_ALU_OUTA_MOD_NOP            (0 << 27)
2143848b8605Smrg#       define R300_ALU_OUTA_MOD_MUL2           (1 << 27)
2144848b8605Smrg#       define R300_ALU_OUTA_MOD_MUL4           (2 << 27)
2145848b8605Smrg#       define R300_ALU_OUTA_MOD_MUL8           (3 << 27)
2146848b8605Smrg#       define R300_ALU_OUTA_MOD_DIV2           (4 << 27)
2147848b8605Smrg#       define R300_ALU_OUTA_MOD_DIV4           (5 << 27)
2148848b8605Smrg#       define R300_ALU_OUTA_MOD_DIV8           (6 << 27)
2149848b8605Smrg
2150848b8605Smrg#       define R300_ALU_OUTA_CLAMP              (1 << 30)
2151848b8605Smrg/* END: Fragment program instruction set */
2152848b8605Smrg
2153848b8605Smrg/* R4xx extended fragment shader registers. */
2154848b8605Smrg#define R400_US_ALU_EXT_ADDR_0              0x4ac0 /* up to 63 (0x4bbc) */
2155848b8605Smrg#   define R400_ADDR_EXT_RGB_MSB_BIT(x)     (1 << (x))
2156848b8605Smrg#   define R400_ADDRD_EXT_RGB_MSB_BIT       0x08
2157848b8605Smrg#   define R400_ADDR_EXT_A_MSB_BIT(x)       (1 << ((x) + 4))
2158848b8605Smrg#   define R400_ADDRD_EXT_A_MSB_BIT         0x80
2159848b8605Smrg
2160848b8605Smrg#define R400_US_CODE_BANK                   0x46b8
2161848b8605Smrg#   define R400_BANK_SHIFT                  0
2162848b8605Smrg#   define R400_BANK_MASK                   0xf
2163848b8605Smrg#   define R400_R390_MODE_ENABLE            (1 << 4)
2164848b8605Smrg#define R400_US_CODE_EXT                    0x46bc
2165848b8605Smrg#   define R400_ALU_OFFSET_MSB_SHIFT        0
2166848b8605Smrg#   define R400_ALU_OFFSET_MSB_MASK         (0x7 << 0)
2167848b8605Smrg#   define R400_ALU_SIZE_MSB_SHIFT          3
2168848b8605Smrg#   define R400_ALU_SIZE_MSB_MASK           (0x7 << 3)
2169848b8605Smrg#   define R400_ALU_START0_MSB_SHIFT        6
2170848b8605Smrg#   define R400_ALU_START0_MSB_MASK         (0x7 << 6)
2171848b8605Smrg#   define R400_ALU_SIZE0_MSB_SHIFT         9
2172848b8605Smrg#   define R400_ALU_SIZE0_MSB_MASK          (0x7 << 9)
2173848b8605Smrg#   define R400_ALU_START1_MSB_SHIFT        12
2174848b8605Smrg#   define R400_ALU_START1_MSB_MASK         (0x7 << 12)
2175848b8605Smrg#   define R400_ALU_SIZE1_MSB_SHIFT         15
2176848b8605Smrg#   define R400_ALU_SIZE1_MSB_MASK          (0x7 << 15)
2177848b8605Smrg#   define R400_ALU_START2_MSB_SHIFT        18
2178848b8605Smrg#   define R400_ALU_START2_MSB_MASK         (0x7 << 18)
2179848b8605Smrg#   define R400_ALU_SIZE2_MSB_SHIFT         21
2180848b8605Smrg#   define R400_ALU_SIZE2_MSB_MASK          (0x7 << 21)
2181848b8605Smrg#   define R400_ALU_START3_MSB_SHIFT        24
2182848b8605Smrg#   define R400_ALU_START3_MSB_MASK         (0x7 << 24)
2183848b8605Smrg#   define R400_ALU_SIZE3_MSB_SHIFT         27
2184848b8605Smrg#   define R400_ALU_SIZE3_MSB_MASK          (0x7 << 27)
2185848b8605Smrg/* END: R4xx extended fragment shader registers. */
2186848b8605Smrg
2187848b8605Smrg/* Fog: Fog Blending Enable */
2188848b8605Smrg#define R300_FG_FOG_BLEND                             0x4bc0
2189848b8605Smrg#       define R300_FG_FOG_BLEND_DISABLE              (0 << 0)
2190848b8605Smrg#       define R300_FG_FOG_BLEND_ENABLE               (1 << 0)
2191848b8605Smrg#	define R300_FG_FOG_BLEND_FN_LINEAR            (0 << 1)
2192848b8605Smrg#	define R300_FG_FOG_BLEND_FN_EXP               (1 << 1)
2193848b8605Smrg#	define R300_FG_FOG_BLEND_FN_EXP2              (2 << 1)
2194848b8605Smrg#	define R300_FG_FOG_BLEND_FN_CONSTANT          (3 << 1)
2195848b8605Smrg#	define R300_FG_FOG_BLEND_FN_MASK              (3 << 1)
2196848b8605Smrg
2197848b8605Smrg/* Fog: Red Component of Fog Color */
2198848b8605Smrg#define R300_FG_FOG_COLOR_R                           0x4bc8
2199848b8605Smrg/* Fog: Green Component of Fog Color */
2200848b8605Smrg#define R300_FG_FOG_COLOR_G                           0x4bcc
2201848b8605Smrg/* Fog: Blue Component of Fog Color */
2202848b8605Smrg#define R300_FG_FOG_COLOR_B                           0x4bd0
2203848b8605Smrg#	define R300_FG_FOG_COLOR_MASK 0x000003ff
2204848b8605Smrg
2205848b8605Smrg/* Fog: Constant Factor for Fog Blending */
2206848b8605Smrg#define R300_FG_FOG_FACTOR                            0x4bc4
2207848b8605Smrg#	define FG_FOG_FACTOR_MASK 0x000003ff
2208848b8605Smrg
2209848b8605Smrg/* Fog: Alpha function */
2210848b8605Smrg#define R300_FG_ALPHA_FUNC                            0x4bd4
2211848b8605Smrg#       define R300_FG_ALPHA_FUNC_VAL_MASK               0x000000ff
2212848b8605Smrg#       define R300_FG_ALPHA_FUNC_NEVER                     (0 << 8)
2213848b8605Smrg#       define R300_FG_ALPHA_FUNC_LESS                      (1 << 8)
2214848b8605Smrg#       define R300_FG_ALPHA_FUNC_EQUAL                     (2 << 8)
2215848b8605Smrg#       define R300_FG_ALPHA_FUNC_LE                        (3 << 8)
2216848b8605Smrg#       define R300_FG_ALPHA_FUNC_GREATER                   (4 << 8)
2217848b8605Smrg#       define R300_FG_ALPHA_FUNC_NOTEQUAL                  (5 << 8)
2218848b8605Smrg#       define R300_FG_ALPHA_FUNC_GE                        (6 << 8)
2219848b8605Smrg#       define R300_FG_ALPHA_FUNC_ALWAYS                    (7 << 8)
2220848b8605Smrg#       define R300_ALPHA_TEST_OP_MASK                      (7 << 8)
2221848b8605Smrg#       define R300_FG_ALPHA_FUNC_DISABLE                   (0 << 11)
2222848b8605Smrg#       define R300_FG_ALPHA_FUNC_ENABLE                    (1 << 11)
2223848b8605Smrg
2224848b8605Smrg#       define R500_FG_ALPHA_FUNC_10BIT                     (0 << 12)
2225848b8605Smrg#       define R500_FG_ALPHA_FUNC_8BIT                      (1 << 12)
2226848b8605Smrg
2227848b8605Smrg#       define R300_FG_ALPHA_FUNC_MASK_DISABLE              (0 << 16)
2228848b8605Smrg#       define R300_FG_ALPHA_FUNC_MASK_ENABLE               (1 << 16)
2229848b8605Smrg#       define R300_FG_ALPHA_FUNC_CFG_2_OF_4                (0 << 17)
2230848b8605Smrg#       define R300_FG_ALPHA_FUNC_CFG_3_OF_6                (1 << 17)
2231848b8605Smrg
2232848b8605Smrg#       define R300_FG_ALPHA_FUNC_DITH_DISABLE              (0 << 20)
2233848b8605Smrg#       define R300_FG_ALPHA_FUNC_DITH_ENABLE               (1 << 20)
2234848b8605Smrg
2235848b8605Smrg#       define R500_FG_ALPHA_FUNC_OFFSET_DISABLE            (0 << 24)
2236848b8605Smrg#       define R500_FG_ALPHA_FUNC_OFFSET_ENABLE             (1 << 24) /* Not supported in R520 */
2237848b8605Smrg#       define R500_FG_ALPHA_FUNC_DISC_ZERO_MASK_DISABLE    (0 << 25)
2238848b8605Smrg#       define R500_FG_ALPHA_FUNC_DISC_ZERO_MASK_ENABLE     (1 << 25)
2239848b8605Smrg
2240848b8605Smrg#       define R500_FG_ALPHA_FUNC_FP16_DISABLE              (0 << 28)
2241848b8605Smrg#       define R500_FG_ALPHA_FUNC_FP16_ENABLE               (1 << 28)
2242848b8605Smrg
2243848b8605Smrg
2244848b8605Smrg/* Fog: Where does the depth come from? */
2245848b8605Smrg#define R300_FG_DEPTH_SRC                  0x4bd8
2246848b8605Smrg#	define R300_FG_DEPTH_SRC_SCAN   (0 << 0)
2247848b8605Smrg#	define R300_FG_DEPTH_SRC_SHADER (1 << 0)
2248848b8605Smrg
2249848b8605Smrg/* Fog: Alpha Compare Value */
2250848b8605Smrg#define R500_FG_ALPHA_VALUE                0x4be0
2251848b8605Smrg#	define R500_FG_ALPHA_VALUE_MASK 0x0000ffff
2252848b8605Smrg
2253848b8605Smrg#define RV530_FG_ZBREG_DEST                 0x4be8
2254848b8605Smrg#	define RV530_FG_ZBREG_DEST_PIPE_SELECT_0             (1 << 0)
2255848b8605Smrg#	define RV530_FG_ZBREG_DEST_PIPE_SELECT_1             (1 << 1)
2256848b8605Smrg#	define RV530_FG_ZBREG_DEST_PIPE_SELECT_ALL           (3 << 0)
2257848b8605Smrg/* gap */
2258848b8605Smrg
2259848b8605Smrg/* Fragment program parameters in 7.16 floating point */
2260848b8605Smrg#define R300_PFS_PARAM_0_X                  0x4C00
2261848b8605Smrg#define R300_PFS_PARAM_0_Y                  0x4C04
2262848b8605Smrg#define R300_PFS_PARAM_0_Z                  0x4C08
2263848b8605Smrg#define R300_PFS_PARAM_0_W                  0x4C0C
2264848b8605Smrg/* last consts */
2265848b8605Smrg#define R300_PFS_PARAM_31_X                 0x4DF0
2266848b8605Smrg#define R300_PFS_PARAM_31_Y                 0x4DF4
2267848b8605Smrg#define R300_PFS_PARAM_31_Z                 0x4DF8
2268848b8605Smrg#define R300_PFS_PARAM_31_W                 0x4DFC
2269848b8605Smrg
2270848b8605Smrg/* Unpipelined. */
2271848b8605Smrg#define R300_RB3D_CCTL                      0x4e00
2272848b8605Smrg#	define R300_RB3D_CCTL_NUM_MULTIWRITES(x)       (MAX2(((x)-1), 0) << 5)
2273848b8605Smrg#	define R300_RB3D_CCTL_NUM_MULTIWRITES_1_BUFFER                (0 << 5)
2274848b8605Smrg#	define R300_RB3D_CCTL_NUM_MULTIWRITES_2_BUFFERS               (1 << 5)
2275848b8605Smrg#	define R300_RB3D_CCTL_NUM_MULTIWRITES_3_BUFFERS               (2 << 5)
2276848b8605Smrg#	define R300_RB3D_CCTL_NUM_MULTIWRITES_4_BUFFERS               (3 << 5)
2277848b8605Smrg#	define R300_RB3D_CCTL_CLRCMP_FLIPE_DISABLE                    (0 << 7)
2278848b8605Smrg#	define R300_RB3D_CCTL_CLRCMP_FLIPE_ENABLE                     (1 << 7)
2279848b8605Smrg#	define R300_RB3D_CCTL_AA_COMPRESSION_DISABLE                  (0 << 9)
2280848b8605Smrg#	define R300_RB3D_CCTL_AA_COMPRESSION_ENABLE                   (1 << 9)
2281848b8605Smrg#	define R300_RB3D_CCTL_CMASK_DISABLE                           (0 << 10)
2282848b8605Smrg#	define R300_RB3D_CCTL_CMASK_ENABLE                            (1 << 10)
2283848b8605Smrg/* reserved */
2284848b8605Smrg#	define R300_RB3D_CCTL_INDEPENDENT_COLOR_CHANNEL_MASK_DISABLE  (0 << 12)
2285848b8605Smrg#	define R300_RB3D_CCTL_INDEPENDENT_COLOR_CHANNEL_MASK_ENABLE   (1 << 12)
2286848b8605Smrg#	define R300_RB3D_CCTL_WRITE_COMPRESSION_ENABLE                (0 << 13)
2287848b8605Smrg#	define R300_RB3D_CCTL_WRITE_COMPRESSION_DISABLE               (1 << 13)
2288848b8605Smrg#	define R300_RB3D_CCTL_INDEPENDENT_COLORFORMAT_ENABLE_DISABLE  (0 << 14)
2289848b8605Smrg#	define R300_RB3D_CCTL_INDEPENDENT_COLORFORMAT_ENABLE_ENABLE   (1 << 14)
2290848b8605Smrg
2291848b8605Smrg
2292848b8605Smrg/* Notes:
2293848b8605Smrg * - AFAIK fglrx always sets BLEND_UNKNOWN when blending is used in
2294848b8605Smrg *   the application
2295848b8605Smrg * - AFAIK fglrx always sets BLEND_NO_SEPARATE when CBLEND and ABLEND
2296848b8605Smrg *    are set to the same
2297848b8605Smrg *   function (both registers are always set up completely in any case)
2298848b8605Smrg * - Most blend flags are simply copied from R200 and not tested yet
2299848b8605Smrg */
2300848b8605Smrg#define R300_RB3D_CBLEND                    0x4E04
2301848b8605Smrg#define R300_RB3D_ABLEND                    0x4E08
2302848b8605Smrg/* the following only appear in CBLEND */
2303848b8605Smrg#       define R300_ALPHA_BLEND_ENABLE         (1 << 0)
2304848b8605Smrg#       define R300_SEPARATE_ALPHA_ENABLE      (1 << 1)
2305848b8605Smrg#       define R300_READ_ENABLE                (1 << 2)
2306848b8605Smrg#       define R300_DISCARD_SRC_PIXELS_DIS     (0 << 3)
2307848b8605Smrg#       define R300_DISCARD_SRC_PIXELS_SRC_ALPHA_0     (1 << 3)
2308848b8605Smrg#       define R300_DISCARD_SRC_PIXELS_SRC_COLOR_0     (2 << 3)
2309848b8605Smrg#       define R300_DISCARD_SRC_PIXELS_SRC_ALPHA_COLOR_0     (3 << 3)
2310848b8605Smrg#       define R300_DISCARD_SRC_PIXELS_SRC_ALPHA_1     (4 << 3)
2311848b8605Smrg#       define R300_DISCARD_SRC_PIXELS_SRC_COLOR_1     (5 << 3)
2312848b8605Smrg#       define R300_DISCARD_SRC_PIXELS_SRC_ALPHA_COLOR_1     (6 << 3)
2313848b8605Smrg#       define R500_SRC_ALPHA_0_NO_READ                (1 << 30)
2314848b8605Smrg#       define R500_SRC_ALPHA_1_NO_READ                (1 << 31)
2315848b8605Smrg
2316848b8605Smrg/* the following are shared between CBLEND and ABLEND */
2317848b8605Smrg#       define R300_FCN_MASK                         (3  << 12)
2318848b8605Smrg#       define R300_COMB_FCN_ADD_CLAMP               (0  << 12)
2319848b8605Smrg#       define R300_COMB_FCN_ADD_NOCLAMP             (1  << 12)
2320848b8605Smrg#       define R300_COMB_FCN_SUB_CLAMP               (2  << 12)
2321848b8605Smrg#       define R300_COMB_FCN_SUB_NOCLAMP             (3  << 12)
2322848b8605Smrg#       define R300_COMB_FCN_MIN                     (4  << 12)
2323848b8605Smrg#       define R300_COMB_FCN_MAX                     (5  << 12)
2324848b8605Smrg#       define R300_COMB_FCN_RSUB_CLAMP              (6  << 12)
2325848b8605Smrg#       define R300_COMB_FCN_RSUB_NOCLAMP            (7  << 12)
2326848b8605Smrg#       define R300_BLEND_GL_ZERO                    (32)
2327848b8605Smrg#       define R300_BLEND_GL_ONE                     (33)
2328848b8605Smrg#       define R300_BLEND_GL_SRC_COLOR               (34)
2329848b8605Smrg#       define R300_BLEND_GL_ONE_MINUS_SRC_COLOR     (35)
2330848b8605Smrg#       define R300_BLEND_GL_DST_COLOR               (36)
2331848b8605Smrg#       define R300_BLEND_GL_ONE_MINUS_DST_COLOR     (37)
2332848b8605Smrg#       define R300_BLEND_GL_SRC_ALPHA               (38)
2333848b8605Smrg#       define R300_BLEND_GL_ONE_MINUS_SRC_ALPHA     (39)
2334848b8605Smrg#       define R300_BLEND_GL_DST_ALPHA               (40)
2335848b8605Smrg#       define R300_BLEND_GL_ONE_MINUS_DST_ALPHA     (41)
2336848b8605Smrg#       define R300_BLEND_GL_SRC_ALPHA_SATURATE      (42)
2337848b8605Smrg#       define R300_BLEND_GL_CONST_COLOR             (43)
2338848b8605Smrg#       define R300_BLEND_GL_ONE_MINUS_CONST_COLOR   (44)
2339848b8605Smrg#       define R300_BLEND_GL_CONST_ALPHA             (45)
2340848b8605Smrg#       define R300_BLEND_GL_ONE_MINUS_CONST_ALPHA   (46)
2341848b8605Smrg#       define R300_BLEND_MASK                       (63)
2342848b8605Smrg#       define R300_SRC_BLEND_SHIFT                  (16)
2343848b8605Smrg#       define R300_DST_BLEND_SHIFT                  (24)
2344848b8605Smrg
2345848b8605Smrg/* Constant color used by the blender. Pipelined through the blender.
2346848b8605Smrg * Note: For R520, this field is ignored, use RB3D_CONSTANT_COLOR_GB__BLUE,
2347848b8605Smrg * RB3D_CONSTANT_COLOR_GB__GREEN, etc. instead.
2348848b8605Smrg */
2349848b8605Smrg#define R300_RB3D_BLEND_COLOR               0x4E10
2350848b8605Smrg
2351848b8605Smrg
2352848b8605Smrg/* 3D Color Channel Mask. If all the channels used in the current color format
2353848b8605Smrg * are disabled, then the cb will discard all the incoming quads. Pipelined
2354848b8605Smrg * through the blender.
2355848b8605Smrg */
2356848b8605Smrg#define RB3D_COLOR_CHANNEL_MASK                  0x4E0C
2357848b8605Smrg#	define RB3D_COLOR_CHANNEL_MASK_BLUE_MASK0  (1 << 0)
2358848b8605Smrg#	define RB3D_COLOR_CHANNEL_MASK_GREEN_MASK0 (1 << 1)
2359848b8605Smrg#	define RB3D_COLOR_CHANNEL_MASK_RED_MASK0   (1 << 2)
2360848b8605Smrg#	define RB3D_COLOR_CHANNEL_MASK_ALPHA_MASK0 (1 << 3)
2361848b8605Smrg#	define RB3D_COLOR_CHANNEL_MASK_BLUE_MASK1  (1 << 4)
2362848b8605Smrg#	define RB3D_COLOR_CHANNEL_MASK_GREEN_MASK1 (1 << 5)
2363848b8605Smrg#	define RB3D_COLOR_CHANNEL_MASK_RED_MASK1   (1 << 6)
2364848b8605Smrg#	define RB3D_COLOR_CHANNEL_MASK_ALPHA_MASK1 (1 << 7)
2365848b8605Smrg#	define RB3D_COLOR_CHANNEL_MASK_BLUE_MASK2  (1 << 8)
2366848b8605Smrg#	define RB3D_COLOR_CHANNEL_MASK_GREEN_MASK2 (1 << 9)
2367848b8605Smrg#	define RB3D_COLOR_CHANNEL_MASK_RED_MASK2   (1 << 10)
2368848b8605Smrg#	define RB3D_COLOR_CHANNEL_MASK_ALPHA_MASK2 (1 << 11)
2369848b8605Smrg#	define RB3D_COLOR_CHANNEL_MASK_BLUE_MASK3  (1 << 12)
2370848b8605Smrg#	define RB3D_COLOR_CHANNEL_MASK_GREEN_MASK3 (1 << 13)
2371848b8605Smrg#	define RB3D_COLOR_CHANNEL_MASK_RED_MASK3   (1 << 14)
2372848b8605Smrg#	define RB3D_COLOR_CHANNEL_MASK_ALPHA_MASK3 (1 << 15)
2373848b8605Smrg
2374848b8605Smrg/* Clear color that is used when the color mask is set to 00. Unpipelined.
2375848b8605Smrg * Program this register with a 32-bit value in ARGB8888 or ARGB2101010
2376848b8605Smrg * formats, ignoring the fields.
2377848b8605Smrg */
2378848b8605Smrg#define R300_RB3D_COLOR_CLEAR_VALUE                   0x4E14
2379848b8605Smrg/* For FP16 AA. */
2380848b8605Smrg#define R500_RB3D_COLOR_CLEAR_VALUE_AR                0x46C0
2381848b8605Smrg#define R500_RB3D_COLOR_CLEAR_VALUE_GB                0x46C4
2382848b8605Smrg
2383848b8605Smrg/* gap */
2384848b8605Smrg
2385848b8605Smrg/* Color Compare Color. Stalls the 2d/3d datapath until it is idle. */
2386848b8605Smrg#define RB3D_CLRCMP_CLR                     0x4e20
2387848b8605Smrg
2388848b8605Smrg/* Color Compare Mask. Stalls the 2d/3d datapath until it is idle. */
2389848b8605Smrg#define RB3D_CLRCMP_MSK                     0x4e24
2390848b8605Smrg
2391848b8605Smrg/* Color Buffer Address Offset of multibuffer 0. Unpipelined. */
2392848b8605Smrg#define R300_RB3D_COLOROFFSET0              0x4E28
2393848b8605Smrg#       define R300_COLOROFFSET_MASK             0xFFFFFFE0
2394848b8605Smrg/* Color Buffer Address Offset of multibuffer 1. Unpipelined. */
2395848b8605Smrg#define R300_RB3D_COLOROFFSET1              0x4E2C
2396848b8605Smrg/* Color Buffer Address Offset of multibuffer 2. Unpipelined. */
2397848b8605Smrg#define R300_RB3D_COLOROFFSET2              0x4E30
2398848b8605Smrg/* Color Buffer Address Offset of multibuffer 3. Unpipelined. */
2399848b8605Smrg#define R300_RB3D_COLOROFFSET3              0x4E34
2400848b8605Smrg
2401848b8605Smrg/* Color buffer format and tiling control for all the multibuffers and the
2402848b8605Smrg * pitch of multibuffer 0 to 3. Unpipelined. The cache must be empty before any
2403848b8605Smrg * of the registers are changed.
2404848b8605Smrg *
2405848b8605Smrg * Bit 16: Larger tiles
2406848b8605Smrg * Bit 17: 4x2 tiles
2407848b8605Smrg * Bit 18: Extremely weird tile like, but some pixels duplicated?
2408848b8605Smrg */
2409848b8605Smrg#define R300_RB3D_COLORPITCH0               0x4E38
2410848b8605Smrg#       define R300_COLORPITCH_MASK              0x00003FFE
2411848b8605Smrg#       define R300_COLOR_TILE_DISABLE            (0 << 16)
2412848b8605Smrg#       define R300_COLOR_TILE_ENABLE             (1 << 16)
2413848b8605Smrg#       define R300_COLOR_TILE(x)                 ((x) << 16)
2414848b8605Smrg#       define R300_COLOR_MICROTILE_DISABLE       (0 << 17)
2415848b8605Smrg#       define R300_COLOR_MICROTILE_ENABLE        (1 << 17)
2416848b8605Smrg#       define R300_COLOR_MICROTILE_ENABLE_SQUARE (2 << 17) /* Only available in 16-bit */
2417848b8605Smrg#       define R300_COLOR_MICROTILE(x)            ((x) << 17)
2418b8e80941Smrg#       define R300_COLOR_ENDIAN(x)               ((x) << 19)
2419848b8605Smrg#	define R500_COLOR_FORMAT_ARGB10101010     (0 << 21)
2420848b8605Smrg#	define R500_COLOR_FORMAT_UV1010           (1 << 21)
2421848b8605Smrg#	define R500_COLOR_FORMAT_CI8              (2 << 21) /* 2D only */
2422848b8605Smrg#	define R300_COLOR_FORMAT_ARGB1555         (3 << 21)
2423848b8605Smrg#       define R300_COLOR_FORMAT_RGB565           (4 << 21)
2424848b8605Smrg#       define R500_COLOR_FORMAT_ARGB2101010      (5 << 21)
2425848b8605Smrg#       define R300_COLOR_FORMAT_ARGB8888         (6 << 21)
2426848b8605Smrg#       define R300_COLOR_FORMAT_ARGB32323232     (7 << 21)
2427848b8605Smrg/* reserved */
2428848b8605Smrg#       define R300_COLOR_FORMAT_I8               (9 << 21)
2429848b8605Smrg#       define R300_COLOR_FORMAT_ARGB16161616     (10 << 21)
2430848b8605Smrg#       define R300_COLOR_FORMAT_VYUY             (11 << 21)
2431848b8605Smrg#       define R300_COLOR_FORMAT_YVYU             (12 << 21)
2432848b8605Smrg#       define R300_COLOR_FORMAT_UV88             (13 << 21)
2433848b8605Smrg#       define R500_COLOR_FORMAT_I10              (14 << 21)
2434848b8605Smrg#       define R300_COLOR_FORMAT_ARGB4444         (15 << 21)
2435848b8605Smrg#define R300_RB3D_COLORPITCH1               0x4E3C
2436848b8605Smrg#define R300_RB3D_COLORPITCH2               0x4E40
2437848b8605Smrg#define R300_RB3D_COLORPITCH3               0x4E44
2438848b8605Smrg
2439848b8605Smrg/* gap */
2440848b8605Smrg
2441848b8605Smrg/* Destination Color Buffer Cache Control/Status. If the cb is in e2 mode, then
2442848b8605Smrg * a flush or free will not occur upon a write to this register, but a sync
2443848b8605Smrg * will be immediately sent if one is requested. If both DC_FLUSH and DC_FREE
2444848b8605Smrg * are zero but DC_FINISH is one, then a sync will be sent immediately -- the
2445848b8605Smrg * cb will not wait for all the previous operations to complete before sending
2446848b8605Smrg * the sync. Unpipelined except when DC_FINISH and DC_FREE are both set to
2447848b8605Smrg * zero.
2448848b8605Smrg *
2449848b8605Smrg * Set to 0A before 3D operations, set to 02 afterwards.
2450848b8605Smrg */
2451848b8605Smrg#define R300_RB3D_DSTCACHE_CTLSTAT               0x4e4c
2452848b8605Smrg#	define R300_RB3D_DSTCACHE_CTLSTAT_DC_FLUSH_NO_EFFECT         (0 << 0)
2453848b8605Smrg#	define R300_RB3D_DSTCACHE_CTLSTAT_DC_FLUSH_NO_EFFECT_1       (1 << 0)
2454848b8605Smrg#	define R300_RB3D_DSTCACHE_CTLSTAT_DC_FLUSH_FLUSH_DIRTY_3D    (2 << 0)
2455848b8605Smrg#	define R300_RB3D_DSTCACHE_CTLSTAT_DC_FLUSH_FLUSH_DIRTY_3D_1  (3 << 0)
2456848b8605Smrg#	define R300_RB3D_DSTCACHE_CTLSTAT_DC_FREE_NO_EFFECT          (0 << 2)
2457848b8605Smrg#	define R300_RB3D_DSTCACHE_CTLSTAT_DC_FREE_NO_EFFECT_1        (1 << 2)
2458848b8605Smrg#	define R300_RB3D_DSTCACHE_CTLSTAT_DC_FREE_FREE_3D_TAGS       (2 << 2)
2459848b8605Smrg#	define R300_RB3D_DSTCACHE_CTLSTAT_DC_FREE_FREE_3D_TAGS_1     (3 << 2)
2460848b8605Smrg#	define R300_RB3D_DSTCACHE_CTLSTAT_DC_FINISH_NO_SIGNAL        (0 << 4)
2461848b8605Smrg#	define R300_RB3D_DSTCACHE_CTLSTAT_DC_FINISH_SIGNAL           (1 << 4)
2462848b8605Smrg
2463848b8605Smrg#define R300_RB3D_DITHER_CTL 0x4E50
2464848b8605Smrg#	define R300_RB3D_DITHER_CTL_DITHER_MODE_TRUNCATE         (0 << 0)
2465848b8605Smrg#	define R300_RB3D_DITHER_CTL_DITHER_MODE_ROUND            (1 << 0)
2466848b8605Smrg#	define R300_RB3D_DITHER_CTL_DITHER_MODE_LUT              (2 << 0)
2467848b8605Smrg/* reserved */
2468848b8605Smrg#	define R300_RB3D_DITHER_CTL_ALPHA_DITHER_MODE_TRUNCATE   (0 << 2)
2469848b8605Smrg#	define R300_RB3D_DITHER_CTL_ALPHA_DITHER_MODE_ROUND      (1 << 2)
2470848b8605Smrg#	define R300_RB3D_DITHER_CTL_ALPHA_DITHER_MODE_LUT        (2 << 2)
2471848b8605Smrg/* reserved */
2472848b8605Smrg
2473848b8605Smrg#define R300_RB3D_CMASK_OFFSET0 0x4E54
2474848b8605Smrg#define R300_RB3D_CMASK_OFFSET1 0x4E58
2475848b8605Smrg#define R300_RB3D_CMASK_OFFSET2 0x4E5C
2476848b8605Smrg#define R300_RB3D_CMASK_OFFSET3 0x4E60
2477848b8605Smrg#define R300_RB3D_CMASK_PITCH0  0x4E64
2478848b8605Smrg#define R300_RB3D_CMASK_PITCH1  0x4E68
2479848b8605Smrg#define R300_RB3D_CMASK_PITCH2  0x4E6C
2480848b8605Smrg#define R300_RB3D_CMASK_PITCH3  0x4E70
2481848b8605Smrg#define R300_RB3D_CMASK_WRINDEX 0x4E74
2482848b8605Smrg#define R300_RB3D_CMASK_DWORD   0x4E78
2483848b8605Smrg#define R300_RB3D_CMASK_RDINDEX 0x4E7C
2484848b8605Smrg
2485848b8605Smrg/* Resolve buffer destination address. The cache must be empty before changing
2486848b8605Smrg * this register if the cb is in resolve mode. Unpipelined
2487848b8605Smrg */
2488848b8605Smrg#define R300_RB3D_AARESOLVE_OFFSET        0x4e80
2489848b8605Smrg#	define R300_RB3D_AARESOLVE_OFFSET_SHIFT 5
2490848b8605Smrg#	define R300_RB3D_AARESOLVE_OFFSET_MASK 0xffffffe0 /* At least according to the calculations of Christoph Brill */
2491848b8605Smrg
2492848b8605Smrg/* Resolve Buffer Pitch and Tiling Control. The cache must be empty before
2493848b8605Smrg * changing this register if the cb is in resolve mode. Unpipelined
2494848b8605Smrg */
2495848b8605Smrg#define R300_RB3D_AARESOLVE_PITCH         0x4e84
2496848b8605Smrg#	define R300_RB3D_AARESOLVE_PITCH_SHIFT 1
2497848b8605Smrg#	define R300_RB3D_AARESOLVE_PITCH_MASK  0x00003ffe /* At least according to the calculations of Christoph Brill */
2498848b8605Smrg
2499848b8605Smrg/* Resolve Buffer Control. Unpipelined */
2500848b8605Smrg#define R300_RB3D_AARESOLVE_CTL           0x4e88
2501848b8605Smrg#	define R300_RB3D_AARESOLVE_CTL_AARESOLVE_MODE_NORMAL   (0 << 0)
2502848b8605Smrg#	define R300_RB3D_AARESOLVE_CTL_AARESOLVE_MODE_RESOLVE  (1 << 0)
2503848b8605Smrg#	define R300_RB3D_AARESOLVE_CTL_AARESOLVE_GAMMA_10      (0 << 1)
2504848b8605Smrg#	define R300_RB3D_AARESOLVE_CTL_AARESOLVE_GAMMA_22      (1 << 1)
2505848b8605Smrg#	define R300_RB3D_AARESOLVE_CTL_AARESOLVE_ALPHA_SAMPLE0 (0 << 2)
2506848b8605Smrg#	define R300_RB3D_AARESOLVE_CTL_AARESOLVE_ALPHA_AVERAGE (1 << 2)
2507848b8605Smrg
2508848b8605Smrg
2509848b8605Smrg/* Discard src pixels less than or equal to threshold. */
2510848b8605Smrg#define R500_RB3D_DISCARD_SRC_PIXEL_LTE_THRESHOLD 0x4ea0
2511848b8605Smrg/* Discard src pixels greater than or equal to threshold. */
2512848b8605Smrg#define R500_RB3D_DISCARD_SRC_PIXEL_GTE_THRESHOLD 0x4ea4
2513848b8605Smrg#	define R500_RB3D_DISCARD_SRC_PIXEL_THRESHOLD_BLUE_SHIFT 0
2514848b8605Smrg#	define R500_RB3D_DISCARD_SRC_PIXEL_THRESHOLD_BLUE_MASK 0x000000ff
2515848b8605Smrg#	define R500_RB3D_DISCARD_SRC_PIXEL_THRESHOLD_GREEN_SHIFT 8
2516848b8605Smrg#	define R500_RB3D_DISCARD_SRC_PIXEL_THRESHOLD_GREEN_MASK 0x0000ff00
2517848b8605Smrg#	define R500_RB3D_DISCARD_SRC_PIXEL_THRESHOLD_RED_SHIFT 16
2518848b8605Smrg#	define R500_RB3D_DISCARD_SRC_PIXEL_THRESHOLD_RED_MASK 0x00ff0000
2519848b8605Smrg#	define R500_RB3D_DISCARD_SRC_PIXEL_THRESHOLD_ALPHA_SHIFT 24
2520848b8605Smrg#	define R500_RB3D_DISCARD_SRC_PIXEL_THRESHOLD_ALPHA_MASK 0xff000000
2521848b8605Smrg
2522848b8605Smrg/* 3D ROP Control. Stalls the 2d/3d datapath until it is idle. */
2523848b8605Smrg#define R300_RB3D_ROPCNTL                             0x4e18
2524848b8605Smrg#	define R300_RB3D_ROPCNTL_ROP_ENABLE            0x00000004
2525848b8605Smrg#	define R300_RB3D_ROPCNTL_ROP_MASK              (15 << 8)
2526848b8605Smrg#	define R300_RB3D_ROPCNTL_ROP_SHIFT             8
2527848b8605Smrg
2528848b8605Smrg/* Color Compare Flip. Stalls the 2d/3d datapath until it is idle. */
2529848b8605Smrg#define R300_RB3D_CLRCMP_FLIPE                        0x4e1c
2530848b8605Smrg
2531848b8605Smrg/* Sets the fifo sizes */
2532848b8605Smrg#define R500_RB3D_FIFO_SIZE                           0x4ef4
2533848b8605Smrg#	define R500_RB3D_FIFO_SIZE_OP_FIFO_SIZE_FULL   (0 << 0)
2534848b8605Smrg#	define R500_RB3D_FIFO_SIZE_OP_FIFO_SIZE_HALF   (1 << 0)
2535848b8605Smrg#	define R500_RB3D_FIFO_SIZE_OP_FIFO_SIZE_QUATER (2 << 0)
2536848b8605Smrg#	define R500_RB3D_FIFO_SIZE_OP_FIFO_SIZE_EIGTHS (3 << 0)
2537848b8605Smrg
2538848b8605Smrg/* Constant color used by the blender. Pipelined through the blender. */
2539848b8605Smrg#define R500_RB3D_CONSTANT_COLOR_AR                   0x4ef8
2540848b8605Smrg#	define R500_RB3D_CONSTANT_COLOR_AR_RED_MASK    0x0000ffff
2541848b8605Smrg#	define R500_RB3D_CONSTANT_COLOR_AR_RED_SHIFT   0
2542848b8605Smrg#	define R500_RB3D_CONSTANT_COLOR_AR_ALPHA_MASK  0xffff0000
2543848b8605Smrg#	define R500_RB3D_CONSTANT_COLOR_AR_ALPHA_SHIFT 16
2544848b8605Smrg
2545848b8605Smrg/* Constant color used by the blender. Pipelined through the blender. */
2546848b8605Smrg#define R500_RB3D_CONSTANT_COLOR_GB                   0x4efc
2547848b8605Smrg#	define R500_RB3D_CONSTANT_COLOR_AR_BLUE_MASK   0x0000ffff
2548848b8605Smrg#	define R500_RB3D_CONSTANT_COLOR_AR_BLUE_SHIFT  0
2549848b8605Smrg#	define R500_RB3D_CONSTANT_COLOR_AR_GREEN_MASK  0xffff0000
2550848b8605Smrg#	define R500_RB3D_CONSTANT_COLOR_AR_GREEN_SHIFT 16
2551848b8605Smrg
2552848b8605Smrg/* gap */
2553848b8605Smrg/* There seems to be no "write only" setting, so use Z-test = ALWAYS
2554848b8605Smrg * for this.
2555848b8605Smrg * Bit (1<<8) is the "test" bit. so plain write is 6  - vd
2556848b8605Smrg */
2557848b8605Smrg#define R300_ZB_CNTL                             0x4F00
2558848b8605Smrg#	define R300_STENCIL_ENABLE		 (1 << 0)
2559848b8605Smrg#	define R300_Z_ENABLE		         (1 << 1)
2560848b8605Smrg#	define R300_Z_WRITE_ENABLE		 (1 << 2)
2561848b8605Smrg#	define R300_Z_SIGNED_COMPARE		 (1 << 3)
2562848b8605Smrg#	define R300_STENCIL_FRONT_BACK		 (1 << 4)
2563848b8605Smrg#   define R500_STENCIL_ZSIGNED_MAGNITUDE (1 << 5)
2564848b8605Smrg#   define R500_STENCIL_REFMASK_FRONT_BACK (1 << 6)
2565848b8605Smrg
2566848b8605Smrg#define R300_ZB_ZSTENCILCNTL                   0x4f04
2567848b8605Smrg	/* functions */
2568848b8605Smrg#	define R300_ZS_NEVER			0
2569848b8605Smrg#	define R300_ZS_LESS			1
2570848b8605Smrg#	define R300_ZS_LEQUAL			2
2571848b8605Smrg#	define R300_ZS_EQUAL			3
2572848b8605Smrg#	define R300_ZS_GEQUAL			4
2573848b8605Smrg#	define R300_ZS_GREATER			5
2574848b8605Smrg#	define R300_ZS_NOTEQUAL			6
2575848b8605Smrg#	define R300_ZS_ALWAYS			7
2576848b8605Smrg#       define R300_ZS_MASK                     7
2577848b8605Smrg	/* operations */
2578848b8605Smrg#	define R300_ZS_KEEP			0
2579848b8605Smrg#	define R300_ZS_ZERO			1
2580848b8605Smrg#	define R300_ZS_REPLACE			2
2581848b8605Smrg#	define R300_ZS_INCR			3
2582848b8605Smrg#	define R300_ZS_DECR			4
2583848b8605Smrg#	define R300_ZS_INVERT			5
2584848b8605Smrg#	define R300_ZS_INCR_WRAP		6
2585848b8605Smrg#	define R300_ZS_DECR_WRAP		7
2586848b8605Smrg#	define R300_Z_FUNC_SHIFT		0
2587848b8605Smrg	/* front and back refer to operations done for front
2588848b8605Smrg	   and back faces, i.e. separate stencil function support */
2589848b8605Smrg#	define R300_S_FRONT_FUNC_SHIFT	        3
2590848b8605Smrg#	define R300_S_FRONT_SFAIL_OP_SHIFT	6
2591848b8605Smrg#	define R300_S_FRONT_ZPASS_OP_SHIFT	9
2592848b8605Smrg#	define R300_S_FRONT_ZFAIL_OP_SHIFT      12
2593848b8605Smrg#	define R300_S_BACK_FUNC_SHIFT           15
2594848b8605Smrg#	define R300_S_BACK_SFAIL_OP_SHIFT       18
2595848b8605Smrg#	define R300_S_BACK_ZPASS_OP_SHIFT       21
2596848b8605Smrg#	define R300_S_BACK_ZFAIL_OP_SHIFT       24
2597848b8605Smrg
2598848b8605Smrg#define R300_ZB_STENCILREFMASK                        0x4f08
2599848b8605Smrg#	define R300_STENCILREF_SHIFT       0
2600848b8605Smrg#	define R300_STENCILREF_MASK        0x000000ff
2601848b8605Smrg#	define R300_STENCILMASK_SHIFT      8
2602848b8605Smrg#	define R300_STENCILMASK_MASK       0x0000ff00
2603848b8605Smrg#	define R300_STENCILWRITEMASK_SHIFT 16
2604848b8605Smrg#	define R300_STENCILWRITEMASK_MASK  0x00ff0000
2605848b8605Smrg
2606848b8605Smrg/* gap */
2607848b8605Smrg
2608848b8605Smrg#define R300_ZB_FORMAT                             0x4f10
2609848b8605Smrg#	define R300_DEPTHFORMAT_16BIT_INT_Z   (0 << 0)
2610848b8605Smrg#	define R300_DEPTHFORMAT_16BIT_13E3    (1 << 0)
2611848b8605Smrg#	define R300_DEPTHFORMAT_24BIT_INT_Z_8BIT_STENCIL   (2 << 0)
2612848b8605Smrg/* reserved up to (15 << 0) */
2613848b8605Smrg#	define R300_INVERT_13E3_LEADING_ONES  (0 << 4)
2614848b8605Smrg#	define R300_INVERT_13E3_LEADING_ZEROS (1 << 4)
2615848b8605Smrg
2616848b8605Smrg#define R300_ZB_ZTOP                             0x4F14
2617848b8605Smrg#	define R300_ZTOP_DISABLE                 (0 << 0)
2618848b8605Smrg#	define R300_ZTOP_ENABLE                  (1 << 0)
2619848b8605Smrg
2620848b8605Smrg/* gap */
2621848b8605Smrg
2622848b8605Smrg#define R300_ZB_ZCACHE_CTLSTAT            0x4f18
2623848b8605Smrg#       define R300_ZB_ZCACHE_CTLSTAT_ZC_FLUSH_NO_EFFECT      (0 << 0)
2624848b8605Smrg#       define R300_ZB_ZCACHE_CTLSTAT_ZC_FLUSH_FLUSH_AND_FREE (1 << 0)
2625848b8605Smrg#       define R300_ZB_ZCACHE_CTLSTAT_ZC_FREE_NO_EFFECT       (0 << 1)
2626848b8605Smrg#       define R300_ZB_ZCACHE_CTLSTAT_ZC_FREE_FREE            (1 << 1)
2627848b8605Smrg#       define R300_ZB_ZCACHE_CTLSTAT_ZC_BUSY_IDLE            (0 << 31)
2628848b8605Smrg#       define R300_ZB_ZCACHE_CTLSTAT_ZC_BUSY_BUSY            (1 << 31)
2629848b8605Smrg
2630848b8605Smrg#define R300_ZB_BW_CNTL                     0x4f1c
2631848b8605Smrg#	define R300_HIZ_DISABLE                              (0 << 0)
2632848b8605Smrg#	define R300_HIZ_ENABLE                               (1 << 0)
2633848b8605Smrg#	define R300_HIZ_MAX                                  (0 << 1)
2634848b8605Smrg#	define R300_HIZ_MIN                                  (1 << 1)
2635848b8605Smrg#	define R300_FAST_FILL_DISABLE                        (0 << 2)
2636848b8605Smrg#	define R300_FAST_FILL_ENABLE                         (1 << 2)
2637848b8605Smrg#	define R300_RD_COMP_DISABLE                          (0 << 3)
2638848b8605Smrg#	define R300_RD_COMP_ENABLE                           (1 << 3)
2639848b8605Smrg#	define R300_WR_COMP_DISABLE                          (0 << 4)
2640848b8605Smrg#	define R300_WR_COMP_ENABLE                           (1 << 4)
2641848b8605Smrg#	define R300_ZB_CB_CLEAR_RMW                          (0 << 5)
2642848b8605Smrg#	define R300_ZB_CB_CLEAR_CACHE_LINE_WRITE_ONLY        (1 << 5)
2643848b8605Smrg#	define R300_FORCE_COMPRESSED_STENCIL_VALUE_DISABLE   (0 << 6)
2644848b8605Smrg#	define R300_FORCE_COMPRESSED_STENCIL_VALUE_ENABLE    (1 << 6)
2645848b8605Smrg
2646848b8605Smrg#	define R500_ZEQUAL_OPTIMIZE_ENABLE                   (0 << 7)
2647848b8605Smrg#	define R500_ZEQUAL_OPTIMIZE_DISABLE                  (1 << 7)
2648848b8605Smrg#	define R500_SEQUAL_OPTIMIZE_ENABLE                   (0 << 8)
2649848b8605Smrg#	define R500_SEQUAL_OPTIMIZE_DISABLE                  (1 << 8)
2650848b8605Smrg
2651848b8605Smrg#	define R500_BMASK_ENABLE                             (0 << 10)
2652848b8605Smrg#	define R500_BMASK_DISABLE                            (1 << 10)
2653848b8605Smrg#	define R500_HIZ_EQUAL_REJECT_DISABLE                 (0 << 11)
2654848b8605Smrg#	define R500_HIZ_EQUAL_REJECT_ENABLE                  (1 << 11)
2655848b8605Smrg#	define R500_HIZ_FP_EXP_BITS_DISABLE                  (0 << 12)
2656848b8605Smrg#	define R500_HIZ_FP_EXP_BITS_1                        (1 << 12)
2657848b8605Smrg#	define R500_HIZ_FP_EXP_BITS_2                        (2 << 12)
2658848b8605Smrg#	define R500_HIZ_FP_EXP_BITS_3                        (3 << 12)
2659848b8605Smrg#	define R500_HIZ_FP_EXP_BITS_4                        (4 << 12)
2660848b8605Smrg#	define R500_HIZ_FP_EXP_BITS_5                        (5 << 12)
2661848b8605Smrg#	define R500_HIZ_FP_INVERT_LEADING_ONES               (0 << 15)
2662848b8605Smrg#	define R500_HIZ_FP_INVERT_LEADING_ZEROS              (1 << 15)
2663848b8605Smrg#	define R500_TILE_OVERWRITE_RECOMPRESSION_ENABLE      (0 << 16)
2664848b8605Smrg#	define R500_TILE_OVERWRITE_RECOMPRESSION_DISABLE     (1 << 16)
2665848b8605Smrg#	define R500_CONTIGUOUS_6XAA_SAMPLES_ENABLE           (0 << 17)
2666848b8605Smrg#	define R500_CONTIGUOUS_6XAA_SAMPLES_DISABLE          (1 << 17)
2667848b8605Smrg#	define R500_PEQ_PACKING_DISABLE                      (0 << 18)
2668848b8605Smrg#	define R500_PEQ_PACKING_ENABLE                       (1 << 18)
2669848b8605Smrg#	define R500_COVERED_PTR_MASKING_DISABLE              (0 << 18)
2670848b8605Smrg#	define R500_COVERED_PTR_MASKING_ENABLE               (1 << 18)
2671848b8605Smrg
2672848b8605Smrg
2673848b8605Smrg/* gap */
2674848b8605Smrg
2675848b8605Smrg/* Z Buffer Address Offset.
2676848b8605Smrg * Bits 31 to 5 are used for aligned Z buffer address offset for macro tiles.
2677848b8605Smrg */
2678848b8605Smrg#define R300_ZB_DEPTHOFFSET               0x4f20
2679848b8605Smrg
2680848b8605Smrg/* Z Buffer Pitch and Endian Control */
2681848b8605Smrg#define R300_ZB_DEPTHPITCH                0x4f24
2682848b8605Smrg#       define R300_DEPTHPITCH_MASK              0x00003FFC
2683848b8605Smrg#       define R300_DEPTHMACROTILE_DISABLE      (0 << 16)
2684848b8605Smrg#       define R300_DEPTHMACROTILE_ENABLE       (1 << 16)
2685848b8605Smrg#       define R300_DEPTHMACROTILE(x)           ((x) << 16)
2686848b8605Smrg#       define R300_DEPTHMICROTILE_LINEAR       (0 << 17)
2687848b8605Smrg#       define R300_DEPTHMICROTILE_TILED        (1 << 17)
2688848b8605Smrg#       define R300_DEPTHMICROTILE_TILED_SQUARE (2 << 17)
2689848b8605Smrg#       define R300_DEPTHMICROTILE(x)           ((x) << 17)
2690b8e80941Smrg#       define R300_DEPTHENDIAN(x)              ((x) << 19)
2691b8e80941Smrg
2692b8e80941Smrg#define R300_SURF_NO_SWAP         0
2693b8e80941Smrg#define R300_SURF_WORD_SWAP       1
2694b8e80941Smrg#define R300_SURF_DWORD_SWAP      2
2695b8e80941Smrg#define R300_SURF_HALF_DWORD_SWAP 3
2696848b8605Smrg
2697848b8605Smrg/* Z Buffer Clear Value */
2698848b8605Smrg#define R300_ZB_DEPTHCLEARVALUE                  0x4f28
2699848b8605Smrg
2700848b8605Smrg/* Z Mask RAM is a Z compression buffer.
2701848b8605Smrg * Each dword of the Z Mask contains compression info for 16 4x4 pixel blocks,
2702848b8605Smrg * that is 2 bits for each block.
2703848b8605Smrg * On chips with 2 Z pipes, every other dword maps to a different pipe.
2704848b8605Smrg */
2705848b8605Smrg
2706848b8605Smrg/* The dword offset into Z mask RAM (bits 18:4) */
2707848b8605Smrg#define R300_ZB_ZMASK_OFFSET                     0x4f30
2708848b8605Smrg
2709848b8605Smrg/* Z Mask Pitch. */
2710848b8605Smrg#define R300_ZB_ZMASK_PITCH                      0x4f34
2711848b8605Smrg
2712848b8605Smrg/* Access to Z Mask RAM in a manner similar to HiZ RAM.
2713848b8605Smrg * The indices are autoincrementing. */
2714848b8605Smrg#define R300_ZB_ZMASK_WRINDEX                    0x4f38
2715848b8605Smrg#define R300_ZB_ZMASK_DWORD                      0x4f3c
2716848b8605Smrg#define R300_ZB_ZMASK_RDINDEX                    0x4f40
2717848b8605Smrg
2718848b8605Smrg/* Hierarchical Z Memory Offset */
2719848b8605Smrg#define R300_ZB_HIZ_OFFSET                       0x4f44
2720848b8605Smrg
2721848b8605Smrg/* Hierarchical Z Write Index */
2722848b8605Smrg#define R300_ZB_HIZ_WRINDEX                      0x4f48
2723848b8605Smrg
2724848b8605Smrg/* Hierarchical Z Data */
2725848b8605Smrg#define R300_ZB_HIZ_DWORD                        0x4f4c
2726848b8605Smrg
2727848b8605Smrg/* Hierarchical Z Read Index */
2728848b8605Smrg#define R300_ZB_HIZ_RDINDEX                      0x4f50
2729848b8605Smrg
2730848b8605Smrg/* Hierarchical Z Pitch */
2731848b8605Smrg#define R300_ZB_HIZ_PITCH                        0x4f54
2732848b8605Smrg
2733848b8605Smrg/* Z Buffer Z Pass Counter Data */
2734848b8605Smrg#define R300_ZB_ZPASS_DATA                       0x4f58
2735848b8605Smrg
2736848b8605Smrg/* Z Buffer Z Pass Counter Address */
2737848b8605Smrg#define R300_ZB_ZPASS_ADDR                       0x4f5c
2738848b8605Smrg
2739848b8605Smrg/* Depth buffer X and Y coordinate offset */
2740848b8605Smrg#define R300_ZB_DEPTHXY_OFFSET                   0x4f60
2741848b8605Smrg#	define R300_DEPTHX_OFFSET_SHIFT  1
2742848b8605Smrg#	define R300_DEPTHX_OFFSET_MASK   0x000007FE
2743848b8605Smrg#	define R300_DEPTHY_OFFSET_SHIFT  17
2744848b8605Smrg#	define R300_DEPTHY_OFFSET_MASK   0x07FE0000
2745848b8605Smrg
2746848b8605Smrg/* Sets the fifo sizes */
2747848b8605Smrg#define R500_ZB_FIFO_SIZE                        0x4fd0
2748848b8605Smrg#	define R500_OP_FIFO_SIZE_FULL   (0 << 0)
2749848b8605Smrg#	define R500_OP_FIFO_SIZE_HALF   (1 << 0)
2750848b8605Smrg#	define R500_OP_FIFO_SIZE_QUATER (2 << 0)
2751848b8605Smrg#	define R500_OP_FIFO_SIZE_EIGTHS (4 << 0)
2752848b8605Smrg
2753848b8605Smrg/* Stencil Reference Value and Mask for backfacing quads */
2754848b8605Smrg/* R300_ZB_STENCILREFMASK handles front face */
2755848b8605Smrg#define R500_ZB_STENCILREFMASK_BF                0x4fd4
2756848b8605Smrg#	define R500_STENCILREF_SHIFT       0
2757848b8605Smrg#	define R500_STENCILREF_MASK        0x000000ff
2758848b8605Smrg#	define R500_STENCILMASK_SHIFT      8
2759848b8605Smrg#	define R500_STENCILMASK_MASK       0x0000ff00
2760848b8605Smrg#	define R500_STENCILWRITEMASK_SHIFT 16
2761848b8605Smrg#	define R500_STENCILWRITEMASK_MASK  0x00ff0000
2762848b8605Smrg
2763848b8605Smrg/**
2764848b8605Smrg * \defgroup R3XX_R5XX_PROGRAMMABLE_VERTEX_SHADER_DESCRIPTION R3XX-R5XX PROGRAMMABLE VERTEX SHADER DESCRIPTION
2765848b8605Smrg *
2766848b8605Smrg * The PVS_DST_MATH_INST is used to identify whether the instruction is a Vector
2767848b8605Smrg * Engine instruction or a Math Engine instruction.
2768848b8605Smrg */
2769848b8605Smrg
2770848b8605Smrg/*\{*/
2771848b8605Smrg
2772848b8605Smrgenum {
2773848b8605Smrg	/* R3XX */
2774848b8605Smrg	VECTOR_NO_OP			= 0,
2775848b8605Smrg	VE_DOT_PRODUCT			= 1,
2776848b8605Smrg	VE_MULTIPLY			= 2,
2777848b8605Smrg	VE_ADD				= 3,
2778848b8605Smrg	VE_MULTIPLY_ADD			= 4,
2779848b8605Smrg	VE_DISTANCE_VECTOR		= 5,
2780848b8605Smrg	VE_FRACTION			= 6,
2781848b8605Smrg	VE_MAXIMUM			= 7,
2782848b8605Smrg	VE_MINIMUM			= 8,
2783848b8605Smrg	VE_SET_GREATER_THAN_EQUAL	= 9,
2784848b8605Smrg	VE_SET_LESS_THAN		= 10,
2785848b8605Smrg	VE_MULTIPLYX2_ADD		= 11,
2786848b8605Smrg	VE_MULTIPLY_CLAMP		= 12,
2787848b8605Smrg	VE_FLT2FIX_DX			= 13,
2788848b8605Smrg	VE_FLT2FIX_DX_RND		= 14,
2789848b8605Smrg	/* R5XX */
2790848b8605Smrg	VE_PRED_SET_EQ_PUSH		= 15,
2791848b8605Smrg	VE_PRED_SET_GT_PUSH		= 16,
2792848b8605Smrg	VE_PRED_SET_GTE_PUSH		= 17,
2793848b8605Smrg	VE_PRED_SET_NEQ_PUSH		= 18,
2794848b8605Smrg	VE_COND_WRITE_EQ		= 19,
2795848b8605Smrg	VE_COND_WRITE_GT		= 20,
2796848b8605Smrg	VE_COND_WRITE_GTE		= 21,
2797848b8605Smrg	VE_COND_WRITE_NEQ		= 22,
2798848b8605Smrg	VE_COND_MUX_EQ			= 23,
2799848b8605Smrg	VE_COND_MUX_GT			= 24,
2800848b8605Smrg	VE_COND_MUX_GTE			= 25,
2801848b8605Smrg	VE_SET_GREATER_THAN		= 26,
2802848b8605Smrg	VE_SET_EQUAL			= 27,
2803848b8605Smrg	VE_SET_NOT_EQUAL		= 28
2804848b8605Smrg};
2805848b8605Smrg
2806848b8605Smrgenum {
2807848b8605Smrg	/* R3XX */
2808848b8605Smrg	MATH_NO_OP			= 0,
2809848b8605Smrg	ME_EXP_BASE2_DX			= 1,
2810848b8605Smrg	ME_LOG_BASE2_DX			= 2,
2811848b8605Smrg	ME_EXP_BASEE_FF			= 3,
2812848b8605Smrg	ME_LIGHT_COEFF_DX		= 4,
2813848b8605Smrg	ME_POWER_FUNC_FF		= 5,
2814848b8605Smrg	ME_RECIP_DX			= 6,
2815848b8605Smrg	ME_RECIP_FF			= 7,
2816848b8605Smrg	ME_RECIP_SQRT_DX		= 8,
2817848b8605Smrg	ME_RECIP_SQRT_FF		= 9,
2818848b8605Smrg	ME_MULTIPLY			= 10,
2819848b8605Smrg	ME_EXP_BASE2_FULL_DX		= 11,
2820848b8605Smrg	ME_LOG_BASE2_FULL_DX		= 12,
2821848b8605Smrg	ME_POWER_FUNC_FF_CLAMP_B	= 13,
2822848b8605Smrg	ME_POWER_FUNC_FF_CLAMP_B1	= 14,
2823848b8605Smrg	ME_POWER_FUNC_FF_CLAMP_01	= 15,
2824848b8605Smrg	ME_SIN				= 16,
2825848b8605Smrg	ME_COS				= 17,
2826848b8605Smrg	/* R5XX */
2827848b8605Smrg	ME_LOG_BASE2_IEEE		= 18,
2828848b8605Smrg	ME_RECIP_IEEE			= 19,
2829848b8605Smrg	ME_RECIP_SQRT_IEEE		= 20,
2830848b8605Smrg	ME_PRED_SET_EQ			= 21,
2831848b8605Smrg	ME_PRED_SET_GT			= 22,
2832848b8605Smrg	ME_PRED_SET_GTE			= 23,
2833848b8605Smrg	ME_PRED_SET_NEQ			= 24,
2834848b8605Smrg	ME_PRED_SET_CLR			= 25,
2835848b8605Smrg	ME_PRED_SET_INV			= 26,
2836848b8605Smrg	ME_PRED_SET_POP			= 27,
2837848b8605Smrg	ME_PRED_SET_RESTORE		= 28
2838848b8605Smrg};
2839848b8605Smrg
2840848b8605Smrgenum {
2841848b8605Smrg	/* R3XX */
2842848b8605Smrg	PVS_MACRO_OP_2CLK_MADD		= 0,
2843848b8605Smrg	PVS_MACRO_OP_2CLK_M2X_ADD	= 1
2844848b8605Smrg};
2845848b8605Smrg
2846848b8605Smrgenum {
2847848b8605Smrg	PVS_SRC_REG_TEMPORARY		= 0,	/* Intermediate Storage */
2848848b8605Smrg	PVS_SRC_REG_INPUT		= 1,	/* Input Vertex Storage */
2849848b8605Smrg	PVS_SRC_REG_CONSTANT		= 2,	/* Constant State Storage */
2850848b8605Smrg	PVS_SRC_REG_ALT_TEMPORARY	= 3	/* Alternate Intermediate Storage */
2851848b8605Smrg};
2852848b8605Smrg
2853848b8605Smrgenum {
2854848b8605Smrg	PVS_DST_REG_TEMPORARY		= 0,	/* Intermediate Storage */
2855848b8605Smrg	PVS_DST_REG_A0			= 1,	/* Address Register Storage */
2856848b8605Smrg	PVS_DST_REG_OUT			= 2,	/* Output Memory. Used for all outputs */
2857848b8605Smrg	PVS_DST_REG_OUT_REPL_X		= 3,	/* Output Memory & Replicate X to all channels */
2858848b8605Smrg	PVS_DST_REG_ALT_TEMPORARY	= 4,	/* Alternate Intermediate Storage */
2859848b8605Smrg	PVS_DST_REG_INPUT		= 5	/* Output Memory & Replicate X to all channels */
2860848b8605Smrg};
2861848b8605Smrg
2862848b8605Smrgenum {
2863848b8605Smrg	PVS_SRC_SELECT_X		= 0,	/* Select X Component */
2864848b8605Smrg	PVS_SRC_SELECT_Y		= 1,	/* Select Y Component */
2865848b8605Smrg	PVS_SRC_SELECT_Z		= 2,	/* Select Z Component */
2866848b8605Smrg	PVS_SRC_SELECT_W		= 3,	/* Select W Component */
2867848b8605Smrg	PVS_SRC_SELECT_FORCE_0		= 4,	/* Force Component to 0.0 */
2868848b8605Smrg	PVS_SRC_SELECT_FORCE_1		= 5	/* Force Component to 1.0 */
2869848b8605Smrg};
2870848b8605Smrg
2871848b8605Smrg/* PVS Opcode & Destination Operand Description */
2872848b8605Smrg
2873848b8605Smrgenum {
2874848b8605Smrg	PVS_DST_OPCODE_MASK		= 0x3f,
2875848b8605Smrg	PVS_DST_OPCODE_SHIFT		= 0,
2876848b8605Smrg	PVS_DST_MATH_INST_MASK		= 0x1,
2877848b8605Smrg	PVS_DST_MATH_INST_SHIFT		= 6,
2878848b8605Smrg	PVS_DST_MACRO_INST_MASK		= 0x1,
2879848b8605Smrg	PVS_DST_MACRO_INST_SHIFT	= 7,
2880848b8605Smrg	PVS_DST_REG_TYPE_MASK		= 0xf,
2881848b8605Smrg	PVS_DST_REG_TYPE_SHIFT		= 8,
2882848b8605Smrg	PVS_DST_ADDR_MODE_1_MASK	= 0x1,
2883848b8605Smrg	PVS_DST_ADDR_MODE_1_SHIFT	= 12,
2884848b8605Smrg	PVS_DST_OFFSET_MASK		= 0x7f,
2885848b8605Smrg	PVS_DST_OFFSET_SHIFT		= 13,
2886848b8605Smrg	PVS_DST_WE_X_MASK		= 0x1,
2887848b8605Smrg	PVS_DST_WE_X_SHIFT		= 20,
2888848b8605Smrg	PVS_DST_WE_Y_MASK		= 0x1,
2889848b8605Smrg	PVS_DST_WE_Y_SHIFT		= 21,
2890848b8605Smrg	PVS_DST_WE_Z_MASK		= 0x1,
2891848b8605Smrg	PVS_DST_WE_Z_SHIFT		= 22,
2892848b8605Smrg	PVS_DST_WE_W_MASK		= 0x1,
2893848b8605Smrg	PVS_DST_WE_W_SHIFT		= 23,
2894848b8605Smrg	PVS_DST_VE_SAT_MASK		= 0x1,
2895848b8605Smrg	PVS_DST_VE_SAT_SHIFT		= 24,
2896848b8605Smrg	PVS_DST_ME_SAT_MASK		= 0x1,
2897848b8605Smrg	PVS_DST_ME_SAT_SHIFT		= 25,
2898848b8605Smrg	PVS_DST_PRED_ENABLE_MASK	= 0x1,
2899848b8605Smrg	PVS_DST_PRED_ENABLE_SHIFT	= 26,
2900848b8605Smrg	PVS_DST_PRED_SENSE_MASK		= 0x1,
2901848b8605Smrg	PVS_DST_PRED_SENSE_SHIFT	= 27,
2902848b8605Smrg	PVS_DST_DUAL_MATH_OP_MASK	= 0x3,
2903848b8605Smrg	PVS_DST_DUAL_MATH_OP_SHIFT	= 27,
2904848b8605Smrg	PVS_DST_ADDR_SEL_MASK		= 0x3,
2905848b8605Smrg	PVS_DST_ADDR_SEL_SHIFT		= 29,
2906848b8605Smrg	PVS_DST_ADDR_MODE_0_MASK	= 0x1,
2907848b8605Smrg	PVS_DST_ADDR_MODE_0_SHIFT	= 31
2908848b8605Smrg};
2909848b8605Smrg
2910848b8605Smrg/* PVS Source Operand Description */
2911848b8605Smrg
2912848b8605Smrgenum {
2913848b8605Smrg	PVS_SRC_REG_TYPE_MASK		= 0x3,
2914848b8605Smrg	PVS_SRC_REG_TYPE_SHIFT		= 0,
2915848b8605Smrg	SPARE_0_MASK			= 0x1,
2916848b8605Smrg	SPARE_0_SHIFT			= 2,
2917848b8605Smrg	PVS_SRC_ABS_XYZW_MASK		= 0x1,
2918848b8605Smrg	PVS_SRC_ABS_XYZW_SHIFT		= 3,
2919848b8605Smrg	PVS_SRC_ADDR_MODE_0_MASK	= 0x1,
2920848b8605Smrg	PVS_SRC_ADDR_MODE_0_SHIFT	= 4,
2921848b8605Smrg	PVS_SRC_OFFSET_MASK		= 0xff,
2922848b8605Smrg	PVS_SRC_OFFSET_SHIFT		= 5,
2923848b8605Smrg	PVS_SRC_SWIZZLE_X_MASK		= 0x7,
2924848b8605Smrg	PVS_SRC_SWIZZLE_X_SHIFT		= 13,
2925848b8605Smrg	PVS_SRC_SWIZZLE_Y_MASK		= 0x7,
2926848b8605Smrg	PVS_SRC_SWIZZLE_Y_SHIFT		= 16,
2927848b8605Smrg	PVS_SRC_SWIZZLE_Z_MASK		= 0x7,
2928848b8605Smrg	PVS_SRC_SWIZZLE_Z_SHIFT		= 19,
2929848b8605Smrg	PVS_SRC_SWIZZLE_W_MASK		= 0x7,
2930848b8605Smrg	PVS_SRC_SWIZZLE_W_SHIFT		= 22,
2931848b8605Smrg	PVS_SRC_MODIFIER_X_MASK		= 0x1,
2932848b8605Smrg	PVS_SRC_MODIFIER_X_SHIFT	= 25,
2933848b8605Smrg	PVS_SRC_MODIFIER_Y_MASK		= 0x1,
2934848b8605Smrg	PVS_SRC_MODIFIER_Y_SHIFT	= 26,
2935848b8605Smrg	PVS_SRC_MODIFIER_Z_MASK		= 0x1,
2936848b8605Smrg	PVS_SRC_MODIFIER_Z_SHIFT	= 27,
2937848b8605Smrg	PVS_SRC_MODIFIER_W_MASK		= 0x1,
2938848b8605Smrg	PVS_SRC_MODIFIER_W_SHIFT	= 28,
2939848b8605Smrg	PVS_SRC_ADDR_SEL_MASK		= 0x3,
2940848b8605Smrg	PVS_SRC_ADDR_SEL_SHIFT		= 29,
2941848b8605Smrg	PVS_SRC_ADDR_MODE_1_MASK	= 0x0,
2942848b8605Smrg	PVS_SRC_ADDR_MODE_1_SHIFT	= 32
2943848b8605Smrg};
2944848b8605Smrg
2945848b8605Smrg/*\}*/
2946848b8605Smrg
2947848b8605Smrg#define PVS_OP_DST_OPERAND(opcode, math_inst, macro_inst, reg_index, reg_writemask, reg_class, saturate)	\
2948848b8605Smrg	 (((opcode & PVS_DST_OPCODE_MASK) << PVS_DST_OPCODE_SHIFT)	\
2949848b8605Smrg	 | ((math_inst & PVS_DST_MATH_INST_MASK) << PVS_DST_MATH_INST_SHIFT)	\
2950848b8605Smrg	 | ((macro_inst & PVS_DST_MACRO_INST_MASK) << PVS_DST_MACRO_INST_SHIFT)	\
2951848b8605Smrg	 | ((reg_index & PVS_DST_OFFSET_MASK) << PVS_DST_OFFSET_SHIFT)	\
2952848b8605Smrg	 | ((reg_writemask & 0xf) << PVS_DST_WE_X_SHIFT)	/* X Y Z W */	\
2953848b8605Smrg	 | ((reg_class & PVS_DST_REG_TYPE_MASK) << PVS_DST_REG_TYPE_SHIFT)) \
2954848b8605Smrg         | ((math_inst) ? (((saturate) & PVS_DST_ME_SAT_MASK) << PVS_DST_ME_SAT_SHIFT) : \
2955848b8605Smrg                          (((saturate) & PVS_DST_VE_SAT_MASK) << PVS_DST_VE_SAT_SHIFT))
2956848b8605Smrg
2957848b8605Smrg#define PVS_SRC_OPERAND(in_reg_index, comp_x, comp_y, comp_z, comp_w, reg_class, negate)	\
2958848b8605Smrg	(((in_reg_index & PVS_SRC_OFFSET_MASK) << PVS_SRC_OFFSET_SHIFT)				\
2959848b8605Smrg	 | ((comp_x & PVS_SRC_SWIZZLE_X_MASK) << PVS_SRC_SWIZZLE_X_SHIFT)			\
2960848b8605Smrg	 | ((comp_y & PVS_SRC_SWIZZLE_Y_MASK) << PVS_SRC_SWIZZLE_Y_SHIFT)			\
2961848b8605Smrg	 | ((comp_z & PVS_SRC_SWIZZLE_Z_MASK) << PVS_SRC_SWIZZLE_Z_SHIFT)			\
2962848b8605Smrg	 | ((comp_w & PVS_SRC_SWIZZLE_W_MASK) << PVS_SRC_SWIZZLE_W_SHIFT)			\
2963848b8605Smrg	 | ((negate & 0xf) << PVS_SRC_MODIFIER_X_SHIFT)	/* X Y Z W */				\
2964848b8605Smrg	 | ((reg_class & PVS_SRC_REG_TYPE_MASK) << PVS_SRC_REG_TYPE_SHIFT))
2965848b8605Smrg
2966848b8605Smrg/* BEGIN: Packet 3 commands */
2967848b8605Smrg
2968848b8605Smrg/* A primitive emission dword. */
2969848b8605Smrg#define R300_PRIM_TYPE_NONE                     (0 << 0)
2970848b8605Smrg#define R300_PRIM_TYPE_POINT                    (1 << 0)
2971848b8605Smrg#define R300_PRIM_TYPE_LINE                     (2 << 0)
2972848b8605Smrg#define R300_PRIM_TYPE_LINE_STRIP               (3 << 0)
2973848b8605Smrg#define R300_PRIM_TYPE_TRI_LIST                 (4 << 0)
2974848b8605Smrg#define R300_PRIM_TYPE_TRI_FAN                  (5 << 0)
2975848b8605Smrg#define R300_PRIM_TYPE_TRI_STRIP                (6 << 0)
2976848b8605Smrg#define R300_PRIM_TYPE_TRI_TYPE2                (7 << 0)
2977848b8605Smrg#define R300_PRIM_TYPE_RECT_LIST                (8 << 0)
2978848b8605Smrg#define R300_PRIM_TYPE_3VRT_POINT_LIST          (9 << 0)
2979848b8605Smrg#define R300_PRIM_TYPE_3VRT_LINE_LIST           (10 << 0)
2980848b8605Smrg	/* GUESS (based on r200) */
2981848b8605Smrg#define R300_PRIM_TYPE_POINT_SPRITES            (11 << 0)
2982848b8605Smrg#define R300_PRIM_TYPE_LINE_LOOP                (12 << 0)
2983848b8605Smrg#define R300_PRIM_TYPE_QUADS                    (13 << 0)
2984848b8605Smrg#define R300_PRIM_TYPE_QUAD_STRIP               (14 << 0)
2985848b8605Smrg#define R300_PRIM_TYPE_POLYGON                  (15 << 0)
2986848b8605Smrg#define R300_PRIM_TYPE_MASK                     0xF
2987848b8605Smrg#define R300_PRIM_WALK_IND                      (1 << 4)
2988848b8605Smrg#define R300_PRIM_WALK_LIST                     (2 << 4)
2989848b8605Smrg#define R300_PRIM_WALK_RING                     (3 << 4)
2990848b8605Smrg#define R300_PRIM_WALK_MASK                     (3 << 4)
2991848b8605Smrg	/* GUESS (based on r200) */
2992848b8605Smrg#define R300_PRIM_COLOR_ORDER_BGRA              (0 << 6)
2993848b8605Smrg#define R300_PRIM_COLOR_ORDER_RGBA              (1 << 6)
2994848b8605Smrg#define R300_PRIM_NUM_VERTICES_SHIFT            16
2995848b8605Smrg#define R300_PRIM_NUM_VERTICES_MASK             0xffff
2996848b8605Smrg
2997848b8605Smrg
2998848b8605Smrg
2999848b8605Smrg/*
3000848b8605Smrg * The R500 unified shader (US) registers come in banks of 512 each, one
3001848b8605Smrg * for each instruction slot in the shader.  You can't touch them directly.
3002848b8605Smrg * R500_US_VECTOR_INDEX() sets the base instruction to modify; successive
3003848b8605Smrg * writes to R500_GA_US_VECTOR_DATA autoincrement the index after the
3004848b8605Smrg * instruction is fully specified.
3005848b8605Smrg */
3006848b8605Smrg#define R500_US_ALU_ALPHA_INST_0			0xa800
3007848b8605Smrg#   define R500_ALPHA_OP_MAD				0
3008848b8605Smrg#   define R500_ALPHA_OP_DP				1
3009848b8605Smrg#   define R500_ALPHA_OP_MIN				2
3010848b8605Smrg#   define R500_ALPHA_OP_MAX				3
3011848b8605Smrg/* #define R500_ALPHA_OP_RESERVED			4 */
3012848b8605Smrg#   define R500_ALPHA_OP_CND				5
3013848b8605Smrg#   define R500_ALPHA_OP_CMP				6
3014848b8605Smrg#   define R500_ALPHA_OP_FRC				7
3015848b8605Smrg#   define R500_ALPHA_OP_EX2				8
3016848b8605Smrg#   define R500_ALPHA_OP_LN2				9
3017848b8605Smrg#   define R500_ALPHA_OP_RCP				10
3018848b8605Smrg#   define R500_ALPHA_OP_RSQ				11
3019848b8605Smrg#   define R500_ALPHA_OP_SIN				12
3020848b8605Smrg#   define R500_ALPHA_OP_COS				13
3021848b8605Smrg#   define R500_ALPHA_OP_MDH				14
3022848b8605Smrg#   define R500_ALPHA_OP_MDV				15
3023848b8605Smrg#   define R500_ALPHA_ADDRD(x)				((x) << 4)
3024848b8605Smrg#   define R500_ALPHA_ADDRD_REL				(1 << 11)
3025848b8605Smrg#  define R500_ALPHA_SEL_A_SHIFT			12
3026848b8605Smrg#   define R500_ALPHA_SEL_A_SRC0			(0 << 12)
3027848b8605Smrg#   define R500_ALPHA_SEL_A_SRC1			(1 << 12)
3028848b8605Smrg#   define R500_ALPHA_SEL_A_SRC2			(2 << 12)
3029848b8605Smrg#   define R500_ALPHA_SEL_A_SRCP			(3 << 12)
3030848b8605Smrg#   define R500_ALPHA_SWIZ_A_R				(0 << 14)
3031848b8605Smrg#   define R500_ALPHA_SWIZ_A_G				(1 << 14)
3032848b8605Smrg#   define R500_ALPHA_SWIZ_A_B				(2 << 14)
3033848b8605Smrg#   define R500_ALPHA_SWIZ_A_A				(3 << 14)
3034848b8605Smrg#   define R500_ALPHA_SWIZ_A_0				(4 << 14)
3035848b8605Smrg#   define R500_ALPHA_SWIZ_A_HALF			(5 << 14)
3036848b8605Smrg#   define R500_ALPHA_SWIZ_A_1				(6 << 14)
3037848b8605Smrg/* #define R500_ALPHA_SWIZ_A_UNUSED			(7 << 14) */
3038848b8605Smrg#   define R500_ALPHA_MOD_A_NOP				(0 << 17)
3039848b8605Smrg#   define R500_ALPHA_MOD_A_NEG				(1 << 17)
3040848b8605Smrg#   define R500_ALPHA_MOD_A_ABS				(2 << 17)
3041848b8605Smrg#   define R500_ALPHA_MOD_A_NAB				(3 << 17)
3042848b8605Smrg#  define R500_ALPHA_SEL_B_SHIFT			19
3043848b8605Smrg#   define R500_ALPHA_SEL_B_SRC0			(0 << 19)
3044848b8605Smrg#   define R500_ALPHA_SEL_B_SRC1			(1 << 19)
3045848b8605Smrg#   define R500_ALPHA_SEL_B_SRC2			(2 << 19)
3046848b8605Smrg#   define R500_ALPHA_SEL_B_SRCP			(3 << 19)
3047848b8605Smrg#   define R500_ALPHA_SWIZ_B_R				(0 << 21)
3048848b8605Smrg#   define R500_ALPHA_SWIZ_B_G				(1 << 21)
3049848b8605Smrg#   define R500_ALPHA_SWIZ_B_B				(2 << 21)
3050848b8605Smrg#   define R500_ALPHA_SWIZ_B_A				(3 << 21)
3051848b8605Smrg#   define R500_ALPHA_SWIZ_B_0				(4 << 21)
3052848b8605Smrg#   define R500_ALPHA_SWIZ_B_HALF			(5 << 21)
3053848b8605Smrg#   define R500_ALPHA_SWIZ_B_1				(6 << 21)
3054848b8605Smrg/* #define R500_ALPHA_SWIZ_B_UNUSED			(7 << 21) */
3055848b8605Smrg#   define R500_ALPHA_MOD_B_NOP				(0 << 24)
3056848b8605Smrg#   define R500_ALPHA_MOD_B_NEG				(1 << 24)
3057848b8605Smrg#   define R500_ALPHA_MOD_B_ABS				(2 << 24)
3058848b8605Smrg#   define R500_ALPHA_MOD_B_NAB				(3 << 24)
3059848b8605Smrg#   define R500_ALPHA_OMOD_SHIFT		26
3060848b8605Smrg#   define R500_ALPHA_OMOD_IDENTITY		(0 << R500_ALPHA_OMOD_SHIFT)
3061848b8605Smrg#   define R500_ALPHA_OMOD_MUL_2		(1 << R500_ALPHA_OMOD_SHIFT)
3062848b8605Smrg#   define R500_ALPHA_OMOD_MUL_4		(2 << R500_ALPHA_OMOD_SHIFT)
3063848b8605Smrg#   define R500_ALPHA_OMOD_MUL_8		(3 << R500_ALPHA_OMOD_SHIFT)
3064848b8605Smrg#   define R500_ALPHA_OMOD_DIV_2		(4 << R500_ALPHA_OMOD_SHIFT)
3065848b8605Smrg#   define R500_ALPHA_OMOD_DIV_4		(5 << R500_ALPHA_OMOD_SHIFT)
3066848b8605Smrg#   define R500_ALPHA_OMOD_DIV_8		(6 << R500_ALPHA_OMOD_SHIFT)
3067848b8605Smrg#   define R500_ALPHA_OMOD_DISABLE		(7 << R500_ALPHA_OMOD_SHIFT)
3068848b8605Smrg#   define R500_ALPHA_TARGET(x)				((x) << 29)
3069848b8605Smrg#   define R500_ALPHA_W_OMASK				(1 << 31)
3070848b8605Smrg#define R500_US_ALU_ALPHA_ADDR_0			0x9800
3071848b8605Smrg#   define R500_ALPHA_ADDR0(x)				((x) << 0)
3072848b8605Smrg#   define R500_ALPHA_ADDR0_CONST			(1 << 8)
3073848b8605Smrg#   define R500_ALPHA_ADDR0_REL				(1 << 9)
3074848b8605Smrg#   define R500_ALPHA_ADDR1(x)				((x) << 10)
3075848b8605Smrg#   define R500_ALPHA_ADDR1_CONST			(1 << 18)
3076848b8605Smrg#   define R500_ALPHA_ADDR1_REL				(1 << 19)
3077848b8605Smrg#   define R500_ALPHA_ADDR2(x)				((x) << 20)
3078848b8605Smrg#   define R500_ALPHA_ADDR2_CONST			(1 << 28)
3079848b8605Smrg#   define R500_ALPHA_ADDR2_REL				(1 << 29)
3080848b8605Smrg#   define R500_ALPHA_SRCP_OP_1_MINUS_2A0		(0 << 30)
3081848b8605Smrg#   define R500_ALPHA_SRCP_OP_A1_MINUS_A0		(1 << 30)
3082848b8605Smrg#   define R500_ALPHA_SRCP_OP_A1_PLUS_A0		(2 << 30)
3083848b8605Smrg#   define R500_ALPHA_SRCP_OP_1_MINUS_A0		(3 << 30)
3084848b8605Smrg#define R500_US_ALU_RGBA_INST_0				0xb000
3085848b8605Smrg#   define R500_ALU_RGBA_OP_MAD				(0 << 0)
3086848b8605Smrg#   define R500_ALU_RGBA_OP_DP3				(1 << 0)
3087848b8605Smrg#   define R500_ALU_RGBA_OP_DP4				(2 << 0)
3088848b8605Smrg#   define R500_ALU_RGBA_OP_D2A				(3 << 0)
3089848b8605Smrg#   define R500_ALU_RGBA_OP_MIN				(4 << 0)
3090848b8605Smrg#   define R500_ALU_RGBA_OP_MAX				(5 << 0)
3091848b8605Smrg/* #define R500_ALU_RGBA_OP_RESERVED			(6 << 0) */
3092848b8605Smrg#   define R500_ALU_RGBA_OP_CND				(7 << 0)
3093848b8605Smrg#   define R500_ALU_RGBA_OP_CMP				(8 << 0)
3094848b8605Smrg#   define R500_ALU_RGBA_OP_FRC				(9 << 0)
3095848b8605Smrg#   define R500_ALU_RGBA_OP_SOP				(10 << 0)
3096848b8605Smrg#   define R500_ALU_RGBA_OP_MDH				(11 << 0)
3097848b8605Smrg#   define R500_ALU_RGBA_OP_MDV				(12 << 0)
3098848b8605Smrg#   define R500_ALU_RGBA_ADDRD(x)			((x) << 4)
3099848b8605Smrg#   define R500_ALU_RGBA_ADDRD_REL			(1 << 11)
3100848b8605Smrg#  define R500_ALU_RGBA_SEL_C_SHIFT			12
3101848b8605Smrg#   define R500_ALU_RGBA_SEL_C_SRC0			(0 << 12)
3102848b8605Smrg#   define R500_ALU_RGBA_SEL_C_SRC1			(1 << 12)
3103848b8605Smrg#   define R500_ALU_RGBA_SEL_C_SRC2			(2 << 12)
3104848b8605Smrg#   define R500_ALU_RGBA_SEL_C_SRCP			(3 << 12)
3105848b8605Smrg#   define R500_ALU_RGBA_R_SWIZ_R			(0 << 14)
3106848b8605Smrg#   define R500_ALU_RGBA_R_SWIZ_G			(1 << 14)
3107848b8605Smrg#   define R500_ALU_RGBA_R_SWIZ_B			(2 << 14)
3108848b8605Smrg#   define R500_ALU_RGBA_R_SWIZ_A			(3 << 14)
3109848b8605Smrg#   define R500_ALU_RGBA_R_SWIZ_0			(4 << 14)
3110848b8605Smrg#   define R500_ALU_RGBA_R_SWIZ_HALF			(5 << 14)
3111848b8605Smrg#   define R500_ALU_RGBA_R_SWIZ_1			(6 << 14)
3112848b8605Smrg/* #define R500_ALU_RGBA_R_SWIZ_UNUSED			(7 << 14) */
3113848b8605Smrg#   define R500_ALU_RGBA_G_SWIZ_R			(0 << 17)
3114848b8605Smrg#   define R500_ALU_RGBA_G_SWIZ_G			(1 << 17)
3115848b8605Smrg#   define R500_ALU_RGBA_G_SWIZ_B			(2 << 17)
3116848b8605Smrg#   define R500_ALU_RGBA_G_SWIZ_A			(3 << 17)
3117848b8605Smrg#   define R500_ALU_RGBA_G_SWIZ_0			(4 << 17)
3118848b8605Smrg#   define R500_ALU_RGBA_G_SWIZ_HALF			(5 << 17)
3119848b8605Smrg#   define R500_ALU_RGBA_G_SWIZ_1			(6 << 17)
3120848b8605Smrg/* #define R500_ALU_RGBA_G_SWIZ_UNUSED			(7 << 17) */
3121848b8605Smrg#   define R500_ALU_RGBA_B_SWIZ_R			(0 << 20)
3122848b8605Smrg#   define R500_ALU_RGBA_B_SWIZ_G			(1 << 20)
3123848b8605Smrg#   define R500_ALU_RGBA_B_SWIZ_B			(2 << 20)
3124848b8605Smrg#   define R500_ALU_RGBA_B_SWIZ_A			(3 << 20)
3125848b8605Smrg#   define R500_ALU_RGBA_B_SWIZ_0			(4 << 20)
3126848b8605Smrg#   define R500_ALU_RGBA_B_SWIZ_HALF			(5 << 20)
3127848b8605Smrg#   define R500_ALU_RGBA_B_SWIZ_1			(6 << 20)
3128848b8605Smrg/* #define R500_ALU_RGBA_B_SWIZ_UNUSED			(7 << 20) */
3129848b8605Smrg#   define R500_ALU_RGBA_MOD_C_NOP			(0 << 23)
3130848b8605Smrg#   define R500_ALU_RGBA_MOD_C_NEG			(1 << 23)
3131848b8605Smrg#   define R500_ALU_RGBA_MOD_C_ABS			(2 << 23)
3132848b8605Smrg#   define R500_ALU_RGBA_MOD_C_NAB			(3 << 23)
3133848b8605Smrg#  define R500_ALU_RGBA_ALPHA_SEL_C_SHIFT		25
3134848b8605Smrg#   define R500_ALU_RGBA_ALPHA_SEL_C_SRC0		(0 << 25)
3135848b8605Smrg#   define R500_ALU_RGBA_ALPHA_SEL_C_SRC1		(1 << 25)
3136848b8605Smrg#   define R500_ALU_RGBA_ALPHA_SEL_C_SRC2		(2 << 25)
3137848b8605Smrg#   define R500_ALU_RGBA_ALPHA_SEL_C_SRCP		(3 << 25)
3138848b8605Smrg#   define R500_ALU_RGBA_A_SWIZ_R			(0 << 27)
3139848b8605Smrg#   define R500_ALU_RGBA_A_SWIZ_G			(1 << 27)
3140848b8605Smrg#   define R500_ALU_RGBA_A_SWIZ_B			(2 << 27)
3141848b8605Smrg#   define R500_ALU_RGBA_A_SWIZ_A			(3 << 27)
3142848b8605Smrg#   define R500_ALU_RGBA_A_SWIZ_0			(4 << 27)
3143848b8605Smrg#   define R500_ALU_RGBA_A_SWIZ_HALF			(5 << 27)
3144848b8605Smrg#   define R500_ALU_RGBA_A_SWIZ_1			(6 << 27)
3145848b8605Smrg/* #define R500_ALU_RGBA_A_SWIZ_UNUSED			(7 << 27) */
3146848b8605Smrg#   define R500_ALU_RGBA_ALPHA_MOD_C_NOP		(0 << 30)
3147848b8605Smrg#   define R500_ALU_RGBA_ALPHA_MOD_C_NEG		(1 << 30)
3148848b8605Smrg#   define R500_ALU_RGBA_ALPHA_MOD_C_ABS		(2 << 30)
3149848b8605Smrg#   define R500_ALU_RGBA_ALPHA_MOD_C_NAB		(3 << 30)
3150848b8605Smrg#define R500_US_ALU_RGB_INST_0				0xa000
3151848b8605Smrg#  define R500_ALU_RGB_SEL_A_SHIFT			0
3152848b8605Smrg#   define R500_ALU_RGB_SEL_A_SRC0			(0 << 0)
3153848b8605Smrg#   define R500_ALU_RGB_SEL_A_SRC1			(1 << 0)
3154848b8605Smrg#   define R500_ALU_RGB_SEL_A_SRC2			(2 << 0)
3155848b8605Smrg#   define R500_ALU_RGB_SEL_A_SRCP			(3 << 0)
3156848b8605Smrg#   define R500_ALU_RGB_R_SWIZ_A_R			(0 << 2)
3157848b8605Smrg#   define R500_ALU_RGB_R_SWIZ_A_G			(1 << 2)
3158848b8605Smrg#   define R500_ALU_RGB_R_SWIZ_A_B			(2 << 2)
3159848b8605Smrg#   define R500_ALU_RGB_R_SWIZ_A_A			(3 << 2)
3160848b8605Smrg#   define R500_ALU_RGB_R_SWIZ_A_0			(4 << 2)
3161848b8605Smrg#   define R500_ALU_RGB_R_SWIZ_A_HALF			(5 << 2)
3162848b8605Smrg#   define R500_ALU_RGB_R_SWIZ_A_1			(6 << 2)
3163848b8605Smrg/* #define R500_ALU_RGB_R_SWIZ_A_UNUSED			(7 << 2) */
3164848b8605Smrg#   define R500_ALU_RGB_G_SWIZ_A_R			(0 << 5)
3165848b8605Smrg#   define R500_ALU_RGB_G_SWIZ_A_G			(1 << 5)
3166848b8605Smrg#   define R500_ALU_RGB_G_SWIZ_A_B			(2 << 5)
3167848b8605Smrg#   define R500_ALU_RGB_G_SWIZ_A_A			(3 << 5)
3168848b8605Smrg#   define R500_ALU_RGB_G_SWIZ_A_0			(4 << 5)
3169848b8605Smrg#   define R500_ALU_RGB_G_SWIZ_A_HALF			(5 << 5)
3170848b8605Smrg#   define R500_ALU_RGB_G_SWIZ_A_1			(6 << 5)
3171848b8605Smrg/* #define R500_ALU_RGB_G_SWIZ_A_UNUSED			(7 << 5) */
3172848b8605Smrg#   define R500_ALU_RGB_B_SWIZ_A_R			(0 << 8)
3173848b8605Smrg#   define R500_ALU_RGB_B_SWIZ_A_G			(1 << 8)
3174848b8605Smrg#   define R500_ALU_RGB_B_SWIZ_A_B			(2 << 8)
3175848b8605Smrg#   define R500_ALU_RGB_B_SWIZ_A_A			(3 << 8)
3176848b8605Smrg#   define R500_ALU_RGB_B_SWIZ_A_0			(4 << 8)
3177848b8605Smrg#   define R500_ALU_RGB_B_SWIZ_A_HALF			(5 << 8)
3178848b8605Smrg#   define R500_ALU_RGB_B_SWIZ_A_1			(6 << 8)
3179848b8605Smrg/* #define R500_ALU_RGB_B_SWIZ_A_UNUSED			(7 << 8) */
3180848b8605Smrg#   define R500_ALU_RGB_MOD_A_NOP			(0 << 11)
3181848b8605Smrg#   define R500_ALU_RGB_MOD_A_NEG			(1 << 11)
3182848b8605Smrg#   define R500_ALU_RGB_MOD_A_ABS			(2 << 11)
3183848b8605Smrg#   define R500_ALU_RGB_MOD_A_NAB			(3 << 11)
3184848b8605Smrg#  define R500_ALU_RGB_SEL_B_SHIFT			13
3185848b8605Smrg#   define R500_ALU_RGB_SEL_B_SRC0			(0 << 13)
3186848b8605Smrg#   define R500_ALU_RGB_SEL_B_SRC1			(1 << 13)
3187848b8605Smrg#   define R500_ALU_RGB_SEL_B_SRC2			(2 << 13)
3188848b8605Smrg#   define R500_ALU_RGB_SEL_B_SRCP			(3 << 13)
3189848b8605Smrg#   define R500_ALU_RGB_R_SWIZ_B_R			(0 << 15)
3190848b8605Smrg#   define R500_ALU_RGB_R_SWIZ_B_G			(1 << 15)
3191848b8605Smrg#   define R500_ALU_RGB_R_SWIZ_B_B			(2 << 15)
3192848b8605Smrg#   define R500_ALU_RGB_R_SWIZ_B_A			(3 << 15)
3193848b8605Smrg#   define R500_ALU_RGB_R_SWIZ_B_0			(4 << 15)
3194848b8605Smrg#   define R500_ALU_RGB_R_SWIZ_B_HALF			(5 << 15)
3195848b8605Smrg#   define R500_ALU_RGB_R_SWIZ_B_1			(6 << 15)
3196848b8605Smrg/* #define R500_ALU_RGB_R_SWIZ_B_UNUSED			(7 << 15) */
3197848b8605Smrg#   define R500_ALU_RGB_G_SWIZ_B_R			(0 << 18)
3198848b8605Smrg#   define R500_ALU_RGB_G_SWIZ_B_G			(1 << 18)
3199848b8605Smrg#   define R500_ALU_RGB_G_SWIZ_B_B			(2 << 18)
3200848b8605Smrg#   define R500_ALU_RGB_G_SWIZ_B_A			(3 << 18)
3201848b8605Smrg#   define R500_ALU_RGB_G_SWIZ_B_0			(4 << 18)
3202848b8605Smrg#   define R500_ALU_RGB_G_SWIZ_B_HALF			(5 << 18)
3203848b8605Smrg#   define R500_ALU_RGB_G_SWIZ_B_1			(6 << 18)
3204848b8605Smrg/* #define R500_ALU_RGB_G_SWIZ_B_UNUSED			(7 << 18) */
3205848b8605Smrg#   define R500_ALU_RGB_B_SWIZ_B_R			(0 << 21)
3206848b8605Smrg#   define R500_ALU_RGB_B_SWIZ_B_G			(1 << 21)
3207848b8605Smrg#   define R500_ALU_RGB_B_SWIZ_B_B			(2 << 21)
3208848b8605Smrg#   define R500_ALU_RGB_B_SWIZ_B_A			(3 << 21)
3209848b8605Smrg#   define R500_ALU_RGB_B_SWIZ_B_0			(4 << 21)
3210848b8605Smrg#   define R500_ALU_RGB_B_SWIZ_B_HALF			(5 << 21)
3211848b8605Smrg#   define R500_ALU_RGB_B_SWIZ_B_1			(6 << 21)
3212848b8605Smrg/* #define R500_ALU_RGB_B_SWIZ_B_UNUSED			(7 << 21) */
3213848b8605Smrg#   define R500_ALU_RGB_MOD_B_NOP			(0 << 24)
3214848b8605Smrg#   define R500_ALU_RGB_MOD_B_NEG			(1 << 24)
3215848b8605Smrg#   define R500_ALU_RGB_MOD_B_ABS			(2 << 24)
3216848b8605Smrg#   define R500_ALU_RGB_MOD_B_NAB			(3 << 24)
3217848b8605Smrg#   define R500_ALU_RGB_OMOD_SHIFT		26
3218848b8605Smrg#   define R500_ALU_RGB_OMOD_IDENTITY		(0 << R500_ALU_RGB_OMOD_SHIFT)
3219848b8605Smrg#   define R500_ALU_RGB_OMOD_MUL_2		(1 << R500_ALU_RGB_OMOD_SHIFT)
3220848b8605Smrg#   define R500_ALU_RGB_OMOD_MUL_4		(2 << R500_ALU_RGB_OMOD_SHIFT)
3221848b8605Smrg#   define R500_ALU_RGB_OMOD_MUL_8		(3 << R500_ALU_RGB_OMOD_SHIFT)
3222848b8605Smrg#   define R500_ALU_RGB_OMOD_DIV_2		(4 << R500_ALU_RGB_OMOD_SHIFT)
3223848b8605Smrg#   define R500_ALU_RGB_OMOD_DIV_4		(5 << R500_ALU_RGB_OMOD_SHIFT)
3224848b8605Smrg#   define R500_ALU_RGB_OMOD_DIV_8		(6 << R500_ALU_RGB_OMOD_SHIFT)
3225848b8605Smrg#   define R500_ALU_RGB_OMOD_DISABLE		(7 << R500_ALU_RGB_OMOD_SHIFT)
3226848b8605Smrg#   define R500_ALU_RGB_TARGET(x)			((x) << 29)
3227848b8605Smrg#   define R500_ALU_RGB_WMASK				(1 << 31)
3228848b8605Smrg#define R500_US_ALU_RGB_ADDR_0				0x9000
3229848b8605Smrg#   define R500_RGB_ADDR0(x)				((x) << 0)
3230848b8605Smrg#   define R500_RGB_ADDR0_CONST				(1 << 8)
3231848b8605Smrg#   define R500_RGB_ADDR0_REL				(1 << 9)
3232848b8605Smrg#   define R500_RGB_ADDR1(x)				((x) << 10)
3233848b8605Smrg#   define R500_RGB_ADDR1_CONST				(1 << 18)
3234848b8605Smrg#   define R500_RGB_ADDR1_REL				(1 << 19)
3235848b8605Smrg#   define R500_RGB_ADDR2(x)				((x) << 20)
3236848b8605Smrg#   define R500_RGB_ADDR2_CONST				(1 << 28)
3237848b8605Smrg#   define R500_RGB_ADDR2_REL				(1 << 29)
3238848b8605Smrg#   define R500_RGB_SRCP_OP_1_MINUS_2RGB0		(0 << 30)
3239848b8605Smrg#   define R500_RGB_SRCP_OP_RGB1_MINUS_RGB0		(1 << 30)
3240848b8605Smrg#   define R500_RGB_SRCP_OP_RGB1_PLUS_RGB0		(2 << 30)
3241848b8605Smrg#   define R500_RGB_SRCP_OP_1_MINUS_RGB0		(3 << 30)
3242848b8605Smrg#define R500_US_CMN_INST_0				0xb800
3243848b8605Smrg#  define R500_INST_TYPE_MASK				(3 << 0)
3244848b8605Smrg#   define R500_INST_TYPE_ALU				(0 << 0)
3245848b8605Smrg#   define R500_INST_TYPE_OUT				(1 << 0)
3246848b8605Smrg#   define R500_INST_TYPE_FC				(2 << 0)
3247848b8605Smrg#   define R500_INST_TYPE_TEX				(3 << 0)
3248848b8605Smrg#   define R500_INST_TEX_SEM_WAIT_SHIFT			2
3249848b8605Smrg#   define R500_INST_TEX_SEM_WAIT			(1 << R500_INST_TEX_SEM_WAIT_SHIFT)
3250848b8605Smrg#   define R500_INST_RGB_PRED_SEL_NONE			(0 << 3)
3251848b8605Smrg#   define R500_INST_RGB_PRED_SEL_RGBA			(1 << 3)
3252848b8605Smrg#   define R500_INST_RGB_PRED_SEL_RRRR			(2 << 3)
3253848b8605Smrg#   define R500_INST_RGB_PRED_SEL_GGGG			(3 << 3)
3254848b8605Smrg#   define R500_INST_RGB_PRED_SEL_BBBB			(4 << 3)
3255848b8605Smrg#   define R500_INST_RGB_PRED_SEL_AAAA			(5 << 3)
3256848b8605Smrg#   define R500_INST_RGB_PRED_INV			(1 << 6)
3257848b8605Smrg#   define R500_INST_WRITE_INACTIVE			(1 << 7)
3258848b8605Smrg#   define R500_INST_LAST				(1 << 8)
3259848b8605Smrg#   define R500_INST_NOP				(1 << 9)
3260848b8605Smrg#   define R500_INST_ALU_WAIT				(1 << 10)
3261848b8605Smrg#   define R500_INST_RGB_WMASK_R			(1 << 11)
3262848b8605Smrg#   define R500_INST_RGB_WMASK_G			(1 << 12)
3263848b8605Smrg#   define R500_INST_RGB_WMASK_B			(1 << 13)
3264848b8605Smrg#   define R500_INST_RGB_WMASK_RGB			(7 << 11)
3265848b8605Smrg#   define R500_INST_ALPHA_WMASK			(1 << 14)
3266848b8605Smrg#   define R500_INST_RGB_OMASK_R			(1 << 15)
3267848b8605Smrg#   define R500_INST_RGB_OMASK_G			(1 << 16)
3268848b8605Smrg#   define R500_INST_RGB_OMASK_B			(1 << 17)
3269848b8605Smrg#   define R500_INST_RGB_OMASK_RGB			(7 << 15)
3270848b8605Smrg#   define R500_INST_ALPHA_OMASK			(1 << 18)
3271848b8605Smrg#   define R500_INST_RGB_CLAMP				(1 << 19)
3272848b8605Smrg#   define R500_INST_ALPHA_CLAMP			(1 << 20)
3273848b8605Smrg#   define R500_INST_ALU_RESULT_SEL			(1 << 21)
3274848b8605Smrg#   define R500_INST_ALU_RESULT_SEL_RED			(0 << 21)
3275848b8605Smrg#   define R500_INST_ALU_RESULT_SEL_ALPHA		(1 << 21)
3276848b8605Smrg#   define R500_INST_ALPHA_PRED_INV			(1 << 22)
3277848b8605Smrg#   define R500_INST_ALU_RESULT_OP_EQ			(0 << 23)
3278848b8605Smrg#   define R500_INST_ALU_RESULT_OP_LT			(1 << 23)
3279848b8605Smrg#   define R500_INST_ALU_RESULT_OP_GE			(2 << 23)
3280848b8605Smrg#   define R500_INST_ALU_RESULT_OP_NE			(3 << 23)
3281848b8605Smrg#   define R500_INST_ALPHA_PRED_SEL_NONE		(0 << 25)
3282848b8605Smrg#   define R500_INST_ALPHA_PRED_SEL_RGBA		(1 << 25)
3283848b8605Smrg#   define R500_INST_ALPHA_PRED_SEL_RRRR		(2 << 25)
3284848b8605Smrg#   define R500_INST_ALPHA_PRED_SEL_GGGG		(3 << 25)
3285848b8605Smrg#   define R500_INST_ALPHA_PRED_SEL_BBBB		(4 << 25)
3286848b8605Smrg#   define R500_INST_ALPHA_PRED_SEL_AAAA		(5 << 25)
3287b8e80941Smrg/* Next four are guessed, documentation doesn't mention order. */
3288848b8605Smrg#   define R500_INST_STAT_WE_R				(1 << 28)
3289848b8605Smrg#   define R500_INST_STAT_WE_G				(1 << 29)
3290848b8605Smrg#   define R500_INST_STAT_WE_B				(1 << 30)
3291848b8605Smrg#   define R500_INST_STAT_WE_A				(1 << 31)
3292848b8605Smrg
3293848b8605Smrg/* note that these are 8 bit lengths, despite the offsets, at least for R500 */
3294848b8605Smrg#define R500_US_CODE_ADDR				0x4630
3295848b8605Smrg#   define R500_US_CODE_START_ADDR(x)			((x) << 0)
3296848b8605Smrg#   define R500_US_CODE_END_ADDR(x)			((x) << 16)
3297848b8605Smrg#define R500_US_CODE_OFFSET				0x4638
3298848b8605Smrg#   define R500_US_CODE_OFFSET_ADDR(x)			((x) << 0)
3299848b8605Smrg#define R500_US_CODE_RANGE				0x4634
3300848b8605Smrg#   define R500_US_CODE_RANGE_ADDR(x)			((x) << 0)
3301848b8605Smrg#   define R500_US_CODE_RANGE_SIZE(x)			((x) << 16)
3302848b8605Smrg#define R500_US_CONFIG					0x4600
3303848b8605Smrg#   define R500_ZERO_TIMES_ANYTHING_EQUALS_ZERO		(1 << 1)
3304848b8605Smrg#define R500_US_FC_ADDR_0				0xa000
3305848b8605Smrg#   define R500_FC_BOOL_ADDR(x)				((x) << 0)
3306848b8605Smrg#   define R500_FC_INT_ADDR(x)				((x) << 8)
3307848b8605Smrg#   define R500_FC_JUMP_ADDR(x)				((x) << 16)
3308848b8605Smrg#   define R500_FC_JUMP_GLOBAL				(1 << 31)
3309848b8605Smrg#define R500_US_FC_BOOL_CONST				0x4620
3310848b8605Smrg#   define R500_FC_KBOOL(x)				(x)
3311848b8605Smrg#define R500_US_FC_CTRL					0x4624
3312848b8605Smrg#   define R500_FC_TEST_EN				(1 << 30)
3313848b8605Smrg#   define R500_FC_FULL_FC_EN				(1 << 31)
3314848b8605Smrg#define R500_US_FC_INST_0				0x9800
3315848b8605Smrg#   define R500_FC_OP_JUMP				(0 << 0)
3316848b8605Smrg#   define R500_FC_OP_LOOP				(1 << 0)
3317848b8605Smrg#   define R500_FC_OP_ENDLOOP				(2 << 0)
3318848b8605Smrg#   define R500_FC_OP_REP				(3 << 0)
3319848b8605Smrg#   define R500_FC_OP_ENDREP				(4 << 0)
3320848b8605Smrg#   define R500_FC_OP_BREAKLOOP				(5 << 0)
3321848b8605Smrg#   define R500_FC_OP_BREAKREP				(6 << 0)
3322848b8605Smrg#   define R500_FC_OP_CONTINUE				(7 << 0)
3323848b8605Smrg#   define R500_FC_B_ELSE				(1 << 4)
3324848b8605Smrg#   define R500_FC_JUMP_ANY				(1 << 5)
3325848b8605Smrg#   define R500_FC_A_OP_NONE				(0 << 6)
3326848b8605Smrg#   define R500_FC_A_OP_POP				(1 << 6)
3327848b8605Smrg#   define R500_FC_A_OP_PUSH				(2 << 6)
3328848b8605Smrg#   define R500_FC_JUMP_FUNC(x)				((x) << 8)
3329848b8605Smrg#   define R500_FC_B_POP_CNT(x)				((x) << 16)
3330848b8605Smrg#   define R500_FC_B_OP0_NONE				(0 << 24)
3331848b8605Smrg#   define R500_FC_B_OP0_DECR				(1 << 24)
3332848b8605Smrg#   define R500_FC_B_OP0_INCR				(2 << 24)
3333848b8605Smrg#   define R500_FC_B_OP1_NONE				(0 << 26)
3334848b8605Smrg#   define R500_FC_B_OP1_DECR				(1 << 26)
3335848b8605Smrg#   define R500_FC_B_OP1_INCR				(2 << 26)
3336848b8605Smrg#   define R500_FC_IGNORE_UNCOVERED			(1 << 28)
3337848b8605Smrg#define R500_US_FC_INT_CONST_0				0x4c00
3338848b8605Smrg#   define R500_FC_INT_CONST_KR(x)			((x) << 0)
3339848b8605Smrg#   define R500_FC_INT_CONST_KG(x)			((x) << 8)
3340848b8605Smrg#   define R500_FC_INT_CONST_KB(x)			((x) << 16)
3341848b8605Smrg/* _0 through _15 */
3342848b8605Smrg#define R500_US_FORMAT0_0				0x4640
3343848b8605Smrg#   define R500_FORMAT_TXWIDTH(x)			((x) << 0)
3344848b8605Smrg#   define R500_FORMAT_TXHEIGHT(x)			((x) << 11)
3345848b8605Smrg#   define R500_FORMAT_TXDEPTH(x)			((x) << 22)
3346848b8605Smrg#define R500_US_PIXSIZE					0x4604
3347848b8605Smrg#   define R500_PIX_SIZE(x)				(x)
3348848b8605Smrg#define R500_US_TEX_ADDR_0				0x9800
3349848b8605Smrg#   define R500_TEX_SRC_ADDR(x)				((x) << 0)
3350848b8605Smrg#   define R500_TEX_SRC_ADDR_REL			(1 << 7)
3351848b8605Smrg#   define R500_TEX_SRC_S_SWIZ_R			(0 << 8)
3352848b8605Smrg#   define R500_TEX_SRC_S_SWIZ_G			(1 << 8)
3353848b8605Smrg#   define R500_TEX_SRC_S_SWIZ_B			(2 << 8)
3354848b8605Smrg#   define R500_TEX_SRC_S_SWIZ_A			(3 << 8)
3355848b8605Smrg#   define R500_TEX_SRC_T_SWIZ_R			(0 << 10)
3356848b8605Smrg#   define R500_TEX_SRC_T_SWIZ_G			(1 << 10)
3357848b8605Smrg#   define R500_TEX_SRC_T_SWIZ_B			(2 << 10)
3358848b8605Smrg#   define R500_TEX_SRC_T_SWIZ_A			(3 << 10)
3359848b8605Smrg#   define R500_TEX_SRC_R_SWIZ_R			(0 << 12)
3360848b8605Smrg#   define R500_TEX_SRC_R_SWIZ_G			(1 << 12)
3361848b8605Smrg#   define R500_TEX_SRC_R_SWIZ_B			(2 << 12)
3362848b8605Smrg#   define R500_TEX_SRC_R_SWIZ_A			(3 << 12)
3363848b8605Smrg#   define R500_TEX_SRC_Q_SWIZ_R			(0 << 14)
3364848b8605Smrg#   define R500_TEX_SRC_Q_SWIZ_G			(1 << 14)
3365848b8605Smrg#   define R500_TEX_SRC_Q_SWIZ_B			(2 << 14)
3366848b8605Smrg#   define R500_TEX_SRC_Q_SWIZ_A			(3 << 14)
3367848b8605Smrg#   define R500_TEX_DST_ADDR(x)				((x) << 16)
3368848b8605Smrg#   define R500_TEX_DST_ADDR_REL			(1 << 23)
3369848b8605Smrg#   define R500_TEX_DST_R_SWIZ_R			(0 << 24)
3370848b8605Smrg#   define R500_TEX_DST_R_SWIZ_G			(1 << 24)
3371848b8605Smrg#   define R500_TEX_DST_R_SWIZ_B			(2 << 24)
3372848b8605Smrg#   define R500_TEX_DST_R_SWIZ_A			(3 << 24)
3373848b8605Smrg#   define R500_TEX_DST_G_SWIZ_R			(0 << 26)
3374848b8605Smrg#   define R500_TEX_DST_G_SWIZ_G			(1 << 26)
3375848b8605Smrg#   define R500_TEX_DST_G_SWIZ_B			(2 << 26)
3376848b8605Smrg#   define R500_TEX_DST_G_SWIZ_A			(3 << 26)
3377848b8605Smrg#   define R500_TEX_DST_B_SWIZ_R			(0 << 28)
3378848b8605Smrg#   define R500_TEX_DST_B_SWIZ_G			(1 << 28)
3379848b8605Smrg#   define R500_TEX_DST_B_SWIZ_B			(2 << 28)
3380848b8605Smrg#   define R500_TEX_DST_B_SWIZ_A			(3 << 28)
3381848b8605Smrg#   define R500_TEX_DST_A_SWIZ_R			(0 << 30)
3382848b8605Smrg#   define R500_TEX_DST_A_SWIZ_G			(1 << 30)
3383848b8605Smrg#   define R500_TEX_DST_A_SWIZ_B			(2 << 30)
3384848b8605Smrg#   define R500_TEX_DST_A_SWIZ_A			(3 << 30)
3385848b8605Smrg#define R500_US_TEX_ADDR_DXDY_0				0xa000
3386848b8605Smrg#   define R500_DX_ADDR(x)				((x) << 0)
3387848b8605Smrg#   define R500_DX_ADDR_REL				(1 << 7)
3388848b8605Smrg#   define R500_DX_S_SWIZ_R				(0 << 8)
3389848b8605Smrg#   define R500_DX_S_SWIZ_G				(1 << 8)
3390848b8605Smrg#   define R500_DX_S_SWIZ_B				(2 << 8)
3391848b8605Smrg#   define R500_DX_S_SWIZ_A				(3 << 8)
3392848b8605Smrg#   define R500_DX_T_SWIZ_R				(0 << 10)
3393848b8605Smrg#   define R500_DX_T_SWIZ_G				(1 << 10)
3394848b8605Smrg#   define R500_DX_T_SWIZ_B				(2 << 10)
3395848b8605Smrg#   define R500_DX_T_SWIZ_A				(3 << 10)
3396848b8605Smrg#   define R500_DX_R_SWIZ_R				(0 << 12)
3397848b8605Smrg#   define R500_DX_R_SWIZ_G				(1 << 12)
3398848b8605Smrg#   define R500_DX_R_SWIZ_B				(2 << 12)
3399848b8605Smrg#   define R500_DX_R_SWIZ_A				(3 << 12)
3400848b8605Smrg#   define R500_DX_Q_SWIZ_R				(0 << 14)
3401848b8605Smrg#   define R500_DX_Q_SWIZ_G				(1 << 14)
3402848b8605Smrg#   define R500_DX_Q_SWIZ_B				(2 << 14)
3403848b8605Smrg#   define R500_DX_Q_SWIZ_A				(3 << 14)
3404848b8605Smrg#   define R500_DY_ADDR(x)				((x) << 16)
3405848b8605Smrg#   define R500_DY_ADDR_REL				(1 << 17)
3406848b8605Smrg#   define R500_DY_S_SWIZ_R				(0 << 24)
3407848b8605Smrg#   define R500_DY_S_SWIZ_G				(1 << 24)
3408848b8605Smrg#   define R500_DY_S_SWIZ_B				(2 << 24)
3409848b8605Smrg#   define R500_DY_S_SWIZ_A				(3 << 24)
3410848b8605Smrg#   define R500_DY_T_SWIZ_R				(0 << 26)
3411848b8605Smrg#   define R500_DY_T_SWIZ_G				(1 << 26)
3412848b8605Smrg#   define R500_DY_T_SWIZ_B				(2 << 26)
3413848b8605Smrg#   define R500_DY_T_SWIZ_A				(3 << 26)
3414848b8605Smrg#   define R500_DY_R_SWIZ_R				(0 << 28)
3415848b8605Smrg#   define R500_DY_R_SWIZ_G				(1 << 28)
3416848b8605Smrg#   define R500_DY_R_SWIZ_B				(2 << 28)
3417848b8605Smrg#   define R500_DY_R_SWIZ_A				(3 << 28)
3418848b8605Smrg#   define R500_DY_Q_SWIZ_R				(0 << 30)
3419848b8605Smrg#   define R500_DY_Q_SWIZ_G				(1 << 30)
3420848b8605Smrg#   define R500_DY_Q_SWIZ_B				(2 << 30)
3421848b8605Smrg#   define R500_DY_Q_SWIZ_A				(3 << 30)
3422848b8605Smrg#define R500_US_TEX_INST_0				0x9000
3423848b8605Smrg#   define R500_TEX_ID(x)				((x) << 16)
3424848b8605Smrg#   define R500_TEX_INST_NOP				(0 << 22)
3425848b8605Smrg#   define R500_TEX_INST_LD				(1 << 22)
3426848b8605Smrg#   define R500_TEX_INST_TEXKILL			(2 << 22)
3427848b8605Smrg#   define R500_TEX_INST_PROJ				(3 << 22)
3428848b8605Smrg#   define R500_TEX_INST_LODBIAS			(4 << 22)
3429848b8605Smrg#   define R500_TEX_INST_LOD				(5 << 22)
3430848b8605Smrg#   define R500_TEX_INST_DXDY				(6 << 22)
3431848b8605Smrg#   define R500_TEX_SEM_ACQUIRE_SHIFT			25
3432848b8605Smrg#   define R500_TEX_SEM_ACQUIRE				(1 << R500_TEX_SEM_ACQUIRE_SHIFT)
3433848b8605Smrg#   define R500_TEX_IGNORE_UNCOVERED			(1 << 26)
3434848b8605Smrg#   define R500_TEX_UNSCALED				(1 << 27)
3435848b8605Smrg#define R300_US_W_FMT					0x46b4
3436848b8605Smrg#   define R300_W_FMT_W0				(0 << 0)
3437848b8605Smrg#   define R300_W_FMT_W24				(1 << 0)
3438848b8605Smrg#   define R300_W_FMT_W24FP				(2 << 0)
3439848b8605Smrg#   define R300_W_SRC_US				(0 << 2)
3440848b8605Smrg#   define R300_W_SRC_RAS				(1 << 2)
3441848b8605Smrg
3442848b8605Smrg/* Draw a primitive from vertex data in arrays loaded via 3D_LOAD_VBPNTR.
3443848b8605Smrg * Two parameter dwords:
3444848b8605Smrg * 0. VAP_VTX_FMT: The first parameter is not written to hardware
3445848b8605Smrg * 1. VAP_VF_CTL: The second parameter is a standard primitive emission dword.
3446848b8605Smrg */
3447848b8605Smrg#define R300_PACKET3_3D_DRAW_VBUF           0x00002800
3448848b8605Smrg
3449848b8605Smrg/* Draw a primitive from immediate vertices in this packet
3450848b8605Smrg * Up to 16382 dwords:
3451848b8605Smrg * 0. VAP_VTX_FMT: The first parameter is not written to hardware
3452848b8605Smrg * 1. VAP_VF_CTL: The second parameter is a standard primitive emission dword.
3453848b8605Smrg * 2 to end: Up to 16380 dwords of vertex data.
3454848b8605Smrg */
3455848b8605Smrg#define R300_PACKET3_3D_DRAW_IMMD           0x00002900
3456848b8605Smrg
3457848b8605Smrg/* Draw a primitive from vertex data in arrays loaded via 3D_LOAD_VBPNTR and
3458848b8605Smrg * immediate vertices in this packet
3459848b8605Smrg * Up to 16382 dwords:
3460848b8605Smrg * 0. VAP_VTX_FMT: The first parameter is not written to hardware
3461848b8605Smrg * 1. VAP_VF_CTL: The second parameter is a standard primitive emission dword.
3462848b8605Smrg * 2 to end: Up to 16380 dwords of vertex data.
3463848b8605Smrg */
3464848b8605Smrg#define R300_PACKET3_3D_DRAW_INDX           0x00002A00
3465848b8605Smrg
3466848b8605Smrg
3467848b8605Smrg/* Specify the full set of vertex arrays as (address, stride).
3468848b8605Smrg * The first parameter is the number of vertex arrays specified.
3469848b8605Smrg * The rest of the command is a variable length list of blocks, where
3470848b8605Smrg * each block is three dwords long and specifies two arrays.
3471848b8605Smrg * The first dword of a block is split into two words, the lower significant
3472848b8605Smrg * word refers to the first array, the more significant word to the second
3473848b8605Smrg * array in the block.
3474848b8605Smrg * The low byte of each word contains the size of an array entry in dwords,
3475848b8605Smrg * the high byte contains the stride of the array.
3476848b8605Smrg * The second dword of a block contains the pointer to the first array,
3477848b8605Smrg * the third dword of a block contains the pointer to the second array.
3478848b8605Smrg * Note that if the total number of arrays is odd, the third dword of
3479848b8605Smrg * the last block is omitted.
3480848b8605Smrg */
3481848b8605Smrg#define R300_PACKET3_3D_LOAD_VBPNTR         0x00002F00
3482848b8605Smrg#   define R300_VC_FORCE_PREFETCH  (1 << 5)
3483848b8605Smrg#   define R300_VBPNTR_SIZE0(x)    ((x) >> 2)
3484848b8605Smrg#   define R300_VBPNTR_STRIDE0(x)  (((x) >> 2) << 8)
3485848b8605Smrg#   define R300_VBPNTR_SIZE1(x)    (((x) >> 2) << 16)
3486848b8605Smrg#   define R300_VBPNTR_STRIDE1(x)  (((x) >> 2) << 24)
3487848b8605Smrg
3488848b8605Smrg#define R300_PACKET3_3D_CLEAR_ZMASK         0x00003200
3489848b8605Smrg#define R300_PACKET3_INDX_BUFFER            0x00003300
3490848b8605Smrg#    define R300_INDX_BUFFER_DST_SHIFT          0
3491848b8605Smrg#    define R300_INDX_BUFFER_SKIP_SHIFT         16
3492848b8605Smrg#    define R300_INDX_BUFFER_ONE_REG_WR		(1<<31)
3493848b8605Smrg
3494848b8605Smrg/* Same as R300_PACKET3_3D_DRAW_VBUF but without VAP_VTX_FMT */
3495848b8605Smrg#define R300_PACKET3_3D_DRAW_VBUF_2         0x00003400
3496848b8605Smrg/* Same as R300_PACKET3_3D_DRAW_IMMD but without VAP_VTX_FMT */
3497848b8605Smrg#define R300_PACKET3_3D_DRAW_IMMD_2         0x00003500
3498848b8605Smrg/* Same as R300_PACKET3_3D_DRAW_INDX but without VAP_VTX_FMT */
3499848b8605Smrg#define R300_PACKET3_3D_DRAW_INDX_2         0x00003600
3500848b8605Smrg
3501848b8605Smrg/* Clears a portion of hierachical Z RAM
3502848b8605Smrg * 3 dword parameters
3503848b8605Smrg * 0. START
3504848b8605Smrg * 1. COUNT: 13:0 (max is 0x3FFF)
3505848b8605Smrg * 2. CLEAR_VALUE: Value to write into HIZ RAM.
3506848b8605Smrg */
3507848b8605Smrg#define R300_PACKET3_3D_CLEAR_HIZ           0x00003700
3508848b8605Smrg#define R300_PACKET3_3D_CLEAR_CMASK         0x00003800
3509848b8605Smrg
3510848b8605Smrg/* Draws a set of primitives using vertex buffers pointed by the state data.
3511848b8605Smrg * At least 2 Parameters:
3512848b8605Smrg * 0. VAP_VF_CNTL: The first parameter is a standard primitive emission dword.
3513848b8605Smrg * 2 to end: Data or indices (see other 3D_DRAW_* packets for details)
3514848b8605Smrg */
3515848b8605Smrg#define R300_PACKET3_3D_DRAW_128            0x00003900
3516848b8605Smrg
3517848b8605Smrg/* END: Packet 3 commands */
3518848b8605Smrg
3519848b8605Smrg
3520848b8605Smrg/* Color formats for 2d packets
3521848b8605Smrg */
3522848b8605Smrg#define R300_CP_COLOR_FORMAT_CI8	2
3523848b8605Smrg#define R300_CP_COLOR_FORMAT_ARGB1555	3
3524848b8605Smrg#define R300_CP_COLOR_FORMAT_RGB565	4
3525848b8605Smrg#define R300_CP_COLOR_FORMAT_ARGB8888	6
3526848b8605Smrg#define R300_CP_COLOR_FORMAT_RGB332	7
3527848b8605Smrg#define R300_CP_COLOR_FORMAT_RGB8	9
3528848b8605Smrg#define R300_CP_COLOR_FORMAT_ARGB4444	15
3529848b8605Smrg
3530848b8605Smrg/*
3531848b8605Smrg * CP type-3 packets
3532848b8605Smrg */
3533848b8605Smrg#define RADEON_WAIT_UNTIL                   0x1720
3534848b8605Smrg#       define RADEON_WAIT_CRTC_PFLIP       (1 << 0)
3535848b8605Smrg#       define RADEON_WAIT_2D_IDLECLEAN     (1 << 16)
3536848b8605Smrg#       define RADEON_WAIT_3D_IDLECLEAN     (1 << 17)
3537848b8605Smrg#       define RADEON_WAIT_HOST_IDLECLEAN   (1 << 18)
3538848b8605Smrg
3539b8e80941Smrg#define RADEON_CP_PACKET0                           0x00000000
3540848b8605Smrg#define RADEON_CP_PACKET3                           0xC0000000
3541848b8605Smrg
3542848b8605Smrg#define RADEON_ONE_REG_WR        (1 << 15)
3543848b8605Smrg
3544848b8605Smrg#define CP_PACKET0(register, count) \
3545848b8605Smrg    (RADEON_CP_PACKET0 | ((count) << 16) | ((register) >> 2))
3546848b8605Smrg
3547848b8605Smrg#define CP_PACKET3(op, count) \
3548848b8605Smrg    (RADEON_CP_PACKET3 | (op) | ((count) << 16))
3549848b8605Smrg
3550848b8605Smrg#endif /* _R300_REG_H */
3551848b8605Smrg
3552848b8605Smrg/* *INDENT-ON* */
3553848b8605Smrg
3554848b8605Smrg/* vim: set foldenable foldmarker=\\{,\\} foldmethod=marker : */
3555