1b8e80941Smrg/*
2b8e80941Smrg * Copyright © 2007-2017 Intel Corporation
3b8e80941Smrg *
4b8e80941Smrg * Permission is hereby granted, free of charge, to any person obtaining a
5b8e80941Smrg * copy of this software and associated documentation files (the "Software"),
6b8e80941Smrg * to deal in the Software without restriction, including without limitation
7b8e80941Smrg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8b8e80941Smrg * and/or sell copies of the Software, and to permit persons to whom the
9b8e80941Smrg * Software is furnished to do so, subject to the following conditions:
10b8e80941Smrg *
11b8e80941Smrg * The above copyright notice and this permission notice (including the next
12b8e80941Smrg * paragraph) shall be included in all copies or substantial portions of the
13b8e80941Smrg * Software.
14b8e80941Smrg *
15b8e80941Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16b8e80941Smrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17b8e80941Smrg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18b8e80941Smrg * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19b8e80941Smrg * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20b8e80941Smrg * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21b8e80941Smrg * IN THE SOFTWARE.
22b8e80941Smrg *
23b8e80941Smrg */
24b8e80941Smrg
25b8e80941Smrg#ifndef INTEL_AUB_WRITE
26b8e80941Smrg#define INTEL_AUB_WRITE
27b8e80941Smrg
28b8e80941Smrg#include <stdint.h>
29b8e80941Smrg#include <stdio.h>
30b8e80941Smrg
31b8e80941Smrg#include "drm-uapi/i915_drm.h"
32b8e80941Smrg
33b8e80941Smrg#include "dev/gen_device_info.h"
34b8e80941Smrg#include "common/gen_gem.h"
35b8e80941Smrg
36b8e80941Smrg#ifdef __cplusplus
37b8e80941Smrgextern "C" {
38b8e80941Smrg#endif
39b8e80941Smrg
40b8e80941Smrgstruct aub_ppgtt_table {
41b8e80941Smrg   uint64_t phys_addr;
42b8e80941Smrg   struct aub_ppgtt_table *subtables[512];
43b8e80941Smrg};
44b8e80941Smrg
45b8e80941Smrgstruct aub_file {
46b8e80941Smrg   FILE *file;
47b8e80941Smrg
48b8e80941Smrg   bool has_default_setup;
49b8e80941Smrg
50b8e80941Smrg   /* Set if you want extra logging */
51b8e80941Smrg   FILE *verbose_log_file;
52b8e80941Smrg
53b8e80941Smrg   uint16_t pci_id;
54b8e80941Smrg   struct gen_device_info devinfo;
55b8e80941Smrg
56b8e80941Smrg   int addr_bits;
57b8e80941Smrg
58b8e80941Smrg   struct aub_ppgtt_table pml4;
59b8e80941Smrg   uint64_t phys_addrs_allocator;
60b8e80941Smrg
61b8e80941Smrg   struct {
62b8e80941Smrg      uint64_t ring_addr;
63b8e80941Smrg      uint64_t pphwsp_addr;
64b8e80941Smrg      uint64_t descriptor;
65b8e80941Smrg   } engine_setup[I915_ENGINE_CLASS_VIDEO_ENHANCE + 1];
66b8e80941Smrg};
67b8e80941Smrg
68b8e80941Smrgvoid aub_file_init(struct aub_file *aub, FILE *file, FILE *debug, uint16_t pci_id, const char *app_name);
69b8e80941Smrgvoid aub_file_finish(struct aub_file *aub);
70b8e80941Smrg
71b8e80941Smrgstatic inline bool aub_use_execlists(const struct aub_file *aub)
72b8e80941Smrg{
73b8e80941Smrg   return aub->devinfo.gen >= 8;
74b8e80941Smrg}
75b8e80941Smrg
76b8e80941Smrguint32_t aub_gtt_size(struct aub_file *aub);
77b8e80941Smrg
78b8e80941Smrgstatic inline void
79b8e80941Smrgaub_write_reloc(const struct gen_device_info *devinfo, void *p, uint64_t v)
80b8e80941Smrg{
81b8e80941Smrg   if (devinfo->gen >= 8) {
82b8e80941Smrg      *(uint64_t *)p = gen_canonical_address(v);
83b8e80941Smrg   } else {
84b8e80941Smrg      *(uint32_t *)p = v;
85b8e80941Smrg   }
86b8e80941Smrg}
87b8e80941Smrg
88b8e80941Smrgvoid aub_write_default_setup(struct aub_file *aub);
89b8e80941Smrgvoid aub_map_ppgtt(struct aub_file *aub, uint64_t start, uint64_t size);
90b8e80941Smrgvoid aub_write_ggtt(struct aub_file *aub, uint64_t virt_addr, uint64_t size, const void *data);
91b8e80941Smrgvoid aub_write_trace_block(struct aub_file *aub,
92b8e80941Smrg                           uint32_t type, void *virtual,
93b8e80941Smrg                           uint32_t size, uint64_t gtt_offset);
94b8e80941Smrgvoid aub_write_exec(struct aub_file *aub, uint64_t batch_addr,
95b8e80941Smrg                    uint64_t offset, enum drm_i915_gem_engine_class engine_class);
96b8e80941Smrgvoid aub_write_context_execlists(struct aub_file *aub, uint64_t context_addr,
97b8e80941Smrg                                 enum drm_i915_gem_engine_class engine_class);
98b8e80941Smrg
99b8e80941Smrg#ifdef __cplusplus
100b8e80941Smrg}
101b8e80941Smrg#endif
102b8e80941Smrg
103b8e80941Smrg#endif /* INTEL_AUB_WRITE */
104