17ec681f3Smrg/******************************************************************************* 27ec681f3Smrg Copyright (c) 2016 NVIDIA Corporation 37ec681f3Smrg 47ec681f3Smrg Permission is hereby granted, free of charge, to any person obtaining a copy 57ec681f3Smrg of this software and associated documentation files (the "Software"), to 67ec681f3Smrg deal in the Software without restriction, including without limitation the 77ec681f3Smrg rights to use, copy, modify, merge, publish, distribute, sublicense, and/or 87ec681f3Smrg sell copies of the Software, and to permit persons to whom the Software is 97ec681f3Smrg furnished to do so, subject to the following conditions: 107ec681f3Smrg 117ec681f3Smrg The above copyright notice and this permission notice shall be 127ec681f3Smrg included in all copies or substantial portions of the Software. 137ec681f3Smrg 147ec681f3Smrg THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 157ec681f3Smrg IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 167ec681f3Smrg FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 177ec681f3Smrg THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 187ec681f3Smrg LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 197ec681f3Smrg FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 207ec681f3Smrg DEALINGS IN THE SOFTWARE. 217ec681f3Smrg 227ec681f3Smrg*******************************************************************************/ 237ec681f3Smrg 247ec681f3Smrg/* AUTO GENERATED FILE -- DO NOT EDIT */ 257ec681f3Smrg 267ec681f3Smrg#ifndef __CLA0C0QMD_H__ 277ec681f3Smrg#define __CLA0C0QMD_H__ 287ec681f3Smrg 297ec681f3Smrg/* 307ec681f3Smrg** Queue Meta Data, Version 00_06 317ec681f3Smrg */ 327ec681f3Smrg 337ec681f3Smrg// The below C preprocessor definitions describe "multi-word" structures, where 347ec681f3Smrg// fields may have bit numbers beyond 32. For example, MW(127:96) means 357ec681f3Smrg// the field is in bits 0-31 of word number 3 of the structure. The "MW(X:Y)" 367ec681f3Smrg// syntax is to distinguish from similar "X:Y" single-word definitions: the 377ec681f3Smrg// macros historically used for single-word definitions would fail with 387ec681f3Smrg// multi-word definitions. 397ec681f3Smrg// 407ec681f3Smrg// See nvmisc.h:DRF_VAL_MW() in the source code of the kernel 417ec681f3Smrg// interface layer of nvidia.ko for an example of how to manipulate 427ec681f3Smrg// these MW(X:Y) definitions. 437ec681f3Smrg 447ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_A MW(30:0) 457ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_B MW(31:31) 467ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_C MW(62:32) 477ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_D MW(63:63) 487ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_E MW(94:64) 497ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_F MW(95:95) 507ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_G MW(126:96) 517ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_H MW(127:127) 527ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_A_A MW(159:128) 537ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_I MW(191:160) 547ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_J MW(196:192) 557ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_A MW(199:197) 567ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_K MW(200:200) 577ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_K_FALSE 0x00000000 587ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_K_TRUE 0x00000001 597ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_L MW(201:201) 607ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_L_FALSE 0x00000000 617ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_L_TRUE 0x00000001 627ec681f3Smrg#define NVA0C0_QMDV00_06_SEMAPHORE_RELEASE_ENABLE0 MW(202:202) 637ec681f3Smrg#define NVA0C0_QMDV00_06_SEMAPHORE_RELEASE_ENABLE0_FALSE 0x00000000 647ec681f3Smrg#define NVA0C0_QMDV00_06_SEMAPHORE_RELEASE_ENABLE0_TRUE 0x00000001 657ec681f3Smrg#define NVA0C0_QMDV00_06_SEMAPHORE_RELEASE_ENABLE1 MW(203:203) 667ec681f3Smrg#define NVA0C0_QMDV00_06_SEMAPHORE_RELEASE_ENABLE1_FALSE 0x00000000 677ec681f3Smrg#define NVA0C0_QMDV00_06_SEMAPHORE_RELEASE_ENABLE1_TRUE 0x00000001 687ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_B MW(207:204) 697ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_M MW(222:208) 707ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_N MW(223:223) 717ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_N_FALSE 0x00000000 727ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_N_TRUE 0x00000001 737ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_O MW(248:224) 747ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_C MW(249:249) 757ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_TEXTURE_HEADER_CACHE MW(250:250) 767ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_TEXTURE_HEADER_CACHE_FALSE 0x00000000 777ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_TEXTURE_HEADER_CACHE_TRUE 0x00000001 787ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_TEXTURE_SAMPLER_CACHE MW(251:251) 797ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_TEXTURE_SAMPLER_CACHE_FALSE 0x00000000 807ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_TEXTURE_SAMPLER_CACHE_TRUE 0x00000001 817ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_TEXTURE_DATA_CACHE MW(252:252) 827ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_TEXTURE_DATA_CACHE_FALSE 0x00000000 837ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_TEXTURE_DATA_CACHE_TRUE 0x00000001 847ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_SHADER_DATA_CACHE MW(253:253) 857ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_SHADER_DATA_CACHE_FALSE 0x00000000 867ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_SHADER_DATA_CACHE_TRUE 0x00000001 877ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_INSTRUCTION_CACHE MW(254:254) 887ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_INSTRUCTION_CACHE_FALSE 0x00000000 897ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_INSTRUCTION_CACHE_TRUE 0x00000001 907ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_SHADER_CONSTANT_CACHE MW(255:255) 917ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_SHADER_CONSTANT_CACHE_FALSE 0x00000000 927ec681f3Smrg#define NVA0C0_QMDV00_06_INVALIDATE_SHADER_CONSTANT_CACHE_TRUE 0x00000001 937ec681f3Smrg#define NVA0C0_QMDV00_06_PROGRAM_OFFSET MW(287:256) 947ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_P MW(319:288) 957ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_Q MW(327:320) 967ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_D MW(335:328) 977ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_R MW(351:336) 987ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_S MW(357:352) 997ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_E MW(365:358) 1007ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE_MEMBAR_TYPE MW(366:366) 1017ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE_MEMBAR_TYPE_FE_NONE 0x00000000 1027ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE_MEMBAR_TYPE_FE_SYSMEMBAR 0x00000001 1037ec681f3Smrg#define NVA0C0_QMDV00_06_CWD_MEMBAR_TYPE MW(369:368) 1047ec681f3Smrg#define NVA0C0_QMDV00_06_CWD_MEMBAR_TYPE_L1_NONE 0x00000000 1057ec681f3Smrg#define NVA0C0_QMDV00_06_CWD_MEMBAR_TYPE_L1_SYSMEMBAR 0x00000001 1067ec681f3Smrg#define NVA0C0_QMDV00_06_CWD_MEMBAR_TYPE_L1_MEMBAR 0x00000003 1077ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_T MW(370:370) 1087ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_T_FALSE 0x00000000 1097ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_T_TRUE 0x00000001 1107ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_U MW(371:371) 1117ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_U_FALSE 0x00000000 1127ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_U_TRUE 0x00000001 1137ec681f3Smrg#define NVA0C0_QMDV00_06_THROTTLED MW(372:372) 1147ec681f3Smrg#define NVA0C0_QMDV00_06_THROTTLED_FALSE 0x00000000 1157ec681f3Smrg#define NVA0C0_QMDV00_06_THROTTLED_TRUE 0x00000001 1167ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_E2_A MW(376:376) 1177ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_E2_B MW(377:377) 1187ec681f3Smrg#define NVA0C0_QMDV00_06_API_VISIBLE_CALL_LIMIT MW(378:378) 1197ec681f3Smrg#define NVA0C0_QMDV00_06_API_VISIBLE_CALL_LIMIT__32 0x00000000 1207ec681f3Smrg#define NVA0C0_QMDV00_06_API_VISIBLE_CALL_LIMIT_NO_CHECK 0x00000001 1217ec681f3Smrg#define NVA0C0_QMDV00_06_SHARED_MEMORY_BANK_MAPPING MW(379:379) 1227ec681f3Smrg#define NVA0C0_QMDV00_06_SHARED_MEMORY_BANK_MAPPING_FOUR_BYTES_PER_BANK 0x00000000 1237ec681f3Smrg#define NVA0C0_QMDV00_06_SHARED_MEMORY_BANK_MAPPING_EIGHT_BYTES_PER_BANK 0x00000001 1247ec681f3Smrg#define NVA0C0_QMDV00_06_SAMPLER_INDEX MW(382:382) 1257ec681f3Smrg#define NVA0C0_QMDV00_06_SAMPLER_INDEX_INDEPENDENTLY 0x00000000 1267ec681f3Smrg#define NVA0C0_QMDV00_06_SAMPLER_INDEX_VIA_HEADER_INDEX 0x00000001 1277ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_E3_A MW(383:383) 1287ec681f3Smrg#define NVA0C0_QMDV00_06_CTA_RASTER_WIDTH MW(415:384) 1297ec681f3Smrg#define NVA0C0_QMDV00_06_CTA_RASTER_HEIGHT MW(431:416) 1307ec681f3Smrg#define NVA0C0_QMDV00_06_CTA_RASTER_DEPTH MW(447:432) 1317ec681f3Smrg#define NVA0C0_QMDV00_06_CTA_RASTER_WIDTH_RESUME MW(479:448) 1327ec681f3Smrg#define NVA0C0_QMDV00_06_CTA_RASTER_HEIGHT_RESUME MW(495:480) 1337ec681f3Smrg#define NVA0C0_QMDV00_06_CTA_RASTER_DEPTH_RESUME MW(511:496) 1347ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_V MW(535:512) 1357ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_F MW(542:536) 1367ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_W MW(543:543) 1377ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_W_FALSE 0x00000000 1387ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_W_TRUE 0x00000001 1397ec681f3Smrg#define NVA0C0_QMDV00_06_SHARED_MEMORY_SIZE MW(561:544) 1407ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_G MW(575:562) 1417ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_VERSION MW(579:576) 1427ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_MAJOR_VERSION MW(583:580) 1437ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_H MW(591:584) 1447ec681f3Smrg#define NVA0C0_QMDV00_06_CTA_THREAD_DIMENSION0 MW(607:592) 1457ec681f3Smrg#define NVA0C0_QMDV00_06_CTA_THREAD_DIMENSION1 MW(623:608) 1467ec681f3Smrg#define NVA0C0_QMDV00_06_CTA_THREAD_DIMENSION2 MW(639:624) 1477ec681f3Smrg#define NVA0C0_QMDV00_06_CONSTANT_BUFFER_VALID(i) MW((640+(i)*1):(640+(i)*1)) 1487ec681f3Smrg#define NVA0C0_QMDV00_06_CONSTANT_BUFFER_VALID_FALSE 0x00000000 1497ec681f3Smrg#define NVA0C0_QMDV00_06_CONSTANT_BUFFER_VALID_TRUE 0x00000001 1507ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_I MW(668:648) 1517ec681f3Smrg#define NVA0C0_QMDV00_06_L1_CONFIGURATION MW(671:669) 1527ec681f3Smrg#define NVA0C0_QMDV00_06_L1_CONFIGURATION_DIRECTLY_ADDRESSABLE_MEMORY_SIZE_16KB 0x00000001 1537ec681f3Smrg#define NVA0C0_QMDV00_06_L1_CONFIGURATION_DIRECTLY_ADDRESSABLE_MEMORY_SIZE_32KB 0x00000002 1547ec681f3Smrg#define NVA0C0_QMDV00_06_L1_CONFIGURATION_DIRECTLY_ADDRESSABLE_MEMORY_SIZE_48KB 0x00000003 1557ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_X MW(703:672) 1567ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_V1_Y MW(735:704) 1577ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_ADDRESS_LOWER MW(767:736) 1587ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_ADDRESS_UPPER MW(775:768) 1597ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_J MW(783:776) 1607ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_REDUCTION_OP MW(790:788) 1617ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_REDUCTION_OP_RED_ADD 0x00000000 1627ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_REDUCTION_OP_RED_MIN 0x00000001 1637ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_REDUCTION_OP_RED_MAX 0x00000002 1647ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_REDUCTION_OP_RED_INC 0x00000003 1657ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_REDUCTION_OP_RED_DEC 0x00000004 1667ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_REDUCTION_OP_RED_AND 0x00000005 1677ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_REDUCTION_OP_RED_OR 0x00000006 1687ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_REDUCTION_OP_RED_XOR 0x00000007 1697ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_K MW(791:791) 1707ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_REDUCTION_FORMAT MW(793:792) 1717ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_REDUCTION_FORMAT_UNSIGNED_32 0x00000000 1727ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_REDUCTION_FORMAT_SIGNED_32 0x00000001 1737ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_REDUCTION_ENABLE MW(794:794) 1747ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_REDUCTION_ENABLE_FALSE 0x00000000 1757ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_REDUCTION_ENABLE_TRUE 0x00000001 1767ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_STRUCTURE_SIZE MW(799:799) 1777ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_STRUCTURE_SIZE_FOUR_WORDS 0x00000000 1787ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_STRUCTURE_SIZE_ONE_WORD 0x00000001 1797ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE0_PAYLOAD MW(831:800) 1807ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_ADDRESS_LOWER MW(863:832) 1817ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_ADDRESS_UPPER MW(871:864) 1827ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_L MW(879:872) 1837ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_REDUCTION_OP MW(886:884) 1847ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_REDUCTION_OP_RED_ADD 0x00000000 1857ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_REDUCTION_OP_RED_MIN 0x00000001 1867ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_REDUCTION_OP_RED_MAX 0x00000002 1877ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_REDUCTION_OP_RED_INC 0x00000003 1887ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_REDUCTION_OP_RED_DEC 0x00000004 1897ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_REDUCTION_OP_RED_AND 0x00000005 1907ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_REDUCTION_OP_RED_OR 0x00000006 1917ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_REDUCTION_OP_RED_XOR 0x00000007 1927ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_M MW(887:887) 1937ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_REDUCTION_FORMAT MW(889:888) 1947ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_REDUCTION_FORMAT_UNSIGNED_32 0x00000000 1957ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_REDUCTION_FORMAT_SIGNED_32 0x00000001 1967ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_REDUCTION_ENABLE MW(890:890) 1977ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_REDUCTION_ENABLE_FALSE 0x00000000 1987ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_REDUCTION_ENABLE_TRUE 0x00000001 1997ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_STRUCTURE_SIZE MW(895:895) 2007ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_STRUCTURE_SIZE_FOUR_WORDS 0x00000000 2017ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_STRUCTURE_SIZE_ONE_WORD 0x00000001 2027ec681f3Smrg#define NVA0C0_QMDV00_06_RELEASE1_PAYLOAD MW(927:896) 2037ec681f3Smrg#define NVA0C0_QMDV00_06_CONSTANT_BUFFER_ADDR_LOWER(i) MW((959+(i)*64):(928+(i)*64)) 2047ec681f3Smrg#define NVA0C0_QMDV00_06_CONSTANT_BUFFER_ADDR_UPPER(i) MW((967+(i)*64):(960+(i)*64)) 2057ec681f3Smrg#define NVA0C0_QMDV00_06_CONSTANT_BUFFER_RESERVED_ADDR(i) MW((973+(i)*64):(968+(i)*64)) 2067ec681f3Smrg#define NVA0C0_QMDV00_06_CONSTANT_BUFFER_INVALIDATE(i) MW((974+(i)*64):(974+(i)*64)) 2077ec681f3Smrg#define NVA0C0_QMDV00_06_CONSTANT_BUFFER_INVALIDATE_FALSE 0x00000000 2087ec681f3Smrg#define NVA0C0_QMDV00_06_CONSTANT_BUFFER_INVALIDATE_TRUE 0x00000001 2097ec681f3Smrg#define NVA0C0_QMDV00_06_CONSTANT_BUFFER_SIZE(i) MW((991+(i)*64):(975+(i)*64)) 2107ec681f3Smrg#define NVA0C0_QMDV00_06_SHADER_LOCAL_MEMORY_LOW_SIZE MW(1463:1440) 2117ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_RESERVED_N MW(1466:1464) 2127ec681f3Smrg#define NVA0C0_QMDV00_06_BARRIER_COUNT MW(1471:1467) 2137ec681f3Smrg#define NVA0C0_QMDV00_06_SHADER_LOCAL_MEMORY_HIGH_SIZE MW(1495:1472) 2147ec681f3Smrg#define NVA0C0_QMDV00_06_REGISTER_COUNT MW(1503:1496) 2157ec681f3Smrg#define NVA0C0_QMDV00_06_SHADER_LOCAL_MEMORY_CRS_SIZE MW(1527:1504) 2167ec681f3Smrg#define NVA0C0_QMDV00_06_SASS_VERSION MW(1535:1528) 2177ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_SPARE_A MW(1567:1536) 2187ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_SPARE_B MW(1599:1568) 2197ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_SPARE_C MW(1631:1600) 2207ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_SPARE_D MW(1663:1632) 2217ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_SPARE_E MW(1695:1664) 2227ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_SPARE_F MW(1727:1696) 2237ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_SPARE_G MW(1759:1728) 2247ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_SPARE_H MW(1791:1760) 2257ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_SPARE_I MW(1823:1792) 2267ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_SPARE_J MW(1855:1824) 2277ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_SPARE_K MW(1887:1856) 2287ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_SPARE_L MW(1919:1888) 2297ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_SPARE_M MW(1951:1920) 2307ec681f3Smrg#define NVA0C0_QMDV00_06_QMD_SPARE_N MW(1983:1952) 2317ec681f3Smrg#define NVA0C0_QMDV00_06_DEBUG_ID_UPPER MW(2015:1984) 2327ec681f3Smrg#define NVA0C0_QMDV00_06_DEBUG_ID_LOWER MW(2047:2016) 2337ec681f3Smrg 2347ec681f3Smrg 2357ec681f3Smrg/* 2367ec681f3Smrg** Queue Meta Data, Version 01_06 2377ec681f3Smrg */ 2387ec681f3Smrg 2397ec681f3Smrg#define NVA0C0_QMDV01_06_OUTER_PUT MW(30:0) 2407ec681f3Smrg#define NVA0C0_QMDV01_06_OUTER_OVERFLOW MW(31:31) 2417ec681f3Smrg#define NVA0C0_QMDV01_06_OUTER_GET MW(62:32) 2427ec681f3Smrg#define NVA0C0_QMDV01_06_OUTER_STICKY_OVERFLOW MW(63:63) 2437ec681f3Smrg#define NVA0C0_QMDV01_06_INNER_GET MW(94:64) 2447ec681f3Smrg#define NVA0C0_QMDV01_06_INNER_OVERFLOW MW(95:95) 2457ec681f3Smrg#define NVA0C0_QMDV01_06_INNER_PUT MW(126:96) 2467ec681f3Smrg#define NVA0C0_QMDV01_06_INNER_STICKY_OVERFLOW MW(127:127) 2477ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_RESERVED_A_A MW(159:128) 2487ec681f3Smrg#define NVA0C0_QMDV01_06_SCHEDULER_NEXT_QMD_POINTER MW(191:160) 2497ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_GROUP_ID MW(197:192) 2507ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_RESERVED_A MW(199:198) 2517ec681f3Smrg#define NVA0C0_QMDV01_06_SCHEDULE_ON_PUT_UPDATE_ENABLE MW(200:200) 2527ec681f3Smrg#define NVA0C0_QMDV01_06_SCHEDULE_ON_PUT_UPDATE_ENABLE_FALSE 0x00000000 2537ec681f3Smrg#define NVA0C0_QMDV01_06_SCHEDULE_ON_PUT_UPDATE_ENABLE_TRUE 0x00000001 2547ec681f3Smrg#define NVA0C0_QMDV01_06_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST MW(201:201) 2557ec681f3Smrg#define NVA0C0_QMDV01_06_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST_FALSE 0x00000000 2567ec681f3Smrg#define NVA0C0_QMDV01_06_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST_TRUE 0x00000001 2577ec681f3Smrg#define NVA0C0_QMDV01_06_SEMAPHORE_RELEASE_ENABLE0 MW(202:202) 2587ec681f3Smrg#define NVA0C0_QMDV01_06_SEMAPHORE_RELEASE_ENABLE0_FALSE 0x00000000 2597ec681f3Smrg#define NVA0C0_QMDV01_06_SEMAPHORE_RELEASE_ENABLE0_TRUE 0x00000001 2607ec681f3Smrg#define NVA0C0_QMDV01_06_SEMAPHORE_RELEASE_ENABLE1 MW(203:203) 2617ec681f3Smrg#define NVA0C0_QMDV01_06_SEMAPHORE_RELEASE_ENABLE1_FALSE 0x00000000 2627ec681f3Smrg#define NVA0C0_QMDV01_06_SEMAPHORE_RELEASE_ENABLE1_TRUE 0x00000001 2637ec681f3Smrg#define NVA0C0_QMDV01_06_REQUIRE_SCHEDULING_PCAS MW(204:204) 2647ec681f3Smrg#define NVA0C0_QMDV01_06_REQUIRE_SCHEDULING_PCAS_FALSE 0x00000000 2657ec681f3Smrg#define NVA0C0_QMDV01_06_REQUIRE_SCHEDULING_PCAS_TRUE 0x00000001 2667ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_RESERVED_B MW(207:205) 2677ec681f3Smrg#define NVA0C0_QMDV01_06_SKED_PRIVATE_LIST_ADDR MW(222:208) 2687ec681f3Smrg#define NVA0C0_QMDV01_06_SKED_PRIVATE_LIST_VALID MW(223:223) 2697ec681f3Smrg#define NVA0C0_QMDV01_06_SKED_PRIVATE_LIST_VALID_FALSE 0x00000000 2707ec681f3Smrg#define NVA0C0_QMDV01_06_SKED_PRIVATE_LIST_VALID_TRUE 0x00000001 2717ec681f3Smrg#define NVA0C0_QMDV01_06_CIRCULAR_QUEUE_SIZE MW(248:224) 2727ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_RESERVED_C MW(249:249) 2737ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_TEXTURE_HEADER_CACHE MW(250:250) 2747ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_TEXTURE_HEADER_CACHE_FALSE 0x00000000 2757ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_TEXTURE_HEADER_CACHE_TRUE 0x00000001 2767ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_TEXTURE_SAMPLER_CACHE MW(251:251) 2777ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_TEXTURE_SAMPLER_CACHE_FALSE 0x00000000 2787ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_TEXTURE_SAMPLER_CACHE_TRUE 0x00000001 2797ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_TEXTURE_DATA_CACHE MW(252:252) 2807ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_TEXTURE_DATA_CACHE_FALSE 0x00000000 2817ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_TEXTURE_DATA_CACHE_TRUE 0x00000001 2827ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_SHADER_DATA_CACHE MW(253:253) 2837ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_SHADER_DATA_CACHE_FALSE 0x00000000 2847ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_SHADER_DATA_CACHE_TRUE 0x00000001 2857ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_INSTRUCTION_CACHE MW(254:254) 2867ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_INSTRUCTION_CACHE_FALSE 0x00000000 2877ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_INSTRUCTION_CACHE_TRUE 0x00000001 2887ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_SHADER_CONSTANT_CACHE MW(255:255) 2897ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_SHADER_CONSTANT_CACHE_FALSE 0x00000000 2907ec681f3Smrg#define NVA0C0_QMDV01_06_INVALIDATE_SHADER_CONSTANT_CACHE_TRUE 0x00000001 2917ec681f3Smrg#define NVA0C0_QMDV01_06_PROGRAM_OFFSET MW(287:256) 2927ec681f3Smrg#define NVA0C0_QMDV01_06_CIRCULAR_QUEUE_ADDR_LOWER MW(319:288) 2937ec681f3Smrg#define NVA0C0_QMDV01_06_CIRCULAR_QUEUE_ADDR_UPPER MW(327:320) 2947ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_RESERVED_D MW(335:328) 2957ec681f3Smrg#define NVA0C0_QMDV01_06_CIRCULAR_QUEUE_ENTRY_SIZE MW(351:336) 2967ec681f3Smrg#define NVA0C0_QMDV01_06_CWD_REFERENCE_COUNT_ID MW(357:352) 2977ec681f3Smrg#define NVA0C0_QMDV01_06_CWD_REFERENCE_COUNT_DELTA_MINUS_ONE MW(365:358) 2987ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE_MEMBAR_TYPE MW(366:366) 2997ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE_MEMBAR_TYPE_FE_NONE 0x00000000 3007ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE_MEMBAR_TYPE_FE_SYSMEMBAR 0x00000001 3017ec681f3Smrg#define NVA0C0_QMDV01_06_CWD_REFERENCE_COUNT_INCR_ENABLE MW(367:367) 3027ec681f3Smrg#define NVA0C0_QMDV01_06_CWD_REFERENCE_COUNT_INCR_ENABLE_FALSE 0x00000000 3037ec681f3Smrg#define NVA0C0_QMDV01_06_CWD_REFERENCE_COUNT_INCR_ENABLE_TRUE 0x00000001 3047ec681f3Smrg#define NVA0C0_QMDV01_06_CWD_MEMBAR_TYPE MW(369:368) 3057ec681f3Smrg#define NVA0C0_QMDV01_06_CWD_MEMBAR_TYPE_L1_NONE 0x00000000 3067ec681f3Smrg#define NVA0C0_QMDV01_06_CWD_MEMBAR_TYPE_L1_SYSMEMBAR 0x00000001 3077ec681f3Smrg#define NVA0C0_QMDV01_06_CWD_MEMBAR_TYPE_L1_MEMBAR 0x00000003 3087ec681f3Smrg#define NVA0C0_QMDV01_06_SEQUENTIALLY_RUN_CTAS MW(370:370) 3097ec681f3Smrg#define NVA0C0_QMDV01_06_SEQUENTIALLY_RUN_CTAS_FALSE 0x00000000 3107ec681f3Smrg#define NVA0C0_QMDV01_06_SEQUENTIALLY_RUN_CTAS_TRUE 0x00000001 3117ec681f3Smrg#define NVA0C0_QMDV01_06_CWD_REFERENCE_COUNT_DECR_ENABLE MW(371:371) 3127ec681f3Smrg#define NVA0C0_QMDV01_06_CWD_REFERENCE_COUNT_DECR_ENABLE_FALSE 0x00000000 3137ec681f3Smrg#define NVA0C0_QMDV01_06_CWD_REFERENCE_COUNT_DECR_ENABLE_TRUE 0x00000001 3147ec681f3Smrg#define NVA0C0_QMDV01_06_THROTTLED MW(372:372) 3157ec681f3Smrg#define NVA0C0_QMDV01_06_THROTTLED_FALSE 0x00000000 3167ec681f3Smrg#define NVA0C0_QMDV01_06_THROTTLED_TRUE 0x00000001 3177ec681f3Smrg#define NVA0C0_QMDV01_06_FP32_NAN_BEHAVIOR MW(376:376) 3187ec681f3Smrg#define NVA0C0_QMDV01_06_FP32_NAN_BEHAVIOR_LEGACY 0x00000000 3197ec681f3Smrg#define NVA0C0_QMDV01_06_FP32_NAN_BEHAVIOR_FP64_COMPATIBLE 0x00000001 3207ec681f3Smrg#define NVA0C0_QMDV01_06_FP32_F2I_NAN_BEHAVIOR MW(377:377) 3217ec681f3Smrg#define NVA0C0_QMDV01_06_FP32_F2I_NAN_BEHAVIOR_PASS_ZERO 0x00000000 3227ec681f3Smrg#define NVA0C0_QMDV01_06_FP32_F2I_NAN_BEHAVIOR_PASS_INDEFINITE 0x00000001 3237ec681f3Smrg#define NVA0C0_QMDV01_06_API_VISIBLE_CALL_LIMIT MW(378:378) 3247ec681f3Smrg#define NVA0C0_QMDV01_06_API_VISIBLE_CALL_LIMIT__32 0x00000000 3257ec681f3Smrg#define NVA0C0_QMDV01_06_API_VISIBLE_CALL_LIMIT_NO_CHECK 0x00000001 3267ec681f3Smrg#define NVA0C0_QMDV01_06_SHARED_MEMORY_BANK_MAPPING MW(379:379) 3277ec681f3Smrg#define NVA0C0_QMDV01_06_SHARED_MEMORY_BANK_MAPPING_FOUR_BYTES_PER_BANK 0x00000000 3287ec681f3Smrg#define NVA0C0_QMDV01_06_SHARED_MEMORY_BANK_MAPPING_EIGHT_BYTES_PER_BANK 0x00000001 3297ec681f3Smrg#define NVA0C0_QMDV01_06_SAMPLER_INDEX MW(382:382) 3307ec681f3Smrg#define NVA0C0_QMDV01_06_SAMPLER_INDEX_INDEPENDENTLY 0x00000000 3317ec681f3Smrg#define NVA0C0_QMDV01_06_SAMPLER_INDEX_VIA_HEADER_INDEX 0x00000001 3327ec681f3Smrg#define NVA0C0_QMDV01_06_FP32_NARROW_INSTRUCTION MW(383:383) 3337ec681f3Smrg#define NVA0C0_QMDV01_06_FP32_NARROW_INSTRUCTION_KEEP_DENORMS 0x00000000 3347ec681f3Smrg#define NVA0C0_QMDV01_06_FP32_NARROW_INSTRUCTION_FLUSH_DENORMS 0x00000001 3357ec681f3Smrg#define NVA0C0_QMDV01_06_CTA_RASTER_WIDTH MW(415:384) 3367ec681f3Smrg#define NVA0C0_QMDV01_06_CTA_RASTER_HEIGHT MW(431:416) 3377ec681f3Smrg#define NVA0C0_QMDV01_06_CTA_RASTER_DEPTH MW(447:432) 3387ec681f3Smrg#define NVA0C0_QMDV01_06_CTA_RASTER_WIDTH_RESUME MW(479:448) 3397ec681f3Smrg#define NVA0C0_QMDV01_06_CTA_RASTER_HEIGHT_RESUME MW(495:480) 3407ec681f3Smrg#define NVA0C0_QMDV01_06_CTA_RASTER_DEPTH_RESUME MW(511:496) 3417ec681f3Smrg#define NVA0C0_QMDV01_06_LAUNCH_QUOTA MW(535:512) 3427ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_RESERVED_F MW(542:536) 3437ec681f3Smrg#define NVA0C0_QMDV01_06_LAUNCH_QUOTA_ENABLE MW(543:543) 3447ec681f3Smrg#define NVA0C0_QMDV01_06_LAUNCH_QUOTA_ENABLE_FALSE 0x00000000 3457ec681f3Smrg#define NVA0C0_QMDV01_06_LAUNCH_QUOTA_ENABLE_TRUE 0x00000001 3467ec681f3Smrg#define NVA0C0_QMDV01_06_SHARED_MEMORY_SIZE MW(561:544) 3477ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_RESERVED_G MW(575:562) 3487ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_VERSION MW(579:576) 3497ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_MAJOR_VERSION MW(583:580) 3507ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_RESERVED_H MW(591:584) 3517ec681f3Smrg#define NVA0C0_QMDV01_06_CTA_THREAD_DIMENSION0 MW(607:592) 3527ec681f3Smrg#define NVA0C0_QMDV01_06_CTA_THREAD_DIMENSION1 MW(623:608) 3537ec681f3Smrg#define NVA0C0_QMDV01_06_CTA_THREAD_DIMENSION2 MW(639:624) 3547ec681f3Smrg#define NVA0C0_QMDV01_06_CONSTANT_BUFFER_VALID(i) MW((640+(i)*1):(640+(i)*1)) 3557ec681f3Smrg#define NVA0C0_QMDV01_06_CONSTANT_BUFFER_VALID_FALSE 0x00000000 3567ec681f3Smrg#define NVA0C0_QMDV01_06_CONSTANT_BUFFER_VALID_TRUE 0x00000001 3577ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_RESERVED_I MW(668:648) 3587ec681f3Smrg#define NVA0C0_QMDV01_06_L1_CONFIGURATION MW(671:669) 3597ec681f3Smrg#define NVA0C0_QMDV01_06_L1_CONFIGURATION_DIRECTLY_ADDRESSABLE_MEMORY_SIZE_16KB 0x00000001 3607ec681f3Smrg#define NVA0C0_QMDV01_06_L1_CONFIGURATION_DIRECTLY_ADDRESSABLE_MEMORY_SIZE_32KB 0x00000002 3617ec681f3Smrg#define NVA0C0_QMDV01_06_L1_CONFIGURATION_DIRECTLY_ADDRESSABLE_MEMORY_SIZE_48KB 0x00000003 3627ec681f3Smrg#define NVA0C0_QMDV01_06_SM_DISABLE_MASK_LOWER MW(703:672) 3637ec681f3Smrg#define NVA0C0_QMDV01_06_SM_DISABLE_MASK_UPPER MW(735:704) 3647ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_ADDRESS_LOWER MW(767:736) 3657ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_ADDRESS_UPPER MW(775:768) 3667ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_RESERVED_J MW(783:776) 3677ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_REDUCTION_OP MW(790:788) 3687ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_REDUCTION_OP_RED_ADD 0x00000000 3697ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_REDUCTION_OP_RED_MIN 0x00000001 3707ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_REDUCTION_OP_RED_MAX 0x00000002 3717ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_REDUCTION_OP_RED_INC 0x00000003 3727ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_REDUCTION_OP_RED_DEC 0x00000004 3737ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_REDUCTION_OP_RED_AND 0x00000005 3747ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_REDUCTION_OP_RED_OR 0x00000006 3757ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_REDUCTION_OP_RED_XOR 0x00000007 3767ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_RESERVED_K MW(791:791) 3777ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_REDUCTION_FORMAT MW(793:792) 3787ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_REDUCTION_FORMAT_UNSIGNED_32 0x00000000 3797ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_REDUCTION_FORMAT_SIGNED_32 0x00000001 3807ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_REDUCTION_ENABLE MW(794:794) 3817ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_REDUCTION_ENABLE_FALSE 0x00000000 3827ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_REDUCTION_ENABLE_TRUE 0x00000001 3837ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_STRUCTURE_SIZE MW(799:799) 3847ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_STRUCTURE_SIZE_FOUR_WORDS 0x00000000 3857ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_STRUCTURE_SIZE_ONE_WORD 0x00000001 3867ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE0_PAYLOAD MW(831:800) 3877ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_ADDRESS_LOWER MW(863:832) 3887ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_ADDRESS_UPPER MW(871:864) 3897ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_RESERVED_L MW(879:872) 3907ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_REDUCTION_OP MW(886:884) 3917ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_REDUCTION_OP_RED_ADD 0x00000000 3927ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_REDUCTION_OP_RED_MIN 0x00000001 3937ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_REDUCTION_OP_RED_MAX 0x00000002 3947ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_REDUCTION_OP_RED_INC 0x00000003 3957ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_REDUCTION_OP_RED_DEC 0x00000004 3967ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_REDUCTION_OP_RED_AND 0x00000005 3977ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_REDUCTION_OP_RED_OR 0x00000006 3987ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_REDUCTION_OP_RED_XOR 0x00000007 3997ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_RESERVED_M MW(887:887) 4007ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_REDUCTION_FORMAT MW(889:888) 4017ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_REDUCTION_FORMAT_UNSIGNED_32 0x00000000 4027ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_REDUCTION_FORMAT_SIGNED_32 0x00000001 4037ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_REDUCTION_ENABLE MW(890:890) 4047ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_REDUCTION_ENABLE_FALSE 0x00000000 4057ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_REDUCTION_ENABLE_TRUE 0x00000001 4067ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_STRUCTURE_SIZE MW(895:895) 4077ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_STRUCTURE_SIZE_FOUR_WORDS 0x00000000 4087ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_STRUCTURE_SIZE_ONE_WORD 0x00000001 4097ec681f3Smrg#define NVA0C0_QMDV01_06_RELEASE1_PAYLOAD MW(927:896) 4107ec681f3Smrg#define NVA0C0_QMDV01_06_CONSTANT_BUFFER_ADDR_LOWER(i) MW((959+(i)*64):(928+(i)*64)) 4117ec681f3Smrg#define NVA0C0_QMDV01_06_CONSTANT_BUFFER_ADDR_UPPER(i) MW((967+(i)*64):(960+(i)*64)) 4127ec681f3Smrg#define NVA0C0_QMDV01_06_CONSTANT_BUFFER_RESERVED_ADDR(i) MW((973+(i)*64):(968+(i)*64)) 4137ec681f3Smrg#define NVA0C0_QMDV01_06_CONSTANT_BUFFER_INVALIDATE(i) MW((974+(i)*64):(974+(i)*64)) 4147ec681f3Smrg#define NVA0C0_QMDV01_06_CONSTANT_BUFFER_INVALIDATE_FALSE 0x00000000 4157ec681f3Smrg#define NVA0C0_QMDV01_06_CONSTANT_BUFFER_INVALIDATE_TRUE 0x00000001 4167ec681f3Smrg#define NVA0C0_QMDV01_06_CONSTANT_BUFFER_SIZE(i) MW((991+(i)*64):(975+(i)*64)) 4177ec681f3Smrg#define NVA0C0_QMDV01_06_SHADER_LOCAL_MEMORY_LOW_SIZE MW(1463:1440) 4187ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_RESERVED_N MW(1466:1464) 4197ec681f3Smrg#define NVA0C0_QMDV01_06_BARRIER_COUNT MW(1471:1467) 4207ec681f3Smrg#define NVA0C0_QMDV01_06_SHADER_LOCAL_MEMORY_HIGH_SIZE MW(1495:1472) 4217ec681f3Smrg#define NVA0C0_QMDV01_06_REGISTER_COUNT MW(1503:1496) 4227ec681f3Smrg#define NVA0C0_QMDV01_06_SHADER_LOCAL_MEMORY_CRS_SIZE MW(1527:1504) 4237ec681f3Smrg#define NVA0C0_QMDV01_06_SASS_VERSION MW(1535:1528) 4247ec681f3Smrg#define NVA0C0_QMDV01_06_HW_ONLY_INNER_GET MW(1566:1536) 4257ec681f3Smrg#define NVA0C0_QMDV01_06_HW_ONLY_REQUIRE_SCHEDULING_PCAS MW(1567:1567) 4267ec681f3Smrg#define NVA0C0_QMDV01_06_HW_ONLY_INNER_PUT MW(1598:1568) 4277ec681f3Smrg#define NVA0C0_QMDV01_06_HW_ONLY_SCHEDULE_ON_PUT_UPDATE_ENABLE MW(1599:1599) 4287ec681f3Smrg#define NVA0C0_QMDV01_06_QUEUE_ENTRIES_PER_CTA_MINUS_ONE MW(1606:1600) 4297ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_RESERVED_Q MW(1609:1607) 4307ec681f3Smrg#define NVA0C0_QMDV01_06_COALESCE_WAITING_PERIOD MW(1617:1610) 4317ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_RESERVED_R MW(1631:1618) 4327ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_SPARE_D MW(1663:1632) 4337ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_SPARE_E MW(1695:1664) 4347ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_SPARE_F MW(1727:1696) 4357ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_SPARE_G MW(1759:1728) 4367ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_SPARE_H MW(1791:1760) 4377ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_SPARE_I MW(1823:1792) 4387ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_SPARE_J MW(1855:1824) 4397ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_SPARE_K MW(1887:1856) 4407ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_SPARE_L MW(1919:1888) 4417ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_SPARE_M MW(1951:1920) 4427ec681f3Smrg#define NVA0C0_QMDV01_06_QMD_SPARE_N MW(1983:1952) 4437ec681f3Smrg#define NVA0C0_QMDV01_06_DEBUG_ID_UPPER MW(2015:1984) 4447ec681f3Smrg#define NVA0C0_QMDV01_06_DEBUG_ID_LOWER MW(2047:2016) 4457ec681f3Smrg 4467ec681f3Smrg 4477ec681f3Smrg/* 4487ec681f3Smrg** Queue Meta Data, Version 01_07 4497ec681f3Smrg */ 4507ec681f3Smrg 4517ec681f3Smrg#define NVA0C0_QMDV01_07_OUTER_PUT MW(30:0) 4527ec681f3Smrg#define NVA0C0_QMDV01_07_OUTER_OVERFLOW MW(31:31) 4537ec681f3Smrg#define NVA0C0_QMDV01_07_OUTER_GET MW(62:32) 4547ec681f3Smrg#define NVA0C0_QMDV01_07_OUTER_STICKY_OVERFLOW MW(63:63) 4557ec681f3Smrg#define NVA0C0_QMDV01_07_INNER_GET MW(94:64) 4567ec681f3Smrg#define NVA0C0_QMDV01_07_INNER_OVERFLOW MW(95:95) 4577ec681f3Smrg#define NVA0C0_QMDV01_07_INNER_PUT MW(126:96) 4587ec681f3Smrg#define NVA0C0_QMDV01_07_INNER_STICKY_OVERFLOW MW(127:127) 4597ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_RESERVED_A_A MW(159:128) 4607ec681f3Smrg#define NVA0C0_QMDV01_07_DEPENDENT_QMD_POINTER MW(191:160) 4617ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_GROUP_ID MW(197:192) 4627ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_RESERVED_A MW(200:198) 4637ec681f3Smrg#define NVA0C0_QMDV01_07_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST MW(201:201) 4647ec681f3Smrg#define NVA0C0_QMDV01_07_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST_FALSE 0x00000000 4657ec681f3Smrg#define NVA0C0_QMDV01_07_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST_TRUE 0x00000001 4667ec681f3Smrg#define NVA0C0_QMDV01_07_SEMAPHORE_RELEASE_ENABLE0 MW(202:202) 4677ec681f3Smrg#define NVA0C0_QMDV01_07_SEMAPHORE_RELEASE_ENABLE0_FALSE 0x00000000 4687ec681f3Smrg#define NVA0C0_QMDV01_07_SEMAPHORE_RELEASE_ENABLE0_TRUE 0x00000001 4697ec681f3Smrg#define NVA0C0_QMDV01_07_SEMAPHORE_RELEASE_ENABLE1 MW(203:203) 4707ec681f3Smrg#define NVA0C0_QMDV01_07_SEMAPHORE_RELEASE_ENABLE1_FALSE 0x00000000 4717ec681f3Smrg#define NVA0C0_QMDV01_07_SEMAPHORE_RELEASE_ENABLE1_TRUE 0x00000001 4727ec681f3Smrg#define NVA0C0_QMDV01_07_REQUIRE_SCHEDULING_PCAS MW(204:204) 4737ec681f3Smrg#define NVA0C0_QMDV01_07_REQUIRE_SCHEDULING_PCAS_FALSE 0x00000000 4747ec681f3Smrg#define NVA0C0_QMDV01_07_REQUIRE_SCHEDULING_PCAS_TRUE 0x00000001 4757ec681f3Smrg#define NVA0C0_QMDV01_07_DEPENDENT_QMD_SCHEDULE_ENABLE MW(205:205) 4767ec681f3Smrg#define NVA0C0_QMDV01_07_DEPENDENT_QMD_SCHEDULE_ENABLE_FALSE 0x00000000 4777ec681f3Smrg#define NVA0C0_QMDV01_07_DEPENDENT_QMD_SCHEDULE_ENABLE_TRUE 0x00000001 4787ec681f3Smrg#define NVA0C0_QMDV01_07_DEPENDENT_QMD_TYPE MW(206:206) 4797ec681f3Smrg#define NVA0C0_QMDV01_07_DEPENDENT_QMD_TYPE_QUEUE 0x00000000 4807ec681f3Smrg#define NVA0C0_QMDV01_07_DEPENDENT_QMD_TYPE_GRID 0x00000001 4817ec681f3Smrg#define NVA0C0_QMDV01_07_DEPENDENT_QMD_FIELD_COPY MW(207:207) 4827ec681f3Smrg#define NVA0C0_QMDV01_07_DEPENDENT_QMD_FIELD_COPY_FALSE 0x00000000 4837ec681f3Smrg#define NVA0C0_QMDV01_07_DEPENDENT_QMD_FIELD_COPY_TRUE 0x00000001 4847ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_RESERVED_B MW(223:208) 4857ec681f3Smrg#define NVA0C0_QMDV01_07_CIRCULAR_QUEUE_SIZE MW(248:224) 4867ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_RESERVED_C MW(249:249) 4877ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_TEXTURE_HEADER_CACHE MW(250:250) 4887ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_TEXTURE_HEADER_CACHE_FALSE 0x00000000 4897ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_TEXTURE_HEADER_CACHE_TRUE 0x00000001 4907ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_TEXTURE_SAMPLER_CACHE MW(251:251) 4917ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_TEXTURE_SAMPLER_CACHE_FALSE 0x00000000 4927ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_TEXTURE_SAMPLER_CACHE_TRUE 0x00000001 4937ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_TEXTURE_DATA_CACHE MW(252:252) 4947ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_TEXTURE_DATA_CACHE_FALSE 0x00000000 4957ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_TEXTURE_DATA_CACHE_TRUE 0x00000001 4967ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_SHADER_DATA_CACHE MW(253:253) 4977ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_SHADER_DATA_CACHE_FALSE 0x00000000 4987ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_SHADER_DATA_CACHE_TRUE 0x00000001 4997ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_INSTRUCTION_CACHE MW(254:254) 5007ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_INSTRUCTION_CACHE_FALSE 0x00000000 5017ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_INSTRUCTION_CACHE_TRUE 0x00000001 5027ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_SHADER_CONSTANT_CACHE MW(255:255) 5037ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_SHADER_CONSTANT_CACHE_FALSE 0x00000000 5047ec681f3Smrg#define NVA0C0_QMDV01_07_INVALIDATE_SHADER_CONSTANT_CACHE_TRUE 0x00000001 5057ec681f3Smrg#define NVA0C0_QMDV01_07_PROGRAM_OFFSET MW(287:256) 5067ec681f3Smrg#define NVA0C0_QMDV01_07_CIRCULAR_QUEUE_ADDR_LOWER MW(319:288) 5077ec681f3Smrg#define NVA0C0_QMDV01_07_CIRCULAR_QUEUE_ADDR_UPPER MW(327:320) 5087ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_RESERVED_D MW(335:328) 5097ec681f3Smrg#define NVA0C0_QMDV01_07_CIRCULAR_QUEUE_ENTRY_SIZE MW(351:336) 5107ec681f3Smrg#define NVA0C0_QMDV01_07_CWD_REFERENCE_COUNT_ID MW(357:352) 5117ec681f3Smrg#define NVA0C0_QMDV01_07_CWD_REFERENCE_COUNT_DELTA_MINUS_ONE MW(365:358) 5127ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE_MEMBAR_TYPE MW(366:366) 5137ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE_MEMBAR_TYPE_FE_NONE 0x00000000 5147ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE_MEMBAR_TYPE_FE_SYSMEMBAR 0x00000001 5157ec681f3Smrg#define NVA0C0_QMDV01_07_CWD_REFERENCE_COUNT_INCR_ENABLE MW(367:367) 5167ec681f3Smrg#define NVA0C0_QMDV01_07_CWD_REFERENCE_COUNT_INCR_ENABLE_FALSE 0x00000000 5177ec681f3Smrg#define NVA0C0_QMDV01_07_CWD_REFERENCE_COUNT_INCR_ENABLE_TRUE 0x00000001 5187ec681f3Smrg#define NVA0C0_QMDV01_07_CWD_MEMBAR_TYPE MW(369:368) 5197ec681f3Smrg#define NVA0C0_QMDV01_07_CWD_MEMBAR_TYPE_L1_NONE 0x00000000 5207ec681f3Smrg#define NVA0C0_QMDV01_07_CWD_MEMBAR_TYPE_L1_SYSMEMBAR 0x00000001 5217ec681f3Smrg#define NVA0C0_QMDV01_07_CWD_MEMBAR_TYPE_L1_MEMBAR 0x00000003 5227ec681f3Smrg#define NVA0C0_QMDV01_07_SEQUENTIALLY_RUN_CTAS MW(370:370) 5237ec681f3Smrg#define NVA0C0_QMDV01_07_SEQUENTIALLY_RUN_CTAS_FALSE 0x00000000 5247ec681f3Smrg#define NVA0C0_QMDV01_07_SEQUENTIALLY_RUN_CTAS_TRUE 0x00000001 5257ec681f3Smrg#define NVA0C0_QMDV01_07_CWD_REFERENCE_COUNT_DECR_ENABLE MW(371:371) 5267ec681f3Smrg#define NVA0C0_QMDV01_07_CWD_REFERENCE_COUNT_DECR_ENABLE_FALSE 0x00000000 5277ec681f3Smrg#define NVA0C0_QMDV01_07_CWD_REFERENCE_COUNT_DECR_ENABLE_TRUE 0x00000001 5287ec681f3Smrg#define NVA0C0_QMDV01_07_THROTTLED MW(372:372) 5297ec681f3Smrg#define NVA0C0_QMDV01_07_THROTTLED_FALSE 0x00000000 5307ec681f3Smrg#define NVA0C0_QMDV01_07_THROTTLED_TRUE 0x00000001 5317ec681f3Smrg#define NVA0C0_QMDV01_07_FP32_NAN_BEHAVIOR MW(376:376) 5327ec681f3Smrg#define NVA0C0_QMDV01_07_FP32_NAN_BEHAVIOR_LEGACY 0x00000000 5337ec681f3Smrg#define NVA0C0_QMDV01_07_FP32_NAN_BEHAVIOR_FP64_COMPATIBLE 0x00000001 5347ec681f3Smrg#define NVA0C0_QMDV01_07_FP32_F2I_NAN_BEHAVIOR MW(377:377) 5357ec681f3Smrg#define NVA0C0_QMDV01_07_FP32_F2I_NAN_BEHAVIOR_PASS_ZERO 0x00000000 5367ec681f3Smrg#define NVA0C0_QMDV01_07_FP32_F2I_NAN_BEHAVIOR_PASS_INDEFINITE 0x00000001 5377ec681f3Smrg#define NVA0C0_QMDV01_07_API_VISIBLE_CALL_LIMIT MW(378:378) 5387ec681f3Smrg#define NVA0C0_QMDV01_07_API_VISIBLE_CALL_LIMIT__32 0x00000000 5397ec681f3Smrg#define NVA0C0_QMDV01_07_API_VISIBLE_CALL_LIMIT_NO_CHECK 0x00000001 5407ec681f3Smrg#define NVA0C0_QMDV01_07_SHARED_MEMORY_BANK_MAPPING MW(379:379) 5417ec681f3Smrg#define NVA0C0_QMDV01_07_SHARED_MEMORY_BANK_MAPPING_FOUR_BYTES_PER_BANK 0x00000000 5427ec681f3Smrg#define NVA0C0_QMDV01_07_SHARED_MEMORY_BANK_MAPPING_EIGHT_BYTES_PER_BANK 0x00000001 5437ec681f3Smrg#define NVA0C0_QMDV01_07_SAMPLER_INDEX MW(382:382) 5447ec681f3Smrg#define NVA0C0_QMDV01_07_SAMPLER_INDEX_INDEPENDENTLY 0x00000000 5457ec681f3Smrg#define NVA0C0_QMDV01_07_SAMPLER_INDEX_VIA_HEADER_INDEX 0x00000001 5467ec681f3Smrg#define NVA0C0_QMDV01_07_FP32_NARROW_INSTRUCTION MW(383:383) 5477ec681f3Smrg#define NVA0C0_QMDV01_07_FP32_NARROW_INSTRUCTION_KEEP_DENORMS 0x00000000 5487ec681f3Smrg#define NVA0C0_QMDV01_07_FP32_NARROW_INSTRUCTION_FLUSH_DENORMS 0x00000001 5497ec681f3Smrg#define NVA0C0_QMDV01_07_CTA_RASTER_WIDTH MW(415:384) 5507ec681f3Smrg#define NVA0C0_QMDV01_07_CTA_RASTER_HEIGHT MW(431:416) 5517ec681f3Smrg#define NVA0C0_QMDV01_07_CTA_RASTER_DEPTH MW(447:432) 5527ec681f3Smrg#define NVA0C0_QMDV01_07_CTA_RASTER_WIDTH_RESUME MW(479:448) 5537ec681f3Smrg#define NVA0C0_QMDV01_07_CTA_RASTER_HEIGHT_RESUME MW(495:480) 5547ec681f3Smrg#define NVA0C0_QMDV01_07_CTA_RASTER_DEPTH_RESUME MW(511:496) 5557ec681f3Smrg#define NVA0C0_QMDV01_07_QUEUE_ENTRIES_PER_CTA_MINUS_ONE MW(518:512) 5567ec681f3Smrg#define NVA0C0_QMDV01_07_COALESCE_WAITING_PERIOD MW(529:522) 5577ec681f3Smrg#define NVA0C0_QMDV01_07_SHARED_MEMORY_SIZE MW(561:544) 5587ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_RESERVED_G MW(575:562) 5597ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_VERSION MW(579:576) 5607ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_MAJOR_VERSION MW(583:580) 5617ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_RESERVED_H MW(591:584) 5627ec681f3Smrg#define NVA0C0_QMDV01_07_CTA_THREAD_DIMENSION0 MW(607:592) 5637ec681f3Smrg#define NVA0C0_QMDV01_07_CTA_THREAD_DIMENSION1 MW(623:608) 5647ec681f3Smrg#define NVA0C0_QMDV01_07_CTA_THREAD_DIMENSION2 MW(639:624) 5657ec681f3Smrg#define NVA0C0_QMDV01_07_CONSTANT_BUFFER_VALID(i) MW((640+(i)*1):(640+(i)*1)) 5667ec681f3Smrg#define NVA0C0_QMDV01_07_CONSTANT_BUFFER_VALID_FALSE 0x00000000 5677ec681f3Smrg#define NVA0C0_QMDV01_07_CONSTANT_BUFFER_VALID_TRUE 0x00000001 5687ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_RESERVED_I MW(668:648) 5697ec681f3Smrg#define NVA0C0_QMDV01_07_L1_CONFIGURATION MW(671:669) 5707ec681f3Smrg#define NVA0C0_QMDV01_07_L1_CONFIGURATION_DIRECTLY_ADDRESSABLE_MEMORY_SIZE_16KB 0x00000001 5717ec681f3Smrg#define NVA0C0_QMDV01_07_L1_CONFIGURATION_DIRECTLY_ADDRESSABLE_MEMORY_SIZE_32KB 0x00000002 5727ec681f3Smrg#define NVA0C0_QMDV01_07_L1_CONFIGURATION_DIRECTLY_ADDRESSABLE_MEMORY_SIZE_48KB 0x00000003 5737ec681f3Smrg#define NVA0C0_QMDV01_07_SM_DISABLE_MASK_LOWER MW(703:672) 5747ec681f3Smrg#define NVA0C0_QMDV01_07_SM_DISABLE_MASK_UPPER MW(735:704) 5757ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_ADDRESS_LOWER MW(767:736) 5767ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_ADDRESS_UPPER MW(775:768) 5777ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_RESERVED_J MW(783:776) 5787ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_REDUCTION_OP MW(790:788) 5797ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_REDUCTION_OP_RED_ADD 0x00000000 5807ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_REDUCTION_OP_RED_MIN 0x00000001 5817ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_REDUCTION_OP_RED_MAX 0x00000002 5827ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_REDUCTION_OP_RED_INC 0x00000003 5837ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_REDUCTION_OP_RED_DEC 0x00000004 5847ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_REDUCTION_OP_RED_AND 0x00000005 5857ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_REDUCTION_OP_RED_OR 0x00000006 5867ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_REDUCTION_OP_RED_XOR 0x00000007 5877ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_RESERVED_K MW(791:791) 5887ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_REDUCTION_FORMAT MW(793:792) 5897ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_REDUCTION_FORMAT_UNSIGNED_32 0x00000000 5907ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_REDUCTION_FORMAT_SIGNED_32 0x00000001 5917ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_REDUCTION_ENABLE MW(794:794) 5927ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_REDUCTION_ENABLE_FALSE 0x00000000 5937ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_REDUCTION_ENABLE_TRUE 0x00000001 5947ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_STRUCTURE_SIZE MW(799:799) 5957ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_STRUCTURE_SIZE_FOUR_WORDS 0x00000000 5967ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_STRUCTURE_SIZE_ONE_WORD 0x00000001 5977ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE0_PAYLOAD MW(831:800) 5987ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_ADDRESS_LOWER MW(863:832) 5997ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_ADDRESS_UPPER MW(871:864) 6007ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_RESERVED_L MW(879:872) 6017ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_REDUCTION_OP MW(886:884) 6027ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_REDUCTION_OP_RED_ADD 0x00000000 6037ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_REDUCTION_OP_RED_MIN 0x00000001 6047ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_REDUCTION_OP_RED_MAX 0x00000002 6057ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_REDUCTION_OP_RED_INC 0x00000003 6067ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_REDUCTION_OP_RED_DEC 0x00000004 6077ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_REDUCTION_OP_RED_AND 0x00000005 6087ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_REDUCTION_OP_RED_OR 0x00000006 6097ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_REDUCTION_OP_RED_XOR 0x00000007 6107ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_RESERVED_M MW(887:887) 6117ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_REDUCTION_FORMAT MW(889:888) 6127ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_REDUCTION_FORMAT_UNSIGNED_32 0x00000000 6137ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_REDUCTION_FORMAT_SIGNED_32 0x00000001 6147ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_REDUCTION_ENABLE MW(890:890) 6157ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_REDUCTION_ENABLE_FALSE 0x00000000 6167ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_REDUCTION_ENABLE_TRUE 0x00000001 6177ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_STRUCTURE_SIZE MW(895:895) 6187ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_STRUCTURE_SIZE_FOUR_WORDS 0x00000000 6197ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_STRUCTURE_SIZE_ONE_WORD 0x00000001 6207ec681f3Smrg#define NVA0C0_QMDV01_07_RELEASE1_PAYLOAD MW(927:896) 6217ec681f3Smrg#define NVA0C0_QMDV01_07_CONSTANT_BUFFER_ADDR_LOWER(i) MW((959+(i)*64):(928+(i)*64)) 6227ec681f3Smrg#define NVA0C0_QMDV01_07_CONSTANT_BUFFER_ADDR_UPPER(i) MW((967+(i)*64):(960+(i)*64)) 6237ec681f3Smrg#define NVA0C0_QMDV01_07_CONSTANT_BUFFER_RESERVED_ADDR(i) MW((973+(i)*64):(968+(i)*64)) 6247ec681f3Smrg#define NVA0C0_QMDV01_07_CONSTANT_BUFFER_INVALIDATE(i) MW((974+(i)*64):(974+(i)*64)) 6257ec681f3Smrg#define NVA0C0_QMDV01_07_CONSTANT_BUFFER_INVALIDATE_FALSE 0x00000000 6267ec681f3Smrg#define NVA0C0_QMDV01_07_CONSTANT_BUFFER_INVALIDATE_TRUE 0x00000001 6277ec681f3Smrg#define NVA0C0_QMDV01_07_CONSTANT_BUFFER_SIZE(i) MW((991+(i)*64):(975+(i)*64)) 6287ec681f3Smrg#define NVA0C0_QMDV01_07_SHADER_LOCAL_MEMORY_LOW_SIZE MW(1463:1440) 6297ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_RESERVED_N MW(1466:1464) 6307ec681f3Smrg#define NVA0C0_QMDV01_07_BARRIER_COUNT MW(1471:1467) 6317ec681f3Smrg#define NVA0C0_QMDV01_07_SHADER_LOCAL_MEMORY_HIGH_SIZE MW(1495:1472) 6327ec681f3Smrg#define NVA0C0_QMDV01_07_REGISTER_COUNT MW(1503:1496) 6337ec681f3Smrg#define NVA0C0_QMDV01_07_SHADER_LOCAL_MEMORY_CRS_SIZE MW(1527:1504) 6347ec681f3Smrg#define NVA0C0_QMDV01_07_SASS_VERSION MW(1535:1528) 6357ec681f3Smrg#define NVA0C0_QMDV01_07_HW_ONLY_INNER_GET MW(1566:1536) 6367ec681f3Smrg#define NVA0C0_QMDV01_07_HW_ONLY_REQUIRE_SCHEDULING_PCAS MW(1567:1567) 6377ec681f3Smrg#define NVA0C0_QMDV01_07_HW_ONLY_INNER_PUT MW(1598:1568) 6387ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_RESERVED_P MW(1599:1599) 6397ec681f3Smrg#define NVA0C0_QMDV01_07_HW_ONLY_SPAN_LIST_HEAD_INDEX MW(1629:1600) 6407ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_RESERVED_Q MW(1630:1630) 6417ec681f3Smrg#define NVA0C0_QMDV01_07_HW_ONLY_SPAN_LIST_HEAD_INDEX_VALID MW(1631:1631) 6427ec681f3Smrg#define NVA0C0_QMDV01_07_HW_ONLY_SPAN_LIST_HEAD_INDEX_VALID_FALSE 0x00000000 6437ec681f3Smrg#define NVA0C0_QMDV01_07_HW_ONLY_SPAN_LIST_HEAD_INDEX_VALID_TRUE 0x00000001 6447ec681f3Smrg#define NVA0C0_QMDV01_07_HW_ONLY_SKED_NEXT_QMD_POINTER MW(1663:1632) 6457ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_SPARE_E MW(1695:1664) 6467ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_SPARE_F MW(1727:1696) 6477ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_SPARE_G MW(1759:1728) 6487ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_SPARE_H MW(1791:1760) 6497ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_SPARE_I MW(1823:1792) 6507ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_SPARE_J MW(1855:1824) 6517ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_SPARE_K MW(1887:1856) 6527ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_SPARE_L MW(1919:1888) 6537ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_SPARE_M MW(1951:1920) 6547ec681f3Smrg#define NVA0C0_QMDV01_07_QMD_SPARE_N MW(1983:1952) 6557ec681f3Smrg#define NVA0C0_QMDV01_07_DEBUG_ID_UPPER MW(2015:1984) 6567ec681f3Smrg#define NVA0C0_QMDV01_07_DEBUG_ID_LOWER MW(2047:2016) 6577ec681f3Smrg 6587ec681f3Smrg 6597ec681f3Smrg 6607ec681f3Smrg#endif // #ifndef __CLA0C0QMD_H__ 661