17ec681f3Smrg/******************************************************************************* 27ec681f3Smrg Copyright (c) 2016 NVIDIA Corporation 37ec681f3Smrg 47ec681f3Smrg Permission is hereby granted, free of charge, to any person obtaining a copy 57ec681f3Smrg of this software and associated documentation files (the "Software"), to 67ec681f3Smrg deal in the Software without restriction, including without limitation the 77ec681f3Smrg rights to use, copy, modify, merge, publish, distribute, sublicense, and/or 87ec681f3Smrg sell copies of the Software, and to permit persons to whom the Software is 97ec681f3Smrg furnished to do so, subject to the following conditions: 107ec681f3Smrg 117ec681f3Smrg The above copyright notice and this permission notice shall be 127ec681f3Smrg included in all copies or substantial portions of the Software. 137ec681f3Smrg 147ec681f3Smrg THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 157ec681f3Smrg IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 167ec681f3Smrg FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 177ec681f3Smrg THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 187ec681f3Smrg LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 197ec681f3Smrg FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 207ec681f3Smrg DEALINGS IN THE SOFTWARE. 217ec681f3Smrg 227ec681f3Smrg*******************************************************************************/ 237ec681f3Smrg 247ec681f3Smrg/* AUTO GENERATED FILE -- DO NOT EDIT */ 257ec681f3Smrg 267ec681f3Smrg#ifndef __CLC0C0QMD_H__ 277ec681f3Smrg#define __CLC0C0QMD_H__ 287ec681f3Smrg 297ec681f3Smrg/* 307ec681f3Smrg** Queue Meta Data, Version 01_07 317ec681f3Smrg */ 327ec681f3Smrg 337ec681f3Smrg// The below C preprocessor definitions describe "multi-word" structures, where 347ec681f3Smrg// fields may have bit numbers beyond 32. For example, MW(127:96) means 357ec681f3Smrg// the field is in bits 0-31 of word number 3 of the structure. The "MW(X:Y)" 367ec681f3Smrg// syntax is to distinguish from similar "X:Y" single-word definitions: the 377ec681f3Smrg// macros historically used for single-word definitions would fail with 387ec681f3Smrg// multi-word definitions. 397ec681f3Smrg// 407ec681f3Smrg// See nvmisc.h:DRF_VAL_MW() in the source code of the kernel 417ec681f3Smrg// interface layer of nvidia.ko for an example of how to manipulate 427ec681f3Smrg// these MW(X:Y) definitions. 437ec681f3Smrg 447ec681f3Smrg#define NVC0C0_QMDV01_07_OUTER_PUT MW(30:0) 457ec681f3Smrg#define NVC0C0_QMDV01_07_OUTER_OVERFLOW MW(31:31) 467ec681f3Smrg#define NVC0C0_QMDV01_07_OUTER_GET MW(62:32) 477ec681f3Smrg#define NVC0C0_QMDV01_07_OUTER_STICKY_OVERFLOW MW(63:63) 487ec681f3Smrg#define NVC0C0_QMDV01_07_INNER_GET MW(94:64) 497ec681f3Smrg#define NVC0C0_QMDV01_07_INNER_OVERFLOW MW(95:95) 507ec681f3Smrg#define NVC0C0_QMDV01_07_INNER_PUT MW(126:96) 517ec681f3Smrg#define NVC0C0_QMDV01_07_INNER_STICKY_OVERFLOW MW(127:127) 527ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_RESERVED_A_A MW(159:128) 537ec681f3Smrg#define NVC0C0_QMDV01_07_DEPENDENT_QMD_POINTER MW(191:160) 547ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_GROUP_ID MW(197:192) 557ec681f3Smrg#define NVC0C0_QMDV01_07_SM_GLOBAL_CACHING_ENABLE MW(198:198) 567ec681f3Smrg#define NVC0C0_QMDV01_07_RUN_CTA_IN_ONE_SM_PARTITION MW(199:199) 577ec681f3Smrg#define NVC0C0_QMDV01_07_RUN_CTA_IN_ONE_SM_PARTITION_FALSE 0x00000000 587ec681f3Smrg#define NVC0C0_QMDV01_07_RUN_CTA_IN_ONE_SM_PARTITION_TRUE 0x00000001 597ec681f3Smrg#define NVC0C0_QMDV01_07_IS_QUEUE MW(200:200) 607ec681f3Smrg#define NVC0C0_QMDV01_07_IS_QUEUE_FALSE 0x00000000 617ec681f3Smrg#define NVC0C0_QMDV01_07_IS_QUEUE_TRUE 0x00000001 627ec681f3Smrg#define NVC0C0_QMDV01_07_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST MW(201:201) 637ec681f3Smrg#define NVC0C0_QMDV01_07_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST_FALSE 0x00000000 647ec681f3Smrg#define NVC0C0_QMDV01_07_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST_TRUE 0x00000001 657ec681f3Smrg#define NVC0C0_QMDV01_07_SEMAPHORE_RELEASE_ENABLE0 MW(202:202) 667ec681f3Smrg#define NVC0C0_QMDV01_07_SEMAPHORE_RELEASE_ENABLE0_FALSE 0x00000000 677ec681f3Smrg#define NVC0C0_QMDV01_07_SEMAPHORE_RELEASE_ENABLE0_TRUE 0x00000001 687ec681f3Smrg#define NVC0C0_QMDV01_07_SEMAPHORE_RELEASE_ENABLE1 MW(203:203) 697ec681f3Smrg#define NVC0C0_QMDV01_07_SEMAPHORE_RELEASE_ENABLE1_FALSE 0x00000000 707ec681f3Smrg#define NVC0C0_QMDV01_07_SEMAPHORE_RELEASE_ENABLE1_TRUE 0x00000001 717ec681f3Smrg#define NVC0C0_QMDV01_07_REQUIRE_SCHEDULING_PCAS MW(204:204) 727ec681f3Smrg#define NVC0C0_QMDV01_07_REQUIRE_SCHEDULING_PCAS_FALSE 0x00000000 737ec681f3Smrg#define NVC0C0_QMDV01_07_REQUIRE_SCHEDULING_PCAS_TRUE 0x00000001 747ec681f3Smrg#define NVC0C0_QMDV01_07_DEPENDENT_QMD_SCHEDULE_ENABLE MW(205:205) 757ec681f3Smrg#define NVC0C0_QMDV01_07_DEPENDENT_QMD_SCHEDULE_ENABLE_FALSE 0x00000000 767ec681f3Smrg#define NVC0C0_QMDV01_07_DEPENDENT_QMD_SCHEDULE_ENABLE_TRUE 0x00000001 777ec681f3Smrg#define NVC0C0_QMDV01_07_DEPENDENT_QMD_TYPE MW(206:206) 787ec681f3Smrg#define NVC0C0_QMDV01_07_DEPENDENT_QMD_TYPE_QUEUE 0x00000000 797ec681f3Smrg#define NVC0C0_QMDV01_07_DEPENDENT_QMD_TYPE_GRID 0x00000001 807ec681f3Smrg#define NVC0C0_QMDV01_07_DEPENDENT_QMD_FIELD_COPY MW(207:207) 817ec681f3Smrg#define NVC0C0_QMDV01_07_DEPENDENT_QMD_FIELD_COPY_FALSE 0x00000000 827ec681f3Smrg#define NVC0C0_QMDV01_07_DEPENDENT_QMD_FIELD_COPY_TRUE 0x00000001 837ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_RESERVED_B MW(223:208) 847ec681f3Smrg#define NVC0C0_QMDV01_07_CIRCULAR_QUEUE_SIZE MW(248:224) 857ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_RESERVED_C MW(249:249) 867ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_TEXTURE_HEADER_CACHE MW(250:250) 877ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_TEXTURE_HEADER_CACHE_FALSE 0x00000000 887ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_TEXTURE_HEADER_CACHE_TRUE 0x00000001 897ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_TEXTURE_SAMPLER_CACHE MW(251:251) 907ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_TEXTURE_SAMPLER_CACHE_FALSE 0x00000000 917ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_TEXTURE_SAMPLER_CACHE_TRUE 0x00000001 927ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_TEXTURE_DATA_CACHE MW(252:252) 937ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_TEXTURE_DATA_CACHE_FALSE 0x00000000 947ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_TEXTURE_DATA_CACHE_TRUE 0x00000001 957ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_SHADER_DATA_CACHE MW(253:253) 967ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_SHADER_DATA_CACHE_FALSE 0x00000000 977ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_SHADER_DATA_CACHE_TRUE 0x00000001 987ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_INSTRUCTION_CACHE MW(254:254) 997ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_INSTRUCTION_CACHE_FALSE 0x00000000 1007ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_INSTRUCTION_CACHE_TRUE 0x00000001 1017ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_SHADER_CONSTANT_CACHE MW(255:255) 1027ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_SHADER_CONSTANT_CACHE_FALSE 0x00000000 1037ec681f3Smrg#define NVC0C0_QMDV01_07_INVALIDATE_SHADER_CONSTANT_CACHE_TRUE 0x00000001 1047ec681f3Smrg#define NVC0C0_QMDV01_07_PROGRAM_OFFSET MW(287:256) 1057ec681f3Smrg#define NVC0C0_QMDV01_07_CIRCULAR_QUEUE_ADDR_LOWER MW(319:288) 1067ec681f3Smrg#define NVC0C0_QMDV01_07_CIRCULAR_QUEUE_ADDR_UPPER MW(327:320) 1077ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_RESERVED_D MW(335:328) 1087ec681f3Smrg#define NVC0C0_QMDV01_07_CIRCULAR_QUEUE_ENTRY_SIZE MW(351:336) 1097ec681f3Smrg#define NVC0C0_QMDV01_07_CWD_REFERENCE_COUNT_ID MW(357:352) 1107ec681f3Smrg#define NVC0C0_QMDV01_07_CWD_REFERENCE_COUNT_DELTA_MINUS_ONE MW(365:358) 1117ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE_MEMBAR_TYPE MW(366:366) 1127ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE_MEMBAR_TYPE_FE_NONE 0x00000000 1137ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE_MEMBAR_TYPE_FE_SYSMEMBAR 0x00000001 1147ec681f3Smrg#define NVC0C0_QMDV01_07_CWD_REFERENCE_COUNT_INCR_ENABLE MW(367:367) 1157ec681f3Smrg#define NVC0C0_QMDV01_07_CWD_REFERENCE_COUNT_INCR_ENABLE_FALSE 0x00000000 1167ec681f3Smrg#define NVC0C0_QMDV01_07_CWD_REFERENCE_COUNT_INCR_ENABLE_TRUE 0x00000001 1177ec681f3Smrg#define NVC0C0_QMDV01_07_CWD_MEMBAR_TYPE MW(369:368) 1187ec681f3Smrg#define NVC0C0_QMDV01_07_CWD_MEMBAR_TYPE_L1_NONE 0x00000000 1197ec681f3Smrg#define NVC0C0_QMDV01_07_CWD_MEMBAR_TYPE_L1_SYSMEMBAR 0x00000001 1207ec681f3Smrg#define NVC0C0_QMDV01_07_CWD_MEMBAR_TYPE_L1_MEMBAR 0x00000003 1217ec681f3Smrg#define NVC0C0_QMDV01_07_SEQUENTIALLY_RUN_CTAS MW(370:370) 1227ec681f3Smrg#define NVC0C0_QMDV01_07_SEQUENTIALLY_RUN_CTAS_FALSE 0x00000000 1237ec681f3Smrg#define NVC0C0_QMDV01_07_SEQUENTIALLY_RUN_CTAS_TRUE 0x00000001 1247ec681f3Smrg#define NVC0C0_QMDV01_07_CWD_REFERENCE_COUNT_DECR_ENABLE MW(371:371) 1257ec681f3Smrg#define NVC0C0_QMDV01_07_CWD_REFERENCE_COUNT_DECR_ENABLE_FALSE 0x00000000 1267ec681f3Smrg#define NVC0C0_QMDV01_07_CWD_REFERENCE_COUNT_DECR_ENABLE_TRUE 0x00000001 1277ec681f3Smrg#define NVC0C0_QMDV01_07_THROTTLED MW(372:372) 1287ec681f3Smrg#define NVC0C0_QMDV01_07_THROTTLED_FALSE 0x00000000 1297ec681f3Smrg#define NVC0C0_QMDV01_07_THROTTLED_TRUE 0x00000001 1307ec681f3Smrg#define NVC0C0_QMDV01_07_FP32_NAN_BEHAVIOR MW(376:376) 1317ec681f3Smrg#define NVC0C0_QMDV01_07_FP32_NAN_BEHAVIOR_LEGACY 0x00000000 1327ec681f3Smrg#define NVC0C0_QMDV01_07_FP32_NAN_BEHAVIOR_FP64_COMPATIBLE 0x00000001 1337ec681f3Smrg#define NVC0C0_QMDV01_07_FP32_F2I_NAN_BEHAVIOR MW(377:377) 1347ec681f3Smrg#define NVC0C0_QMDV01_07_FP32_F2I_NAN_BEHAVIOR_PASS_ZERO 0x00000000 1357ec681f3Smrg#define NVC0C0_QMDV01_07_FP32_F2I_NAN_BEHAVIOR_PASS_INDEFINITE 0x00000001 1367ec681f3Smrg#define NVC0C0_QMDV01_07_API_VISIBLE_CALL_LIMIT MW(378:378) 1377ec681f3Smrg#define NVC0C0_QMDV01_07_API_VISIBLE_CALL_LIMIT__32 0x00000000 1387ec681f3Smrg#define NVC0C0_QMDV01_07_API_VISIBLE_CALL_LIMIT_NO_CHECK 0x00000001 1397ec681f3Smrg#define NVC0C0_QMDV01_07_SHARED_MEMORY_BANK_MAPPING MW(379:379) 1407ec681f3Smrg#define NVC0C0_QMDV01_07_SHARED_MEMORY_BANK_MAPPING_FOUR_BYTES_PER_BANK 0x00000000 1417ec681f3Smrg#define NVC0C0_QMDV01_07_SHARED_MEMORY_BANK_MAPPING_EIGHT_BYTES_PER_BANK 0x00000001 1427ec681f3Smrg#define NVC0C0_QMDV01_07_SAMPLER_INDEX MW(382:382) 1437ec681f3Smrg#define NVC0C0_QMDV01_07_SAMPLER_INDEX_INDEPENDENTLY 0x00000000 1447ec681f3Smrg#define NVC0C0_QMDV01_07_SAMPLER_INDEX_VIA_HEADER_INDEX 0x00000001 1457ec681f3Smrg#define NVC0C0_QMDV01_07_FP32_NARROW_INSTRUCTION MW(383:383) 1467ec681f3Smrg#define NVC0C0_QMDV01_07_FP32_NARROW_INSTRUCTION_KEEP_DENORMS 0x00000000 1477ec681f3Smrg#define NVC0C0_QMDV01_07_FP32_NARROW_INSTRUCTION_FLUSH_DENORMS 0x00000001 1487ec681f3Smrg#define NVC0C0_QMDV01_07_CTA_RASTER_WIDTH MW(415:384) 1497ec681f3Smrg#define NVC0C0_QMDV01_07_CTA_RASTER_HEIGHT MW(431:416) 1507ec681f3Smrg#define NVC0C0_QMDV01_07_CTA_RASTER_DEPTH MW(447:432) 1517ec681f3Smrg#define NVC0C0_QMDV01_07_CTA_RASTER_WIDTH_RESUME MW(479:448) 1527ec681f3Smrg#define NVC0C0_QMDV01_07_CTA_RASTER_HEIGHT_RESUME MW(495:480) 1537ec681f3Smrg#define NVC0C0_QMDV01_07_CTA_RASTER_DEPTH_RESUME MW(511:496) 1547ec681f3Smrg#define NVC0C0_QMDV01_07_QUEUE_ENTRIES_PER_CTA_MINUS_ONE MW(518:512) 1557ec681f3Smrg#define NVC0C0_QMDV01_07_COALESCE_WAITING_PERIOD MW(529:522) 1567ec681f3Smrg#define NVC0C0_QMDV01_07_SHARED_MEMORY_SIZE MW(561:544) 1577ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_RESERVED_G MW(575:562) 1587ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_VERSION MW(579:576) 1597ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_MAJOR_VERSION MW(583:580) 1607ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_RESERVED_H MW(591:584) 1617ec681f3Smrg#define NVC0C0_QMDV01_07_CTA_THREAD_DIMENSION0 MW(607:592) 1627ec681f3Smrg#define NVC0C0_QMDV01_07_CTA_THREAD_DIMENSION1 MW(623:608) 1637ec681f3Smrg#define NVC0C0_QMDV01_07_CTA_THREAD_DIMENSION2 MW(639:624) 1647ec681f3Smrg#define NVC0C0_QMDV01_07_CONSTANT_BUFFER_VALID(i) MW((640+(i)*1):(640+(i)*1)) 1657ec681f3Smrg#define NVC0C0_QMDV01_07_CONSTANT_BUFFER_VALID_FALSE 0x00000000 1667ec681f3Smrg#define NVC0C0_QMDV01_07_CONSTANT_BUFFER_VALID_TRUE 0x00000001 1677ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_RESERVED_I MW(668:648) 1687ec681f3Smrg#define NVC0C0_QMDV01_07_L1_CONFIGURATION MW(671:669) 1697ec681f3Smrg#define NVC0C0_QMDV01_07_L1_CONFIGURATION_DIRECTLY_ADDRESSABLE_MEMORY_SIZE_16KB 0x00000001 1707ec681f3Smrg#define NVC0C0_QMDV01_07_L1_CONFIGURATION_DIRECTLY_ADDRESSABLE_MEMORY_SIZE_32KB 0x00000002 1717ec681f3Smrg#define NVC0C0_QMDV01_07_L1_CONFIGURATION_DIRECTLY_ADDRESSABLE_MEMORY_SIZE_48KB 0x00000003 1727ec681f3Smrg#define NVC0C0_QMDV01_07_SM_DISABLE_MASK_LOWER MW(703:672) 1737ec681f3Smrg#define NVC0C0_QMDV01_07_SM_DISABLE_MASK_UPPER MW(735:704) 1747ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_ADDRESS_LOWER MW(767:736) 1757ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_ADDRESS_UPPER MW(775:768) 1767ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_RESERVED_J MW(783:776) 1777ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_REDUCTION_OP MW(790:788) 1787ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_REDUCTION_OP_RED_ADD 0x00000000 1797ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_REDUCTION_OP_RED_MIN 0x00000001 1807ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_REDUCTION_OP_RED_MAX 0x00000002 1817ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_REDUCTION_OP_RED_INC 0x00000003 1827ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_REDUCTION_OP_RED_DEC 0x00000004 1837ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_REDUCTION_OP_RED_AND 0x00000005 1847ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_REDUCTION_OP_RED_OR 0x00000006 1857ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_REDUCTION_OP_RED_XOR 0x00000007 1867ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_RESERVED_K MW(791:791) 1877ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_REDUCTION_FORMAT MW(793:792) 1887ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_REDUCTION_FORMAT_UNSIGNED_32 0x00000000 1897ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_REDUCTION_FORMAT_SIGNED_32 0x00000001 1907ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_REDUCTION_ENABLE MW(794:794) 1917ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_REDUCTION_ENABLE_FALSE 0x00000000 1927ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_REDUCTION_ENABLE_TRUE 0x00000001 1937ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_STRUCTURE_SIZE MW(799:799) 1947ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_STRUCTURE_SIZE_FOUR_WORDS 0x00000000 1957ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_STRUCTURE_SIZE_ONE_WORD 0x00000001 1967ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE0_PAYLOAD MW(831:800) 1977ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_ADDRESS_LOWER MW(863:832) 1987ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_ADDRESS_UPPER MW(871:864) 1997ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_RESERVED_L MW(879:872) 2007ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_REDUCTION_OP MW(886:884) 2017ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_REDUCTION_OP_RED_ADD 0x00000000 2027ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_REDUCTION_OP_RED_MIN 0x00000001 2037ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_REDUCTION_OP_RED_MAX 0x00000002 2047ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_REDUCTION_OP_RED_INC 0x00000003 2057ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_REDUCTION_OP_RED_DEC 0x00000004 2067ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_REDUCTION_OP_RED_AND 0x00000005 2077ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_REDUCTION_OP_RED_OR 0x00000006 2087ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_REDUCTION_OP_RED_XOR 0x00000007 2097ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_RESERVED_M MW(887:887) 2107ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_REDUCTION_FORMAT MW(889:888) 2117ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_REDUCTION_FORMAT_UNSIGNED_32 0x00000000 2127ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_REDUCTION_FORMAT_SIGNED_32 0x00000001 2137ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_REDUCTION_ENABLE MW(890:890) 2147ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_REDUCTION_ENABLE_FALSE 0x00000000 2157ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_REDUCTION_ENABLE_TRUE 0x00000001 2167ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_STRUCTURE_SIZE MW(895:895) 2177ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_STRUCTURE_SIZE_FOUR_WORDS 0x00000000 2187ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_STRUCTURE_SIZE_ONE_WORD 0x00000001 2197ec681f3Smrg#define NVC0C0_QMDV01_07_RELEASE1_PAYLOAD MW(927:896) 2207ec681f3Smrg#define NVC0C0_QMDV01_07_CONSTANT_BUFFER_ADDR_LOWER(i) MW((959+(i)*64):(928+(i)*64)) 2217ec681f3Smrg#define NVC0C0_QMDV01_07_CONSTANT_BUFFER_ADDR_UPPER(i) MW((967+(i)*64):(960+(i)*64)) 2227ec681f3Smrg#define NVC0C0_QMDV01_07_CONSTANT_BUFFER_RESERVED_ADDR(i) MW((973+(i)*64):(968+(i)*64)) 2237ec681f3Smrg#define NVC0C0_QMDV01_07_CONSTANT_BUFFER_INVALIDATE(i) MW((974+(i)*64):(974+(i)*64)) 2247ec681f3Smrg#define NVC0C0_QMDV01_07_CONSTANT_BUFFER_INVALIDATE_FALSE 0x00000000 2257ec681f3Smrg#define NVC0C0_QMDV01_07_CONSTANT_BUFFER_INVALIDATE_TRUE 0x00000001 2267ec681f3Smrg#define NVC0C0_QMDV01_07_CONSTANT_BUFFER_SIZE(i) MW((991+(i)*64):(975+(i)*64)) 2277ec681f3Smrg#define NVC0C0_QMDV01_07_SHADER_LOCAL_MEMORY_LOW_SIZE MW(1463:1440) 2287ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_RESERVED_N MW(1466:1464) 2297ec681f3Smrg#define NVC0C0_QMDV01_07_BARRIER_COUNT MW(1471:1467) 2307ec681f3Smrg#define NVC0C0_QMDV01_07_SHADER_LOCAL_MEMORY_HIGH_SIZE MW(1495:1472) 2317ec681f3Smrg#define NVC0C0_QMDV01_07_REGISTER_COUNT MW(1503:1496) 2327ec681f3Smrg#define NVC0C0_QMDV01_07_SHADER_LOCAL_MEMORY_CRS_SIZE MW(1527:1504) 2337ec681f3Smrg#define NVC0C0_QMDV01_07_SASS_VERSION MW(1535:1528) 2347ec681f3Smrg#define NVC0C0_QMDV01_07_HW_ONLY_INNER_GET MW(1566:1536) 2357ec681f3Smrg#define NVC0C0_QMDV01_07_HW_ONLY_REQUIRE_SCHEDULING_PCAS MW(1567:1567) 2367ec681f3Smrg#define NVC0C0_QMDV01_07_HW_ONLY_INNER_PUT MW(1598:1568) 2377ec681f3Smrg#define NVC0C0_QMDV01_07_HW_ONLY_SCG_TYPE MW(1599:1599) 2387ec681f3Smrg#define NVC0C0_QMDV01_07_HW_ONLY_SPAN_LIST_HEAD_INDEX MW(1629:1600) 2397ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_RESERVED_Q MW(1630:1630) 2407ec681f3Smrg#define NVC0C0_QMDV01_07_HW_ONLY_SPAN_LIST_HEAD_INDEX_VALID MW(1631:1631) 2417ec681f3Smrg#define NVC0C0_QMDV01_07_HW_ONLY_SPAN_LIST_HEAD_INDEX_VALID_FALSE 0x00000000 2427ec681f3Smrg#define NVC0C0_QMDV01_07_HW_ONLY_SPAN_LIST_HEAD_INDEX_VALID_TRUE 0x00000001 2437ec681f3Smrg#define NVC0C0_QMDV01_07_HW_ONLY_SKED_NEXT_QMD_POINTER MW(1663:1632) 2447ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_SPARE_E MW(1695:1664) 2457ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_SPARE_F MW(1727:1696) 2467ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_SPARE_G MW(1759:1728) 2477ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_SPARE_H MW(1791:1760) 2487ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_SPARE_I MW(1823:1792) 2497ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_SPARE_J MW(1855:1824) 2507ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_SPARE_K MW(1887:1856) 2517ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_SPARE_L MW(1919:1888) 2527ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_SPARE_M MW(1951:1920) 2537ec681f3Smrg#define NVC0C0_QMDV01_07_QMD_SPARE_N MW(1983:1952) 2547ec681f3Smrg#define NVC0C0_QMDV01_07_DEBUG_ID_UPPER MW(2015:1984) 2557ec681f3Smrg#define NVC0C0_QMDV01_07_DEBUG_ID_LOWER MW(2047:2016) 2567ec681f3Smrg 2577ec681f3Smrg 2587ec681f3Smrg/* 2597ec681f3Smrg** Queue Meta Data, Version 02_00 2607ec681f3Smrg */ 2617ec681f3Smrg 2627ec681f3Smrg#define NVC0C0_QMDV02_00_OUTER_PUT MW(30:0) 2637ec681f3Smrg#define NVC0C0_QMDV02_00_OUTER_OVERFLOW MW(31:31) 2647ec681f3Smrg#define NVC0C0_QMDV02_00_OUTER_GET MW(62:32) 2657ec681f3Smrg#define NVC0C0_QMDV02_00_OUTER_STICKY_OVERFLOW MW(63:63) 2667ec681f3Smrg#define NVC0C0_QMDV02_00_INNER_GET MW(94:64) 2677ec681f3Smrg#define NVC0C0_QMDV02_00_INNER_OVERFLOW MW(95:95) 2687ec681f3Smrg#define NVC0C0_QMDV02_00_INNER_PUT MW(126:96) 2697ec681f3Smrg#define NVC0C0_QMDV02_00_INNER_STICKY_OVERFLOW MW(127:127) 2707ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_RESERVED_A_A MW(159:128) 2717ec681f3Smrg#define NVC0C0_QMDV02_00_DEPENDENT_QMD_POINTER MW(191:160) 2727ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_GROUP_ID MW(197:192) 2737ec681f3Smrg#define NVC0C0_QMDV02_00_SM_GLOBAL_CACHING_ENABLE MW(198:198) 2747ec681f3Smrg#define NVC0C0_QMDV02_00_RUN_CTA_IN_ONE_SM_PARTITION MW(199:199) 2757ec681f3Smrg#define NVC0C0_QMDV02_00_RUN_CTA_IN_ONE_SM_PARTITION_FALSE 0x00000000 2767ec681f3Smrg#define NVC0C0_QMDV02_00_RUN_CTA_IN_ONE_SM_PARTITION_TRUE 0x00000001 2777ec681f3Smrg#define NVC0C0_QMDV02_00_IS_QUEUE MW(200:200) 2787ec681f3Smrg#define NVC0C0_QMDV02_00_IS_QUEUE_FALSE 0x00000000 2797ec681f3Smrg#define NVC0C0_QMDV02_00_IS_QUEUE_TRUE 0x00000001 2807ec681f3Smrg#define NVC0C0_QMDV02_00_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST MW(201:201) 2817ec681f3Smrg#define NVC0C0_QMDV02_00_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST_FALSE 0x00000000 2827ec681f3Smrg#define NVC0C0_QMDV02_00_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST_TRUE 0x00000001 2837ec681f3Smrg#define NVC0C0_QMDV02_00_SEMAPHORE_RELEASE_ENABLE0 MW(202:202) 2847ec681f3Smrg#define NVC0C0_QMDV02_00_SEMAPHORE_RELEASE_ENABLE0_FALSE 0x00000000 2857ec681f3Smrg#define NVC0C0_QMDV02_00_SEMAPHORE_RELEASE_ENABLE0_TRUE 0x00000001 2867ec681f3Smrg#define NVC0C0_QMDV02_00_SEMAPHORE_RELEASE_ENABLE1 MW(203:203) 2877ec681f3Smrg#define NVC0C0_QMDV02_00_SEMAPHORE_RELEASE_ENABLE1_FALSE 0x00000000 2887ec681f3Smrg#define NVC0C0_QMDV02_00_SEMAPHORE_RELEASE_ENABLE1_TRUE 0x00000001 2897ec681f3Smrg#define NVC0C0_QMDV02_00_REQUIRE_SCHEDULING_PCAS MW(204:204) 2907ec681f3Smrg#define NVC0C0_QMDV02_00_REQUIRE_SCHEDULING_PCAS_FALSE 0x00000000 2917ec681f3Smrg#define NVC0C0_QMDV02_00_REQUIRE_SCHEDULING_PCAS_TRUE 0x00000001 2927ec681f3Smrg#define NVC0C0_QMDV02_00_DEPENDENT_QMD_SCHEDULE_ENABLE MW(205:205) 2937ec681f3Smrg#define NVC0C0_QMDV02_00_DEPENDENT_QMD_SCHEDULE_ENABLE_FALSE 0x00000000 2947ec681f3Smrg#define NVC0C0_QMDV02_00_DEPENDENT_QMD_SCHEDULE_ENABLE_TRUE 0x00000001 2957ec681f3Smrg#define NVC0C0_QMDV02_00_DEPENDENT_QMD_TYPE MW(206:206) 2967ec681f3Smrg#define NVC0C0_QMDV02_00_DEPENDENT_QMD_TYPE_QUEUE 0x00000000 2977ec681f3Smrg#define NVC0C0_QMDV02_00_DEPENDENT_QMD_TYPE_GRID 0x00000001 2987ec681f3Smrg#define NVC0C0_QMDV02_00_DEPENDENT_QMD_FIELD_COPY MW(207:207) 2997ec681f3Smrg#define NVC0C0_QMDV02_00_DEPENDENT_QMD_FIELD_COPY_FALSE 0x00000000 3007ec681f3Smrg#define NVC0C0_QMDV02_00_DEPENDENT_QMD_FIELD_COPY_TRUE 0x00000001 3017ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_RESERVED_B MW(223:208) 3027ec681f3Smrg#define NVC0C0_QMDV02_00_CIRCULAR_QUEUE_SIZE MW(248:224) 3037ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_RESERVED_C MW(249:249) 3047ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_TEXTURE_HEADER_CACHE MW(250:250) 3057ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_TEXTURE_HEADER_CACHE_FALSE 0x00000000 3067ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_TEXTURE_HEADER_CACHE_TRUE 0x00000001 3077ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_TEXTURE_SAMPLER_CACHE MW(251:251) 3087ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_TEXTURE_SAMPLER_CACHE_FALSE 0x00000000 3097ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_TEXTURE_SAMPLER_CACHE_TRUE 0x00000001 3107ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_TEXTURE_DATA_CACHE MW(252:252) 3117ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_TEXTURE_DATA_CACHE_FALSE 0x00000000 3127ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_TEXTURE_DATA_CACHE_TRUE 0x00000001 3137ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_SHADER_DATA_CACHE MW(253:253) 3147ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_SHADER_DATA_CACHE_FALSE 0x00000000 3157ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_SHADER_DATA_CACHE_TRUE 0x00000001 3167ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_INSTRUCTION_CACHE MW(254:254) 3177ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_INSTRUCTION_CACHE_FALSE 0x00000000 3187ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_INSTRUCTION_CACHE_TRUE 0x00000001 3197ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_SHADER_CONSTANT_CACHE MW(255:255) 3207ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_SHADER_CONSTANT_CACHE_FALSE 0x00000000 3217ec681f3Smrg#define NVC0C0_QMDV02_00_INVALIDATE_SHADER_CONSTANT_CACHE_TRUE 0x00000001 3227ec681f3Smrg#define NVC0C0_QMDV02_00_PROGRAM_OFFSET MW(287:256) 3237ec681f3Smrg#define NVC0C0_QMDV02_00_CIRCULAR_QUEUE_ADDR_LOWER MW(319:288) 3247ec681f3Smrg#define NVC0C0_QMDV02_00_CIRCULAR_QUEUE_ADDR_UPPER MW(327:320) 3257ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_RESERVED_D MW(335:328) 3267ec681f3Smrg#define NVC0C0_QMDV02_00_CIRCULAR_QUEUE_ENTRY_SIZE MW(351:336) 3277ec681f3Smrg#define NVC0C0_QMDV02_00_CWD_REFERENCE_COUNT_ID MW(357:352) 3287ec681f3Smrg#define NVC0C0_QMDV02_00_CWD_REFERENCE_COUNT_DELTA_MINUS_ONE MW(365:358) 3297ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE_MEMBAR_TYPE MW(366:366) 3307ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE_MEMBAR_TYPE_FE_NONE 0x00000000 3317ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE_MEMBAR_TYPE_FE_SYSMEMBAR 0x00000001 3327ec681f3Smrg#define NVC0C0_QMDV02_00_CWD_REFERENCE_COUNT_INCR_ENABLE MW(367:367) 3337ec681f3Smrg#define NVC0C0_QMDV02_00_CWD_REFERENCE_COUNT_INCR_ENABLE_FALSE 0x00000000 3347ec681f3Smrg#define NVC0C0_QMDV02_00_CWD_REFERENCE_COUNT_INCR_ENABLE_TRUE 0x00000001 3357ec681f3Smrg#define NVC0C0_QMDV02_00_CWD_MEMBAR_TYPE MW(369:368) 3367ec681f3Smrg#define NVC0C0_QMDV02_00_CWD_MEMBAR_TYPE_L1_NONE 0x00000000 3377ec681f3Smrg#define NVC0C0_QMDV02_00_CWD_MEMBAR_TYPE_L1_SYSMEMBAR 0x00000001 3387ec681f3Smrg#define NVC0C0_QMDV02_00_CWD_MEMBAR_TYPE_L1_MEMBAR 0x00000003 3397ec681f3Smrg#define NVC0C0_QMDV02_00_SEQUENTIALLY_RUN_CTAS MW(370:370) 3407ec681f3Smrg#define NVC0C0_QMDV02_00_SEQUENTIALLY_RUN_CTAS_FALSE 0x00000000 3417ec681f3Smrg#define NVC0C0_QMDV02_00_SEQUENTIALLY_RUN_CTAS_TRUE 0x00000001 3427ec681f3Smrg#define NVC0C0_QMDV02_00_CWD_REFERENCE_COUNT_DECR_ENABLE MW(371:371) 3437ec681f3Smrg#define NVC0C0_QMDV02_00_CWD_REFERENCE_COUNT_DECR_ENABLE_FALSE 0x00000000 3447ec681f3Smrg#define NVC0C0_QMDV02_00_CWD_REFERENCE_COUNT_DECR_ENABLE_TRUE 0x00000001 3457ec681f3Smrg#define NVC0C0_QMDV02_00_THROTTLED MW(372:372) 3467ec681f3Smrg#define NVC0C0_QMDV02_00_THROTTLED_FALSE 0x00000000 3477ec681f3Smrg#define NVC0C0_QMDV02_00_THROTTLED_TRUE 0x00000001 3487ec681f3Smrg#define NVC0C0_QMDV02_00_API_VISIBLE_CALL_LIMIT MW(378:378) 3497ec681f3Smrg#define NVC0C0_QMDV02_00_API_VISIBLE_CALL_LIMIT__32 0x00000000 3507ec681f3Smrg#define NVC0C0_QMDV02_00_API_VISIBLE_CALL_LIMIT_NO_CHECK 0x00000001 3517ec681f3Smrg#define NVC0C0_QMDV02_00_SAMPLER_INDEX MW(382:382) 3527ec681f3Smrg#define NVC0C0_QMDV02_00_SAMPLER_INDEX_INDEPENDENTLY 0x00000000 3537ec681f3Smrg#define NVC0C0_QMDV02_00_SAMPLER_INDEX_VIA_HEADER_INDEX 0x00000001 3547ec681f3Smrg#define NVC0C0_QMDV02_00_CTA_RASTER_WIDTH MW(415:384) 3557ec681f3Smrg#define NVC0C0_QMDV02_00_CTA_RASTER_HEIGHT MW(431:416) 3567ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_RESERVED13A MW(447:432) 3577ec681f3Smrg#define NVC0C0_QMDV02_00_CTA_RASTER_DEPTH MW(463:448) 3587ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_RESERVED14A MW(479:464) 3597ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_RESERVED15A MW(511:480) 3607ec681f3Smrg#define NVC0C0_QMDV02_00_QUEUE_ENTRIES_PER_CTA_MINUS_ONE MW(518:512) 3617ec681f3Smrg#define NVC0C0_QMDV02_00_COALESCE_WAITING_PERIOD MW(529:522) 3627ec681f3Smrg#define NVC0C0_QMDV02_00_SHARED_MEMORY_SIZE MW(561:544) 3637ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_RESERVED_G MW(575:562) 3647ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_VERSION MW(579:576) 3657ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_MAJOR_VERSION MW(583:580) 3667ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_RESERVED_H MW(591:584) 3677ec681f3Smrg#define NVC0C0_QMDV02_00_CTA_THREAD_DIMENSION0 MW(607:592) 3687ec681f3Smrg#define NVC0C0_QMDV02_00_CTA_THREAD_DIMENSION1 MW(623:608) 3697ec681f3Smrg#define NVC0C0_QMDV02_00_CTA_THREAD_DIMENSION2 MW(639:624) 3707ec681f3Smrg#define NVC0C0_QMDV02_00_CONSTANT_BUFFER_VALID(i) MW((640+(i)*1):(640+(i)*1)) 3717ec681f3Smrg#define NVC0C0_QMDV02_00_CONSTANT_BUFFER_VALID_FALSE 0x00000000 3727ec681f3Smrg#define NVC0C0_QMDV02_00_CONSTANT_BUFFER_VALID_TRUE 0x00000001 3737ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_RESERVED_I MW(671:648) 3747ec681f3Smrg#define NVC0C0_QMDV02_00_SM_DISABLE_MASK_LOWER MW(703:672) 3757ec681f3Smrg#define NVC0C0_QMDV02_00_SM_DISABLE_MASK_UPPER MW(735:704) 3767ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_ADDRESS_LOWER MW(767:736) 3777ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_ADDRESS_UPPER MW(775:768) 3787ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_RESERVED_J MW(783:776) 3797ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_REDUCTION_OP MW(790:788) 3807ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_REDUCTION_OP_RED_ADD 0x00000000 3817ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_REDUCTION_OP_RED_MIN 0x00000001 3827ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_REDUCTION_OP_RED_MAX 0x00000002 3837ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_REDUCTION_OP_RED_INC 0x00000003 3847ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_REDUCTION_OP_RED_DEC 0x00000004 3857ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_REDUCTION_OP_RED_AND 0x00000005 3867ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_REDUCTION_OP_RED_OR 0x00000006 3877ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_REDUCTION_OP_RED_XOR 0x00000007 3887ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_RESERVED_K MW(791:791) 3897ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_REDUCTION_FORMAT MW(793:792) 3907ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_REDUCTION_FORMAT_UNSIGNED_32 0x00000000 3917ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_REDUCTION_FORMAT_SIGNED_32 0x00000001 3927ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_REDUCTION_ENABLE MW(794:794) 3937ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_REDUCTION_ENABLE_FALSE 0x00000000 3947ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_REDUCTION_ENABLE_TRUE 0x00000001 3957ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_STRUCTURE_SIZE MW(799:799) 3967ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_STRUCTURE_SIZE_FOUR_WORDS 0x00000000 3977ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_STRUCTURE_SIZE_ONE_WORD 0x00000001 3987ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE0_PAYLOAD MW(831:800) 3997ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_ADDRESS_LOWER MW(863:832) 4007ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_ADDRESS_UPPER MW(871:864) 4017ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_RESERVED_L MW(879:872) 4027ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_REDUCTION_OP MW(886:884) 4037ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_REDUCTION_OP_RED_ADD 0x00000000 4047ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_REDUCTION_OP_RED_MIN 0x00000001 4057ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_REDUCTION_OP_RED_MAX 0x00000002 4067ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_REDUCTION_OP_RED_INC 0x00000003 4077ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_REDUCTION_OP_RED_DEC 0x00000004 4087ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_REDUCTION_OP_RED_AND 0x00000005 4097ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_REDUCTION_OP_RED_OR 0x00000006 4107ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_REDUCTION_OP_RED_XOR 0x00000007 4117ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_RESERVED_M MW(887:887) 4127ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_REDUCTION_FORMAT MW(889:888) 4137ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_REDUCTION_FORMAT_UNSIGNED_32 0x00000000 4147ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_REDUCTION_FORMAT_SIGNED_32 0x00000001 4157ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_REDUCTION_ENABLE MW(890:890) 4167ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_REDUCTION_ENABLE_FALSE 0x00000000 4177ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_REDUCTION_ENABLE_TRUE 0x00000001 4187ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_STRUCTURE_SIZE MW(895:895) 4197ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_STRUCTURE_SIZE_FOUR_WORDS 0x00000000 4207ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_STRUCTURE_SIZE_ONE_WORD 0x00000001 4217ec681f3Smrg#define NVC0C0_QMDV02_00_RELEASE1_PAYLOAD MW(927:896) 4227ec681f3Smrg#define NVC0C0_QMDV02_00_SHADER_LOCAL_MEMORY_LOW_SIZE MW(951:928) 4237ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_RESERVED_N MW(954:952) 4247ec681f3Smrg#define NVC0C0_QMDV02_00_BARRIER_COUNT MW(959:955) 4257ec681f3Smrg#define NVC0C0_QMDV02_00_SHADER_LOCAL_MEMORY_HIGH_SIZE MW(983:960) 4267ec681f3Smrg#define NVC0C0_QMDV02_00_REGISTER_COUNT MW(991:984) 4277ec681f3Smrg#define NVC0C0_QMDV02_00_SHADER_LOCAL_MEMORY_CRS_SIZE MW(1015:992) 4287ec681f3Smrg#define NVC0C0_QMDV02_00_SASS_VERSION MW(1023:1016) 4297ec681f3Smrg#define NVC0C0_QMDV02_00_CONSTANT_BUFFER_ADDR_LOWER(i) MW((1055+(i)*64):(1024+(i)*64)) 4307ec681f3Smrg#define NVC0C0_QMDV02_00_CONSTANT_BUFFER_ADDR_UPPER(i) MW((1072+(i)*64):(1056+(i)*64)) 4317ec681f3Smrg#define NVC0C0_QMDV02_00_CONSTANT_BUFFER_RESERVED_ADDR(i) MW((1073+(i)*64):(1073+(i)*64)) 4327ec681f3Smrg#define NVC0C0_QMDV02_00_CONSTANT_BUFFER_INVALIDATE(i) MW((1074+(i)*64):(1074+(i)*64)) 4337ec681f3Smrg#define NVC0C0_QMDV02_00_CONSTANT_BUFFER_INVALIDATE_FALSE 0x00000000 4347ec681f3Smrg#define NVC0C0_QMDV02_00_CONSTANT_BUFFER_INVALIDATE_TRUE 0x00000001 4357ec681f3Smrg#define NVC0C0_QMDV02_00_CONSTANT_BUFFER_SIZE_SHIFTED4(i) MW((1087+(i)*64):(1075+(i)*64)) 4367ec681f3Smrg#define NVC0C0_QMDV02_00_HW_ONLY_INNER_GET MW(1566:1536) 4377ec681f3Smrg#define NVC0C0_QMDV02_00_HW_ONLY_REQUIRE_SCHEDULING_PCAS MW(1567:1567) 4387ec681f3Smrg#define NVC0C0_QMDV02_00_HW_ONLY_INNER_PUT MW(1598:1568) 4397ec681f3Smrg#define NVC0C0_QMDV02_00_HW_ONLY_SCG_TYPE MW(1599:1599) 4407ec681f3Smrg#define NVC0C0_QMDV02_00_HW_ONLY_SPAN_LIST_HEAD_INDEX MW(1629:1600) 4417ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_RESERVED_Q MW(1630:1630) 4427ec681f3Smrg#define NVC0C0_QMDV02_00_HW_ONLY_SPAN_LIST_HEAD_INDEX_VALID MW(1631:1631) 4437ec681f3Smrg#define NVC0C0_QMDV02_00_HW_ONLY_SPAN_LIST_HEAD_INDEX_VALID_FALSE 0x00000000 4447ec681f3Smrg#define NVC0C0_QMDV02_00_HW_ONLY_SPAN_LIST_HEAD_INDEX_VALID_TRUE 0x00000001 4457ec681f3Smrg#define NVC0C0_QMDV02_00_HW_ONLY_SKED_NEXT_QMD_POINTER MW(1663:1632) 4467ec681f3Smrg#define NVC0C0_QMDV02_00_CTA_RASTER_WIDTH_RESUME MW(1695:1664) 4477ec681f3Smrg#define NVC0C0_QMDV02_00_CTA_RASTER_HEIGHT_RESUME MW(1711:1696) 4487ec681f3Smrg#define NVC0C0_QMDV02_00_CTA_RASTER_DEPTH_RESUME MW(1727:1712) 4497ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_SPARE_G MW(1759:1728) 4507ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_SPARE_H MW(1791:1760) 4517ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_SPARE_I MW(1823:1792) 4527ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_SPARE_J MW(1855:1824) 4537ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_SPARE_K MW(1887:1856) 4547ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_SPARE_L MW(1919:1888) 4557ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_SPARE_M MW(1951:1920) 4567ec681f3Smrg#define NVC0C0_QMDV02_00_QMD_SPARE_N MW(1983:1952) 4577ec681f3Smrg#define NVC0C0_QMDV02_00_DEBUG_ID_UPPER MW(2015:1984) 4587ec681f3Smrg#define NVC0C0_QMDV02_00_DEBUG_ID_LOWER MW(2047:2016) 4597ec681f3Smrg 4607ec681f3Smrg 4617ec681f3Smrg/* 4627ec681f3Smrg** Queue Meta Data, Version 02_01 4637ec681f3Smrg */ 4647ec681f3Smrg 4657ec681f3Smrg#define NVC0C0_QMDV02_01_OUTER_PUT MW(30:0) 4667ec681f3Smrg#define NVC0C0_QMDV02_01_OUTER_OVERFLOW MW(31:31) 4677ec681f3Smrg#define NVC0C0_QMDV02_01_OUTER_GET MW(62:32) 4687ec681f3Smrg#define NVC0C0_QMDV02_01_OUTER_STICKY_OVERFLOW MW(63:63) 4697ec681f3Smrg#define NVC0C0_QMDV02_01_INNER_GET MW(94:64) 4707ec681f3Smrg#define NVC0C0_QMDV02_01_INNER_OVERFLOW MW(95:95) 4717ec681f3Smrg#define NVC0C0_QMDV02_01_INNER_PUT MW(126:96) 4727ec681f3Smrg#define NVC0C0_QMDV02_01_INNER_STICKY_OVERFLOW MW(127:127) 4737ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_GROUP_ID MW(133:128) 4747ec681f3Smrg#define NVC0C0_QMDV02_01_SM_GLOBAL_CACHING_ENABLE MW(134:134) 4757ec681f3Smrg#define NVC0C0_QMDV02_01_RUN_CTA_IN_ONE_SM_PARTITION MW(135:135) 4767ec681f3Smrg#define NVC0C0_QMDV02_01_RUN_CTA_IN_ONE_SM_PARTITION_FALSE 0x00000000 4777ec681f3Smrg#define NVC0C0_QMDV02_01_RUN_CTA_IN_ONE_SM_PARTITION_TRUE 0x00000001 4787ec681f3Smrg#define NVC0C0_QMDV02_01_IS_QUEUE MW(136:136) 4797ec681f3Smrg#define NVC0C0_QMDV02_01_IS_QUEUE_FALSE 0x00000000 4807ec681f3Smrg#define NVC0C0_QMDV02_01_IS_QUEUE_TRUE 0x00000001 4817ec681f3Smrg#define NVC0C0_QMDV02_01_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST MW(137:137) 4827ec681f3Smrg#define NVC0C0_QMDV02_01_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST_FALSE 0x00000000 4837ec681f3Smrg#define NVC0C0_QMDV02_01_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST_TRUE 0x00000001 4847ec681f3Smrg#define NVC0C0_QMDV02_01_SEMAPHORE_RELEASE_ENABLE0 MW(138:138) 4857ec681f3Smrg#define NVC0C0_QMDV02_01_SEMAPHORE_RELEASE_ENABLE0_FALSE 0x00000000 4867ec681f3Smrg#define NVC0C0_QMDV02_01_SEMAPHORE_RELEASE_ENABLE0_TRUE 0x00000001 4877ec681f3Smrg#define NVC0C0_QMDV02_01_SEMAPHORE_RELEASE_ENABLE1 MW(139:139) 4887ec681f3Smrg#define NVC0C0_QMDV02_01_SEMAPHORE_RELEASE_ENABLE1_FALSE 0x00000000 4897ec681f3Smrg#define NVC0C0_QMDV02_01_SEMAPHORE_RELEASE_ENABLE1_TRUE 0x00000001 4907ec681f3Smrg#define NVC0C0_QMDV02_01_REQUIRE_SCHEDULING_PCAS MW(140:140) 4917ec681f3Smrg#define NVC0C0_QMDV02_01_REQUIRE_SCHEDULING_PCAS_FALSE 0x00000000 4927ec681f3Smrg#define NVC0C0_QMDV02_01_REQUIRE_SCHEDULING_PCAS_TRUE 0x00000001 4937ec681f3Smrg#define NVC0C0_QMDV02_01_DEPENDENT_QMD_SCHEDULE_ENABLE MW(141:141) 4947ec681f3Smrg#define NVC0C0_QMDV02_01_DEPENDENT_QMD_SCHEDULE_ENABLE_FALSE 0x00000000 4957ec681f3Smrg#define NVC0C0_QMDV02_01_DEPENDENT_QMD_SCHEDULE_ENABLE_TRUE 0x00000001 4967ec681f3Smrg#define NVC0C0_QMDV02_01_DEPENDENT_QMD_TYPE MW(142:142) 4977ec681f3Smrg#define NVC0C0_QMDV02_01_DEPENDENT_QMD_TYPE_QUEUE 0x00000000 4987ec681f3Smrg#define NVC0C0_QMDV02_01_DEPENDENT_QMD_TYPE_GRID 0x00000001 4997ec681f3Smrg#define NVC0C0_QMDV02_01_DEPENDENT_QMD_FIELD_COPY MW(143:143) 5007ec681f3Smrg#define NVC0C0_QMDV02_01_DEPENDENT_QMD_FIELD_COPY_FALSE 0x00000000 5017ec681f3Smrg#define NVC0C0_QMDV02_01_DEPENDENT_QMD_FIELD_COPY_TRUE 0x00000001 5027ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_RESERVED_B MW(159:144) 5037ec681f3Smrg#define NVC0C0_QMDV02_01_CIRCULAR_QUEUE_SIZE MW(184:160) 5047ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_RESERVED_C MW(185:185) 5057ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_TEXTURE_HEADER_CACHE MW(186:186) 5067ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_TEXTURE_HEADER_CACHE_FALSE 0x00000000 5077ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_TEXTURE_HEADER_CACHE_TRUE 0x00000001 5087ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_TEXTURE_SAMPLER_CACHE MW(187:187) 5097ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_TEXTURE_SAMPLER_CACHE_FALSE 0x00000000 5107ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_TEXTURE_SAMPLER_CACHE_TRUE 0x00000001 5117ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_TEXTURE_DATA_CACHE MW(188:188) 5127ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_TEXTURE_DATA_CACHE_FALSE 0x00000000 5137ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_TEXTURE_DATA_CACHE_TRUE 0x00000001 5147ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_SHADER_DATA_CACHE MW(189:189) 5157ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_SHADER_DATA_CACHE_FALSE 0x00000000 5167ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_SHADER_DATA_CACHE_TRUE 0x00000001 5177ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_INSTRUCTION_CACHE MW(190:190) 5187ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_INSTRUCTION_CACHE_FALSE 0x00000000 5197ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_INSTRUCTION_CACHE_TRUE 0x00000001 5207ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_SHADER_CONSTANT_CACHE MW(191:191) 5217ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_SHADER_CONSTANT_CACHE_FALSE 0x00000000 5227ec681f3Smrg#define NVC0C0_QMDV02_01_INVALIDATE_SHADER_CONSTANT_CACHE_TRUE 0x00000001 5237ec681f3Smrg#define NVC0C0_QMDV02_01_CTA_RASTER_WIDTH_RESUME MW(223:192) 5247ec681f3Smrg#define NVC0C0_QMDV02_01_CTA_RASTER_HEIGHT_RESUME MW(239:224) 5257ec681f3Smrg#define NVC0C0_QMDV02_01_CTA_RASTER_DEPTH_RESUME MW(255:240) 5267ec681f3Smrg#define NVC0C0_QMDV02_01_PROGRAM_OFFSET MW(287:256) 5277ec681f3Smrg#define NVC0C0_QMDV02_01_CIRCULAR_QUEUE_ADDR_LOWER MW(319:288) 5287ec681f3Smrg#define NVC0C0_QMDV02_01_CIRCULAR_QUEUE_ADDR_UPPER MW(327:320) 5297ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_RESERVED_D MW(335:328) 5307ec681f3Smrg#define NVC0C0_QMDV02_01_CIRCULAR_QUEUE_ENTRY_SIZE MW(351:336) 5317ec681f3Smrg#define NVC0C0_QMDV02_01_CWD_REFERENCE_COUNT_ID MW(357:352) 5327ec681f3Smrg#define NVC0C0_QMDV02_01_CWD_REFERENCE_COUNT_DELTA_MINUS_ONE MW(365:358) 5337ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE_MEMBAR_TYPE MW(366:366) 5347ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE_MEMBAR_TYPE_FE_NONE 0x00000000 5357ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE_MEMBAR_TYPE_FE_SYSMEMBAR 0x00000001 5367ec681f3Smrg#define NVC0C0_QMDV02_01_CWD_REFERENCE_COUNT_INCR_ENABLE MW(367:367) 5377ec681f3Smrg#define NVC0C0_QMDV02_01_CWD_REFERENCE_COUNT_INCR_ENABLE_FALSE 0x00000000 5387ec681f3Smrg#define NVC0C0_QMDV02_01_CWD_REFERENCE_COUNT_INCR_ENABLE_TRUE 0x00000001 5397ec681f3Smrg#define NVC0C0_QMDV02_01_CWD_MEMBAR_TYPE MW(369:368) 5407ec681f3Smrg#define NVC0C0_QMDV02_01_CWD_MEMBAR_TYPE_L1_NONE 0x00000000 5417ec681f3Smrg#define NVC0C0_QMDV02_01_CWD_MEMBAR_TYPE_L1_SYSMEMBAR 0x00000001 5427ec681f3Smrg#define NVC0C0_QMDV02_01_CWD_MEMBAR_TYPE_L1_MEMBAR 0x00000003 5437ec681f3Smrg#define NVC0C0_QMDV02_01_SEQUENTIALLY_RUN_CTAS MW(370:370) 5447ec681f3Smrg#define NVC0C0_QMDV02_01_SEQUENTIALLY_RUN_CTAS_FALSE 0x00000000 5457ec681f3Smrg#define NVC0C0_QMDV02_01_SEQUENTIALLY_RUN_CTAS_TRUE 0x00000001 5467ec681f3Smrg#define NVC0C0_QMDV02_01_CWD_REFERENCE_COUNT_DECR_ENABLE MW(371:371) 5477ec681f3Smrg#define NVC0C0_QMDV02_01_CWD_REFERENCE_COUNT_DECR_ENABLE_FALSE 0x00000000 5487ec681f3Smrg#define NVC0C0_QMDV02_01_CWD_REFERENCE_COUNT_DECR_ENABLE_TRUE 0x00000001 5497ec681f3Smrg#define NVC0C0_QMDV02_01_THROTTLED MW(372:372) 5507ec681f3Smrg#define NVC0C0_QMDV02_01_THROTTLED_FALSE 0x00000000 5517ec681f3Smrg#define NVC0C0_QMDV02_01_THROTTLED_TRUE 0x00000001 5527ec681f3Smrg#define NVC0C0_QMDV02_01_API_VISIBLE_CALL_LIMIT MW(378:378) 5537ec681f3Smrg#define NVC0C0_QMDV02_01_API_VISIBLE_CALL_LIMIT__32 0x00000000 5547ec681f3Smrg#define NVC0C0_QMDV02_01_API_VISIBLE_CALL_LIMIT_NO_CHECK 0x00000001 5557ec681f3Smrg#define NVC0C0_QMDV02_01_SAMPLER_INDEX MW(382:382) 5567ec681f3Smrg#define NVC0C0_QMDV02_01_SAMPLER_INDEX_INDEPENDENTLY 0x00000000 5577ec681f3Smrg#define NVC0C0_QMDV02_01_SAMPLER_INDEX_VIA_HEADER_INDEX 0x00000001 5587ec681f3Smrg#define NVC0C0_QMDV02_01_CTA_RASTER_WIDTH MW(415:384) 5597ec681f3Smrg#define NVC0C0_QMDV02_01_CTA_RASTER_HEIGHT MW(431:416) 5607ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_RESERVED13A MW(447:432) 5617ec681f3Smrg#define NVC0C0_QMDV02_01_CTA_RASTER_DEPTH MW(463:448) 5627ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_RESERVED14A MW(479:464) 5637ec681f3Smrg#define NVC0C0_QMDV02_01_DEPENDENT_QMD_POINTER MW(511:480) 5647ec681f3Smrg#define NVC0C0_QMDV02_01_QUEUE_ENTRIES_PER_CTA_MINUS_ONE MW(518:512) 5657ec681f3Smrg#define NVC0C0_QMDV02_01_COALESCE_WAITING_PERIOD MW(529:522) 5667ec681f3Smrg#define NVC0C0_QMDV02_01_SHARED_MEMORY_SIZE MW(561:544) 5677ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_RESERVED_G MW(575:562) 5687ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_VERSION MW(579:576) 5697ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_MAJOR_VERSION MW(583:580) 5707ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_RESERVED_H MW(591:584) 5717ec681f3Smrg#define NVC0C0_QMDV02_01_CTA_THREAD_DIMENSION0 MW(607:592) 5727ec681f3Smrg#define NVC0C0_QMDV02_01_CTA_THREAD_DIMENSION1 MW(623:608) 5737ec681f3Smrg#define NVC0C0_QMDV02_01_CTA_THREAD_DIMENSION2 MW(639:624) 5747ec681f3Smrg#define NVC0C0_QMDV02_01_CONSTANT_BUFFER_VALID(i) MW((640+(i)*1):(640+(i)*1)) 5757ec681f3Smrg#define NVC0C0_QMDV02_01_CONSTANT_BUFFER_VALID_FALSE 0x00000000 5767ec681f3Smrg#define NVC0C0_QMDV02_01_CONSTANT_BUFFER_VALID_TRUE 0x00000001 5777ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_RESERVED_I MW(671:648) 5787ec681f3Smrg#define NVC0C0_QMDV02_01_SM_DISABLE_MASK_LOWER MW(703:672) 5797ec681f3Smrg#define NVC0C0_QMDV02_01_SM_DISABLE_MASK_UPPER MW(735:704) 5807ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_ADDRESS_LOWER MW(767:736) 5817ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_ADDRESS_UPPER MW(775:768) 5827ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_RESERVED_J MW(783:776) 5837ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_REDUCTION_OP MW(790:788) 5847ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_REDUCTION_OP_RED_ADD 0x00000000 5857ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_REDUCTION_OP_RED_MIN 0x00000001 5867ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_REDUCTION_OP_RED_MAX 0x00000002 5877ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_REDUCTION_OP_RED_INC 0x00000003 5887ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_REDUCTION_OP_RED_DEC 0x00000004 5897ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_REDUCTION_OP_RED_AND 0x00000005 5907ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_REDUCTION_OP_RED_OR 0x00000006 5917ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_REDUCTION_OP_RED_XOR 0x00000007 5927ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_RESERVED_K MW(791:791) 5937ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_REDUCTION_FORMAT MW(793:792) 5947ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_REDUCTION_FORMAT_UNSIGNED_32 0x00000000 5957ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_REDUCTION_FORMAT_SIGNED_32 0x00000001 5967ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_REDUCTION_ENABLE MW(794:794) 5977ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_REDUCTION_ENABLE_FALSE 0x00000000 5987ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_REDUCTION_ENABLE_TRUE 0x00000001 5997ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_STRUCTURE_SIZE MW(799:799) 6007ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_STRUCTURE_SIZE_FOUR_WORDS 0x00000000 6017ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_STRUCTURE_SIZE_ONE_WORD 0x00000001 6027ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE0_PAYLOAD MW(831:800) 6037ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_ADDRESS_LOWER MW(863:832) 6047ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_ADDRESS_UPPER MW(871:864) 6057ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_RESERVED_L MW(879:872) 6067ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_REDUCTION_OP MW(886:884) 6077ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_REDUCTION_OP_RED_ADD 0x00000000 6087ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_REDUCTION_OP_RED_MIN 0x00000001 6097ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_REDUCTION_OP_RED_MAX 0x00000002 6107ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_REDUCTION_OP_RED_INC 0x00000003 6117ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_REDUCTION_OP_RED_DEC 0x00000004 6127ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_REDUCTION_OP_RED_AND 0x00000005 6137ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_REDUCTION_OP_RED_OR 0x00000006 6147ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_REDUCTION_OP_RED_XOR 0x00000007 6157ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_RESERVED_M MW(887:887) 6167ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_REDUCTION_FORMAT MW(889:888) 6177ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_REDUCTION_FORMAT_UNSIGNED_32 0x00000000 6187ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_REDUCTION_FORMAT_SIGNED_32 0x00000001 6197ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_REDUCTION_ENABLE MW(890:890) 6207ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_REDUCTION_ENABLE_FALSE 0x00000000 6217ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_REDUCTION_ENABLE_TRUE 0x00000001 6227ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_STRUCTURE_SIZE MW(895:895) 6237ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_STRUCTURE_SIZE_FOUR_WORDS 0x00000000 6247ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_STRUCTURE_SIZE_ONE_WORD 0x00000001 6257ec681f3Smrg#define NVC0C0_QMDV02_01_RELEASE1_PAYLOAD MW(927:896) 6267ec681f3Smrg#define NVC0C0_QMDV02_01_SHADER_LOCAL_MEMORY_LOW_SIZE MW(951:928) 6277ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_RESERVED_N MW(954:952) 6287ec681f3Smrg#define NVC0C0_QMDV02_01_BARRIER_COUNT MW(959:955) 6297ec681f3Smrg#define NVC0C0_QMDV02_01_SHADER_LOCAL_MEMORY_HIGH_SIZE MW(983:960) 6307ec681f3Smrg#define NVC0C0_QMDV02_01_REGISTER_COUNT MW(991:984) 6317ec681f3Smrg#define NVC0C0_QMDV02_01_SHADER_LOCAL_MEMORY_CRS_SIZE MW(1015:992) 6327ec681f3Smrg#define NVC0C0_QMDV02_01_SASS_VERSION MW(1023:1016) 6337ec681f3Smrg#define NVC0C0_QMDV02_01_CONSTANT_BUFFER_ADDR_LOWER(i) MW((1055+(i)*64):(1024+(i)*64)) 6347ec681f3Smrg#define NVC0C0_QMDV02_01_CONSTANT_BUFFER_ADDR_UPPER(i) MW((1072+(i)*64):(1056+(i)*64)) 6357ec681f3Smrg#define NVC0C0_QMDV02_01_CONSTANT_BUFFER_RESERVED_ADDR(i) MW((1073+(i)*64):(1073+(i)*64)) 6367ec681f3Smrg#define NVC0C0_QMDV02_01_CONSTANT_BUFFER_INVALIDATE(i) MW((1074+(i)*64):(1074+(i)*64)) 6377ec681f3Smrg#define NVC0C0_QMDV02_01_CONSTANT_BUFFER_INVALIDATE_FALSE 0x00000000 6387ec681f3Smrg#define NVC0C0_QMDV02_01_CONSTANT_BUFFER_INVALIDATE_TRUE 0x00000001 6397ec681f3Smrg#define NVC0C0_QMDV02_01_CONSTANT_BUFFER_SIZE_SHIFTED4(i) MW((1087+(i)*64):(1075+(i)*64)) 6407ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_RESERVED_R MW(1567:1536) 6417ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_RESERVED_S MW(1599:1568) 6427ec681f3Smrg#define NVC0C0_QMDV02_01_HW_ONLY_INNER_GET MW(1630:1600) 6437ec681f3Smrg#define NVC0C0_QMDV02_01_HW_ONLY_REQUIRE_SCHEDULING_PCAS MW(1631:1631) 6447ec681f3Smrg#define NVC0C0_QMDV02_01_HW_ONLY_INNER_PUT MW(1662:1632) 6457ec681f3Smrg#define NVC0C0_QMDV02_01_HW_ONLY_SCG_TYPE MW(1663:1663) 6467ec681f3Smrg#define NVC0C0_QMDV02_01_HW_ONLY_SPAN_LIST_HEAD_INDEX MW(1693:1664) 6477ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_RESERVED_Q MW(1694:1694) 6487ec681f3Smrg#define NVC0C0_QMDV02_01_HW_ONLY_SPAN_LIST_HEAD_INDEX_VALID MW(1695:1695) 6497ec681f3Smrg#define NVC0C0_QMDV02_01_HW_ONLY_SPAN_LIST_HEAD_INDEX_VALID_FALSE 0x00000000 6507ec681f3Smrg#define NVC0C0_QMDV02_01_HW_ONLY_SPAN_LIST_HEAD_INDEX_VALID_TRUE 0x00000001 6517ec681f3Smrg#define NVC0C0_QMDV02_01_HW_ONLY_SKED_NEXT_QMD_POINTER MW(1727:1696) 6527ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_SPARE_G MW(1759:1728) 6537ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_SPARE_H MW(1791:1760) 6547ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_SPARE_I MW(1823:1792) 6557ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_SPARE_J MW(1855:1824) 6567ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_SPARE_K MW(1887:1856) 6577ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_SPARE_L MW(1919:1888) 6587ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_SPARE_M MW(1951:1920) 6597ec681f3Smrg#define NVC0C0_QMDV02_01_QMD_SPARE_N MW(1983:1952) 6607ec681f3Smrg#define NVC0C0_QMDV02_01_DEBUG_ID_UPPER MW(2015:1984) 6617ec681f3Smrg#define NVC0C0_QMDV02_01_DEBUG_ID_LOWER MW(2047:2016) 6627ec681f3Smrg 6637ec681f3Smrg 6647ec681f3Smrg 6657ec681f3Smrg#endif // #ifndef __CLC0C0QMD_H__ 666