17ec681f3Smrg/*******************************************************************************
27ec681f3Smrg    Copyright (c) 2001-2010 NVIDIA Corporation
37ec681f3Smrg
47ec681f3Smrg    Permission is hereby granted, free of charge, to any person obtaining a copy
57ec681f3Smrg    of this software and associated documentation files (the "Software"), to
67ec681f3Smrg    deal in the Software without restriction, including without limitation the
77ec681f3Smrg    rights to use, copy, modify, merge, publish, distribute, sublicense, and/or
87ec681f3Smrg    sell copies of the Software, and to permit persons to whom the Software is
97ec681f3Smrg    furnished to do so, subject to the following conditions:
107ec681f3Smrg
117ec681f3Smrg    The above copyright notice and this permission notice shall be
127ec681f3Smrg    included in all copies or substantial portions of the Software.
137ec681f3Smrg
147ec681f3Smrg    THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
157ec681f3Smrg    IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
167ec681f3Smrg    FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
177ec681f3Smrg    THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
187ec681f3Smrg    LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
197ec681f3Smrg    FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
207ec681f3Smrg    DEALINGS IN THE SOFTWARE.
217ec681f3Smrg
227ec681f3Smrg*******************************************************************************/
237ec681f3Smrg
247ec681f3Smrg/* AUTO GENERATED FILE -- DO NOT EDIT */
257ec681f3Smrg
267ec681f3Smrg#ifndef __CLC3C0QMD_H__
277ec681f3Smrg#define __CLC3C0QMD_H__
287ec681f3Smrg
297ec681f3Smrg/*
307ec681f3Smrg** Queue Meta Data, Version 02_02
317ec681f3Smrg */
327ec681f3Smrg
337ec681f3Smrg// The below C preprocessor definitions describe "multi-word" structures, where
347ec681f3Smrg// fields may have bit numbers beyond 32.  For example, MW(127:96) means
357ec681f3Smrg// the field is in bits 0-31 of word number 3 of the structure.  The "MW(X:Y)"
367ec681f3Smrg// syntax is to distinguish from similar "X:Y" single-word definitions: the
377ec681f3Smrg// macros historically used for single-word definitions would fail with
387ec681f3Smrg// multi-word definitions.
397ec681f3Smrg//
407ec681f3Smrg// See nvmisc.h:DRF_VAL_MW() in the source code of the kernel
417ec681f3Smrg// interface layer of nvidia.ko for an example of how to manipulate
427ec681f3Smrg// these MW(X:Y) definitions.
437ec681f3Smrg
447ec681f3Smrg#define NVC3C0_QMDV02_02_OUTER_PUT                                 MW(30:0)
457ec681f3Smrg#define NVC3C0_QMDV02_02_OUTER_OVERFLOW                            MW(31:31)
467ec681f3Smrg#define NVC3C0_QMDV02_02_OUTER_GET                                 MW(62:32)
477ec681f3Smrg#define NVC3C0_QMDV02_02_OUTER_STICKY_OVERFLOW                     MW(63:63)
487ec681f3Smrg#define NVC3C0_QMDV02_02_INNER_GET                                 MW(94:64)
497ec681f3Smrg#define NVC3C0_QMDV02_02_INNER_OVERFLOW                            MW(95:95)
507ec681f3Smrg#define NVC3C0_QMDV02_02_INNER_PUT                                 MW(126:96)
517ec681f3Smrg#define NVC3C0_QMDV02_02_INNER_STICKY_OVERFLOW                     MW(127:127)
527ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_GROUP_ID                              MW(133:128)
537ec681f3Smrg#define NVC3C0_QMDV02_02_SM_GLOBAL_CACHING_ENABLE                  MW(134:134)
547ec681f3Smrg#define NVC3C0_QMDV02_02_RUN_CTA_IN_ONE_SM_PARTITION               MW(135:135)
557ec681f3Smrg#define NVC3C0_QMDV02_02_RUN_CTA_IN_ONE_SM_PARTITION_FALSE         0x00000000
567ec681f3Smrg#define NVC3C0_QMDV02_02_RUN_CTA_IN_ONE_SM_PARTITION_TRUE          0x00000001
577ec681f3Smrg#define NVC3C0_QMDV02_02_IS_QUEUE                                  MW(136:136)
587ec681f3Smrg#define NVC3C0_QMDV02_02_IS_QUEUE_FALSE                            0x00000000
597ec681f3Smrg#define NVC3C0_QMDV02_02_IS_QUEUE_TRUE                             0x00000001
607ec681f3Smrg#define NVC3C0_QMDV02_02_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST      MW(137:137)
617ec681f3Smrg#define NVC3C0_QMDV02_02_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST_FALSE 0x00000000
627ec681f3Smrg#define NVC3C0_QMDV02_02_ADD_TO_HEAD_OF_QMD_GROUP_LINKED_LIST_TRUE 0x00000001
637ec681f3Smrg#define NVC3C0_QMDV02_02_SEMAPHORE_RELEASE_ENABLE0                 MW(138:138)
647ec681f3Smrg#define NVC3C0_QMDV02_02_SEMAPHORE_RELEASE_ENABLE0_FALSE           0x00000000
657ec681f3Smrg#define NVC3C0_QMDV02_02_SEMAPHORE_RELEASE_ENABLE0_TRUE            0x00000001
667ec681f3Smrg#define NVC3C0_QMDV02_02_SEMAPHORE_RELEASE_ENABLE1                 MW(139:139)
677ec681f3Smrg#define NVC3C0_QMDV02_02_SEMAPHORE_RELEASE_ENABLE1_FALSE           0x00000000
687ec681f3Smrg#define NVC3C0_QMDV02_02_SEMAPHORE_RELEASE_ENABLE1_TRUE            0x00000001
697ec681f3Smrg#define NVC3C0_QMDV02_02_REQUIRE_SCHEDULING_PCAS                   MW(140:140)
707ec681f3Smrg#define NVC3C0_QMDV02_02_REQUIRE_SCHEDULING_PCAS_FALSE             0x00000000
717ec681f3Smrg#define NVC3C0_QMDV02_02_REQUIRE_SCHEDULING_PCAS_TRUE              0x00000001
727ec681f3Smrg#define NVC3C0_QMDV02_02_DEPENDENT_QMD_SCHEDULE_ENABLE             MW(141:141)
737ec681f3Smrg#define NVC3C0_QMDV02_02_DEPENDENT_QMD_SCHEDULE_ENABLE_FALSE       0x00000000
747ec681f3Smrg#define NVC3C0_QMDV02_02_DEPENDENT_QMD_SCHEDULE_ENABLE_TRUE        0x00000001
757ec681f3Smrg#define NVC3C0_QMDV02_02_DEPENDENT_QMD_TYPE                        MW(142:142)
767ec681f3Smrg#define NVC3C0_QMDV02_02_DEPENDENT_QMD_TYPE_QUEUE                  0x00000000
777ec681f3Smrg#define NVC3C0_QMDV02_02_DEPENDENT_QMD_TYPE_GRID                   0x00000001
787ec681f3Smrg#define NVC3C0_QMDV02_02_DEPENDENT_QMD_FIELD_COPY                  MW(143:143)
797ec681f3Smrg#define NVC3C0_QMDV02_02_DEPENDENT_QMD_FIELD_COPY_FALSE            0x00000000
807ec681f3Smrg#define NVC3C0_QMDV02_02_DEPENDENT_QMD_FIELD_COPY_TRUE             0x00000001
817ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_RESERVED_B                            MW(159:144)
827ec681f3Smrg#define NVC3C0_QMDV02_02_CIRCULAR_QUEUE_SIZE                       MW(184:160)
837ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_RESERVED_C                            MW(185:185)
847ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_TEXTURE_HEADER_CACHE           MW(186:186)
857ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_TEXTURE_HEADER_CACHE_FALSE     0x00000000
867ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_TEXTURE_HEADER_CACHE_TRUE      0x00000001
877ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_TEXTURE_SAMPLER_CACHE          MW(187:187)
887ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_TEXTURE_SAMPLER_CACHE_FALSE    0x00000000
897ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_TEXTURE_SAMPLER_CACHE_TRUE     0x00000001
907ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_TEXTURE_DATA_CACHE             MW(188:188)
917ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_TEXTURE_DATA_CACHE_FALSE       0x00000000
927ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_TEXTURE_DATA_CACHE_TRUE        0x00000001
937ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_SHADER_DATA_CACHE              MW(189:189)
947ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_SHADER_DATA_CACHE_FALSE        0x00000000
957ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_SHADER_DATA_CACHE_TRUE         0x00000001
967ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_INSTRUCTION_CACHE              MW(190:190)
977ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_INSTRUCTION_CACHE_FALSE        0x00000000
987ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_INSTRUCTION_CACHE_TRUE         0x00000001
997ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_SHADER_CONSTANT_CACHE          MW(191:191)
1007ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_SHADER_CONSTANT_CACHE_FALSE    0x00000000
1017ec681f3Smrg#define NVC3C0_QMDV02_02_INVALIDATE_SHADER_CONSTANT_CACHE_TRUE     0x00000001
1027ec681f3Smrg#define NVC3C0_QMDV02_02_CTA_RASTER_WIDTH_RESUME                   MW(223:192)
1037ec681f3Smrg#define NVC3C0_QMDV02_02_CTA_RASTER_HEIGHT_RESUME                  MW(239:224)
1047ec681f3Smrg#define NVC3C0_QMDV02_02_CTA_RASTER_DEPTH_RESUME                   MW(255:240)
1057ec681f3Smrg#define NVC3C0_QMDV02_02_PROGRAM_OFFSET                            MW(287:256)
1067ec681f3Smrg#define NVC3C0_QMDV02_02_CIRCULAR_QUEUE_ADDR_LOWER                 MW(319:288)
1077ec681f3Smrg#define NVC3C0_QMDV02_02_CIRCULAR_QUEUE_ADDR_UPPER                 MW(327:320)
1087ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_RESERVED_D                            MW(335:328)
1097ec681f3Smrg#define NVC3C0_QMDV02_02_CIRCULAR_QUEUE_ENTRY_SIZE                 MW(351:336)
1107ec681f3Smrg#define NVC3C0_QMDV02_02_CWD_REFERENCE_COUNT_ID                    MW(357:352)
1117ec681f3Smrg#define NVC3C0_QMDV02_02_CWD_REFERENCE_COUNT_DELTA_MINUS_ONE       MW(365:358)
1127ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE_MEMBAR_TYPE                       MW(366:366)
1137ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE_MEMBAR_TYPE_FE_NONE               0x00000000
1147ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE_MEMBAR_TYPE_FE_SYSMEMBAR          0x00000001
1157ec681f3Smrg#define NVC3C0_QMDV02_02_CWD_REFERENCE_COUNT_INCR_ENABLE           MW(367:367)
1167ec681f3Smrg#define NVC3C0_QMDV02_02_CWD_REFERENCE_COUNT_INCR_ENABLE_FALSE     0x00000000
1177ec681f3Smrg#define NVC3C0_QMDV02_02_CWD_REFERENCE_COUNT_INCR_ENABLE_TRUE      0x00000001
1187ec681f3Smrg#define NVC3C0_QMDV02_02_CWD_MEMBAR_TYPE                           MW(369:368)
1197ec681f3Smrg#define NVC3C0_QMDV02_02_CWD_MEMBAR_TYPE_L1_NONE                   0x00000000
1207ec681f3Smrg#define NVC3C0_QMDV02_02_CWD_MEMBAR_TYPE_L1_SYSMEMBAR              0x00000001
1217ec681f3Smrg#define NVC3C0_QMDV02_02_CWD_MEMBAR_TYPE_L1_MEMBAR                 0x00000003
1227ec681f3Smrg#define NVC3C0_QMDV02_02_SEQUENTIALLY_RUN_CTAS                     MW(370:370)
1237ec681f3Smrg#define NVC3C0_QMDV02_02_SEQUENTIALLY_RUN_CTAS_FALSE               0x00000000
1247ec681f3Smrg#define NVC3C0_QMDV02_02_SEQUENTIALLY_RUN_CTAS_TRUE                0x00000001
1257ec681f3Smrg#define NVC3C0_QMDV02_02_CWD_REFERENCE_COUNT_DECR_ENABLE           MW(371:371)
1267ec681f3Smrg#define NVC3C0_QMDV02_02_CWD_REFERENCE_COUNT_DECR_ENABLE_FALSE     0x00000000
1277ec681f3Smrg#define NVC3C0_QMDV02_02_CWD_REFERENCE_COUNT_DECR_ENABLE_TRUE      0x00000001
1287ec681f3Smrg#define NVC3C0_QMDV02_02_API_VISIBLE_CALL_LIMIT                    MW(378:378)
1297ec681f3Smrg#define NVC3C0_QMDV02_02_API_VISIBLE_CALL_LIMIT__32                0x00000000
1307ec681f3Smrg#define NVC3C0_QMDV02_02_API_VISIBLE_CALL_LIMIT_NO_CHECK           0x00000001
1317ec681f3Smrg#define NVC3C0_QMDV02_02_SAMPLER_INDEX                             MW(382:382)
1327ec681f3Smrg#define NVC3C0_QMDV02_02_SAMPLER_INDEX_INDEPENDENTLY               0x00000000
1337ec681f3Smrg#define NVC3C0_QMDV02_02_SAMPLER_INDEX_VIA_HEADER_INDEX            0x00000001
1347ec681f3Smrg#define NVC3C0_QMDV02_02_CTA_RASTER_WIDTH                          MW(415:384)
1357ec681f3Smrg#define NVC3C0_QMDV02_02_CTA_RASTER_HEIGHT                         MW(431:416)
1367ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_RESERVED13A                           MW(447:432)
1377ec681f3Smrg#define NVC3C0_QMDV02_02_CTA_RASTER_DEPTH                          MW(463:448)
1387ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_RESERVED14A                           MW(479:464)
1397ec681f3Smrg#define NVC3C0_QMDV02_02_DEPENDENT_QMD_POINTER                     MW(511:480)
1407ec681f3Smrg#define NVC3C0_QMDV02_02_QUEUE_ENTRIES_PER_CTA_MINUS_ONE           MW(518:512)
1417ec681f3Smrg#define NVC3C0_QMDV02_02_COALESCE_WAITING_PERIOD                   MW(529:522)
1427ec681f3Smrg#define NVC3C0_QMDV02_02_SHARED_MEMORY_SIZE                        MW(561:544)
1437ec681f3Smrg#define NVC3C0_QMDV02_02_MIN_SM_CONFIG_SHARED_MEM_SIZE             MW(568:562)
1447ec681f3Smrg#define NVC3C0_QMDV02_02_MAX_SM_CONFIG_SHARED_MEM_SIZE             MW(575:569)
1457ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_VERSION                               MW(579:576)
1467ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_MAJOR_VERSION                         MW(583:580)
1477ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_RESERVED_H                            MW(591:584)
1487ec681f3Smrg#define NVC3C0_QMDV02_02_CTA_THREAD_DIMENSION0                     MW(607:592)
1497ec681f3Smrg#define NVC3C0_QMDV02_02_CTA_THREAD_DIMENSION1                     MW(623:608)
1507ec681f3Smrg#define NVC3C0_QMDV02_02_CTA_THREAD_DIMENSION2                     MW(639:624)
1517ec681f3Smrg#define NVC3C0_QMDV02_02_CONSTANT_BUFFER_VALID(i)                  MW((640+(i)*1):(640+(i)*1))
1527ec681f3Smrg#define NVC3C0_QMDV02_02_CONSTANT_BUFFER_VALID_FALSE               0x00000000
1537ec681f3Smrg#define NVC3C0_QMDV02_02_CONSTANT_BUFFER_VALID_TRUE                0x00000001
1547ec681f3Smrg#define NVC3C0_QMDV02_02_REGISTER_COUNT_V                          MW(656:648)
1557ec681f3Smrg#define NVC3C0_QMDV02_02_TARGET_SM_CONFIG_SHARED_MEM_SIZE          MW(663:657)
1567ec681f3Smrg#define NVC3C0_QMDV02_02_FREE_CTA_SLOTS_EMPTY_SM                   MW(671:664)
1577ec681f3Smrg#define NVC3C0_QMDV02_02_SM_DISABLE_MASK_LOWER                     MW(703:672)
1587ec681f3Smrg#define NVC3C0_QMDV02_02_SM_DISABLE_MASK_UPPER                     MW(735:704)
1597ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_ADDRESS_LOWER                    MW(767:736)
1607ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_ADDRESS_UPPER                    MW(775:768)
1617ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_RESERVED_J                            MW(783:776)
1627ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_REDUCTION_OP                     MW(790:788)
1637ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_REDUCTION_OP_RED_ADD             0x00000000
1647ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_REDUCTION_OP_RED_MIN             0x00000001
1657ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_REDUCTION_OP_RED_MAX             0x00000002
1667ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_REDUCTION_OP_RED_INC             0x00000003
1677ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_REDUCTION_OP_RED_DEC             0x00000004
1687ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_REDUCTION_OP_RED_AND             0x00000005
1697ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_REDUCTION_OP_RED_OR              0x00000006
1707ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_REDUCTION_OP_RED_XOR             0x00000007
1717ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_RESERVED_K                            MW(791:791)
1727ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_REDUCTION_FORMAT                 MW(793:792)
1737ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_REDUCTION_FORMAT_UNSIGNED_32     0x00000000
1747ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_REDUCTION_FORMAT_SIGNED_32       0x00000001
1757ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_REDUCTION_ENABLE                 MW(794:794)
1767ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_REDUCTION_ENABLE_FALSE           0x00000000
1777ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_REDUCTION_ENABLE_TRUE            0x00000001
1787ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_STRUCTURE_SIZE                   MW(799:799)
1797ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_STRUCTURE_SIZE_FOUR_WORDS        0x00000000
1807ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_STRUCTURE_SIZE_ONE_WORD          0x00000001
1817ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE0_PAYLOAD                          MW(831:800)
1827ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_ADDRESS_LOWER                    MW(863:832)
1837ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_ADDRESS_UPPER                    MW(871:864)
1847ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_RESERVED_L                            MW(879:872)
1857ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_REDUCTION_OP                     MW(886:884)
1867ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_REDUCTION_OP_RED_ADD             0x00000000
1877ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_REDUCTION_OP_RED_MIN             0x00000001
1887ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_REDUCTION_OP_RED_MAX             0x00000002
1897ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_REDUCTION_OP_RED_INC             0x00000003
1907ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_REDUCTION_OP_RED_DEC             0x00000004
1917ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_REDUCTION_OP_RED_AND             0x00000005
1927ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_REDUCTION_OP_RED_OR              0x00000006
1937ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_REDUCTION_OP_RED_XOR             0x00000007
1947ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_RESERVED_M                            MW(887:887)
1957ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_REDUCTION_FORMAT                 MW(889:888)
1967ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_REDUCTION_FORMAT_UNSIGNED_32     0x00000000
1977ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_REDUCTION_FORMAT_SIGNED_32       0x00000001
1987ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_REDUCTION_ENABLE                 MW(890:890)
1997ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_REDUCTION_ENABLE_FALSE           0x00000000
2007ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_REDUCTION_ENABLE_TRUE            0x00000001
2017ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_STRUCTURE_SIZE                   MW(895:895)
2027ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_STRUCTURE_SIZE_FOUR_WORDS        0x00000000
2037ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_STRUCTURE_SIZE_ONE_WORD          0x00000001
2047ec681f3Smrg#define NVC3C0_QMDV02_02_RELEASE1_PAYLOAD                          MW(927:896)
2057ec681f3Smrg#define NVC3C0_QMDV02_02_SHADER_LOCAL_MEMORY_LOW_SIZE              MW(951:928)
2067ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_RESERVED_N                            MW(954:952)
2077ec681f3Smrg#define NVC3C0_QMDV02_02_BARRIER_COUNT                             MW(959:955)
2087ec681f3Smrg#define NVC3C0_QMDV02_02_SHADER_LOCAL_MEMORY_HIGH_SIZE             MW(983:960)
2097ec681f3Smrg#define NVC3C0_QMDV02_02_REGISTER_COUNT                            MW(991:984)
2107ec681f3Smrg#define NVC3C0_QMDV02_02_SHADER_LOCAL_MEMORY_CRS_SIZE              MW(1015:992)
2117ec681f3Smrg#define NVC3C0_QMDV02_02_SASS_VERSION                              MW(1023:1016)
2127ec681f3Smrg#define NVC3C0_QMDV02_02_CONSTANT_BUFFER_ADDR_LOWER(i)             MW((1055+(i)*64):(1024+(i)*64))
2137ec681f3Smrg#define NVC3C0_QMDV02_02_CONSTANT_BUFFER_ADDR_UPPER(i)             MW((1072+(i)*64):(1056+(i)*64))
2147ec681f3Smrg#define NVC3C0_QMDV02_02_CONSTANT_BUFFER_RESERVED_ADDR(i)          MW((1073+(i)*64):(1073+(i)*64))
2157ec681f3Smrg#define NVC3C0_QMDV02_02_CONSTANT_BUFFER_INVALIDATE(i)             MW((1074+(i)*64):(1074+(i)*64))
2167ec681f3Smrg#define NVC3C0_QMDV02_02_CONSTANT_BUFFER_INVALIDATE_FALSE          0x00000000
2177ec681f3Smrg#define NVC3C0_QMDV02_02_CONSTANT_BUFFER_INVALIDATE_TRUE           0x00000001
2187ec681f3Smrg#define NVC3C0_QMDV02_02_CONSTANT_BUFFER_SIZE_SHIFTED4(i)          MW((1087+(i)*64):(1075+(i)*64))
2197ec681f3Smrg#define NVC3C0_QMDV02_02_PROGRAM_ADDRESS_LOWER                     MW(1567:1536)
2207ec681f3Smrg#define NVC3C0_QMDV02_02_PROGRAM_ADDRESS_UPPER                     MW(1584:1568)
2217ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_RESERVED_S                            MW(1599:1585)
2227ec681f3Smrg#define NVC3C0_QMDV02_02_HW_ONLY_INNER_GET                         MW(1630:1600)
2237ec681f3Smrg#define NVC3C0_QMDV02_02_HW_ONLY_REQUIRE_SCHEDULING_PCAS           MW(1631:1631)
2247ec681f3Smrg#define NVC3C0_QMDV02_02_HW_ONLY_INNER_PUT                         MW(1662:1632)
2257ec681f3Smrg#define NVC3C0_QMDV02_02_HW_ONLY_SCG_TYPE                          MW(1663:1663)
2267ec681f3Smrg#define NVC3C0_QMDV02_02_HW_ONLY_SPAN_LIST_HEAD_INDEX              MW(1693:1664)
2277ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_RESERVED_Q                            MW(1694:1694)
2287ec681f3Smrg#define NVC3C0_QMDV02_02_HW_ONLY_SPAN_LIST_HEAD_INDEX_VALID        MW(1695:1695)
2297ec681f3Smrg#define NVC3C0_QMDV02_02_HW_ONLY_SPAN_LIST_HEAD_INDEX_VALID_FALSE  0x00000000
2307ec681f3Smrg#define NVC3C0_QMDV02_02_HW_ONLY_SPAN_LIST_HEAD_INDEX_VALID_TRUE   0x00000001
2317ec681f3Smrg#define NVC3C0_QMDV02_02_HW_ONLY_SKED_NEXT_QMD_POINTER             MW(1727:1696)
2327ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_SPARE_G                               MW(1759:1728)
2337ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_SPARE_H                               MW(1791:1760)
2347ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_SPARE_I                               MW(1823:1792)
2357ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_SPARE_J                               MW(1855:1824)
2367ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_SPARE_K                               MW(1887:1856)
2377ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_SPARE_L                               MW(1919:1888)
2387ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_SPARE_M                               MW(1951:1920)
2397ec681f3Smrg#define NVC3C0_QMDV02_02_QMD_SPARE_N                               MW(1983:1952)
2407ec681f3Smrg#define NVC3C0_QMDV02_02_DEBUG_ID_UPPER                            MW(2015:1984)
2417ec681f3Smrg#define NVC3C0_QMDV02_02_DEBUG_ID_LOWER                            MW(2047:2016)
2427ec681f3Smrg
2437ec681f3Smrg
2447ec681f3Smrg
2457ec681f3Smrg#endif // #ifndef __CLC3C0QMD_H__
246