17ec681f3Smrg/*
27ec681f3Smrg * Copyright 2014, 2015 Red Hat.
37ec681f3Smrg *
47ec681f3Smrg * Permission is hereby granted, free of charge, to any person obtaining a
57ec681f3Smrg * copy of this software and associated documentation files (the "Software"),
67ec681f3Smrg * to deal in the Software without restriction, including without limitation
77ec681f3Smrg * on the rights to use, copy, modify, merge, publish, distribute, sub
87ec681f3Smrg * license, and/or sell copies of the Software, and to permit persons to whom
97ec681f3Smrg * the Software is furnished to do so, subject to the following conditions:
107ec681f3Smrg *
117ec681f3Smrg * The above copyright notice and this permission notice (including the next
127ec681f3Smrg * paragraph) shall be included in all copies or substantial portions of the
137ec681f3Smrg * Software.
147ec681f3Smrg *
157ec681f3Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
167ec681f3Smrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
177ec681f3Smrg * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
187ec681f3Smrg * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
197ec681f3Smrg * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
207ec681f3Smrg * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
217ec681f3Smrg * USE OR OTHER DEALINGS IN THE SOFTWARE.
227ec681f3Smrg */
237ec681f3Smrg#ifndef VIRGL_HW_H
247ec681f3Smrg#define VIRGL_HW_H
257ec681f3Smrg
267ec681f3Smrg#include <stdint.h>
277ec681f3Smrg
287ec681f3Smrgstruct virgl_box {
297ec681f3Smrg	uint32_t x, y, z;
307ec681f3Smrg	uint32_t w, h, d;
317ec681f3Smrg};
327ec681f3Smrg
337ec681f3Smrg/* formats known by the HW device - based on gallium subset */
347ec681f3Smrgenum virgl_formats {
357ec681f3Smrg   VIRGL_FORMAT_NONE                    = 0,
367ec681f3Smrg   VIRGL_FORMAT_B8G8R8A8_UNORM          = 1,
377ec681f3Smrg   VIRGL_FORMAT_B8G8R8X8_UNORM          = 2,
387ec681f3Smrg   VIRGL_FORMAT_A8R8G8B8_UNORM          = 3,
397ec681f3Smrg   VIRGL_FORMAT_X8R8G8B8_UNORM          = 4,
407ec681f3Smrg   VIRGL_FORMAT_B5G5R5A1_UNORM          = 5,
417ec681f3Smrg   VIRGL_FORMAT_B4G4R4A4_UNORM          = 6,
427ec681f3Smrg   VIRGL_FORMAT_B5G6R5_UNORM            = 7,
437ec681f3Smrg   VIRGL_FORMAT_R10G10B10A2_UNORM       = 8,
447ec681f3Smrg   VIRGL_FORMAT_L8_UNORM                = 9,    /**< ubyte luminance */
457ec681f3Smrg   VIRGL_FORMAT_A8_UNORM                = 10,   /**< ubyte alpha */
467ec681f3Smrg   VIRGL_FORMAT_I8_UNORM                = 11,
477ec681f3Smrg   VIRGL_FORMAT_L8A8_UNORM              = 12,   /**< ubyte alpha, luminance */
487ec681f3Smrg   VIRGL_FORMAT_L16_UNORM               = 13,   /**< ushort luminance */
497ec681f3Smrg   VIRGL_FORMAT_UYVY                    = 14,
507ec681f3Smrg   VIRGL_FORMAT_YUYV                    = 15,
517ec681f3Smrg   VIRGL_FORMAT_Z16_UNORM               = 16,
527ec681f3Smrg   VIRGL_FORMAT_Z32_UNORM               = 17,
537ec681f3Smrg   VIRGL_FORMAT_Z32_FLOAT               = 18,
547ec681f3Smrg   VIRGL_FORMAT_Z24_UNORM_S8_UINT       = 19,
557ec681f3Smrg   VIRGL_FORMAT_S8_UINT_Z24_UNORM       = 20,
567ec681f3Smrg   VIRGL_FORMAT_Z24X8_UNORM             = 21,
577ec681f3Smrg   VIRGL_FORMAT_X8Z24_UNORM             = 22,
587ec681f3Smrg   VIRGL_FORMAT_S8_UINT                 = 23,   /**< ubyte stencil */
597ec681f3Smrg   VIRGL_FORMAT_R64_FLOAT               = 24,
607ec681f3Smrg   VIRGL_FORMAT_R64G64_FLOAT            = 25,
617ec681f3Smrg   VIRGL_FORMAT_R64G64B64_FLOAT         = 26,
627ec681f3Smrg   VIRGL_FORMAT_R64G64B64A64_FLOAT      = 27,
637ec681f3Smrg   VIRGL_FORMAT_R32_FLOAT               = 28,
647ec681f3Smrg   VIRGL_FORMAT_R32G32_FLOAT            = 29,
657ec681f3Smrg   VIRGL_FORMAT_R32G32B32_FLOAT         = 30,
667ec681f3Smrg   VIRGL_FORMAT_R32G32B32A32_FLOAT      = 31,
677ec681f3Smrg
687ec681f3Smrg   VIRGL_FORMAT_R32_UNORM               = 32,
697ec681f3Smrg   VIRGL_FORMAT_R32G32_UNORM            = 33,
707ec681f3Smrg   VIRGL_FORMAT_R32G32B32_UNORM         = 34,
717ec681f3Smrg   VIRGL_FORMAT_R32G32B32A32_UNORM      = 35,
727ec681f3Smrg   VIRGL_FORMAT_R32_USCALED             = 36,
737ec681f3Smrg   VIRGL_FORMAT_R32G32_USCALED          = 37,
747ec681f3Smrg   VIRGL_FORMAT_R32G32B32_USCALED       = 38,
757ec681f3Smrg   VIRGL_FORMAT_R32G32B32A32_USCALED    = 39,
767ec681f3Smrg   VIRGL_FORMAT_R32_SNORM               = 40,
777ec681f3Smrg   VIRGL_FORMAT_R32G32_SNORM            = 41,
787ec681f3Smrg   VIRGL_FORMAT_R32G32B32_SNORM         = 42,
797ec681f3Smrg   VIRGL_FORMAT_R32G32B32A32_SNORM      = 43,
807ec681f3Smrg   VIRGL_FORMAT_R32_SSCALED             = 44,
817ec681f3Smrg   VIRGL_FORMAT_R32G32_SSCALED          = 45,
827ec681f3Smrg   VIRGL_FORMAT_R32G32B32_SSCALED       = 46,
837ec681f3Smrg   VIRGL_FORMAT_R32G32B32A32_SSCALED    = 47,
847ec681f3Smrg
857ec681f3Smrg   VIRGL_FORMAT_R16_UNORM               = 48,
867ec681f3Smrg   VIRGL_FORMAT_R16G16_UNORM            = 49,
877ec681f3Smrg   VIRGL_FORMAT_R16G16B16_UNORM         = 50,
887ec681f3Smrg   VIRGL_FORMAT_R16G16B16A16_UNORM      = 51,
897ec681f3Smrg
907ec681f3Smrg   VIRGL_FORMAT_R16_USCALED             = 52,
917ec681f3Smrg   VIRGL_FORMAT_R16G16_USCALED          = 53,
927ec681f3Smrg   VIRGL_FORMAT_R16G16B16_USCALED       = 54,
937ec681f3Smrg   VIRGL_FORMAT_R16G16B16A16_USCALED    = 55,
947ec681f3Smrg
957ec681f3Smrg   VIRGL_FORMAT_R16_SNORM               = 56,
967ec681f3Smrg   VIRGL_FORMAT_R16G16_SNORM            = 57,
977ec681f3Smrg   VIRGL_FORMAT_R16G16B16_SNORM         = 58,
987ec681f3Smrg   VIRGL_FORMAT_R16G16B16A16_SNORM      = 59,
997ec681f3Smrg
1007ec681f3Smrg   VIRGL_FORMAT_R16_SSCALED             = 60,
1017ec681f3Smrg   VIRGL_FORMAT_R16G16_SSCALED          = 61,
1027ec681f3Smrg   VIRGL_FORMAT_R16G16B16_SSCALED       = 62,
1037ec681f3Smrg   VIRGL_FORMAT_R16G16B16A16_SSCALED    = 63,
1047ec681f3Smrg
1057ec681f3Smrg   VIRGL_FORMAT_R8_UNORM                = 64,
1067ec681f3Smrg   VIRGL_FORMAT_R8G8_UNORM              = 65,
1077ec681f3Smrg   VIRGL_FORMAT_R8G8B8_UNORM            = 66,
1087ec681f3Smrg   VIRGL_FORMAT_R8G8B8A8_UNORM          = 67,
1097ec681f3Smrg   VIRGL_FORMAT_X8B8G8R8_UNORM          = 68,
1107ec681f3Smrg
1117ec681f3Smrg   VIRGL_FORMAT_R8_USCALED              = 69,
1127ec681f3Smrg   VIRGL_FORMAT_R8G8_USCALED            = 70,
1137ec681f3Smrg   VIRGL_FORMAT_R8G8B8_USCALED          = 71,
1147ec681f3Smrg   VIRGL_FORMAT_R8G8B8A8_USCALED        = 72,
1157ec681f3Smrg
1167ec681f3Smrg   VIRGL_FORMAT_R8_SNORM                = 74,
1177ec681f3Smrg   VIRGL_FORMAT_R8G8_SNORM              = 75,
1187ec681f3Smrg   VIRGL_FORMAT_R8G8B8_SNORM            = 76,
1197ec681f3Smrg   VIRGL_FORMAT_R8G8B8A8_SNORM          = 77,
1207ec681f3Smrg
1217ec681f3Smrg   VIRGL_FORMAT_R8_SSCALED              = 82,
1227ec681f3Smrg   VIRGL_FORMAT_R8G8_SSCALED            = 83,
1237ec681f3Smrg   VIRGL_FORMAT_R8G8B8_SSCALED          = 84,
1247ec681f3Smrg   VIRGL_FORMAT_R8G8B8A8_SSCALED        = 85,
1257ec681f3Smrg
1267ec681f3Smrg   VIRGL_FORMAT_R32_FIXED               = 87,
1277ec681f3Smrg   VIRGL_FORMAT_R32G32_FIXED            = 88,
1287ec681f3Smrg   VIRGL_FORMAT_R32G32B32_FIXED         = 89,
1297ec681f3Smrg   VIRGL_FORMAT_R32G32B32A32_FIXED      = 90,
1307ec681f3Smrg
1317ec681f3Smrg   VIRGL_FORMAT_R16_FLOAT               = 91,
1327ec681f3Smrg   VIRGL_FORMAT_R16G16_FLOAT            = 92,
1337ec681f3Smrg   VIRGL_FORMAT_R16G16B16_FLOAT         = 93,
1347ec681f3Smrg   VIRGL_FORMAT_R16G16B16A16_FLOAT      = 94,
1357ec681f3Smrg
1367ec681f3Smrg   VIRGL_FORMAT_L8_SRGB                 = 95,
1377ec681f3Smrg   VIRGL_FORMAT_L8A8_SRGB               = 96,
1387ec681f3Smrg   VIRGL_FORMAT_R8G8B8_SRGB             = 97,
1397ec681f3Smrg   VIRGL_FORMAT_A8B8G8R8_SRGB           = 98,
1407ec681f3Smrg   VIRGL_FORMAT_X8B8G8R8_SRGB           = 99,
1417ec681f3Smrg   VIRGL_FORMAT_B8G8R8A8_SRGB           = 100,
1427ec681f3Smrg   VIRGL_FORMAT_B8G8R8X8_SRGB           = 101,
1437ec681f3Smrg   VIRGL_FORMAT_A8R8G8B8_SRGB           = 102,
1447ec681f3Smrg   VIRGL_FORMAT_X8R8G8B8_SRGB           = 103,
1457ec681f3Smrg   VIRGL_FORMAT_R8G8B8A8_SRGB           = 104,
1467ec681f3Smrg
1477ec681f3Smrg   /* compressed formats */
1487ec681f3Smrg   VIRGL_FORMAT_DXT1_RGB                = 105,
1497ec681f3Smrg   VIRGL_FORMAT_DXT1_RGBA               = 106,
1507ec681f3Smrg   VIRGL_FORMAT_DXT3_RGBA               = 107,
1517ec681f3Smrg   VIRGL_FORMAT_DXT5_RGBA               = 108,
1527ec681f3Smrg
1537ec681f3Smrg   /* sRGB, compressed */
1547ec681f3Smrg   VIRGL_FORMAT_DXT1_SRGB               = 109,
1557ec681f3Smrg   VIRGL_FORMAT_DXT1_SRGBA              = 110,
1567ec681f3Smrg   VIRGL_FORMAT_DXT3_SRGBA              = 111,
1577ec681f3Smrg   VIRGL_FORMAT_DXT5_SRGBA              = 112,
1587ec681f3Smrg
1597ec681f3Smrg   /* rgtc compressed */
1607ec681f3Smrg   VIRGL_FORMAT_RGTC1_UNORM             = 113,
1617ec681f3Smrg   VIRGL_FORMAT_RGTC1_SNORM             = 114,
1627ec681f3Smrg   VIRGL_FORMAT_RGTC2_UNORM             = 115,
1637ec681f3Smrg   VIRGL_FORMAT_RGTC2_SNORM             = 116,
1647ec681f3Smrg
1657ec681f3Smrg   VIRGL_FORMAT_R8G8_B8G8_UNORM         = 117,
1667ec681f3Smrg   VIRGL_FORMAT_G8R8_G8B8_UNORM         = 118,
1677ec681f3Smrg
1687ec681f3Smrg   VIRGL_FORMAT_R8SG8SB8UX8U_NORM       = 119,
1697ec681f3Smrg   VIRGL_FORMAT_R5SG5SB6U_NORM          = 120,
1707ec681f3Smrg
1717ec681f3Smrg   VIRGL_FORMAT_A8B8G8R8_UNORM          = 121,
1727ec681f3Smrg   VIRGL_FORMAT_B5G5R5X1_UNORM          = 122,
1737ec681f3Smrg   VIRGL_FORMAT_R10G10B10A2_USCALED     = 123,
1747ec681f3Smrg   VIRGL_FORMAT_R11G11B10_FLOAT         = 124,
1757ec681f3Smrg   VIRGL_FORMAT_R9G9B9E5_FLOAT          = 125,
1767ec681f3Smrg   VIRGL_FORMAT_Z32_FLOAT_S8X24_UINT    = 126,
1777ec681f3Smrg   VIRGL_FORMAT_R1_UNORM                = 127,
1787ec681f3Smrg   VIRGL_FORMAT_R10G10B10X2_USCALED     = 128,
1797ec681f3Smrg   VIRGL_FORMAT_R10G10B10X2_SNORM       = 129,
1807ec681f3Smrg
1817ec681f3Smrg   VIRGL_FORMAT_L4A4_UNORM              = 130,
1827ec681f3Smrg   VIRGL_FORMAT_B10G10R10A2_UNORM       = 131,
1837ec681f3Smrg   VIRGL_FORMAT_R10SG10SB10SA2U_NORM    = 132,
1847ec681f3Smrg   VIRGL_FORMAT_R8G8Bx_SNORM            = 133,
1857ec681f3Smrg   VIRGL_FORMAT_R8G8B8X8_UNORM          = 134,
1867ec681f3Smrg   VIRGL_FORMAT_B4G4R4X4_UNORM          = 135,
1877ec681f3Smrg   VIRGL_FORMAT_X24S8_UINT              = 136,
1887ec681f3Smrg   VIRGL_FORMAT_S8X24_UINT              = 137,
1897ec681f3Smrg   VIRGL_FORMAT_X32_S8X24_UINT          = 138,
1907ec681f3Smrg   VIRGL_FORMAT_B2G3R3_UNORM            = 139,
1917ec681f3Smrg
1927ec681f3Smrg   VIRGL_FORMAT_L16A16_UNORM            = 140,
1937ec681f3Smrg   VIRGL_FORMAT_A16_UNORM               = 141,
1947ec681f3Smrg   VIRGL_FORMAT_I16_UNORM               = 142,
1957ec681f3Smrg
1967ec681f3Smrg   VIRGL_FORMAT_LATC1_UNORM             = 143,
1977ec681f3Smrg   VIRGL_FORMAT_LATC1_SNORM             = 144,
1987ec681f3Smrg   VIRGL_FORMAT_LATC2_UNORM             = 145,
1997ec681f3Smrg   VIRGL_FORMAT_LATC2_SNORM             = 146,
2007ec681f3Smrg
2017ec681f3Smrg   VIRGL_FORMAT_A8_SNORM                = 147,
2027ec681f3Smrg   VIRGL_FORMAT_L8_SNORM                = 148,
2037ec681f3Smrg   VIRGL_FORMAT_L8A8_SNORM              = 149,
2047ec681f3Smrg   VIRGL_FORMAT_I8_SNORM                = 150,
2057ec681f3Smrg   VIRGL_FORMAT_A16_SNORM               = 151,
2067ec681f3Smrg   VIRGL_FORMAT_L16_SNORM               = 152,
2077ec681f3Smrg   VIRGL_FORMAT_L16A16_SNORM            = 153,
2087ec681f3Smrg   VIRGL_FORMAT_I16_SNORM               = 154,
2097ec681f3Smrg
2107ec681f3Smrg   VIRGL_FORMAT_A16_FLOAT               = 155,
2117ec681f3Smrg   VIRGL_FORMAT_L16_FLOAT               = 156,
2127ec681f3Smrg   VIRGL_FORMAT_L16A16_FLOAT            = 157,
2137ec681f3Smrg   VIRGL_FORMAT_I16_FLOAT               = 158,
2147ec681f3Smrg   VIRGL_FORMAT_A32_FLOAT               = 159,
2157ec681f3Smrg   VIRGL_FORMAT_L32_FLOAT               = 160,
2167ec681f3Smrg   VIRGL_FORMAT_L32A32_FLOAT            = 161,
2177ec681f3Smrg   VIRGL_FORMAT_I32_FLOAT               = 162,
2187ec681f3Smrg
2197ec681f3Smrg   VIRGL_FORMAT_YV12                    = 163,
2207ec681f3Smrg   VIRGL_FORMAT_YV16                    = 164,
2217ec681f3Smrg   VIRGL_FORMAT_IYUV                    = 165,  /**< aka I420 */
2227ec681f3Smrg   VIRGL_FORMAT_NV12                    = 166,
2237ec681f3Smrg   VIRGL_FORMAT_NV21                    = 167,
2247ec681f3Smrg
2257ec681f3Smrg   VIRGL_FORMAT_A4R4_UNORM              = 168,
2267ec681f3Smrg   VIRGL_FORMAT_R4A4_UNORM              = 169,
2277ec681f3Smrg   VIRGL_FORMAT_R8A8_UNORM              = 170,
2287ec681f3Smrg   VIRGL_FORMAT_A8R8_UNORM              = 171,
2297ec681f3Smrg
2307ec681f3Smrg   VIRGL_FORMAT_R10G10B10A2_SSCALED     = 172,
2317ec681f3Smrg   VIRGL_FORMAT_R10G10B10A2_SNORM       = 173,
2327ec681f3Smrg   VIRGL_FORMAT_B10G10R10A2_USCALED     = 174,
2337ec681f3Smrg   VIRGL_FORMAT_B10G10R10A2_SSCALED     = 175,
2347ec681f3Smrg   VIRGL_FORMAT_B10G10R10A2_SNORM       = 176,
2357ec681f3Smrg
2367ec681f3Smrg   VIRGL_FORMAT_R8_UINT                 = 177,
2377ec681f3Smrg   VIRGL_FORMAT_R8G8_UINT               = 178,
2387ec681f3Smrg   VIRGL_FORMAT_R8G8B8_UINT             = 179,
2397ec681f3Smrg   VIRGL_FORMAT_R8G8B8A8_UINT           = 180,
2407ec681f3Smrg
2417ec681f3Smrg   VIRGL_FORMAT_R8_SINT                 = 181,
2427ec681f3Smrg   VIRGL_FORMAT_R8G8_SINT               = 182,
2437ec681f3Smrg   VIRGL_FORMAT_R8G8B8_SINT             = 183,
2447ec681f3Smrg   VIRGL_FORMAT_R8G8B8A8_SINT           = 184,
2457ec681f3Smrg
2467ec681f3Smrg   VIRGL_FORMAT_R16_UINT                = 185,
2477ec681f3Smrg   VIRGL_FORMAT_R16G16_UINT             = 186,
2487ec681f3Smrg   VIRGL_FORMAT_R16G16B16_UINT          = 187,
2497ec681f3Smrg   VIRGL_FORMAT_R16G16B16A16_UINT       = 188,
2507ec681f3Smrg
2517ec681f3Smrg   VIRGL_FORMAT_R16_SINT                = 189,
2527ec681f3Smrg   VIRGL_FORMAT_R16G16_SINT             = 190,
2537ec681f3Smrg   VIRGL_FORMAT_R16G16B16_SINT          = 191,
2547ec681f3Smrg   VIRGL_FORMAT_R16G16B16A16_SINT       = 192,
2557ec681f3Smrg   VIRGL_FORMAT_R32_UINT                = 193,
2567ec681f3Smrg   VIRGL_FORMAT_R32G32_UINT             = 194,
2577ec681f3Smrg   VIRGL_FORMAT_R32G32B32_UINT          = 195,
2587ec681f3Smrg   VIRGL_FORMAT_R32G32B32A32_UINT       = 196,
2597ec681f3Smrg
2607ec681f3Smrg   VIRGL_FORMAT_R32_SINT                = 197,
2617ec681f3Smrg   VIRGL_FORMAT_R32G32_SINT             = 198,
2627ec681f3Smrg   VIRGL_FORMAT_R32G32B32_SINT          = 199,
2637ec681f3Smrg   VIRGL_FORMAT_R32G32B32A32_SINT       = 200,
2647ec681f3Smrg
2657ec681f3Smrg   VIRGL_FORMAT_A8_UINT                 = 201,
2667ec681f3Smrg   VIRGL_FORMAT_I8_UINT                 = 202,
2677ec681f3Smrg   VIRGL_FORMAT_L8_UINT                 = 203,
2687ec681f3Smrg   VIRGL_FORMAT_L8A8_UINT               = 204,
2697ec681f3Smrg
2707ec681f3Smrg   VIRGL_FORMAT_A8_SINT                 = 205,
2717ec681f3Smrg   VIRGL_FORMAT_I8_SINT                 = 206,
2727ec681f3Smrg   VIRGL_FORMAT_L8_SINT                 = 207,
2737ec681f3Smrg   VIRGL_FORMAT_L8A8_SINT               = 208,
2747ec681f3Smrg
2757ec681f3Smrg   VIRGL_FORMAT_A16_UINT                = 209,
2767ec681f3Smrg   VIRGL_FORMAT_I16_UINT                = 210,
2777ec681f3Smrg   VIRGL_FORMAT_L16_UINT                = 211,
2787ec681f3Smrg   VIRGL_FORMAT_L16A16_UINT             = 212,
2797ec681f3Smrg
2807ec681f3Smrg   VIRGL_FORMAT_A16_SINT                = 213,
2817ec681f3Smrg   VIRGL_FORMAT_I16_SINT                = 214,
2827ec681f3Smrg   VIRGL_FORMAT_L16_SINT                = 215,
2837ec681f3Smrg   VIRGL_FORMAT_L16A16_SINT             = 216,
2847ec681f3Smrg
2857ec681f3Smrg   VIRGL_FORMAT_A32_UINT                = 217,
2867ec681f3Smrg   VIRGL_FORMAT_I32_UINT                = 218,
2877ec681f3Smrg   VIRGL_FORMAT_L32_UINT                = 219,
2887ec681f3Smrg   VIRGL_FORMAT_L32A32_UINT             = 220,
2897ec681f3Smrg
2907ec681f3Smrg   VIRGL_FORMAT_A32_SINT                = 221,
2917ec681f3Smrg   VIRGL_FORMAT_I32_SINT                = 222,
2927ec681f3Smrg   VIRGL_FORMAT_L32_SINT                = 223,
2937ec681f3Smrg   VIRGL_FORMAT_L32A32_SINT             = 224,
2947ec681f3Smrg
2957ec681f3Smrg   VIRGL_FORMAT_B10G10R10A2_UINT        = 225,
2967ec681f3Smrg   VIRGL_FORMAT_ETC1_RGB8               = 226,
2977ec681f3Smrg   VIRGL_FORMAT_R8G8_R8B8_UNORM         = 227,
2987ec681f3Smrg   VIRGL_FORMAT_G8R8_B8R8_UNORM         = 228,
2997ec681f3Smrg   VIRGL_FORMAT_R8G8B8X8_SNORM          = 229,
3007ec681f3Smrg
3017ec681f3Smrg   VIRGL_FORMAT_R8G8B8X8_SRGB           = 230,
3027ec681f3Smrg
3037ec681f3Smrg   VIRGL_FORMAT_R8G8B8X8_UINT           = 231,
3047ec681f3Smrg   VIRGL_FORMAT_R8G8B8X8_SINT           = 232,
3057ec681f3Smrg   VIRGL_FORMAT_B10G10R10X2_UNORM       = 233,
3067ec681f3Smrg   VIRGL_FORMAT_R16G16B16X16_UNORM      = 234,
3077ec681f3Smrg   VIRGL_FORMAT_R16G16B16X16_SNORM      = 235,
3087ec681f3Smrg   VIRGL_FORMAT_R16G16B16X16_FLOAT      = 236,
3097ec681f3Smrg   VIRGL_FORMAT_R16G16B16X16_UINT       = 237,
3107ec681f3Smrg   VIRGL_FORMAT_R16G16B16X16_SINT       = 238,
3117ec681f3Smrg   VIRGL_FORMAT_R32G32B32X32_FLOAT      = 239,
3127ec681f3Smrg   VIRGL_FORMAT_R32G32B32X32_UINT       = 240,
3137ec681f3Smrg   VIRGL_FORMAT_R32G32B32X32_SINT       = 241,
3147ec681f3Smrg   VIRGL_FORMAT_R8A8_SNORM              = 242,
3157ec681f3Smrg   VIRGL_FORMAT_R16A16_UNORM            = 243,
3167ec681f3Smrg   VIRGL_FORMAT_R16A16_SNORM            = 244,
3177ec681f3Smrg   VIRGL_FORMAT_R16A16_FLOAT            = 245,
3187ec681f3Smrg   VIRGL_FORMAT_R32A32_FLOAT            = 246,
3197ec681f3Smrg   VIRGL_FORMAT_R8A8_UINT               = 247,
3207ec681f3Smrg   VIRGL_FORMAT_R8A8_SINT               = 248,
3217ec681f3Smrg   VIRGL_FORMAT_R16A16_UINT             = 249,
3227ec681f3Smrg   VIRGL_FORMAT_R16A16_SINT             = 250,
3237ec681f3Smrg   VIRGL_FORMAT_R32A32_UINT             = 251,
3247ec681f3Smrg   VIRGL_FORMAT_R32A32_SINT             = 252,
3257ec681f3Smrg
3267ec681f3Smrg   VIRGL_FORMAT_R10G10B10A2_UINT        = 253,
3277ec681f3Smrg   VIRGL_FORMAT_B5G6R5_SRGB             = 254,
3287ec681f3Smrg
3297ec681f3Smrg   VIRGL_FORMAT_BPTC_RGBA_UNORM         = 255,
3307ec681f3Smrg   VIRGL_FORMAT_BPTC_SRGBA              = 256,
3317ec681f3Smrg   VIRGL_FORMAT_BPTC_RGB_FLOAT          = 257,
3327ec681f3Smrg   VIRGL_FORMAT_BPTC_RGB_UFLOAT         = 258,
3337ec681f3Smrg
3347ec681f3Smrg   VIRGL_FORMAT_A16L16_UNORM            = 262,
3357ec681f3Smrg
3367ec681f3Smrg   VIRGL_FORMAT_G8R8_UNORM              = 263,
3377ec681f3Smrg   VIRGL_FORMAT_G8R8_SNORM              = 264,
3387ec681f3Smrg   VIRGL_FORMAT_G16R16_UNORM            = 265,
3397ec681f3Smrg   VIRGL_FORMAT_G16R16_SNORM            = 266,
3407ec681f3Smrg   VIRGL_FORMAT_A8B8G8R8_SNORM          = 267,
3417ec681f3Smrg
3427ec681f3Smrg   VIRGL_FORMAT_A8L8_UNORM              = 259,
3437ec681f3Smrg   VIRGL_FORMAT_A8L8_SNORM              = 260,
3447ec681f3Smrg   VIRGL_FORMAT_A8L8_SRGB               = 261,
3457ec681f3Smrg
3467ec681f3Smrg   VIRGL_FORMAT_X8B8G8R8_SNORM          = 268,
3477ec681f3Smrg
3487ec681f3Smrg
3497ec681f3Smrg   /* etc2 compressed */
3507ec681f3Smrg   VIRGL_FORMAT_ETC2_RGB8               = 269,
3517ec681f3Smrg   VIRGL_FORMAT_ETC2_SRGB8              = 270,
3527ec681f3Smrg   VIRGL_FORMAT_ETC2_RGB8A1             = 271,
3537ec681f3Smrg   VIRGL_FORMAT_ETC2_SRGB8A1            = 272,
3547ec681f3Smrg   VIRGL_FORMAT_ETC2_RGBA8              = 273,
3557ec681f3Smrg   VIRGL_FORMAT_ETC2_SRGBA8             = 274,
3567ec681f3Smrg   VIRGL_FORMAT_ETC2_R11_UNORM          = 275,
3577ec681f3Smrg   VIRGL_FORMAT_ETC2_R11_SNORM          = 276,
3587ec681f3Smrg   VIRGL_FORMAT_ETC2_RG11_UNORM         = 277,
3597ec681f3Smrg   VIRGL_FORMAT_ETC2_RG11_SNORM         = 278,
3607ec681f3Smrg
3617ec681f3Smrg    /* astc compressed */
3627ec681f3Smrg   VIRGL_FORMAT_ASTC_4x4                = 279,
3637ec681f3Smrg   VIRGL_FORMAT_ASTC_5x4                = 280,
3647ec681f3Smrg   VIRGL_FORMAT_ASTC_5x5                = 281,
3657ec681f3Smrg   VIRGL_FORMAT_ASTC_6x5                = 282,
3667ec681f3Smrg   VIRGL_FORMAT_ASTC_6x6                = 283,
3677ec681f3Smrg   VIRGL_FORMAT_ASTC_8x5                = 284,
3687ec681f3Smrg   VIRGL_FORMAT_ASTC_8x6                = 285,
3697ec681f3Smrg   VIRGL_FORMAT_ASTC_8x8                = 286,
3707ec681f3Smrg   VIRGL_FORMAT_ASTC_10x5               = 287,
3717ec681f3Smrg   VIRGL_FORMAT_ASTC_10x6               = 288,
3727ec681f3Smrg   VIRGL_FORMAT_ASTC_10x8               = 289,
3737ec681f3Smrg   VIRGL_FORMAT_ASTC_10x10              = 290,
3747ec681f3Smrg   VIRGL_FORMAT_ASTC_12x10              = 291,
3757ec681f3Smrg   VIRGL_FORMAT_ASTC_12x12              = 292,
3767ec681f3Smrg   VIRGL_FORMAT_ASTC_4x4_SRGB           = 293,
3777ec681f3Smrg   VIRGL_FORMAT_ASTC_5x4_SRGB           = 294,
3787ec681f3Smrg   VIRGL_FORMAT_ASTC_5x5_SRGB           = 295,
3797ec681f3Smrg   VIRGL_FORMAT_ASTC_6x5_SRGB           = 296,
3807ec681f3Smrg   VIRGL_FORMAT_ASTC_6x6_SRGB           = 297,
3817ec681f3Smrg   VIRGL_FORMAT_ASTC_8x5_SRGB           = 298,
3827ec681f3Smrg   VIRGL_FORMAT_ASTC_8x6_SRGB           = 299,
3837ec681f3Smrg   VIRGL_FORMAT_ASTC_8x8_SRGB           = 300,
3847ec681f3Smrg   VIRGL_FORMAT_ASTC_10x5_SRGB          = 301,
3857ec681f3Smrg   VIRGL_FORMAT_ASTC_10x6_SRGB          = 302,
3867ec681f3Smrg   VIRGL_FORMAT_ASTC_10x8_SRGB          = 303,
3877ec681f3Smrg   VIRGL_FORMAT_ASTC_10x10_SRGB         = 304,
3887ec681f3Smrg   VIRGL_FORMAT_ASTC_12x10_SRGB         = 305,
3897ec681f3Smrg   VIRGL_FORMAT_ASTC_12x12_SRGB         = 306,
3907ec681f3Smrg
3917ec681f3Smrg   VIRGL_FORMAT_R10G10B10X2_UNORM       = 308,
3927ec681f3Smrg   VIRGL_FORMAT_A4B4G4R4_UNORM          = 311,
3937ec681f3Smrg
3947ec681f3Smrg   VIRGL_FORMAT_R8_SRGB                 = 312,
3957ec681f3Smrg   VIRGL_FORMAT_R8G8_SRGB               = 313,
3967ec681f3Smrg   VIRGL_FORMAT_MAX /* = PIPE_FORMAT_COUNT */,
3977ec681f3Smrg
3987ec681f3Smrg   /* Below formats must not be used in the guest. */
3997ec681f3Smrg   VIRGL_FORMAT_B8G8R8X8_UNORM_EMULATED,
4007ec681f3Smrg   VIRGL_FORMAT_B8G8R8A8_UNORM_EMULATED,
4017ec681f3Smrg   VIRGL_FORMAT_MAX_EXTENDED
4027ec681f3Smrg};
4037ec681f3Smrg
4047ec681f3Smrg/* These are used by the capability_bits field in virgl_caps_v2. */
4057ec681f3Smrg#define VIRGL_CAP_NONE 0
4067ec681f3Smrg#define VIRGL_CAP_TGSI_INVARIANT       (1 << 0)
4077ec681f3Smrg#define VIRGL_CAP_TEXTURE_VIEW         (1 << 1)
4087ec681f3Smrg#define VIRGL_CAP_SET_MIN_SAMPLES      (1 << 2)
4097ec681f3Smrg#define VIRGL_CAP_COPY_IMAGE           (1 << 3)
4107ec681f3Smrg#define VIRGL_CAP_TGSI_PRECISE         (1 << 4)
4117ec681f3Smrg#define VIRGL_CAP_TXQS                 (1 << 5)
4127ec681f3Smrg#define VIRGL_CAP_MEMORY_BARRIER       (1 << 6)
4137ec681f3Smrg#define VIRGL_CAP_COMPUTE_SHADER       (1 << 7)
4147ec681f3Smrg#define VIRGL_CAP_FB_NO_ATTACH         (1 << 8)
4157ec681f3Smrg#define VIRGL_CAP_ROBUST_BUFFER_ACCESS (1 << 9)
4167ec681f3Smrg#define VIRGL_CAP_TGSI_FBFETCH         (1 << 10)
4177ec681f3Smrg#define VIRGL_CAP_SHADER_CLOCK         (1 << 11)
4187ec681f3Smrg#define VIRGL_CAP_TEXTURE_BARRIER      (1 << 12)
4197ec681f3Smrg#define VIRGL_CAP_TGSI_COMPONENTS      (1 << 13)
4207ec681f3Smrg#define VIRGL_CAP_GUEST_MAY_INIT_LOG   (1 << 14)
4217ec681f3Smrg#define VIRGL_CAP_SRGB_WRITE_CONTROL   (1 << 15)
4227ec681f3Smrg#define VIRGL_CAP_QBO                  (1 << 16)
4237ec681f3Smrg#define VIRGL_CAP_TRANSFER             (1 << 17)
4247ec681f3Smrg#define VIRGL_CAP_FBO_MIXED_COLOR_FORMATS  (1 << 18)
4257ec681f3Smrg#define VIRGL_CAP_FAKE_FP64            (1 << 19)
4267ec681f3Smrg#define VIRGL_CAP_BIND_COMMAND_ARGS    (1 << 20)
4277ec681f3Smrg#define VIRGL_CAP_MULTI_DRAW_INDIRECT  (1 << 21)
4287ec681f3Smrg#define VIRGL_CAP_INDIRECT_PARAMS      (1 << 22)
4297ec681f3Smrg#define VIRGL_CAP_TRANSFORM_FEEDBACK3  (1 << 23)
4307ec681f3Smrg#define VIRGL_CAP_3D_ASTC              (1 << 24)
4317ec681f3Smrg#define VIRGL_CAP_INDIRECT_INPUT_ADDR  (1 << 25)
4327ec681f3Smrg#define VIRGL_CAP_COPY_TRANSFER        (1 << 26)
4337ec681f3Smrg#define VIRGL_CAP_CLIP_HALFZ           (1 << 27)
4347ec681f3Smrg#define VIRGL_CAP_APP_TWEAK_SUPPORT    (1 << 28)
4357ec681f3Smrg#define VIRGL_CAP_BGRA_SRGB_IS_EMULATED (1 << 29)
4367ec681f3Smrg#define VIRGL_CAP_CLEAR_TEXTURE        (1 << 30)
4377ec681f3Smrg#define VIRGL_CAP_ARB_BUFFER_STORAGE   (1 << 31)
4387ec681f3Smrg
4397ec681f3Smrg/* These are used by the capability_bits_v2 field in virgl_caps_v2. */
4407ec681f3Smrg#define VIRGL_CAP_V2_BLEND_EQUATION       (1 << 0)
4417ec681f3Smrg#define VIRGL_CAP_V2_UNTYPED_RESOURCE     (1 << 1)
4427ec681f3Smrg#define VIRGL_CAP_V2_VIDEO_MEMORY         (1 << 2)
4437ec681f3Smrg#define VIRGL_CAP_V2_MEMINFO              (1 << 3)
4447ec681f3Smrg#define VIRGL_CAP_V2_STRING_MARKER        (1 << 4)
4457ec681f3Smrg#define VIRGL_CAP_V2_IMPLICIT_MSAA        (1 << 6)
4467ec681f3Smrg
4477ec681f3Smrg/* virgl bind flags - these are compatible with mesa 10.5 gallium.
4487ec681f3Smrg * but are fixed, no other should be passed to virgl either.
4497ec681f3Smrg */
4507ec681f3Smrg#define VIRGL_BIND_DEPTH_STENCIL (1 << 0)
4517ec681f3Smrg#define VIRGL_BIND_RENDER_TARGET (1 << 1)
4527ec681f3Smrg#define VIRGL_BIND_SAMPLER_VIEW  (1 << 3)
4537ec681f3Smrg#define VIRGL_BIND_VERTEX_BUFFER (1 << 4)
4547ec681f3Smrg#define VIRGL_BIND_INDEX_BUFFER  (1 << 5)
4557ec681f3Smrg#define VIRGL_BIND_CONSTANT_BUFFER (1 << 6)
4567ec681f3Smrg#define VIRGL_BIND_DISPLAY_TARGET (1 << 7)
4577ec681f3Smrg#define VIRGL_BIND_COMMAND_ARGS  (1 << 8)
4587ec681f3Smrg#define VIRGL_BIND_STREAM_OUTPUT (1 << 11)
4597ec681f3Smrg#define VIRGL_BIND_SHADER_BUFFER (1 << 14)
4607ec681f3Smrg#define VIRGL_BIND_QUERY_BUFFER  (1 << 15)
4617ec681f3Smrg#define VIRGL_BIND_CURSOR        (1 << 16)
4627ec681f3Smrg#define VIRGL_BIND_CUSTOM        (1 << 17)
4637ec681f3Smrg#define VIRGL_BIND_SCANOUT       (1 << 18)
4647ec681f3Smrg/* Used for buffers that are backed by guest storage and
4657ec681f3Smrg * are only read by the host.
4667ec681f3Smrg */
4677ec681f3Smrg#define VIRGL_BIND_STAGING       (1 << 19)
4687ec681f3Smrg#define VIRGL_BIND_SHARED        (1 << 20)
4697ec681f3Smrg
4707ec681f3Smrg#define VIRGL_BIND_PREFER_EMULATED_BGRA  (1 << 21)
4717ec681f3Smrg
4727ec681f3Smrg#define VIRGL_BIND_LINEAR (1 << 22)
4737ec681f3Smrg
4747ec681f3Smrg#define VIRGL_BIND_SHARED_SUBFLAGS (0xff << 24)
4757ec681f3Smrg
4767ec681f3Smrg#define VIRGL_BIND_MINIGBM_CAMERA_WRITE (1 << 24)
4777ec681f3Smrg#define VIRGL_BIND_MINIGBM_CAMERA_READ (1 << 25)
4787ec681f3Smrg#define VIRGL_BIND_MINIGBM_HW_VIDEO_DECODER (1 << 26)
4797ec681f3Smrg#define VIRGL_BIND_MINIGBM_HW_VIDEO_ENCODER (1 << 27)
4807ec681f3Smrg#define VIRGL_BIND_MINIGBM_SW_READ_OFTEN (1 << 28)
4817ec681f3Smrg#define VIRGL_BIND_MINIGBM_SW_READ_RARELY (1 << 29)
4827ec681f3Smrg#define VIRGL_BIND_MINIGBM_SW_WRITE_OFTEN (1 << 30)
4837ec681f3Smrg#define VIRGL_BIND_MINIGBM_SW_WRITE_RARELY (1 << 31)
4847ec681f3Smrg#define VIRGL_BIND_MINIGBM_PROTECTED (0xf << 28) // Mutually exclusive with SW_ flags
4857ec681f3Smrg
4867ec681f3Smrgstruct virgl_caps_bool_set1 {
4877ec681f3Smrg        unsigned indep_blend_enable:1;
4887ec681f3Smrg        unsigned indep_blend_func:1;
4897ec681f3Smrg        unsigned cube_map_array:1;
4907ec681f3Smrg        unsigned shader_stencil_export:1;
4917ec681f3Smrg        unsigned conditional_render:1;
4927ec681f3Smrg        unsigned start_instance:1;
4937ec681f3Smrg        unsigned primitive_restart:1;
4947ec681f3Smrg        unsigned blend_eq_sep:1;
4957ec681f3Smrg        unsigned instanceid:1;
4967ec681f3Smrg        unsigned vertex_element_instance_divisor:1;
4977ec681f3Smrg        unsigned seamless_cube_map:1;
4987ec681f3Smrg        unsigned occlusion_query:1;
4997ec681f3Smrg        unsigned timer_query:1;
5007ec681f3Smrg        unsigned streamout_pause_resume:1;
5017ec681f3Smrg        unsigned texture_multisample:1;
5027ec681f3Smrg        unsigned fragment_coord_conventions:1;
5037ec681f3Smrg        unsigned depth_clip_disable:1;
5047ec681f3Smrg        unsigned seamless_cube_map_per_texture:1;
5057ec681f3Smrg        unsigned ubo:1;
5067ec681f3Smrg        unsigned color_clamping:1; /* not in GL 3.1 core profile */
5077ec681f3Smrg        unsigned poly_stipple:1; /* not in GL 3.1 core profile */
5087ec681f3Smrg        unsigned mirror_clamp:1;
5097ec681f3Smrg        unsigned texture_query_lod:1;
5107ec681f3Smrg        unsigned has_fp64:1;
5117ec681f3Smrg        unsigned has_tessellation_shaders:1;
5127ec681f3Smrg        unsigned has_indirect_draw:1;
5137ec681f3Smrg        unsigned has_sample_shading:1;
5147ec681f3Smrg        unsigned has_cull:1;
5157ec681f3Smrg        unsigned conditional_render_inverted:1;
5167ec681f3Smrg        unsigned derivative_control:1;
5177ec681f3Smrg        unsigned polygon_offset_clamp:1;
5187ec681f3Smrg        unsigned transform_feedback_overflow_query:1;
5197ec681f3Smrg        /* DO NOT ADD ANYMORE MEMBERS - need to add another 32-bit to v2 caps */
5207ec681f3Smrg};
5217ec681f3Smrg
5227ec681f3Smrg/* endless expansion capabilites - current gallium has 252 formats */
5237ec681f3Smrgstruct virgl_supported_format_mask {
5247ec681f3Smrg        uint32_t bitmask[16];
5257ec681f3Smrg};
5267ec681f3Smrg/* capabilities set 2 - version 1 - 32-bit and float values */
5277ec681f3Smrgstruct virgl_caps_v1 {
5287ec681f3Smrg        uint32_t max_version;
5297ec681f3Smrg        struct virgl_supported_format_mask sampler;
5307ec681f3Smrg        struct virgl_supported_format_mask render;
5317ec681f3Smrg        struct virgl_supported_format_mask depthstencil;
5327ec681f3Smrg        struct virgl_supported_format_mask vertexbuffer;
5337ec681f3Smrg        struct virgl_caps_bool_set1 bset;
5347ec681f3Smrg        uint32_t glsl_level;
5357ec681f3Smrg        uint32_t max_texture_array_layers;
5367ec681f3Smrg        uint32_t max_streamout_buffers;
5377ec681f3Smrg        uint32_t max_dual_source_render_targets;
5387ec681f3Smrg        uint32_t max_render_targets;
5397ec681f3Smrg        uint32_t max_samples;
5407ec681f3Smrg        uint32_t prim_mask;
5417ec681f3Smrg        uint32_t max_tbo_size;
5427ec681f3Smrg        uint32_t max_uniform_blocks;
5437ec681f3Smrg        uint32_t max_viewports;
5447ec681f3Smrg        uint32_t max_texture_gather_components;
5457ec681f3Smrg};
5467ec681f3Smrg
5477ec681f3Smrg/*
5487ec681f3Smrg * This struct should be growable when used in capset 2,
5497ec681f3Smrg * so we shouldn't have to add a v3 ever.
5507ec681f3Smrg */
5517ec681f3Smrgstruct virgl_caps_v2 {
5527ec681f3Smrg        struct virgl_caps_v1 v1;
5537ec681f3Smrg        float min_aliased_point_size;
5547ec681f3Smrg        float max_aliased_point_size;
5557ec681f3Smrg        float min_smooth_point_size;
5567ec681f3Smrg        float max_smooth_point_size;
5577ec681f3Smrg        float min_aliased_line_width;
5587ec681f3Smrg        float max_aliased_line_width;
5597ec681f3Smrg        float min_smooth_line_width;
5607ec681f3Smrg        float max_smooth_line_width;
5617ec681f3Smrg        float max_texture_lod_bias;
5627ec681f3Smrg        uint32_t max_geom_output_vertices;
5637ec681f3Smrg        uint32_t max_geom_total_output_components;
5647ec681f3Smrg        uint32_t max_vertex_outputs;
5657ec681f3Smrg        uint32_t max_vertex_attribs;
5667ec681f3Smrg        uint32_t max_shader_patch_varyings;
5677ec681f3Smrg        int32_t min_texel_offset;
5687ec681f3Smrg        int32_t max_texel_offset;
5697ec681f3Smrg        int32_t min_texture_gather_offset;
5707ec681f3Smrg        int32_t max_texture_gather_offset;
5717ec681f3Smrg        uint32_t texture_buffer_offset_alignment;
5727ec681f3Smrg        uint32_t uniform_buffer_offset_alignment;
5737ec681f3Smrg        uint32_t shader_buffer_offset_alignment;
5747ec681f3Smrg        uint32_t capability_bits;
5757ec681f3Smrg        uint32_t sample_locations[8];
5767ec681f3Smrg        uint32_t max_vertex_attrib_stride;
5777ec681f3Smrg        uint32_t max_shader_buffer_frag_compute;
5787ec681f3Smrg        uint32_t max_shader_buffer_other_stages;
5797ec681f3Smrg        uint32_t max_shader_image_frag_compute;
5807ec681f3Smrg        uint32_t max_shader_image_other_stages;
5817ec681f3Smrg        uint32_t max_image_samples;
5827ec681f3Smrg        uint32_t max_compute_work_group_invocations;
5837ec681f3Smrg        uint32_t max_compute_shared_memory_size;
5847ec681f3Smrg        uint32_t max_compute_grid_size[3];
5857ec681f3Smrg        uint32_t max_compute_block_size[3];
5867ec681f3Smrg        uint32_t max_texture_2d_size;
5877ec681f3Smrg        uint32_t max_texture_3d_size;
5887ec681f3Smrg        uint32_t max_texture_cube_size;
5897ec681f3Smrg        uint32_t max_combined_shader_buffers;
5907ec681f3Smrg        uint32_t max_atomic_counters[6];
5917ec681f3Smrg        uint32_t max_atomic_counter_buffers[6];
5927ec681f3Smrg        uint32_t max_combined_atomic_counters;
5937ec681f3Smrg        uint32_t max_combined_atomic_counter_buffers;
5947ec681f3Smrg        uint32_t host_feature_check_version;
5957ec681f3Smrg        struct virgl_supported_format_mask supported_readback_formats;
5967ec681f3Smrg        struct virgl_supported_format_mask scanout;
5977ec681f3Smrg        uint32_t capability_bits_v2;
5987ec681f3Smrg        uint32_t max_video_memory;
5997ec681f3Smrg        char renderer[64];
6007ec681f3Smrg        float max_anisotropy;
6017ec681f3Smrg};
6027ec681f3Smrg
6037ec681f3Smrgunion virgl_caps {
6047ec681f3Smrg        uint32_t max_version;
6057ec681f3Smrg        struct virgl_caps_v1 v1;
6067ec681f3Smrg        struct virgl_caps_v2 v2;
6077ec681f3Smrg};
6087ec681f3Smrg
6097ec681f3Smrgenum virgl_errors {
6107ec681f3Smrg        VIRGL_ERROR_NONE,
6117ec681f3Smrg        VIRGL_ERROR_UNKNOWN,
6127ec681f3Smrg        VIRGL_ERROR_UNKNOWN_RESOURCE_FORMAT,
6137ec681f3Smrg};
6147ec681f3Smrg
6157ec681f3Smrgenum virgl_ctx_errors {
6167ec681f3Smrg        VIRGL_ERROR_CTX_NONE,
6177ec681f3Smrg        VIRGL_ERROR_CTX_UNKNOWN,
6187ec681f3Smrg        VIRGL_ERROR_CTX_ILLEGAL_SHADER,
6197ec681f3Smrg        VIRGL_ERROR_CTX_ILLEGAL_HANDLE,
6207ec681f3Smrg        VIRGL_ERROR_CTX_ILLEGAL_RESOURCE,
6217ec681f3Smrg        VIRGL_ERROR_CTX_ILLEGAL_SURFACE,
6227ec681f3Smrg        VIRGL_ERROR_CTX_ILLEGAL_VERTEX_FORMAT,
6237ec681f3Smrg        VIRGL_ERROR_CTX_ILLEGAL_CMD_BUFFER,
6247ec681f3Smrg        VIRGL_ERROR_CTX_GLES_HAVE_TES_BUT_MISS_TCS,
6257ec681f3Smrg        VIRGL_ERROR_GL_ANY_SAMPLES_PASSED,
6267ec681f3Smrg        VIRGL_ERROR_CTX_ILLEGAL_FORMAT,
6277ec681f3Smrg        VIRGL_ERROR_CTX_ILLEGAL_SAMPLER_VIEW_TARGET,
6287ec681f3Smrg        VIRGL_ERROR_CTX_TRANSFER_IOV_BOUNDS,
6297ec681f3Smrg        VIRGL_ERROR_CTX_ILLEGAL_DUAL_SRC_BLEND
6307ec681f3Smrg};
6317ec681f3Smrg
6327ec681f3Smrg/**
6337ec681f3Smrg * Flags for the driver about resource behaviour:
6347ec681f3Smrg */
6357ec681f3Smrg#define VIRGL_RESOURCE_Y_0_TOP (1 << 0)
6367ec681f3Smrg#define VIRGL_RESOURCE_FLAG_MAP_PERSISTENT (1 << 1)
6377ec681f3Smrg#define VIRGL_RESOURCE_FLAG_MAP_COHERENT   (1 << 2)
6387ec681f3Smrg
6397ec681f3Smrg#endif
640