amdgpu.h revision 7cdc0497
13f012e29Smrg/* 23f012e29Smrg * Copyright 2014 Advanced Micro Devices, Inc. 33f012e29Smrg * 43f012e29Smrg * Permission is hereby granted, free of charge, to any person obtaining a 53f012e29Smrg * copy of this software and associated documentation files (the "Software"), 63f012e29Smrg * to deal in the Software without restriction, including without limitation 73f012e29Smrg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 83f012e29Smrg * and/or sell copies of the Software, and to permit persons to whom the 93f012e29Smrg * Software is furnished to do so, subject to the following conditions: 103f012e29Smrg * 113f012e29Smrg * The above copyright notice and this permission notice shall be included in 123f012e29Smrg * all copies or substantial portions of the Software. 133f012e29Smrg * 143f012e29Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 153f012e29Smrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 163f012e29Smrg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 173f012e29Smrg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 183f012e29Smrg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 193f012e29Smrg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 203f012e29Smrg * OTHER DEALINGS IN THE SOFTWARE. 213f012e29Smrg * 223f012e29Smrg */ 233f012e29Smrg 243f012e29Smrg/** 253f012e29Smrg * \file amdgpu.h 263f012e29Smrg * 273f012e29Smrg * Declare public libdrm_amdgpu API 283f012e29Smrg * 293f012e29Smrg * This file define API exposed by libdrm_amdgpu library. 303f012e29Smrg * User wanted to use libdrm_amdgpu functionality must include 313f012e29Smrg * this file. 323f012e29Smrg * 333f012e29Smrg */ 343f012e29Smrg#ifndef _AMDGPU_H_ 353f012e29Smrg#define _AMDGPU_H_ 363f012e29Smrg 373f012e29Smrg#include <stdint.h> 383f012e29Smrg#include <stdbool.h> 393f012e29Smrg 40d8807b2fSmrg#ifdef __cplusplus 41d8807b2fSmrgextern "C" { 42d8807b2fSmrg#endif 43d8807b2fSmrg 443f012e29Smrgstruct drm_amdgpu_info_hw_ip; 453f012e29Smrg 463f012e29Smrg/*--------------------------------------------------------------------------*/ 473f012e29Smrg/* --------------------------- Defines ------------------------------------ */ 483f012e29Smrg/*--------------------------------------------------------------------------*/ 493f012e29Smrg 503f012e29Smrg/** 513f012e29Smrg * Define max. number of Command Buffers (IB) which could be sent to the single 523f012e29Smrg * hardware IP to accommodate CE/DE requirements 533f012e29Smrg * 543f012e29Smrg * \sa amdgpu_cs_ib_info 553f012e29Smrg*/ 563f012e29Smrg#define AMDGPU_CS_MAX_IBS_PER_SUBMIT 4 573f012e29Smrg 583f012e29Smrg/** 593f012e29Smrg * Special timeout value meaning that the timeout is infinite. 603f012e29Smrg */ 613f012e29Smrg#define AMDGPU_TIMEOUT_INFINITE 0xffffffffffffffffull 623f012e29Smrg 633f012e29Smrg/** 643f012e29Smrg * Used in amdgpu_cs_query_fence_status(), meaning that the given timeout 653f012e29Smrg * is absolute. 663f012e29Smrg */ 673f012e29Smrg#define AMDGPU_QUERY_FENCE_TIMEOUT_IS_ABSOLUTE (1 << 0) 683f012e29Smrg 693f012e29Smrg/*--------------------------------------------------------------------------*/ 703f012e29Smrg/* ----------------------------- Enums ------------------------------------ */ 713f012e29Smrg/*--------------------------------------------------------------------------*/ 723f012e29Smrg 733f012e29Smrg/** 743f012e29Smrg * Enum describing possible handle types 753f012e29Smrg * 763f012e29Smrg * \sa amdgpu_bo_import, amdgpu_bo_export 773f012e29Smrg * 783f012e29Smrg*/ 793f012e29Smrgenum amdgpu_bo_handle_type { 803f012e29Smrg /** GEM flink name (needs DRM authentication, used by DRI2) */ 813f012e29Smrg amdgpu_bo_handle_type_gem_flink_name = 0, 823f012e29Smrg 833f012e29Smrg /** KMS handle which is used by all driver ioctls */ 843f012e29Smrg amdgpu_bo_handle_type_kms = 1, 853f012e29Smrg 863f012e29Smrg /** DMA-buf fd handle */ 877cdc0497Smrg amdgpu_bo_handle_type_dma_buf_fd = 2, 887cdc0497Smrg 897cdc0497Smrg /** KMS handle, but re-importing as a DMABUF handle through 907cdc0497Smrg * drmPrimeHandleToFD is forbidden. (Glamor does that) 917cdc0497Smrg */ 927cdc0497Smrg amdgpu_bo_handle_type_kms_noimport = 3, 933f012e29Smrg}; 943f012e29Smrg 953f012e29Smrg/** Define known types of GPU VM VA ranges */ 963f012e29Smrgenum amdgpu_gpu_va_range 973f012e29Smrg{ 983f012e29Smrg /** Allocate from "normal"/general range */ 993f012e29Smrg amdgpu_gpu_va_range_general = 0 1003f012e29Smrg}; 1013f012e29Smrg 10200a23bdaSmrgenum amdgpu_sw_info { 10300a23bdaSmrg amdgpu_sw_info_address32_hi = 0, 10400a23bdaSmrg}; 10500a23bdaSmrg 1063f012e29Smrg/*--------------------------------------------------------------------------*/ 1073f012e29Smrg/* -------------------------- Datatypes ----------------------------------- */ 1083f012e29Smrg/*--------------------------------------------------------------------------*/ 1093f012e29Smrg 1103f012e29Smrg/** 1113f012e29Smrg * Define opaque pointer to context associated with fd. 1123f012e29Smrg * This context will be returned as the result of 1133f012e29Smrg * "initialize" function and should be pass as the first 1143f012e29Smrg * parameter to any API call 1153f012e29Smrg */ 1163f012e29Smrgtypedef struct amdgpu_device *amdgpu_device_handle; 1173f012e29Smrg 1183f012e29Smrg/** 1193f012e29Smrg * Define GPU Context type as pointer to opaque structure 1203f012e29Smrg * Example of GPU Context is the "rendering" context associated 1213f012e29Smrg * with OpenGL context (glCreateContext) 1223f012e29Smrg */ 1233f012e29Smrgtypedef struct amdgpu_context *amdgpu_context_handle; 1243f012e29Smrg 1253f012e29Smrg/** 1263f012e29Smrg * Define handle for amdgpu resources: buffer, GDS, etc. 1273f012e29Smrg */ 1283f012e29Smrgtypedef struct amdgpu_bo *amdgpu_bo_handle; 1293f012e29Smrg 1303f012e29Smrg/** 1313f012e29Smrg * Define handle for list of BOs 1323f012e29Smrg */ 1333f012e29Smrgtypedef struct amdgpu_bo_list *amdgpu_bo_list_handle; 1343f012e29Smrg 1353f012e29Smrg/** 1363f012e29Smrg * Define handle to be used to work with VA allocated ranges 1373f012e29Smrg */ 1383f012e29Smrgtypedef struct amdgpu_va *amdgpu_va_handle; 1393f012e29Smrg 1403f012e29Smrg/** 1413f012e29Smrg * Define handle for semaphore 1423f012e29Smrg */ 1433f012e29Smrgtypedef struct amdgpu_semaphore *amdgpu_semaphore_handle; 1443f012e29Smrg 1453f012e29Smrg/*--------------------------------------------------------------------------*/ 1463f012e29Smrg/* -------------------------- Structures ---------------------------------- */ 1473f012e29Smrg/*--------------------------------------------------------------------------*/ 1483f012e29Smrg 1493f012e29Smrg/** 1503f012e29Smrg * Structure describing memory allocation request 1513f012e29Smrg * 1523f012e29Smrg * \sa amdgpu_bo_alloc() 1533f012e29Smrg * 1543f012e29Smrg*/ 1553f012e29Smrgstruct amdgpu_bo_alloc_request { 1563f012e29Smrg /** Allocation request. It must be aligned correctly. */ 1573f012e29Smrg uint64_t alloc_size; 1583f012e29Smrg 1593f012e29Smrg /** 1603f012e29Smrg * It may be required to have some specific alignment requirements 1613f012e29Smrg * for physical back-up storage (e.g. for displayable surface). 1623f012e29Smrg * If 0 there is no special alignment requirement 1633f012e29Smrg */ 1643f012e29Smrg uint64_t phys_alignment; 1653f012e29Smrg 1663f012e29Smrg /** 1673f012e29Smrg * UMD should specify where to allocate memory and how it 1683f012e29Smrg * will be accessed by the CPU. 1693f012e29Smrg */ 1703f012e29Smrg uint32_t preferred_heap; 1713f012e29Smrg 1723f012e29Smrg /** Additional flags passed on allocation */ 1733f012e29Smrg uint64_t flags; 1743f012e29Smrg}; 1753f012e29Smrg 1763f012e29Smrg/** 1773f012e29Smrg * Special UMD specific information associated with buffer. 1783f012e29Smrg * 1793f012e29Smrg * It may be need to pass some buffer charactersitic as part 1803f012e29Smrg * of buffer sharing. Such information are defined UMD and 1813f012e29Smrg * opaque for libdrm_amdgpu as well for kernel driver. 1823f012e29Smrg * 1833f012e29Smrg * \sa amdgpu_bo_set_metadata(), amdgpu_bo_query_info, 1843f012e29Smrg * amdgpu_bo_import(), amdgpu_bo_export 1853f012e29Smrg * 1863f012e29Smrg*/ 1873f012e29Smrgstruct amdgpu_bo_metadata { 1883f012e29Smrg /** Special flag associated with surface */ 1893f012e29Smrg uint64_t flags; 1903f012e29Smrg 1913f012e29Smrg /** 1923f012e29Smrg * ASIC-specific tiling information (also used by DCE). 1933f012e29Smrg * The encoding is defined by the AMDGPU_TILING_* definitions. 1943f012e29Smrg */ 1953f012e29Smrg uint64_t tiling_info; 1963f012e29Smrg 1973f012e29Smrg /** Size of metadata associated with the buffer, in bytes. */ 1983f012e29Smrg uint32_t size_metadata; 1993f012e29Smrg 2003f012e29Smrg /** UMD specific metadata. Opaque for kernel */ 2013f012e29Smrg uint32_t umd_metadata[64]; 2023f012e29Smrg}; 2033f012e29Smrg 2043f012e29Smrg/** 2053f012e29Smrg * Structure describing allocated buffer. Client may need 2063f012e29Smrg * to query such information as part of 'sharing' buffers mechanism 2073f012e29Smrg * 2083f012e29Smrg * \sa amdgpu_bo_set_metadata(), amdgpu_bo_query_info(), 2093f012e29Smrg * amdgpu_bo_import(), amdgpu_bo_export() 2103f012e29Smrg*/ 2113f012e29Smrgstruct amdgpu_bo_info { 2123f012e29Smrg /** Allocated memory size */ 2133f012e29Smrg uint64_t alloc_size; 2143f012e29Smrg 2153f012e29Smrg /** 2163f012e29Smrg * It may be required to have some specific alignment requirements 2173f012e29Smrg * for physical back-up storage. 2183f012e29Smrg */ 2193f012e29Smrg uint64_t phys_alignment; 2203f012e29Smrg 2213f012e29Smrg /** Heap where to allocate memory. */ 2223f012e29Smrg uint32_t preferred_heap; 2233f012e29Smrg 2243f012e29Smrg /** Additional allocation flags. */ 2253f012e29Smrg uint64_t alloc_flags; 2263f012e29Smrg 2273f012e29Smrg /** Metadata associated with buffer if any. */ 2283f012e29Smrg struct amdgpu_bo_metadata metadata; 2293f012e29Smrg}; 2303f012e29Smrg 2313f012e29Smrg/** 2323f012e29Smrg * Structure with information about "imported" buffer 2333f012e29Smrg * 2343f012e29Smrg * \sa amdgpu_bo_import() 2353f012e29Smrg * 2363f012e29Smrg */ 2373f012e29Smrgstruct amdgpu_bo_import_result { 2383f012e29Smrg /** Handle of memory/buffer to use */ 2393f012e29Smrg amdgpu_bo_handle buf_handle; 2403f012e29Smrg 2413f012e29Smrg /** Buffer size */ 2423f012e29Smrg uint64_t alloc_size; 2433f012e29Smrg}; 2443f012e29Smrg 2453f012e29Smrg/** 2463f012e29Smrg * 2473f012e29Smrg * Structure to describe GDS partitioning information. 2483f012e29Smrg * \note OA and GWS resources are asscoiated with GDS partition 2493f012e29Smrg * 2503f012e29Smrg * \sa amdgpu_gpu_resource_query_gds_info 2513f012e29Smrg * 2523f012e29Smrg*/ 2533f012e29Smrgstruct amdgpu_gds_resource_info { 2543f012e29Smrg uint32_t gds_gfx_partition_size; 2553f012e29Smrg uint32_t compute_partition_size; 2563f012e29Smrg uint32_t gds_total_size; 2573f012e29Smrg uint32_t gws_per_gfx_partition; 2583f012e29Smrg uint32_t gws_per_compute_partition; 2593f012e29Smrg uint32_t oa_per_gfx_partition; 2603f012e29Smrg uint32_t oa_per_compute_partition; 2613f012e29Smrg}; 2623f012e29Smrg 2633f012e29Smrg/** 2643f012e29Smrg * Structure describing CS fence 2653f012e29Smrg * 2663f012e29Smrg * \sa amdgpu_cs_query_fence_status(), amdgpu_cs_request, amdgpu_cs_submit() 2673f012e29Smrg * 2683f012e29Smrg*/ 2693f012e29Smrgstruct amdgpu_cs_fence { 2703f012e29Smrg 2713f012e29Smrg /** In which context IB was sent to execution */ 2723f012e29Smrg amdgpu_context_handle context; 2733f012e29Smrg 2743f012e29Smrg /** To which HW IP type the fence belongs */ 2753f012e29Smrg uint32_t ip_type; 2763f012e29Smrg 2773f012e29Smrg /** IP instance index if there are several IPs of the same type. */ 2783f012e29Smrg uint32_t ip_instance; 2793f012e29Smrg 2803f012e29Smrg /** Ring index of the HW IP */ 2813f012e29Smrg uint32_t ring; 2823f012e29Smrg 2833f012e29Smrg /** Specify fence for which we need to check submission status.*/ 2843f012e29Smrg uint64_t fence; 2853f012e29Smrg}; 2863f012e29Smrg 2873f012e29Smrg/** 2883f012e29Smrg * Structure describing IB 2893f012e29Smrg * 2903f012e29Smrg * \sa amdgpu_cs_request, amdgpu_cs_submit() 2913f012e29Smrg * 2923f012e29Smrg*/ 2933f012e29Smrgstruct amdgpu_cs_ib_info { 2943f012e29Smrg /** Special flags */ 2953f012e29Smrg uint64_t flags; 2963f012e29Smrg 2973f012e29Smrg /** Virtual MC address of the command buffer */ 2983f012e29Smrg uint64_t ib_mc_address; 2993f012e29Smrg 3003f012e29Smrg /** 3013f012e29Smrg * Size of Command Buffer to be submitted. 3023f012e29Smrg * - The size is in units of dwords (4 bytes). 3033f012e29Smrg * - Could be 0 3043f012e29Smrg */ 3053f012e29Smrg uint32_t size; 3063f012e29Smrg}; 3073f012e29Smrg 3083f012e29Smrg/** 3093f012e29Smrg * Structure describing fence information 3103f012e29Smrg * 3113f012e29Smrg * \sa amdgpu_cs_request, amdgpu_cs_query_fence, 3123f012e29Smrg * amdgpu_cs_submit(), amdgpu_cs_query_fence_status() 3133f012e29Smrg*/ 3143f012e29Smrgstruct amdgpu_cs_fence_info { 3153f012e29Smrg /** buffer object for the fence */ 3163f012e29Smrg amdgpu_bo_handle handle; 3173f012e29Smrg 3183f012e29Smrg /** fence offset in the unit of sizeof(uint64_t) */ 3193f012e29Smrg uint64_t offset; 3203f012e29Smrg}; 3213f012e29Smrg 3223f012e29Smrg/** 3233f012e29Smrg * Structure describing submission request 3243f012e29Smrg * 3253f012e29Smrg * \note We could have several IBs as packet. e.g. CE, CE, DE case for gfx 3263f012e29Smrg * 3273f012e29Smrg * \sa amdgpu_cs_submit() 3283f012e29Smrg*/ 3293f012e29Smrgstruct amdgpu_cs_request { 3303f012e29Smrg /** Specify flags with additional information */ 3313f012e29Smrg uint64_t flags; 3323f012e29Smrg 3333f012e29Smrg /** Specify HW IP block type to which to send the IB. */ 3343f012e29Smrg unsigned ip_type; 3353f012e29Smrg 3363f012e29Smrg /** IP instance index if there are several IPs of the same type. */ 3373f012e29Smrg unsigned ip_instance; 3383f012e29Smrg 3393f012e29Smrg /** 3403f012e29Smrg * Specify ring index of the IP. We could have several rings 3413f012e29Smrg * in the same IP. E.g. 0 for SDMA0 and 1 for SDMA1. 3423f012e29Smrg */ 3433f012e29Smrg uint32_t ring; 3443f012e29Smrg 3453f012e29Smrg /** 3463f012e29Smrg * List handle with resources used by this request. 3473f012e29Smrg */ 3483f012e29Smrg amdgpu_bo_list_handle resources; 3493f012e29Smrg 3503f012e29Smrg /** 3513f012e29Smrg * Number of dependencies this Command submission needs to 3523f012e29Smrg * wait for before starting execution. 3533f012e29Smrg */ 3543f012e29Smrg uint32_t number_of_dependencies; 3553f012e29Smrg 3563f012e29Smrg /** 3573f012e29Smrg * Array of dependencies which need to be met before 3583f012e29Smrg * execution can start. 3593f012e29Smrg */ 3603f012e29Smrg struct amdgpu_cs_fence *dependencies; 3613f012e29Smrg 3623f012e29Smrg /** Number of IBs to submit in the field ibs. */ 3633f012e29Smrg uint32_t number_of_ibs; 3643f012e29Smrg 3653f012e29Smrg /** 3663f012e29Smrg * IBs to submit. Those IBs will be submit together as single entity 3673f012e29Smrg */ 3683f012e29Smrg struct amdgpu_cs_ib_info *ibs; 3693f012e29Smrg 3703f012e29Smrg /** 3713f012e29Smrg * The returned sequence number for the command submission 3723f012e29Smrg */ 3733f012e29Smrg uint64_t seq_no; 3743f012e29Smrg 3753f012e29Smrg /** 3763f012e29Smrg * The fence information 3773f012e29Smrg */ 3783f012e29Smrg struct amdgpu_cs_fence_info fence_info; 3793f012e29Smrg}; 3803f012e29Smrg 3813f012e29Smrg/** 3823f012e29Smrg * Structure which provide information about GPU VM MC Address space 3833f012e29Smrg * alignments requirements 3843f012e29Smrg * 3853f012e29Smrg * \sa amdgpu_query_buffer_size_alignment 3863f012e29Smrg */ 3873f012e29Smrgstruct amdgpu_buffer_size_alignments { 3883f012e29Smrg /** Size alignment requirement for allocation in 3893f012e29Smrg * local memory */ 3903f012e29Smrg uint64_t size_local; 3913f012e29Smrg 3923f012e29Smrg /** 3933f012e29Smrg * Size alignment requirement for allocation in remote memory 3943f012e29Smrg */ 3953f012e29Smrg uint64_t size_remote; 3963f012e29Smrg}; 3973f012e29Smrg 3983f012e29Smrg/** 3993f012e29Smrg * Structure which provide information about heap 4003f012e29Smrg * 4013f012e29Smrg * \sa amdgpu_query_heap_info() 4023f012e29Smrg * 4033f012e29Smrg */ 4043f012e29Smrgstruct amdgpu_heap_info { 4053f012e29Smrg /** Theoretical max. available memory in the given heap */ 4063f012e29Smrg uint64_t heap_size; 4073f012e29Smrg 4083f012e29Smrg /** 4093f012e29Smrg * Number of bytes allocated in the heap. This includes all processes 4103f012e29Smrg * and private allocations in the kernel. It changes when new buffers 4113f012e29Smrg * are allocated, freed, and moved. It cannot be larger than 4123f012e29Smrg * heap_size. 4133f012e29Smrg */ 4143f012e29Smrg uint64_t heap_usage; 4153f012e29Smrg 4163f012e29Smrg /** 4173f012e29Smrg * Theoretical possible max. size of buffer which 4183f012e29Smrg * could be allocated in the given heap 4193f012e29Smrg */ 4203f012e29Smrg uint64_t max_allocation; 4213f012e29Smrg}; 4223f012e29Smrg 4233f012e29Smrg/** 4243f012e29Smrg * Describe GPU h/w info needed for UMD correct initialization 4253f012e29Smrg * 4263f012e29Smrg * \sa amdgpu_query_gpu_info() 4273f012e29Smrg*/ 4283f012e29Smrgstruct amdgpu_gpu_info { 4293f012e29Smrg /** Asic id */ 4303f012e29Smrg uint32_t asic_id; 4313f012e29Smrg /** Chip revision */ 4323f012e29Smrg uint32_t chip_rev; 4333f012e29Smrg /** Chip external revision */ 4343f012e29Smrg uint32_t chip_external_rev; 4353f012e29Smrg /** Family ID */ 4363f012e29Smrg uint32_t family_id; 4373f012e29Smrg /** Special flags */ 4383f012e29Smrg uint64_t ids_flags; 4393f012e29Smrg /** max engine clock*/ 4403f012e29Smrg uint64_t max_engine_clk; 4413f012e29Smrg /** max memory clock */ 4423f012e29Smrg uint64_t max_memory_clk; 4433f012e29Smrg /** number of shader engines */ 4443f012e29Smrg uint32_t num_shader_engines; 4453f012e29Smrg /** number of shader arrays per engine */ 4463f012e29Smrg uint32_t num_shader_arrays_per_engine; 4473f012e29Smrg /** Number of available good shader pipes */ 4483f012e29Smrg uint32_t avail_quad_shader_pipes; 4493f012e29Smrg /** Max. number of shader pipes.(including good and bad pipes */ 4503f012e29Smrg uint32_t max_quad_shader_pipes; 4513f012e29Smrg /** Number of parameter cache entries per shader quad pipe */ 4523f012e29Smrg uint32_t cache_entries_per_quad_pipe; 4533f012e29Smrg /** Number of available graphics context */ 4543f012e29Smrg uint32_t num_hw_gfx_contexts; 4553f012e29Smrg /** Number of render backend pipes */ 4563f012e29Smrg uint32_t rb_pipes; 4573f012e29Smrg /** Enabled render backend pipe mask */ 4583f012e29Smrg uint32_t enabled_rb_pipes_mask; 4593f012e29Smrg /** Frequency of GPU Counter */ 4603f012e29Smrg uint32_t gpu_counter_freq; 4613f012e29Smrg /** CC_RB_BACKEND_DISABLE.BACKEND_DISABLE per SE */ 4623f012e29Smrg uint32_t backend_disable[4]; 4633f012e29Smrg /** Value of MC_ARB_RAMCFG register*/ 4643f012e29Smrg uint32_t mc_arb_ramcfg; 4653f012e29Smrg /** Value of GB_ADDR_CONFIG */ 4663f012e29Smrg uint32_t gb_addr_cfg; 4673f012e29Smrg /** Values of the GB_TILE_MODE0..31 registers */ 4683f012e29Smrg uint32_t gb_tile_mode[32]; 4693f012e29Smrg /** Values of GB_MACROTILE_MODE0..15 registers */ 4703f012e29Smrg uint32_t gb_macro_tile_mode[16]; 4713f012e29Smrg /** Value of PA_SC_RASTER_CONFIG register per SE */ 4723f012e29Smrg uint32_t pa_sc_raster_cfg[4]; 4733f012e29Smrg /** Value of PA_SC_RASTER_CONFIG_1 register per SE */ 4743f012e29Smrg uint32_t pa_sc_raster_cfg1[4]; 4753f012e29Smrg /* CU info */ 4763f012e29Smrg uint32_t cu_active_number; 4773f012e29Smrg uint32_t cu_ao_mask; 4783f012e29Smrg uint32_t cu_bitmap[4][4]; 4793f012e29Smrg /* video memory type info*/ 4803f012e29Smrg uint32_t vram_type; 4813f012e29Smrg /* video memory bit width*/ 4823f012e29Smrg uint32_t vram_bit_width; 4833f012e29Smrg /** constant engine ram size*/ 4843f012e29Smrg uint32_t ce_ram_size; 4853f012e29Smrg /* vce harvesting instance */ 4863f012e29Smrg uint32_t vce_harvest_config; 4873f012e29Smrg /* PCI revision ID */ 4883f012e29Smrg uint32_t pci_rev_id; 4893f012e29Smrg}; 4903f012e29Smrg 4913f012e29Smrg 4923f012e29Smrg/*--------------------------------------------------------------------------*/ 4933f012e29Smrg/*------------------------- Functions --------------------------------------*/ 4943f012e29Smrg/*--------------------------------------------------------------------------*/ 4953f012e29Smrg 4963f012e29Smrg/* 4973f012e29Smrg * Initialization / Cleanup 4983f012e29Smrg * 4993f012e29Smrg*/ 5003f012e29Smrg 5013f012e29Smrg/** 5023f012e29Smrg * 5033f012e29Smrg * \param fd - \c [in] File descriptor for AMD GPU device 5043f012e29Smrg * received previously as the result of 5053f012e29Smrg * e.g. drmOpen() call. 5063f012e29Smrg * For legacy fd type, the DRI2/DRI3 5073f012e29Smrg * authentication should be done before 5083f012e29Smrg * calling this function. 5093f012e29Smrg * \param major_version - \c [out] Major version of library. It is assumed 5103f012e29Smrg * that adding new functionality will cause 5113f012e29Smrg * increase in major version 5123f012e29Smrg * \param minor_version - \c [out] Minor version of library 5133f012e29Smrg * \param device_handle - \c [out] Pointer to opaque context which should 5143f012e29Smrg * be passed as the first parameter on each 5153f012e29Smrg * API call 5163f012e29Smrg * 5173f012e29Smrg * 5183f012e29Smrg * \return 0 on success\n 5193f012e29Smrg * <0 - Negative POSIX Error code 5203f012e29Smrg * 5213f012e29Smrg * 5223f012e29Smrg * \sa amdgpu_device_deinitialize() 5233f012e29Smrg*/ 5243f012e29Smrgint amdgpu_device_initialize(int fd, 5253f012e29Smrg uint32_t *major_version, 5263f012e29Smrg uint32_t *minor_version, 5273f012e29Smrg amdgpu_device_handle *device_handle); 5283f012e29Smrg 5293f012e29Smrg/** 5303f012e29Smrg * 5313f012e29Smrg * When access to such library does not needed any more the special 5323f012e29Smrg * function must be call giving opportunity to clean up any 5333f012e29Smrg * resources if needed. 5343f012e29Smrg * 5353f012e29Smrg * \param device_handle - \c [in] Context associated with file 5363f012e29Smrg * descriptor for AMD GPU device 5373f012e29Smrg * received previously as the 5383f012e29Smrg * result e.g. of drmOpen() call. 5393f012e29Smrg * 5403f012e29Smrg * \return 0 on success\n 5413f012e29Smrg * <0 - Negative POSIX Error code 5423f012e29Smrg * 5433f012e29Smrg * \sa amdgpu_device_initialize() 5443f012e29Smrg * 5453f012e29Smrg*/ 5463f012e29Smrgint amdgpu_device_deinitialize(amdgpu_device_handle device_handle); 5473f012e29Smrg 5483f012e29Smrg/* 5493f012e29Smrg * Memory Management 5503f012e29Smrg * 5513f012e29Smrg*/ 5523f012e29Smrg 5533f012e29Smrg/** 5543f012e29Smrg * Allocate memory to be used by UMD for GPU related operations 5553f012e29Smrg * 5563f012e29Smrg * \param dev - \c [in] Device handle. 5573f012e29Smrg * See #amdgpu_device_initialize() 5583f012e29Smrg * \param alloc_buffer - \c [in] Pointer to the structure describing an 5593f012e29Smrg * allocation request 5603f012e29Smrg * \param buf_handle - \c [out] Allocated buffer handle 5613f012e29Smrg * 5623f012e29Smrg * \return 0 on success\n 5633f012e29Smrg * <0 - Negative POSIX Error code 5643f012e29Smrg * 5653f012e29Smrg * \sa amdgpu_bo_free() 5663f012e29Smrg*/ 5673f012e29Smrgint amdgpu_bo_alloc(amdgpu_device_handle dev, 5683f012e29Smrg struct amdgpu_bo_alloc_request *alloc_buffer, 5693f012e29Smrg amdgpu_bo_handle *buf_handle); 5703f012e29Smrg 5713f012e29Smrg/** 5723f012e29Smrg * Associate opaque data with buffer to be queried by another UMD 5733f012e29Smrg * 5743f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 5753f012e29Smrg * \param buf_handle - \c [in] Buffer handle 5763f012e29Smrg * \param info - \c [in] Metadata to associated with buffer 5773f012e29Smrg * 5783f012e29Smrg * \return 0 on success\n 5793f012e29Smrg * <0 - Negative POSIX Error code 5803f012e29Smrg*/ 5813f012e29Smrgint amdgpu_bo_set_metadata(amdgpu_bo_handle buf_handle, 5823f012e29Smrg struct amdgpu_bo_metadata *info); 5833f012e29Smrg 5843f012e29Smrg/** 5853f012e29Smrg * Query buffer information including metadata previusly associated with 5863f012e29Smrg * buffer. 5873f012e29Smrg * 5883f012e29Smrg * \param dev - \c [in] Device handle. 5893f012e29Smrg * See #amdgpu_device_initialize() 5903f012e29Smrg * \param buf_handle - \c [in] Buffer handle 5913f012e29Smrg * \param info - \c [out] Structure describing buffer 5923f012e29Smrg * 5933f012e29Smrg * \return 0 on success\n 5943f012e29Smrg * <0 - Negative POSIX Error code 5953f012e29Smrg * 5963f012e29Smrg * \sa amdgpu_bo_set_metadata(), amdgpu_bo_alloc() 5973f012e29Smrg*/ 5983f012e29Smrgint amdgpu_bo_query_info(amdgpu_bo_handle buf_handle, 5993f012e29Smrg struct amdgpu_bo_info *info); 6003f012e29Smrg 6013f012e29Smrg/** 6023f012e29Smrg * Allow others to get access to buffer 6033f012e29Smrg * 6043f012e29Smrg * \param dev - \c [in] Device handle. 6053f012e29Smrg * See #amdgpu_device_initialize() 6063f012e29Smrg * \param buf_handle - \c [in] Buffer handle 6073f012e29Smrg * \param type - \c [in] Type of handle requested 6083f012e29Smrg * \param shared_handle - \c [out] Special "shared" handle 6093f012e29Smrg * 6103f012e29Smrg * \return 0 on success\n 6113f012e29Smrg * <0 - Negative POSIX Error code 6123f012e29Smrg * 6133f012e29Smrg * \sa amdgpu_bo_import() 6143f012e29Smrg * 6153f012e29Smrg*/ 6163f012e29Smrgint amdgpu_bo_export(amdgpu_bo_handle buf_handle, 6173f012e29Smrg enum amdgpu_bo_handle_type type, 6183f012e29Smrg uint32_t *shared_handle); 6193f012e29Smrg 6203f012e29Smrg/** 6213f012e29Smrg * Request access to "shared" buffer 6223f012e29Smrg * 6233f012e29Smrg * \param dev - \c [in] Device handle. 6243f012e29Smrg * See #amdgpu_device_initialize() 6253f012e29Smrg * \param type - \c [in] Type of handle requested 6263f012e29Smrg * \param shared_handle - \c [in] Shared handle received as result "import" 6273f012e29Smrg * operation 6283f012e29Smrg * \param output - \c [out] Pointer to structure with information 6293f012e29Smrg * about imported buffer 6303f012e29Smrg * 6313f012e29Smrg * \return 0 on success\n 6323f012e29Smrg * <0 - Negative POSIX Error code 6333f012e29Smrg * 6343f012e29Smrg * \note Buffer must be "imported" only using new "fd" (different from 6353f012e29Smrg * one used by "exporter"). 6363f012e29Smrg * 6373f012e29Smrg * \sa amdgpu_bo_export() 6383f012e29Smrg * 6393f012e29Smrg*/ 6403f012e29Smrgint amdgpu_bo_import(amdgpu_device_handle dev, 6413f012e29Smrg enum amdgpu_bo_handle_type type, 6423f012e29Smrg uint32_t shared_handle, 6433f012e29Smrg struct amdgpu_bo_import_result *output); 6443f012e29Smrg 6453f012e29Smrg/** 6463f012e29Smrg * Request GPU access to user allocated memory e.g. via "malloc" 6473f012e29Smrg * 6483f012e29Smrg * \param dev - [in] Device handle. See #amdgpu_device_initialize() 6493f012e29Smrg * \param cpu - [in] CPU address of user allocated memory which we 6503f012e29Smrg * want to map to GPU address space (make GPU accessible) 6513f012e29Smrg * (This address must be correctly aligned). 6523f012e29Smrg * \param size - [in] Size of allocation (must be correctly aligned) 6533f012e29Smrg * \param buf_handle - [out] Buffer handle for the userptr memory 6543f012e29Smrg * resource on submission and be used in other operations. 6553f012e29Smrg * 6563f012e29Smrg * 6573f012e29Smrg * \return 0 on success\n 6583f012e29Smrg * <0 - Negative POSIX Error code 6593f012e29Smrg * 6603f012e29Smrg * \note 6613f012e29Smrg * This call doesn't guarantee that such memory will be persistently 6623f012e29Smrg * "locked" / make non-pageable. The purpose of this call is to provide 6633f012e29Smrg * opportunity for GPU get access to this resource during submission. 6643f012e29Smrg * 6653f012e29Smrg * The maximum amount of memory which could be mapped in this call depends 6663f012e29Smrg * if overcommit is disabled or not. If overcommit is disabled than the max. 6673f012e29Smrg * amount of memory to be pinned will be limited by left "free" size in total 6683f012e29Smrg * amount of memory which could be locked simultaneously ("GART" size). 6693f012e29Smrg * 6703f012e29Smrg * Supported (theoretical) max. size of mapping is restricted only by 6713f012e29Smrg * "GART" size. 6723f012e29Smrg * 6733f012e29Smrg * It is responsibility of caller to correctly specify access rights 6743f012e29Smrg * on VA assignment. 6753f012e29Smrg*/ 6763f012e29Smrgint amdgpu_create_bo_from_user_mem(amdgpu_device_handle dev, 6773f012e29Smrg void *cpu, uint64_t size, 6783f012e29Smrg amdgpu_bo_handle *buf_handle); 6793f012e29Smrg 6807cdc0497Smrg/** 6817cdc0497Smrg * Validate if the user memory comes from BO 6827cdc0497Smrg * 6837cdc0497Smrg * \param dev - [in] Device handle. See #amdgpu_device_initialize() 6847cdc0497Smrg * \param cpu - [in] CPU address of user allocated memory which we 6857cdc0497Smrg * want to map to GPU address space (make GPU accessible) 6867cdc0497Smrg * (This address must be correctly aligned). 6877cdc0497Smrg * \param size - [in] Size of allocation (must be correctly aligned) 6887cdc0497Smrg * \param buf_handle - [out] Buffer handle for the userptr memory 6897cdc0497Smrg * if the user memory is not from BO, the buf_handle will be NULL. 6907cdc0497Smrg * \param offset_in_bo - [out] offset in this BO for this user memory 6917cdc0497Smrg * 6927cdc0497Smrg * 6937cdc0497Smrg * \return 0 on success\n 6947cdc0497Smrg * <0 - Negative POSIX Error code 6957cdc0497Smrg * 6967cdc0497Smrg*/ 6977cdc0497Smrgint amdgpu_find_bo_by_cpu_mapping(amdgpu_device_handle dev, 6987cdc0497Smrg void *cpu, 6997cdc0497Smrg uint64_t size, 7007cdc0497Smrg amdgpu_bo_handle *buf_handle, 7017cdc0497Smrg uint64_t *offset_in_bo); 7027cdc0497Smrg 7033f012e29Smrg/** 7043f012e29Smrg * Free previosuly allocated memory 7053f012e29Smrg * 7063f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 7073f012e29Smrg * \param buf_handle - \c [in] Buffer handle to free 7083f012e29Smrg * 7093f012e29Smrg * \return 0 on success\n 7103f012e29Smrg * <0 - Negative POSIX Error code 7113f012e29Smrg * 7123f012e29Smrg * \note In the case of memory shared between different applications all 7133f012e29Smrg * resources will be “physically” freed only all such applications 7143f012e29Smrg * will be terminated 7153f012e29Smrg * \note If is UMD responsibility to ‘free’ buffer only when there is no 7163f012e29Smrg * more GPU access 7173f012e29Smrg * 7183f012e29Smrg * \sa amdgpu_bo_set_metadata(), amdgpu_bo_alloc() 7193f012e29Smrg * 7203f012e29Smrg*/ 7213f012e29Smrgint amdgpu_bo_free(amdgpu_bo_handle buf_handle); 7223f012e29Smrg 7233f012e29Smrg/** 7247cdc0497Smrg * Increase the reference count of a buffer object 7257cdc0497Smrg * 7267cdc0497Smrg * \param bo - \c [in] Buffer object handle to increase the reference count 7277cdc0497Smrg * 7287cdc0497Smrg * \sa amdgpu_bo_alloc(), amdgpu_bo_free() 7297cdc0497Smrg * 7307cdc0497Smrg*/ 7317cdc0497Smrgvoid amdgpu_bo_inc_ref(amdgpu_bo_handle bo); 7327cdc0497Smrg 7337cdc0497Smrg/** 7347cdc0497Smrg * Request CPU access to GPU accessable memory 7353f012e29Smrg * 7363f012e29Smrg * \param buf_handle - \c [in] Buffer handle 7373f012e29Smrg * \param cpu - \c [out] CPU address to be used for access 7383f012e29Smrg * 7393f012e29Smrg * \return 0 on success\n 7403f012e29Smrg * <0 - Negative POSIX Error code 7413f012e29Smrg * 7423f012e29Smrg * \sa amdgpu_bo_cpu_unmap() 7433f012e29Smrg * 7443f012e29Smrg*/ 7453f012e29Smrgint amdgpu_bo_cpu_map(amdgpu_bo_handle buf_handle, void **cpu); 7463f012e29Smrg 7473f012e29Smrg/** 7483f012e29Smrg * Release CPU access to GPU memory 7493f012e29Smrg * 7503f012e29Smrg * \param buf_handle - \c [in] Buffer handle 7513f012e29Smrg * 7523f012e29Smrg * \return 0 on success\n 7533f012e29Smrg * <0 - Negative POSIX Error code 7543f012e29Smrg * 7553f012e29Smrg * \sa amdgpu_bo_cpu_map() 7563f012e29Smrg * 7573f012e29Smrg*/ 7583f012e29Smrgint amdgpu_bo_cpu_unmap(amdgpu_bo_handle buf_handle); 7593f012e29Smrg 7603f012e29Smrg/** 7613f012e29Smrg * Wait until a buffer is not used by the device. 7623f012e29Smrg * 7633f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 7643f012e29Smrg * \param buf_handle - \c [in] Buffer handle. 7653f012e29Smrg * \param timeout_ns - Timeout in nanoseconds. 7663f012e29Smrg * \param buffer_busy - 0 if buffer is idle, all GPU access was completed 7673f012e29Smrg * and no GPU access is scheduled. 7683f012e29Smrg * 1 GPU access is in fly or scheduled 7693f012e29Smrg * 7703f012e29Smrg * \return 0 - on success 7713f012e29Smrg * <0 - Negative POSIX Error code 7723f012e29Smrg */ 7733f012e29Smrgint amdgpu_bo_wait_for_idle(amdgpu_bo_handle buf_handle, 7743f012e29Smrg uint64_t timeout_ns, 7753f012e29Smrg bool *buffer_busy); 7763f012e29Smrg 7773f012e29Smrg/** 7783f012e29Smrg * Creates a BO list handle for command submission. 7793f012e29Smrg * 7803f012e29Smrg * \param dev - \c [in] Device handle. 7813f012e29Smrg * See #amdgpu_device_initialize() 7823f012e29Smrg * \param number_of_resources - \c [in] Number of BOs in the list 7833f012e29Smrg * \param resources - \c [in] List of BO handles 7843f012e29Smrg * \param resource_prios - \c [in] Optional priority for each handle 7853f012e29Smrg * \param result - \c [out] Created BO list handle 7863f012e29Smrg * 7873f012e29Smrg * \return 0 on success\n 7883f012e29Smrg * <0 - Negative POSIX Error code 7893f012e29Smrg * 7903f012e29Smrg * \sa amdgpu_bo_list_destroy() 7913f012e29Smrg*/ 7923f012e29Smrgint amdgpu_bo_list_create(amdgpu_device_handle dev, 7933f012e29Smrg uint32_t number_of_resources, 7943f012e29Smrg amdgpu_bo_handle *resources, 7953f012e29Smrg uint8_t *resource_prios, 7963f012e29Smrg amdgpu_bo_list_handle *result); 7973f012e29Smrg 7983f012e29Smrg/** 7993f012e29Smrg * Destroys a BO list handle. 8003f012e29Smrg * 8013f012e29Smrg * \param handle - \c [in] BO list handle. 8023f012e29Smrg * 8033f012e29Smrg * \return 0 on success\n 8043f012e29Smrg * <0 - Negative POSIX Error code 8053f012e29Smrg * 8063f012e29Smrg * \sa amdgpu_bo_list_create() 8073f012e29Smrg*/ 8083f012e29Smrgint amdgpu_bo_list_destroy(amdgpu_bo_list_handle handle); 8093f012e29Smrg 8103f012e29Smrg/** 8113f012e29Smrg * Update resources for existing BO list 8123f012e29Smrg * 8133f012e29Smrg * \param handle - \c [in] BO list handle 8143f012e29Smrg * \param number_of_resources - \c [in] Number of BOs in the list 8153f012e29Smrg * \param resources - \c [in] List of BO handles 8163f012e29Smrg * \param resource_prios - \c [in] Optional priority for each handle 8173f012e29Smrg * 8183f012e29Smrg * \return 0 on success\n 8193f012e29Smrg * <0 - Negative POSIX Error code 8203f012e29Smrg * 8213f012e29Smrg * \sa amdgpu_bo_list_update() 8223f012e29Smrg*/ 8233f012e29Smrgint amdgpu_bo_list_update(amdgpu_bo_list_handle handle, 8243f012e29Smrg uint32_t number_of_resources, 8253f012e29Smrg amdgpu_bo_handle *resources, 8263f012e29Smrg uint8_t *resource_prios); 8273f012e29Smrg 8283f012e29Smrg/* 8293f012e29Smrg * GPU Execution context 8303f012e29Smrg * 8313f012e29Smrg*/ 8323f012e29Smrg 8333f012e29Smrg/** 8343f012e29Smrg * Create GPU execution Context 8353f012e29Smrg * 8363f012e29Smrg * For the purpose of GPU Scheduler and GPU Robustness extensions it is 8373f012e29Smrg * necessary to have information/identify rendering/compute contexts. 8383f012e29Smrg * It also may be needed to associate some specific requirements with such 8393f012e29Smrg * contexts. Kernel driver will guarantee that submission from the same 8403f012e29Smrg * context will always be executed in order (first come, first serve). 8413f012e29Smrg * 8423f012e29Smrg * 84300a23bdaSmrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 84400a23bdaSmrg * \param priority - \c [in] Context creation flags. See AMDGPU_CTX_PRIORITY_* 84500a23bdaSmrg * \param context - \c [out] GPU Context handle 8463f012e29Smrg * 8473f012e29Smrg * \return 0 on success\n 8483f012e29Smrg * <0 - Negative POSIX Error code 8493f012e29Smrg * 8503f012e29Smrg * \sa amdgpu_cs_ctx_free() 8513f012e29Smrg * 8523f012e29Smrg*/ 85300a23bdaSmrgint amdgpu_cs_ctx_create2(amdgpu_device_handle dev, 85400a23bdaSmrg uint32_t priority, 85500a23bdaSmrg amdgpu_context_handle *context); 85600a23bdaSmrg/** 85700a23bdaSmrg * Create GPU execution Context 85800a23bdaSmrg * 85900a23bdaSmrg * Refer to amdgpu_cs_ctx_create2 for full documentation. This call 86000a23bdaSmrg * is missing the priority parameter. 86100a23bdaSmrg * 86200a23bdaSmrg * \sa amdgpu_cs_ctx_create2() 86300a23bdaSmrg * 86400a23bdaSmrg*/ 8653f012e29Smrgint amdgpu_cs_ctx_create(amdgpu_device_handle dev, 8663f012e29Smrg amdgpu_context_handle *context); 8673f012e29Smrg 8683f012e29Smrg/** 8693f012e29Smrg * 8703f012e29Smrg * Destroy GPU execution context when not needed any more 8713f012e29Smrg * 8723f012e29Smrg * \param context - \c [in] GPU Context handle 8733f012e29Smrg * 8743f012e29Smrg * \return 0 on success\n 8753f012e29Smrg * <0 - Negative POSIX Error code 8763f012e29Smrg * 8773f012e29Smrg * \sa amdgpu_cs_ctx_create() 8783f012e29Smrg * 8793f012e29Smrg*/ 8803f012e29Smrgint amdgpu_cs_ctx_free(amdgpu_context_handle context); 8813f012e29Smrg 8823f012e29Smrg/** 8833f012e29Smrg * Query reset state for the specific GPU Context 8843f012e29Smrg * 8853f012e29Smrg * \param context - \c [in] GPU Context handle 8863f012e29Smrg * \param state - \c [out] One of AMDGPU_CTX_*_RESET 8873f012e29Smrg * \param hangs - \c [out] Number of hangs caused by the context. 8883f012e29Smrg * 8893f012e29Smrg * \return 0 on success\n 8903f012e29Smrg * <0 - Negative POSIX Error code 8913f012e29Smrg * 8923f012e29Smrg * \sa amdgpu_cs_ctx_create() 8933f012e29Smrg * 8943f012e29Smrg*/ 8953f012e29Smrgint amdgpu_cs_query_reset_state(amdgpu_context_handle context, 8963f012e29Smrg uint32_t *state, uint32_t *hangs); 8973f012e29Smrg 8983f012e29Smrg/* 8993f012e29Smrg * Command Buffers Management 9003f012e29Smrg * 9013f012e29Smrg*/ 9023f012e29Smrg 9033f012e29Smrg/** 9043f012e29Smrg * Send request to submit command buffers to hardware. 9053f012e29Smrg * 9063f012e29Smrg * Kernel driver could use GPU Scheduler to make decision when physically 9073f012e29Smrg * sent this request to the hardware. Accordingly this request could be put 9083f012e29Smrg * in queue and sent for execution later. The only guarantee is that request 9093f012e29Smrg * from the same GPU context to the same ip:ip_instance:ring will be executed in 9103f012e29Smrg * order. 9113f012e29Smrg * 9123f012e29Smrg * The caller can specify the user fence buffer/location with the fence_info in the 9133f012e29Smrg * cs_request.The sequence number is returned via the 'seq_no' parameter 9143f012e29Smrg * in ibs_request structure. 9153f012e29Smrg * 9163f012e29Smrg * 9173f012e29Smrg * \param dev - \c [in] Device handle. 9183f012e29Smrg * See #amdgpu_device_initialize() 9193f012e29Smrg * \param context - \c [in] GPU Context 9203f012e29Smrg * \param flags - \c [in] Global submission flags 9213f012e29Smrg * \param ibs_request - \c [in/out] Pointer to submission requests. 9223f012e29Smrg * We could submit to the several 9233f012e29Smrg * engines/rings simulteniously as 9243f012e29Smrg * 'atomic' operation 9253f012e29Smrg * \param number_of_requests - \c [in] Number of submission requests 9263f012e29Smrg * 9273f012e29Smrg * \return 0 on success\n 9283f012e29Smrg * <0 - Negative POSIX Error code 9293f012e29Smrg * 9303f012e29Smrg * \note It is required to pass correct resource list with buffer handles 9313f012e29Smrg * which will be accessible by command buffers from submission 9323f012e29Smrg * This will allow kernel driver to correctly implement "paging". 9333f012e29Smrg * Failure to do so will have unpredictable results. 9343f012e29Smrg * 9353f012e29Smrg * \sa amdgpu_command_buffer_alloc(), amdgpu_command_buffer_free(), 9363f012e29Smrg * amdgpu_cs_query_fence_status() 9373f012e29Smrg * 9383f012e29Smrg*/ 9393f012e29Smrgint amdgpu_cs_submit(amdgpu_context_handle context, 9403f012e29Smrg uint64_t flags, 9413f012e29Smrg struct amdgpu_cs_request *ibs_request, 9423f012e29Smrg uint32_t number_of_requests); 9433f012e29Smrg 9443f012e29Smrg/** 9453f012e29Smrg * Query status of Command Buffer Submission 9463f012e29Smrg * 9473f012e29Smrg * \param fence - \c [in] Structure describing fence to query 9483f012e29Smrg * \param timeout_ns - \c [in] Timeout value to wait 9493f012e29Smrg * \param flags - \c [in] Flags for the query 9503f012e29Smrg * \param expired - \c [out] If fence expired or not.\n 9513f012e29Smrg * 0 – if fence is not expired\n 9523f012e29Smrg * !0 - otherwise 9533f012e29Smrg * 9543f012e29Smrg * \return 0 on success\n 9553f012e29Smrg * <0 - Negative POSIX Error code 9563f012e29Smrg * 9573f012e29Smrg * \note If UMD wants only to check operation status and returned immediately 9583f012e29Smrg * then timeout value as 0 must be passed. In this case success will be 9593f012e29Smrg * returned in the case if submission was completed or timeout error 9603f012e29Smrg * code. 9613f012e29Smrg * 9623f012e29Smrg * \sa amdgpu_cs_submit() 9633f012e29Smrg*/ 9643f012e29Smrgint amdgpu_cs_query_fence_status(struct amdgpu_cs_fence *fence, 9653f012e29Smrg uint64_t timeout_ns, 9663f012e29Smrg uint64_t flags, 9673f012e29Smrg uint32_t *expired); 9683f012e29Smrg 969d8807b2fSmrg/** 970d8807b2fSmrg * Wait for multiple fences 971d8807b2fSmrg * 972d8807b2fSmrg * \param fences - \c [in] The fence array to wait 973d8807b2fSmrg * \param fence_count - \c [in] The fence count 974d8807b2fSmrg * \param wait_all - \c [in] If true, wait all fences to be signaled, 975d8807b2fSmrg * otherwise, wait at least one fence 976d8807b2fSmrg * \param timeout_ns - \c [in] The timeout to wait, in nanoseconds 977d8807b2fSmrg * \param status - \c [out] '1' for signaled, '0' for timeout 978d8807b2fSmrg * \param first - \c [out] the index of the first signaled fence from @fences 979d8807b2fSmrg * 980d8807b2fSmrg * \return 0 on success 981d8807b2fSmrg * <0 - Negative POSIX Error code 982d8807b2fSmrg * 983d8807b2fSmrg * \note Currently it supports only one amdgpu_device. All fences come from 984d8807b2fSmrg * the same amdgpu_device with the same fd. 985d8807b2fSmrg*/ 986d8807b2fSmrgint amdgpu_cs_wait_fences(struct amdgpu_cs_fence *fences, 987d8807b2fSmrg uint32_t fence_count, 988d8807b2fSmrg bool wait_all, 989d8807b2fSmrg uint64_t timeout_ns, 990d8807b2fSmrg uint32_t *status, uint32_t *first); 991d8807b2fSmrg 9923f012e29Smrg/* 9933f012e29Smrg * Query / Info API 9943f012e29Smrg * 9953f012e29Smrg*/ 9963f012e29Smrg 9973f012e29Smrg/** 9983f012e29Smrg * Query allocation size alignments 9993f012e29Smrg * 10003f012e29Smrg * UMD should query information about GPU VM MC size alignments requirements 10013f012e29Smrg * to be able correctly choose required allocation size and implement 10023f012e29Smrg * internal optimization if needed. 10033f012e29Smrg * 10043f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 10053f012e29Smrg * \param info - \c [out] Pointer to structure to get size alignment 10063f012e29Smrg * requirements 10073f012e29Smrg * 10083f012e29Smrg * \return 0 on success\n 10093f012e29Smrg * <0 - Negative POSIX Error code 10103f012e29Smrg * 10113f012e29Smrg*/ 10123f012e29Smrgint amdgpu_query_buffer_size_alignment(amdgpu_device_handle dev, 10133f012e29Smrg struct amdgpu_buffer_size_alignments 10143f012e29Smrg *info); 10153f012e29Smrg 10163f012e29Smrg/** 10173f012e29Smrg * Query firmware versions 10183f012e29Smrg * 10193f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 10203f012e29Smrg * \param fw_type - \c [in] AMDGPU_INFO_FW_* 10213f012e29Smrg * \param ip_instance - \c [in] Index of the IP block of the same type. 10223f012e29Smrg * \param index - \c [in] Index of the engine. (for SDMA and MEC) 10233f012e29Smrg * \param version - \c [out] Pointer to to the "version" return value 10243f012e29Smrg * \param feature - \c [out] Pointer to to the "feature" return value 10253f012e29Smrg * 10263f012e29Smrg * \return 0 on success\n 10273f012e29Smrg * <0 - Negative POSIX Error code 10283f012e29Smrg * 10293f012e29Smrg*/ 10303f012e29Smrgint amdgpu_query_firmware_version(amdgpu_device_handle dev, unsigned fw_type, 10313f012e29Smrg unsigned ip_instance, unsigned index, 10323f012e29Smrg uint32_t *version, uint32_t *feature); 10333f012e29Smrg 10343f012e29Smrg/** 10353f012e29Smrg * Query the number of HW IP instances of a certain type. 10363f012e29Smrg * 10373f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 10383f012e29Smrg * \param type - \c [in] Hardware IP block type = AMDGPU_HW_IP_* 10393f012e29Smrg * \param count - \c [out] Pointer to structure to get information 10403f012e29Smrg * 10413f012e29Smrg * \return 0 on success\n 10423f012e29Smrg * <0 - Negative POSIX Error code 10433f012e29Smrg*/ 10443f012e29Smrgint amdgpu_query_hw_ip_count(amdgpu_device_handle dev, unsigned type, 10453f012e29Smrg uint32_t *count); 10463f012e29Smrg 10473f012e29Smrg/** 10483f012e29Smrg * Query engine information 10493f012e29Smrg * 10503f012e29Smrg * This query allows UMD to query information different engines and their 10513f012e29Smrg * capabilities. 10523f012e29Smrg * 10533f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 10543f012e29Smrg * \param type - \c [in] Hardware IP block type = AMDGPU_HW_IP_* 10553f012e29Smrg * \param ip_instance - \c [in] Index of the IP block of the same type. 10563f012e29Smrg * \param info - \c [out] Pointer to structure to get information 10573f012e29Smrg * 10583f012e29Smrg * \return 0 on success\n 10593f012e29Smrg * <0 - Negative POSIX Error code 10603f012e29Smrg*/ 10613f012e29Smrgint amdgpu_query_hw_ip_info(amdgpu_device_handle dev, unsigned type, 10623f012e29Smrg unsigned ip_instance, 10633f012e29Smrg struct drm_amdgpu_info_hw_ip *info); 10643f012e29Smrg 10653f012e29Smrg/** 10663f012e29Smrg * Query heap information 10673f012e29Smrg * 10683f012e29Smrg * This query allows UMD to query potentially available memory resources and 10693f012e29Smrg * adjust their logic if necessary. 10703f012e29Smrg * 10713f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 10723f012e29Smrg * \param heap - \c [in] Heap type 10733f012e29Smrg * \param info - \c [in] Pointer to structure to get needed information 10743f012e29Smrg * 10753f012e29Smrg * \return 0 on success\n 10763f012e29Smrg * <0 - Negative POSIX Error code 10773f012e29Smrg * 10783f012e29Smrg*/ 10793f012e29Smrgint amdgpu_query_heap_info(amdgpu_device_handle dev, uint32_t heap, 10803f012e29Smrg uint32_t flags, struct amdgpu_heap_info *info); 10813f012e29Smrg 10823f012e29Smrg/** 10833f012e29Smrg * Get the CRTC ID from the mode object ID 10843f012e29Smrg * 10853f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 10863f012e29Smrg * \param id - \c [in] Mode object ID 10873f012e29Smrg * \param result - \c [in] Pointer to the CRTC ID 10883f012e29Smrg * 10893f012e29Smrg * \return 0 on success\n 10903f012e29Smrg * <0 - Negative POSIX Error code 10913f012e29Smrg * 10923f012e29Smrg*/ 10933f012e29Smrgint amdgpu_query_crtc_from_id(amdgpu_device_handle dev, unsigned id, 10943f012e29Smrg int32_t *result); 10953f012e29Smrg 10963f012e29Smrg/** 10973f012e29Smrg * Query GPU H/w Info 10983f012e29Smrg * 10993f012e29Smrg * Query hardware specific information 11003f012e29Smrg * 11013f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 11023f012e29Smrg * \param heap - \c [in] Heap type 11033f012e29Smrg * \param info - \c [in] Pointer to structure to get needed information 11043f012e29Smrg * 11053f012e29Smrg * \return 0 on success\n 11063f012e29Smrg * <0 - Negative POSIX Error code 11073f012e29Smrg * 11083f012e29Smrg*/ 11093f012e29Smrgint amdgpu_query_gpu_info(amdgpu_device_handle dev, 11103f012e29Smrg struct amdgpu_gpu_info *info); 11113f012e29Smrg 11123f012e29Smrg/** 11133f012e29Smrg * Query hardware or driver information. 11143f012e29Smrg * 11153f012e29Smrg * The return size is query-specific and depends on the "info_id" parameter. 11163f012e29Smrg * No more than "size" bytes is returned. 11173f012e29Smrg * 11183f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 11193f012e29Smrg * \param info_id - \c [in] AMDGPU_INFO_* 11203f012e29Smrg * \param size - \c [in] Size of the returned value. 11213f012e29Smrg * \param value - \c [out] Pointer to the return value. 11223f012e29Smrg * 11233f012e29Smrg * \return 0 on success\n 11243f012e29Smrg * <0 - Negative POSIX error code 11253f012e29Smrg * 11263f012e29Smrg*/ 11273f012e29Smrgint amdgpu_query_info(amdgpu_device_handle dev, unsigned info_id, 11283f012e29Smrg unsigned size, void *value); 11293f012e29Smrg 113000a23bdaSmrg/** 113100a23bdaSmrg * Query hardware or driver information. 113200a23bdaSmrg * 113300a23bdaSmrg * The return size is query-specific and depends on the "info_id" parameter. 113400a23bdaSmrg * No more than "size" bytes is returned. 113500a23bdaSmrg * 113600a23bdaSmrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 113700a23bdaSmrg * \param info - \c [in] amdgpu_sw_info_* 113800a23bdaSmrg * \param value - \c [out] Pointer to the return value. 113900a23bdaSmrg * 114000a23bdaSmrg * \return 0 on success\n 114100a23bdaSmrg * <0 - Negative POSIX error code 114200a23bdaSmrg * 114300a23bdaSmrg*/ 114400a23bdaSmrgint amdgpu_query_sw_info(amdgpu_device_handle dev, enum amdgpu_sw_info info, 114500a23bdaSmrg void *value); 114600a23bdaSmrg 11473f012e29Smrg/** 11483f012e29Smrg * Query information about GDS 11493f012e29Smrg * 11503f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 11513f012e29Smrg * \param gds_info - \c [out] Pointer to structure to get GDS information 11523f012e29Smrg * 11533f012e29Smrg * \return 0 on success\n 11543f012e29Smrg * <0 - Negative POSIX Error code 11553f012e29Smrg * 11563f012e29Smrg*/ 11573f012e29Smrgint amdgpu_query_gds_info(amdgpu_device_handle dev, 11583f012e29Smrg struct amdgpu_gds_resource_info *gds_info); 11593f012e29Smrg 1160d8807b2fSmrg/** 1161d8807b2fSmrg * Query information about sensor. 1162d8807b2fSmrg * 1163d8807b2fSmrg * The return size is query-specific and depends on the "sensor_type" 1164d8807b2fSmrg * parameter. No more than "size" bytes is returned. 1165d8807b2fSmrg * 1166d8807b2fSmrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 1167d8807b2fSmrg * \param sensor_type - \c [in] AMDGPU_INFO_SENSOR_* 1168d8807b2fSmrg * \param size - \c [in] Size of the returned value. 1169d8807b2fSmrg * \param value - \c [out] Pointer to the return value. 1170d8807b2fSmrg * 1171d8807b2fSmrg * \return 0 on success\n 1172d8807b2fSmrg * <0 - Negative POSIX Error code 1173d8807b2fSmrg * 1174d8807b2fSmrg*/ 1175d8807b2fSmrgint amdgpu_query_sensor_info(amdgpu_device_handle dev, unsigned sensor_type, 1176d8807b2fSmrg unsigned size, void *value); 1177d8807b2fSmrg 11783f012e29Smrg/** 11793f012e29Smrg * Read a set of consecutive memory-mapped registers. 11803f012e29Smrg * Not all registers are allowed to be read by userspace. 11813f012e29Smrg * 11823f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize( 11833f012e29Smrg * \param dword_offset - \c [in] Register offset in dwords 11843f012e29Smrg * \param count - \c [in] The number of registers to read starting 11853f012e29Smrg * from the offset 11863f012e29Smrg * \param instance - \c [in] GRBM_GFX_INDEX selector. It may have other 11873f012e29Smrg * uses. Set it to 0xffffffff if unsure. 11883f012e29Smrg * \param flags - \c [in] Flags with additional information. 11893f012e29Smrg * \param values - \c [out] The pointer to return values. 11903f012e29Smrg * 11913f012e29Smrg * \return 0 on success\n 11923f012e29Smrg * <0 - Negative POSIX error code 11933f012e29Smrg * 11943f012e29Smrg*/ 11953f012e29Smrgint amdgpu_read_mm_registers(amdgpu_device_handle dev, unsigned dword_offset, 11963f012e29Smrg unsigned count, uint32_t instance, uint32_t flags, 11973f012e29Smrg uint32_t *values); 11983f012e29Smrg 11993f012e29Smrg/** 12003f012e29Smrg * Flag to request VA address range in the 32bit address space 12013f012e29Smrg*/ 12023f012e29Smrg#define AMDGPU_VA_RANGE_32_BIT 0x1 120300a23bdaSmrg#define AMDGPU_VA_RANGE_HIGH 0x2 12043f012e29Smrg 12053f012e29Smrg/** 12063f012e29Smrg * Allocate virtual address range 12073f012e29Smrg * 12083f012e29Smrg * \param dev - [in] Device handle. See #amdgpu_device_initialize() 12093f012e29Smrg * \param va_range_type - \c [in] Type of MC va range from which to allocate 12103f012e29Smrg * \param size - \c [in] Size of range. Size must be correctly* aligned. 12113f012e29Smrg * It is client responsibility to correctly aligned size based on the future 12123f012e29Smrg * usage of allocated range. 12133f012e29Smrg * \param va_base_alignment - \c [in] Overwrite base address alignment 12143f012e29Smrg * requirement for GPU VM MC virtual 12153f012e29Smrg * address assignment. Must be multiple of size alignments received as 12163f012e29Smrg * 'amdgpu_buffer_size_alignments'. 12173f012e29Smrg * If 0 use the default one. 12183f012e29Smrg * \param va_base_required - \c [in] Specified required va base address. 12193f012e29Smrg * If 0 then library choose available one. 12203f012e29Smrg * If !0 value will be passed and those value already "in use" then 12213f012e29Smrg * corresponding error status will be returned. 12223f012e29Smrg * \param va_base_allocated - \c [out] On return: Allocated VA base to be used 12233f012e29Smrg * by client. 12243f012e29Smrg * \param va_range_handle - \c [out] On return: Handle assigned to allocation 12253f012e29Smrg * \param flags - \c [in] flags for special VA range 12263f012e29Smrg * 12273f012e29Smrg * \return 0 on success\n 12283f012e29Smrg * >0 - AMD specific error code\n 12293f012e29Smrg * <0 - Negative POSIX Error code 12303f012e29Smrg * 12313f012e29Smrg * \notes \n 12323f012e29Smrg * It is client responsibility to correctly handle VA assignments and usage. 12333f012e29Smrg * Neither kernel driver nor libdrm_amdpgu are able to prevent and 12343f012e29Smrg * detect wrong va assignemnt. 12353f012e29Smrg * 12363f012e29Smrg * It is client responsibility to correctly handle multi-GPU cases and to pass 12373f012e29Smrg * the corresponding arrays of all devices handles where corresponding VA will 12383f012e29Smrg * be used. 12393f012e29Smrg * 12403f012e29Smrg*/ 12413f012e29Smrgint amdgpu_va_range_alloc(amdgpu_device_handle dev, 12423f012e29Smrg enum amdgpu_gpu_va_range va_range_type, 12433f012e29Smrg uint64_t size, 12443f012e29Smrg uint64_t va_base_alignment, 12453f012e29Smrg uint64_t va_base_required, 12463f012e29Smrg uint64_t *va_base_allocated, 12473f012e29Smrg amdgpu_va_handle *va_range_handle, 12483f012e29Smrg uint64_t flags); 12493f012e29Smrg 12503f012e29Smrg/** 12513f012e29Smrg * Free previously allocated virtual address range 12523f012e29Smrg * 12533f012e29Smrg * 12543f012e29Smrg * \param va_range_handle - \c [in] Handle assigned to VA allocation 12553f012e29Smrg * 12563f012e29Smrg * \return 0 on success\n 12573f012e29Smrg * >0 - AMD specific error code\n 12583f012e29Smrg * <0 - Negative POSIX Error code 12593f012e29Smrg * 12603f012e29Smrg*/ 12613f012e29Smrgint amdgpu_va_range_free(amdgpu_va_handle va_range_handle); 12623f012e29Smrg 12633f012e29Smrg/** 12643f012e29Smrg* Query virtual address range 12653f012e29Smrg* 12663f012e29Smrg* UMD can query GPU VM range supported by each device 12673f012e29Smrg* to initialize its own VAM accordingly. 12683f012e29Smrg* 12693f012e29Smrg* \param dev - [in] Device handle. See #amdgpu_device_initialize() 12703f012e29Smrg* \param type - \c [in] Type of virtual address range 12713f012e29Smrg* \param offset - \c [out] Start offset of virtual address range 12723f012e29Smrg* \param size - \c [out] Size of virtual address range 12733f012e29Smrg* 12743f012e29Smrg* \return 0 on success\n 12753f012e29Smrg* <0 - Negative POSIX Error code 12763f012e29Smrg* 12773f012e29Smrg*/ 12783f012e29Smrg 12793f012e29Smrgint amdgpu_va_range_query(amdgpu_device_handle dev, 12803f012e29Smrg enum amdgpu_gpu_va_range type, 12813f012e29Smrg uint64_t *start, 12823f012e29Smrg uint64_t *end); 12833f012e29Smrg 12843f012e29Smrg/** 12853f012e29Smrg * VA mapping/unmapping for the buffer object 12863f012e29Smrg * 12873f012e29Smrg * \param bo - \c [in] BO handle 12883f012e29Smrg * \param offset - \c [in] Start offset to map 12893f012e29Smrg * \param size - \c [in] Size to map 12903f012e29Smrg * \param addr - \c [in] Start virtual address. 12913f012e29Smrg * \param flags - \c [in] Supported flags for mapping/unmapping 12923f012e29Smrg * \param ops - \c [in] AMDGPU_VA_OP_MAP or AMDGPU_VA_OP_UNMAP 12933f012e29Smrg * 12943f012e29Smrg * \return 0 on success\n 12953f012e29Smrg * <0 - Negative POSIX Error code 12963f012e29Smrg * 12973f012e29Smrg*/ 12983f012e29Smrg 12993f012e29Smrgint amdgpu_bo_va_op(amdgpu_bo_handle bo, 13003f012e29Smrg uint64_t offset, 13013f012e29Smrg uint64_t size, 13023f012e29Smrg uint64_t addr, 13033f012e29Smrg uint64_t flags, 13043f012e29Smrg uint32_t ops); 13053f012e29Smrg 1306d8807b2fSmrg/** 1307d8807b2fSmrg * VA mapping/unmapping for a buffer object or PRT region. 1308d8807b2fSmrg * 1309d8807b2fSmrg * This is not a simple drop-in extension for amdgpu_bo_va_op; instead, all 1310d8807b2fSmrg * parameters are treated "raw", i.e. size is not automatically aligned, and 1311d8807b2fSmrg * all flags must be specified explicitly. 1312d8807b2fSmrg * 1313d8807b2fSmrg * \param dev - \c [in] device handle 1314d8807b2fSmrg * \param bo - \c [in] BO handle (may be NULL) 1315d8807b2fSmrg * \param offset - \c [in] Start offset to map 1316d8807b2fSmrg * \param size - \c [in] Size to map 1317d8807b2fSmrg * \param addr - \c [in] Start virtual address. 1318d8807b2fSmrg * \param flags - \c [in] Supported flags for mapping/unmapping 1319d8807b2fSmrg * \param ops - \c [in] AMDGPU_VA_OP_MAP or AMDGPU_VA_OP_UNMAP 1320d8807b2fSmrg * 1321d8807b2fSmrg * \return 0 on success\n 1322d8807b2fSmrg * <0 - Negative POSIX Error code 1323d8807b2fSmrg * 1324d8807b2fSmrg*/ 1325d8807b2fSmrg 1326d8807b2fSmrgint amdgpu_bo_va_op_raw(amdgpu_device_handle dev, 1327d8807b2fSmrg amdgpu_bo_handle bo, 1328d8807b2fSmrg uint64_t offset, 1329d8807b2fSmrg uint64_t size, 1330d8807b2fSmrg uint64_t addr, 1331d8807b2fSmrg uint64_t flags, 1332d8807b2fSmrg uint32_t ops); 1333d8807b2fSmrg 13343f012e29Smrg/** 13353f012e29Smrg * create semaphore 13363f012e29Smrg * 13373f012e29Smrg * \param sem - \c [out] semaphore handle 13383f012e29Smrg * 13393f012e29Smrg * \return 0 on success\n 13403f012e29Smrg * <0 - Negative POSIX Error code 13413f012e29Smrg * 13423f012e29Smrg*/ 13433f012e29Smrgint amdgpu_cs_create_semaphore(amdgpu_semaphore_handle *sem); 13443f012e29Smrg 13453f012e29Smrg/** 13463f012e29Smrg * signal semaphore 13473f012e29Smrg * 13483f012e29Smrg * \param context - \c [in] GPU Context 13493f012e29Smrg * \param ip_type - \c [in] Hardware IP block type = AMDGPU_HW_IP_* 13503f012e29Smrg * \param ip_instance - \c [in] Index of the IP block of the same type 13513f012e29Smrg * \param ring - \c [in] Specify ring index of the IP 13523f012e29Smrg * \param sem - \c [in] semaphore handle 13533f012e29Smrg * 13543f012e29Smrg * \return 0 on success\n 13553f012e29Smrg * <0 - Negative POSIX Error code 13563f012e29Smrg * 13573f012e29Smrg*/ 13583f012e29Smrgint amdgpu_cs_signal_semaphore(amdgpu_context_handle ctx, 13593f012e29Smrg uint32_t ip_type, 13603f012e29Smrg uint32_t ip_instance, 13613f012e29Smrg uint32_t ring, 13623f012e29Smrg amdgpu_semaphore_handle sem); 13633f012e29Smrg 13643f012e29Smrg/** 13653f012e29Smrg * wait semaphore 13663f012e29Smrg * 13673f012e29Smrg * \param context - \c [in] GPU Context 13683f012e29Smrg * \param ip_type - \c [in] Hardware IP block type = AMDGPU_HW_IP_* 13693f012e29Smrg * \param ip_instance - \c [in] Index of the IP block of the same type 13703f012e29Smrg * \param ring - \c [in] Specify ring index of the IP 13713f012e29Smrg * \param sem - \c [in] semaphore handle 13723f012e29Smrg * 13733f012e29Smrg * \return 0 on success\n 13743f012e29Smrg * <0 - Negative POSIX Error code 13753f012e29Smrg * 13763f012e29Smrg*/ 13773f012e29Smrgint amdgpu_cs_wait_semaphore(amdgpu_context_handle ctx, 13783f012e29Smrg uint32_t ip_type, 13793f012e29Smrg uint32_t ip_instance, 13803f012e29Smrg uint32_t ring, 13813f012e29Smrg amdgpu_semaphore_handle sem); 13823f012e29Smrg 13833f012e29Smrg/** 13843f012e29Smrg * destroy semaphore 13853f012e29Smrg * 13863f012e29Smrg * \param sem - \c [in] semaphore handle 13873f012e29Smrg * 13883f012e29Smrg * \return 0 on success\n 13893f012e29Smrg * <0 - Negative POSIX Error code 13903f012e29Smrg * 13913f012e29Smrg*/ 13923f012e29Smrgint amdgpu_cs_destroy_semaphore(amdgpu_semaphore_handle sem); 13933f012e29Smrg 1394037b3c26Smrg/** 1395037b3c26Smrg * Get the ASIC marketing name 1396037b3c26Smrg * 1397037b3c26Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 1398037b3c26Smrg * 1399037b3c26Smrg * \return the constant string of the marketing name 1400037b3c26Smrg * "NULL" means the ASIC is not found 1401037b3c26Smrg*/ 1402037b3c26Smrgconst char *amdgpu_get_marketing_name(amdgpu_device_handle dev); 1403037b3c26Smrg 140400a23bdaSmrg/** 140500a23bdaSmrg * Create kernel sync object 140600a23bdaSmrg * 140700a23bdaSmrg * \param dev - \c [in] device handle 140800a23bdaSmrg * \param flags - \c [in] flags that affect creation 140900a23bdaSmrg * \param syncobj - \c [out] sync object handle 141000a23bdaSmrg * 141100a23bdaSmrg * \return 0 on success\n 141200a23bdaSmrg * <0 - Negative POSIX Error code 141300a23bdaSmrg * 141400a23bdaSmrg*/ 141500a23bdaSmrgint amdgpu_cs_create_syncobj2(amdgpu_device_handle dev, 141600a23bdaSmrg uint32_t flags, 141700a23bdaSmrg uint32_t *syncobj); 141800a23bdaSmrg 1419d8807b2fSmrg/** 1420d8807b2fSmrg * Create kernel sync object 1421d8807b2fSmrg * 1422d8807b2fSmrg * \param dev - \c [in] device handle 1423d8807b2fSmrg * \param syncobj - \c [out] sync object handle 1424d8807b2fSmrg * 1425d8807b2fSmrg * \return 0 on success\n 1426d8807b2fSmrg * <0 - Negative POSIX Error code 1427d8807b2fSmrg * 1428d8807b2fSmrg*/ 1429d8807b2fSmrgint amdgpu_cs_create_syncobj(amdgpu_device_handle dev, 1430d8807b2fSmrg uint32_t *syncobj); 1431d8807b2fSmrg/** 1432d8807b2fSmrg * Destroy kernel sync object 1433d8807b2fSmrg * 1434d8807b2fSmrg * \param dev - \c [in] device handle 1435d8807b2fSmrg * \param syncobj - \c [in] sync object handle 1436d8807b2fSmrg * 1437d8807b2fSmrg * \return 0 on success\n 1438d8807b2fSmrg * <0 - Negative POSIX Error code 1439d8807b2fSmrg * 1440d8807b2fSmrg*/ 1441d8807b2fSmrgint amdgpu_cs_destroy_syncobj(amdgpu_device_handle dev, 1442d8807b2fSmrg uint32_t syncobj); 1443d8807b2fSmrg 144400a23bdaSmrg/** 144500a23bdaSmrg * Reset kernel sync objects to unsignalled state. 144600a23bdaSmrg * 144700a23bdaSmrg * \param dev - \c [in] device handle 144800a23bdaSmrg * \param syncobjs - \c [in] array of sync object handles 144900a23bdaSmrg * \param syncobj_count - \c [in] number of handles in syncobjs 145000a23bdaSmrg * 145100a23bdaSmrg * \return 0 on success\n 145200a23bdaSmrg * <0 - Negative POSIX Error code 145300a23bdaSmrg * 145400a23bdaSmrg*/ 145500a23bdaSmrgint amdgpu_cs_syncobj_reset(amdgpu_device_handle dev, 145600a23bdaSmrg const uint32_t *syncobjs, uint32_t syncobj_count); 145700a23bdaSmrg 145800a23bdaSmrg/** 145900a23bdaSmrg * Signal kernel sync objects. 146000a23bdaSmrg * 146100a23bdaSmrg * \param dev - \c [in] device handle 146200a23bdaSmrg * \param syncobjs - \c [in] array of sync object handles 146300a23bdaSmrg * \param syncobj_count - \c [in] number of handles in syncobjs 146400a23bdaSmrg * 146500a23bdaSmrg * \return 0 on success\n 146600a23bdaSmrg * <0 - Negative POSIX Error code 146700a23bdaSmrg * 146800a23bdaSmrg*/ 146900a23bdaSmrgint amdgpu_cs_syncobj_signal(amdgpu_device_handle dev, 147000a23bdaSmrg const uint32_t *syncobjs, uint32_t syncobj_count); 147100a23bdaSmrg 147200a23bdaSmrg/** 147300a23bdaSmrg * Wait for one or all sync objects to signal. 147400a23bdaSmrg * 147500a23bdaSmrg * \param dev - \c [in] self-explanatory 147600a23bdaSmrg * \param handles - \c [in] array of sync object handles 147700a23bdaSmrg * \param num_handles - \c [in] self-explanatory 147800a23bdaSmrg * \param timeout_nsec - \c [in] self-explanatory 147900a23bdaSmrg * \param flags - \c [in] a bitmask of DRM_SYNCOBJ_WAIT_FLAGS_* 148000a23bdaSmrg * \param first_signaled - \c [in] self-explanatory 148100a23bdaSmrg * 148200a23bdaSmrg * \return 0 on success\n 148300a23bdaSmrg * -ETIME - Timeout 148400a23bdaSmrg * <0 - Negative POSIX Error code 148500a23bdaSmrg * 148600a23bdaSmrg */ 148700a23bdaSmrgint amdgpu_cs_syncobj_wait(amdgpu_device_handle dev, 148800a23bdaSmrg uint32_t *handles, unsigned num_handles, 148900a23bdaSmrg int64_t timeout_nsec, unsigned flags, 149000a23bdaSmrg uint32_t *first_signaled); 149100a23bdaSmrg 1492d8807b2fSmrg/** 1493d8807b2fSmrg * Export kernel sync object to shareable fd. 1494d8807b2fSmrg * 1495d8807b2fSmrg * \param dev - \c [in] device handle 1496d8807b2fSmrg * \param syncobj - \c [in] sync object handle 1497d8807b2fSmrg * \param shared_fd - \c [out] shared file descriptor. 1498d8807b2fSmrg * 1499d8807b2fSmrg * \return 0 on success\n 1500d8807b2fSmrg * <0 - Negative POSIX Error code 1501d8807b2fSmrg * 1502d8807b2fSmrg*/ 1503d8807b2fSmrgint amdgpu_cs_export_syncobj(amdgpu_device_handle dev, 1504d8807b2fSmrg uint32_t syncobj, 1505d8807b2fSmrg int *shared_fd); 1506d8807b2fSmrg/** 1507d8807b2fSmrg * Import kernel sync object from shareable fd. 1508d8807b2fSmrg * 1509d8807b2fSmrg * \param dev - \c [in] device handle 1510d8807b2fSmrg * \param shared_fd - \c [in] shared file descriptor. 1511d8807b2fSmrg * \param syncobj - \c [out] sync object handle 1512d8807b2fSmrg * 1513d8807b2fSmrg * \return 0 on success\n 1514d8807b2fSmrg * <0 - Negative POSIX Error code 1515d8807b2fSmrg * 1516d8807b2fSmrg*/ 1517d8807b2fSmrgint amdgpu_cs_import_syncobj(amdgpu_device_handle dev, 1518d8807b2fSmrg int shared_fd, 1519d8807b2fSmrg uint32_t *syncobj); 1520d8807b2fSmrg 152100a23bdaSmrg/** 152200a23bdaSmrg * Export kernel sync object to a sync_file. 152300a23bdaSmrg * 152400a23bdaSmrg * \param dev - \c [in] device handle 152500a23bdaSmrg * \param syncobj - \c [in] sync object handle 152600a23bdaSmrg * \param sync_file_fd - \c [out] sync_file file descriptor. 152700a23bdaSmrg * 152800a23bdaSmrg * \return 0 on success\n 152900a23bdaSmrg * <0 - Negative POSIX Error code 153000a23bdaSmrg * 153100a23bdaSmrg */ 153200a23bdaSmrgint amdgpu_cs_syncobj_export_sync_file(amdgpu_device_handle dev, 153300a23bdaSmrg uint32_t syncobj, 153400a23bdaSmrg int *sync_file_fd); 153500a23bdaSmrg 153600a23bdaSmrg/** 153700a23bdaSmrg * Import kernel sync object from a sync_file. 153800a23bdaSmrg * 153900a23bdaSmrg * \param dev - \c [in] device handle 154000a23bdaSmrg * \param syncobj - \c [in] sync object handle 154100a23bdaSmrg * \param sync_file_fd - \c [in] sync_file file descriptor. 154200a23bdaSmrg * 154300a23bdaSmrg * \return 0 on success\n 154400a23bdaSmrg * <0 - Negative POSIX Error code 154500a23bdaSmrg * 154600a23bdaSmrg */ 154700a23bdaSmrgint amdgpu_cs_syncobj_import_sync_file(amdgpu_device_handle dev, 154800a23bdaSmrg uint32_t syncobj, 154900a23bdaSmrg int sync_file_fd); 155000a23bdaSmrg 155100a23bdaSmrg/** 155200a23bdaSmrg * Export an amdgpu fence as a handle (syncobj or fd). 155300a23bdaSmrg * 155400a23bdaSmrg * \param what AMDGPU_FENCE_TO_HANDLE_GET_{SYNCOBJ, FD} 155500a23bdaSmrg * \param out_handle returned handle 155600a23bdaSmrg * 155700a23bdaSmrg * \return 0 on success\n 155800a23bdaSmrg * <0 - Negative POSIX Error code 155900a23bdaSmrg */ 156000a23bdaSmrgint amdgpu_cs_fence_to_handle(amdgpu_device_handle dev, 156100a23bdaSmrg struct amdgpu_cs_fence *fence, 156200a23bdaSmrg uint32_t what, 156300a23bdaSmrg uint32_t *out_handle); 156400a23bdaSmrg 1565d8807b2fSmrg/** 1566d8807b2fSmrg * Submit raw command submission to kernel 1567d8807b2fSmrg * 1568d8807b2fSmrg * \param dev - \c [in] device handle 1569d8807b2fSmrg * \param context - \c [in] context handle for context id 1570d8807b2fSmrg * \param bo_list_handle - \c [in] request bo list handle (0 for none) 1571d8807b2fSmrg * \param num_chunks - \c [in] number of CS chunks to submit 1572d8807b2fSmrg * \param chunks - \c [in] array of CS chunks 1573d8807b2fSmrg * \param seq_no - \c [out] output sequence number for submission. 1574d8807b2fSmrg * 1575d8807b2fSmrg * \return 0 on success\n 1576d8807b2fSmrg * <0 - Negative POSIX Error code 1577d8807b2fSmrg * 1578d8807b2fSmrg */ 1579d8807b2fSmrgstruct drm_amdgpu_cs_chunk; 1580d8807b2fSmrgstruct drm_amdgpu_cs_chunk_dep; 1581d8807b2fSmrgstruct drm_amdgpu_cs_chunk_data; 1582d8807b2fSmrg 1583d8807b2fSmrgint amdgpu_cs_submit_raw(amdgpu_device_handle dev, 1584d8807b2fSmrg amdgpu_context_handle context, 1585d8807b2fSmrg amdgpu_bo_list_handle bo_list_handle, 1586d8807b2fSmrg int num_chunks, 1587d8807b2fSmrg struct drm_amdgpu_cs_chunk *chunks, 1588d8807b2fSmrg uint64_t *seq_no); 1589d8807b2fSmrg 1590d8807b2fSmrgvoid amdgpu_cs_chunk_fence_to_dep(struct amdgpu_cs_fence *fence, 1591d8807b2fSmrg struct drm_amdgpu_cs_chunk_dep *dep); 1592d8807b2fSmrgvoid amdgpu_cs_chunk_fence_info_to_data(struct amdgpu_cs_fence_info *fence_info, 1593d8807b2fSmrg struct drm_amdgpu_cs_chunk_data *data); 1594d8807b2fSmrg 159500a23bdaSmrg/** 159600a23bdaSmrg * Reserve VMID 159700a23bdaSmrg * \param context - \c [in] GPU Context 159800a23bdaSmrg * \param flags - \c [in] TBD 159900a23bdaSmrg * 160000a23bdaSmrg * \return 0 on success otherwise POSIX Error code 160100a23bdaSmrg*/ 160200a23bdaSmrgint amdgpu_vm_reserve_vmid(amdgpu_device_handle dev, uint32_t flags); 160300a23bdaSmrg 160400a23bdaSmrg/** 160500a23bdaSmrg * Free reserved VMID 160600a23bdaSmrg * \param context - \c [in] GPU Context 160700a23bdaSmrg * \param flags - \c [in] TBD 160800a23bdaSmrg * 160900a23bdaSmrg * \return 0 on success otherwise POSIX Error code 161000a23bdaSmrg*/ 161100a23bdaSmrgint amdgpu_vm_unreserve_vmid(amdgpu_device_handle dev, uint32_t flags); 161200a23bdaSmrg 1613d8807b2fSmrg#ifdef __cplusplus 1614d8807b2fSmrg} 1615d8807b2fSmrg#endif 16163f012e29Smrg#endif /* #ifdef _AMDGPU_H_ */ 1617