amdgpu.h revision adfa0b0c
13f012e29Smrg/* 23f012e29Smrg * Copyright 2014 Advanced Micro Devices, Inc. 33f012e29Smrg * 43f012e29Smrg * Permission is hereby granted, free of charge, to any person obtaining a 53f012e29Smrg * copy of this software and associated documentation files (the "Software"), 63f012e29Smrg * to deal in the Software without restriction, including without limitation 73f012e29Smrg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 83f012e29Smrg * and/or sell copies of the Software, and to permit persons to whom the 93f012e29Smrg * Software is furnished to do so, subject to the following conditions: 103f012e29Smrg * 113f012e29Smrg * The above copyright notice and this permission notice shall be included in 123f012e29Smrg * all copies or substantial portions of the Software. 133f012e29Smrg * 143f012e29Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 153f012e29Smrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 163f012e29Smrg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 173f012e29Smrg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 183f012e29Smrg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 193f012e29Smrg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 203f012e29Smrg * OTHER DEALINGS IN THE SOFTWARE. 213f012e29Smrg * 223f012e29Smrg */ 233f012e29Smrg 243f012e29Smrg/** 253f012e29Smrg * \file amdgpu.h 263f012e29Smrg * 273f012e29Smrg * Declare public libdrm_amdgpu API 283f012e29Smrg * 293f012e29Smrg * This file define API exposed by libdrm_amdgpu library. 303f012e29Smrg * User wanted to use libdrm_amdgpu functionality must include 313f012e29Smrg * this file. 323f012e29Smrg * 333f012e29Smrg */ 343f012e29Smrg#ifndef _AMDGPU_H_ 353f012e29Smrg#define _AMDGPU_H_ 363f012e29Smrg 373f012e29Smrg#include <stdint.h> 383f012e29Smrg#include <stdbool.h> 393f012e29Smrg 40d8807b2fSmrg#ifdef __cplusplus 41d8807b2fSmrgextern "C" { 42d8807b2fSmrg#endif 43d8807b2fSmrg 443f012e29Smrgstruct drm_amdgpu_info_hw_ip; 456532f28eSmrgstruct drm_amdgpu_bo_list_entry; 463f012e29Smrg 473f012e29Smrg/*--------------------------------------------------------------------------*/ 483f012e29Smrg/* --------------------------- Defines ------------------------------------ */ 493f012e29Smrg/*--------------------------------------------------------------------------*/ 503f012e29Smrg 513f012e29Smrg/** 523f012e29Smrg * Define max. number of Command Buffers (IB) which could be sent to the single 533f012e29Smrg * hardware IP to accommodate CE/DE requirements 543f012e29Smrg * 553f012e29Smrg * \sa amdgpu_cs_ib_info 563f012e29Smrg*/ 573f012e29Smrg#define AMDGPU_CS_MAX_IBS_PER_SUBMIT 4 583f012e29Smrg 593f012e29Smrg/** 603f012e29Smrg * Special timeout value meaning that the timeout is infinite. 613f012e29Smrg */ 623f012e29Smrg#define AMDGPU_TIMEOUT_INFINITE 0xffffffffffffffffull 633f012e29Smrg 643f012e29Smrg/** 653f012e29Smrg * Used in amdgpu_cs_query_fence_status(), meaning that the given timeout 663f012e29Smrg * is absolute. 673f012e29Smrg */ 683f012e29Smrg#define AMDGPU_QUERY_FENCE_TIMEOUT_IS_ABSOLUTE (1 << 0) 693f012e29Smrg 703f012e29Smrg/*--------------------------------------------------------------------------*/ 713f012e29Smrg/* ----------------------------- Enums ------------------------------------ */ 723f012e29Smrg/*--------------------------------------------------------------------------*/ 733f012e29Smrg 743f012e29Smrg/** 753f012e29Smrg * Enum describing possible handle types 763f012e29Smrg * 773f012e29Smrg * \sa amdgpu_bo_import, amdgpu_bo_export 783f012e29Smrg * 793f012e29Smrg*/ 803f012e29Smrgenum amdgpu_bo_handle_type { 813f012e29Smrg /** GEM flink name (needs DRM authentication, used by DRI2) */ 823f012e29Smrg amdgpu_bo_handle_type_gem_flink_name = 0, 833f012e29Smrg 843f012e29Smrg /** KMS handle which is used by all driver ioctls */ 853f012e29Smrg amdgpu_bo_handle_type_kms = 1, 863f012e29Smrg 873f012e29Smrg /** DMA-buf fd handle */ 887cdc0497Smrg amdgpu_bo_handle_type_dma_buf_fd = 2, 897cdc0497Smrg 905324fb0dSmrg /** Deprecated in favour of and same behaviour as 915324fb0dSmrg * amdgpu_bo_handle_type_kms, use that instead of this 927cdc0497Smrg */ 937cdc0497Smrg amdgpu_bo_handle_type_kms_noimport = 3, 943f012e29Smrg}; 953f012e29Smrg 963f012e29Smrg/** Define known types of GPU VM VA ranges */ 973f012e29Smrgenum amdgpu_gpu_va_range 983f012e29Smrg{ 993f012e29Smrg /** Allocate from "normal"/general range */ 1003f012e29Smrg amdgpu_gpu_va_range_general = 0 1013f012e29Smrg}; 1023f012e29Smrg 10300a23bdaSmrgenum amdgpu_sw_info { 10400a23bdaSmrg amdgpu_sw_info_address32_hi = 0, 10500a23bdaSmrg}; 10600a23bdaSmrg 1073f012e29Smrg/*--------------------------------------------------------------------------*/ 1083f012e29Smrg/* -------------------------- Datatypes ----------------------------------- */ 1093f012e29Smrg/*--------------------------------------------------------------------------*/ 1103f012e29Smrg 1113f012e29Smrg/** 1123f012e29Smrg * Define opaque pointer to context associated with fd. 1133f012e29Smrg * This context will be returned as the result of 1143f012e29Smrg * "initialize" function and should be pass as the first 1153f012e29Smrg * parameter to any API call 1163f012e29Smrg */ 117d4248a18Schristos#ifndef AMDGPU_DEVICE_TYPEDEF 118d4248a18Schristos#define AMDGPU_DEVICE_TYPEDEF 1193f012e29Smrgtypedef struct amdgpu_device *amdgpu_device_handle; 120d4248a18Schristos#endif 1213f012e29Smrg 1223f012e29Smrg/** 1233f012e29Smrg * Define GPU Context type as pointer to opaque structure 1243f012e29Smrg * Example of GPU Context is the "rendering" context associated 1253f012e29Smrg * with OpenGL context (glCreateContext) 1263f012e29Smrg */ 1273f012e29Smrgtypedef struct amdgpu_context *amdgpu_context_handle; 1283f012e29Smrg 1293f012e29Smrg/** 1303f012e29Smrg * Define handle for amdgpu resources: buffer, GDS, etc. 1313f012e29Smrg */ 1323f012e29Smrgtypedef struct amdgpu_bo *amdgpu_bo_handle; 1333f012e29Smrg 1343f012e29Smrg/** 1353f012e29Smrg * Define handle for list of BOs 1363f012e29Smrg */ 1373f012e29Smrgtypedef struct amdgpu_bo_list *amdgpu_bo_list_handle; 1383f012e29Smrg 1393f012e29Smrg/** 1403f012e29Smrg * Define handle to be used to work with VA allocated ranges 1413f012e29Smrg */ 1423f012e29Smrgtypedef struct amdgpu_va *amdgpu_va_handle; 1433f012e29Smrg 1443f012e29Smrg/** 1453f012e29Smrg * Define handle for semaphore 1463f012e29Smrg */ 1473f012e29Smrgtypedef struct amdgpu_semaphore *amdgpu_semaphore_handle; 1483f012e29Smrg 1493f012e29Smrg/*--------------------------------------------------------------------------*/ 1503f012e29Smrg/* -------------------------- Structures ---------------------------------- */ 1513f012e29Smrg/*--------------------------------------------------------------------------*/ 1523f012e29Smrg 1533f012e29Smrg/** 1543f012e29Smrg * Structure describing memory allocation request 1553f012e29Smrg * 1563f012e29Smrg * \sa amdgpu_bo_alloc() 1573f012e29Smrg * 1583f012e29Smrg*/ 1593f012e29Smrgstruct amdgpu_bo_alloc_request { 1603f012e29Smrg /** Allocation request. It must be aligned correctly. */ 1613f012e29Smrg uint64_t alloc_size; 1623f012e29Smrg 1633f012e29Smrg /** 1643f012e29Smrg * It may be required to have some specific alignment requirements 1653f012e29Smrg * for physical back-up storage (e.g. for displayable surface). 1663f012e29Smrg * If 0 there is no special alignment requirement 1673f012e29Smrg */ 1683f012e29Smrg uint64_t phys_alignment; 1693f012e29Smrg 1703f012e29Smrg /** 1713f012e29Smrg * UMD should specify where to allocate memory and how it 1723f012e29Smrg * will be accessed by the CPU. 1733f012e29Smrg */ 1743f012e29Smrg uint32_t preferred_heap; 1753f012e29Smrg 1763f012e29Smrg /** Additional flags passed on allocation */ 1773f012e29Smrg uint64_t flags; 1783f012e29Smrg}; 1793f012e29Smrg 1803f012e29Smrg/** 1813f012e29Smrg * Special UMD specific information associated with buffer. 1823f012e29Smrg * 1833f012e29Smrg * It may be need to pass some buffer charactersitic as part 1843f012e29Smrg * of buffer sharing. Such information are defined UMD and 1853f012e29Smrg * opaque for libdrm_amdgpu as well for kernel driver. 1863f012e29Smrg * 1873f012e29Smrg * \sa amdgpu_bo_set_metadata(), amdgpu_bo_query_info, 1883f012e29Smrg * amdgpu_bo_import(), amdgpu_bo_export 1893f012e29Smrg * 1903f012e29Smrg*/ 1913f012e29Smrgstruct amdgpu_bo_metadata { 1923f012e29Smrg /** Special flag associated with surface */ 1933f012e29Smrg uint64_t flags; 1943f012e29Smrg 1953f012e29Smrg /** 1963f012e29Smrg * ASIC-specific tiling information (also used by DCE). 1973f012e29Smrg * The encoding is defined by the AMDGPU_TILING_* definitions. 1983f012e29Smrg */ 1993f012e29Smrg uint64_t tiling_info; 2003f012e29Smrg 2013f012e29Smrg /** Size of metadata associated with the buffer, in bytes. */ 2023f012e29Smrg uint32_t size_metadata; 2033f012e29Smrg 2043f012e29Smrg /** UMD specific metadata. Opaque for kernel */ 2053f012e29Smrg uint32_t umd_metadata[64]; 2063f012e29Smrg}; 2073f012e29Smrg 2083f012e29Smrg/** 2093f012e29Smrg * Structure describing allocated buffer. Client may need 2103f012e29Smrg * to query such information as part of 'sharing' buffers mechanism 2113f012e29Smrg * 2123f012e29Smrg * \sa amdgpu_bo_set_metadata(), amdgpu_bo_query_info(), 2133f012e29Smrg * amdgpu_bo_import(), amdgpu_bo_export() 2143f012e29Smrg*/ 2153f012e29Smrgstruct amdgpu_bo_info { 2163f012e29Smrg /** Allocated memory size */ 2173f012e29Smrg uint64_t alloc_size; 2183f012e29Smrg 2193f012e29Smrg /** 2203f012e29Smrg * It may be required to have some specific alignment requirements 2213f012e29Smrg * for physical back-up storage. 2223f012e29Smrg */ 2233f012e29Smrg uint64_t phys_alignment; 2243f012e29Smrg 2253f012e29Smrg /** Heap where to allocate memory. */ 2263f012e29Smrg uint32_t preferred_heap; 2273f012e29Smrg 2283f012e29Smrg /** Additional allocation flags. */ 2293f012e29Smrg uint64_t alloc_flags; 2303f012e29Smrg 2313f012e29Smrg /** Metadata associated with buffer if any. */ 2323f012e29Smrg struct amdgpu_bo_metadata metadata; 2333f012e29Smrg}; 2343f012e29Smrg 2353f012e29Smrg/** 2363f012e29Smrg * Structure with information about "imported" buffer 2373f012e29Smrg * 2383f012e29Smrg * \sa amdgpu_bo_import() 2393f012e29Smrg * 2403f012e29Smrg */ 2413f012e29Smrgstruct amdgpu_bo_import_result { 2423f012e29Smrg /** Handle of memory/buffer to use */ 2433f012e29Smrg amdgpu_bo_handle buf_handle; 2443f012e29Smrg 2453f012e29Smrg /** Buffer size */ 2463f012e29Smrg uint64_t alloc_size; 2473f012e29Smrg}; 2483f012e29Smrg 2493f012e29Smrg/** 2503f012e29Smrg * 2513f012e29Smrg * Structure to describe GDS partitioning information. 2523f012e29Smrg * \note OA and GWS resources are asscoiated with GDS partition 2533f012e29Smrg * 2543f012e29Smrg * \sa amdgpu_gpu_resource_query_gds_info 2553f012e29Smrg * 2563f012e29Smrg*/ 2573f012e29Smrgstruct amdgpu_gds_resource_info { 2583f012e29Smrg uint32_t gds_gfx_partition_size; 2593f012e29Smrg uint32_t compute_partition_size; 2603f012e29Smrg uint32_t gds_total_size; 2613f012e29Smrg uint32_t gws_per_gfx_partition; 2623f012e29Smrg uint32_t gws_per_compute_partition; 2633f012e29Smrg uint32_t oa_per_gfx_partition; 2643f012e29Smrg uint32_t oa_per_compute_partition; 2653f012e29Smrg}; 2663f012e29Smrg 2673f012e29Smrg/** 2683f012e29Smrg * Structure describing CS fence 2693f012e29Smrg * 2703f012e29Smrg * \sa amdgpu_cs_query_fence_status(), amdgpu_cs_request, amdgpu_cs_submit() 2713f012e29Smrg * 2723f012e29Smrg*/ 2733f012e29Smrgstruct amdgpu_cs_fence { 2743f012e29Smrg 2753f012e29Smrg /** In which context IB was sent to execution */ 2763f012e29Smrg amdgpu_context_handle context; 2773f012e29Smrg 2783f012e29Smrg /** To which HW IP type the fence belongs */ 2793f012e29Smrg uint32_t ip_type; 2803f012e29Smrg 2813f012e29Smrg /** IP instance index if there are several IPs of the same type. */ 2823f012e29Smrg uint32_t ip_instance; 2833f012e29Smrg 2843f012e29Smrg /** Ring index of the HW IP */ 2853f012e29Smrg uint32_t ring; 2863f012e29Smrg 2873f012e29Smrg /** Specify fence for which we need to check submission status.*/ 2883f012e29Smrg uint64_t fence; 2893f012e29Smrg}; 2903f012e29Smrg 2913f012e29Smrg/** 2923f012e29Smrg * Structure describing IB 2933f012e29Smrg * 2943f012e29Smrg * \sa amdgpu_cs_request, amdgpu_cs_submit() 2953f012e29Smrg * 2963f012e29Smrg*/ 2973f012e29Smrgstruct amdgpu_cs_ib_info { 2983f012e29Smrg /** Special flags */ 2993f012e29Smrg uint64_t flags; 3003f012e29Smrg 3013f012e29Smrg /** Virtual MC address of the command buffer */ 3023f012e29Smrg uint64_t ib_mc_address; 3033f012e29Smrg 3043f012e29Smrg /** 3053f012e29Smrg * Size of Command Buffer to be submitted. 3063f012e29Smrg * - The size is in units of dwords (4 bytes). 3073f012e29Smrg * - Could be 0 3083f012e29Smrg */ 3093f012e29Smrg uint32_t size; 3103f012e29Smrg}; 3113f012e29Smrg 3123f012e29Smrg/** 3133f012e29Smrg * Structure describing fence information 3143f012e29Smrg * 3153f012e29Smrg * \sa amdgpu_cs_request, amdgpu_cs_query_fence, 3163f012e29Smrg * amdgpu_cs_submit(), amdgpu_cs_query_fence_status() 3173f012e29Smrg*/ 3183f012e29Smrgstruct amdgpu_cs_fence_info { 3193f012e29Smrg /** buffer object for the fence */ 3203f012e29Smrg amdgpu_bo_handle handle; 3213f012e29Smrg 3223f012e29Smrg /** fence offset in the unit of sizeof(uint64_t) */ 3233f012e29Smrg uint64_t offset; 3243f012e29Smrg}; 3253f012e29Smrg 3263f012e29Smrg/** 3273f012e29Smrg * Structure describing submission request 3283f012e29Smrg * 3293f012e29Smrg * \note We could have several IBs as packet. e.g. CE, CE, DE case for gfx 3303f012e29Smrg * 3313f012e29Smrg * \sa amdgpu_cs_submit() 3323f012e29Smrg*/ 3333f012e29Smrgstruct amdgpu_cs_request { 3343f012e29Smrg /** Specify flags with additional information */ 3353f012e29Smrg uint64_t flags; 3363f012e29Smrg 3373f012e29Smrg /** Specify HW IP block type to which to send the IB. */ 3383f012e29Smrg unsigned ip_type; 3393f012e29Smrg 3403f012e29Smrg /** IP instance index if there are several IPs of the same type. */ 3413f012e29Smrg unsigned ip_instance; 3423f012e29Smrg 3433f012e29Smrg /** 3443f012e29Smrg * Specify ring index of the IP. We could have several rings 3453f012e29Smrg * in the same IP. E.g. 0 for SDMA0 and 1 for SDMA1. 3463f012e29Smrg */ 3473f012e29Smrg uint32_t ring; 3483f012e29Smrg 3493f012e29Smrg /** 3503f012e29Smrg * List handle with resources used by this request. 3513f012e29Smrg */ 3523f012e29Smrg amdgpu_bo_list_handle resources; 3533f012e29Smrg 3543f012e29Smrg /** 3553f012e29Smrg * Number of dependencies this Command submission needs to 3563f012e29Smrg * wait for before starting execution. 3573f012e29Smrg */ 3583f012e29Smrg uint32_t number_of_dependencies; 3593f012e29Smrg 3603f012e29Smrg /** 3613f012e29Smrg * Array of dependencies which need to be met before 3623f012e29Smrg * execution can start. 3633f012e29Smrg */ 3643f012e29Smrg struct amdgpu_cs_fence *dependencies; 3653f012e29Smrg 3663f012e29Smrg /** Number of IBs to submit in the field ibs. */ 3673f012e29Smrg uint32_t number_of_ibs; 3683f012e29Smrg 3693f012e29Smrg /** 3703f012e29Smrg * IBs to submit. Those IBs will be submit together as single entity 3713f012e29Smrg */ 3723f012e29Smrg struct amdgpu_cs_ib_info *ibs; 3733f012e29Smrg 3743f012e29Smrg /** 3753f012e29Smrg * The returned sequence number for the command submission 3763f012e29Smrg */ 3773f012e29Smrg uint64_t seq_no; 3783f012e29Smrg 3793f012e29Smrg /** 3803f012e29Smrg * The fence information 3813f012e29Smrg */ 3823f012e29Smrg struct amdgpu_cs_fence_info fence_info; 3833f012e29Smrg}; 3843f012e29Smrg 3853f012e29Smrg/** 3863f012e29Smrg * Structure which provide information about GPU VM MC Address space 3873f012e29Smrg * alignments requirements 3883f012e29Smrg * 3893f012e29Smrg * \sa amdgpu_query_buffer_size_alignment 3903f012e29Smrg */ 3913f012e29Smrgstruct amdgpu_buffer_size_alignments { 3923f012e29Smrg /** Size alignment requirement for allocation in 3933f012e29Smrg * local memory */ 3943f012e29Smrg uint64_t size_local; 3953f012e29Smrg 3963f012e29Smrg /** 3973f012e29Smrg * Size alignment requirement for allocation in remote memory 3983f012e29Smrg */ 3993f012e29Smrg uint64_t size_remote; 4003f012e29Smrg}; 4013f012e29Smrg 4023f012e29Smrg/** 4033f012e29Smrg * Structure which provide information about heap 4043f012e29Smrg * 4053f012e29Smrg * \sa amdgpu_query_heap_info() 4063f012e29Smrg * 4073f012e29Smrg */ 4083f012e29Smrgstruct amdgpu_heap_info { 4093f012e29Smrg /** Theoretical max. available memory in the given heap */ 4103f012e29Smrg uint64_t heap_size; 4113f012e29Smrg 4123f012e29Smrg /** 4133f012e29Smrg * Number of bytes allocated in the heap. This includes all processes 4143f012e29Smrg * and private allocations in the kernel. It changes when new buffers 4153f012e29Smrg * are allocated, freed, and moved. It cannot be larger than 4163f012e29Smrg * heap_size. 4173f012e29Smrg */ 4183f012e29Smrg uint64_t heap_usage; 4193f012e29Smrg 4203f012e29Smrg /** 4213f012e29Smrg * Theoretical possible max. size of buffer which 4223f012e29Smrg * could be allocated in the given heap 4233f012e29Smrg */ 4243f012e29Smrg uint64_t max_allocation; 4253f012e29Smrg}; 4263f012e29Smrg 4273f012e29Smrg/** 4283f012e29Smrg * Describe GPU h/w info needed for UMD correct initialization 4293f012e29Smrg * 4303f012e29Smrg * \sa amdgpu_query_gpu_info() 4313f012e29Smrg*/ 4323f012e29Smrgstruct amdgpu_gpu_info { 4333f012e29Smrg /** Asic id */ 4343f012e29Smrg uint32_t asic_id; 4353f012e29Smrg /** Chip revision */ 4363f012e29Smrg uint32_t chip_rev; 4373f012e29Smrg /** Chip external revision */ 4383f012e29Smrg uint32_t chip_external_rev; 4393f012e29Smrg /** Family ID */ 4403f012e29Smrg uint32_t family_id; 4413f012e29Smrg /** Special flags */ 4423f012e29Smrg uint64_t ids_flags; 4433f012e29Smrg /** max engine clock*/ 4443f012e29Smrg uint64_t max_engine_clk; 4453f012e29Smrg /** max memory clock */ 4463f012e29Smrg uint64_t max_memory_clk; 4473f012e29Smrg /** number of shader engines */ 4483f012e29Smrg uint32_t num_shader_engines; 4493f012e29Smrg /** number of shader arrays per engine */ 4503f012e29Smrg uint32_t num_shader_arrays_per_engine; 4513f012e29Smrg /** Number of available good shader pipes */ 4523f012e29Smrg uint32_t avail_quad_shader_pipes; 4533f012e29Smrg /** Max. number of shader pipes.(including good and bad pipes */ 4543f012e29Smrg uint32_t max_quad_shader_pipes; 4553f012e29Smrg /** Number of parameter cache entries per shader quad pipe */ 4563f012e29Smrg uint32_t cache_entries_per_quad_pipe; 4573f012e29Smrg /** Number of available graphics context */ 4583f012e29Smrg uint32_t num_hw_gfx_contexts; 4593f012e29Smrg /** Number of render backend pipes */ 4603f012e29Smrg uint32_t rb_pipes; 4613f012e29Smrg /** Enabled render backend pipe mask */ 4623f012e29Smrg uint32_t enabled_rb_pipes_mask; 4633f012e29Smrg /** Frequency of GPU Counter */ 4643f012e29Smrg uint32_t gpu_counter_freq; 4653f012e29Smrg /** CC_RB_BACKEND_DISABLE.BACKEND_DISABLE per SE */ 4663f012e29Smrg uint32_t backend_disable[4]; 4673f012e29Smrg /** Value of MC_ARB_RAMCFG register*/ 4683f012e29Smrg uint32_t mc_arb_ramcfg; 4693f012e29Smrg /** Value of GB_ADDR_CONFIG */ 4703f012e29Smrg uint32_t gb_addr_cfg; 4713f012e29Smrg /** Values of the GB_TILE_MODE0..31 registers */ 4723f012e29Smrg uint32_t gb_tile_mode[32]; 4733f012e29Smrg /** Values of GB_MACROTILE_MODE0..15 registers */ 4743f012e29Smrg uint32_t gb_macro_tile_mode[16]; 4753f012e29Smrg /** Value of PA_SC_RASTER_CONFIG register per SE */ 4763f012e29Smrg uint32_t pa_sc_raster_cfg[4]; 4773f012e29Smrg /** Value of PA_SC_RASTER_CONFIG_1 register per SE */ 4783f012e29Smrg uint32_t pa_sc_raster_cfg1[4]; 4793f012e29Smrg /* CU info */ 4803f012e29Smrg uint32_t cu_active_number; 4813f012e29Smrg uint32_t cu_ao_mask; 4823f012e29Smrg uint32_t cu_bitmap[4][4]; 4833f012e29Smrg /* video memory type info*/ 4843f012e29Smrg uint32_t vram_type; 4853f012e29Smrg /* video memory bit width*/ 4863f012e29Smrg uint32_t vram_bit_width; 4873f012e29Smrg /** constant engine ram size*/ 4883f012e29Smrg uint32_t ce_ram_size; 4893f012e29Smrg /* vce harvesting instance */ 4903f012e29Smrg uint32_t vce_harvest_config; 4913f012e29Smrg /* PCI revision ID */ 4923f012e29Smrg uint32_t pci_rev_id; 4933f012e29Smrg}; 4943f012e29Smrg 4953f012e29Smrg 4963f012e29Smrg/*--------------------------------------------------------------------------*/ 4973f012e29Smrg/*------------------------- Functions --------------------------------------*/ 4983f012e29Smrg/*--------------------------------------------------------------------------*/ 4993f012e29Smrg 5003f012e29Smrg/* 5013f012e29Smrg * Initialization / Cleanup 5023f012e29Smrg * 5033f012e29Smrg*/ 5043f012e29Smrg 5053f012e29Smrg/** 5063f012e29Smrg * 5073f012e29Smrg * \param fd - \c [in] File descriptor for AMD GPU device 5083f012e29Smrg * received previously as the result of 5093f012e29Smrg * e.g. drmOpen() call. 5103f012e29Smrg * For legacy fd type, the DRI2/DRI3 5113f012e29Smrg * authentication should be done before 5123f012e29Smrg * calling this function. 5133f012e29Smrg * \param major_version - \c [out] Major version of library. It is assumed 5143f012e29Smrg * that adding new functionality will cause 5153f012e29Smrg * increase in major version 5163f012e29Smrg * \param minor_version - \c [out] Minor version of library 5173f012e29Smrg * \param device_handle - \c [out] Pointer to opaque context which should 5183f012e29Smrg * be passed as the first parameter on each 5193f012e29Smrg * API call 5203f012e29Smrg * 5213f012e29Smrg * 5223f012e29Smrg * \return 0 on success\n 5233f012e29Smrg * <0 - Negative POSIX Error code 5243f012e29Smrg * 5253f012e29Smrg * 5263f012e29Smrg * \sa amdgpu_device_deinitialize() 5273f012e29Smrg*/ 5283f012e29Smrgint amdgpu_device_initialize(int fd, 5293f012e29Smrg uint32_t *major_version, 5303f012e29Smrg uint32_t *minor_version, 5313f012e29Smrg amdgpu_device_handle *device_handle); 5323f012e29Smrg 5333f012e29Smrg/** 5343f012e29Smrg * 5353f012e29Smrg * When access to such library does not needed any more the special 5363f012e29Smrg * function must be call giving opportunity to clean up any 5373f012e29Smrg * resources if needed. 5383f012e29Smrg * 5393f012e29Smrg * \param device_handle - \c [in] Context associated with file 5403f012e29Smrg * descriptor for AMD GPU device 5413f012e29Smrg * received previously as the 5423f012e29Smrg * result e.g. of drmOpen() call. 5433f012e29Smrg * 5443f012e29Smrg * \return 0 on success\n 5453f012e29Smrg * <0 - Negative POSIX Error code 5463f012e29Smrg * 5473f012e29Smrg * \sa amdgpu_device_initialize() 5483f012e29Smrg * 5493f012e29Smrg*/ 5503f012e29Smrgint amdgpu_device_deinitialize(amdgpu_device_handle device_handle); 5513f012e29Smrg 552adfa0b0cSmrg/** 553adfa0b0cSmrg * 554adfa0b0cSmrg * /param device_handle - \c [in] Device handle. 555adfa0b0cSmrg * See #amdgpu_device_initialize() 556adfa0b0cSmrg * 557adfa0b0cSmrg * \return Returns the drm fd used for operations on this 558adfa0b0cSmrg * device. This is still owned by the library and hence 559adfa0b0cSmrg * should not be closed. Guaranteed to be valid until 560adfa0b0cSmrg * #amdgpu_device_deinitialize gets called. 561adfa0b0cSmrg * 562adfa0b0cSmrg*/ 563adfa0b0cSmrgint amdgpu_device_get_fd(amdgpu_device_handle device_handle); 564adfa0b0cSmrg 5653f012e29Smrg/* 5663f012e29Smrg * Memory Management 5673f012e29Smrg * 5683f012e29Smrg*/ 5693f012e29Smrg 5703f012e29Smrg/** 5713f012e29Smrg * Allocate memory to be used by UMD for GPU related operations 5723f012e29Smrg * 5733f012e29Smrg * \param dev - \c [in] Device handle. 5743f012e29Smrg * See #amdgpu_device_initialize() 5753f012e29Smrg * \param alloc_buffer - \c [in] Pointer to the structure describing an 5763f012e29Smrg * allocation request 5773f012e29Smrg * \param buf_handle - \c [out] Allocated buffer handle 5783f012e29Smrg * 5793f012e29Smrg * \return 0 on success\n 5803f012e29Smrg * <0 - Negative POSIX Error code 5813f012e29Smrg * 5823f012e29Smrg * \sa amdgpu_bo_free() 5833f012e29Smrg*/ 5843f012e29Smrgint amdgpu_bo_alloc(amdgpu_device_handle dev, 5853f012e29Smrg struct amdgpu_bo_alloc_request *alloc_buffer, 5863f012e29Smrg amdgpu_bo_handle *buf_handle); 5873f012e29Smrg 5883f012e29Smrg/** 5893f012e29Smrg * Associate opaque data with buffer to be queried by another UMD 5903f012e29Smrg * 5913f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 5923f012e29Smrg * \param buf_handle - \c [in] Buffer handle 5933f012e29Smrg * \param info - \c [in] Metadata to associated with buffer 5943f012e29Smrg * 5953f012e29Smrg * \return 0 on success\n 5963f012e29Smrg * <0 - Negative POSIX Error code 5973f012e29Smrg*/ 5983f012e29Smrgint amdgpu_bo_set_metadata(amdgpu_bo_handle buf_handle, 5993f012e29Smrg struct amdgpu_bo_metadata *info); 6003f012e29Smrg 6013f012e29Smrg/** 6023f012e29Smrg * Query buffer information including metadata previusly associated with 6033f012e29Smrg * buffer. 6043f012e29Smrg * 6053f012e29Smrg * \param dev - \c [in] Device handle. 6063f012e29Smrg * See #amdgpu_device_initialize() 6073f012e29Smrg * \param buf_handle - \c [in] Buffer handle 6083f012e29Smrg * \param info - \c [out] Structure describing buffer 6093f012e29Smrg * 6103f012e29Smrg * \return 0 on success\n 6113f012e29Smrg * <0 - Negative POSIX Error code 6123f012e29Smrg * 6133f012e29Smrg * \sa amdgpu_bo_set_metadata(), amdgpu_bo_alloc() 6143f012e29Smrg*/ 6153f012e29Smrgint amdgpu_bo_query_info(amdgpu_bo_handle buf_handle, 6163f012e29Smrg struct amdgpu_bo_info *info); 6173f012e29Smrg 6183f012e29Smrg/** 6193f012e29Smrg * Allow others to get access to buffer 6203f012e29Smrg * 6213f012e29Smrg * \param dev - \c [in] Device handle. 6223f012e29Smrg * See #amdgpu_device_initialize() 6233f012e29Smrg * \param buf_handle - \c [in] Buffer handle 6243f012e29Smrg * \param type - \c [in] Type of handle requested 6253f012e29Smrg * \param shared_handle - \c [out] Special "shared" handle 6263f012e29Smrg * 6273f012e29Smrg * \return 0 on success\n 6283f012e29Smrg * <0 - Negative POSIX Error code 6293f012e29Smrg * 6303f012e29Smrg * \sa amdgpu_bo_import() 6313f012e29Smrg * 6323f012e29Smrg*/ 6333f012e29Smrgint amdgpu_bo_export(amdgpu_bo_handle buf_handle, 6343f012e29Smrg enum amdgpu_bo_handle_type type, 6353f012e29Smrg uint32_t *shared_handle); 6363f012e29Smrg 6373f012e29Smrg/** 6383f012e29Smrg * Request access to "shared" buffer 6393f012e29Smrg * 6403f012e29Smrg * \param dev - \c [in] Device handle. 6413f012e29Smrg * See #amdgpu_device_initialize() 6423f012e29Smrg * \param type - \c [in] Type of handle requested 6433f012e29Smrg * \param shared_handle - \c [in] Shared handle received as result "import" 6443f012e29Smrg * operation 6453f012e29Smrg * \param output - \c [out] Pointer to structure with information 6463f012e29Smrg * about imported buffer 6473f012e29Smrg * 6483f012e29Smrg * \return 0 on success\n 6493f012e29Smrg * <0 - Negative POSIX Error code 6503f012e29Smrg * 6513f012e29Smrg * \note Buffer must be "imported" only using new "fd" (different from 6523f012e29Smrg * one used by "exporter"). 6533f012e29Smrg * 6543f012e29Smrg * \sa amdgpu_bo_export() 6553f012e29Smrg * 6563f012e29Smrg*/ 6573f012e29Smrgint amdgpu_bo_import(amdgpu_device_handle dev, 6583f012e29Smrg enum amdgpu_bo_handle_type type, 6593f012e29Smrg uint32_t shared_handle, 6603f012e29Smrg struct amdgpu_bo_import_result *output); 6613f012e29Smrg 6623f012e29Smrg/** 6633f012e29Smrg * Request GPU access to user allocated memory e.g. via "malloc" 6643f012e29Smrg * 6653f012e29Smrg * \param dev - [in] Device handle. See #amdgpu_device_initialize() 6663f012e29Smrg * \param cpu - [in] CPU address of user allocated memory which we 6673f012e29Smrg * want to map to GPU address space (make GPU accessible) 6683f012e29Smrg * (This address must be correctly aligned). 6693f012e29Smrg * \param size - [in] Size of allocation (must be correctly aligned) 6703f012e29Smrg * \param buf_handle - [out] Buffer handle for the userptr memory 6713f012e29Smrg * resource on submission and be used in other operations. 6723f012e29Smrg * 6733f012e29Smrg * 6743f012e29Smrg * \return 0 on success\n 6753f012e29Smrg * <0 - Negative POSIX Error code 6763f012e29Smrg * 6773f012e29Smrg * \note 6783f012e29Smrg * This call doesn't guarantee that such memory will be persistently 6793f012e29Smrg * "locked" / make non-pageable. The purpose of this call is to provide 6803f012e29Smrg * opportunity for GPU get access to this resource during submission. 6813f012e29Smrg * 6823f012e29Smrg * The maximum amount of memory which could be mapped in this call depends 6833f012e29Smrg * if overcommit is disabled or not. If overcommit is disabled than the max. 6843f012e29Smrg * amount of memory to be pinned will be limited by left "free" size in total 6853f012e29Smrg * amount of memory which could be locked simultaneously ("GART" size). 6863f012e29Smrg * 6873f012e29Smrg * Supported (theoretical) max. size of mapping is restricted only by 6883f012e29Smrg * "GART" size. 6893f012e29Smrg * 6903f012e29Smrg * It is responsibility of caller to correctly specify access rights 6913f012e29Smrg * on VA assignment. 6923f012e29Smrg*/ 6933f012e29Smrgint amdgpu_create_bo_from_user_mem(amdgpu_device_handle dev, 6943f012e29Smrg void *cpu, uint64_t size, 6953f012e29Smrg amdgpu_bo_handle *buf_handle); 6963f012e29Smrg 6977cdc0497Smrg/** 6987cdc0497Smrg * Validate if the user memory comes from BO 6997cdc0497Smrg * 7007cdc0497Smrg * \param dev - [in] Device handle. See #amdgpu_device_initialize() 7017cdc0497Smrg * \param cpu - [in] CPU address of user allocated memory which we 7027cdc0497Smrg * want to map to GPU address space (make GPU accessible) 7037cdc0497Smrg * (This address must be correctly aligned). 7047cdc0497Smrg * \param size - [in] Size of allocation (must be correctly aligned) 7057cdc0497Smrg * \param buf_handle - [out] Buffer handle for the userptr memory 7067cdc0497Smrg * if the user memory is not from BO, the buf_handle will be NULL. 7077cdc0497Smrg * \param offset_in_bo - [out] offset in this BO for this user memory 7087cdc0497Smrg * 7097cdc0497Smrg * 7107cdc0497Smrg * \return 0 on success\n 7117cdc0497Smrg * <0 - Negative POSIX Error code 7127cdc0497Smrg * 7137cdc0497Smrg*/ 7147cdc0497Smrgint amdgpu_find_bo_by_cpu_mapping(amdgpu_device_handle dev, 7157cdc0497Smrg void *cpu, 7167cdc0497Smrg uint64_t size, 7177cdc0497Smrg amdgpu_bo_handle *buf_handle, 7187cdc0497Smrg uint64_t *offset_in_bo); 7197cdc0497Smrg 7203f012e29Smrg/** 7215324fb0dSmrg * Free previously allocated memory 7223f012e29Smrg * 7233f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 7243f012e29Smrg * \param buf_handle - \c [in] Buffer handle to free 7253f012e29Smrg * 7263f012e29Smrg * \return 0 on success\n 7273f012e29Smrg * <0 - Negative POSIX Error code 7283f012e29Smrg * 7293f012e29Smrg * \note In the case of memory shared between different applications all 7303f012e29Smrg * resources will be “physically” freed only all such applications 7313f012e29Smrg * will be terminated 7323f012e29Smrg * \note If is UMD responsibility to ‘free’ buffer only when there is no 7333f012e29Smrg * more GPU access 7343f012e29Smrg * 7353f012e29Smrg * \sa amdgpu_bo_set_metadata(), amdgpu_bo_alloc() 7363f012e29Smrg * 7373f012e29Smrg*/ 7383f012e29Smrgint amdgpu_bo_free(amdgpu_bo_handle buf_handle); 7393f012e29Smrg 7403f012e29Smrg/** 7417cdc0497Smrg * Increase the reference count of a buffer object 7427cdc0497Smrg * 7437cdc0497Smrg * \param bo - \c [in] Buffer object handle to increase the reference count 7447cdc0497Smrg * 7457cdc0497Smrg * \sa amdgpu_bo_alloc(), amdgpu_bo_free() 7467cdc0497Smrg * 7477cdc0497Smrg*/ 7487cdc0497Smrgvoid amdgpu_bo_inc_ref(amdgpu_bo_handle bo); 7497cdc0497Smrg 7507cdc0497Smrg/** 7515324fb0dSmrg * Request CPU access to GPU accessible memory 7523f012e29Smrg * 7533f012e29Smrg * \param buf_handle - \c [in] Buffer handle 7543f012e29Smrg * \param cpu - \c [out] CPU address to be used for access 7553f012e29Smrg * 7563f012e29Smrg * \return 0 on success\n 7573f012e29Smrg * <0 - Negative POSIX Error code 7583f012e29Smrg * 7593f012e29Smrg * \sa amdgpu_bo_cpu_unmap() 7603f012e29Smrg * 7613f012e29Smrg*/ 7623f012e29Smrgint amdgpu_bo_cpu_map(amdgpu_bo_handle buf_handle, void **cpu); 7633f012e29Smrg 7643f012e29Smrg/** 7653f012e29Smrg * Release CPU access to GPU memory 7663f012e29Smrg * 7673f012e29Smrg * \param buf_handle - \c [in] Buffer handle 7683f012e29Smrg * 7693f012e29Smrg * \return 0 on success\n 7703f012e29Smrg * <0 - Negative POSIX Error code 7713f012e29Smrg * 7723f012e29Smrg * \sa amdgpu_bo_cpu_map() 7733f012e29Smrg * 7743f012e29Smrg*/ 7753f012e29Smrgint amdgpu_bo_cpu_unmap(amdgpu_bo_handle buf_handle); 7763f012e29Smrg 7773f012e29Smrg/** 7783f012e29Smrg * Wait until a buffer is not used by the device. 7793f012e29Smrg * 7803f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 7813f012e29Smrg * \param buf_handle - \c [in] Buffer handle. 7823f012e29Smrg * \param timeout_ns - Timeout in nanoseconds. 7833f012e29Smrg * \param buffer_busy - 0 if buffer is idle, all GPU access was completed 7843f012e29Smrg * and no GPU access is scheduled. 7853f012e29Smrg * 1 GPU access is in fly or scheduled 7863f012e29Smrg * 7873f012e29Smrg * \return 0 - on success 7883f012e29Smrg * <0 - Negative POSIX Error code 7893f012e29Smrg */ 7903f012e29Smrgint amdgpu_bo_wait_for_idle(amdgpu_bo_handle buf_handle, 7913f012e29Smrg uint64_t timeout_ns, 7923f012e29Smrg bool *buffer_busy); 7933f012e29Smrg 7946532f28eSmrg/** 7956532f28eSmrg * Creates a BO list handle for command submission. 7966532f28eSmrg * 7976532f28eSmrg * \param dev - \c [in] Device handle. 7986532f28eSmrg * See #amdgpu_device_initialize() 7996532f28eSmrg * \param number_of_buffers - \c [in] Number of BOs in the list 8006532f28eSmrg * \param buffers - \c [in] List of BO handles 8016532f28eSmrg * \param result - \c [out] Created BO list handle 8026532f28eSmrg * 8036532f28eSmrg * \return 0 on success\n 8046532f28eSmrg * <0 - Negative POSIX Error code 8056532f28eSmrg * 8066532f28eSmrg * \sa amdgpu_bo_list_destroy_raw(), amdgpu_cs_submit_raw2() 8076532f28eSmrg*/ 8086532f28eSmrgint amdgpu_bo_list_create_raw(amdgpu_device_handle dev, 8096532f28eSmrg uint32_t number_of_buffers, 8106532f28eSmrg struct drm_amdgpu_bo_list_entry *buffers, 8116532f28eSmrg uint32_t *result); 8126532f28eSmrg 8136532f28eSmrg/** 8146532f28eSmrg * Destroys a BO list handle. 8156532f28eSmrg * 8166532f28eSmrg * \param bo_list - \c [in] BO list handle. 8176532f28eSmrg * 8186532f28eSmrg * \return 0 on success\n 8196532f28eSmrg * <0 - Negative POSIX Error code 8206532f28eSmrg * 8216532f28eSmrg * \sa amdgpu_bo_list_create_raw(), amdgpu_cs_submit_raw2() 8226532f28eSmrg*/ 8236532f28eSmrgint amdgpu_bo_list_destroy_raw(amdgpu_device_handle dev, uint32_t bo_list); 8246532f28eSmrg 8253f012e29Smrg/** 8263f012e29Smrg * Creates a BO list handle for command submission. 8273f012e29Smrg * 8283f012e29Smrg * \param dev - \c [in] Device handle. 8293f012e29Smrg * See #amdgpu_device_initialize() 8303f012e29Smrg * \param number_of_resources - \c [in] Number of BOs in the list 8313f012e29Smrg * \param resources - \c [in] List of BO handles 8323f012e29Smrg * \param resource_prios - \c [in] Optional priority for each handle 8333f012e29Smrg * \param result - \c [out] Created BO list handle 8343f012e29Smrg * 8353f012e29Smrg * \return 0 on success\n 8363f012e29Smrg * <0 - Negative POSIX Error code 8373f012e29Smrg * 8383f012e29Smrg * \sa amdgpu_bo_list_destroy() 8393f012e29Smrg*/ 8403f012e29Smrgint amdgpu_bo_list_create(amdgpu_device_handle dev, 8413f012e29Smrg uint32_t number_of_resources, 8423f012e29Smrg amdgpu_bo_handle *resources, 8433f012e29Smrg uint8_t *resource_prios, 8443f012e29Smrg amdgpu_bo_list_handle *result); 8453f012e29Smrg 8463f012e29Smrg/** 8473f012e29Smrg * Destroys a BO list handle. 8483f012e29Smrg * 8493f012e29Smrg * \param handle - \c [in] BO list handle. 8503f012e29Smrg * 8513f012e29Smrg * \return 0 on success\n 8523f012e29Smrg * <0 - Negative POSIX Error code 8533f012e29Smrg * 8543f012e29Smrg * \sa amdgpu_bo_list_create() 8553f012e29Smrg*/ 8563f012e29Smrgint amdgpu_bo_list_destroy(amdgpu_bo_list_handle handle); 8573f012e29Smrg 8583f012e29Smrg/** 8593f012e29Smrg * Update resources for existing BO list 8603f012e29Smrg * 8613f012e29Smrg * \param handle - \c [in] BO list handle 8623f012e29Smrg * \param number_of_resources - \c [in] Number of BOs in the list 8633f012e29Smrg * \param resources - \c [in] List of BO handles 8643f012e29Smrg * \param resource_prios - \c [in] Optional priority for each handle 8653f012e29Smrg * 8663f012e29Smrg * \return 0 on success\n 8673f012e29Smrg * <0 - Negative POSIX Error code 8683f012e29Smrg * 8693f012e29Smrg * \sa amdgpu_bo_list_update() 8703f012e29Smrg*/ 8713f012e29Smrgint amdgpu_bo_list_update(amdgpu_bo_list_handle handle, 8723f012e29Smrg uint32_t number_of_resources, 8733f012e29Smrg amdgpu_bo_handle *resources, 8743f012e29Smrg uint8_t *resource_prios); 8753f012e29Smrg 8763f012e29Smrg/* 8773f012e29Smrg * GPU Execution context 8783f012e29Smrg * 8793f012e29Smrg*/ 8803f012e29Smrg 8813f012e29Smrg/** 8823f012e29Smrg * Create GPU execution Context 8833f012e29Smrg * 8843f012e29Smrg * For the purpose of GPU Scheduler and GPU Robustness extensions it is 8853f012e29Smrg * necessary to have information/identify rendering/compute contexts. 8863f012e29Smrg * It also may be needed to associate some specific requirements with such 8873f012e29Smrg * contexts. Kernel driver will guarantee that submission from the same 8883f012e29Smrg * context will always be executed in order (first come, first serve). 8893f012e29Smrg * 8903f012e29Smrg * 89100a23bdaSmrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 89200a23bdaSmrg * \param priority - \c [in] Context creation flags. See AMDGPU_CTX_PRIORITY_* 89300a23bdaSmrg * \param context - \c [out] GPU Context handle 8943f012e29Smrg * 8953f012e29Smrg * \return 0 on success\n 8963f012e29Smrg * <0 - Negative POSIX Error code 8973f012e29Smrg * 8983f012e29Smrg * \sa amdgpu_cs_ctx_free() 8993f012e29Smrg * 9003f012e29Smrg*/ 90100a23bdaSmrgint amdgpu_cs_ctx_create2(amdgpu_device_handle dev, 90200a23bdaSmrg uint32_t priority, 90300a23bdaSmrg amdgpu_context_handle *context); 90400a23bdaSmrg/** 90500a23bdaSmrg * Create GPU execution Context 90600a23bdaSmrg * 90700a23bdaSmrg * Refer to amdgpu_cs_ctx_create2 for full documentation. This call 90800a23bdaSmrg * is missing the priority parameter. 90900a23bdaSmrg * 91000a23bdaSmrg * \sa amdgpu_cs_ctx_create2() 91100a23bdaSmrg * 91200a23bdaSmrg*/ 9133f012e29Smrgint amdgpu_cs_ctx_create(amdgpu_device_handle dev, 9143f012e29Smrg amdgpu_context_handle *context); 9153f012e29Smrg 9163f012e29Smrg/** 9173f012e29Smrg * 9183f012e29Smrg * Destroy GPU execution context when not needed any more 9193f012e29Smrg * 9203f012e29Smrg * \param context - \c [in] GPU Context handle 9213f012e29Smrg * 9223f012e29Smrg * \return 0 on success\n 9233f012e29Smrg * <0 - Negative POSIX Error code 9243f012e29Smrg * 9253f012e29Smrg * \sa amdgpu_cs_ctx_create() 9263f012e29Smrg * 9273f012e29Smrg*/ 9283f012e29Smrgint amdgpu_cs_ctx_free(amdgpu_context_handle context); 9293f012e29Smrg 9305324fb0dSmrg/** 9315324fb0dSmrg * Override the submission priority for the given context using a master fd. 9325324fb0dSmrg * 9335324fb0dSmrg * \param dev - \c [in] device handle 9345324fb0dSmrg * \param context - \c [in] context handle for context id 9355324fb0dSmrg * \param master_fd - \c [in] The master fd to authorize the override. 9365324fb0dSmrg * \param priority - \c [in] The priority to assign to the context. 9375324fb0dSmrg * 9385324fb0dSmrg * \return 0 on success or a a negative Posix error code on failure. 9395324fb0dSmrg */ 9405324fb0dSmrgint amdgpu_cs_ctx_override_priority(amdgpu_device_handle dev, 9415324fb0dSmrg amdgpu_context_handle context, 9425324fb0dSmrg int master_fd, 9435324fb0dSmrg unsigned priority); 9445324fb0dSmrg 9453f012e29Smrg/** 9463f012e29Smrg * Query reset state for the specific GPU Context 9473f012e29Smrg * 9483f012e29Smrg * \param context - \c [in] GPU Context handle 9493f012e29Smrg * \param state - \c [out] One of AMDGPU_CTX_*_RESET 9503f012e29Smrg * \param hangs - \c [out] Number of hangs caused by the context. 9513f012e29Smrg * 9523f012e29Smrg * \return 0 on success\n 9533f012e29Smrg * <0 - Negative POSIX Error code 9543f012e29Smrg * 9553f012e29Smrg * \sa amdgpu_cs_ctx_create() 9563f012e29Smrg * 9573f012e29Smrg*/ 9583f012e29Smrgint amdgpu_cs_query_reset_state(amdgpu_context_handle context, 9593f012e29Smrg uint32_t *state, uint32_t *hangs); 9603f012e29Smrg 96188f8a8d2Smrg/** 96288f8a8d2Smrg * Query reset state for the specific GPU Context. 96388f8a8d2Smrg * 96488f8a8d2Smrg * \param context - \c [in] GPU Context handle 96588f8a8d2Smrg * \param flags - \c [out] A combination of AMDGPU_CTX_QUERY2_FLAGS_* 96688f8a8d2Smrg * 96788f8a8d2Smrg * \return 0 on success\n 96888f8a8d2Smrg * <0 - Negative POSIX Error code 96988f8a8d2Smrg * 97088f8a8d2Smrg * \sa amdgpu_cs_ctx_create() 97188f8a8d2Smrg * 97288f8a8d2Smrg*/ 97388f8a8d2Smrgint amdgpu_cs_query_reset_state2(amdgpu_context_handle context, 97488f8a8d2Smrg uint64_t *flags); 97588f8a8d2Smrg 9763f012e29Smrg/* 9773f012e29Smrg * Command Buffers Management 9783f012e29Smrg * 9793f012e29Smrg*/ 9803f012e29Smrg 9813f012e29Smrg/** 9823f012e29Smrg * Send request to submit command buffers to hardware. 9833f012e29Smrg * 9843f012e29Smrg * Kernel driver could use GPU Scheduler to make decision when physically 9853f012e29Smrg * sent this request to the hardware. Accordingly this request could be put 9863f012e29Smrg * in queue and sent for execution later. The only guarantee is that request 9873f012e29Smrg * from the same GPU context to the same ip:ip_instance:ring will be executed in 9883f012e29Smrg * order. 9893f012e29Smrg * 9903f012e29Smrg * The caller can specify the user fence buffer/location with the fence_info in the 9913f012e29Smrg * cs_request.The sequence number is returned via the 'seq_no' parameter 9923f012e29Smrg * in ibs_request structure. 9933f012e29Smrg * 9943f012e29Smrg * 9953f012e29Smrg * \param dev - \c [in] Device handle. 9963f012e29Smrg * See #amdgpu_device_initialize() 9973f012e29Smrg * \param context - \c [in] GPU Context 9983f012e29Smrg * \param flags - \c [in] Global submission flags 9993f012e29Smrg * \param ibs_request - \c [in/out] Pointer to submission requests. 10003f012e29Smrg * We could submit to the several 10013f012e29Smrg * engines/rings simulteniously as 10023f012e29Smrg * 'atomic' operation 10033f012e29Smrg * \param number_of_requests - \c [in] Number of submission requests 10043f012e29Smrg * 10053f012e29Smrg * \return 0 on success\n 10063f012e29Smrg * <0 - Negative POSIX Error code 10073f012e29Smrg * 10083f012e29Smrg * \note It is required to pass correct resource list with buffer handles 10093f012e29Smrg * which will be accessible by command buffers from submission 10103f012e29Smrg * This will allow kernel driver to correctly implement "paging". 10113f012e29Smrg * Failure to do so will have unpredictable results. 10123f012e29Smrg * 10133f012e29Smrg * \sa amdgpu_command_buffer_alloc(), amdgpu_command_buffer_free(), 10143f012e29Smrg * amdgpu_cs_query_fence_status() 10153f012e29Smrg * 10163f012e29Smrg*/ 10173f012e29Smrgint amdgpu_cs_submit(amdgpu_context_handle context, 10183f012e29Smrg uint64_t flags, 10193f012e29Smrg struct amdgpu_cs_request *ibs_request, 10203f012e29Smrg uint32_t number_of_requests); 10213f012e29Smrg 10223f012e29Smrg/** 10233f012e29Smrg * Query status of Command Buffer Submission 10243f012e29Smrg * 10253f012e29Smrg * \param fence - \c [in] Structure describing fence to query 10263f012e29Smrg * \param timeout_ns - \c [in] Timeout value to wait 10273f012e29Smrg * \param flags - \c [in] Flags for the query 10283f012e29Smrg * \param expired - \c [out] If fence expired or not.\n 10293f012e29Smrg * 0 – if fence is not expired\n 10303f012e29Smrg * !0 - otherwise 10313f012e29Smrg * 10323f012e29Smrg * \return 0 on success\n 10333f012e29Smrg * <0 - Negative POSIX Error code 10343f012e29Smrg * 10353f012e29Smrg * \note If UMD wants only to check operation status and returned immediately 10363f012e29Smrg * then timeout value as 0 must be passed. In this case success will be 10373f012e29Smrg * returned in the case if submission was completed or timeout error 10383f012e29Smrg * code. 10393f012e29Smrg * 10403f012e29Smrg * \sa amdgpu_cs_submit() 10413f012e29Smrg*/ 10423f012e29Smrgint amdgpu_cs_query_fence_status(struct amdgpu_cs_fence *fence, 10433f012e29Smrg uint64_t timeout_ns, 10443f012e29Smrg uint64_t flags, 10453f012e29Smrg uint32_t *expired); 10463f012e29Smrg 1047d8807b2fSmrg/** 1048d8807b2fSmrg * Wait for multiple fences 1049d8807b2fSmrg * 1050d8807b2fSmrg * \param fences - \c [in] The fence array to wait 1051d8807b2fSmrg * \param fence_count - \c [in] The fence count 1052d8807b2fSmrg * \param wait_all - \c [in] If true, wait all fences to be signaled, 1053d8807b2fSmrg * otherwise, wait at least one fence 1054d8807b2fSmrg * \param timeout_ns - \c [in] The timeout to wait, in nanoseconds 1055d8807b2fSmrg * \param status - \c [out] '1' for signaled, '0' for timeout 1056d8807b2fSmrg * \param first - \c [out] the index of the first signaled fence from @fences 1057d8807b2fSmrg * 1058d8807b2fSmrg * \return 0 on success 1059d8807b2fSmrg * <0 - Negative POSIX Error code 1060d8807b2fSmrg * 1061d8807b2fSmrg * \note Currently it supports only one amdgpu_device. All fences come from 1062d8807b2fSmrg * the same amdgpu_device with the same fd. 1063d8807b2fSmrg*/ 1064d8807b2fSmrgint amdgpu_cs_wait_fences(struct amdgpu_cs_fence *fences, 1065d8807b2fSmrg uint32_t fence_count, 1066d8807b2fSmrg bool wait_all, 1067d8807b2fSmrg uint64_t timeout_ns, 1068d8807b2fSmrg uint32_t *status, uint32_t *first); 1069d8807b2fSmrg 10703f012e29Smrg/* 10713f012e29Smrg * Query / Info API 10723f012e29Smrg * 10733f012e29Smrg*/ 10743f012e29Smrg 10753f012e29Smrg/** 10763f012e29Smrg * Query allocation size alignments 10773f012e29Smrg * 10783f012e29Smrg * UMD should query information about GPU VM MC size alignments requirements 10793f012e29Smrg * to be able correctly choose required allocation size and implement 10803f012e29Smrg * internal optimization if needed. 10813f012e29Smrg * 10823f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 10833f012e29Smrg * \param info - \c [out] Pointer to structure to get size alignment 10843f012e29Smrg * requirements 10853f012e29Smrg * 10863f012e29Smrg * \return 0 on success\n 10873f012e29Smrg * <0 - Negative POSIX Error code 10883f012e29Smrg * 10893f012e29Smrg*/ 10903f012e29Smrgint amdgpu_query_buffer_size_alignment(amdgpu_device_handle dev, 10913f012e29Smrg struct amdgpu_buffer_size_alignments 10923f012e29Smrg *info); 10933f012e29Smrg 10943f012e29Smrg/** 10953f012e29Smrg * Query firmware versions 10963f012e29Smrg * 10973f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 10983f012e29Smrg * \param fw_type - \c [in] AMDGPU_INFO_FW_* 10993f012e29Smrg * \param ip_instance - \c [in] Index of the IP block of the same type. 11003f012e29Smrg * \param index - \c [in] Index of the engine. (for SDMA and MEC) 11013f012e29Smrg * \param version - \c [out] Pointer to to the "version" return value 11023f012e29Smrg * \param feature - \c [out] Pointer to to the "feature" return value 11033f012e29Smrg * 11043f012e29Smrg * \return 0 on success\n 11053f012e29Smrg * <0 - Negative POSIX Error code 11063f012e29Smrg * 11073f012e29Smrg*/ 11083f012e29Smrgint amdgpu_query_firmware_version(amdgpu_device_handle dev, unsigned fw_type, 11093f012e29Smrg unsigned ip_instance, unsigned index, 11103f012e29Smrg uint32_t *version, uint32_t *feature); 11113f012e29Smrg 11123f012e29Smrg/** 11133f012e29Smrg * Query the number of HW IP instances of a certain type. 11143f012e29Smrg * 11153f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 11163f012e29Smrg * \param type - \c [in] Hardware IP block type = AMDGPU_HW_IP_* 11173f012e29Smrg * \param count - \c [out] Pointer to structure to get information 11183f012e29Smrg * 11193f012e29Smrg * \return 0 on success\n 11203f012e29Smrg * <0 - Negative POSIX Error code 11213f012e29Smrg*/ 11223f012e29Smrgint amdgpu_query_hw_ip_count(amdgpu_device_handle dev, unsigned type, 11233f012e29Smrg uint32_t *count); 11243f012e29Smrg 11253f012e29Smrg/** 11263f012e29Smrg * Query engine information 11273f012e29Smrg * 11283f012e29Smrg * This query allows UMD to query information different engines and their 11293f012e29Smrg * capabilities. 11303f012e29Smrg * 11313f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 11323f012e29Smrg * \param type - \c [in] Hardware IP block type = AMDGPU_HW_IP_* 11333f012e29Smrg * \param ip_instance - \c [in] Index of the IP block of the same type. 11343f012e29Smrg * \param info - \c [out] Pointer to structure to get information 11353f012e29Smrg * 11363f012e29Smrg * \return 0 on success\n 11373f012e29Smrg * <0 - Negative POSIX Error code 11383f012e29Smrg*/ 11393f012e29Smrgint amdgpu_query_hw_ip_info(amdgpu_device_handle dev, unsigned type, 11403f012e29Smrg unsigned ip_instance, 11413f012e29Smrg struct drm_amdgpu_info_hw_ip *info); 11423f012e29Smrg 11433f012e29Smrg/** 11443f012e29Smrg * Query heap information 11453f012e29Smrg * 11463f012e29Smrg * This query allows UMD to query potentially available memory resources and 11473f012e29Smrg * adjust their logic if necessary. 11483f012e29Smrg * 11493f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 11503f012e29Smrg * \param heap - \c [in] Heap type 11513f012e29Smrg * \param info - \c [in] Pointer to structure to get needed information 11523f012e29Smrg * 11533f012e29Smrg * \return 0 on success\n 11543f012e29Smrg * <0 - Negative POSIX Error code 11553f012e29Smrg * 11563f012e29Smrg*/ 11573f012e29Smrgint amdgpu_query_heap_info(amdgpu_device_handle dev, uint32_t heap, 11583f012e29Smrg uint32_t flags, struct amdgpu_heap_info *info); 11593f012e29Smrg 11603f012e29Smrg/** 11613f012e29Smrg * Get the CRTC ID from the mode object ID 11623f012e29Smrg * 11633f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 11643f012e29Smrg * \param id - \c [in] Mode object ID 11653f012e29Smrg * \param result - \c [in] Pointer to the CRTC ID 11663f012e29Smrg * 11673f012e29Smrg * \return 0 on success\n 11683f012e29Smrg * <0 - Negative POSIX Error code 11693f012e29Smrg * 11703f012e29Smrg*/ 11713f012e29Smrgint amdgpu_query_crtc_from_id(amdgpu_device_handle dev, unsigned id, 11723f012e29Smrg int32_t *result); 11733f012e29Smrg 11743f012e29Smrg/** 11753f012e29Smrg * Query GPU H/w Info 11763f012e29Smrg * 11773f012e29Smrg * Query hardware specific information 11783f012e29Smrg * 11793f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 11803f012e29Smrg * \param heap - \c [in] Heap type 11813f012e29Smrg * \param info - \c [in] Pointer to structure to get needed information 11823f012e29Smrg * 11833f012e29Smrg * \return 0 on success\n 11843f012e29Smrg * <0 - Negative POSIX Error code 11853f012e29Smrg * 11863f012e29Smrg*/ 11873f012e29Smrgint amdgpu_query_gpu_info(amdgpu_device_handle dev, 11883f012e29Smrg struct amdgpu_gpu_info *info); 11893f012e29Smrg 11903f012e29Smrg/** 11913f012e29Smrg * Query hardware or driver information. 11923f012e29Smrg * 11933f012e29Smrg * The return size is query-specific and depends on the "info_id" parameter. 11943f012e29Smrg * No more than "size" bytes is returned. 11953f012e29Smrg * 11963f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 11973f012e29Smrg * \param info_id - \c [in] AMDGPU_INFO_* 11983f012e29Smrg * \param size - \c [in] Size of the returned value. 11993f012e29Smrg * \param value - \c [out] Pointer to the return value. 12003f012e29Smrg * 12013f012e29Smrg * \return 0 on success\n 12023f012e29Smrg * <0 - Negative POSIX error code 12033f012e29Smrg * 12043f012e29Smrg*/ 12053f012e29Smrgint amdgpu_query_info(amdgpu_device_handle dev, unsigned info_id, 12063f012e29Smrg unsigned size, void *value); 12073f012e29Smrg 120800a23bdaSmrg/** 120900a23bdaSmrg * Query hardware or driver information. 121000a23bdaSmrg * 121100a23bdaSmrg * The return size is query-specific and depends on the "info_id" parameter. 121200a23bdaSmrg * No more than "size" bytes is returned. 121300a23bdaSmrg * 121400a23bdaSmrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 121500a23bdaSmrg * \param info - \c [in] amdgpu_sw_info_* 121600a23bdaSmrg * \param value - \c [out] Pointer to the return value. 121700a23bdaSmrg * 121800a23bdaSmrg * \return 0 on success\n 121900a23bdaSmrg * <0 - Negative POSIX error code 122000a23bdaSmrg * 122100a23bdaSmrg*/ 122200a23bdaSmrgint amdgpu_query_sw_info(amdgpu_device_handle dev, enum amdgpu_sw_info info, 122300a23bdaSmrg void *value); 122400a23bdaSmrg 12253f012e29Smrg/** 12263f012e29Smrg * Query information about GDS 12273f012e29Smrg * 12283f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 12293f012e29Smrg * \param gds_info - \c [out] Pointer to structure to get GDS information 12303f012e29Smrg * 12313f012e29Smrg * \return 0 on success\n 12323f012e29Smrg * <0 - Negative POSIX Error code 12333f012e29Smrg * 12343f012e29Smrg*/ 12353f012e29Smrgint amdgpu_query_gds_info(amdgpu_device_handle dev, 12363f012e29Smrg struct amdgpu_gds_resource_info *gds_info); 12373f012e29Smrg 1238d8807b2fSmrg/** 1239d8807b2fSmrg * Query information about sensor. 1240d8807b2fSmrg * 1241d8807b2fSmrg * The return size is query-specific and depends on the "sensor_type" 1242d8807b2fSmrg * parameter. No more than "size" bytes is returned. 1243d8807b2fSmrg * 1244d8807b2fSmrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 1245d8807b2fSmrg * \param sensor_type - \c [in] AMDGPU_INFO_SENSOR_* 1246d8807b2fSmrg * \param size - \c [in] Size of the returned value. 1247d8807b2fSmrg * \param value - \c [out] Pointer to the return value. 1248d8807b2fSmrg * 1249d8807b2fSmrg * \return 0 on success\n 1250d8807b2fSmrg * <0 - Negative POSIX Error code 1251d8807b2fSmrg * 1252d8807b2fSmrg*/ 1253d8807b2fSmrgint amdgpu_query_sensor_info(amdgpu_device_handle dev, unsigned sensor_type, 1254d8807b2fSmrg unsigned size, void *value); 1255d8807b2fSmrg 125641687f09Smrg/** 125741687f09Smrg * Query information about video capabilities 125841687f09Smrg * 125941687f09Smrg * The return sizeof(struct drm_amdgpu_info_video_caps) 126041687f09Smrg * 126141687f09Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 126241687f09Smrg * \param caps_type - \c [in] AMDGPU_INFO_VIDEO_CAPS_DECODE(ENCODE) 126341687f09Smrg * \param size - \c [in] Size of the returned value. 126441687f09Smrg * \param value - \c [out] Pointer to the return value. 126541687f09Smrg * 126641687f09Smrg * \return 0 on success\n 126741687f09Smrg * <0 - Negative POSIX Error code 126841687f09Smrg * 126941687f09Smrg*/ 127041687f09Smrgint amdgpu_query_video_caps_info(amdgpu_device_handle dev, unsigned cap_type, 127141687f09Smrg unsigned size, void *value); 127241687f09Smrg 12733f012e29Smrg/** 12743f012e29Smrg * Read a set of consecutive memory-mapped registers. 12753f012e29Smrg * Not all registers are allowed to be read by userspace. 12763f012e29Smrg * 12773f012e29Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize( 12783f012e29Smrg * \param dword_offset - \c [in] Register offset in dwords 12793f012e29Smrg * \param count - \c [in] The number of registers to read starting 12803f012e29Smrg * from the offset 12813f012e29Smrg * \param instance - \c [in] GRBM_GFX_INDEX selector. It may have other 12823f012e29Smrg * uses. Set it to 0xffffffff if unsure. 12833f012e29Smrg * \param flags - \c [in] Flags with additional information. 12843f012e29Smrg * \param values - \c [out] The pointer to return values. 12853f012e29Smrg * 12863f012e29Smrg * \return 0 on success\n 12873f012e29Smrg * <0 - Negative POSIX error code 12883f012e29Smrg * 12893f012e29Smrg*/ 12903f012e29Smrgint amdgpu_read_mm_registers(amdgpu_device_handle dev, unsigned dword_offset, 12913f012e29Smrg unsigned count, uint32_t instance, uint32_t flags, 12923f012e29Smrg uint32_t *values); 12933f012e29Smrg 12943f012e29Smrg/** 12953f012e29Smrg * Flag to request VA address range in the 32bit address space 12963f012e29Smrg*/ 12973f012e29Smrg#define AMDGPU_VA_RANGE_32_BIT 0x1 129800a23bdaSmrg#define AMDGPU_VA_RANGE_HIGH 0x2 12994babd585Smrg#define AMDGPU_VA_RANGE_REPLAYABLE 0x4 13003f012e29Smrg 13013f012e29Smrg/** 13023f012e29Smrg * Allocate virtual address range 13033f012e29Smrg * 13043f012e29Smrg * \param dev - [in] Device handle. See #amdgpu_device_initialize() 13053f012e29Smrg * \param va_range_type - \c [in] Type of MC va range from which to allocate 13063f012e29Smrg * \param size - \c [in] Size of range. Size must be correctly* aligned. 13073f012e29Smrg * It is client responsibility to correctly aligned size based on the future 13083f012e29Smrg * usage of allocated range. 13093f012e29Smrg * \param va_base_alignment - \c [in] Overwrite base address alignment 13103f012e29Smrg * requirement for GPU VM MC virtual 13113f012e29Smrg * address assignment. Must be multiple of size alignments received as 13123f012e29Smrg * 'amdgpu_buffer_size_alignments'. 13133f012e29Smrg * If 0 use the default one. 13143f012e29Smrg * \param va_base_required - \c [in] Specified required va base address. 13153f012e29Smrg * If 0 then library choose available one. 13163f012e29Smrg * If !0 value will be passed and those value already "in use" then 13173f012e29Smrg * corresponding error status will be returned. 13183f012e29Smrg * \param va_base_allocated - \c [out] On return: Allocated VA base to be used 13193f012e29Smrg * by client. 13203f012e29Smrg * \param va_range_handle - \c [out] On return: Handle assigned to allocation 13213f012e29Smrg * \param flags - \c [in] flags for special VA range 13223f012e29Smrg * 13233f012e29Smrg * \return 0 on success\n 13243f012e29Smrg * >0 - AMD specific error code\n 13253f012e29Smrg * <0 - Negative POSIX Error code 13263f012e29Smrg * 13273f012e29Smrg * \notes \n 13283f012e29Smrg * It is client responsibility to correctly handle VA assignments and usage. 13293f012e29Smrg * Neither kernel driver nor libdrm_amdpgu are able to prevent and 13305324fb0dSmrg * detect wrong va assignment. 13313f012e29Smrg * 13323f012e29Smrg * It is client responsibility to correctly handle multi-GPU cases and to pass 13333f012e29Smrg * the corresponding arrays of all devices handles where corresponding VA will 13343f012e29Smrg * be used. 13353f012e29Smrg * 13363f012e29Smrg*/ 13373f012e29Smrgint amdgpu_va_range_alloc(amdgpu_device_handle dev, 13383f012e29Smrg enum amdgpu_gpu_va_range va_range_type, 13393f012e29Smrg uint64_t size, 13403f012e29Smrg uint64_t va_base_alignment, 13413f012e29Smrg uint64_t va_base_required, 13423f012e29Smrg uint64_t *va_base_allocated, 13433f012e29Smrg amdgpu_va_handle *va_range_handle, 13443f012e29Smrg uint64_t flags); 13453f012e29Smrg 13463f012e29Smrg/** 13473f012e29Smrg * Free previously allocated virtual address range 13483f012e29Smrg * 13493f012e29Smrg * 13503f012e29Smrg * \param va_range_handle - \c [in] Handle assigned to VA allocation 13513f012e29Smrg * 13523f012e29Smrg * \return 0 on success\n 13533f012e29Smrg * >0 - AMD specific error code\n 13543f012e29Smrg * <0 - Negative POSIX Error code 13553f012e29Smrg * 13563f012e29Smrg*/ 13573f012e29Smrgint amdgpu_va_range_free(amdgpu_va_handle va_range_handle); 13583f012e29Smrg 13593f012e29Smrg/** 13603f012e29Smrg* Query virtual address range 13613f012e29Smrg* 13623f012e29Smrg* UMD can query GPU VM range supported by each device 13633f012e29Smrg* to initialize its own VAM accordingly. 13643f012e29Smrg* 13653f012e29Smrg* \param dev - [in] Device handle. See #amdgpu_device_initialize() 13663f012e29Smrg* \param type - \c [in] Type of virtual address range 13673f012e29Smrg* \param offset - \c [out] Start offset of virtual address range 13683f012e29Smrg* \param size - \c [out] Size of virtual address range 13693f012e29Smrg* 13703f012e29Smrg* \return 0 on success\n 13713f012e29Smrg* <0 - Negative POSIX Error code 13723f012e29Smrg* 13733f012e29Smrg*/ 13743f012e29Smrg 13753f012e29Smrgint amdgpu_va_range_query(amdgpu_device_handle dev, 13763f012e29Smrg enum amdgpu_gpu_va_range type, 13773f012e29Smrg uint64_t *start, 13783f012e29Smrg uint64_t *end); 13793f012e29Smrg 13803f012e29Smrg/** 13813f012e29Smrg * VA mapping/unmapping for the buffer object 13823f012e29Smrg * 13833f012e29Smrg * \param bo - \c [in] BO handle 13843f012e29Smrg * \param offset - \c [in] Start offset to map 13853f012e29Smrg * \param size - \c [in] Size to map 13863f012e29Smrg * \param addr - \c [in] Start virtual address. 13873f012e29Smrg * \param flags - \c [in] Supported flags for mapping/unmapping 13883f012e29Smrg * \param ops - \c [in] AMDGPU_VA_OP_MAP or AMDGPU_VA_OP_UNMAP 13893f012e29Smrg * 13903f012e29Smrg * \return 0 on success\n 13913f012e29Smrg * <0 - Negative POSIX Error code 13923f012e29Smrg * 13933f012e29Smrg*/ 13943f012e29Smrg 13953f012e29Smrgint amdgpu_bo_va_op(amdgpu_bo_handle bo, 13963f012e29Smrg uint64_t offset, 13973f012e29Smrg uint64_t size, 13983f012e29Smrg uint64_t addr, 13993f012e29Smrg uint64_t flags, 14003f012e29Smrg uint32_t ops); 14013f012e29Smrg 1402d8807b2fSmrg/** 1403d8807b2fSmrg * VA mapping/unmapping for a buffer object or PRT region. 1404d8807b2fSmrg * 1405d8807b2fSmrg * This is not a simple drop-in extension for amdgpu_bo_va_op; instead, all 1406d8807b2fSmrg * parameters are treated "raw", i.e. size is not automatically aligned, and 1407d8807b2fSmrg * all flags must be specified explicitly. 1408d8807b2fSmrg * 1409d8807b2fSmrg * \param dev - \c [in] device handle 1410d8807b2fSmrg * \param bo - \c [in] BO handle (may be NULL) 1411d8807b2fSmrg * \param offset - \c [in] Start offset to map 1412d8807b2fSmrg * \param size - \c [in] Size to map 1413d8807b2fSmrg * \param addr - \c [in] Start virtual address. 1414d8807b2fSmrg * \param flags - \c [in] Supported flags for mapping/unmapping 1415d8807b2fSmrg * \param ops - \c [in] AMDGPU_VA_OP_MAP or AMDGPU_VA_OP_UNMAP 1416d8807b2fSmrg * 1417d8807b2fSmrg * \return 0 on success\n 1418d8807b2fSmrg * <0 - Negative POSIX Error code 1419d8807b2fSmrg * 1420d8807b2fSmrg*/ 1421d8807b2fSmrg 1422d8807b2fSmrgint amdgpu_bo_va_op_raw(amdgpu_device_handle dev, 1423d8807b2fSmrg amdgpu_bo_handle bo, 1424d8807b2fSmrg uint64_t offset, 1425d8807b2fSmrg uint64_t size, 1426d8807b2fSmrg uint64_t addr, 1427d8807b2fSmrg uint64_t flags, 1428d8807b2fSmrg uint32_t ops); 1429d8807b2fSmrg 14303f012e29Smrg/** 14313f012e29Smrg * create semaphore 14323f012e29Smrg * 14333f012e29Smrg * \param sem - \c [out] semaphore handle 14343f012e29Smrg * 14353f012e29Smrg * \return 0 on success\n 14363f012e29Smrg * <0 - Negative POSIX Error code 14373f012e29Smrg * 14383f012e29Smrg*/ 14393f012e29Smrgint amdgpu_cs_create_semaphore(amdgpu_semaphore_handle *sem); 14403f012e29Smrg 14413f012e29Smrg/** 14423f012e29Smrg * signal semaphore 14433f012e29Smrg * 14443f012e29Smrg * \param context - \c [in] GPU Context 14453f012e29Smrg * \param ip_type - \c [in] Hardware IP block type = AMDGPU_HW_IP_* 14463f012e29Smrg * \param ip_instance - \c [in] Index of the IP block of the same type 14473f012e29Smrg * \param ring - \c [in] Specify ring index of the IP 14483f012e29Smrg * \param sem - \c [in] semaphore handle 14493f012e29Smrg * 14503f012e29Smrg * \return 0 on success\n 14513f012e29Smrg * <0 - Negative POSIX Error code 14523f012e29Smrg * 14533f012e29Smrg*/ 14543f012e29Smrgint amdgpu_cs_signal_semaphore(amdgpu_context_handle ctx, 14553f012e29Smrg uint32_t ip_type, 14563f012e29Smrg uint32_t ip_instance, 14573f012e29Smrg uint32_t ring, 14583f012e29Smrg amdgpu_semaphore_handle sem); 14593f012e29Smrg 14603f012e29Smrg/** 14613f012e29Smrg * wait semaphore 14623f012e29Smrg * 14633f012e29Smrg * \param context - \c [in] GPU Context 14643f012e29Smrg * \param ip_type - \c [in] Hardware IP block type = AMDGPU_HW_IP_* 14653f012e29Smrg * \param ip_instance - \c [in] Index of the IP block of the same type 14663f012e29Smrg * \param ring - \c [in] Specify ring index of the IP 14673f012e29Smrg * \param sem - \c [in] semaphore handle 14683f012e29Smrg * 14693f012e29Smrg * \return 0 on success\n 14703f012e29Smrg * <0 - Negative POSIX Error code 14713f012e29Smrg * 14723f012e29Smrg*/ 14733f012e29Smrgint amdgpu_cs_wait_semaphore(amdgpu_context_handle ctx, 14743f012e29Smrg uint32_t ip_type, 14753f012e29Smrg uint32_t ip_instance, 14763f012e29Smrg uint32_t ring, 14773f012e29Smrg amdgpu_semaphore_handle sem); 14783f012e29Smrg 14793f012e29Smrg/** 14803f012e29Smrg * destroy semaphore 14813f012e29Smrg * 14823f012e29Smrg * \param sem - \c [in] semaphore handle 14833f012e29Smrg * 14843f012e29Smrg * \return 0 on success\n 14853f012e29Smrg * <0 - Negative POSIX Error code 14863f012e29Smrg * 14873f012e29Smrg*/ 14883f012e29Smrgint amdgpu_cs_destroy_semaphore(amdgpu_semaphore_handle sem); 14893f012e29Smrg 1490037b3c26Smrg/** 1491037b3c26Smrg * Get the ASIC marketing name 1492037b3c26Smrg * 1493037b3c26Smrg * \param dev - \c [in] Device handle. See #amdgpu_device_initialize() 1494037b3c26Smrg * 1495037b3c26Smrg * \return the constant string of the marketing name 1496037b3c26Smrg * "NULL" means the ASIC is not found 1497037b3c26Smrg*/ 1498037b3c26Smrgconst char *amdgpu_get_marketing_name(amdgpu_device_handle dev); 1499037b3c26Smrg 150000a23bdaSmrg/** 150100a23bdaSmrg * Create kernel sync object 150200a23bdaSmrg * 150300a23bdaSmrg * \param dev - \c [in] device handle 150400a23bdaSmrg * \param flags - \c [in] flags that affect creation 150500a23bdaSmrg * \param syncobj - \c [out] sync object handle 150600a23bdaSmrg * 150700a23bdaSmrg * \return 0 on success\n 150800a23bdaSmrg * <0 - Negative POSIX Error code 150900a23bdaSmrg * 151000a23bdaSmrg*/ 151100a23bdaSmrgint amdgpu_cs_create_syncobj2(amdgpu_device_handle dev, 151200a23bdaSmrg uint32_t flags, 151300a23bdaSmrg uint32_t *syncobj); 151400a23bdaSmrg 1515d8807b2fSmrg/** 1516d8807b2fSmrg * Create kernel sync object 1517d8807b2fSmrg * 1518d8807b2fSmrg * \param dev - \c [in] device handle 1519d8807b2fSmrg * \param syncobj - \c [out] sync object handle 1520d8807b2fSmrg * 1521d8807b2fSmrg * \return 0 on success\n 1522d8807b2fSmrg * <0 - Negative POSIX Error code 1523d8807b2fSmrg * 1524d8807b2fSmrg*/ 1525d8807b2fSmrgint amdgpu_cs_create_syncobj(amdgpu_device_handle dev, 1526d8807b2fSmrg uint32_t *syncobj); 1527d8807b2fSmrg/** 1528d8807b2fSmrg * Destroy kernel sync object 1529d8807b2fSmrg * 1530d8807b2fSmrg * \param dev - \c [in] device handle 1531d8807b2fSmrg * \param syncobj - \c [in] sync object handle 1532d8807b2fSmrg * 1533d8807b2fSmrg * \return 0 on success\n 1534d8807b2fSmrg * <0 - Negative POSIX Error code 1535d8807b2fSmrg * 1536d8807b2fSmrg*/ 1537d8807b2fSmrgint amdgpu_cs_destroy_syncobj(amdgpu_device_handle dev, 1538d8807b2fSmrg uint32_t syncobj); 1539d8807b2fSmrg 154000a23bdaSmrg/** 154100a23bdaSmrg * Reset kernel sync objects to unsignalled state. 154200a23bdaSmrg * 154300a23bdaSmrg * \param dev - \c [in] device handle 154400a23bdaSmrg * \param syncobjs - \c [in] array of sync object handles 154500a23bdaSmrg * \param syncobj_count - \c [in] number of handles in syncobjs 154600a23bdaSmrg * 154700a23bdaSmrg * \return 0 on success\n 154800a23bdaSmrg * <0 - Negative POSIX Error code 154900a23bdaSmrg * 155000a23bdaSmrg*/ 155100a23bdaSmrgint amdgpu_cs_syncobj_reset(amdgpu_device_handle dev, 155200a23bdaSmrg const uint32_t *syncobjs, uint32_t syncobj_count); 155300a23bdaSmrg 155400a23bdaSmrg/** 155500a23bdaSmrg * Signal kernel sync objects. 155600a23bdaSmrg * 155700a23bdaSmrg * \param dev - \c [in] device handle 155800a23bdaSmrg * \param syncobjs - \c [in] array of sync object handles 155900a23bdaSmrg * \param syncobj_count - \c [in] number of handles in syncobjs 156000a23bdaSmrg * 156100a23bdaSmrg * \return 0 on success\n 156200a23bdaSmrg * <0 - Negative POSIX Error code 156300a23bdaSmrg * 156400a23bdaSmrg*/ 156500a23bdaSmrgint amdgpu_cs_syncobj_signal(amdgpu_device_handle dev, 156600a23bdaSmrg const uint32_t *syncobjs, uint32_t syncobj_count); 156700a23bdaSmrg 15685324fb0dSmrg/** 15695324fb0dSmrg * Signal kernel timeline sync objects. 15705324fb0dSmrg * 15715324fb0dSmrg * \param dev - \c [in] device handle 15725324fb0dSmrg * \param syncobjs - \c [in] array of sync object handles 15735324fb0dSmrg * \param points - \c [in] array of timeline points 15745324fb0dSmrg * \param syncobj_count - \c [in] number of handles in syncobjs 15755324fb0dSmrg * 15765324fb0dSmrg * \return 0 on success\n 15775324fb0dSmrg * <0 - Negative POSIX Error code 15785324fb0dSmrg * 15795324fb0dSmrg*/ 15805324fb0dSmrgint amdgpu_cs_syncobj_timeline_signal(amdgpu_device_handle dev, 15815324fb0dSmrg const uint32_t *syncobjs, 15825324fb0dSmrg uint64_t *points, 15835324fb0dSmrg uint32_t syncobj_count); 15845324fb0dSmrg 158500a23bdaSmrg/** 158600a23bdaSmrg * Wait for one or all sync objects to signal. 158700a23bdaSmrg * 158800a23bdaSmrg * \param dev - \c [in] self-explanatory 158900a23bdaSmrg * \param handles - \c [in] array of sync object handles 159000a23bdaSmrg * \param num_handles - \c [in] self-explanatory 159100a23bdaSmrg * \param timeout_nsec - \c [in] self-explanatory 159200a23bdaSmrg * \param flags - \c [in] a bitmask of DRM_SYNCOBJ_WAIT_FLAGS_* 159300a23bdaSmrg * \param first_signaled - \c [in] self-explanatory 159400a23bdaSmrg * 159500a23bdaSmrg * \return 0 on success\n 159600a23bdaSmrg * -ETIME - Timeout 159700a23bdaSmrg * <0 - Negative POSIX Error code 159800a23bdaSmrg * 159900a23bdaSmrg */ 160000a23bdaSmrgint amdgpu_cs_syncobj_wait(amdgpu_device_handle dev, 160100a23bdaSmrg uint32_t *handles, unsigned num_handles, 160200a23bdaSmrg int64_t timeout_nsec, unsigned flags, 160300a23bdaSmrg uint32_t *first_signaled); 160400a23bdaSmrg 16055324fb0dSmrg/** 16065324fb0dSmrg * Wait for one or all sync objects on their points to signal. 16075324fb0dSmrg * 16085324fb0dSmrg * \param dev - \c [in] self-explanatory 16095324fb0dSmrg * \param handles - \c [in] array of sync object handles 16105324fb0dSmrg * \param points - \c [in] array of sync points to wait 16115324fb0dSmrg * \param num_handles - \c [in] self-explanatory 16125324fb0dSmrg * \param timeout_nsec - \c [in] self-explanatory 16135324fb0dSmrg * \param flags - \c [in] a bitmask of DRM_SYNCOBJ_WAIT_FLAGS_* 16145324fb0dSmrg * \param first_signaled - \c [in] self-explanatory 16155324fb0dSmrg * 16165324fb0dSmrg * \return 0 on success\n 16175324fb0dSmrg * -ETIME - Timeout 16185324fb0dSmrg * <0 - Negative POSIX Error code 16195324fb0dSmrg * 16205324fb0dSmrg */ 16215324fb0dSmrgint amdgpu_cs_syncobj_timeline_wait(amdgpu_device_handle dev, 16225324fb0dSmrg uint32_t *handles, uint64_t *points, 16235324fb0dSmrg unsigned num_handles, 16245324fb0dSmrg int64_t timeout_nsec, unsigned flags, 16255324fb0dSmrg uint32_t *first_signaled); 16265324fb0dSmrg/** 16275324fb0dSmrg * Query sync objects payloads. 16285324fb0dSmrg * 16295324fb0dSmrg * \param dev - \c [in] self-explanatory 16305324fb0dSmrg * \param handles - \c [in] array of sync object handles 16315324fb0dSmrg * \param points - \c [out] array of sync points returned, which presents 16325324fb0dSmrg * syncobj payload. 16335324fb0dSmrg * \param num_handles - \c [in] self-explanatory 16345324fb0dSmrg * 16355324fb0dSmrg * \return 0 on success\n 16365324fb0dSmrg * -ETIME - Timeout 16375324fb0dSmrg * <0 - Negative POSIX Error code 16385324fb0dSmrg * 16395324fb0dSmrg */ 16405324fb0dSmrgint amdgpu_cs_syncobj_query(amdgpu_device_handle dev, 16415324fb0dSmrg uint32_t *handles, uint64_t *points, 16425324fb0dSmrg unsigned num_handles); 16439bd392adSmrg/** 16449bd392adSmrg * Query sync objects last signaled or submitted point. 16459bd392adSmrg * 16469bd392adSmrg * \param dev - \c [in] self-explanatory 16479bd392adSmrg * \param handles - \c [in] array of sync object handles 16489bd392adSmrg * \param points - \c [out] array of sync points returned, which presents 16499bd392adSmrg * syncobj payload. 16509bd392adSmrg * \param num_handles - \c [in] self-explanatory 16519bd392adSmrg * \param flags - \c [in] a bitmask of DRM_SYNCOBJ_QUERY_FLAGS_* 16529bd392adSmrg * 16539bd392adSmrg * \return 0 on success\n 16549bd392adSmrg * -ETIME - Timeout 16559bd392adSmrg * <0 - Negative POSIX Error code 16569bd392adSmrg * 16579bd392adSmrg */ 16589bd392adSmrgint amdgpu_cs_syncobj_query2(amdgpu_device_handle dev, 16599bd392adSmrg uint32_t *handles, uint64_t *points, 16609bd392adSmrg unsigned num_handles, uint32_t flags); 16615324fb0dSmrg 1662d8807b2fSmrg/** 1663d8807b2fSmrg * Export kernel sync object to shareable fd. 1664d8807b2fSmrg * 1665d8807b2fSmrg * \param dev - \c [in] device handle 1666d8807b2fSmrg * \param syncobj - \c [in] sync object handle 1667d8807b2fSmrg * \param shared_fd - \c [out] shared file descriptor. 1668d8807b2fSmrg * 1669d8807b2fSmrg * \return 0 on success\n 1670d8807b2fSmrg * <0 - Negative POSIX Error code 1671d8807b2fSmrg * 1672d8807b2fSmrg*/ 1673d8807b2fSmrgint amdgpu_cs_export_syncobj(amdgpu_device_handle dev, 1674d8807b2fSmrg uint32_t syncobj, 1675d8807b2fSmrg int *shared_fd); 1676d8807b2fSmrg/** 1677d8807b2fSmrg * Import kernel sync object from shareable fd. 1678d8807b2fSmrg * 1679d8807b2fSmrg * \param dev - \c [in] device handle 1680d8807b2fSmrg * \param shared_fd - \c [in] shared file descriptor. 1681d8807b2fSmrg * \param syncobj - \c [out] sync object handle 1682d8807b2fSmrg * 1683d8807b2fSmrg * \return 0 on success\n 1684d8807b2fSmrg * <0 - Negative POSIX Error code 1685d8807b2fSmrg * 1686d8807b2fSmrg*/ 1687d8807b2fSmrgint amdgpu_cs_import_syncobj(amdgpu_device_handle dev, 1688d8807b2fSmrg int shared_fd, 1689d8807b2fSmrg uint32_t *syncobj); 1690d8807b2fSmrg 169100a23bdaSmrg/** 169200a23bdaSmrg * Export kernel sync object to a sync_file. 169300a23bdaSmrg * 169400a23bdaSmrg * \param dev - \c [in] device handle 169500a23bdaSmrg * \param syncobj - \c [in] sync object handle 169600a23bdaSmrg * \param sync_file_fd - \c [out] sync_file file descriptor. 169700a23bdaSmrg * 169800a23bdaSmrg * \return 0 on success\n 169900a23bdaSmrg * <0 - Negative POSIX Error code 170000a23bdaSmrg * 170100a23bdaSmrg */ 170200a23bdaSmrgint amdgpu_cs_syncobj_export_sync_file(amdgpu_device_handle dev, 170300a23bdaSmrg uint32_t syncobj, 170400a23bdaSmrg int *sync_file_fd); 170500a23bdaSmrg 170600a23bdaSmrg/** 170700a23bdaSmrg * Import kernel sync object from a sync_file. 170800a23bdaSmrg * 170900a23bdaSmrg * \param dev - \c [in] device handle 171000a23bdaSmrg * \param syncobj - \c [in] sync object handle 171100a23bdaSmrg * \param sync_file_fd - \c [in] sync_file file descriptor. 171200a23bdaSmrg * 171300a23bdaSmrg * \return 0 on success\n 171400a23bdaSmrg * <0 - Negative POSIX Error code 171500a23bdaSmrg * 171600a23bdaSmrg */ 171700a23bdaSmrgint amdgpu_cs_syncobj_import_sync_file(amdgpu_device_handle dev, 171800a23bdaSmrg uint32_t syncobj, 171900a23bdaSmrg int sync_file_fd); 17205324fb0dSmrg/** 17215324fb0dSmrg * Export kernel timeline sync object to a sync_file. 17225324fb0dSmrg * 17235324fb0dSmrg * \param dev - \c [in] device handle 17245324fb0dSmrg * \param syncobj - \c [in] sync object handle 17255324fb0dSmrg * \param point - \c [in] timeline point 17265324fb0dSmrg * \param flags - \c [in] flags 17275324fb0dSmrg * \param sync_file_fd - \c [out] sync_file file descriptor. 17285324fb0dSmrg * 17295324fb0dSmrg * \return 0 on success\n 17305324fb0dSmrg * <0 - Negative POSIX Error code 17315324fb0dSmrg * 17325324fb0dSmrg */ 17335324fb0dSmrgint amdgpu_cs_syncobj_export_sync_file2(amdgpu_device_handle dev, 17345324fb0dSmrg uint32_t syncobj, 17355324fb0dSmrg uint64_t point, 17365324fb0dSmrg uint32_t flags, 17375324fb0dSmrg int *sync_file_fd); 17385324fb0dSmrg 17395324fb0dSmrg/** 17405324fb0dSmrg * Import kernel timeline sync object from a sync_file. 17415324fb0dSmrg * 17425324fb0dSmrg * \param dev - \c [in] device handle 17435324fb0dSmrg * \param syncobj - \c [in] sync object handle 17445324fb0dSmrg * \param point - \c [in] timeline point 17455324fb0dSmrg * \param sync_file_fd - \c [in] sync_file file descriptor. 17465324fb0dSmrg * 17475324fb0dSmrg * \return 0 on success\n 17485324fb0dSmrg * <0 - Negative POSIX Error code 17495324fb0dSmrg * 17505324fb0dSmrg */ 17515324fb0dSmrgint amdgpu_cs_syncobj_import_sync_file2(amdgpu_device_handle dev, 17525324fb0dSmrg uint32_t syncobj, 17535324fb0dSmrg uint64_t point, 17545324fb0dSmrg int sync_file_fd); 17555324fb0dSmrg 17565324fb0dSmrg/** 17575324fb0dSmrg * transfer between syncbojs. 17585324fb0dSmrg * 17595324fb0dSmrg * \param dev - \c [in] device handle 17605324fb0dSmrg * \param dst_handle - \c [in] sync object handle 17615324fb0dSmrg * \param dst_point - \c [in] timeline point, 0 presents dst is binary 17625324fb0dSmrg * \param src_handle - \c [in] sync object handle 17635324fb0dSmrg * \param src_point - \c [in] timeline point, 0 presents src is binary 17645324fb0dSmrg * \param flags - \c [in] flags 17655324fb0dSmrg * 17665324fb0dSmrg * \return 0 on success\n 17675324fb0dSmrg * <0 - Negative POSIX Error code 17685324fb0dSmrg * 17695324fb0dSmrg */ 17705324fb0dSmrgint amdgpu_cs_syncobj_transfer(amdgpu_device_handle dev, 17715324fb0dSmrg uint32_t dst_handle, 17725324fb0dSmrg uint64_t dst_point, 17735324fb0dSmrg uint32_t src_handle, 17745324fb0dSmrg uint64_t src_point, 17755324fb0dSmrg uint32_t flags); 177600a23bdaSmrg 177700a23bdaSmrg/** 177800a23bdaSmrg * Export an amdgpu fence as a handle (syncobj or fd). 177900a23bdaSmrg * 178000a23bdaSmrg * \param what AMDGPU_FENCE_TO_HANDLE_GET_{SYNCOBJ, FD} 178100a23bdaSmrg * \param out_handle returned handle 178200a23bdaSmrg * 178300a23bdaSmrg * \return 0 on success\n 178400a23bdaSmrg * <0 - Negative POSIX Error code 178500a23bdaSmrg */ 178600a23bdaSmrgint amdgpu_cs_fence_to_handle(amdgpu_device_handle dev, 178700a23bdaSmrg struct amdgpu_cs_fence *fence, 178800a23bdaSmrg uint32_t what, 178900a23bdaSmrg uint32_t *out_handle); 179000a23bdaSmrg 1791d8807b2fSmrg/** 1792d8807b2fSmrg * Submit raw command submission to kernel 1793d8807b2fSmrg * 1794d8807b2fSmrg * \param dev - \c [in] device handle 1795d8807b2fSmrg * \param context - \c [in] context handle for context id 1796d8807b2fSmrg * \param bo_list_handle - \c [in] request bo list handle (0 for none) 1797d8807b2fSmrg * \param num_chunks - \c [in] number of CS chunks to submit 1798d8807b2fSmrg * \param chunks - \c [in] array of CS chunks 1799d8807b2fSmrg * \param seq_no - \c [out] output sequence number for submission. 1800d8807b2fSmrg * 1801d8807b2fSmrg * \return 0 on success\n 1802d8807b2fSmrg * <0 - Negative POSIX Error code 1803d8807b2fSmrg * 1804d8807b2fSmrg */ 1805d8807b2fSmrgstruct drm_amdgpu_cs_chunk; 1806d8807b2fSmrgstruct drm_amdgpu_cs_chunk_dep; 1807d8807b2fSmrgstruct drm_amdgpu_cs_chunk_data; 1808d8807b2fSmrg 1809d8807b2fSmrgint amdgpu_cs_submit_raw(amdgpu_device_handle dev, 1810d8807b2fSmrg amdgpu_context_handle context, 1811d8807b2fSmrg amdgpu_bo_list_handle bo_list_handle, 1812d8807b2fSmrg int num_chunks, 1813d8807b2fSmrg struct drm_amdgpu_cs_chunk *chunks, 1814d8807b2fSmrg uint64_t *seq_no); 1815d8807b2fSmrg 18166532f28eSmrg/** 18176532f28eSmrg * Submit raw command submission to the kernel with a raw BO list handle. 18186532f28eSmrg * 18196532f28eSmrg * \param dev - \c [in] device handle 18206532f28eSmrg * \param context - \c [in] context handle for context id 18216532f28eSmrg * \param bo_list_handle - \c [in] raw bo list handle (0 for none) 18226532f28eSmrg * \param num_chunks - \c [in] number of CS chunks to submit 18236532f28eSmrg * \param chunks - \c [in] array of CS chunks 18246532f28eSmrg * \param seq_no - \c [out] output sequence number for submission. 18256532f28eSmrg * 18266532f28eSmrg * \return 0 on success\n 18276532f28eSmrg * <0 - Negative POSIX Error code 18286532f28eSmrg * 18296532f28eSmrg * \sa amdgpu_bo_list_create_raw(), amdgpu_bo_list_destroy_raw() 18306532f28eSmrg */ 18316532f28eSmrgint amdgpu_cs_submit_raw2(amdgpu_device_handle dev, 18326532f28eSmrg amdgpu_context_handle context, 18336532f28eSmrg uint32_t bo_list_handle, 18346532f28eSmrg int num_chunks, 18356532f28eSmrg struct drm_amdgpu_cs_chunk *chunks, 18366532f28eSmrg uint64_t *seq_no); 18376532f28eSmrg 1838d8807b2fSmrgvoid amdgpu_cs_chunk_fence_to_dep(struct amdgpu_cs_fence *fence, 1839d8807b2fSmrg struct drm_amdgpu_cs_chunk_dep *dep); 1840d8807b2fSmrgvoid amdgpu_cs_chunk_fence_info_to_data(struct amdgpu_cs_fence_info *fence_info, 1841d8807b2fSmrg struct drm_amdgpu_cs_chunk_data *data); 1842d8807b2fSmrg 184300a23bdaSmrg/** 184400a23bdaSmrg * Reserve VMID 184500a23bdaSmrg * \param context - \c [in] GPU Context 184600a23bdaSmrg * \param flags - \c [in] TBD 184700a23bdaSmrg * 184800a23bdaSmrg * \return 0 on success otherwise POSIX Error code 184900a23bdaSmrg*/ 185000a23bdaSmrgint amdgpu_vm_reserve_vmid(amdgpu_device_handle dev, uint32_t flags); 185100a23bdaSmrg 185200a23bdaSmrg/** 185300a23bdaSmrg * Free reserved VMID 185400a23bdaSmrg * \param context - \c [in] GPU Context 185500a23bdaSmrg * \param flags - \c [in] TBD 185600a23bdaSmrg * 185700a23bdaSmrg * \return 0 on success otherwise POSIX Error code 185800a23bdaSmrg*/ 185900a23bdaSmrgint amdgpu_vm_unreserve_vmid(amdgpu_device_handle dev, uint32_t flags); 186000a23bdaSmrg 1861d8807b2fSmrg#ifdef __cplusplus 1862d8807b2fSmrg} 1863d8807b2fSmrg#endif 18643f012e29Smrg#endif /* #ifdef _AMDGPU_H_ */ 1865