amdgpu_drm.h revision 00a23bda
13f012e29Smrg/* amdgpu_drm.h -- Public header for the amdgpu driver -*- linux-c -*-
23f012e29Smrg *
33f012e29Smrg * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
43f012e29Smrg * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
53f012e29Smrg * Copyright 2002 Tungsten Graphics, Inc., Cedar Park, Texas.
63f012e29Smrg * Copyright 2014 Advanced Micro Devices, Inc.
73f012e29Smrg *
83f012e29Smrg * Permission is hereby granted, free of charge, to any person obtaining a
93f012e29Smrg * copy of this software and associated documentation files (the "Software"),
103f012e29Smrg * to deal in the Software without restriction, including without limitation
113f012e29Smrg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
123f012e29Smrg * and/or sell copies of the Software, and to permit persons to whom the
133f012e29Smrg * Software is furnished to do so, subject to the following conditions:
143f012e29Smrg *
153f012e29Smrg * The above copyright notice and this permission notice shall be included in
163f012e29Smrg * all copies or substantial portions of the Software.
173f012e29Smrg *
183f012e29Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
193f012e29Smrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
203f012e29Smrg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
213f012e29Smrg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
223f012e29Smrg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
233f012e29Smrg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
243f012e29Smrg * OTHER DEALINGS IN THE SOFTWARE.
253f012e29Smrg *
263f012e29Smrg * Authors:
273f012e29Smrg *    Kevin E. Martin <martin@valinux.com>
283f012e29Smrg *    Gareth Hughes <gareth@valinux.com>
293f012e29Smrg *    Keith Whitwell <keith@tungstengraphics.com>
303f012e29Smrg */
313f012e29Smrg
323f012e29Smrg#ifndef __AMDGPU_DRM_H__
333f012e29Smrg#define __AMDGPU_DRM_H__
343f012e29Smrg
353f012e29Smrg#include "drm.h"
363f012e29Smrg
37037b3c26Smrg#if defined(__cplusplus)
38037b3c26Smrgextern "C" {
39037b3c26Smrg#endif
40037b3c26Smrg
413f012e29Smrg#define DRM_AMDGPU_GEM_CREATE		0x00
423f012e29Smrg#define DRM_AMDGPU_GEM_MMAP		0x01
433f012e29Smrg#define DRM_AMDGPU_CTX			0x02
443f012e29Smrg#define DRM_AMDGPU_BO_LIST		0x03
453f012e29Smrg#define DRM_AMDGPU_CS			0x04
463f012e29Smrg#define DRM_AMDGPU_INFO			0x05
473f012e29Smrg#define DRM_AMDGPU_GEM_METADATA		0x06
483f012e29Smrg#define DRM_AMDGPU_GEM_WAIT_IDLE	0x07
493f012e29Smrg#define DRM_AMDGPU_GEM_VA		0x08
503f012e29Smrg#define DRM_AMDGPU_WAIT_CS		0x09
513f012e29Smrg#define DRM_AMDGPU_GEM_OP		0x10
523f012e29Smrg#define DRM_AMDGPU_GEM_USERPTR		0x11
53d8807b2fSmrg#define DRM_AMDGPU_WAIT_FENCES		0x12
54d8807b2fSmrg#define DRM_AMDGPU_VM			0x13
5500a23bdaSmrg#define DRM_AMDGPU_FENCE_TO_HANDLE	0x14
5600a23bdaSmrg#define DRM_AMDGPU_SCHED		0x15
573f012e29Smrg
583f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_CREATE	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_CREATE, union drm_amdgpu_gem_create)
593f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_MMAP	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_MMAP, union drm_amdgpu_gem_mmap)
603f012e29Smrg#define DRM_IOCTL_AMDGPU_CTX		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CTX, union drm_amdgpu_ctx)
613f012e29Smrg#define DRM_IOCTL_AMDGPU_BO_LIST	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_BO_LIST, union drm_amdgpu_bo_list)
623f012e29Smrg#define DRM_IOCTL_AMDGPU_CS		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CS, union drm_amdgpu_cs)
633f012e29Smrg#define DRM_IOCTL_AMDGPU_INFO		DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_INFO, struct drm_amdgpu_info)
643f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_METADATA	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_METADATA, struct drm_amdgpu_gem_metadata)
653f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_WAIT_IDLE	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_WAIT_IDLE, union drm_amdgpu_gem_wait_idle)
663f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_VA		DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_VA, struct drm_amdgpu_gem_va)
673f012e29Smrg#define DRM_IOCTL_AMDGPU_WAIT_CS	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_CS, union drm_amdgpu_wait_cs)
683f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_OP		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_OP, struct drm_amdgpu_gem_op)
693f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_USERPTR	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_USERPTR, struct drm_amdgpu_gem_userptr)
70d8807b2fSmrg#define DRM_IOCTL_AMDGPU_WAIT_FENCES	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_FENCES, union drm_amdgpu_wait_fences)
71d8807b2fSmrg#define DRM_IOCTL_AMDGPU_VM		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_VM, union drm_amdgpu_vm)
7200a23bdaSmrg#define DRM_IOCTL_AMDGPU_FENCE_TO_HANDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_FENCE_TO_HANDLE, union drm_amdgpu_fence_to_handle)
7300a23bdaSmrg#define DRM_IOCTL_AMDGPU_SCHED		DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_SCHED, union drm_amdgpu_sched)
743f012e29Smrg
753f012e29Smrg#define AMDGPU_GEM_DOMAIN_CPU		0x1
763f012e29Smrg#define AMDGPU_GEM_DOMAIN_GTT		0x2
773f012e29Smrg#define AMDGPU_GEM_DOMAIN_VRAM		0x4
783f012e29Smrg#define AMDGPU_GEM_DOMAIN_GDS		0x8
793f012e29Smrg#define AMDGPU_GEM_DOMAIN_GWS		0x10
803f012e29Smrg#define AMDGPU_GEM_DOMAIN_OA		0x20
813f012e29Smrg
823f012e29Smrg/* Flag that CPU access will be required for the case of VRAM domain */
833f012e29Smrg#define AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED	(1 << 0)
843f012e29Smrg/* Flag that CPU access will not work, this VRAM domain is invisible */
853f012e29Smrg#define AMDGPU_GEM_CREATE_NO_CPU_ACCESS		(1 << 1)
863f012e29Smrg/* Flag that USWC attributes should be used for GTT */
873f012e29Smrg#define AMDGPU_GEM_CREATE_CPU_GTT_USWC		(1 << 2)
88037b3c26Smrg/* Flag that the memory should be in VRAM and cleared */
89037b3c26Smrg#define AMDGPU_GEM_CREATE_VRAM_CLEARED		(1 << 3)
90d8807b2fSmrg/* Flag that create shadow bo(GTT) while allocating vram bo */
91d8807b2fSmrg#define AMDGPU_GEM_CREATE_SHADOW		(1 << 4)
92d8807b2fSmrg/* Flag that allocating the BO should use linear VRAM */
93d8807b2fSmrg#define AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS	(1 << 5)
9400a23bdaSmrg/* Flag that BO is always valid in this VM */
9500a23bdaSmrg#define AMDGPU_GEM_CREATE_VM_ALWAYS_VALID	(1 << 6)
9600a23bdaSmrg/* Flag that BO sharing will be explicitly synchronized */
9700a23bdaSmrg#define AMDGPU_GEM_CREATE_EXPLICIT_SYNC		(1 << 7)
983f012e29Smrg
993f012e29Smrgstruct drm_amdgpu_gem_create_in  {
1003f012e29Smrg	/** the requested memory size */
101d8807b2fSmrg	__u64 bo_size;
1023f012e29Smrg	/** physical start_addr alignment in bytes for some HW requirements */
103d8807b2fSmrg	__u64 alignment;
1043f012e29Smrg	/** the requested memory domains */
105d8807b2fSmrg	__u64 domains;
1063f012e29Smrg	/** allocation flags */
107d8807b2fSmrg	__u64 domain_flags;
1083f012e29Smrg};
1093f012e29Smrg
1103f012e29Smrgstruct drm_amdgpu_gem_create_out  {
1113f012e29Smrg	/** returned GEM object handle */
112d8807b2fSmrg	__u32 handle;
113d8807b2fSmrg	__u32 _pad;
1143f012e29Smrg};
1153f012e29Smrg
1163f012e29Smrgunion drm_amdgpu_gem_create {
1173f012e29Smrg	struct drm_amdgpu_gem_create_in		in;
1183f012e29Smrg	struct drm_amdgpu_gem_create_out	out;
1193f012e29Smrg};
1203f012e29Smrg
1213f012e29Smrg/** Opcode to create new residency list.  */
1223f012e29Smrg#define AMDGPU_BO_LIST_OP_CREATE	0
1233f012e29Smrg/** Opcode to destroy previously created residency list */
1243f012e29Smrg#define AMDGPU_BO_LIST_OP_DESTROY	1
1253f012e29Smrg/** Opcode to update resource information in the list */
1263f012e29Smrg#define AMDGPU_BO_LIST_OP_UPDATE	2
1273f012e29Smrg
1283f012e29Smrgstruct drm_amdgpu_bo_list_in {
1293f012e29Smrg	/** Type of operation */
130d8807b2fSmrg	__u32 operation;
1313f012e29Smrg	/** Handle of list or 0 if we want to create one */
132d8807b2fSmrg	__u32 list_handle;
1333f012e29Smrg	/** Number of BOs in list  */
134d8807b2fSmrg	__u32 bo_number;
1353f012e29Smrg	/** Size of each element describing BO */
136d8807b2fSmrg	__u32 bo_info_size;
1373f012e29Smrg	/** Pointer to array describing BOs */
138d8807b2fSmrg	__u64 bo_info_ptr;
1393f012e29Smrg};
1403f012e29Smrg
1413f012e29Smrgstruct drm_amdgpu_bo_list_entry {
1423f012e29Smrg	/** Handle of BO */
143d8807b2fSmrg	__u32 bo_handle;
1443f012e29Smrg	/** New (if specified) BO priority to be used during migration */
145d8807b2fSmrg	__u32 bo_priority;
1463f012e29Smrg};
1473f012e29Smrg
1483f012e29Smrgstruct drm_amdgpu_bo_list_out {
1493f012e29Smrg	/** Handle of resource list  */
150d8807b2fSmrg	__u32 list_handle;
151d8807b2fSmrg	__u32 _pad;
1523f012e29Smrg};
1533f012e29Smrg
1543f012e29Smrgunion drm_amdgpu_bo_list {
1553f012e29Smrg	struct drm_amdgpu_bo_list_in in;
1563f012e29Smrg	struct drm_amdgpu_bo_list_out out;
1573f012e29Smrg};
1583f012e29Smrg
1593f012e29Smrg/* context related */
1603f012e29Smrg#define AMDGPU_CTX_OP_ALLOC_CTX	1
1613f012e29Smrg#define AMDGPU_CTX_OP_FREE_CTX	2
1623f012e29Smrg#define AMDGPU_CTX_OP_QUERY_STATE	3
1633f012e29Smrg
1643f012e29Smrg/* GPU reset status */
1653f012e29Smrg#define AMDGPU_CTX_NO_RESET		0
1663f012e29Smrg/* this the context caused it */
1673f012e29Smrg#define AMDGPU_CTX_GUILTY_RESET		1
1683f012e29Smrg/* some other context caused it */
1693f012e29Smrg#define AMDGPU_CTX_INNOCENT_RESET	2
1703f012e29Smrg/* unknown cause */
1713f012e29Smrg#define AMDGPU_CTX_UNKNOWN_RESET	3
1723f012e29Smrg
17300a23bdaSmrg/* Context priority level */
17400a23bdaSmrg#define AMDGPU_CTX_PRIORITY_UNSET       -2048
17500a23bdaSmrg#define AMDGPU_CTX_PRIORITY_VERY_LOW    -1023
17600a23bdaSmrg#define AMDGPU_CTX_PRIORITY_LOW         -512
17700a23bdaSmrg#define AMDGPU_CTX_PRIORITY_NORMAL      0
17800a23bdaSmrg/* Selecting a priority above NORMAL requires CAP_SYS_NICE or DRM_MASTER */
17900a23bdaSmrg#define AMDGPU_CTX_PRIORITY_HIGH        512
18000a23bdaSmrg#define AMDGPU_CTX_PRIORITY_VERY_HIGH   1023
18100a23bdaSmrg
1823f012e29Smrgstruct drm_amdgpu_ctx_in {
1833f012e29Smrg	/** AMDGPU_CTX_OP_* */
184d8807b2fSmrg	__u32	op;
1853f012e29Smrg	/** For future use, no flags defined so far */
186d8807b2fSmrg	__u32	flags;
187d8807b2fSmrg	__u32	ctx_id;
18800a23bdaSmrg	__s32	priority;
1893f012e29Smrg};
1903f012e29Smrg
1913f012e29Smrgunion drm_amdgpu_ctx_out {
1923f012e29Smrg		struct {
193d8807b2fSmrg			__u32	ctx_id;
194d8807b2fSmrg			__u32	_pad;
1953f012e29Smrg		} alloc;
1963f012e29Smrg
1973f012e29Smrg		struct {
1983f012e29Smrg			/** For future use, no flags defined so far */
199d8807b2fSmrg			__u64	flags;
2003f012e29Smrg			/** Number of resets caused by this context so far. */
201d8807b2fSmrg			__u32	hangs;
2023f012e29Smrg			/** Reset status since the last call of the ioctl. */
203d8807b2fSmrg			__u32	reset_status;
2043f012e29Smrg		} state;
2053f012e29Smrg};
2063f012e29Smrg
2073f012e29Smrgunion drm_amdgpu_ctx {
2083f012e29Smrg	struct drm_amdgpu_ctx_in in;
2093f012e29Smrg	union drm_amdgpu_ctx_out out;
2103f012e29Smrg};
2113f012e29Smrg
212d8807b2fSmrg/* vm ioctl */
213d8807b2fSmrg#define AMDGPU_VM_OP_RESERVE_VMID	1
214d8807b2fSmrg#define AMDGPU_VM_OP_UNRESERVE_VMID	2
215d8807b2fSmrg
216d8807b2fSmrgstruct drm_amdgpu_vm_in {
217d8807b2fSmrg	/** AMDGPU_VM_OP_* */
218d8807b2fSmrg	__u32	op;
219d8807b2fSmrg	__u32	flags;
220d8807b2fSmrg};
221d8807b2fSmrg
222d8807b2fSmrgstruct drm_amdgpu_vm_out {
223d8807b2fSmrg	/** For future use, no flags defined so far */
224d8807b2fSmrg	__u64	flags;
225d8807b2fSmrg};
226d8807b2fSmrg
227d8807b2fSmrgunion drm_amdgpu_vm {
228d8807b2fSmrg	struct drm_amdgpu_vm_in in;
229d8807b2fSmrg	struct drm_amdgpu_vm_out out;
230d8807b2fSmrg};
231d8807b2fSmrg
23200a23bdaSmrg/* sched ioctl */
23300a23bdaSmrg#define AMDGPU_SCHED_OP_PROCESS_PRIORITY_OVERRIDE	1
23400a23bdaSmrg
23500a23bdaSmrgstruct drm_amdgpu_sched_in {
23600a23bdaSmrg	/* AMDGPU_SCHED_OP_* */
23700a23bdaSmrg	__u32	op;
23800a23bdaSmrg	__u32	fd;
23900a23bdaSmrg	__s32	priority;
24000a23bdaSmrg	__u32	flags;
24100a23bdaSmrg};
24200a23bdaSmrg
24300a23bdaSmrgunion drm_amdgpu_sched {
24400a23bdaSmrg	struct drm_amdgpu_sched_in in;
24500a23bdaSmrg};
24600a23bdaSmrg
2473f012e29Smrg/*
2483f012e29Smrg * This is not a reliable API and you should expect it to fail for any
2493f012e29Smrg * number of reasons and have fallback path that do not use userptr to
2503f012e29Smrg * perform any operation.
2513f012e29Smrg */
2523f012e29Smrg#define AMDGPU_GEM_USERPTR_READONLY	(1 << 0)
2533f012e29Smrg#define AMDGPU_GEM_USERPTR_ANONONLY	(1 << 1)
2543f012e29Smrg#define AMDGPU_GEM_USERPTR_VALIDATE	(1 << 2)
2553f012e29Smrg#define AMDGPU_GEM_USERPTR_REGISTER	(1 << 3)
2563f012e29Smrg
2573f012e29Smrgstruct drm_amdgpu_gem_userptr {
258d8807b2fSmrg	__u64		addr;
259d8807b2fSmrg	__u64		size;
2603f012e29Smrg	/* AMDGPU_GEM_USERPTR_* */
261d8807b2fSmrg	__u32		flags;
2623f012e29Smrg	/* Resulting GEM handle */
263d8807b2fSmrg	__u32		handle;
2643f012e29Smrg};
2653f012e29Smrg
266d8807b2fSmrg/* SI-CI-VI: */
2673f012e29Smrg/* same meaning as the GB_TILE_MODE and GL_MACRO_TILE_MODE fields */
2683f012e29Smrg#define AMDGPU_TILING_ARRAY_MODE_SHIFT			0
2693f012e29Smrg#define AMDGPU_TILING_ARRAY_MODE_MASK			0xf
2703f012e29Smrg#define AMDGPU_TILING_PIPE_CONFIG_SHIFT			4
2713f012e29Smrg#define AMDGPU_TILING_PIPE_CONFIG_MASK			0x1f
2723f012e29Smrg#define AMDGPU_TILING_TILE_SPLIT_SHIFT			9
2733f012e29Smrg#define AMDGPU_TILING_TILE_SPLIT_MASK			0x7
2743f012e29Smrg#define AMDGPU_TILING_MICRO_TILE_MODE_SHIFT		12
2753f012e29Smrg#define AMDGPU_TILING_MICRO_TILE_MODE_MASK		0x7
2763f012e29Smrg#define AMDGPU_TILING_BANK_WIDTH_SHIFT			15
2773f012e29Smrg#define AMDGPU_TILING_BANK_WIDTH_MASK			0x3
2783f012e29Smrg#define AMDGPU_TILING_BANK_HEIGHT_SHIFT			17
2793f012e29Smrg#define AMDGPU_TILING_BANK_HEIGHT_MASK			0x3
2803f012e29Smrg#define AMDGPU_TILING_MACRO_TILE_ASPECT_SHIFT		19
2813f012e29Smrg#define AMDGPU_TILING_MACRO_TILE_ASPECT_MASK		0x3
2823f012e29Smrg#define AMDGPU_TILING_NUM_BANKS_SHIFT			21
2833f012e29Smrg#define AMDGPU_TILING_NUM_BANKS_MASK			0x3
2843f012e29Smrg
285d8807b2fSmrg/* GFX9 and later: */
286d8807b2fSmrg#define AMDGPU_TILING_SWIZZLE_MODE_SHIFT		0
287d8807b2fSmrg#define AMDGPU_TILING_SWIZZLE_MODE_MASK			0x1f
288d8807b2fSmrg
289d8807b2fSmrg/* Set/Get helpers for tiling flags. */
2903f012e29Smrg#define AMDGPU_TILING_SET(field, value) \
291d8807b2fSmrg	(((__u64)(value) & AMDGPU_TILING_##field##_MASK) << AMDGPU_TILING_##field##_SHIFT)
2923f012e29Smrg#define AMDGPU_TILING_GET(value, field) \
293d8807b2fSmrg	(((__u64)(value) >> AMDGPU_TILING_##field##_SHIFT) & AMDGPU_TILING_##field##_MASK)
2943f012e29Smrg
2953f012e29Smrg#define AMDGPU_GEM_METADATA_OP_SET_METADATA                  1
2963f012e29Smrg#define AMDGPU_GEM_METADATA_OP_GET_METADATA                  2
2973f012e29Smrg
2983f012e29Smrg/** The same structure is shared for input/output */
2993f012e29Smrgstruct drm_amdgpu_gem_metadata {
3003f012e29Smrg	/** GEM Object handle */
301d8807b2fSmrg	__u32	handle;
3023f012e29Smrg	/** Do we want get or set metadata */
303d8807b2fSmrg	__u32	op;
3043f012e29Smrg	struct {
3053f012e29Smrg		/** For future use, no flags defined so far */
306d8807b2fSmrg		__u64	flags;
3073f012e29Smrg		/** family specific tiling info */
308d8807b2fSmrg		__u64	tiling_info;
309d8807b2fSmrg		__u32	data_size_bytes;
310d8807b2fSmrg		__u32	data[64];
3113f012e29Smrg	} data;
3123f012e29Smrg};
3133f012e29Smrg
3143f012e29Smrgstruct drm_amdgpu_gem_mmap_in {
3153f012e29Smrg	/** the GEM object handle */
316d8807b2fSmrg	__u32 handle;
317d8807b2fSmrg	__u32 _pad;
3183f012e29Smrg};
3193f012e29Smrg
3203f012e29Smrgstruct drm_amdgpu_gem_mmap_out {
3213f012e29Smrg	/** mmap offset from the vma offset manager */
322d8807b2fSmrg	__u64 addr_ptr;
3233f012e29Smrg};
3243f012e29Smrg
3253f012e29Smrgunion drm_amdgpu_gem_mmap {
3263f012e29Smrg	struct drm_amdgpu_gem_mmap_in   in;
3273f012e29Smrg	struct drm_amdgpu_gem_mmap_out out;
3283f012e29Smrg};
3293f012e29Smrg
3303f012e29Smrgstruct drm_amdgpu_gem_wait_idle_in {
3313f012e29Smrg	/** GEM object handle */
332d8807b2fSmrg	__u32 handle;
3333f012e29Smrg	/** For future use, no flags defined so far */
334d8807b2fSmrg	__u32 flags;
3353f012e29Smrg	/** Absolute timeout to wait */
336d8807b2fSmrg	__u64 timeout;
3373f012e29Smrg};
3383f012e29Smrg
3393f012e29Smrgstruct drm_amdgpu_gem_wait_idle_out {
3403f012e29Smrg	/** BO status:  0 - BO is idle, 1 - BO is busy */
341d8807b2fSmrg	__u32 status;
3423f012e29Smrg	/** Returned current memory domain */
343d8807b2fSmrg	__u32 domain;
3443f012e29Smrg};
3453f012e29Smrg
3463f012e29Smrgunion drm_amdgpu_gem_wait_idle {
3473f012e29Smrg	struct drm_amdgpu_gem_wait_idle_in  in;
3483f012e29Smrg	struct drm_amdgpu_gem_wait_idle_out out;
3493f012e29Smrg};
3503f012e29Smrg
3513f012e29Smrgstruct drm_amdgpu_wait_cs_in {
352d8807b2fSmrg	/* Command submission handle
353d8807b2fSmrg         * handle equals 0 means none to wait for
354d8807b2fSmrg         * handle equals ~0ull means wait for the latest sequence number
355d8807b2fSmrg         */
356d8807b2fSmrg	__u64 handle;
3573f012e29Smrg	/** Absolute timeout to wait */
358d8807b2fSmrg	__u64 timeout;
359d8807b2fSmrg	__u32 ip_type;
360d8807b2fSmrg	__u32 ip_instance;
361d8807b2fSmrg	__u32 ring;
362d8807b2fSmrg	__u32 ctx_id;
3633f012e29Smrg};
3643f012e29Smrg
3653f012e29Smrgstruct drm_amdgpu_wait_cs_out {
3663f012e29Smrg	/** CS status:  0 - CS completed, 1 - CS still busy */
367d8807b2fSmrg	__u64 status;
3683f012e29Smrg};
3693f012e29Smrg
3703f012e29Smrgunion drm_amdgpu_wait_cs {
3713f012e29Smrg	struct drm_amdgpu_wait_cs_in in;
3723f012e29Smrg	struct drm_amdgpu_wait_cs_out out;
3733f012e29Smrg};
3743f012e29Smrg
375d8807b2fSmrgstruct drm_amdgpu_fence {
376d8807b2fSmrg	__u32 ctx_id;
377d8807b2fSmrg	__u32 ip_type;
378d8807b2fSmrg	__u32 ip_instance;
379d8807b2fSmrg	__u32 ring;
380d8807b2fSmrg	__u64 seq_no;
381d8807b2fSmrg};
382d8807b2fSmrg
383d8807b2fSmrgstruct drm_amdgpu_wait_fences_in {
384d8807b2fSmrg	/** This points to uint64_t * which points to fences */
385d8807b2fSmrg	__u64 fences;
386d8807b2fSmrg	__u32 fence_count;
387d8807b2fSmrg	__u32 wait_all;
388d8807b2fSmrg	__u64 timeout_ns;
389d8807b2fSmrg};
390d8807b2fSmrg
391d8807b2fSmrgstruct drm_amdgpu_wait_fences_out {
392d8807b2fSmrg	__u32 status;
393d8807b2fSmrg	__u32 first_signaled;
394d8807b2fSmrg};
395d8807b2fSmrg
396d8807b2fSmrgunion drm_amdgpu_wait_fences {
397d8807b2fSmrg	struct drm_amdgpu_wait_fences_in in;
398d8807b2fSmrg	struct drm_amdgpu_wait_fences_out out;
399d8807b2fSmrg};
400d8807b2fSmrg
4013f012e29Smrg#define AMDGPU_GEM_OP_GET_GEM_CREATE_INFO	0
4023f012e29Smrg#define AMDGPU_GEM_OP_SET_PLACEMENT		1
4033f012e29Smrg
4043f012e29Smrg/* Sets or returns a value associated with a buffer. */
4053f012e29Smrgstruct drm_amdgpu_gem_op {
4063f012e29Smrg	/** GEM object handle */
407d8807b2fSmrg	__u32	handle;
4083f012e29Smrg	/** AMDGPU_GEM_OP_* */
409d8807b2fSmrg	__u32	op;
4103f012e29Smrg	/** Input or return value */
411d8807b2fSmrg	__u64	value;
4123f012e29Smrg};
4133f012e29Smrg
4143f012e29Smrg#define AMDGPU_VA_OP_MAP			1
4153f012e29Smrg#define AMDGPU_VA_OP_UNMAP			2
416d8807b2fSmrg#define AMDGPU_VA_OP_CLEAR			3
417d8807b2fSmrg#define AMDGPU_VA_OP_REPLACE			4
4183f012e29Smrg
4193f012e29Smrg/* Delay the page table update till the next CS */
4203f012e29Smrg#define AMDGPU_VM_DELAY_UPDATE		(1 << 0)
4213f012e29Smrg
4223f012e29Smrg/* Mapping flags */
4233f012e29Smrg/* readable mapping */
4243f012e29Smrg#define AMDGPU_VM_PAGE_READABLE		(1 << 1)
4253f012e29Smrg/* writable mapping */
4263f012e29Smrg#define AMDGPU_VM_PAGE_WRITEABLE	(1 << 2)
4273f012e29Smrg/* executable mapping, new for VI */
4283f012e29Smrg#define AMDGPU_VM_PAGE_EXECUTABLE	(1 << 3)
429d8807b2fSmrg/* partially resident texture */
430d8807b2fSmrg#define AMDGPU_VM_PAGE_PRT		(1 << 4)
431d8807b2fSmrg/* MTYPE flags use bit 5 to 8 */
432d8807b2fSmrg#define AMDGPU_VM_MTYPE_MASK		(0xf << 5)
433d8807b2fSmrg/* Default MTYPE. Pre-AI must use this.  Recommended for newer ASICs. */
434d8807b2fSmrg#define AMDGPU_VM_MTYPE_DEFAULT		(0 << 5)
435d8807b2fSmrg/* Use NC MTYPE instead of default MTYPE */
436d8807b2fSmrg#define AMDGPU_VM_MTYPE_NC		(1 << 5)
437d8807b2fSmrg/* Use WC MTYPE instead of default MTYPE */
438d8807b2fSmrg#define AMDGPU_VM_MTYPE_WC		(2 << 5)
439d8807b2fSmrg/* Use CC MTYPE instead of default MTYPE */
440d8807b2fSmrg#define AMDGPU_VM_MTYPE_CC		(3 << 5)
441d8807b2fSmrg/* Use UC MTYPE instead of default MTYPE */
442d8807b2fSmrg#define AMDGPU_VM_MTYPE_UC		(4 << 5)
4433f012e29Smrg
4443f012e29Smrgstruct drm_amdgpu_gem_va {
4453f012e29Smrg	/** GEM object handle */
446d8807b2fSmrg	__u32 handle;
447d8807b2fSmrg	__u32 _pad;
4483f012e29Smrg	/** AMDGPU_VA_OP_* */
449d8807b2fSmrg	__u32 operation;
4503f012e29Smrg	/** AMDGPU_VM_PAGE_* */
451d8807b2fSmrg	__u32 flags;
4523f012e29Smrg	/** va address to assign . Must be correctly aligned.*/
453d8807b2fSmrg	__u64 va_address;
4543f012e29Smrg	/** Specify offset inside of BO to assign. Must be correctly aligned.*/
455d8807b2fSmrg	__u64 offset_in_bo;
4563f012e29Smrg	/** Specify mapping size. Must be correctly aligned. */
457d8807b2fSmrg	__u64 map_size;
4583f012e29Smrg};
4593f012e29Smrg
4603f012e29Smrg#define AMDGPU_HW_IP_GFX          0
4613f012e29Smrg#define AMDGPU_HW_IP_COMPUTE      1
4623f012e29Smrg#define AMDGPU_HW_IP_DMA          2
4633f012e29Smrg#define AMDGPU_HW_IP_UVD          3
4643f012e29Smrg#define AMDGPU_HW_IP_VCE          4
465d8807b2fSmrg#define AMDGPU_HW_IP_UVD_ENC      5
466d8807b2fSmrg#define AMDGPU_HW_IP_VCN_DEC      6
467d8807b2fSmrg#define AMDGPU_HW_IP_VCN_ENC      7
468d8807b2fSmrg#define AMDGPU_HW_IP_NUM          8
4693f012e29Smrg
4703f012e29Smrg#define AMDGPU_HW_IP_INSTANCE_MAX_COUNT 1
4713f012e29Smrg
4723f012e29Smrg#define AMDGPU_CHUNK_ID_IB		0x01
4733f012e29Smrg#define AMDGPU_CHUNK_ID_FENCE		0x02
4743f012e29Smrg#define AMDGPU_CHUNK_ID_DEPENDENCIES	0x03
475d8807b2fSmrg#define AMDGPU_CHUNK_ID_SYNCOBJ_IN      0x04
476d8807b2fSmrg#define AMDGPU_CHUNK_ID_SYNCOBJ_OUT     0x05
4773f012e29Smrg
4783f012e29Smrgstruct drm_amdgpu_cs_chunk {
479d8807b2fSmrg	__u32		chunk_id;
480d8807b2fSmrg	__u32		length_dw;
481d8807b2fSmrg	__u64		chunk_data;
4823f012e29Smrg};
4833f012e29Smrg
4843f012e29Smrgstruct drm_amdgpu_cs_in {
4853f012e29Smrg	/** Rendering context id */
486d8807b2fSmrg	__u32		ctx_id;
4873f012e29Smrg	/**  Handle of resource list associated with CS */
488d8807b2fSmrg	__u32		bo_list_handle;
489d8807b2fSmrg	__u32		num_chunks;
490d8807b2fSmrg	__u32		_pad;
491d8807b2fSmrg	/** this points to __u64 * which point to cs chunks */
492d8807b2fSmrg	__u64		chunks;
4933f012e29Smrg};
4943f012e29Smrg
4953f012e29Smrgstruct drm_amdgpu_cs_out {
496d8807b2fSmrg	__u64 handle;
4973f012e29Smrg};
4983f012e29Smrg
4993f012e29Smrgunion drm_amdgpu_cs {
5003f012e29Smrg	struct drm_amdgpu_cs_in in;
5013f012e29Smrg	struct drm_amdgpu_cs_out out;
5023f012e29Smrg};
5033f012e29Smrg
5043f012e29Smrg/* Specify flags to be used for IB */
5053f012e29Smrg
5063f012e29Smrg/* This IB should be submitted to CE */
5073f012e29Smrg#define AMDGPU_IB_FLAG_CE	(1<<0)
5083f012e29Smrg
509d8807b2fSmrg/* Preamble flag, which means the IB could be dropped if no context switch */
5103f012e29Smrg#define AMDGPU_IB_FLAG_PREAMBLE (1<<1)
5113f012e29Smrg
512d8807b2fSmrg/* Preempt flag, IB should set Pre_enb bit if PREEMPT flag detected */
513d8807b2fSmrg#define AMDGPU_IB_FLAG_PREEMPT (1<<2)
514d8807b2fSmrg
5153f012e29Smrgstruct drm_amdgpu_cs_chunk_ib {
516d8807b2fSmrg	__u32 _pad;
5173f012e29Smrg	/** AMDGPU_IB_FLAG_* */
518d8807b2fSmrg	__u32 flags;
5193f012e29Smrg	/** Virtual address to begin IB execution */
520d8807b2fSmrg	__u64 va_start;
5213f012e29Smrg	/** Size of submission */
522d8807b2fSmrg	__u32 ib_bytes;
5233f012e29Smrg	/** HW IP to submit to */
524d8807b2fSmrg	__u32 ip_type;
5253f012e29Smrg	/** HW IP index of the same type to submit to  */
526d8807b2fSmrg	__u32 ip_instance;
5273f012e29Smrg	/** Ring index to submit to */
528d8807b2fSmrg	__u32 ring;
5293f012e29Smrg};
5303f012e29Smrg
5313f012e29Smrgstruct drm_amdgpu_cs_chunk_dep {
532d8807b2fSmrg	__u32 ip_type;
533d8807b2fSmrg	__u32 ip_instance;
534d8807b2fSmrg	__u32 ring;
535d8807b2fSmrg	__u32 ctx_id;
536d8807b2fSmrg	__u64 handle;
5373f012e29Smrg};
5383f012e29Smrg
5393f012e29Smrgstruct drm_amdgpu_cs_chunk_fence {
540d8807b2fSmrg	__u32 handle;
541d8807b2fSmrg	__u32 offset;
542d8807b2fSmrg};
543d8807b2fSmrg
544d8807b2fSmrgstruct drm_amdgpu_cs_chunk_sem {
545d8807b2fSmrg	__u32 handle;
5463f012e29Smrg};
5473f012e29Smrg
54800a23bdaSmrg#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ	0
54900a23bdaSmrg#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD	1
55000a23bdaSmrg#define AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD	2
55100a23bdaSmrg
55200a23bdaSmrgunion drm_amdgpu_fence_to_handle {
55300a23bdaSmrg	struct {
55400a23bdaSmrg		struct drm_amdgpu_fence fence;
55500a23bdaSmrg		__u32 what;
55600a23bdaSmrg		__u32 pad;
55700a23bdaSmrg	} in;
55800a23bdaSmrg	struct {
55900a23bdaSmrg		__u32 handle;
56000a23bdaSmrg	} out;
56100a23bdaSmrg};
56200a23bdaSmrg
5633f012e29Smrgstruct drm_amdgpu_cs_chunk_data {
5643f012e29Smrg	union {
5653f012e29Smrg		struct drm_amdgpu_cs_chunk_ib		ib_data;
5663f012e29Smrg		struct drm_amdgpu_cs_chunk_fence	fence_data;
5673f012e29Smrg	};
5683f012e29Smrg};
5693f012e29Smrg
5703f012e29Smrg/**
5713f012e29Smrg *  Query h/w info: Flag that this is integrated (a.h.a. fusion) GPU
5723f012e29Smrg *
5733f012e29Smrg */
5743f012e29Smrg#define AMDGPU_IDS_FLAGS_FUSION         0x1
575d8807b2fSmrg#define AMDGPU_IDS_FLAGS_PREEMPTION     0x2
5763f012e29Smrg
5773f012e29Smrg/* indicate if acceleration can be working */
5783f012e29Smrg#define AMDGPU_INFO_ACCEL_WORKING		0x00
5793f012e29Smrg/* get the crtc_id from the mode object id? */
5803f012e29Smrg#define AMDGPU_INFO_CRTC_FROM_ID		0x01
5813f012e29Smrg/* query hw IP info */
5823f012e29Smrg#define AMDGPU_INFO_HW_IP_INFO			0x02
5833f012e29Smrg/* query hw IP instance count for the specified type */
5843f012e29Smrg#define AMDGPU_INFO_HW_IP_COUNT			0x03
5853f012e29Smrg/* timestamp for GL_ARB_timer_query */
5863f012e29Smrg#define AMDGPU_INFO_TIMESTAMP			0x05
5873f012e29Smrg/* Query the firmware version */
5883f012e29Smrg#define AMDGPU_INFO_FW_VERSION			0x0e
5893f012e29Smrg	/* Subquery id: Query VCE firmware version */
5903f012e29Smrg	#define AMDGPU_INFO_FW_VCE		0x1
5913f012e29Smrg	/* Subquery id: Query UVD firmware version */
5923f012e29Smrg	#define AMDGPU_INFO_FW_UVD		0x2
5933f012e29Smrg	/* Subquery id: Query GMC firmware version */
5943f012e29Smrg	#define AMDGPU_INFO_FW_GMC		0x03
5953f012e29Smrg	/* Subquery id: Query GFX ME firmware version */
5963f012e29Smrg	#define AMDGPU_INFO_FW_GFX_ME		0x04
5973f012e29Smrg	/* Subquery id: Query GFX PFP firmware version */
5983f012e29Smrg	#define AMDGPU_INFO_FW_GFX_PFP		0x05
5993f012e29Smrg	/* Subquery id: Query GFX CE firmware version */
6003f012e29Smrg	#define AMDGPU_INFO_FW_GFX_CE		0x06
6013f012e29Smrg	/* Subquery id: Query GFX RLC firmware version */
6023f012e29Smrg	#define AMDGPU_INFO_FW_GFX_RLC		0x07
6033f012e29Smrg	/* Subquery id: Query GFX MEC firmware version */
6043f012e29Smrg	#define AMDGPU_INFO_FW_GFX_MEC		0x08
6053f012e29Smrg	/* Subquery id: Query SMC firmware version */
6063f012e29Smrg	#define AMDGPU_INFO_FW_SMC		0x0a
6073f012e29Smrg	/* Subquery id: Query SDMA firmware version */
6083f012e29Smrg	#define AMDGPU_INFO_FW_SDMA		0x0b
609d8807b2fSmrg	/* Subquery id: Query PSP SOS firmware version */
610d8807b2fSmrg	#define AMDGPU_INFO_FW_SOS		0x0c
611d8807b2fSmrg	/* Subquery id: Query PSP ASD firmware version */
612d8807b2fSmrg	#define AMDGPU_INFO_FW_ASD		0x0d
6133f012e29Smrg/* number of bytes moved for TTM migration */
6143f012e29Smrg#define AMDGPU_INFO_NUM_BYTES_MOVED		0x0f
6153f012e29Smrg/* the used VRAM size */
6163f012e29Smrg#define AMDGPU_INFO_VRAM_USAGE			0x10
6173f012e29Smrg/* the used GTT size */
6183f012e29Smrg#define AMDGPU_INFO_GTT_USAGE			0x11
6193f012e29Smrg/* Information about GDS, etc. resource configuration */
6203f012e29Smrg#define AMDGPU_INFO_GDS_CONFIG			0x13
6213f012e29Smrg/* Query information about VRAM and GTT domains */
6223f012e29Smrg#define AMDGPU_INFO_VRAM_GTT			0x14
6233f012e29Smrg/* Query information about register in MMR address space*/
6243f012e29Smrg#define AMDGPU_INFO_READ_MMR_REG		0x15
6253f012e29Smrg/* Query information about device: rev id, family, etc. */
6263f012e29Smrg#define AMDGPU_INFO_DEV_INFO			0x16
6273f012e29Smrg/* visible vram usage */
6283f012e29Smrg#define AMDGPU_INFO_VIS_VRAM_USAGE		0x17
629d8807b2fSmrg/* number of TTM buffer evictions */
630d8807b2fSmrg#define AMDGPU_INFO_NUM_EVICTIONS		0x18
631d8807b2fSmrg/* Query memory about VRAM and GTT domains */
632d8807b2fSmrg#define AMDGPU_INFO_MEMORY			0x19
633d8807b2fSmrg/* Query vce clock table */
634d8807b2fSmrg#define AMDGPU_INFO_VCE_CLOCK_TABLE		0x1A
635d8807b2fSmrg/* Query vbios related information */
636d8807b2fSmrg#define AMDGPU_INFO_VBIOS			0x1B
637d8807b2fSmrg	/* Subquery id: Query vbios size */
638d8807b2fSmrg	#define AMDGPU_INFO_VBIOS_SIZE		0x1
639d8807b2fSmrg	/* Subquery id: Query vbios image */
640d8807b2fSmrg	#define AMDGPU_INFO_VBIOS_IMAGE		0x2
641d8807b2fSmrg/* Query UVD handles */
642d8807b2fSmrg#define AMDGPU_INFO_NUM_HANDLES			0x1C
643d8807b2fSmrg/* Query sensor related information */
644d8807b2fSmrg#define AMDGPU_INFO_SENSOR			0x1D
645d8807b2fSmrg	/* Subquery id: Query GPU shader clock */
646d8807b2fSmrg	#define AMDGPU_INFO_SENSOR_GFX_SCLK		0x1
647d8807b2fSmrg	/* Subquery id: Query GPU memory clock */
648d8807b2fSmrg	#define AMDGPU_INFO_SENSOR_GFX_MCLK		0x2
649d8807b2fSmrg	/* Subquery id: Query GPU temperature */
650d8807b2fSmrg	#define AMDGPU_INFO_SENSOR_GPU_TEMP		0x3
651d8807b2fSmrg	/* Subquery id: Query GPU load */
652d8807b2fSmrg	#define AMDGPU_INFO_SENSOR_GPU_LOAD		0x4
653d8807b2fSmrg	/* Subquery id: Query average GPU power	*/
654d8807b2fSmrg	#define AMDGPU_INFO_SENSOR_GPU_AVG_POWER	0x5
655d8807b2fSmrg	/* Subquery id: Query northbridge voltage */
656d8807b2fSmrg	#define AMDGPU_INFO_SENSOR_VDDNB		0x6
657d8807b2fSmrg	/* Subquery id: Query graphics voltage */
658d8807b2fSmrg	#define AMDGPU_INFO_SENSOR_VDDGFX		0x7
659d8807b2fSmrg/* Number of VRAM page faults on CPU access. */
660d8807b2fSmrg#define AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS	0x1E
66100a23bdaSmrg#define AMDGPU_INFO_VRAM_LOST_COUNTER		0x1F
6623f012e29Smrg
6633f012e29Smrg#define AMDGPU_INFO_MMR_SE_INDEX_SHIFT	0
6643f012e29Smrg#define AMDGPU_INFO_MMR_SE_INDEX_MASK	0xff
6653f012e29Smrg#define AMDGPU_INFO_MMR_SH_INDEX_SHIFT	8
6663f012e29Smrg#define AMDGPU_INFO_MMR_SH_INDEX_MASK	0xff
6673f012e29Smrg
668037b3c26Smrgstruct drm_amdgpu_query_fw {
669037b3c26Smrg	/** AMDGPU_INFO_FW_* */
670d8807b2fSmrg	__u32 fw_type;
671037b3c26Smrg	/**
672037b3c26Smrg	 * Index of the IP if there are more IPs of
673037b3c26Smrg	 * the same type.
674037b3c26Smrg	 */
675d8807b2fSmrg	__u32 ip_instance;
676037b3c26Smrg	/**
677037b3c26Smrg	 * Index of the engine. Whether this is used depends
678037b3c26Smrg	 * on the firmware type. (e.g. MEC, SDMA)
679037b3c26Smrg	 */
680d8807b2fSmrg	__u32 index;
681d8807b2fSmrg	__u32 _pad;
682037b3c26Smrg};
683037b3c26Smrg
6843f012e29Smrg/* Input structure for the INFO ioctl */
6853f012e29Smrgstruct drm_amdgpu_info {
6863f012e29Smrg	/* Where the return value will be stored */
687d8807b2fSmrg	__u64 return_pointer;
6883f012e29Smrg	/* The size of the return value. Just like "size" in "snprintf",
6893f012e29Smrg	 * it limits how many bytes the kernel can write. */
690d8807b2fSmrg	__u32 return_size;
6913f012e29Smrg	/* The query request id. */
692d8807b2fSmrg	__u32 query;
6933f012e29Smrg
6943f012e29Smrg	union {
6953f012e29Smrg		struct {
696d8807b2fSmrg			__u32 id;
697d8807b2fSmrg			__u32 _pad;
6983f012e29Smrg		} mode_crtc;
6993f012e29Smrg
7003f012e29Smrg		struct {
7013f012e29Smrg			/** AMDGPU_HW_IP_* */
702d8807b2fSmrg			__u32 type;
7033f012e29Smrg			/**
7043f012e29Smrg			 * Index of the IP if there are more IPs of the same
7053f012e29Smrg			 * type. Ignored by AMDGPU_INFO_HW_IP_COUNT.
7063f012e29Smrg			 */
707d8807b2fSmrg			__u32 ip_instance;
7083f012e29Smrg		} query_hw_ip;
7093f012e29Smrg
7103f012e29Smrg		struct {
711d8807b2fSmrg			__u32 dword_offset;
7123f012e29Smrg			/** number of registers to read */
713d8807b2fSmrg			__u32 count;
714d8807b2fSmrg			__u32 instance;
7153f012e29Smrg			/** For future use, no flags defined so far */
716d8807b2fSmrg			__u32 flags;
7173f012e29Smrg		} read_mmr_reg;
7183f012e29Smrg
719037b3c26Smrg		struct drm_amdgpu_query_fw query_fw;
720d8807b2fSmrg
721d8807b2fSmrg		struct {
722d8807b2fSmrg			__u32 type;
723d8807b2fSmrg			__u32 offset;
724d8807b2fSmrg		} vbios_info;
725d8807b2fSmrg
726d8807b2fSmrg		struct {
727d8807b2fSmrg			__u32 type;
728d8807b2fSmrg		} sensor_info;
7293f012e29Smrg	};
7303f012e29Smrg};
7313f012e29Smrg
7323f012e29Smrgstruct drm_amdgpu_info_gds {
7333f012e29Smrg	/** GDS GFX partition size */
734d8807b2fSmrg	__u32 gds_gfx_partition_size;
7353f012e29Smrg	/** GDS compute partition size */
736d8807b2fSmrg	__u32 compute_partition_size;
7373f012e29Smrg	/** total GDS memory size */
738d8807b2fSmrg	__u32 gds_total_size;
7393f012e29Smrg	/** GWS size per GFX partition */
740d8807b2fSmrg	__u32 gws_per_gfx_partition;
7413f012e29Smrg	/** GSW size per compute partition */
742d8807b2fSmrg	__u32 gws_per_compute_partition;
7433f012e29Smrg	/** OA size per GFX partition */
744d8807b2fSmrg	__u32 oa_per_gfx_partition;
7453f012e29Smrg	/** OA size per compute partition */
746d8807b2fSmrg	__u32 oa_per_compute_partition;
747d8807b2fSmrg	__u32 _pad;
7483f012e29Smrg};
7493f012e29Smrg
7503f012e29Smrgstruct drm_amdgpu_info_vram_gtt {
751d8807b2fSmrg	__u64 vram_size;
752d8807b2fSmrg	__u64 vram_cpu_accessible_size;
753d8807b2fSmrg	__u64 gtt_size;
754d8807b2fSmrg};
755d8807b2fSmrg
756d8807b2fSmrgstruct drm_amdgpu_heap_info {
757d8807b2fSmrg	/** max. physical memory */
758d8807b2fSmrg	__u64 total_heap_size;
759d8807b2fSmrg
760d8807b2fSmrg	/** Theoretical max. available memory in the given heap */
761d8807b2fSmrg	__u64 usable_heap_size;
762d8807b2fSmrg
763d8807b2fSmrg	/**
764d8807b2fSmrg	 * Number of bytes allocated in the heap. This includes all processes
765d8807b2fSmrg	 * and private allocations in the kernel. It changes when new buffers
766d8807b2fSmrg	 * are allocated, freed, and moved. It cannot be larger than
767d8807b2fSmrg	 * heap_size.
768d8807b2fSmrg	 */
769d8807b2fSmrg	__u64 heap_usage;
770d8807b2fSmrg
771d8807b2fSmrg	/**
772d8807b2fSmrg	 * Theoretical possible max. size of buffer which
773d8807b2fSmrg	 * could be allocated in the given heap
774d8807b2fSmrg	 */
775d8807b2fSmrg	__u64 max_allocation;
776d8807b2fSmrg};
777d8807b2fSmrg
778d8807b2fSmrgstruct drm_amdgpu_memory_info {
779d8807b2fSmrg	struct drm_amdgpu_heap_info vram;
780d8807b2fSmrg	struct drm_amdgpu_heap_info cpu_accessible_vram;
781d8807b2fSmrg	struct drm_amdgpu_heap_info gtt;
7823f012e29Smrg};
7833f012e29Smrg
7843f012e29Smrgstruct drm_amdgpu_info_firmware {
785d8807b2fSmrg	__u32 ver;
786d8807b2fSmrg	__u32 feature;
7873f012e29Smrg};
7883f012e29Smrg
7893f012e29Smrg#define AMDGPU_VRAM_TYPE_UNKNOWN 0
7903f012e29Smrg#define AMDGPU_VRAM_TYPE_GDDR1 1
7913f012e29Smrg#define AMDGPU_VRAM_TYPE_DDR2  2
7923f012e29Smrg#define AMDGPU_VRAM_TYPE_GDDR3 3
7933f012e29Smrg#define AMDGPU_VRAM_TYPE_GDDR4 4
7943f012e29Smrg#define AMDGPU_VRAM_TYPE_GDDR5 5
7953f012e29Smrg#define AMDGPU_VRAM_TYPE_HBM   6
7963f012e29Smrg#define AMDGPU_VRAM_TYPE_DDR3  7
7973f012e29Smrg
7983f012e29Smrgstruct drm_amdgpu_info_device {
7993f012e29Smrg	/** PCI Device ID */
800d8807b2fSmrg	__u32 device_id;
8013f012e29Smrg	/** Internal chip revision: A0, A1, etc.) */
802d8807b2fSmrg	__u32 chip_rev;
803d8807b2fSmrg	__u32 external_rev;
8043f012e29Smrg	/** Revision id in PCI Config space */
805d8807b2fSmrg	__u32 pci_rev;
806d8807b2fSmrg	__u32 family;
807d8807b2fSmrg	__u32 num_shader_engines;
808d8807b2fSmrg	__u32 num_shader_arrays_per_engine;
8093f012e29Smrg	/* in KHz */
810d8807b2fSmrg	__u32 gpu_counter_freq;
811d8807b2fSmrg	__u64 max_engine_clock;
812d8807b2fSmrg	__u64 max_memory_clock;
8133f012e29Smrg	/* cu information */
814d8807b2fSmrg	__u32 cu_active_number;
81500a23bdaSmrg	/* NOTE: cu_ao_mask is INVALID, DON'T use it */
816d8807b2fSmrg	__u32 cu_ao_mask;
817d8807b2fSmrg	__u32 cu_bitmap[4][4];
8183f012e29Smrg	/** Render backend pipe mask. One render backend is CB+DB. */
819d8807b2fSmrg	__u32 enabled_rb_pipes_mask;
820d8807b2fSmrg	__u32 num_rb_pipes;
821d8807b2fSmrg	__u32 num_hw_gfx_contexts;
822d8807b2fSmrg	__u32 _pad;
823d8807b2fSmrg	__u64 ids_flags;
8243f012e29Smrg	/** Starting virtual address for UMDs. */
825d8807b2fSmrg	__u64 virtual_address_offset;
8263f012e29Smrg	/** The maximum virtual address */
827d8807b2fSmrg	__u64 virtual_address_max;
8283f012e29Smrg	/** Required alignment of virtual addresses. */
829d8807b2fSmrg	__u32 virtual_address_alignment;
8303f012e29Smrg	/** Page table entry - fragment size */
831d8807b2fSmrg	__u32 pte_fragment_size;
832d8807b2fSmrg	__u32 gart_page_size;
8333f012e29Smrg	/** constant engine ram size*/
834d8807b2fSmrg	__u32 ce_ram_size;
8353f012e29Smrg	/** video memory type info*/
836d8807b2fSmrg	__u32 vram_type;
8373f012e29Smrg	/** video memory bit width*/
838d8807b2fSmrg	__u32 vram_bit_width;
8393f012e29Smrg	/* vce harvesting instance */
840d8807b2fSmrg	__u32 vce_harvest_config;
841d8807b2fSmrg	/* gfx double offchip LDS buffers */
842d8807b2fSmrg	__u32 gc_double_offchip_lds_buf;
843d8807b2fSmrg	/* NGG Primitive Buffer */
844d8807b2fSmrg	__u64 prim_buf_gpu_addr;
845d8807b2fSmrg	/* NGG Position Buffer */
846d8807b2fSmrg	__u64 pos_buf_gpu_addr;
847d8807b2fSmrg	/* NGG Control Sideband */
848d8807b2fSmrg	__u64 cntl_sb_buf_gpu_addr;
849d8807b2fSmrg	/* NGG Parameter Cache */
850d8807b2fSmrg	__u64 param_buf_gpu_addr;
851d8807b2fSmrg	__u32 prim_buf_size;
852d8807b2fSmrg	__u32 pos_buf_size;
853d8807b2fSmrg	__u32 cntl_sb_buf_size;
854d8807b2fSmrg	__u32 param_buf_size;
855d8807b2fSmrg	/* wavefront size*/
856d8807b2fSmrg	__u32 wave_front_size;
857d8807b2fSmrg	/* shader visible vgprs*/
858d8807b2fSmrg	__u32 num_shader_visible_vgprs;
859d8807b2fSmrg	/* CU per shader array*/
860d8807b2fSmrg	__u32 num_cu_per_sh;
861d8807b2fSmrg	/* number of tcc blocks*/
862d8807b2fSmrg	__u32 num_tcc_blocks;
863d8807b2fSmrg	/* gs vgt table depth*/
864d8807b2fSmrg	__u32 gs_vgt_table_depth;
865d8807b2fSmrg	/* gs primitive buffer depth*/
866d8807b2fSmrg	__u32 gs_prim_buffer_depth;
867d8807b2fSmrg	/* max gs wavefront per vgt*/
868d8807b2fSmrg	__u32 max_gs_waves_per_vgt;
869d8807b2fSmrg	__u32 _pad1;
87000a23bdaSmrg	/* always on cu bitmap */
87100a23bdaSmrg	__u32 cu_ao_bitmap[4][4];
87200a23bdaSmrg	/** Starting high virtual address for UMDs. */
87300a23bdaSmrg	__u64 high_va_offset;
87400a23bdaSmrg	/** The maximum high virtual address */
87500a23bdaSmrg	__u64 high_va_max;
8763f012e29Smrg};
8773f012e29Smrg
8783f012e29Smrgstruct drm_amdgpu_info_hw_ip {
8793f012e29Smrg	/** Version of h/w IP */
880d8807b2fSmrg	__u32  hw_ip_version_major;
881d8807b2fSmrg	__u32  hw_ip_version_minor;
8823f012e29Smrg	/** Capabilities */
883d8807b2fSmrg	__u64  capabilities_flags;
8843f012e29Smrg	/** command buffer address start alignment*/
885d8807b2fSmrg	__u32  ib_start_alignment;
8863f012e29Smrg	/** command buffer size alignment*/
887d8807b2fSmrg	__u32  ib_size_alignment;
8883f012e29Smrg	/** Bitmask of available rings. Bit 0 means ring 0, etc. */
889d8807b2fSmrg	__u32  available_rings;
890d8807b2fSmrg	__u32  _pad;
891d8807b2fSmrg};
892d8807b2fSmrg
893d8807b2fSmrgstruct drm_amdgpu_info_num_handles {
894d8807b2fSmrg	/** Max handles as supported by firmware for UVD */
895d8807b2fSmrg	__u32  uvd_max_handles;
896d8807b2fSmrg	/** Handles currently in use for UVD */
897d8807b2fSmrg	__u32  uvd_used_handles;
898d8807b2fSmrg};
899d8807b2fSmrg
900d8807b2fSmrg#define AMDGPU_VCE_CLOCK_TABLE_ENTRIES		6
901d8807b2fSmrg
902d8807b2fSmrgstruct drm_amdgpu_info_vce_clock_table_entry {
903d8807b2fSmrg	/** System clock */
904d8807b2fSmrg	__u32 sclk;
905d8807b2fSmrg	/** Memory clock */
906d8807b2fSmrg	__u32 mclk;
907d8807b2fSmrg	/** VCE clock */
908d8807b2fSmrg	__u32 eclk;
909d8807b2fSmrg	__u32 pad;
910d8807b2fSmrg};
911d8807b2fSmrg
912d8807b2fSmrgstruct drm_amdgpu_info_vce_clock_table {
913d8807b2fSmrg	struct drm_amdgpu_info_vce_clock_table_entry entries[AMDGPU_VCE_CLOCK_TABLE_ENTRIES];
914d8807b2fSmrg	__u32 num_valid_entries;
915d8807b2fSmrg	__u32 pad;
9163f012e29Smrg};
9173f012e29Smrg
9183f012e29Smrg/*
9193f012e29Smrg * Supported GPU families
9203f012e29Smrg */
9213f012e29Smrg#define AMDGPU_FAMILY_UNKNOWN			0
922d8807b2fSmrg#define AMDGPU_FAMILY_SI			110 /* Hainan, Oland, Verde, Pitcairn, Tahiti */
9233f012e29Smrg#define AMDGPU_FAMILY_CI			120 /* Bonaire, Hawaii */
9243f012e29Smrg#define AMDGPU_FAMILY_KV			125 /* Kaveri, Kabini, Mullins */
9253f012e29Smrg#define AMDGPU_FAMILY_VI			130 /* Iceland, Tonga */
926037b3c26Smrg#define AMDGPU_FAMILY_CZ			135 /* Carrizo, Stoney */
927d8807b2fSmrg#define AMDGPU_FAMILY_AI			141 /* Vega10 */
928d8807b2fSmrg#define AMDGPU_FAMILY_RV			142 /* Raven */
929037b3c26Smrg
930037b3c26Smrg#if defined(__cplusplus)
931037b3c26Smrg}
932037b3c26Smrg#endif
9333f012e29Smrg
9343f012e29Smrg#endif
935