amdgpu_drm.h revision 3f012e29
13f012e29Smrg/* amdgpu_drm.h -- Public header for the amdgpu driver -*- linux-c -*-
23f012e29Smrg *
33f012e29Smrg * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
43f012e29Smrg * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
53f012e29Smrg * Copyright 2002 Tungsten Graphics, Inc., Cedar Park, Texas.
63f012e29Smrg * Copyright 2014 Advanced Micro Devices, Inc.
73f012e29Smrg *
83f012e29Smrg * Permission is hereby granted, free of charge, to any person obtaining a
93f012e29Smrg * copy of this software and associated documentation files (the "Software"),
103f012e29Smrg * to deal in the Software without restriction, including without limitation
113f012e29Smrg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
123f012e29Smrg * and/or sell copies of the Software, and to permit persons to whom the
133f012e29Smrg * Software is furnished to do so, subject to the following conditions:
143f012e29Smrg *
153f012e29Smrg * The above copyright notice and this permission notice shall be included in
163f012e29Smrg * all copies or substantial portions of the Software.
173f012e29Smrg *
183f012e29Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
193f012e29Smrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
203f012e29Smrg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
213f012e29Smrg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
223f012e29Smrg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
233f012e29Smrg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
243f012e29Smrg * OTHER DEALINGS IN THE SOFTWARE.
253f012e29Smrg *
263f012e29Smrg * Authors:
273f012e29Smrg *    Kevin E. Martin <martin@valinux.com>
283f012e29Smrg *    Gareth Hughes <gareth@valinux.com>
293f012e29Smrg *    Keith Whitwell <keith@tungstengraphics.com>
303f012e29Smrg */
313f012e29Smrg
323f012e29Smrg#ifndef __AMDGPU_DRM_H__
333f012e29Smrg#define __AMDGPU_DRM_H__
343f012e29Smrg
353f012e29Smrg#include "drm.h"
363f012e29Smrg
373f012e29Smrg#define DRM_AMDGPU_GEM_CREATE		0x00
383f012e29Smrg#define DRM_AMDGPU_GEM_MMAP		0x01
393f012e29Smrg#define DRM_AMDGPU_CTX			0x02
403f012e29Smrg#define DRM_AMDGPU_BO_LIST		0x03
413f012e29Smrg#define DRM_AMDGPU_CS			0x04
423f012e29Smrg#define DRM_AMDGPU_INFO			0x05
433f012e29Smrg#define DRM_AMDGPU_GEM_METADATA		0x06
443f012e29Smrg#define DRM_AMDGPU_GEM_WAIT_IDLE	0x07
453f012e29Smrg#define DRM_AMDGPU_GEM_VA		0x08
463f012e29Smrg#define DRM_AMDGPU_WAIT_CS		0x09
473f012e29Smrg#define DRM_AMDGPU_GEM_OP		0x10
483f012e29Smrg#define DRM_AMDGPU_GEM_USERPTR		0x11
493f012e29Smrg
503f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_CREATE	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_CREATE, union drm_amdgpu_gem_create)
513f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_MMAP	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_MMAP, union drm_amdgpu_gem_mmap)
523f012e29Smrg#define DRM_IOCTL_AMDGPU_CTX		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CTX, union drm_amdgpu_ctx)
533f012e29Smrg#define DRM_IOCTL_AMDGPU_BO_LIST	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_BO_LIST, union drm_amdgpu_bo_list)
543f012e29Smrg#define DRM_IOCTL_AMDGPU_CS		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CS, union drm_amdgpu_cs)
553f012e29Smrg#define DRM_IOCTL_AMDGPU_INFO		DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_INFO, struct drm_amdgpu_info)
563f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_METADATA	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_METADATA, struct drm_amdgpu_gem_metadata)
573f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_WAIT_IDLE	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_WAIT_IDLE, union drm_amdgpu_gem_wait_idle)
583f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_VA		DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_VA, struct drm_amdgpu_gem_va)
593f012e29Smrg#define DRM_IOCTL_AMDGPU_WAIT_CS	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_CS, union drm_amdgpu_wait_cs)
603f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_OP		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_OP, struct drm_amdgpu_gem_op)
613f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_USERPTR	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_USERPTR, struct drm_amdgpu_gem_userptr)
623f012e29Smrg
633f012e29Smrg#define AMDGPU_GEM_DOMAIN_CPU		0x1
643f012e29Smrg#define AMDGPU_GEM_DOMAIN_GTT		0x2
653f012e29Smrg#define AMDGPU_GEM_DOMAIN_VRAM		0x4
663f012e29Smrg#define AMDGPU_GEM_DOMAIN_GDS		0x8
673f012e29Smrg#define AMDGPU_GEM_DOMAIN_GWS		0x10
683f012e29Smrg#define AMDGPU_GEM_DOMAIN_OA		0x20
693f012e29Smrg
703f012e29Smrg/* Flag that CPU access will be required for the case of VRAM domain */
713f012e29Smrg#define AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED	(1 << 0)
723f012e29Smrg/* Flag that CPU access will not work, this VRAM domain is invisible */
733f012e29Smrg#define AMDGPU_GEM_CREATE_NO_CPU_ACCESS		(1 << 1)
743f012e29Smrg/* Flag that USWC attributes should be used for GTT */
753f012e29Smrg#define AMDGPU_GEM_CREATE_CPU_GTT_USWC		(1 << 2)
763f012e29Smrg
773f012e29Smrgstruct drm_amdgpu_gem_create_in  {
783f012e29Smrg	/** the requested memory size */
793f012e29Smrg	uint64_t bo_size;
803f012e29Smrg	/** physical start_addr alignment in bytes for some HW requirements */
813f012e29Smrg	uint64_t alignment;
823f012e29Smrg	/** the requested memory domains */
833f012e29Smrg	uint64_t domains;
843f012e29Smrg	/** allocation flags */
853f012e29Smrg	uint64_t domain_flags;
863f012e29Smrg};
873f012e29Smrg
883f012e29Smrgstruct drm_amdgpu_gem_create_out  {
893f012e29Smrg	/** returned GEM object handle */
903f012e29Smrg	uint32_t handle;
913f012e29Smrg	uint32_t _pad;
923f012e29Smrg};
933f012e29Smrg
943f012e29Smrgunion drm_amdgpu_gem_create {
953f012e29Smrg	struct drm_amdgpu_gem_create_in		in;
963f012e29Smrg	struct drm_amdgpu_gem_create_out	out;
973f012e29Smrg};
983f012e29Smrg
993f012e29Smrg/** Opcode to create new residency list.  */
1003f012e29Smrg#define AMDGPU_BO_LIST_OP_CREATE	0
1013f012e29Smrg/** Opcode to destroy previously created residency list */
1023f012e29Smrg#define AMDGPU_BO_LIST_OP_DESTROY	1
1033f012e29Smrg/** Opcode to update resource information in the list */
1043f012e29Smrg#define AMDGPU_BO_LIST_OP_UPDATE	2
1053f012e29Smrg
1063f012e29Smrgstruct drm_amdgpu_bo_list_in {
1073f012e29Smrg	/** Type of operation */
1083f012e29Smrg	uint32_t operation;
1093f012e29Smrg	/** Handle of list or 0 if we want to create one */
1103f012e29Smrg	uint32_t list_handle;
1113f012e29Smrg	/** Number of BOs in list  */
1123f012e29Smrg	uint32_t bo_number;
1133f012e29Smrg	/** Size of each element describing BO */
1143f012e29Smrg	uint32_t bo_info_size;
1153f012e29Smrg	/** Pointer to array describing BOs */
1163f012e29Smrg	uint64_t bo_info_ptr;
1173f012e29Smrg};
1183f012e29Smrg
1193f012e29Smrgstruct drm_amdgpu_bo_list_entry {
1203f012e29Smrg	/** Handle of BO */
1213f012e29Smrg	uint32_t bo_handle;
1223f012e29Smrg	/** New (if specified) BO priority to be used during migration */
1233f012e29Smrg	uint32_t bo_priority;
1243f012e29Smrg};
1253f012e29Smrg
1263f012e29Smrgstruct drm_amdgpu_bo_list_out {
1273f012e29Smrg	/** Handle of resource list  */
1283f012e29Smrg	uint32_t list_handle;
1293f012e29Smrg	uint32_t _pad;
1303f012e29Smrg};
1313f012e29Smrg
1323f012e29Smrgunion drm_amdgpu_bo_list {
1333f012e29Smrg	struct drm_amdgpu_bo_list_in in;
1343f012e29Smrg	struct drm_amdgpu_bo_list_out out;
1353f012e29Smrg};
1363f012e29Smrg
1373f012e29Smrg/* context related */
1383f012e29Smrg#define AMDGPU_CTX_OP_ALLOC_CTX	1
1393f012e29Smrg#define AMDGPU_CTX_OP_FREE_CTX	2
1403f012e29Smrg#define AMDGPU_CTX_OP_QUERY_STATE	3
1413f012e29Smrg
1423f012e29Smrg/* GPU reset status */
1433f012e29Smrg#define AMDGPU_CTX_NO_RESET		0
1443f012e29Smrg/* this the context caused it */
1453f012e29Smrg#define AMDGPU_CTX_GUILTY_RESET		1
1463f012e29Smrg/* some other context caused it */
1473f012e29Smrg#define AMDGPU_CTX_INNOCENT_RESET	2
1483f012e29Smrg/* unknown cause */
1493f012e29Smrg#define AMDGPU_CTX_UNKNOWN_RESET	3
1503f012e29Smrg
1513f012e29Smrgstruct drm_amdgpu_ctx_in {
1523f012e29Smrg	/** AMDGPU_CTX_OP_* */
1533f012e29Smrg	uint32_t	op;
1543f012e29Smrg	/** For future use, no flags defined so far */
1553f012e29Smrg	uint32_t	flags;
1563f012e29Smrg	uint32_t	ctx_id;
1573f012e29Smrg	uint32_t	_pad;
1583f012e29Smrg};
1593f012e29Smrg
1603f012e29Smrgunion drm_amdgpu_ctx_out {
1613f012e29Smrg		struct {
1623f012e29Smrg			uint32_t	ctx_id;
1633f012e29Smrg			uint32_t	_pad;
1643f012e29Smrg		} alloc;
1653f012e29Smrg
1663f012e29Smrg		struct {
1673f012e29Smrg			/** For future use, no flags defined so far */
1683f012e29Smrg			uint64_t	flags;
1693f012e29Smrg			/** Number of resets caused by this context so far. */
1703f012e29Smrg			uint32_t	hangs;
1713f012e29Smrg			/** Reset status since the last call of the ioctl. */
1723f012e29Smrg			uint32_t	reset_status;
1733f012e29Smrg		} state;
1743f012e29Smrg};
1753f012e29Smrg
1763f012e29Smrgunion drm_amdgpu_ctx {
1773f012e29Smrg	struct drm_amdgpu_ctx_in in;
1783f012e29Smrg	union drm_amdgpu_ctx_out out;
1793f012e29Smrg};
1803f012e29Smrg
1813f012e29Smrg/*
1823f012e29Smrg * This is not a reliable API and you should expect it to fail for any
1833f012e29Smrg * number of reasons and have fallback path that do not use userptr to
1843f012e29Smrg * perform any operation.
1853f012e29Smrg */
1863f012e29Smrg#define AMDGPU_GEM_USERPTR_READONLY	(1 << 0)
1873f012e29Smrg#define AMDGPU_GEM_USERPTR_ANONONLY	(1 << 1)
1883f012e29Smrg#define AMDGPU_GEM_USERPTR_VALIDATE	(1 << 2)
1893f012e29Smrg#define AMDGPU_GEM_USERPTR_REGISTER	(1 << 3)
1903f012e29Smrg
1913f012e29Smrgstruct drm_amdgpu_gem_userptr {
1923f012e29Smrg	uint64_t		addr;
1933f012e29Smrg	uint64_t		size;
1943f012e29Smrg	/* AMDGPU_GEM_USERPTR_* */
1953f012e29Smrg	uint32_t		flags;
1963f012e29Smrg	/* Resulting GEM handle */
1973f012e29Smrg	uint32_t		handle;
1983f012e29Smrg};
1993f012e29Smrg
2003f012e29Smrg/* same meaning as the GB_TILE_MODE and GL_MACRO_TILE_MODE fields */
2013f012e29Smrg#define AMDGPU_TILING_ARRAY_MODE_SHIFT			0
2023f012e29Smrg#define AMDGPU_TILING_ARRAY_MODE_MASK			0xf
2033f012e29Smrg#define AMDGPU_TILING_PIPE_CONFIG_SHIFT			4
2043f012e29Smrg#define AMDGPU_TILING_PIPE_CONFIG_MASK			0x1f
2053f012e29Smrg#define AMDGPU_TILING_TILE_SPLIT_SHIFT			9
2063f012e29Smrg#define AMDGPU_TILING_TILE_SPLIT_MASK			0x7
2073f012e29Smrg#define AMDGPU_TILING_MICRO_TILE_MODE_SHIFT		12
2083f012e29Smrg#define AMDGPU_TILING_MICRO_TILE_MODE_MASK		0x7
2093f012e29Smrg#define AMDGPU_TILING_BANK_WIDTH_SHIFT			15
2103f012e29Smrg#define AMDGPU_TILING_BANK_WIDTH_MASK			0x3
2113f012e29Smrg#define AMDGPU_TILING_BANK_HEIGHT_SHIFT			17
2123f012e29Smrg#define AMDGPU_TILING_BANK_HEIGHT_MASK			0x3
2133f012e29Smrg#define AMDGPU_TILING_MACRO_TILE_ASPECT_SHIFT		19
2143f012e29Smrg#define AMDGPU_TILING_MACRO_TILE_ASPECT_MASK		0x3
2153f012e29Smrg#define AMDGPU_TILING_NUM_BANKS_SHIFT			21
2163f012e29Smrg#define AMDGPU_TILING_NUM_BANKS_MASK			0x3
2173f012e29Smrg
2183f012e29Smrg#define AMDGPU_TILING_SET(field, value) \
2193f012e29Smrg	(((value) & AMDGPU_TILING_##field##_MASK) << AMDGPU_TILING_##field##_SHIFT)
2203f012e29Smrg#define AMDGPU_TILING_GET(value, field) \
2213f012e29Smrg	(((value) >> AMDGPU_TILING_##field##_SHIFT) & AMDGPU_TILING_##field##_MASK)
2223f012e29Smrg
2233f012e29Smrg#define AMDGPU_GEM_METADATA_OP_SET_METADATA                  1
2243f012e29Smrg#define AMDGPU_GEM_METADATA_OP_GET_METADATA                  2
2253f012e29Smrg
2263f012e29Smrg/** The same structure is shared for input/output */
2273f012e29Smrgstruct drm_amdgpu_gem_metadata {
2283f012e29Smrg	/** GEM Object handle */
2293f012e29Smrg	uint32_t	handle;
2303f012e29Smrg	/** Do we want get or set metadata */
2313f012e29Smrg	uint32_t	op;
2323f012e29Smrg	struct {
2333f012e29Smrg		/** For future use, no flags defined so far */
2343f012e29Smrg		uint64_t	flags;
2353f012e29Smrg		/** family specific tiling info */
2363f012e29Smrg		uint64_t	tiling_info;
2373f012e29Smrg		uint32_t	data_size_bytes;
2383f012e29Smrg		uint32_t	data[64];
2393f012e29Smrg	} data;
2403f012e29Smrg};
2413f012e29Smrg
2423f012e29Smrgstruct drm_amdgpu_gem_mmap_in {
2433f012e29Smrg	/** the GEM object handle */
2443f012e29Smrg	uint32_t handle;
2453f012e29Smrg	uint32_t _pad;
2463f012e29Smrg};
2473f012e29Smrg
2483f012e29Smrgstruct drm_amdgpu_gem_mmap_out {
2493f012e29Smrg	/** mmap offset from the vma offset manager */
2503f012e29Smrg	uint64_t addr_ptr;
2513f012e29Smrg};
2523f012e29Smrg
2533f012e29Smrgunion drm_amdgpu_gem_mmap {
2543f012e29Smrg	struct drm_amdgpu_gem_mmap_in   in;
2553f012e29Smrg	struct drm_amdgpu_gem_mmap_out out;
2563f012e29Smrg};
2573f012e29Smrg
2583f012e29Smrgstruct drm_amdgpu_gem_wait_idle_in {
2593f012e29Smrg	/** GEM object handle */
2603f012e29Smrg	uint32_t handle;
2613f012e29Smrg	/** For future use, no flags defined so far */
2623f012e29Smrg	uint32_t flags;
2633f012e29Smrg	/** Absolute timeout to wait */
2643f012e29Smrg	uint64_t timeout;
2653f012e29Smrg};
2663f012e29Smrg
2673f012e29Smrgstruct drm_amdgpu_gem_wait_idle_out {
2683f012e29Smrg	/** BO status:  0 - BO is idle, 1 - BO is busy */
2693f012e29Smrg	uint32_t status;
2703f012e29Smrg	/** Returned current memory domain */
2713f012e29Smrg	uint32_t domain;
2723f012e29Smrg};
2733f012e29Smrg
2743f012e29Smrgunion drm_amdgpu_gem_wait_idle {
2753f012e29Smrg	struct drm_amdgpu_gem_wait_idle_in  in;
2763f012e29Smrg	struct drm_amdgpu_gem_wait_idle_out out;
2773f012e29Smrg};
2783f012e29Smrg
2793f012e29Smrgstruct drm_amdgpu_wait_cs_in {
2803f012e29Smrg	/** Command submission handle */
2813f012e29Smrg	uint64_t handle;
2823f012e29Smrg	/** Absolute timeout to wait */
2833f012e29Smrg	uint64_t timeout;
2843f012e29Smrg	uint32_t ip_type;
2853f012e29Smrg	uint32_t ip_instance;
2863f012e29Smrg	uint32_t ring;
2873f012e29Smrg	uint32_t ctx_id;
2883f012e29Smrg};
2893f012e29Smrg
2903f012e29Smrgstruct drm_amdgpu_wait_cs_out {
2913f012e29Smrg	/** CS status:  0 - CS completed, 1 - CS still busy */
2923f012e29Smrg	uint64_t status;
2933f012e29Smrg};
2943f012e29Smrg
2953f012e29Smrgunion drm_amdgpu_wait_cs {
2963f012e29Smrg	struct drm_amdgpu_wait_cs_in in;
2973f012e29Smrg	struct drm_amdgpu_wait_cs_out out;
2983f012e29Smrg};
2993f012e29Smrg
3003f012e29Smrg#define AMDGPU_GEM_OP_GET_GEM_CREATE_INFO	0
3013f012e29Smrg#define AMDGPU_GEM_OP_SET_PLACEMENT		1
3023f012e29Smrg
3033f012e29Smrg/* Sets or returns a value associated with a buffer. */
3043f012e29Smrgstruct drm_amdgpu_gem_op {
3053f012e29Smrg	/** GEM object handle */
3063f012e29Smrg	uint32_t	handle;
3073f012e29Smrg	/** AMDGPU_GEM_OP_* */
3083f012e29Smrg	uint32_t	op;
3093f012e29Smrg	/** Input or return value */
3103f012e29Smrg	uint64_t	value;
3113f012e29Smrg};
3123f012e29Smrg
3133f012e29Smrg#define AMDGPU_VA_OP_MAP			1
3143f012e29Smrg#define AMDGPU_VA_OP_UNMAP			2
3153f012e29Smrg
3163f012e29Smrg/* Delay the page table update till the next CS */
3173f012e29Smrg#define AMDGPU_VM_DELAY_UPDATE		(1 << 0)
3183f012e29Smrg
3193f012e29Smrg/* Mapping flags */
3203f012e29Smrg/* readable mapping */
3213f012e29Smrg#define AMDGPU_VM_PAGE_READABLE		(1 << 1)
3223f012e29Smrg/* writable mapping */
3233f012e29Smrg#define AMDGPU_VM_PAGE_WRITEABLE	(1 << 2)
3243f012e29Smrg/* executable mapping, new for VI */
3253f012e29Smrg#define AMDGPU_VM_PAGE_EXECUTABLE	(1 << 3)
3263f012e29Smrg
3273f012e29Smrgstruct drm_amdgpu_gem_va {
3283f012e29Smrg	/** GEM object handle */
3293f012e29Smrg	uint32_t handle;
3303f012e29Smrg	uint32_t _pad;
3313f012e29Smrg	/** AMDGPU_VA_OP_* */
3323f012e29Smrg	uint32_t operation;
3333f012e29Smrg	/** AMDGPU_VM_PAGE_* */
3343f012e29Smrg	uint32_t flags;
3353f012e29Smrg	/** va address to assign . Must be correctly aligned.*/
3363f012e29Smrg	uint64_t va_address;
3373f012e29Smrg	/** Specify offset inside of BO to assign. Must be correctly aligned.*/
3383f012e29Smrg	uint64_t offset_in_bo;
3393f012e29Smrg	/** Specify mapping size. Must be correctly aligned. */
3403f012e29Smrg	uint64_t map_size;
3413f012e29Smrg};
3423f012e29Smrg
3433f012e29Smrg#define AMDGPU_HW_IP_GFX          0
3443f012e29Smrg#define AMDGPU_HW_IP_COMPUTE      1
3453f012e29Smrg#define AMDGPU_HW_IP_DMA          2
3463f012e29Smrg#define AMDGPU_HW_IP_UVD          3
3473f012e29Smrg#define AMDGPU_HW_IP_VCE          4
3483f012e29Smrg#define AMDGPU_HW_IP_NUM          5
3493f012e29Smrg
3503f012e29Smrg#define AMDGPU_HW_IP_INSTANCE_MAX_COUNT 1
3513f012e29Smrg
3523f012e29Smrg#define AMDGPU_CHUNK_ID_IB		0x01
3533f012e29Smrg#define AMDGPU_CHUNK_ID_FENCE		0x02
3543f012e29Smrg#define AMDGPU_CHUNK_ID_DEPENDENCIES	0x03
3553f012e29Smrg
3563f012e29Smrgstruct drm_amdgpu_cs_chunk {
3573f012e29Smrg	uint32_t		chunk_id;
3583f012e29Smrg	uint32_t		length_dw;
3593f012e29Smrg	uint64_t		chunk_data;
3603f012e29Smrg};
3613f012e29Smrg
3623f012e29Smrgstruct drm_amdgpu_cs_in {
3633f012e29Smrg	/** Rendering context id */
3643f012e29Smrg	uint32_t		ctx_id;
3653f012e29Smrg	/**  Handle of resource list associated with CS */
3663f012e29Smrg	uint32_t		bo_list_handle;
3673f012e29Smrg	uint32_t		num_chunks;
3683f012e29Smrg	uint32_t		_pad;
3693f012e29Smrg	/** this points to uint64_t * which point to cs chunks */
3703f012e29Smrg	uint64_t		chunks;
3713f012e29Smrg};
3723f012e29Smrg
3733f012e29Smrgstruct drm_amdgpu_cs_out {
3743f012e29Smrg	uint64_t handle;
3753f012e29Smrg};
3763f012e29Smrg
3773f012e29Smrgunion drm_amdgpu_cs {
3783f012e29Smrg	struct drm_amdgpu_cs_in in;
3793f012e29Smrg	struct drm_amdgpu_cs_out out;
3803f012e29Smrg};
3813f012e29Smrg
3823f012e29Smrg/* Specify flags to be used for IB */
3833f012e29Smrg
3843f012e29Smrg/* This IB should be submitted to CE */
3853f012e29Smrg#define AMDGPU_IB_FLAG_CE	(1<<0)
3863f012e29Smrg
3873f012e29Smrg/* CE Preamble */
3883f012e29Smrg#define AMDGPU_IB_FLAG_PREAMBLE (1<<1)
3893f012e29Smrg
3903f012e29Smrgstruct drm_amdgpu_cs_chunk_ib {
3913f012e29Smrg	uint32_t _pad;
3923f012e29Smrg	/** AMDGPU_IB_FLAG_* */
3933f012e29Smrg	uint32_t flags;
3943f012e29Smrg	/** Virtual address to begin IB execution */
3953f012e29Smrg	uint64_t va_start;
3963f012e29Smrg	/** Size of submission */
3973f012e29Smrg	uint32_t ib_bytes;
3983f012e29Smrg	/** HW IP to submit to */
3993f012e29Smrg	uint32_t ip_type;
4003f012e29Smrg	/** HW IP index of the same type to submit to  */
4013f012e29Smrg	uint32_t ip_instance;
4023f012e29Smrg	/** Ring index to submit to */
4033f012e29Smrg	uint32_t ring;
4043f012e29Smrg};
4053f012e29Smrg
4063f012e29Smrgstruct drm_amdgpu_cs_chunk_dep {
4073f012e29Smrg	uint32_t ip_type;
4083f012e29Smrg	uint32_t ip_instance;
4093f012e29Smrg	uint32_t ring;
4103f012e29Smrg	uint32_t ctx_id;
4113f012e29Smrg	uint64_t handle;
4123f012e29Smrg};
4133f012e29Smrg
4143f012e29Smrgstruct drm_amdgpu_cs_chunk_fence {
4153f012e29Smrg	uint32_t handle;
4163f012e29Smrg	uint32_t offset;
4173f012e29Smrg};
4183f012e29Smrg
4193f012e29Smrgstruct drm_amdgpu_cs_chunk_data {
4203f012e29Smrg	union {
4213f012e29Smrg		struct drm_amdgpu_cs_chunk_ib		ib_data;
4223f012e29Smrg		struct drm_amdgpu_cs_chunk_fence	fence_data;
4233f012e29Smrg	};
4243f012e29Smrg};
4253f012e29Smrg
4263f012e29Smrg/**
4273f012e29Smrg *  Query h/w info: Flag that this is integrated (a.h.a. fusion) GPU
4283f012e29Smrg *
4293f012e29Smrg */
4303f012e29Smrg#define AMDGPU_IDS_FLAGS_FUSION         0x1
4313f012e29Smrg
4323f012e29Smrg/* indicate if acceleration can be working */
4333f012e29Smrg#define AMDGPU_INFO_ACCEL_WORKING		0x00
4343f012e29Smrg/* get the crtc_id from the mode object id? */
4353f012e29Smrg#define AMDGPU_INFO_CRTC_FROM_ID		0x01
4363f012e29Smrg/* query hw IP info */
4373f012e29Smrg#define AMDGPU_INFO_HW_IP_INFO			0x02
4383f012e29Smrg/* query hw IP instance count for the specified type */
4393f012e29Smrg#define AMDGPU_INFO_HW_IP_COUNT			0x03
4403f012e29Smrg/* timestamp for GL_ARB_timer_query */
4413f012e29Smrg#define AMDGPU_INFO_TIMESTAMP			0x05
4423f012e29Smrg/* Query the firmware version */
4433f012e29Smrg#define AMDGPU_INFO_FW_VERSION			0x0e
4443f012e29Smrg	/* Subquery id: Query VCE firmware version */
4453f012e29Smrg	#define AMDGPU_INFO_FW_VCE		0x1
4463f012e29Smrg	/* Subquery id: Query UVD firmware version */
4473f012e29Smrg	#define AMDGPU_INFO_FW_UVD		0x2
4483f012e29Smrg	/* Subquery id: Query GMC firmware version */
4493f012e29Smrg	#define AMDGPU_INFO_FW_GMC		0x03
4503f012e29Smrg	/* Subquery id: Query GFX ME firmware version */
4513f012e29Smrg	#define AMDGPU_INFO_FW_GFX_ME		0x04
4523f012e29Smrg	/* Subquery id: Query GFX PFP firmware version */
4533f012e29Smrg	#define AMDGPU_INFO_FW_GFX_PFP		0x05
4543f012e29Smrg	/* Subquery id: Query GFX CE firmware version */
4553f012e29Smrg	#define AMDGPU_INFO_FW_GFX_CE		0x06
4563f012e29Smrg	/* Subquery id: Query GFX RLC firmware version */
4573f012e29Smrg	#define AMDGPU_INFO_FW_GFX_RLC		0x07
4583f012e29Smrg	/* Subquery id: Query GFX MEC firmware version */
4593f012e29Smrg	#define AMDGPU_INFO_FW_GFX_MEC		0x08
4603f012e29Smrg	/* Subquery id: Query SMC firmware version */
4613f012e29Smrg	#define AMDGPU_INFO_FW_SMC		0x0a
4623f012e29Smrg	/* Subquery id: Query SDMA firmware version */
4633f012e29Smrg	#define AMDGPU_INFO_FW_SDMA		0x0b
4643f012e29Smrg/* number of bytes moved for TTM migration */
4653f012e29Smrg#define AMDGPU_INFO_NUM_BYTES_MOVED		0x0f
4663f012e29Smrg/* the used VRAM size */
4673f012e29Smrg#define AMDGPU_INFO_VRAM_USAGE			0x10
4683f012e29Smrg/* the used GTT size */
4693f012e29Smrg#define AMDGPU_INFO_GTT_USAGE			0x11
4703f012e29Smrg/* Information about GDS, etc. resource configuration */
4713f012e29Smrg#define AMDGPU_INFO_GDS_CONFIG			0x13
4723f012e29Smrg/* Query information about VRAM and GTT domains */
4733f012e29Smrg#define AMDGPU_INFO_VRAM_GTT			0x14
4743f012e29Smrg/* Query information about register in MMR address space*/
4753f012e29Smrg#define AMDGPU_INFO_READ_MMR_REG		0x15
4763f012e29Smrg/* Query information about device: rev id, family, etc. */
4773f012e29Smrg#define AMDGPU_INFO_DEV_INFO			0x16
4783f012e29Smrg/* visible vram usage */
4793f012e29Smrg#define AMDGPU_INFO_VIS_VRAM_USAGE		0x17
4803f012e29Smrg
4813f012e29Smrg#define AMDGPU_INFO_MMR_SE_INDEX_SHIFT	0
4823f012e29Smrg#define AMDGPU_INFO_MMR_SE_INDEX_MASK	0xff
4833f012e29Smrg#define AMDGPU_INFO_MMR_SH_INDEX_SHIFT	8
4843f012e29Smrg#define AMDGPU_INFO_MMR_SH_INDEX_MASK	0xff
4853f012e29Smrg
4863f012e29Smrg/* Input structure for the INFO ioctl */
4873f012e29Smrgstruct drm_amdgpu_info {
4883f012e29Smrg	/* Where the return value will be stored */
4893f012e29Smrg	uint64_t return_pointer;
4903f012e29Smrg	/* The size of the return value. Just like "size" in "snprintf",
4913f012e29Smrg	 * it limits how many bytes the kernel can write. */
4923f012e29Smrg	uint32_t return_size;
4933f012e29Smrg	/* The query request id. */
4943f012e29Smrg	uint32_t query;
4953f012e29Smrg
4963f012e29Smrg	union {
4973f012e29Smrg		struct {
4983f012e29Smrg			uint32_t id;
4993f012e29Smrg			uint32_t _pad;
5003f012e29Smrg		} mode_crtc;
5013f012e29Smrg
5023f012e29Smrg		struct {
5033f012e29Smrg			/** AMDGPU_HW_IP_* */
5043f012e29Smrg			uint32_t type;
5053f012e29Smrg			/**
5063f012e29Smrg			 * Index of the IP if there are more IPs of the same
5073f012e29Smrg			 * type. Ignored by AMDGPU_INFO_HW_IP_COUNT.
5083f012e29Smrg			 */
5093f012e29Smrg			uint32_t ip_instance;
5103f012e29Smrg		} query_hw_ip;
5113f012e29Smrg
5123f012e29Smrg		struct {
5133f012e29Smrg			uint32_t dword_offset;
5143f012e29Smrg			/** number of registers to read */
5153f012e29Smrg			uint32_t count;
5163f012e29Smrg			uint32_t instance;
5173f012e29Smrg			/** For future use, no flags defined so far */
5183f012e29Smrg			uint32_t flags;
5193f012e29Smrg		} read_mmr_reg;
5203f012e29Smrg
5213f012e29Smrg		struct {
5223f012e29Smrg			/** AMDGPU_INFO_FW_* */
5233f012e29Smrg			uint32_t fw_type;
5243f012e29Smrg			/**
5253f012e29Smrg			 * Index of the IP if there are more IPs of
5263f012e29Smrg			 * the same type.
5273f012e29Smrg			 */
5283f012e29Smrg			uint32_t ip_instance;
5293f012e29Smrg			/**
5303f012e29Smrg			 * Index of the engine. Whether this is used depends
5313f012e29Smrg			 * on the firmware type. (e.g. MEC, SDMA)
5323f012e29Smrg			 */
5333f012e29Smrg			uint32_t index;
5343f012e29Smrg			uint32_t _pad;
5353f012e29Smrg		} query_fw;
5363f012e29Smrg	};
5373f012e29Smrg};
5383f012e29Smrg
5393f012e29Smrgstruct drm_amdgpu_info_gds {
5403f012e29Smrg	/** GDS GFX partition size */
5413f012e29Smrg	uint32_t gds_gfx_partition_size;
5423f012e29Smrg	/** GDS compute partition size */
5433f012e29Smrg	uint32_t compute_partition_size;
5443f012e29Smrg	/** total GDS memory size */
5453f012e29Smrg	uint32_t gds_total_size;
5463f012e29Smrg	/** GWS size per GFX partition */
5473f012e29Smrg	uint32_t gws_per_gfx_partition;
5483f012e29Smrg	/** GSW size per compute partition */
5493f012e29Smrg	uint32_t gws_per_compute_partition;
5503f012e29Smrg	/** OA size per GFX partition */
5513f012e29Smrg	uint32_t oa_per_gfx_partition;
5523f012e29Smrg	/** OA size per compute partition */
5533f012e29Smrg	uint32_t oa_per_compute_partition;
5543f012e29Smrg	uint32_t _pad;
5553f012e29Smrg};
5563f012e29Smrg
5573f012e29Smrgstruct drm_amdgpu_info_vram_gtt {
5583f012e29Smrg	uint64_t vram_size;
5593f012e29Smrg	uint64_t vram_cpu_accessible_size;
5603f012e29Smrg	uint64_t gtt_size;
5613f012e29Smrg};
5623f012e29Smrg
5633f012e29Smrgstruct drm_amdgpu_info_firmware {
5643f012e29Smrg	uint32_t ver;
5653f012e29Smrg	uint32_t feature;
5663f012e29Smrg};
5673f012e29Smrg
5683f012e29Smrg#define AMDGPU_VRAM_TYPE_UNKNOWN 0
5693f012e29Smrg#define AMDGPU_VRAM_TYPE_GDDR1 1
5703f012e29Smrg#define AMDGPU_VRAM_TYPE_DDR2  2
5713f012e29Smrg#define AMDGPU_VRAM_TYPE_GDDR3 3
5723f012e29Smrg#define AMDGPU_VRAM_TYPE_GDDR4 4
5733f012e29Smrg#define AMDGPU_VRAM_TYPE_GDDR5 5
5743f012e29Smrg#define AMDGPU_VRAM_TYPE_HBM   6
5753f012e29Smrg#define AMDGPU_VRAM_TYPE_DDR3  7
5763f012e29Smrg
5773f012e29Smrgstruct drm_amdgpu_info_device {
5783f012e29Smrg	/** PCI Device ID */
5793f012e29Smrg	uint32_t device_id;
5803f012e29Smrg	/** Internal chip revision: A0, A1, etc.) */
5813f012e29Smrg	uint32_t chip_rev;
5823f012e29Smrg	uint32_t external_rev;
5833f012e29Smrg	/** Revision id in PCI Config space */
5843f012e29Smrg	uint32_t pci_rev;
5853f012e29Smrg	uint32_t family;
5863f012e29Smrg	uint32_t num_shader_engines;
5873f012e29Smrg	uint32_t num_shader_arrays_per_engine;
5883f012e29Smrg	/* in KHz */
5893f012e29Smrg	uint32_t gpu_counter_freq;
5903f012e29Smrg	uint64_t max_engine_clock;
5913f012e29Smrg	uint64_t max_memory_clock;
5923f012e29Smrg	/* cu information */
5933f012e29Smrg	uint32_t cu_active_number;
5943f012e29Smrg	uint32_t cu_ao_mask;
5953f012e29Smrg	uint32_t cu_bitmap[4][4];
5963f012e29Smrg	/** Render backend pipe mask. One render backend is CB+DB. */
5973f012e29Smrg	uint32_t enabled_rb_pipes_mask;
5983f012e29Smrg	uint32_t num_rb_pipes;
5993f012e29Smrg	uint32_t num_hw_gfx_contexts;
6003f012e29Smrg	uint32_t _pad;
6013f012e29Smrg	uint64_t ids_flags;
6023f012e29Smrg	/** Starting virtual address for UMDs. */
6033f012e29Smrg	uint64_t virtual_address_offset;
6043f012e29Smrg	/** The maximum virtual address */
6053f012e29Smrg	uint64_t virtual_address_max;
6063f012e29Smrg	/** Required alignment of virtual addresses. */
6073f012e29Smrg	uint32_t virtual_address_alignment;
6083f012e29Smrg	/** Page table entry - fragment size */
6093f012e29Smrg	uint32_t pte_fragment_size;
6103f012e29Smrg	uint32_t gart_page_size;
6113f012e29Smrg	/** constant engine ram size*/
6123f012e29Smrg	uint32_t ce_ram_size;
6133f012e29Smrg	/** video memory type info*/
6143f012e29Smrg	uint32_t vram_type;
6153f012e29Smrg	/** video memory bit width*/
6163f012e29Smrg	uint32_t vram_bit_width;
6173f012e29Smrg	/* vce harvesting instance */
6183f012e29Smrg	uint32_t vce_harvest_config;
6193f012e29Smrg};
6203f012e29Smrg
6213f012e29Smrgstruct drm_amdgpu_info_hw_ip {
6223f012e29Smrg	/** Version of h/w IP */
6233f012e29Smrg	uint32_t  hw_ip_version_major;
6243f012e29Smrg	uint32_t  hw_ip_version_minor;
6253f012e29Smrg	/** Capabilities */
6263f012e29Smrg	uint64_t  capabilities_flags;
6273f012e29Smrg	/** command buffer address start alignment*/
6283f012e29Smrg	uint32_t  ib_start_alignment;
6293f012e29Smrg	/** command buffer size alignment*/
6303f012e29Smrg	uint32_t  ib_size_alignment;
6313f012e29Smrg	/** Bitmask of available rings. Bit 0 means ring 0, etc. */
6323f012e29Smrg	uint32_t  available_rings;
6333f012e29Smrg	uint32_t  _pad;
6343f012e29Smrg};
6353f012e29Smrg
6363f012e29Smrg/*
6373f012e29Smrg * Supported GPU families
6383f012e29Smrg */
6393f012e29Smrg#define AMDGPU_FAMILY_UNKNOWN			0
6403f012e29Smrg#define AMDGPU_FAMILY_CI			120 /* Bonaire, Hawaii */
6413f012e29Smrg#define AMDGPU_FAMILY_KV			125 /* Kaveri, Kabini, Mullins */
6423f012e29Smrg#define AMDGPU_FAMILY_VI			130 /* Iceland, Tonga */
6433f012e29Smrg#define AMDGPU_FAMILY_CZ			135 /* Carrizo */
6443f012e29Smrg
6453f012e29Smrg#endif
646