amdgpu_drm.h revision 5324fb0d
13f012e29Smrg/* amdgpu_drm.h -- Public header for the amdgpu driver -*- linux-c -*- 23f012e29Smrg * 33f012e29Smrg * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas. 43f012e29Smrg * Copyright 2000 VA Linux Systems, Inc., Fremont, California. 53f012e29Smrg * Copyright 2002 Tungsten Graphics, Inc., Cedar Park, Texas. 63f012e29Smrg * Copyright 2014 Advanced Micro Devices, Inc. 73f012e29Smrg * 83f012e29Smrg * Permission is hereby granted, free of charge, to any person obtaining a 93f012e29Smrg * copy of this software and associated documentation files (the "Software"), 103f012e29Smrg * to deal in the Software without restriction, including without limitation 113f012e29Smrg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 123f012e29Smrg * and/or sell copies of the Software, and to permit persons to whom the 133f012e29Smrg * Software is furnished to do so, subject to the following conditions: 143f012e29Smrg * 153f012e29Smrg * The above copyright notice and this permission notice shall be included in 163f012e29Smrg * all copies or substantial portions of the Software. 173f012e29Smrg * 183f012e29Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 193f012e29Smrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 203f012e29Smrg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 213f012e29Smrg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 223f012e29Smrg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 233f012e29Smrg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 243f012e29Smrg * OTHER DEALINGS IN THE SOFTWARE. 253f012e29Smrg * 263f012e29Smrg * Authors: 273f012e29Smrg * Kevin E. Martin <martin@valinux.com> 283f012e29Smrg * Gareth Hughes <gareth@valinux.com> 293f012e29Smrg * Keith Whitwell <keith@tungstengraphics.com> 303f012e29Smrg */ 313f012e29Smrg 323f012e29Smrg#ifndef __AMDGPU_DRM_H__ 333f012e29Smrg#define __AMDGPU_DRM_H__ 343f012e29Smrg 353f012e29Smrg#include "drm.h" 363f012e29Smrg 37037b3c26Smrg#if defined(__cplusplus) 38037b3c26Smrgextern "C" { 39037b3c26Smrg#endif 40037b3c26Smrg 413f012e29Smrg#define DRM_AMDGPU_GEM_CREATE 0x00 423f012e29Smrg#define DRM_AMDGPU_GEM_MMAP 0x01 433f012e29Smrg#define DRM_AMDGPU_CTX 0x02 443f012e29Smrg#define DRM_AMDGPU_BO_LIST 0x03 453f012e29Smrg#define DRM_AMDGPU_CS 0x04 463f012e29Smrg#define DRM_AMDGPU_INFO 0x05 473f012e29Smrg#define DRM_AMDGPU_GEM_METADATA 0x06 483f012e29Smrg#define DRM_AMDGPU_GEM_WAIT_IDLE 0x07 493f012e29Smrg#define DRM_AMDGPU_GEM_VA 0x08 503f012e29Smrg#define DRM_AMDGPU_WAIT_CS 0x09 513f012e29Smrg#define DRM_AMDGPU_GEM_OP 0x10 523f012e29Smrg#define DRM_AMDGPU_GEM_USERPTR 0x11 53d8807b2fSmrg#define DRM_AMDGPU_WAIT_FENCES 0x12 54d8807b2fSmrg#define DRM_AMDGPU_VM 0x13 5500a23bdaSmrg#define DRM_AMDGPU_FENCE_TO_HANDLE 0x14 5600a23bdaSmrg#define DRM_AMDGPU_SCHED 0x15 573f012e29Smrg 583f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_CREATE, union drm_amdgpu_gem_create) 593f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_MMAP, union drm_amdgpu_gem_mmap) 603f012e29Smrg#define DRM_IOCTL_AMDGPU_CTX DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CTX, union drm_amdgpu_ctx) 613f012e29Smrg#define DRM_IOCTL_AMDGPU_BO_LIST DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_BO_LIST, union drm_amdgpu_bo_list) 623f012e29Smrg#define DRM_IOCTL_AMDGPU_CS DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CS, union drm_amdgpu_cs) 633f012e29Smrg#define DRM_IOCTL_AMDGPU_INFO DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_INFO, struct drm_amdgpu_info) 643f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_METADATA DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_METADATA, struct drm_amdgpu_gem_metadata) 653f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_WAIT_IDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_WAIT_IDLE, union drm_amdgpu_gem_wait_idle) 663f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_VA DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_VA, struct drm_amdgpu_gem_va) 673f012e29Smrg#define DRM_IOCTL_AMDGPU_WAIT_CS DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_CS, union drm_amdgpu_wait_cs) 683f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_OP DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_OP, struct drm_amdgpu_gem_op) 693f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_USERPTR DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_USERPTR, struct drm_amdgpu_gem_userptr) 70d8807b2fSmrg#define DRM_IOCTL_AMDGPU_WAIT_FENCES DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_FENCES, union drm_amdgpu_wait_fences) 71d8807b2fSmrg#define DRM_IOCTL_AMDGPU_VM DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_VM, union drm_amdgpu_vm) 7200a23bdaSmrg#define DRM_IOCTL_AMDGPU_FENCE_TO_HANDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_FENCE_TO_HANDLE, union drm_amdgpu_fence_to_handle) 7300a23bdaSmrg#define DRM_IOCTL_AMDGPU_SCHED DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_SCHED, union drm_amdgpu_sched) 743f012e29Smrg 757cdc0497Smrg/** 767cdc0497Smrg * DOC: memory domains 777cdc0497Smrg * 787cdc0497Smrg * %AMDGPU_GEM_DOMAIN_CPU System memory that is not GPU accessible. 797cdc0497Smrg * Memory in this pool could be swapped out to disk if there is pressure. 807cdc0497Smrg * 817cdc0497Smrg * %AMDGPU_GEM_DOMAIN_GTT GPU accessible system memory, mapped into the 827cdc0497Smrg * GPU's virtual address space via gart. Gart memory linearizes non-contiguous 837cdc0497Smrg * pages of system memory, allows GPU access system memory in a linezrized 847cdc0497Smrg * fashion. 857cdc0497Smrg * 867cdc0497Smrg * %AMDGPU_GEM_DOMAIN_VRAM Local video memory. For APUs, it is memory 877cdc0497Smrg * carved out by the BIOS. 887cdc0497Smrg * 897cdc0497Smrg * %AMDGPU_GEM_DOMAIN_GDS Global on-chip data storage used to share data 907cdc0497Smrg * across shader threads. 917cdc0497Smrg * 927cdc0497Smrg * %AMDGPU_GEM_DOMAIN_GWS Global wave sync, used to synchronize the 937cdc0497Smrg * execution of all the waves on a device. 947cdc0497Smrg * 957cdc0497Smrg * %AMDGPU_GEM_DOMAIN_OA Ordered append, used by 3D or Compute engines 967cdc0497Smrg * for appending data. 977cdc0497Smrg */ 983f012e29Smrg#define AMDGPU_GEM_DOMAIN_CPU 0x1 993f012e29Smrg#define AMDGPU_GEM_DOMAIN_GTT 0x2 1003f012e29Smrg#define AMDGPU_GEM_DOMAIN_VRAM 0x4 1013f012e29Smrg#define AMDGPU_GEM_DOMAIN_GDS 0x8 1023f012e29Smrg#define AMDGPU_GEM_DOMAIN_GWS 0x10 1033f012e29Smrg#define AMDGPU_GEM_DOMAIN_OA 0x20 1047cdc0497Smrg#define AMDGPU_GEM_DOMAIN_MASK (AMDGPU_GEM_DOMAIN_CPU | \ 1057cdc0497Smrg AMDGPU_GEM_DOMAIN_GTT | \ 1067cdc0497Smrg AMDGPU_GEM_DOMAIN_VRAM | \ 1077cdc0497Smrg AMDGPU_GEM_DOMAIN_GDS | \ 1087cdc0497Smrg AMDGPU_GEM_DOMAIN_GWS | \ 1097cdc0497Smrg AMDGPU_GEM_DOMAIN_OA) 1103f012e29Smrg 1113f012e29Smrg/* Flag that CPU access will be required for the case of VRAM domain */ 1123f012e29Smrg#define AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED (1 << 0) 1133f012e29Smrg/* Flag that CPU access will not work, this VRAM domain is invisible */ 1143f012e29Smrg#define AMDGPU_GEM_CREATE_NO_CPU_ACCESS (1 << 1) 1153f012e29Smrg/* Flag that USWC attributes should be used for GTT */ 1163f012e29Smrg#define AMDGPU_GEM_CREATE_CPU_GTT_USWC (1 << 2) 117037b3c26Smrg/* Flag that the memory should be in VRAM and cleared */ 118037b3c26Smrg#define AMDGPU_GEM_CREATE_VRAM_CLEARED (1 << 3) 119d8807b2fSmrg/* Flag that create shadow bo(GTT) while allocating vram bo */ 120d8807b2fSmrg#define AMDGPU_GEM_CREATE_SHADOW (1 << 4) 121d8807b2fSmrg/* Flag that allocating the BO should use linear VRAM */ 122d8807b2fSmrg#define AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS (1 << 5) 12300a23bdaSmrg/* Flag that BO is always valid in this VM */ 12400a23bdaSmrg#define AMDGPU_GEM_CREATE_VM_ALWAYS_VALID (1 << 6) 12500a23bdaSmrg/* Flag that BO sharing will be explicitly synchronized */ 12600a23bdaSmrg#define AMDGPU_GEM_CREATE_EXPLICIT_SYNC (1 << 7) 1277cdc0497Smrg/* Flag that indicates allocating MQD gart on GFX9, where the mtype 1287cdc0497Smrg * for the second page onward should be set to NC. 1297cdc0497Smrg */ 1307cdc0497Smrg#define AMDGPU_GEM_CREATE_MQD_GFX9 (1 << 8) 1313f012e29Smrg 1323f012e29Smrgstruct drm_amdgpu_gem_create_in { 1333f012e29Smrg /** the requested memory size */ 134d8807b2fSmrg __u64 bo_size; 1353f012e29Smrg /** physical start_addr alignment in bytes for some HW requirements */ 136d8807b2fSmrg __u64 alignment; 1373f012e29Smrg /** the requested memory domains */ 138d8807b2fSmrg __u64 domains; 1393f012e29Smrg /** allocation flags */ 140d8807b2fSmrg __u64 domain_flags; 1413f012e29Smrg}; 1423f012e29Smrg 1433f012e29Smrgstruct drm_amdgpu_gem_create_out { 1443f012e29Smrg /** returned GEM object handle */ 145d8807b2fSmrg __u32 handle; 146d8807b2fSmrg __u32 _pad; 1473f012e29Smrg}; 1483f012e29Smrg 1493f012e29Smrgunion drm_amdgpu_gem_create { 1503f012e29Smrg struct drm_amdgpu_gem_create_in in; 1513f012e29Smrg struct drm_amdgpu_gem_create_out out; 1523f012e29Smrg}; 1533f012e29Smrg 1543f012e29Smrg/** Opcode to create new residency list. */ 1553f012e29Smrg#define AMDGPU_BO_LIST_OP_CREATE 0 1563f012e29Smrg/** Opcode to destroy previously created residency list */ 1573f012e29Smrg#define AMDGPU_BO_LIST_OP_DESTROY 1 1583f012e29Smrg/** Opcode to update resource information in the list */ 1593f012e29Smrg#define AMDGPU_BO_LIST_OP_UPDATE 2 1603f012e29Smrg 1613f012e29Smrgstruct drm_amdgpu_bo_list_in { 1623f012e29Smrg /** Type of operation */ 163d8807b2fSmrg __u32 operation; 1643f012e29Smrg /** Handle of list or 0 if we want to create one */ 165d8807b2fSmrg __u32 list_handle; 1663f012e29Smrg /** Number of BOs in list */ 167d8807b2fSmrg __u32 bo_number; 1683f012e29Smrg /** Size of each element describing BO */ 169d8807b2fSmrg __u32 bo_info_size; 1703f012e29Smrg /** Pointer to array describing BOs */ 171d8807b2fSmrg __u64 bo_info_ptr; 1723f012e29Smrg}; 1733f012e29Smrg 1743f012e29Smrgstruct drm_amdgpu_bo_list_entry { 1753f012e29Smrg /** Handle of BO */ 176d8807b2fSmrg __u32 bo_handle; 1773f012e29Smrg /** New (if specified) BO priority to be used during migration */ 178d8807b2fSmrg __u32 bo_priority; 1793f012e29Smrg}; 1803f012e29Smrg 1813f012e29Smrgstruct drm_amdgpu_bo_list_out { 1823f012e29Smrg /** Handle of resource list */ 183d8807b2fSmrg __u32 list_handle; 184d8807b2fSmrg __u32 _pad; 1853f012e29Smrg}; 1863f012e29Smrg 1873f012e29Smrgunion drm_amdgpu_bo_list { 1883f012e29Smrg struct drm_amdgpu_bo_list_in in; 1893f012e29Smrg struct drm_amdgpu_bo_list_out out; 1903f012e29Smrg}; 1913f012e29Smrg 1923f012e29Smrg/* context related */ 1933f012e29Smrg#define AMDGPU_CTX_OP_ALLOC_CTX 1 1943f012e29Smrg#define AMDGPU_CTX_OP_FREE_CTX 2 1953f012e29Smrg#define AMDGPU_CTX_OP_QUERY_STATE 3 1967cdc0497Smrg#define AMDGPU_CTX_OP_QUERY_STATE2 4 1973f012e29Smrg 1983f012e29Smrg/* GPU reset status */ 1993f012e29Smrg#define AMDGPU_CTX_NO_RESET 0 2003f012e29Smrg/* this the context caused it */ 2013f012e29Smrg#define AMDGPU_CTX_GUILTY_RESET 1 2023f012e29Smrg/* some other context caused it */ 2033f012e29Smrg#define AMDGPU_CTX_INNOCENT_RESET 2 2043f012e29Smrg/* unknown cause */ 2053f012e29Smrg#define AMDGPU_CTX_UNKNOWN_RESET 3 2063f012e29Smrg 2075324fb0dSmrg/* indicate gpu reset occurred after ctx created */ 2087cdc0497Smrg#define AMDGPU_CTX_QUERY2_FLAGS_RESET (1<<0) 2095324fb0dSmrg/* indicate vram lost occurred after ctx created */ 2107cdc0497Smrg#define AMDGPU_CTX_QUERY2_FLAGS_VRAMLOST (1<<1) 2117cdc0497Smrg/* indicate some job from this context once cause gpu hang */ 2127cdc0497Smrg#define AMDGPU_CTX_QUERY2_FLAGS_GUILTY (1<<2) 2135324fb0dSmrg/* indicate some errors are detected by RAS */ 2145324fb0dSmrg#define AMDGPU_CTX_QUERY2_FLAGS_RAS_CE (1<<3) 2155324fb0dSmrg#define AMDGPU_CTX_QUERY2_FLAGS_RAS_UE (1<<4) 2167cdc0497Smrg 21700a23bdaSmrg/* Context priority level */ 21800a23bdaSmrg#define AMDGPU_CTX_PRIORITY_UNSET -2048 21900a23bdaSmrg#define AMDGPU_CTX_PRIORITY_VERY_LOW -1023 22000a23bdaSmrg#define AMDGPU_CTX_PRIORITY_LOW -512 22100a23bdaSmrg#define AMDGPU_CTX_PRIORITY_NORMAL 0 22200a23bdaSmrg/* Selecting a priority above NORMAL requires CAP_SYS_NICE or DRM_MASTER */ 22300a23bdaSmrg#define AMDGPU_CTX_PRIORITY_HIGH 512 22400a23bdaSmrg#define AMDGPU_CTX_PRIORITY_VERY_HIGH 1023 22500a23bdaSmrg 2263f012e29Smrgstruct drm_amdgpu_ctx_in { 2273f012e29Smrg /** AMDGPU_CTX_OP_* */ 228d8807b2fSmrg __u32 op; 2293f012e29Smrg /** For future use, no flags defined so far */ 230d8807b2fSmrg __u32 flags; 231d8807b2fSmrg __u32 ctx_id; 23200a23bdaSmrg __s32 priority; 2333f012e29Smrg}; 2343f012e29Smrg 2353f012e29Smrgunion drm_amdgpu_ctx_out { 2363f012e29Smrg struct { 237d8807b2fSmrg __u32 ctx_id; 238d8807b2fSmrg __u32 _pad; 2393f012e29Smrg } alloc; 2403f012e29Smrg 2413f012e29Smrg struct { 2423f012e29Smrg /** For future use, no flags defined so far */ 243d8807b2fSmrg __u64 flags; 2443f012e29Smrg /** Number of resets caused by this context so far. */ 245d8807b2fSmrg __u32 hangs; 2463f012e29Smrg /** Reset status since the last call of the ioctl. */ 247d8807b2fSmrg __u32 reset_status; 2483f012e29Smrg } state; 2493f012e29Smrg}; 2503f012e29Smrg 2513f012e29Smrgunion drm_amdgpu_ctx { 2523f012e29Smrg struct drm_amdgpu_ctx_in in; 2533f012e29Smrg union drm_amdgpu_ctx_out out; 2543f012e29Smrg}; 2553f012e29Smrg 256d8807b2fSmrg/* vm ioctl */ 257d8807b2fSmrg#define AMDGPU_VM_OP_RESERVE_VMID 1 258d8807b2fSmrg#define AMDGPU_VM_OP_UNRESERVE_VMID 2 259d8807b2fSmrg 260d8807b2fSmrgstruct drm_amdgpu_vm_in { 261d8807b2fSmrg /** AMDGPU_VM_OP_* */ 262d8807b2fSmrg __u32 op; 263d8807b2fSmrg __u32 flags; 264d8807b2fSmrg}; 265d8807b2fSmrg 266d8807b2fSmrgstruct drm_amdgpu_vm_out { 267d8807b2fSmrg /** For future use, no flags defined so far */ 268d8807b2fSmrg __u64 flags; 269d8807b2fSmrg}; 270d8807b2fSmrg 271d8807b2fSmrgunion drm_amdgpu_vm { 272d8807b2fSmrg struct drm_amdgpu_vm_in in; 273d8807b2fSmrg struct drm_amdgpu_vm_out out; 274d8807b2fSmrg}; 275d8807b2fSmrg 27600a23bdaSmrg/* sched ioctl */ 27700a23bdaSmrg#define AMDGPU_SCHED_OP_PROCESS_PRIORITY_OVERRIDE 1 2785324fb0dSmrg#define AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE 2 27900a23bdaSmrg 28000a23bdaSmrgstruct drm_amdgpu_sched_in { 28100a23bdaSmrg /* AMDGPU_SCHED_OP_* */ 28200a23bdaSmrg __u32 op; 28300a23bdaSmrg __u32 fd; 28400a23bdaSmrg __s32 priority; 2855324fb0dSmrg __u32 ctx_id; 28600a23bdaSmrg}; 28700a23bdaSmrg 28800a23bdaSmrgunion drm_amdgpu_sched { 28900a23bdaSmrg struct drm_amdgpu_sched_in in; 29000a23bdaSmrg}; 29100a23bdaSmrg 2923f012e29Smrg/* 2933f012e29Smrg * This is not a reliable API and you should expect it to fail for any 2943f012e29Smrg * number of reasons and have fallback path that do not use userptr to 2953f012e29Smrg * perform any operation. 2963f012e29Smrg */ 2973f012e29Smrg#define AMDGPU_GEM_USERPTR_READONLY (1 << 0) 2983f012e29Smrg#define AMDGPU_GEM_USERPTR_ANONONLY (1 << 1) 2993f012e29Smrg#define AMDGPU_GEM_USERPTR_VALIDATE (1 << 2) 3003f012e29Smrg#define AMDGPU_GEM_USERPTR_REGISTER (1 << 3) 3013f012e29Smrg 3023f012e29Smrgstruct drm_amdgpu_gem_userptr { 303d8807b2fSmrg __u64 addr; 304d8807b2fSmrg __u64 size; 3053f012e29Smrg /* AMDGPU_GEM_USERPTR_* */ 306d8807b2fSmrg __u32 flags; 3073f012e29Smrg /* Resulting GEM handle */ 308d8807b2fSmrg __u32 handle; 3093f012e29Smrg}; 3103f012e29Smrg 311d8807b2fSmrg/* SI-CI-VI: */ 3123f012e29Smrg/* same meaning as the GB_TILE_MODE and GL_MACRO_TILE_MODE fields */ 3133f012e29Smrg#define AMDGPU_TILING_ARRAY_MODE_SHIFT 0 3143f012e29Smrg#define AMDGPU_TILING_ARRAY_MODE_MASK 0xf 3153f012e29Smrg#define AMDGPU_TILING_PIPE_CONFIG_SHIFT 4 3163f012e29Smrg#define AMDGPU_TILING_PIPE_CONFIG_MASK 0x1f 3173f012e29Smrg#define AMDGPU_TILING_TILE_SPLIT_SHIFT 9 3183f012e29Smrg#define AMDGPU_TILING_TILE_SPLIT_MASK 0x7 3193f012e29Smrg#define AMDGPU_TILING_MICRO_TILE_MODE_SHIFT 12 3203f012e29Smrg#define AMDGPU_TILING_MICRO_TILE_MODE_MASK 0x7 3213f012e29Smrg#define AMDGPU_TILING_BANK_WIDTH_SHIFT 15 3223f012e29Smrg#define AMDGPU_TILING_BANK_WIDTH_MASK 0x3 3233f012e29Smrg#define AMDGPU_TILING_BANK_HEIGHT_SHIFT 17 3243f012e29Smrg#define AMDGPU_TILING_BANK_HEIGHT_MASK 0x3 3253f012e29Smrg#define AMDGPU_TILING_MACRO_TILE_ASPECT_SHIFT 19 3263f012e29Smrg#define AMDGPU_TILING_MACRO_TILE_ASPECT_MASK 0x3 3273f012e29Smrg#define AMDGPU_TILING_NUM_BANKS_SHIFT 21 3283f012e29Smrg#define AMDGPU_TILING_NUM_BANKS_MASK 0x3 3293f012e29Smrg 330d8807b2fSmrg/* GFX9 and later: */ 331d8807b2fSmrg#define AMDGPU_TILING_SWIZZLE_MODE_SHIFT 0 332d8807b2fSmrg#define AMDGPU_TILING_SWIZZLE_MODE_MASK 0x1f 3336532f28eSmrg#define AMDGPU_TILING_DCC_OFFSET_256B_SHIFT 5 3346532f28eSmrg#define AMDGPU_TILING_DCC_OFFSET_256B_MASK 0xFFFFFF 3356532f28eSmrg#define AMDGPU_TILING_DCC_PITCH_MAX_SHIFT 29 3366532f28eSmrg#define AMDGPU_TILING_DCC_PITCH_MAX_MASK 0x3FFF 3376532f28eSmrg#define AMDGPU_TILING_DCC_INDEPENDENT_64B_SHIFT 43 3386532f28eSmrg#define AMDGPU_TILING_DCC_INDEPENDENT_64B_MASK 0x1 339d8807b2fSmrg 340d8807b2fSmrg/* Set/Get helpers for tiling flags. */ 3413f012e29Smrg#define AMDGPU_TILING_SET(field, value) \ 342d8807b2fSmrg (((__u64)(value) & AMDGPU_TILING_##field##_MASK) << AMDGPU_TILING_##field##_SHIFT) 3433f012e29Smrg#define AMDGPU_TILING_GET(value, field) \ 344d8807b2fSmrg (((__u64)(value) >> AMDGPU_TILING_##field##_SHIFT) & AMDGPU_TILING_##field##_MASK) 3453f012e29Smrg 3463f012e29Smrg#define AMDGPU_GEM_METADATA_OP_SET_METADATA 1 3473f012e29Smrg#define AMDGPU_GEM_METADATA_OP_GET_METADATA 2 3483f012e29Smrg 3493f012e29Smrg/** The same structure is shared for input/output */ 3503f012e29Smrgstruct drm_amdgpu_gem_metadata { 3513f012e29Smrg /** GEM Object handle */ 352d8807b2fSmrg __u32 handle; 3533f012e29Smrg /** Do we want get or set metadata */ 354d8807b2fSmrg __u32 op; 3553f012e29Smrg struct { 3563f012e29Smrg /** For future use, no flags defined so far */ 357d8807b2fSmrg __u64 flags; 3583f012e29Smrg /** family specific tiling info */ 359d8807b2fSmrg __u64 tiling_info; 360d8807b2fSmrg __u32 data_size_bytes; 361d8807b2fSmrg __u32 data[64]; 3623f012e29Smrg } data; 3633f012e29Smrg}; 3643f012e29Smrg 3653f012e29Smrgstruct drm_amdgpu_gem_mmap_in { 3663f012e29Smrg /** the GEM object handle */ 367d8807b2fSmrg __u32 handle; 368d8807b2fSmrg __u32 _pad; 3693f012e29Smrg}; 3703f012e29Smrg 3713f012e29Smrgstruct drm_amdgpu_gem_mmap_out { 3723f012e29Smrg /** mmap offset from the vma offset manager */ 373d8807b2fSmrg __u64 addr_ptr; 3743f012e29Smrg}; 3753f012e29Smrg 3763f012e29Smrgunion drm_amdgpu_gem_mmap { 3773f012e29Smrg struct drm_amdgpu_gem_mmap_in in; 3783f012e29Smrg struct drm_amdgpu_gem_mmap_out out; 3793f012e29Smrg}; 3803f012e29Smrg 3813f012e29Smrgstruct drm_amdgpu_gem_wait_idle_in { 3823f012e29Smrg /** GEM object handle */ 383d8807b2fSmrg __u32 handle; 3843f012e29Smrg /** For future use, no flags defined so far */ 385d8807b2fSmrg __u32 flags; 3863f012e29Smrg /** Absolute timeout to wait */ 387d8807b2fSmrg __u64 timeout; 3883f012e29Smrg}; 3893f012e29Smrg 3903f012e29Smrgstruct drm_amdgpu_gem_wait_idle_out { 3913f012e29Smrg /** BO status: 0 - BO is idle, 1 - BO is busy */ 392d8807b2fSmrg __u32 status; 3933f012e29Smrg /** Returned current memory domain */ 394d8807b2fSmrg __u32 domain; 3953f012e29Smrg}; 3963f012e29Smrg 3973f012e29Smrgunion drm_amdgpu_gem_wait_idle { 3983f012e29Smrg struct drm_amdgpu_gem_wait_idle_in in; 3993f012e29Smrg struct drm_amdgpu_gem_wait_idle_out out; 4003f012e29Smrg}; 4013f012e29Smrg 4023f012e29Smrgstruct drm_amdgpu_wait_cs_in { 403d8807b2fSmrg /* Command submission handle 404d8807b2fSmrg * handle equals 0 means none to wait for 405d8807b2fSmrg * handle equals ~0ull means wait for the latest sequence number 406d8807b2fSmrg */ 407d8807b2fSmrg __u64 handle; 4083f012e29Smrg /** Absolute timeout to wait */ 409d8807b2fSmrg __u64 timeout; 410d8807b2fSmrg __u32 ip_type; 411d8807b2fSmrg __u32 ip_instance; 412d8807b2fSmrg __u32 ring; 413d8807b2fSmrg __u32 ctx_id; 4143f012e29Smrg}; 4153f012e29Smrg 4163f012e29Smrgstruct drm_amdgpu_wait_cs_out { 4173f012e29Smrg /** CS status: 0 - CS completed, 1 - CS still busy */ 418d8807b2fSmrg __u64 status; 4193f012e29Smrg}; 4203f012e29Smrg 4213f012e29Smrgunion drm_amdgpu_wait_cs { 4223f012e29Smrg struct drm_amdgpu_wait_cs_in in; 4233f012e29Smrg struct drm_amdgpu_wait_cs_out out; 4243f012e29Smrg}; 4253f012e29Smrg 426d8807b2fSmrgstruct drm_amdgpu_fence { 427d8807b2fSmrg __u32 ctx_id; 428d8807b2fSmrg __u32 ip_type; 429d8807b2fSmrg __u32 ip_instance; 430d8807b2fSmrg __u32 ring; 431d8807b2fSmrg __u64 seq_no; 432d8807b2fSmrg}; 433d8807b2fSmrg 434d8807b2fSmrgstruct drm_amdgpu_wait_fences_in { 435d8807b2fSmrg /** This points to uint64_t * which points to fences */ 436d8807b2fSmrg __u64 fences; 437d8807b2fSmrg __u32 fence_count; 438d8807b2fSmrg __u32 wait_all; 439d8807b2fSmrg __u64 timeout_ns; 440d8807b2fSmrg}; 441d8807b2fSmrg 442d8807b2fSmrgstruct drm_amdgpu_wait_fences_out { 443d8807b2fSmrg __u32 status; 444d8807b2fSmrg __u32 first_signaled; 445d8807b2fSmrg}; 446d8807b2fSmrg 447d8807b2fSmrgunion drm_amdgpu_wait_fences { 448d8807b2fSmrg struct drm_amdgpu_wait_fences_in in; 449d8807b2fSmrg struct drm_amdgpu_wait_fences_out out; 450d8807b2fSmrg}; 451d8807b2fSmrg 4523f012e29Smrg#define AMDGPU_GEM_OP_GET_GEM_CREATE_INFO 0 4533f012e29Smrg#define AMDGPU_GEM_OP_SET_PLACEMENT 1 4543f012e29Smrg 4553f012e29Smrg/* Sets or returns a value associated with a buffer. */ 4563f012e29Smrgstruct drm_amdgpu_gem_op { 4573f012e29Smrg /** GEM object handle */ 458d8807b2fSmrg __u32 handle; 4593f012e29Smrg /** AMDGPU_GEM_OP_* */ 460d8807b2fSmrg __u32 op; 4613f012e29Smrg /** Input or return value */ 462d8807b2fSmrg __u64 value; 4633f012e29Smrg}; 4643f012e29Smrg 4653f012e29Smrg#define AMDGPU_VA_OP_MAP 1 4663f012e29Smrg#define AMDGPU_VA_OP_UNMAP 2 467d8807b2fSmrg#define AMDGPU_VA_OP_CLEAR 3 468d8807b2fSmrg#define AMDGPU_VA_OP_REPLACE 4 4693f012e29Smrg 4703f012e29Smrg/* Delay the page table update till the next CS */ 4713f012e29Smrg#define AMDGPU_VM_DELAY_UPDATE (1 << 0) 4723f012e29Smrg 4733f012e29Smrg/* Mapping flags */ 4743f012e29Smrg/* readable mapping */ 4753f012e29Smrg#define AMDGPU_VM_PAGE_READABLE (1 << 1) 4763f012e29Smrg/* writable mapping */ 4773f012e29Smrg#define AMDGPU_VM_PAGE_WRITEABLE (1 << 2) 4783f012e29Smrg/* executable mapping, new for VI */ 4793f012e29Smrg#define AMDGPU_VM_PAGE_EXECUTABLE (1 << 3) 480d8807b2fSmrg/* partially resident texture */ 481d8807b2fSmrg#define AMDGPU_VM_PAGE_PRT (1 << 4) 482d8807b2fSmrg/* MTYPE flags use bit 5 to 8 */ 483d8807b2fSmrg#define AMDGPU_VM_MTYPE_MASK (0xf << 5) 484d8807b2fSmrg/* Default MTYPE. Pre-AI must use this. Recommended for newer ASICs. */ 485d8807b2fSmrg#define AMDGPU_VM_MTYPE_DEFAULT (0 << 5) 486d8807b2fSmrg/* Use NC MTYPE instead of default MTYPE */ 487d8807b2fSmrg#define AMDGPU_VM_MTYPE_NC (1 << 5) 488d8807b2fSmrg/* Use WC MTYPE instead of default MTYPE */ 489d8807b2fSmrg#define AMDGPU_VM_MTYPE_WC (2 << 5) 490d8807b2fSmrg/* Use CC MTYPE instead of default MTYPE */ 491d8807b2fSmrg#define AMDGPU_VM_MTYPE_CC (3 << 5) 492d8807b2fSmrg/* Use UC MTYPE instead of default MTYPE */ 493d8807b2fSmrg#define AMDGPU_VM_MTYPE_UC (4 << 5) 4943f012e29Smrg 4953f012e29Smrgstruct drm_amdgpu_gem_va { 4963f012e29Smrg /** GEM object handle */ 497d8807b2fSmrg __u32 handle; 498d8807b2fSmrg __u32 _pad; 4993f012e29Smrg /** AMDGPU_VA_OP_* */ 500d8807b2fSmrg __u32 operation; 5013f012e29Smrg /** AMDGPU_VM_PAGE_* */ 502d8807b2fSmrg __u32 flags; 5033f012e29Smrg /** va address to assign . Must be correctly aligned.*/ 504d8807b2fSmrg __u64 va_address; 5053f012e29Smrg /** Specify offset inside of BO to assign. Must be correctly aligned.*/ 506d8807b2fSmrg __u64 offset_in_bo; 5073f012e29Smrg /** Specify mapping size. Must be correctly aligned. */ 508d8807b2fSmrg __u64 map_size; 5093f012e29Smrg}; 5103f012e29Smrg 5113f012e29Smrg#define AMDGPU_HW_IP_GFX 0 5123f012e29Smrg#define AMDGPU_HW_IP_COMPUTE 1 5133f012e29Smrg#define AMDGPU_HW_IP_DMA 2 5143f012e29Smrg#define AMDGPU_HW_IP_UVD 3 5153f012e29Smrg#define AMDGPU_HW_IP_VCE 4 516d8807b2fSmrg#define AMDGPU_HW_IP_UVD_ENC 5 517d8807b2fSmrg#define AMDGPU_HW_IP_VCN_DEC 6 518d8807b2fSmrg#define AMDGPU_HW_IP_VCN_ENC 7 5197cdc0497Smrg#define AMDGPU_HW_IP_VCN_JPEG 8 5207cdc0497Smrg#define AMDGPU_HW_IP_NUM 9 5213f012e29Smrg 5223f012e29Smrg#define AMDGPU_HW_IP_INSTANCE_MAX_COUNT 1 5233f012e29Smrg 5243f012e29Smrg#define AMDGPU_CHUNK_ID_IB 0x01 5253f012e29Smrg#define AMDGPU_CHUNK_ID_FENCE 0x02 5263f012e29Smrg#define AMDGPU_CHUNK_ID_DEPENDENCIES 0x03 527d8807b2fSmrg#define AMDGPU_CHUNK_ID_SYNCOBJ_IN 0x04 528d8807b2fSmrg#define AMDGPU_CHUNK_ID_SYNCOBJ_OUT 0x05 5297cdc0497Smrg#define AMDGPU_CHUNK_ID_BO_HANDLES 0x06 5305324fb0dSmrg#define AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES 0x07 5315324fb0dSmrg#define AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT 0x08 5325324fb0dSmrg#define AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL 0x09 5333f012e29Smrg 5343f012e29Smrgstruct drm_amdgpu_cs_chunk { 535d8807b2fSmrg __u32 chunk_id; 536d8807b2fSmrg __u32 length_dw; 537d8807b2fSmrg __u64 chunk_data; 5383f012e29Smrg}; 5393f012e29Smrg 5403f012e29Smrgstruct drm_amdgpu_cs_in { 5413f012e29Smrg /** Rendering context id */ 542d8807b2fSmrg __u32 ctx_id; 5433f012e29Smrg /** Handle of resource list associated with CS */ 544d8807b2fSmrg __u32 bo_list_handle; 545d8807b2fSmrg __u32 num_chunks; 546d8807b2fSmrg __u32 _pad; 547d8807b2fSmrg /** this points to __u64 * which point to cs chunks */ 548d8807b2fSmrg __u64 chunks; 5493f012e29Smrg}; 5503f012e29Smrg 5513f012e29Smrgstruct drm_amdgpu_cs_out { 552d8807b2fSmrg __u64 handle; 5533f012e29Smrg}; 5543f012e29Smrg 5553f012e29Smrgunion drm_amdgpu_cs { 5563f012e29Smrg struct drm_amdgpu_cs_in in; 5573f012e29Smrg struct drm_amdgpu_cs_out out; 5583f012e29Smrg}; 5593f012e29Smrg 5603f012e29Smrg/* Specify flags to be used for IB */ 5613f012e29Smrg 5623f012e29Smrg/* This IB should be submitted to CE */ 5633f012e29Smrg#define AMDGPU_IB_FLAG_CE (1<<0) 5643f012e29Smrg 565d8807b2fSmrg/* Preamble flag, which means the IB could be dropped if no context switch */ 5663f012e29Smrg#define AMDGPU_IB_FLAG_PREAMBLE (1<<1) 5673f012e29Smrg 568d8807b2fSmrg/* Preempt flag, IB should set Pre_enb bit if PREEMPT flag detected */ 569d8807b2fSmrg#define AMDGPU_IB_FLAG_PREEMPT (1<<2) 570d8807b2fSmrg 5717cdc0497Smrg/* The IB fence should do the L2 writeback but not invalidate any shader 5727cdc0497Smrg * caches (L2/vL1/sL1/I$). */ 5737cdc0497Smrg#define AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE (1 << 3) 5747cdc0497Smrg 5755324fb0dSmrg/* Set GDS_COMPUTE_MAX_WAVE_ID = DEFAULT before PACKET3_INDIRECT_BUFFER. 5765324fb0dSmrg * This will reset wave ID counters for the IB. 5775324fb0dSmrg */ 5785324fb0dSmrg#define AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID (1 << 4) 5795324fb0dSmrg 5803f012e29Smrgstruct drm_amdgpu_cs_chunk_ib { 581d8807b2fSmrg __u32 _pad; 5823f012e29Smrg /** AMDGPU_IB_FLAG_* */ 583d8807b2fSmrg __u32 flags; 5843f012e29Smrg /** Virtual address to begin IB execution */ 585d8807b2fSmrg __u64 va_start; 5863f012e29Smrg /** Size of submission */ 587d8807b2fSmrg __u32 ib_bytes; 5883f012e29Smrg /** HW IP to submit to */ 589d8807b2fSmrg __u32 ip_type; 5903f012e29Smrg /** HW IP index of the same type to submit to */ 591d8807b2fSmrg __u32 ip_instance; 5923f012e29Smrg /** Ring index to submit to */ 593d8807b2fSmrg __u32 ring; 5943f012e29Smrg}; 5953f012e29Smrg 5963f012e29Smrgstruct drm_amdgpu_cs_chunk_dep { 597d8807b2fSmrg __u32 ip_type; 598d8807b2fSmrg __u32 ip_instance; 599d8807b2fSmrg __u32 ring; 600d8807b2fSmrg __u32 ctx_id; 601d8807b2fSmrg __u64 handle; 6023f012e29Smrg}; 6033f012e29Smrg 6043f012e29Smrgstruct drm_amdgpu_cs_chunk_fence { 605d8807b2fSmrg __u32 handle; 606d8807b2fSmrg __u32 offset; 607d8807b2fSmrg}; 608d8807b2fSmrg 609d8807b2fSmrgstruct drm_amdgpu_cs_chunk_sem { 610d8807b2fSmrg __u32 handle; 6113f012e29Smrg}; 6123f012e29Smrg 6135324fb0dSmrgstruct drm_amdgpu_cs_chunk_syncobj { 6145324fb0dSmrg __u32 handle; 6155324fb0dSmrg __u32 flags; 6165324fb0dSmrg __u64 point; 6175324fb0dSmrg}; 6185324fb0dSmrg 6195324fb0dSmrg 62000a23bdaSmrg#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ 0 62100a23bdaSmrg#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD 1 62200a23bdaSmrg#define AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD 2 62300a23bdaSmrg 62400a23bdaSmrgunion drm_amdgpu_fence_to_handle { 62500a23bdaSmrg struct { 62600a23bdaSmrg struct drm_amdgpu_fence fence; 62700a23bdaSmrg __u32 what; 62800a23bdaSmrg __u32 pad; 62900a23bdaSmrg } in; 63000a23bdaSmrg struct { 63100a23bdaSmrg __u32 handle; 63200a23bdaSmrg } out; 63300a23bdaSmrg}; 63400a23bdaSmrg 6353f012e29Smrgstruct drm_amdgpu_cs_chunk_data { 6363f012e29Smrg union { 6373f012e29Smrg struct drm_amdgpu_cs_chunk_ib ib_data; 6383f012e29Smrg struct drm_amdgpu_cs_chunk_fence fence_data; 6393f012e29Smrg }; 6403f012e29Smrg}; 6413f012e29Smrg 6423f012e29Smrg/** 6433f012e29Smrg * Query h/w info: Flag that this is integrated (a.h.a. fusion) GPU 6443f012e29Smrg * 6453f012e29Smrg */ 6463f012e29Smrg#define AMDGPU_IDS_FLAGS_FUSION 0x1 647d8807b2fSmrg#define AMDGPU_IDS_FLAGS_PREEMPTION 0x2 6483f012e29Smrg 6493f012e29Smrg/* indicate if acceleration can be working */ 6503f012e29Smrg#define AMDGPU_INFO_ACCEL_WORKING 0x00 6513f012e29Smrg/* get the crtc_id from the mode object id? */ 6523f012e29Smrg#define AMDGPU_INFO_CRTC_FROM_ID 0x01 6533f012e29Smrg/* query hw IP info */ 6543f012e29Smrg#define AMDGPU_INFO_HW_IP_INFO 0x02 6553f012e29Smrg/* query hw IP instance count for the specified type */ 6563f012e29Smrg#define AMDGPU_INFO_HW_IP_COUNT 0x03 6573f012e29Smrg/* timestamp for GL_ARB_timer_query */ 6583f012e29Smrg#define AMDGPU_INFO_TIMESTAMP 0x05 6593f012e29Smrg/* Query the firmware version */ 6603f012e29Smrg#define AMDGPU_INFO_FW_VERSION 0x0e 6613f012e29Smrg /* Subquery id: Query VCE firmware version */ 6623f012e29Smrg #define AMDGPU_INFO_FW_VCE 0x1 6633f012e29Smrg /* Subquery id: Query UVD firmware version */ 6643f012e29Smrg #define AMDGPU_INFO_FW_UVD 0x2 6653f012e29Smrg /* Subquery id: Query GMC firmware version */ 6663f012e29Smrg #define AMDGPU_INFO_FW_GMC 0x03 6673f012e29Smrg /* Subquery id: Query GFX ME firmware version */ 6683f012e29Smrg #define AMDGPU_INFO_FW_GFX_ME 0x04 6693f012e29Smrg /* Subquery id: Query GFX PFP firmware version */ 6703f012e29Smrg #define AMDGPU_INFO_FW_GFX_PFP 0x05 6713f012e29Smrg /* Subquery id: Query GFX CE firmware version */ 6723f012e29Smrg #define AMDGPU_INFO_FW_GFX_CE 0x06 6733f012e29Smrg /* Subquery id: Query GFX RLC firmware version */ 6743f012e29Smrg #define AMDGPU_INFO_FW_GFX_RLC 0x07 6753f012e29Smrg /* Subquery id: Query GFX MEC firmware version */ 6763f012e29Smrg #define AMDGPU_INFO_FW_GFX_MEC 0x08 6773f012e29Smrg /* Subquery id: Query SMC firmware version */ 6783f012e29Smrg #define AMDGPU_INFO_FW_SMC 0x0a 6793f012e29Smrg /* Subquery id: Query SDMA firmware version */ 6803f012e29Smrg #define AMDGPU_INFO_FW_SDMA 0x0b 681d8807b2fSmrg /* Subquery id: Query PSP SOS firmware version */ 682d8807b2fSmrg #define AMDGPU_INFO_FW_SOS 0x0c 683d8807b2fSmrg /* Subquery id: Query PSP ASD firmware version */ 684d8807b2fSmrg #define AMDGPU_INFO_FW_ASD 0x0d 6857cdc0497Smrg /* Subquery id: Query VCN firmware version */ 6867cdc0497Smrg #define AMDGPU_INFO_FW_VCN 0x0e 6877cdc0497Smrg /* Subquery id: Query GFX RLC SRLC firmware version */ 6887cdc0497Smrg #define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL 0x0f 6897cdc0497Smrg /* Subquery id: Query GFX RLC SRLG firmware version */ 6907cdc0497Smrg #define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM 0x10 6917cdc0497Smrg /* Subquery id: Query GFX RLC SRLS firmware version */ 6927cdc0497Smrg #define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM 0x11 6936532f28eSmrg /* Subquery id: Query DMCU firmware version */ 6946532f28eSmrg #define AMDGPU_INFO_FW_DMCU 0x12 6955324fb0dSmrg #define AMDGPU_INFO_FW_TA 0x13 6963f012e29Smrg/* number of bytes moved for TTM migration */ 6973f012e29Smrg#define AMDGPU_INFO_NUM_BYTES_MOVED 0x0f 6983f012e29Smrg/* the used VRAM size */ 6993f012e29Smrg#define AMDGPU_INFO_VRAM_USAGE 0x10 7003f012e29Smrg/* the used GTT size */ 7013f012e29Smrg#define AMDGPU_INFO_GTT_USAGE 0x11 7023f012e29Smrg/* Information about GDS, etc. resource configuration */ 7033f012e29Smrg#define AMDGPU_INFO_GDS_CONFIG 0x13 7043f012e29Smrg/* Query information about VRAM and GTT domains */ 7053f012e29Smrg#define AMDGPU_INFO_VRAM_GTT 0x14 7063f012e29Smrg/* Query information about register in MMR address space*/ 7073f012e29Smrg#define AMDGPU_INFO_READ_MMR_REG 0x15 7083f012e29Smrg/* Query information about device: rev id, family, etc. */ 7093f012e29Smrg#define AMDGPU_INFO_DEV_INFO 0x16 7103f012e29Smrg/* visible vram usage */ 7113f012e29Smrg#define AMDGPU_INFO_VIS_VRAM_USAGE 0x17 712d8807b2fSmrg/* number of TTM buffer evictions */ 713d8807b2fSmrg#define AMDGPU_INFO_NUM_EVICTIONS 0x18 714d8807b2fSmrg/* Query memory about VRAM and GTT domains */ 715d8807b2fSmrg#define AMDGPU_INFO_MEMORY 0x19 716d8807b2fSmrg/* Query vce clock table */ 717d8807b2fSmrg#define AMDGPU_INFO_VCE_CLOCK_TABLE 0x1A 718d8807b2fSmrg/* Query vbios related information */ 719d8807b2fSmrg#define AMDGPU_INFO_VBIOS 0x1B 720d8807b2fSmrg /* Subquery id: Query vbios size */ 721d8807b2fSmrg #define AMDGPU_INFO_VBIOS_SIZE 0x1 722d8807b2fSmrg /* Subquery id: Query vbios image */ 723d8807b2fSmrg #define AMDGPU_INFO_VBIOS_IMAGE 0x2 724d8807b2fSmrg/* Query UVD handles */ 725d8807b2fSmrg#define AMDGPU_INFO_NUM_HANDLES 0x1C 726d8807b2fSmrg/* Query sensor related information */ 727d8807b2fSmrg#define AMDGPU_INFO_SENSOR 0x1D 728d8807b2fSmrg /* Subquery id: Query GPU shader clock */ 729d8807b2fSmrg #define AMDGPU_INFO_SENSOR_GFX_SCLK 0x1 730d8807b2fSmrg /* Subquery id: Query GPU memory clock */ 731d8807b2fSmrg #define AMDGPU_INFO_SENSOR_GFX_MCLK 0x2 732d8807b2fSmrg /* Subquery id: Query GPU temperature */ 733d8807b2fSmrg #define AMDGPU_INFO_SENSOR_GPU_TEMP 0x3 734d8807b2fSmrg /* Subquery id: Query GPU load */ 735d8807b2fSmrg #define AMDGPU_INFO_SENSOR_GPU_LOAD 0x4 736d8807b2fSmrg /* Subquery id: Query average GPU power */ 737d8807b2fSmrg #define AMDGPU_INFO_SENSOR_GPU_AVG_POWER 0x5 738d8807b2fSmrg /* Subquery id: Query northbridge voltage */ 739d8807b2fSmrg #define AMDGPU_INFO_SENSOR_VDDNB 0x6 740d8807b2fSmrg /* Subquery id: Query graphics voltage */ 741d8807b2fSmrg #define AMDGPU_INFO_SENSOR_VDDGFX 0x7 7427cdc0497Smrg /* Subquery id: Query GPU stable pstate shader clock */ 7437cdc0497Smrg #define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK 0x8 7447cdc0497Smrg /* Subquery id: Query GPU stable pstate memory clock */ 7457cdc0497Smrg #define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK 0x9 746d8807b2fSmrg/* Number of VRAM page faults on CPU access. */ 747d8807b2fSmrg#define AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS 0x1E 74800a23bdaSmrg#define AMDGPU_INFO_VRAM_LOST_COUNTER 0x1F 7495324fb0dSmrg/* query ras mask of enabled features*/ 7505324fb0dSmrg#define AMDGPU_INFO_RAS_ENABLED_FEATURES 0x20 7515324fb0dSmrg 7525324fb0dSmrg/* RAS MASK: UMC (VRAM) */ 7535324fb0dSmrg#define AMDGPU_INFO_RAS_ENABLED_UMC (1 << 0) 7545324fb0dSmrg/* RAS MASK: SDMA */ 7555324fb0dSmrg#define AMDGPU_INFO_RAS_ENABLED_SDMA (1 << 1) 7565324fb0dSmrg/* RAS MASK: GFX */ 7575324fb0dSmrg#define AMDGPU_INFO_RAS_ENABLED_GFX (1 << 2) 7585324fb0dSmrg/* RAS MASK: MMHUB */ 7595324fb0dSmrg#define AMDGPU_INFO_RAS_ENABLED_MMHUB (1 << 3) 7605324fb0dSmrg/* RAS MASK: ATHUB */ 7615324fb0dSmrg#define AMDGPU_INFO_RAS_ENABLED_ATHUB (1 << 4) 7625324fb0dSmrg/* RAS MASK: PCIE */ 7635324fb0dSmrg#define AMDGPU_INFO_RAS_ENABLED_PCIE (1 << 5) 7645324fb0dSmrg/* RAS MASK: HDP */ 7655324fb0dSmrg#define AMDGPU_INFO_RAS_ENABLED_HDP (1 << 6) 7665324fb0dSmrg/* RAS MASK: XGMI */ 7675324fb0dSmrg#define AMDGPU_INFO_RAS_ENABLED_XGMI (1 << 7) 7685324fb0dSmrg/* RAS MASK: DF */ 7695324fb0dSmrg#define AMDGPU_INFO_RAS_ENABLED_DF (1 << 8) 7705324fb0dSmrg/* RAS MASK: SMN */ 7715324fb0dSmrg#define AMDGPU_INFO_RAS_ENABLED_SMN (1 << 9) 7725324fb0dSmrg/* RAS MASK: SEM */ 7735324fb0dSmrg#define AMDGPU_INFO_RAS_ENABLED_SEM (1 << 10) 7745324fb0dSmrg/* RAS MASK: MP0 */ 7755324fb0dSmrg#define AMDGPU_INFO_RAS_ENABLED_MP0 (1 << 11) 7765324fb0dSmrg/* RAS MASK: MP1 */ 7775324fb0dSmrg#define AMDGPU_INFO_RAS_ENABLED_MP1 (1 << 12) 7785324fb0dSmrg/* RAS MASK: FUSE */ 7795324fb0dSmrg#define AMDGPU_INFO_RAS_ENABLED_FUSE (1 << 13) 7803f012e29Smrg 7813f012e29Smrg#define AMDGPU_INFO_MMR_SE_INDEX_SHIFT 0 7823f012e29Smrg#define AMDGPU_INFO_MMR_SE_INDEX_MASK 0xff 7833f012e29Smrg#define AMDGPU_INFO_MMR_SH_INDEX_SHIFT 8 7843f012e29Smrg#define AMDGPU_INFO_MMR_SH_INDEX_MASK 0xff 7853f012e29Smrg 786037b3c26Smrgstruct drm_amdgpu_query_fw { 787037b3c26Smrg /** AMDGPU_INFO_FW_* */ 788d8807b2fSmrg __u32 fw_type; 789037b3c26Smrg /** 790037b3c26Smrg * Index of the IP if there are more IPs of 791037b3c26Smrg * the same type. 792037b3c26Smrg */ 793d8807b2fSmrg __u32 ip_instance; 794037b3c26Smrg /** 795037b3c26Smrg * Index of the engine. Whether this is used depends 796037b3c26Smrg * on the firmware type. (e.g. MEC, SDMA) 797037b3c26Smrg */ 798d8807b2fSmrg __u32 index; 799d8807b2fSmrg __u32 _pad; 800037b3c26Smrg}; 801037b3c26Smrg 8023f012e29Smrg/* Input structure for the INFO ioctl */ 8033f012e29Smrgstruct drm_amdgpu_info { 8043f012e29Smrg /* Where the return value will be stored */ 805d8807b2fSmrg __u64 return_pointer; 8063f012e29Smrg /* The size of the return value. Just like "size" in "snprintf", 8073f012e29Smrg * it limits how many bytes the kernel can write. */ 808d8807b2fSmrg __u32 return_size; 8093f012e29Smrg /* The query request id. */ 810d8807b2fSmrg __u32 query; 8113f012e29Smrg 8123f012e29Smrg union { 8133f012e29Smrg struct { 814d8807b2fSmrg __u32 id; 815d8807b2fSmrg __u32 _pad; 8163f012e29Smrg } mode_crtc; 8173f012e29Smrg 8183f012e29Smrg struct { 8193f012e29Smrg /** AMDGPU_HW_IP_* */ 820d8807b2fSmrg __u32 type; 8213f012e29Smrg /** 8223f012e29Smrg * Index of the IP if there are more IPs of the same 8233f012e29Smrg * type. Ignored by AMDGPU_INFO_HW_IP_COUNT. 8243f012e29Smrg */ 825d8807b2fSmrg __u32 ip_instance; 8263f012e29Smrg } query_hw_ip; 8273f012e29Smrg 8283f012e29Smrg struct { 829d8807b2fSmrg __u32 dword_offset; 8303f012e29Smrg /** number of registers to read */ 831d8807b2fSmrg __u32 count; 832d8807b2fSmrg __u32 instance; 8333f012e29Smrg /** For future use, no flags defined so far */ 834d8807b2fSmrg __u32 flags; 8353f012e29Smrg } read_mmr_reg; 8363f012e29Smrg 837037b3c26Smrg struct drm_amdgpu_query_fw query_fw; 838d8807b2fSmrg 839d8807b2fSmrg struct { 840d8807b2fSmrg __u32 type; 841d8807b2fSmrg __u32 offset; 842d8807b2fSmrg } vbios_info; 843d8807b2fSmrg 844d8807b2fSmrg struct { 845d8807b2fSmrg __u32 type; 846d8807b2fSmrg } sensor_info; 8473f012e29Smrg }; 8483f012e29Smrg}; 8493f012e29Smrg 8503f012e29Smrgstruct drm_amdgpu_info_gds { 8513f012e29Smrg /** GDS GFX partition size */ 852d8807b2fSmrg __u32 gds_gfx_partition_size; 8533f012e29Smrg /** GDS compute partition size */ 854d8807b2fSmrg __u32 compute_partition_size; 8553f012e29Smrg /** total GDS memory size */ 856d8807b2fSmrg __u32 gds_total_size; 8573f012e29Smrg /** GWS size per GFX partition */ 858d8807b2fSmrg __u32 gws_per_gfx_partition; 8593f012e29Smrg /** GSW size per compute partition */ 860d8807b2fSmrg __u32 gws_per_compute_partition; 8613f012e29Smrg /** OA size per GFX partition */ 862d8807b2fSmrg __u32 oa_per_gfx_partition; 8633f012e29Smrg /** OA size per compute partition */ 864d8807b2fSmrg __u32 oa_per_compute_partition; 865d8807b2fSmrg __u32 _pad; 8663f012e29Smrg}; 8673f012e29Smrg 8683f012e29Smrgstruct drm_amdgpu_info_vram_gtt { 869d8807b2fSmrg __u64 vram_size; 870d8807b2fSmrg __u64 vram_cpu_accessible_size; 871d8807b2fSmrg __u64 gtt_size; 872d8807b2fSmrg}; 873d8807b2fSmrg 874d8807b2fSmrgstruct drm_amdgpu_heap_info { 875d8807b2fSmrg /** max. physical memory */ 876d8807b2fSmrg __u64 total_heap_size; 877d8807b2fSmrg 878d8807b2fSmrg /** Theoretical max. available memory in the given heap */ 879d8807b2fSmrg __u64 usable_heap_size; 880d8807b2fSmrg 881d8807b2fSmrg /** 882d8807b2fSmrg * Number of bytes allocated in the heap. This includes all processes 883d8807b2fSmrg * and private allocations in the kernel. It changes when new buffers 884d8807b2fSmrg * are allocated, freed, and moved. It cannot be larger than 885d8807b2fSmrg * heap_size. 886d8807b2fSmrg */ 887d8807b2fSmrg __u64 heap_usage; 888d8807b2fSmrg 889d8807b2fSmrg /** 890d8807b2fSmrg * Theoretical possible max. size of buffer which 891d8807b2fSmrg * could be allocated in the given heap 892d8807b2fSmrg */ 893d8807b2fSmrg __u64 max_allocation; 894d8807b2fSmrg}; 895d8807b2fSmrg 896d8807b2fSmrgstruct drm_amdgpu_memory_info { 897d8807b2fSmrg struct drm_amdgpu_heap_info vram; 898d8807b2fSmrg struct drm_amdgpu_heap_info cpu_accessible_vram; 899d8807b2fSmrg struct drm_amdgpu_heap_info gtt; 9003f012e29Smrg}; 9013f012e29Smrg 9023f012e29Smrgstruct drm_amdgpu_info_firmware { 903d8807b2fSmrg __u32 ver; 904d8807b2fSmrg __u32 feature; 9053f012e29Smrg}; 9063f012e29Smrg 9073f012e29Smrg#define AMDGPU_VRAM_TYPE_UNKNOWN 0 9083f012e29Smrg#define AMDGPU_VRAM_TYPE_GDDR1 1 9093f012e29Smrg#define AMDGPU_VRAM_TYPE_DDR2 2 9103f012e29Smrg#define AMDGPU_VRAM_TYPE_GDDR3 3 9113f012e29Smrg#define AMDGPU_VRAM_TYPE_GDDR4 4 9123f012e29Smrg#define AMDGPU_VRAM_TYPE_GDDR5 5 9133f012e29Smrg#define AMDGPU_VRAM_TYPE_HBM 6 9143f012e29Smrg#define AMDGPU_VRAM_TYPE_DDR3 7 9157cdc0497Smrg#define AMDGPU_VRAM_TYPE_DDR4 8 9165324fb0dSmrg#define AMDGPU_VRAM_TYPE_GDDR6 9 9173f012e29Smrg 9183f012e29Smrgstruct drm_amdgpu_info_device { 9193f012e29Smrg /** PCI Device ID */ 920d8807b2fSmrg __u32 device_id; 9213f012e29Smrg /** Internal chip revision: A0, A1, etc.) */ 922d8807b2fSmrg __u32 chip_rev; 923d8807b2fSmrg __u32 external_rev; 9243f012e29Smrg /** Revision id in PCI Config space */ 925d8807b2fSmrg __u32 pci_rev; 926d8807b2fSmrg __u32 family; 927d8807b2fSmrg __u32 num_shader_engines; 928d8807b2fSmrg __u32 num_shader_arrays_per_engine; 9293f012e29Smrg /* in KHz */ 930d8807b2fSmrg __u32 gpu_counter_freq; 931d8807b2fSmrg __u64 max_engine_clock; 932d8807b2fSmrg __u64 max_memory_clock; 9333f012e29Smrg /* cu information */ 934d8807b2fSmrg __u32 cu_active_number; 93500a23bdaSmrg /* NOTE: cu_ao_mask is INVALID, DON'T use it */ 936d8807b2fSmrg __u32 cu_ao_mask; 937d8807b2fSmrg __u32 cu_bitmap[4][4]; 9383f012e29Smrg /** Render backend pipe mask. One render backend is CB+DB. */ 939d8807b2fSmrg __u32 enabled_rb_pipes_mask; 940d8807b2fSmrg __u32 num_rb_pipes; 941d8807b2fSmrg __u32 num_hw_gfx_contexts; 942d8807b2fSmrg __u32 _pad; 943d8807b2fSmrg __u64 ids_flags; 9443f012e29Smrg /** Starting virtual address for UMDs. */ 945d8807b2fSmrg __u64 virtual_address_offset; 9463f012e29Smrg /** The maximum virtual address */ 947d8807b2fSmrg __u64 virtual_address_max; 9483f012e29Smrg /** Required alignment of virtual addresses. */ 949d8807b2fSmrg __u32 virtual_address_alignment; 9503f012e29Smrg /** Page table entry - fragment size */ 951d8807b2fSmrg __u32 pte_fragment_size; 952d8807b2fSmrg __u32 gart_page_size; 9533f012e29Smrg /** constant engine ram size*/ 954d8807b2fSmrg __u32 ce_ram_size; 9553f012e29Smrg /** video memory type info*/ 956d8807b2fSmrg __u32 vram_type; 9573f012e29Smrg /** video memory bit width*/ 958d8807b2fSmrg __u32 vram_bit_width; 9593f012e29Smrg /* vce harvesting instance */ 960d8807b2fSmrg __u32 vce_harvest_config; 961d8807b2fSmrg /* gfx double offchip LDS buffers */ 962d8807b2fSmrg __u32 gc_double_offchip_lds_buf; 963d8807b2fSmrg /* NGG Primitive Buffer */ 964d8807b2fSmrg __u64 prim_buf_gpu_addr; 965d8807b2fSmrg /* NGG Position Buffer */ 966d8807b2fSmrg __u64 pos_buf_gpu_addr; 967d8807b2fSmrg /* NGG Control Sideband */ 968d8807b2fSmrg __u64 cntl_sb_buf_gpu_addr; 969d8807b2fSmrg /* NGG Parameter Cache */ 970d8807b2fSmrg __u64 param_buf_gpu_addr; 971d8807b2fSmrg __u32 prim_buf_size; 972d8807b2fSmrg __u32 pos_buf_size; 973d8807b2fSmrg __u32 cntl_sb_buf_size; 974d8807b2fSmrg __u32 param_buf_size; 975d8807b2fSmrg /* wavefront size*/ 976d8807b2fSmrg __u32 wave_front_size; 977d8807b2fSmrg /* shader visible vgprs*/ 978d8807b2fSmrg __u32 num_shader_visible_vgprs; 979d8807b2fSmrg /* CU per shader array*/ 980d8807b2fSmrg __u32 num_cu_per_sh; 981d8807b2fSmrg /* number of tcc blocks*/ 982d8807b2fSmrg __u32 num_tcc_blocks; 983d8807b2fSmrg /* gs vgt table depth*/ 984d8807b2fSmrg __u32 gs_vgt_table_depth; 985d8807b2fSmrg /* gs primitive buffer depth*/ 986d8807b2fSmrg __u32 gs_prim_buffer_depth; 987d8807b2fSmrg /* max gs wavefront per vgt*/ 988d8807b2fSmrg __u32 max_gs_waves_per_vgt; 989d8807b2fSmrg __u32 _pad1; 99000a23bdaSmrg /* always on cu bitmap */ 99100a23bdaSmrg __u32 cu_ao_bitmap[4][4]; 99200a23bdaSmrg /** Starting high virtual address for UMDs. */ 99300a23bdaSmrg __u64 high_va_offset; 99400a23bdaSmrg /** The maximum high virtual address */ 99500a23bdaSmrg __u64 high_va_max; 9965324fb0dSmrg /* gfx10 pa_sc_tile_steering_override */ 9975324fb0dSmrg __u32 pa_sc_tile_steering_override; 9983f012e29Smrg}; 9993f012e29Smrg 10003f012e29Smrgstruct drm_amdgpu_info_hw_ip { 10013f012e29Smrg /** Version of h/w IP */ 1002d8807b2fSmrg __u32 hw_ip_version_major; 1003d8807b2fSmrg __u32 hw_ip_version_minor; 10043f012e29Smrg /** Capabilities */ 1005d8807b2fSmrg __u64 capabilities_flags; 10063f012e29Smrg /** command buffer address start alignment*/ 1007d8807b2fSmrg __u32 ib_start_alignment; 10083f012e29Smrg /** command buffer size alignment*/ 1009d8807b2fSmrg __u32 ib_size_alignment; 10103f012e29Smrg /** Bitmask of available rings. Bit 0 means ring 0, etc. */ 1011d8807b2fSmrg __u32 available_rings; 1012d8807b2fSmrg __u32 _pad; 1013d8807b2fSmrg}; 1014d8807b2fSmrg 1015d8807b2fSmrgstruct drm_amdgpu_info_num_handles { 1016d8807b2fSmrg /** Max handles as supported by firmware for UVD */ 1017d8807b2fSmrg __u32 uvd_max_handles; 1018d8807b2fSmrg /** Handles currently in use for UVD */ 1019d8807b2fSmrg __u32 uvd_used_handles; 1020d8807b2fSmrg}; 1021d8807b2fSmrg 1022d8807b2fSmrg#define AMDGPU_VCE_CLOCK_TABLE_ENTRIES 6 1023d8807b2fSmrg 1024d8807b2fSmrgstruct drm_amdgpu_info_vce_clock_table_entry { 1025d8807b2fSmrg /** System clock */ 1026d8807b2fSmrg __u32 sclk; 1027d8807b2fSmrg /** Memory clock */ 1028d8807b2fSmrg __u32 mclk; 1029d8807b2fSmrg /** VCE clock */ 1030d8807b2fSmrg __u32 eclk; 1031d8807b2fSmrg __u32 pad; 1032d8807b2fSmrg}; 1033d8807b2fSmrg 1034d8807b2fSmrgstruct drm_amdgpu_info_vce_clock_table { 1035d8807b2fSmrg struct drm_amdgpu_info_vce_clock_table_entry entries[AMDGPU_VCE_CLOCK_TABLE_ENTRIES]; 1036d8807b2fSmrg __u32 num_valid_entries; 1037d8807b2fSmrg __u32 pad; 10383f012e29Smrg}; 10393f012e29Smrg 10403f012e29Smrg/* 10413f012e29Smrg * Supported GPU families 10423f012e29Smrg */ 10433f012e29Smrg#define AMDGPU_FAMILY_UNKNOWN 0 1044d8807b2fSmrg#define AMDGPU_FAMILY_SI 110 /* Hainan, Oland, Verde, Pitcairn, Tahiti */ 10453f012e29Smrg#define AMDGPU_FAMILY_CI 120 /* Bonaire, Hawaii */ 10463f012e29Smrg#define AMDGPU_FAMILY_KV 125 /* Kaveri, Kabini, Mullins */ 10473f012e29Smrg#define AMDGPU_FAMILY_VI 130 /* Iceland, Tonga */ 1048037b3c26Smrg#define AMDGPU_FAMILY_CZ 135 /* Carrizo, Stoney */ 1049d8807b2fSmrg#define AMDGPU_FAMILY_AI 141 /* Vega10 */ 1050d8807b2fSmrg#define AMDGPU_FAMILY_RV 142 /* Raven */ 10515324fb0dSmrg#define AMDGPU_FAMILY_NV 143 /* Navi10 */ 1052037b3c26Smrg 1053037b3c26Smrg#if defined(__cplusplus) 1054037b3c26Smrg} 1055037b3c26Smrg#endif 10563f012e29Smrg 10573f012e29Smrg#endif 1058