drm.h revision 22944501
122944501Smrg/**
222944501Smrg * \file drm.h
322944501Smrg * Header for the Direct Rendering Manager
422944501Smrg *
522944501Smrg * \author Rickard E. (Rik) Faith <faith@valinux.com>
622944501Smrg *
722944501Smrg * \par Acknowledgments:
822944501Smrg * Dec 1999, Richard Henderson <rth@twiddle.net>, move to generic \c cmpxchg.
922944501Smrg */
1022944501Smrg
1122944501Smrg/*
1222944501Smrg * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
1322944501Smrg * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
1422944501Smrg * All rights reserved.
1522944501Smrg *
1622944501Smrg * Permission is hereby granted, free of charge, to any person obtaining a
1722944501Smrg * copy of this software and associated documentation files (the "Software"),
1822944501Smrg * to deal in the Software without restriction, including without limitation
1922944501Smrg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
2022944501Smrg * and/or sell copies of the Software, and to permit persons to whom the
2122944501Smrg * Software is furnished to do so, subject to the following conditions:
2222944501Smrg *
2322944501Smrg * The above copyright notice and this permission notice (including the next
2422944501Smrg * paragraph) shall be included in all copies or substantial portions of the
2522944501Smrg * Software.
2622944501Smrg *
2722944501Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
2822944501Smrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
2922944501Smrg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
3022944501Smrg * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
3122944501Smrg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
3222944501Smrg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
3322944501Smrg * OTHER DEALINGS IN THE SOFTWARE.
3422944501Smrg */
3522944501Smrg
3622944501Smrg#ifndef _DRM_H_
3722944501Smrg#define _DRM_H_
3822944501Smrg
3922944501Smrg#if defined(__linux__)
4022944501Smrg
4122944501Smrg#include <linux/types.h>
4222944501Smrg#include <asm/ioctl.h>
4322944501Smrgtypedef unsigned int drm_handle_t;
4422944501Smrg
4522944501Smrg#else /* One of the BSDs */
4622944501Smrg
4722944501Smrg#include <sys/ioccom.h>
4822944501Smrg#include <sys/types.h>
4922944501Smrgtypedef int8_t   __s8;
5022944501Smrgtypedef uint8_t  __u8;
5122944501Smrgtypedef int16_t  __s16;
5222944501Smrgtypedef uint16_t __u16;
5322944501Smrgtypedef int32_t  __s32;
5422944501Smrgtypedef uint32_t __u32;
5522944501Smrgtypedef int64_t  __s64;
5622944501Smrgtypedef uint64_t __u64;
5722944501Smrgtypedef unsigned long drm_handle_t;
5822944501Smrg
5922944501Smrg#endif
6022944501Smrg
6122944501Smrg#define DRM_NAME	"drm"	  /**< Name in kernel, /dev, and /proc */
6222944501Smrg#define DRM_MIN_ORDER	5	  /**< At least 2^5 bytes = 32 bytes */
6322944501Smrg#define DRM_MAX_ORDER	22	  /**< Up to 2^22 bytes = 4MB */
6422944501Smrg#define DRM_RAM_PERCENT 10	  /**< How much system ram can we lock? */
6522944501Smrg
6622944501Smrg#define _DRM_LOCK_HELD	0x80000000U /**< Hardware lock is held */
6722944501Smrg#define _DRM_LOCK_CONT	0x40000000U /**< Hardware lock is contended */
6822944501Smrg#define _DRM_LOCK_IS_HELD(lock)	   ((lock) & _DRM_LOCK_HELD)
6922944501Smrg#define _DRM_LOCK_IS_CONT(lock)	   ((lock) & _DRM_LOCK_CONT)
7022944501Smrg#define _DRM_LOCKING_CONTEXT(lock) ((lock) & ~(_DRM_LOCK_HELD|_DRM_LOCK_CONT))
7122944501Smrg
7222944501Smrgtypedef unsigned int drm_context_t;
7322944501Smrgtypedef unsigned int drm_drawable_t;
7422944501Smrgtypedef unsigned int drm_magic_t;
7522944501Smrg
7622944501Smrg/**
7722944501Smrg * Cliprect.
7822944501Smrg *
7922944501Smrg * \warning: If you change this structure, make sure you change
8022944501Smrg * XF86DRIClipRectRec in the server as well
8122944501Smrg *
8222944501Smrg * \note KW: Actually it's illegal to change either for
8322944501Smrg * backwards-compatibility reasons.
8422944501Smrg */
8522944501Smrgstruct drm_clip_rect {
8622944501Smrg	unsigned short x1;
8722944501Smrg	unsigned short y1;
8822944501Smrg	unsigned short x2;
8922944501Smrg	unsigned short y2;
9022944501Smrg};
9122944501Smrg
9222944501Smrg/**
9322944501Smrg * Drawable information.
9422944501Smrg */
9522944501Smrgstruct drm_drawable_info {
9622944501Smrg	unsigned int num_rects;
9722944501Smrg	struct drm_clip_rect *rects;
9822944501Smrg};
9922944501Smrg
10022944501Smrg/**
10122944501Smrg * Texture region,
10222944501Smrg */
10322944501Smrgstruct drm_tex_region {
10422944501Smrg	unsigned char next;
10522944501Smrg	unsigned char prev;
10622944501Smrg	unsigned char in_use;
10722944501Smrg	unsigned char padding;
10822944501Smrg	unsigned int age;
10922944501Smrg};
11022944501Smrg
11122944501Smrg/**
11222944501Smrg * Hardware lock.
11322944501Smrg *
11422944501Smrg * The lock structure is a simple cache-line aligned integer.  To avoid
11522944501Smrg * processor bus contention on a multiprocessor system, there should not be any
11622944501Smrg * other data stored in the same cache line.
11722944501Smrg */
11822944501Smrgstruct drm_hw_lock {
11922944501Smrg	__volatile__ unsigned int lock;		/**< lock variable */
12022944501Smrg	char padding[60];			/**< Pad to cache line */
12122944501Smrg};
12222944501Smrg
12322944501Smrg/**
12422944501Smrg * DRM_IOCTL_VERSION ioctl argument type.
12522944501Smrg *
12622944501Smrg * \sa drmGetVersion().
12722944501Smrg */
12822944501Smrgstruct drm_version {
12922944501Smrg	int version_major;	  /**< Major version */
13022944501Smrg	int version_minor;	  /**< Minor version */
13122944501Smrg	int version_patchlevel;	  /**< Patch level */
13222944501Smrg	size_t name_len;	  /**< Length of name buffer */
13322944501Smrg	char *name;	  /**< Name of driver */
13422944501Smrg	size_t date_len;	  /**< Length of date buffer */
13522944501Smrg	char *date;	  /**< User-space buffer to hold date */
13622944501Smrg	size_t desc_len;	  /**< Length of desc buffer */
13722944501Smrg	char *desc;	  /**< User-space buffer to hold desc */
13822944501Smrg};
13922944501Smrg
14022944501Smrg/**
14122944501Smrg * DRM_IOCTL_GET_UNIQUE ioctl argument type.
14222944501Smrg *
14322944501Smrg * \sa drmGetBusid() and drmSetBusId().
14422944501Smrg */
14522944501Smrgstruct drm_unique {
14622944501Smrg	size_t unique_len;	  /**< Length of unique */
14722944501Smrg	char *unique;	  /**< Unique name for driver instantiation */
14822944501Smrg};
14922944501Smrg
15022944501Smrgstruct drm_list {
15122944501Smrg	int count;		  /**< Length of user-space structures */
15222944501Smrg	struct drm_version *version;
15322944501Smrg};
15422944501Smrg
15522944501Smrgstruct drm_block {
15622944501Smrg	int unused;
15722944501Smrg};
15822944501Smrg
15922944501Smrg/**
16022944501Smrg * DRM_IOCTL_CONTROL ioctl argument type.
16122944501Smrg *
16222944501Smrg * \sa drmCtlInstHandler() and drmCtlUninstHandler().
16322944501Smrg */
16422944501Smrgstruct drm_control {
16522944501Smrg	enum {
16622944501Smrg		DRM_ADD_COMMAND,
16722944501Smrg		DRM_RM_COMMAND,
16822944501Smrg		DRM_INST_HANDLER,
16922944501Smrg		DRM_UNINST_HANDLER
17022944501Smrg	} func;
17122944501Smrg	int irq;
17222944501Smrg};
17322944501Smrg
17422944501Smrg/**
17522944501Smrg * Type of memory to map.
17622944501Smrg */
17722944501Smrgenum drm_map_type {
17822944501Smrg	_DRM_FRAME_BUFFER = 0,	  /**< WC (no caching), no core dump */
17922944501Smrg	_DRM_REGISTERS = 1,	  /**< no caching, no core dump */
18022944501Smrg	_DRM_SHM = 2,		  /**< shared, cached */
18122944501Smrg	_DRM_AGP = 3,		  /**< AGP/GART */
18222944501Smrg	_DRM_SCATTER_GATHER = 4,  /**< Scatter/gather memory for PCI DMA */
18322944501Smrg	_DRM_CONSISTENT = 5,	  /**< Consistent memory for PCI DMA */
18422944501Smrg	_DRM_GEM = 6,		  /**< GEM object */
18522944501Smrg};
18622944501Smrg
18722944501Smrg/**
18822944501Smrg * Memory mapping flags.
18922944501Smrg */
19022944501Smrgenum drm_map_flags {
19122944501Smrg	_DRM_RESTRICTED = 0x01,	     /**< Cannot be mapped to user-virtual */
19222944501Smrg	_DRM_READ_ONLY = 0x02,
19322944501Smrg	_DRM_LOCKED = 0x04,	     /**< shared, cached, locked */
19422944501Smrg	_DRM_KERNEL = 0x08,	     /**< kernel requires access */
19522944501Smrg	_DRM_WRITE_COMBINING = 0x10, /**< use write-combining if available */
19622944501Smrg	_DRM_CONTAINS_LOCK = 0x20,   /**< SHM page that contains lock */
19722944501Smrg	_DRM_REMOVABLE = 0x40,	     /**< Removable mapping */
19822944501Smrg	_DRM_DRIVER = 0x80	     /**< Managed by driver */
19922944501Smrg};
20022944501Smrg
20122944501Smrgstruct drm_ctx_priv_map {
20222944501Smrg	unsigned int ctx_id;	 /**< Context requesting private mapping */
20322944501Smrg	void *handle;		 /**< Handle of map */
20422944501Smrg};
20522944501Smrg
20622944501Smrg/**
20722944501Smrg * DRM_IOCTL_GET_MAP, DRM_IOCTL_ADD_MAP and DRM_IOCTL_RM_MAP ioctls
20822944501Smrg * argument type.
20922944501Smrg *
21022944501Smrg * \sa drmAddMap().
21122944501Smrg */
21222944501Smrgstruct drm_map {
21322944501Smrg	unsigned long offset;	 /**< Requested physical address (0 for SAREA)*/
21422944501Smrg	unsigned long size;	 /**< Requested physical size (bytes) */
21522944501Smrg	enum drm_map_type type;	 /**< Type of memory to map */
21622944501Smrg	enum drm_map_flags flags;	 /**< Flags */
21722944501Smrg	void *handle;		 /**< User-space: "Handle" to pass to mmap() */
21822944501Smrg				 /**< Kernel-space: kernel-virtual address */
21922944501Smrg	int mtrr;		 /**< MTRR slot used */
22022944501Smrg	/*   Private data */
22122944501Smrg};
22222944501Smrg
22322944501Smrg/**
22422944501Smrg * DRM_IOCTL_GET_CLIENT ioctl argument type.
22522944501Smrg */
22622944501Smrgstruct drm_client {
22722944501Smrg	int idx;		/**< Which client desired? */
22822944501Smrg	int auth;		/**< Is client authenticated? */
22922944501Smrg	unsigned long pid;	/**< Process ID */
23022944501Smrg	unsigned long uid;	/**< User ID */
23122944501Smrg	unsigned long magic;	/**< Magic */
23222944501Smrg	unsigned long iocs;	/**< Ioctl count */
23322944501Smrg};
23422944501Smrg
23522944501Smrgenum drm_stat_type {
23622944501Smrg	_DRM_STAT_LOCK,
23722944501Smrg	_DRM_STAT_OPENS,
23822944501Smrg	_DRM_STAT_CLOSES,
23922944501Smrg	_DRM_STAT_IOCTLS,
24022944501Smrg	_DRM_STAT_LOCKS,
24122944501Smrg	_DRM_STAT_UNLOCKS,
24222944501Smrg	_DRM_STAT_VALUE,	/**< Generic value */
24322944501Smrg	_DRM_STAT_BYTE,		/**< Generic byte counter (1024bytes/K) */
24422944501Smrg	_DRM_STAT_COUNT,	/**< Generic non-byte counter (1000/k) */
24522944501Smrg
24622944501Smrg	_DRM_STAT_IRQ,		/**< IRQ */
24722944501Smrg	_DRM_STAT_PRIMARY,	/**< Primary DMA bytes */
24822944501Smrg	_DRM_STAT_SECONDARY,	/**< Secondary DMA bytes */
24922944501Smrg	_DRM_STAT_DMA,		/**< DMA */
25022944501Smrg	_DRM_STAT_SPECIAL,	/**< Special DMA (e.g., priority or polled) */
25122944501Smrg	_DRM_STAT_MISSED	/**< Missed DMA opportunity */
25222944501Smrg	    /* Add to the *END* of the list */
25322944501Smrg};
25422944501Smrg
25522944501Smrg/**
25622944501Smrg * DRM_IOCTL_GET_STATS ioctl argument type.
25722944501Smrg */
25822944501Smrgstruct drm_stats {
25922944501Smrg	unsigned long count;
26022944501Smrg	struct {
26122944501Smrg		unsigned long value;
26222944501Smrg		enum drm_stat_type type;
26322944501Smrg	} data[15];
26422944501Smrg};
26522944501Smrg
26622944501Smrg/**
26722944501Smrg * Hardware locking flags.
26822944501Smrg */
26922944501Smrgenum drm_lock_flags {
27022944501Smrg	_DRM_LOCK_READY = 0x01,	     /**< Wait until hardware is ready for DMA */
27122944501Smrg	_DRM_LOCK_QUIESCENT = 0x02,  /**< Wait until hardware quiescent */
27222944501Smrg	_DRM_LOCK_FLUSH = 0x04,	     /**< Flush this context's DMA queue first */
27322944501Smrg	_DRM_LOCK_FLUSH_ALL = 0x08,  /**< Flush all DMA queues first */
27422944501Smrg	/* These *HALT* flags aren't supported yet
27522944501Smrg	   -- they will be used to support the
27622944501Smrg	   full-screen DGA-like mode. */
27722944501Smrg	_DRM_HALT_ALL_QUEUES = 0x10, /**< Halt all current and future queues */
27822944501Smrg	_DRM_HALT_CUR_QUEUES = 0x20  /**< Halt all current queues */
27922944501Smrg};
28022944501Smrg
28122944501Smrg/**
28222944501Smrg * DRM_IOCTL_LOCK, DRM_IOCTL_UNLOCK and DRM_IOCTL_FINISH ioctl argument type.
28322944501Smrg *
28422944501Smrg * \sa drmGetLock() and drmUnlock().
28522944501Smrg */
28622944501Smrgstruct drm_lock {
28722944501Smrg	int context;
28822944501Smrg	enum drm_lock_flags flags;
28922944501Smrg};
29022944501Smrg
29122944501Smrg/**
29222944501Smrg * DMA flags
29322944501Smrg *
29422944501Smrg * \warning
29522944501Smrg * These values \e must match xf86drm.h.
29622944501Smrg *
29722944501Smrg * \sa drm_dma.
29822944501Smrg */
29922944501Smrgenum drm_dma_flags {
30022944501Smrg	/* Flags for DMA buffer dispatch */
30122944501Smrg	_DRM_DMA_BLOCK = 0x01,	      /**<
30222944501Smrg				       * Block until buffer dispatched.
30322944501Smrg				       *
30422944501Smrg				       * \note The buffer may not yet have
30522944501Smrg				       * been processed by the hardware --
30622944501Smrg				       * getting a hardware lock with the
30722944501Smrg				       * hardware quiescent will ensure
30822944501Smrg				       * that the buffer has been
30922944501Smrg				       * processed.
31022944501Smrg				       */
31122944501Smrg	_DRM_DMA_WHILE_LOCKED = 0x02, /**< Dispatch while lock held */
31222944501Smrg	_DRM_DMA_PRIORITY = 0x04,     /**< High priority dispatch */
31322944501Smrg
31422944501Smrg	/* Flags for DMA buffer request */
31522944501Smrg	_DRM_DMA_WAIT = 0x10,	      /**< Wait for free buffers */
31622944501Smrg	_DRM_DMA_SMALLER_OK = 0x20,   /**< Smaller-than-requested buffers OK */
31722944501Smrg	_DRM_DMA_LARGER_OK = 0x40     /**< Larger-than-requested buffers OK */
31822944501Smrg};
31922944501Smrg
32022944501Smrg/**
32122944501Smrg * DRM_IOCTL_ADD_BUFS and DRM_IOCTL_MARK_BUFS ioctl argument type.
32222944501Smrg *
32322944501Smrg * \sa drmAddBufs().
32422944501Smrg */
32522944501Smrgstruct drm_buf_desc {
32622944501Smrg	int count;		 /**< Number of buffers of this size */
32722944501Smrg	int size;		 /**< Size in bytes */
32822944501Smrg	int low_mark;		 /**< Low water mark */
32922944501Smrg	int high_mark;		 /**< High water mark */
33022944501Smrg	enum {
33122944501Smrg		_DRM_PAGE_ALIGN = 0x01,	/**< Align on page boundaries for DMA */
33222944501Smrg		_DRM_AGP_BUFFER = 0x02,	/**< Buffer is in AGP space */
33322944501Smrg		_DRM_SG_BUFFER = 0x04,	/**< Scatter/gather memory buffer */
33422944501Smrg		_DRM_FB_BUFFER = 0x08,	/**< Buffer is in frame buffer */
33522944501Smrg		_DRM_PCI_BUFFER_RO = 0x10 /**< Map PCI DMA buffer read-only */
33622944501Smrg	} flags;
33722944501Smrg	unsigned long agp_start; /**<
33822944501Smrg				  * Start address of where the AGP buffers are
33922944501Smrg				  * in the AGP aperture
34022944501Smrg				  */
34122944501Smrg};
34222944501Smrg
34322944501Smrg/**
34422944501Smrg * DRM_IOCTL_INFO_BUFS ioctl argument type.
34522944501Smrg */
34622944501Smrgstruct drm_buf_info {
34722944501Smrg	int count;		/**< Entries in list */
34822944501Smrg	struct drm_buf_desc *list;
34922944501Smrg};
35022944501Smrg
35122944501Smrg/**
35222944501Smrg * DRM_IOCTL_FREE_BUFS ioctl argument type.
35322944501Smrg */
35422944501Smrgstruct drm_buf_free {
35522944501Smrg	int count;
35622944501Smrg	int *list;
35722944501Smrg};
35822944501Smrg
35922944501Smrg/**
36022944501Smrg * Buffer information
36122944501Smrg *
36222944501Smrg * \sa drm_buf_map.
36322944501Smrg */
36422944501Smrgstruct drm_buf_pub {
36522944501Smrg	int idx;		       /**< Index into the master buffer list */
36622944501Smrg	int total;		       /**< Buffer size */
36722944501Smrg	int used;		       /**< Amount of buffer in use (for DMA) */
36822944501Smrg	void *address;	       /**< Address of buffer */
36922944501Smrg};
37022944501Smrg
37122944501Smrg/**
37222944501Smrg * DRM_IOCTL_MAP_BUFS ioctl argument type.
37322944501Smrg */
37422944501Smrgstruct drm_buf_map {
37522944501Smrg	int count;		/**< Length of the buffer list */
37622944501Smrg	void *virtual;		/**< Mmap'd area in user-virtual */
37722944501Smrg	struct drm_buf_pub *list;	/**< Buffer information */
37822944501Smrg};
37922944501Smrg
38022944501Smrg/**
38122944501Smrg * DRM_IOCTL_DMA ioctl argument type.
38222944501Smrg *
38322944501Smrg * Indices here refer to the offset into the buffer list in drm_buf_get.
38422944501Smrg *
38522944501Smrg * \sa drmDMA().
38622944501Smrg */
38722944501Smrgstruct drm_dma {
38822944501Smrg	int context;			  /**< Context handle */
38922944501Smrg	int send_count;			  /**< Number of buffers to send */
39022944501Smrg	int *send_indices;	  /**< List of handles to buffers */
39122944501Smrg	int *send_sizes;		  /**< Lengths of data to send */
39222944501Smrg	enum drm_dma_flags flags;	  /**< Flags */
39322944501Smrg	int request_count;		  /**< Number of buffers requested */
39422944501Smrg	int request_size;		  /**< Desired size for buffers */
39522944501Smrg	int *request_indices;	  /**< Buffer information */
39622944501Smrg	int *request_sizes;
39722944501Smrg	int granted_count;		  /**< Number of buffers granted */
39822944501Smrg};
39922944501Smrg
40022944501Smrgenum drm_ctx_flags {
40122944501Smrg	_DRM_CONTEXT_PRESERVED = 0x01,
40222944501Smrg	_DRM_CONTEXT_2DONLY = 0x02
40322944501Smrg};
40422944501Smrg
40522944501Smrg/**
40622944501Smrg * DRM_IOCTL_ADD_CTX ioctl argument type.
40722944501Smrg *
40822944501Smrg * \sa drmCreateContext() and drmDestroyContext().
40922944501Smrg */
41022944501Smrgstruct drm_ctx {
41122944501Smrg	drm_context_t handle;
41222944501Smrg	enum drm_ctx_flags flags;
41322944501Smrg};
41422944501Smrg
41522944501Smrg/**
41622944501Smrg * DRM_IOCTL_RES_CTX ioctl argument type.
41722944501Smrg */
41822944501Smrgstruct drm_ctx_res {
41922944501Smrg	int count;
42022944501Smrg	struct drm_ctx *contexts;
42122944501Smrg};
42222944501Smrg
42322944501Smrg/**
42422944501Smrg * DRM_IOCTL_ADD_DRAW and DRM_IOCTL_RM_DRAW ioctl argument type.
42522944501Smrg */
42622944501Smrgstruct drm_draw {
42722944501Smrg	drm_drawable_t handle;
42822944501Smrg};
42922944501Smrg
43022944501Smrg/**
43122944501Smrg * DRM_IOCTL_UPDATE_DRAW ioctl argument type.
43222944501Smrg */
43322944501Smrgtypedef enum {
43422944501Smrg	DRM_DRAWABLE_CLIPRECTS,
43522944501Smrg} drm_drawable_info_type_t;
43622944501Smrg
43722944501Smrgstruct drm_update_draw {
43822944501Smrg	drm_drawable_t handle;
43922944501Smrg	unsigned int type;
44022944501Smrg	unsigned int num;
44122944501Smrg	unsigned long long data;
44222944501Smrg};
44322944501Smrg
44422944501Smrg/**
44522944501Smrg * DRM_IOCTL_GET_MAGIC and DRM_IOCTL_AUTH_MAGIC ioctl argument type.
44622944501Smrg */
44722944501Smrgstruct drm_auth {
44822944501Smrg	drm_magic_t magic;
44922944501Smrg};
45022944501Smrg
45122944501Smrg/**
45222944501Smrg * DRM_IOCTL_IRQ_BUSID ioctl argument type.
45322944501Smrg *
45422944501Smrg * \sa drmGetInterruptFromBusID().
45522944501Smrg */
45622944501Smrgstruct drm_irq_busid {
45722944501Smrg	int irq;	/**< IRQ number */
45822944501Smrg	int busnum;	/**< bus number */
45922944501Smrg	int devnum;	/**< device number */
46022944501Smrg	int funcnum;	/**< function number */
46122944501Smrg};
46222944501Smrg
46322944501Smrgenum drm_vblank_seq_type {
46422944501Smrg	_DRM_VBLANK_ABSOLUTE = 0x0,	/**< Wait for specific vblank sequence number */
46522944501Smrg	_DRM_VBLANK_RELATIVE = 0x1,	/**< Wait for given number of vblanks */
46622944501Smrg	_DRM_VBLANK_EVENT = 0x4000000,   /**< Send event instead of blocking */
46722944501Smrg	_DRM_VBLANK_FLIP = 0x8000000,   /**< Scheduled buffer swap should flip */
46822944501Smrg	_DRM_VBLANK_NEXTONMISS = 0x10000000,	/**< If missed, wait for next vblank */
46922944501Smrg	_DRM_VBLANK_SECONDARY = 0x20000000,	/**< Secondary display controller */
47022944501Smrg	_DRM_VBLANK_SIGNAL = 0x40000000	/**< Send signal instead of blocking, unsupported */
47122944501Smrg};
47222944501Smrg
47322944501Smrg#define _DRM_VBLANK_TYPES_MASK (_DRM_VBLANK_ABSOLUTE | _DRM_VBLANK_RELATIVE)
47422944501Smrg#define _DRM_VBLANK_FLAGS_MASK (_DRM_VBLANK_EVENT | _DRM_VBLANK_SIGNAL | \
47522944501Smrg				_DRM_VBLANK_SECONDARY | _DRM_VBLANK_NEXTONMISS)
47622944501Smrg
47722944501Smrgstruct drm_wait_vblank_request {
47822944501Smrg	enum drm_vblank_seq_type type;
47922944501Smrg	unsigned int sequence;
48022944501Smrg	unsigned long signal;
48122944501Smrg};
48222944501Smrg
48322944501Smrgstruct drm_wait_vblank_reply {
48422944501Smrg	enum drm_vblank_seq_type type;
48522944501Smrg	unsigned int sequence;
48622944501Smrg	long tval_sec;
48722944501Smrg	long tval_usec;
48822944501Smrg};
48922944501Smrg
49022944501Smrg/**
49122944501Smrg * DRM_IOCTL_WAIT_VBLANK ioctl argument type.
49222944501Smrg *
49322944501Smrg * \sa drmWaitVBlank().
49422944501Smrg */
49522944501Smrgunion drm_wait_vblank {
49622944501Smrg	struct drm_wait_vblank_request request;
49722944501Smrg	struct drm_wait_vblank_reply reply;
49822944501Smrg};
49922944501Smrg
50022944501Smrg#define _DRM_PRE_MODESET 1
50122944501Smrg#define _DRM_POST_MODESET 2
50222944501Smrg
50322944501Smrg/**
50422944501Smrg * DRM_IOCTL_MODESET_CTL ioctl argument type
50522944501Smrg *
50622944501Smrg * \sa drmModesetCtl().
50722944501Smrg */
50822944501Smrgstruct drm_modeset_ctl {
50922944501Smrg	__u32 crtc;
51022944501Smrg	__u32 cmd;
51122944501Smrg};
51222944501Smrg
51322944501Smrg/**
51422944501Smrg * DRM_IOCTL_AGP_ENABLE ioctl argument type.
51522944501Smrg *
51622944501Smrg * \sa drmAgpEnable().
51722944501Smrg */
51822944501Smrgstruct drm_agp_mode {
51922944501Smrg	unsigned long mode;	/**< AGP mode */
52022944501Smrg};
52122944501Smrg
52222944501Smrg/**
52322944501Smrg * DRM_IOCTL_AGP_ALLOC and DRM_IOCTL_AGP_FREE ioctls argument type.
52422944501Smrg *
52522944501Smrg * \sa drmAgpAlloc() and drmAgpFree().
52622944501Smrg */
52722944501Smrgstruct drm_agp_buffer {
52822944501Smrg	unsigned long size;	/**< In bytes -- will round to page boundary */
52922944501Smrg	unsigned long handle;	/**< Used for binding / unbinding */
53022944501Smrg	unsigned long type;	/**< Type of memory to allocate */
53122944501Smrg	unsigned long physical;	/**< Physical used by i810 */
53222944501Smrg};
53322944501Smrg
53422944501Smrg/**
53522944501Smrg * DRM_IOCTL_AGP_BIND and DRM_IOCTL_AGP_UNBIND ioctls argument type.
53622944501Smrg *
53722944501Smrg * \sa drmAgpBind() and drmAgpUnbind().
53822944501Smrg */
53922944501Smrgstruct drm_agp_binding {
54022944501Smrg	unsigned long handle;	/**< From drm_agp_buffer */
54122944501Smrg	unsigned long offset;	/**< In bytes -- will round to page boundary */
54222944501Smrg};
54322944501Smrg
54422944501Smrg/**
54522944501Smrg * DRM_IOCTL_AGP_INFO ioctl argument type.
54622944501Smrg *
54722944501Smrg * \sa drmAgpVersionMajor(), drmAgpVersionMinor(), drmAgpGetMode(),
54822944501Smrg * drmAgpBase(), drmAgpSize(), drmAgpMemoryUsed(), drmAgpMemoryAvail(),
54922944501Smrg * drmAgpVendorId() and drmAgpDeviceId().
55022944501Smrg */
55122944501Smrgstruct drm_agp_info {
55222944501Smrg	int agp_version_major;
55322944501Smrg	int agp_version_minor;
55422944501Smrg	unsigned long mode;
55522944501Smrg	unsigned long aperture_base;	/* physical address */
55622944501Smrg	unsigned long aperture_size;	/* bytes */
55722944501Smrg	unsigned long memory_allowed;	/* bytes */
55822944501Smrg	unsigned long memory_used;
55922944501Smrg
56022944501Smrg	/* PCI information */
56122944501Smrg	unsigned short id_vendor;
56222944501Smrg	unsigned short id_device;
56322944501Smrg};
56422944501Smrg
56522944501Smrg/**
56622944501Smrg * DRM_IOCTL_SG_ALLOC ioctl argument type.
56722944501Smrg */
56822944501Smrgstruct drm_scatter_gather {
56922944501Smrg	unsigned long size;	/**< In bytes -- will round to page boundary */
57022944501Smrg	unsigned long handle;	/**< Used for mapping / unmapping */
57122944501Smrg};
57222944501Smrg
57322944501Smrg/**
57422944501Smrg * DRM_IOCTL_SET_VERSION ioctl argument type.
57522944501Smrg */
57622944501Smrgstruct drm_set_version {
57722944501Smrg	int drm_di_major;
57822944501Smrg	int drm_di_minor;
57922944501Smrg	int drm_dd_major;
58022944501Smrg	int drm_dd_minor;
58122944501Smrg};
58222944501Smrg
58322944501Smrg/** DRM_IOCTL_GEM_CLOSE ioctl argument type */
58422944501Smrgstruct drm_gem_close {
58522944501Smrg	/** Handle of the object to be closed. */
58622944501Smrg	__u32 handle;
58722944501Smrg	__u32 pad;
58822944501Smrg};
58922944501Smrg
59022944501Smrg/** DRM_IOCTL_GEM_FLINK ioctl argument type */
59122944501Smrgstruct drm_gem_flink {
59222944501Smrg	/** Handle for the object being named */
59322944501Smrg	__u32 handle;
59422944501Smrg
59522944501Smrg	/** Returned global name */
59622944501Smrg	__u32 name;
59722944501Smrg};
59822944501Smrg
59922944501Smrg/** DRM_IOCTL_GEM_OPEN ioctl argument type */
60022944501Smrgstruct drm_gem_open {
60122944501Smrg	/** Name of object being opened */
60222944501Smrg	__u32 name;
60322944501Smrg
60422944501Smrg	/** Returned handle for the object */
60522944501Smrg	__u32 handle;
60622944501Smrg
60722944501Smrg	/** Returned size of the object */
60822944501Smrg	__u64 size;
60922944501Smrg};
61022944501Smrg
61122944501Smrg#include "drm_mode.h"
61222944501Smrg
61322944501Smrg#define DRM_IOCTL_BASE			'd'
61422944501Smrg#define DRM_IO(nr)			_IO(DRM_IOCTL_BASE,nr)
61522944501Smrg#define DRM_IOR(nr,type)		_IOR(DRM_IOCTL_BASE,nr,type)
61622944501Smrg#define DRM_IOW(nr,type)		_IOW(DRM_IOCTL_BASE,nr,type)
61722944501Smrg#define DRM_IOWR(nr,type)		_IOWR(DRM_IOCTL_BASE,nr,type)
61822944501Smrg
61922944501Smrg#define DRM_IOCTL_VERSION		DRM_IOWR(0x00, struct drm_version)
62022944501Smrg#define DRM_IOCTL_GET_UNIQUE		DRM_IOWR(0x01, struct drm_unique)
62122944501Smrg#define DRM_IOCTL_GET_MAGIC		DRM_IOR( 0x02, struct drm_auth)
62222944501Smrg#define DRM_IOCTL_IRQ_BUSID		DRM_IOWR(0x03, struct drm_irq_busid)
62322944501Smrg#define DRM_IOCTL_GET_MAP               DRM_IOWR(0x04, struct drm_map)
62422944501Smrg#define DRM_IOCTL_GET_CLIENT            DRM_IOWR(0x05, struct drm_client)
62522944501Smrg#define DRM_IOCTL_GET_STATS             DRM_IOR( 0x06, struct drm_stats)
62622944501Smrg#define DRM_IOCTL_SET_VERSION		DRM_IOWR(0x07, struct drm_set_version)
62722944501Smrg#define DRM_IOCTL_MODESET_CTL           DRM_IOW(0x08, struct drm_modeset_ctl)
62822944501Smrg#define DRM_IOCTL_GEM_CLOSE		DRM_IOW (0x09, struct drm_gem_close)
62922944501Smrg#define DRM_IOCTL_GEM_FLINK		DRM_IOWR(0x0a, struct drm_gem_flink)
63022944501Smrg#define DRM_IOCTL_GEM_OPEN		DRM_IOWR(0x0b, struct drm_gem_open)
63122944501Smrg
63222944501Smrg#define DRM_IOCTL_SET_UNIQUE		DRM_IOW( 0x10, struct drm_unique)
63322944501Smrg#define DRM_IOCTL_AUTH_MAGIC		DRM_IOW( 0x11, struct drm_auth)
63422944501Smrg#define DRM_IOCTL_BLOCK			DRM_IOWR(0x12, struct drm_block)
63522944501Smrg#define DRM_IOCTL_UNBLOCK		DRM_IOWR(0x13, struct drm_block)
63622944501Smrg#define DRM_IOCTL_CONTROL		DRM_IOW( 0x14, struct drm_control)
63722944501Smrg#define DRM_IOCTL_ADD_MAP		DRM_IOWR(0x15, struct drm_map)
63822944501Smrg#define DRM_IOCTL_ADD_BUFS		DRM_IOWR(0x16, struct drm_buf_desc)
63922944501Smrg#define DRM_IOCTL_MARK_BUFS		DRM_IOW( 0x17, struct drm_buf_desc)
64022944501Smrg#define DRM_IOCTL_INFO_BUFS		DRM_IOWR(0x18, struct drm_buf_info)
64122944501Smrg#define DRM_IOCTL_MAP_BUFS		DRM_IOWR(0x19, struct drm_buf_map)
64222944501Smrg#define DRM_IOCTL_FREE_BUFS		DRM_IOW( 0x1a, struct drm_buf_free)
64322944501Smrg
64422944501Smrg#define DRM_IOCTL_RM_MAP		DRM_IOW( 0x1b, struct drm_map)
64522944501Smrg
64622944501Smrg#define DRM_IOCTL_SET_SAREA_CTX		DRM_IOW( 0x1c, struct drm_ctx_priv_map)
64722944501Smrg#define DRM_IOCTL_GET_SAREA_CTX 	DRM_IOWR(0x1d, struct drm_ctx_priv_map)
64822944501Smrg
64922944501Smrg#define DRM_IOCTL_SET_MASTER            DRM_IO(0x1e)
65022944501Smrg#define DRM_IOCTL_DROP_MASTER           DRM_IO(0x1f)
65122944501Smrg
65222944501Smrg#define DRM_IOCTL_ADD_CTX		DRM_IOWR(0x20, struct drm_ctx)
65322944501Smrg#define DRM_IOCTL_RM_CTX		DRM_IOWR(0x21, struct drm_ctx)
65422944501Smrg#define DRM_IOCTL_MOD_CTX		DRM_IOW( 0x22, struct drm_ctx)
65522944501Smrg#define DRM_IOCTL_GET_CTX		DRM_IOWR(0x23, struct drm_ctx)
65622944501Smrg#define DRM_IOCTL_SWITCH_CTX		DRM_IOW( 0x24, struct drm_ctx)
65722944501Smrg#define DRM_IOCTL_NEW_CTX		DRM_IOW( 0x25, struct drm_ctx)
65822944501Smrg#define DRM_IOCTL_RES_CTX		DRM_IOWR(0x26, struct drm_ctx_res)
65922944501Smrg#define DRM_IOCTL_ADD_DRAW		DRM_IOWR(0x27, struct drm_draw)
66022944501Smrg#define DRM_IOCTL_RM_DRAW		DRM_IOWR(0x28, struct drm_draw)
66122944501Smrg#define DRM_IOCTL_DMA			DRM_IOWR(0x29, struct drm_dma)
66222944501Smrg#define DRM_IOCTL_LOCK			DRM_IOW( 0x2a, struct drm_lock)
66322944501Smrg#define DRM_IOCTL_UNLOCK		DRM_IOW( 0x2b, struct drm_lock)
66422944501Smrg#define DRM_IOCTL_FINISH		DRM_IOW( 0x2c, struct drm_lock)
66522944501Smrg
66622944501Smrg#define DRM_IOCTL_AGP_ACQUIRE		DRM_IO(  0x30)
66722944501Smrg#define DRM_IOCTL_AGP_RELEASE		DRM_IO(  0x31)
66822944501Smrg#define DRM_IOCTL_AGP_ENABLE		DRM_IOW( 0x32, struct drm_agp_mode)
66922944501Smrg#define DRM_IOCTL_AGP_INFO		DRM_IOR( 0x33, struct drm_agp_info)
67022944501Smrg#define DRM_IOCTL_AGP_ALLOC		DRM_IOWR(0x34, struct drm_agp_buffer)
67122944501Smrg#define DRM_IOCTL_AGP_FREE		DRM_IOW( 0x35, struct drm_agp_buffer)
67222944501Smrg#define DRM_IOCTL_AGP_BIND		DRM_IOW( 0x36, struct drm_agp_binding)
67322944501Smrg#define DRM_IOCTL_AGP_UNBIND		DRM_IOW( 0x37, struct drm_agp_binding)
67422944501Smrg
67522944501Smrg#define DRM_IOCTL_SG_ALLOC		DRM_IOWR(0x38, struct drm_scatter_gather)
67622944501Smrg#define DRM_IOCTL_SG_FREE		DRM_IOW( 0x39, struct drm_scatter_gather)
67722944501Smrg
67822944501Smrg#define DRM_IOCTL_WAIT_VBLANK		DRM_IOWR(0x3a, union drm_wait_vblank)
67922944501Smrg
68022944501Smrg#define DRM_IOCTL_UPDATE_DRAW		DRM_IOW(0x3f, struct drm_update_draw)
68122944501Smrg
68222944501Smrg#define DRM_IOCTL_MODE_GETRESOURCES	DRM_IOWR(0xA0, struct drm_mode_card_res)
68322944501Smrg#define DRM_IOCTL_MODE_GETCRTC		DRM_IOWR(0xA1, struct drm_mode_crtc)
68422944501Smrg#define DRM_IOCTL_MODE_SETCRTC		DRM_IOWR(0xA2, struct drm_mode_crtc)
68522944501Smrg#define DRM_IOCTL_MODE_CURSOR		DRM_IOWR(0xA3, struct drm_mode_cursor)
68622944501Smrg#define DRM_IOCTL_MODE_GETGAMMA		DRM_IOWR(0xA4, struct drm_mode_crtc_lut)
68722944501Smrg#define DRM_IOCTL_MODE_SETGAMMA		DRM_IOWR(0xA5, struct drm_mode_crtc_lut)
68822944501Smrg#define DRM_IOCTL_MODE_GETENCODER	DRM_IOWR(0xA6, struct drm_mode_get_encoder)
68922944501Smrg#define DRM_IOCTL_MODE_GETCONNECTOR	DRM_IOWR(0xA7, struct drm_mode_get_connector)
69022944501Smrg#define DRM_IOCTL_MODE_ATTACHMODE	DRM_IOWR(0xA8, struct drm_mode_mode_cmd)
69122944501Smrg#define DRM_IOCTL_MODE_DETACHMODE	DRM_IOWR(0xA9, struct drm_mode_mode_cmd)
69222944501Smrg
69322944501Smrg#define DRM_IOCTL_MODE_GETPROPERTY	DRM_IOWR(0xAA, struct drm_mode_get_property)
69422944501Smrg#define DRM_IOCTL_MODE_SETPROPERTY	DRM_IOWR(0xAB, struct drm_mode_connector_set_property)
69522944501Smrg#define DRM_IOCTL_MODE_GETPROPBLOB	DRM_IOWR(0xAC, struct drm_mode_get_blob)
69622944501Smrg#define DRM_IOCTL_MODE_GETFB		DRM_IOWR(0xAD, struct drm_mode_fb_cmd)
69722944501Smrg#define DRM_IOCTL_MODE_ADDFB		DRM_IOWR(0xAE, struct drm_mode_fb_cmd)
69822944501Smrg#define DRM_IOCTL_MODE_RMFB		DRM_IOWR(0xAF, unsigned int)
69922944501Smrg#define DRM_IOCTL_MODE_PAGE_FLIP	DRM_IOWR(0xB0, struct drm_mode_crtc_page_flip)
70022944501Smrg#define DRM_IOCTL_MODE_DIRTYFB		DRM_IOWR(0xB1, struct drm_mode_fb_dirty_cmd)
70122944501Smrg
70222944501Smrg/*@}*/
70322944501Smrg
70422944501Smrg/**
70522944501Smrg * Device specific ioctls should only be in their respective headers
70622944501Smrg * The device specific ioctl range is from 0x40 to 0x99.
70722944501Smrg * Generic IOCTLS restart at 0xA0.
70822944501Smrg *
70922944501Smrg * \sa drmCommandNone(), drmCommandRead(), drmCommandWrite(), and
71022944501Smrg * drmCommandReadWrite().
71122944501Smrg */
71222944501Smrg#define DRM_COMMAND_BASE                0x40
71322944501Smrg#define DRM_COMMAND_END			0xA0
71422944501Smrg
71522944501Smrg/**
71622944501Smrg * Header for events written back to userspace on the drm fd.  The
71722944501Smrg * type defines the type of event, the length specifies the total
71822944501Smrg * length of the event (including the header), and user_data is
71922944501Smrg * typically a 64 bit value passed with the ioctl that triggered the
72022944501Smrg * event.  A read on the drm fd will always only return complete
72122944501Smrg * events, that is, if for example the read buffer is 100 bytes, and
72222944501Smrg * there are two 64 byte events pending, only one will be returned.
72322944501Smrg *
72422944501Smrg * Event types 0 - 0x7fffffff are generic drm events, 0x80000000 and
72522944501Smrg * up are chipset specific.
72622944501Smrg */
72722944501Smrgstruct drm_event {
72822944501Smrg	__u32 type;
72922944501Smrg	__u32 length;
73022944501Smrg};
73122944501Smrg
73222944501Smrg#define DRM_EVENT_VBLANK 0x01
73322944501Smrg#define DRM_EVENT_FLIP_COMPLETE 0x02
73422944501Smrg
73522944501Smrgstruct drm_event_vblank {
73622944501Smrg	struct drm_event base;
73722944501Smrg	__u64 user_data;
73822944501Smrg	__u32 tv_sec;
73922944501Smrg	__u32 tv_usec;
74022944501Smrg	__u32 sequence;
74122944501Smrg	__u32 reserved;
74222944501Smrg};
74322944501Smrg
74422944501Smrg/* typedef area */
74522944501Smrgtypedef struct drm_clip_rect drm_clip_rect_t;
74622944501Smrgtypedef struct drm_drawable_info drm_drawable_info_t;
74722944501Smrgtypedef struct drm_tex_region drm_tex_region_t;
74822944501Smrgtypedef struct drm_hw_lock drm_hw_lock_t;
74922944501Smrgtypedef struct drm_version drm_version_t;
75022944501Smrgtypedef struct drm_unique drm_unique_t;
75122944501Smrgtypedef struct drm_list drm_list_t;
75222944501Smrgtypedef struct drm_block drm_block_t;
75322944501Smrgtypedef struct drm_control drm_control_t;
75422944501Smrgtypedef enum drm_map_type drm_map_type_t;
75522944501Smrgtypedef enum drm_map_flags drm_map_flags_t;
75622944501Smrgtypedef struct drm_ctx_priv_map drm_ctx_priv_map_t;
75722944501Smrgtypedef struct drm_map drm_map_t;
75822944501Smrgtypedef struct drm_client drm_client_t;
75922944501Smrgtypedef enum drm_stat_type drm_stat_type_t;
76022944501Smrgtypedef struct drm_stats drm_stats_t;
76122944501Smrgtypedef enum drm_lock_flags drm_lock_flags_t;
76222944501Smrgtypedef struct drm_lock drm_lock_t;
76322944501Smrgtypedef enum drm_dma_flags drm_dma_flags_t;
76422944501Smrgtypedef struct drm_buf_desc drm_buf_desc_t;
76522944501Smrgtypedef struct drm_buf_info drm_buf_info_t;
76622944501Smrgtypedef struct drm_buf_free drm_buf_free_t;
76722944501Smrgtypedef struct drm_buf_pub drm_buf_pub_t;
76822944501Smrgtypedef struct drm_buf_map drm_buf_map_t;
76922944501Smrgtypedef struct drm_dma drm_dma_t;
77022944501Smrgtypedef union drm_wait_vblank drm_wait_vblank_t;
77122944501Smrgtypedef struct drm_agp_mode drm_agp_mode_t;
77222944501Smrgtypedef enum drm_ctx_flags drm_ctx_flags_t;
77322944501Smrgtypedef struct drm_ctx drm_ctx_t;
77422944501Smrgtypedef struct drm_ctx_res drm_ctx_res_t;
77522944501Smrgtypedef struct drm_draw drm_draw_t;
77622944501Smrgtypedef struct drm_update_draw drm_update_draw_t;
77722944501Smrgtypedef struct drm_auth drm_auth_t;
77822944501Smrgtypedef struct drm_irq_busid drm_irq_busid_t;
77922944501Smrgtypedef enum drm_vblank_seq_type drm_vblank_seq_type_t;
78022944501Smrg
78122944501Smrgtypedef struct drm_agp_buffer drm_agp_buffer_t;
78222944501Smrgtypedef struct drm_agp_binding drm_agp_binding_t;
78322944501Smrgtypedef struct drm_agp_info drm_agp_info_t;
78422944501Smrgtypedef struct drm_scatter_gather drm_scatter_gather_t;
78522944501Smrgtypedef struct drm_set_version drm_set_version_t;
78622944501Smrg
78722944501Smrg#endif
788