122944501Smrg/* radeon_drm.h -- Public header for the radeon driver -*- linux-c -*-
222944501Smrg *
322944501Smrg * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
422944501Smrg * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
522944501Smrg * Copyright 2002 Tungsten Graphics, Inc., Cedar Park, Texas.
622944501Smrg * All rights reserved.
722944501Smrg *
822944501Smrg * Permission is hereby granted, free of charge, to any person obtaining a
922944501Smrg * copy of this software and associated documentation files (the "Software"),
1022944501Smrg * to deal in the Software without restriction, including without limitation
1122944501Smrg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
1222944501Smrg * and/or sell copies of the Software, and to permit persons to whom the
1322944501Smrg * Software is furnished to do so, subject to the following conditions:
1422944501Smrg *
1522944501Smrg * The above copyright notice and this permission notice (including the next
1622944501Smrg * paragraph) shall be included in all copies or substantial portions of the
1722944501Smrg * Software.
1822944501Smrg *
1922944501Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
2022944501Smrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
2122944501Smrg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
2222944501Smrg * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
2322944501Smrg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
2422944501Smrg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
2522944501Smrg * DEALINGS IN THE SOFTWARE.
2622944501Smrg *
2722944501Smrg * Authors:
2822944501Smrg *    Kevin E. Martin <martin@valinux.com>
2922944501Smrg *    Gareth Hughes <gareth@valinux.com>
3022944501Smrg *    Keith Whitwell <keith@tungstengraphics.com>
3122944501Smrg */
3222944501Smrg
3322944501Smrg#ifndef __RADEON_DRM_H__
3422944501Smrg#define __RADEON_DRM_H__
3522944501Smrg
3622944501Smrg#include "drm.h"
3722944501Smrg
38037b3c26Smrg#if defined(__cplusplus)
39037b3c26Smrgextern "C" {
40037b3c26Smrg#endif
41037b3c26Smrg
4222944501Smrg/* WARNING: If you change any of these defines, make sure to change the
4322944501Smrg * defines in the X server file (radeon_sarea.h)
4422944501Smrg */
4522944501Smrg#ifndef __RADEON_SAREA_DEFINES__
4622944501Smrg#define __RADEON_SAREA_DEFINES__
4722944501Smrg
4822944501Smrg/* Old style state flags, required for sarea interface (1.1 and 1.2
4922944501Smrg * clears) and 1.2 drm_vertex2 ioctl.
5022944501Smrg */
5122944501Smrg#define RADEON_UPLOAD_CONTEXT		0x00000001
5222944501Smrg#define RADEON_UPLOAD_VERTFMT		0x00000002
5322944501Smrg#define RADEON_UPLOAD_LINE		0x00000004
5422944501Smrg#define RADEON_UPLOAD_BUMPMAP		0x00000008
5522944501Smrg#define RADEON_UPLOAD_MASKS		0x00000010
5622944501Smrg#define RADEON_UPLOAD_VIEWPORT		0x00000020
5722944501Smrg#define RADEON_UPLOAD_SETUP		0x00000040
5822944501Smrg#define RADEON_UPLOAD_TCL		0x00000080
5922944501Smrg#define RADEON_UPLOAD_MISC		0x00000100
6022944501Smrg#define RADEON_UPLOAD_TEX0		0x00000200
6122944501Smrg#define RADEON_UPLOAD_TEX1		0x00000400
6222944501Smrg#define RADEON_UPLOAD_TEX2		0x00000800
6322944501Smrg#define RADEON_UPLOAD_TEX0IMAGES	0x00001000
6422944501Smrg#define RADEON_UPLOAD_TEX1IMAGES	0x00002000
6522944501Smrg#define RADEON_UPLOAD_TEX2IMAGES	0x00004000
6622944501Smrg#define RADEON_UPLOAD_CLIPRECTS		0x00008000	/* handled client-side */
6722944501Smrg#define RADEON_REQUIRE_QUIESCENCE	0x00010000
6822944501Smrg#define RADEON_UPLOAD_ZBIAS		0x00020000	/* version 1.2 and newer */
6922944501Smrg#define RADEON_UPLOAD_ALL		0x003effff
7022944501Smrg#define RADEON_UPLOAD_CONTEXT_ALL       0x003e01ff
7122944501Smrg
7222944501Smrg/* New style per-packet identifiers for use in cmd_buffer ioctl with
7322944501Smrg * the RADEON_EMIT_PACKET command.  Comments relate new packets to old
7422944501Smrg * state bits and the packet size:
7522944501Smrg */
7622944501Smrg#define RADEON_EMIT_PP_MISC                         0	/* context/7 */
7722944501Smrg#define RADEON_EMIT_PP_CNTL                         1	/* context/3 */
7822944501Smrg#define RADEON_EMIT_RB3D_COLORPITCH                 2	/* context/1 */
7922944501Smrg#define RADEON_EMIT_RE_LINE_PATTERN                 3	/* line/2 */
8022944501Smrg#define RADEON_EMIT_SE_LINE_WIDTH                   4	/* line/1 */
8122944501Smrg#define RADEON_EMIT_PP_LUM_MATRIX                   5	/* bumpmap/1 */
8222944501Smrg#define RADEON_EMIT_PP_ROT_MATRIX_0                 6	/* bumpmap/2 */
8322944501Smrg#define RADEON_EMIT_RB3D_STENCILREFMASK             7	/* masks/3 */
8422944501Smrg#define RADEON_EMIT_SE_VPORT_XSCALE                 8	/* viewport/6 */
8522944501Smrg#define RADEON_EMIT_SE_CNTL                         9	/* setup/2 */
8622944501Smrg#define RADEON_EMIT_SE_CNTL_STATUS                  10	/* setup/1 */
8722944501Smrg#define RADEON_EMIT_RE_MISC                         11	/* misc/1 */
8822944501Smrg#define RADEON_EMIT_PP_TXFILTER_0                   12	/* tex0/6 */
8922944501Smrg#define RADEON_EMIT_PP_BORDER_COLOR_0               13	/* tex0/1 */
9022944501Smrg#define RADEON_EMIT_PP_TXFILTER_1                   14	/* tex1/6 */
9122944501Smrg#define RADEON_EMIT_PP_BORDER_COLOR_1               15	/* tex1/1 */
9222944501Smrg#define RADEON_EMIT_PP_TXFILTER_2                   16	/* tex2/6 */
9322944501Smrg#define RADEON_EMIT_PP_BORDER_COLOR_2               17	/* tex2/1 */
9422944501Smrg#define RADEON_EMIT_SE_ZBIAS_FACTOR                 18	/* zbias/2 */
9522944501Smrg#define RADEON_EMIT_SE_TCL_OUTPUT_VTX_FMT           19	/* tcl/11 */
9622944501Smrg#define RADEON_EMIT_SE_TCL_MATERIAL_EMMISSIVE_RED   20	/* material/17 */
9722944501Smrg#define R200_EMIT_PP_TXCBLEND_0                     21	/* tex0/4 */
9822944501Smrg#define R200_EMIT_PP_TXCBLEND_1                     22	/* tex1/4 */
9922944501Smrg#define R200_EMIT_PP_TXCBLEND_2                     23	/* tex2/4 */
10022944501Smrg#define R200_EMIT_PP_TXCBLEND_3                     24	/* tex3/4 */
10122944501Smrg#define R200_EMIT_PP_TXCBLEND_4                     25	/* tex4/4 */
10222944501Smrg#define R200_EMIT_PP_TXCBLEND_5                     26	/* tex5/4 */
10322944501Smrg#define R200_EMIT_PP_TXCBLEND_6                     27	/* /4 */
10422944501Smrg#define R200_EMIT_PP_TXCBLEND_7                     28	/* /4 */
10522944501Smrg#define R200_EMIT_TCL_LIGHT_MODEL_CTL_0             29	/* tcl/7 */
10622944501Smrg#define R200_EMIT_TFACTOR_0                         30	/* tf/7 */
10722944501Smrg#define R200_EMIT_VTX_FMT_0                         31	/* vtx/5 */
10822944501Smrg#define R200_EMIT_VAP_CTL                           32	/* vap/1 */
10922944501Smrg#define R200_EMIT_MATRIX_SELECT_0                   33	/* msl/5 */
11022944501Smrg#define R200_EMIT_TEX_PROC_CTL_2                    34	/* tcg/5 */
11122944501Smrg#define R200_EMIT_TCL_UCP_VERT_BLEND_CTL            35	/* tcl/1 */
11222944501Smrg#define R200_EMIT_PP_TXFILTER_0                     36	/* tex0/6 */
11322944501Smrg#define R200_EMIT_PP_TXFILTER_1                     37	/* tex1/6 */
11422944501Smrg#define R200_EMIT_PP_TXFILTER_2                     38	/* tex2/6 */
11522944501Smrg#define R200_EMIT_PP_TXFILTER_3                     39	/* tex3/6 */
11622944501Smrg#define R200_EMIT_PP_TXFILTER_4                     40	/* tex4/6 */
11722944501Smrg#define R200_EMIT_PP_TXFILTER_5                     41	/* tex5/6 */
11822944501Smrg#define R200_EMIT_PP_TXOFFSET_0                     42	/* tex0/1 */
11922944501Smrg#define R200_EMIT_PP_TXOFFSET_1                     43	/* tex1/1 */
12022944501Smrg#define R200_EMIT_PP_TXOFFSET_2                     44	/* tex2/1 */
12122944501Smrg#define R200_EMIT_PP_TXOFFSET_3                     45	/* tex3/1 */
12222944501Smrg#define R200_EMIT_PP_TXOFFSET_4                     46	/* tex4/1 */
12322944501Smrg#define R200_EMIT_PP_TXOFFSET_5                     47	/* tex5/1 */
12422944501Smrg#define R200_EMIT_VTE_CNTL                          48	/* vte/1 */
12522944501Smrg#define R200_EMIT_OUTPUT_VTX_COMP_SEL               49	/* vtx/1 */
12622944501Smrg#define R200_EMIT_PP_TAM_DEBUG3                     50	/* tam/1 */
12722944501Smrg#define R200_EMIT_PP_CNTL_X                         51	/* cst/1 */
12822944501Smrg#define R200_EMIT_RB3D_DEPTHXY_OFFSET               52	/* cst/1 */
12922944501Smrg#define R200_EMIT_RE_AUX_SCISSOR_CNTL               53	/* cst/1 */
13022944501Smrg#define R200_EMIT_RE_SCISSOR_TL_0                   54	/* cst/2 */
13122944501Smrg#define R200_EMIT_RE_SCISSOR_TL_1                   55	/* cst/2 */
13222944501Smrg#define R200_EMIT_RE_SCISSOR_TL_2                   56	/* cst/2 */
13322944501Smrg#define R200_EMIT_SE_VAP_CNTL_STATUS                57	/* cst/1 */
13422944501Smrg#define R200_EMIT_SE_VTX_STATE_CNTL                 58	/* cst/1 */
13522944501Smrg#define R200_EMIT_RE_POINTSIZE                      59	/* cst/1 */
13622944501Smrg#define R200_EMIT_TCL_INPUT_VTX_VECTOR_ADDR_0       60	/* cst/4 */
13722944501Smrg#define R200_EMIT_PP_CUBIC_FACES_0                  61
13822944501Smrg#define R200_EMIT_PP_CUBIC_OFFSETS_0                62
13922944501Smrg#define R200_EMIT_PP_CUBIC_FACES_1                  63
14022944501Smrg#define R200_EMIT_PP_CUBIC_OFFSETS_1                64
14122944501Smrg#define R200_EMIT_PP_CUBIC_FACES_2                  65
14222944501Smrg#define R200_EMIT_PP_CUBIC_OFFSETS_2                66
14322944501Smrg#define R200_EMIT_PP_CUBIC_FACES_3                  67
14422944501Smrg#define R200_EMIT_PP_CUBIC_OFFSETS_3                68
14522944501Smrg#define R200_EMIT_PP_CUBIC_FACES_4                  69
14622944501Smrg#define R200_EMIT_PP_CUBIC_OFFSETS_4                70
14722944501Smrg#define R200_EMIT_PP_CUBIC_FACES_5                  71
14822944501Smrg#define R200_EMIT_PP_CUBIC_OFFSETS_5                72
14922944501Smrg#define RADEON_EMIT_PP_TEX_SIZE_0                   73
15022944501Smrg#define RADEON_EMIT_PP_TEX_SIZE_1                   74
15122944501Smrg#define RADEON_EMIT_PP_TEX_SIZE_2                   75
15222944501Smrg#define R200_EMIT_RB3D_BLENDCOLOR                   76
15322944501Smrg#define R200_EMIT_TCL_POINT_SPRITE_CNTL             77
15422944501Smrg#define RADEON_EMIT_PP_CUBIC_FACES_0                78
15522944501Smrg#define RADEON_EMIT_PP_CUBIC_OFFSETS_T0             79
15622944501Smrg#define RADEON_EMIT_PP_CUBIC_FACES_1                80
15722944501Smrg#define RADEON_EMIT_PP_CUBIC_OFFSETS_T1             81
15822944501Smrg#define RADEON_EMIT_PP_CUBIC_FACES_2                82
15922944501Smrg#define RADEON_EMIT_PP_CUBIC_OFFSETS_T2             83
16022944501Smrg#define R200_EMIT_PP_TRI_PERF_CNTL                  84
16122944501Smrg#define R200_EMIT_PP_AFS_0                          85
16222944501Smrg#define R200_EMIT_PP_AFS_1                          86
16322944501Smrg#define R200_EMIT_ATF_TFACTOR                       87
16422944501Smrg#define R200_EMIT_PP_TXCTLALL_0                     88
16522944501Smrg#define R200_EMIT_PP_TXCTLALL_1                     89
16622944501Smrg#define R200_EMIT_PP_TXCTLALL_2                     90
16722944501Smrg#define R200_EMIT_PP_TXCTLALL_3                     91
16822944501Smrg#define R200_EMIT_PP_TXCTLALL_4                     92
16922944501Smrg#define R200_EMIT_PP_TXCTLALL_5                     93
17022944501Smrg#define R200_EMIT_VAP_PVS_CNTL                      94
17122944501Smrg#define RADEON_MAX_STATE_PACKETS                    95
17222944501Smrg
17322944501Smrg/* Commands understood by cmd_buffer ioctl.  More can be added but
17422944501Smrg * obviously these can't be removed or changed:
17522944501Smrg */
17622944501Smrg#define RADEON_CMD_PACKET      1	/* emit one of the register packets above */
17722944501Smrg#define RADEON_CMD_SCALARS     2	/* emit scalar data */
17822944501Smrg#define RADEON_CMD_VECTORS     3	/* emit vector data */
17922944501Smrg#define RADEON_CMD_DMA_DISCARD 4	/* discard current dma buf */
18022944501Smrg#define RADEON_CMD_PACKET3     5	/* emit hw packet */
18122944501Smrg#define RADEON_CMD_PACKET3_CLIP 6	/* emit hw packet wrapped in cliprects */
18222944501Smrg#define RADEON_CMD_SCALARS2     7	/* r200 stopgap */
18322944501Smrg#define RADEON_CMD_WAIT         8	/* emit hw wait commands -- note:
18422944501Smrg					 *  doesn't make the cpu wait, just
18522944501Smrg					 *  the graphics hardware */
18622944501Smrg#define RADEON_CMD_VECLINEAR	9       /* another r200 stopgap */
18722944501Smrg
18822944501Smrgtypedef union {
18922944501Smrg	int i;
19022944501Smrg	struct {
19122944501Smrg		unsigned char cmd_type, pad0, pad1, pad2;
19222944501Smrg	} header;
19322944501Smrg	struct {
19422944501Smrg		unsigned char cmd_type, packet_id, pad0, pad1;
19522944501Smrg	} packet;
19622944501Smrg	struct {
19722944501Smrg		unsigned char cmd_type, offset, stride, count;
19822944501Smrg	} scalars;
19922944501Smrg	struct {
20022944501Smrg		unsigned char cmd_type, offset, stride, count;
20122944501Smrg	} vectors;
20222944501Smrg	struct {
20322944501Smrg		unsigned char cmd_type, addr_lo, addr_hi, count;
20422944501Smrg	} veclinear;
20522944501Smrg	struct {
20622944501Smrg		unsigned char cmd_type, buf_idx, pad0, pad1;
20722944501Smrg	} dma;
20822944501Smrg	struct {
20922944501Smrg		unsigned char cmd_type, flags, pad0, pad1;
21022944501Smrg	} wait;
21122944501Smrg} drm_radeon_cmd_header_t;
21222944501Smrg
21322944501Smrg#define RADEON_WAIT_2D  0x1
21422944501Smrg#define RADEON_WAIT_3D  0x2
21522944501Smrg
21622944501Smrg/* Allowed parameters for R300_CMD_PACKET3
21722944501Smrg */
21822944501Smrg#define R300_CMD_PACKET3_CLEAR		0
21922944501Smrg#define R300_CMD_PACKET3_RAW		1
22022944501Smrg
22122944501Smrg/* Commands understood by cmd_buffer ioctl for R300.
22222944501Smrg * The interface has not been stabilized, so some of these may be removed
22322944501Smrg * and eventually reordered before stabilization.
22422944501Smrg */
22522944501Smrg#define R300_CMD_PACKET0		1
22622944501Smrg#define R300_CMD_VPU			2	/* emit vertex program upload */
22722944501Smrg#define R300_CMD_PACKET3		3	/* emit a packet3 */
22822944501Smrg#define R300_CMD_END3D			4	/* emit sequence ending 3d rendering */
22922944501Smrg#define R300_CMD_CP_DELAY		5
23022944501Smrg#define R300_CMD_DMA_DISCARD		6
23122944501Smrg#define R300_CMD_WAIT			7
23222944501Smrg#	define R300_WAIT_2D		0x1
23322944501Smrg#	define R300_WAIT_3D		0x2
23422944501Smrg/* these two defines are DOING IT WRONG - however
23522944501Smrg * we have userspace which relies on using these.
23622944501Smrg * The wait interface is backwards compat new
23722944501Smrg * code should use the NEW_WAIT defines below
23822944501Smrg * THESE ARE NOT BIT FIELDS
23922944501Smrg */
24022944501Smrg#	define R300_WAIT_2D_CLEAN	0x3
24122944501Smrg#	define R300_WAIT_3D_CLEAN	0x4
24222944501Smrg
24322944501Smrg#	define R300_NEW_WAIT_2D_3D	0x3
24422944501Smrg#	define R300_NEW_WAIT_2D_2D_CLEAN	0x4
24522944501Smrg#	define R300_NEW_WAIT_3D_3D_CLEAN	0x6
24622944501Smrg#	define R300_NEW_WAIT_2D_2D_CLEAN_3D_3D_CLEAN	0x8
24722944501Smrg
24822944501Smrg#define R300_CMD_SCRATCH		8
24922944501Smrg#define R300_CMD_R500FP                 9
25022944501Smrg
25122944501Smrgtypedef union {
25222944501Smrg	unsigned int u;
25322944501Smrg	struct {
25422944501Smrg		unsigned char cmd_type, pad0, pad1, pad2;
25522944501Smrg	} header;
25622944501Smrg	struct {
25722944501Smrg		unsigned char cmd_type, count, reglo, reghi;
25822944501Smrg	} packet0;
25922944501Smrg	struct {
26022944501Smrg		unsigned char cmd_type, count, adrlo, adrhi;
26122944501Smrg	} vpu;
26222944501Smrg	struct {
26322944501Smrg		unsigned char cmd_type, packet, pad0, pad1;
26422944501Smrg	} packet3;
26522944501Smrg	struct {
26622944501Smrg		unsigned char cmd_type, packet;
26722944501Smrg		unsigned short count;	/* amount of packet2 to emit */
26822944501Smrg	} delay;
26922944501Smrg	struct {
27022944501Smrg		unsigned char cmd_type, buf_idx, pad0, pad1;
27122944501Smrg	} dma;
27222944501Smrg	struct {
27322944501Smrg		unsigned char cmd_type, flags, pad0, pad1;
27422944501Smrg	} wait;
27522944501Smrg	struct {
27622944501Smrg		unsigned char cmd_type, reg, n_bufs, flags;
27722944501Smrg	} scratch;
27822944501Smrg	struct {
27922944501Smrg		unsigned char cmd_type, count, adrlo, adrhi_flags;
28022944501Smrg	} r500fp;
28122944501Smrg} drm_r300_cmd_header_t;
28222944501Smrg
28322944501Smrg#define RADEON_FRONT			0x1
28422944501Smrg#define RADEON_BACK			0x2
28522944501Smrg#define RADEON_DEPTH			0x4
28622944501Smrg#define RADEON_STENCIL			0x8
28722944501Smrg#define RADEON_CLEAR_FASTZ		0x80000000
28822944501Smrg#define RADEON_USE_HIERZ		0x40000000
28922944501Smrg#define RADEON_USE_COMP_ZBUF		0x20000000
29022944501Smrg
29122944501Smrg#define R500FP_CONSTANT_TYPE  (1 << 1)
29222944501Smrg#define R500FP_CONSTANT_CLAMP (1 << 2)
29322944501Smrg
29422944501Smrg/* Primitive types
29522944501Smrg */
29622944501Smrg#define RADEON_POINTS			0x1
29722944501Smrg#define RADEON_LINES			0x2
29822944501Smrg#define RADEON_LINE_STRIP		0x3
29922944501Smrg#define RADEON_TRIANGLES		0x4
30022944501Smrg#define RADEON_TRIANGLE_FAN		0x5
30122944501Smrg#define RADEON_TRIANGLE_STRIP		0x6
30222944501Smrg
30322944501Smrg/* Vertex/indirect buffer size
30422944501Smrg */
30522944501Smrg#define RADEON_BUFFER_SIZE		65536
30622944501Smrg
30722944501Smrg/* Byte offsets for indirect buffer data
30822944501Smrg */
30922944501Smrg#define RADEON_INDEX_PRIM_OFFSET	20
31022944501Smrg
31122944501Smrg#define RADEON_SCRATCH_REG_OFFSET	32
31222944501Smrg
31322944501Smrg#define R600_SCRATCH_REG_OFFSET         256
31422944501Smrg
31522944501Smrg#define RADEON_NR_SAREA_CLIPRECTS	12
31622944501Smrg
31722944501Smrg/* There are 2 heaps (local/GART).  Each region within a heap is a
31822944501Smrg * minimum of 64k, and there are at most 64 of them per heap.
31922944501Smrg */
32022944501Smrg#define RADEON_LOCAL_TEX_HEAP		0
32122944501Smrg#define RADEON_GART_TEX_HEAP		1
32222944501Smrg#define RADEON_NR_TEX_HEAPS		2
32322944501Smrg#define RADEON_NR_TEX_REGIONS		64
32422944501Smrg#define RADEON_LOG_TEX_GRANULARITY	16
32522944501Smrg
32622944501Smrg#define RADEON_MAX_TEXTURE_LEVELS	12
32722944501Smrg#define RADEON_MAX_TEXTURE_UNITS	3
32822944501Smrg
32922944501Smrg#define RADEON_MAX_SURFACES		8
33022944501Smrg
33122944501Smrg/* Blits have strict offset rules.  All blit offset must be aligned on
33222944501Smrg * a 1K-byte boundary.
33322944501Smrg */
33422944501Smrg#define RADEON_OFFSET_SHIFT             10
33522944501Smrg#define RADEON_OFFSET_ALIGN             (1 << RADEON_OFFSET_SHIFT)
33622944501Smrg#define RADEON_OFFSET_MASK              (RADEON_OFFSET_ALIGN - 1)
33722944501Smrg
33822944501Smrg#endif				/* __RADEON_SAREA_DEFINES__ */
33922944501Smrg
34022944501Smrgtypedef struct {
34122944501Smrg	unsigned int red;
34222944501Smrg	unsigned int green;
34322944501Smrg	unsigned int blue;
34422944501Smrg	unsigned int alpha;
34522944501Smrg} radeon_color_regs_t;
34622944501Smrg
34722944501Smrgtypedef struct {
34822944501Smrg	/* Context state */
34922944501Smrg	unsigned int pp_misc;	/* 0x1c14 */
35022944501Smrg	unsigned int pp_fog_color;
35122944501Smrg	unsigned int re_solid_color;
35222944501Smrg	unsigned int rb3d_blendcntl;
35322944501Smrg	unsigned int rb3d_depthoffset;
35422944501Smrg	unsigned int rb3d_depthpitch;
35522944501Smrg	unsigned int rb3d_zstencilcntl;
35622944501Smrg
35722944501Smrg	unsigned int pp_cntl;	/* 0x1c38 */
35822944501Smrg	unsigned int rb3d_cntl;
35922944501Smrg	unsigned int rb3d_coloroffset;
36022944501Smrg	unsigned int re_width_height;
36122944501Smrg	unsigned int rb3d_colorpitch;
36222944501Smrg	unsigned int se_cntl;
36322944501Smrg
36422944501Smrg	/* Vertex format state */
36522944501Smrg	unsigned int se_coord_fmt;	/* 0x1c50 */
36622944501Smrg
36722944501Smrg	/* Line state */
36822944501Smrg	unsigned int re_line_pattern;	/* 0x1cd0 */
36922944501Smrg	unsigned int re_line_state;
37022944501Smrg
37122944501Smrg	unsigned int se_line_width;	/* 0x1db8 */
37222944501Smrg
37322944501Smrg	/* Bumpmap state */
37422944501Smrg	unsigned int pp_lum_matrix;	/* 0x1d00 */
37522944501Smrg
37622944501Smrg	unsigned int pp_rot_matrix_0;	/* 0x1d58 */
37722944501Smrg	unsigned int pp_rot_matrix_1;
37822944501Smrg
37922944501Smrg	/* Mask state */
38022944501Smrg	unsigned int rb3d_stencilrefmask;	/* 0x1d7c */
38122944501Smrg	unsigned int rb3d_ropcntl;
38222944501Smrg	unsigned int rb3d_planemask;
38322944501Smrg
38422944501Smrg	/* Viewport state */
38522944501Smrg	unsigned int se_vport_xscale;	/* 0x1d98 */
38622944501Smrg	unsigned int se_vport_xoffset;
38722944501Smrg	unsigned int se_vport_yscale;
38822944501Smrg	unsigned int se_vport_yoffset;
38922944501Smrg	unsigned int se_vport_zscale;
39022944501Smrg	unsigned int se_vport_zoffset;
39122944501Smrg
39222944501Smrg	/* Setup state */
39322944501Smrg	unsigned int se_cntl_status;	/* 0x2140 */
39422944501Smrg
39522944501Smrg	/* Misc state */
39622944501Smrg	unsigned int re_top_left;	/* 0x26c0 */
39722944501Smrg	unsigned int re_misc;
39822944501Smrg} drm_radeon_context_regs_t;
39922944501Smrg
40022944501Smrgtypedef struct {
40122944501Smrg	/* Zbias state */
40222944501Smrg	unsigned int se_zbias_factor;	/* 0x1dac */
40322944501Smrg	unsigned int se_zbias_constant;
40422944501Smrg} drm_radeon_context2_regs_t;
40522944501Smrg
40622944501Smrg/* Setup registers for each texture unit
40722944501Smrg */
40822944501Smrgtypedef struct {
40922944501Smrg	unsigned int pp_txfilter;
41022944501Smrg	unsigned int pp_txformat;
41122944501Smrg	unsigned int pp_txoffset;
41222944501Smrg	unsigned int pp_txcblend;
41322944501Smrg	unsigned int pp_txablend;
41422944501Smrg	unsigned int pp_tfactor;
41522944501Smrg	unsigned int pp_border_color;
41622944501Smrg} drm_radeon_texture_regs_t;
41722944501Smrg
41822944501Smrgtypedef struct {
41922944501Smrg	unsigned int start;
42022944501Smrg	unsigned int finish;
42122944501Smrg	unsigned int prim:8;
42222944501Smrg	unsigned int stateidx:8;
42322944501Smrg	unsigned int numverts:16;	/* overloaded as offset/64 for elt prims */
42422944501Smrg	unsigned int vc_format;	/* vertex format */
42522944501Smrg} drm_radeon_prim_t;
42622944501Smrg
42722944501Smrgtypedef struct {
42822944501Smrg	drm_radeon_context_regs_t context;
42922944501Smrg	drm_radeon_texture_regs_t tex[RADEON_MAX_TEXTURE_UNITS];
43022944501Smrg	drm_radeon_context2_regs_t context2;
43122944501Smrg	unsigned int dirty;
43222944501Smrg} drm_radeon_state_t;
43322944501Smrg
43422944501Smrgtypedef struct {
43522944501Smrg	/* The channel for communication of state information to the
43622944501Smrg	 * kernel on firing a vertex buffer with either of the
43722944501Smrg	 * obsoleted vertex/index ioctls.
43822944501Smrg	 */
43922944501Smrg	drm_radeon_context_regs_t context_state;
44022944501Smrg	drm_radeon_texture_regs_t tex_state[RADEON_MAX_TEXTURE_UNITS];
44122944501Smrg	unsigned int dirty;
44222944501Smrg	unsigned int vertsize;
44322944501Smrg	unsigned int vc_format;
44422944501Smrg
44522944501Smrg	/* The current cliprects, or a subset thereof.
44622944501Smrg	 */
44722944501Smrg	struct drm_clip_rect boxes[RADEON_NR_SAREA_CLIPRECTS];
44822944501Smrg	unsigned int nbox;
44922944501Smrg
45022944501Smrg	/* Counters for client-side throttling of rendering clients.
45122944501Smrg	 */
45222944501Smrg	unsigned int last_frame;
45322944501Smrg	unsigned int last_dispatch;
45422944501Smrg	unsigned int last_clear;
45522944501Smrg
45622944501Smrg	struct drm_tex_region tex_list[RADEON_NR_TEX_HEAPS][RADEON_NR_TEX_REGIONS +
45722944501Smrg						       1];
45822944501Smrg	unsigned int tex_age[RADEON_NR_TEX_HEAPS];
45922944501Smrg	int ctx_owner;
46022944501Smrg	int pfState;		/* number of 3d windows (0,1,2ormore) */
46122944501Smrg	int pfCurrentPage;	/* which buffer is being displayed? */
46222944501Smrg	int crtc2_base;		/* CRTC2 frame offset */
46322944501Smrg	int tiling_enabled;	/* set by drm, read by 2d + 3d clients */
46422944501Smrg} drm_radeon_sarea_t;
46522944501Smrg
46622944501Smrg/* WARNING: If you change any of these defines, make sure to change the
46722944501Smrg * defines in the Xserver file (xf86drmRadeon.h)
46822944501Smrg *
46922944501Smrg * KW: actually it's illegal to change any of this (backwards compatibility).
47022944501Smrg */
47122944501Smrg
47222944501Smrg/* Radeon specific ioctls
47322944501Smrg * The device specific ioctl range is 0x40 to 0x79.
47422944501Smrg */
47522944501Smrg#define DRM_RADEON_CP_INIT    0x00
47622944501Smrg#define DRM_RADEON_CP_START   0x01
47722944501Smrg#define DRM_RADEON_CP_STOP    0x02
47822944501Smrg#define DRM_RADEON_CP_RESET   0x03
47922944501Smrg#define DRM_RADEON_CP_IDLE    0x04
48022944501Smrg#define DRM_RADEON_RESET      0x05
48122944501Smrg#define DRM_RADEON_FULLSCREEN 0x06
48222944501Smrg#define DRM_RADEON_SWAP       0x07
48322944501Smrg#define DRM_RADEON_CLEAR      0x08
48422944501Smrg#define DRM_RADEON_VERTEX     0x09
48522944501Smrg#define DRM_RADEON_INDICES    0x0A
48622944501Smrg#define DRM_RADEON_NOT_USED
48722944501Smrg#define DRM_RADEON_STIPPLE    0x0C
48822944501Smrg#define DRM_RADEON_INDIRECT   0x0D
48922944501Smrg#define DRM_RADEON_TEXTURE    0x0E
49022944501Smrg#define DRM_RADEON_VERTEX2    0x0F
49122944501Smrg#define DRM_RADEON_CMDBUF     0x10
49222944501Smrg#define DRM_RADEON_GETPARAM   0x11
49322944501Smrg#define DRM_RADEON_FLIP       0x12
49422944501Smrg#define DRM_RADEON_ALLOC      0x13
49522944501Smrg#define DRM_RADEON_FREE       0x14
49622944501Smrg#define DRM_RADEON_INIT_HEAP  0x15
49722944501Smrg#define DRM_RADEON_IRQ_EMIT   0x16
49822944501Smrg#define DRM_RADEON_IRQ_WAIT   0x17
49922944501Smrg#define DRM_RADEON_CP_RESUME  0x18
50022944501Smrg#define DRM_RADEON_SETPARAM   0x19
50122944501Smrg#define DRM_RADEON_SURF_ALLOC 0x1a
50222944501Smrg#define DRM_RADEON_SURF_FREE  0x1b
50322944501Smrg/* KMS ioctl */
50422944501Smrg#define DRM_RADEON_GEM_INFO		0x1c
50522944501Smrg#define DRM_RADEON_GEM_CREATE		0x1d
50622944501Smrg#define DRM_RADEON_GEM_MMAP		0x1e
50722944501Smrg#define DRM_RADEON_GEM_PREAD		0x21
50822944501Smrg#define DRM_RADEON_GEM_PWRITE		0x22
50922944501Smrg#define DRM_RADEON_GEM_SET_DOMAIN	0x23
51022944501Smrg#define DRM_RADEON_GEM_WAIT_IDLE	0x24
51122944501Smrg#define DRM_RADEON_CS			0x26
51222944501Smrg#define DRM_RADEON_INFO			0x27
51322944501Smrg#define DRM_RADEON_GEM_SET_TILING	0x28
51422944501Smrg#define DRM_RADEON_GEM_GET_TILING	0x29
51522944501Smrg#define DRM_RADEON_GEM_BUSY		0x2a
516e88f27b3Smrg#define DRM_RADEON_GEM_VA		0x2b
517857b0bc6Smrg#define DRM_RADEON_GEM_OP		0x2c
518037b3c26Smrg#define DRM_RADEON_GEM_USERPTR		0x2d
51922944501Smrg
52022944501Smrg#define DRM_IOCTL_RADEON_CP_INIT    DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CP_INIT, drm_radeon_init_t)
52122944501Smrg#define DRM_IOCTL_RADEON_CP_START   DRM_IO(  DRM_COMMAND_BASE + DRM_RADEON_CP_START)
52222944501Smrg#define DRM_IOCTL_RADEON_CP_STOP    DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CP_STOP, drm_radeon_cp_stop_t)
52322944501Smrg#define DRM_IOCTL_RADEON_CP_RESET   DRM_IO(  DRM_COMMAND_BASE + DRM_RADEON_CP_RESET)
52422944501Smrg#define DRM_IOCTL_RADEON_CP_IDLE    DRM_IO(  DRM_COMMAND_BASE + DRM_RADEON_CP_IDLE)
52522944501Smrg#define DRM_IOCTL_RADEON_RESET      DRM_IO(  DRM_COMMAND_BASE + DRM_RADEON_RESET)
52622944501Smrg#define DRM_IOCTL_RADEON_FULLSCREEN DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_FULLSCREEN, drm_radeon_fullscreen_t)
52722944501Smrg#define DRM_IOCTL_RADEON_SWAP       DRM_IO(  DRM_COMMAND_BASE + DRM_RADEON_SWAP)
52822944501Smrg#define DRM_IOCTL_RADEON_CLEAR      DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CLEAR, drm_radeon_clear_t)
52922944501Smrg#define DRM_IOCTL_RADEON_VERTEX     DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_VERTEX, drm_radeon_vertex_t)
53022944501Smrg#define DRM_IOCTL_RADEON_INDICES    DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_INDICES, drm_radeon_indices_t)
53122944501Smrg#define DRM_IOCTL_RADEON_STIPPLE    DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_STIPPLE, drm_radeon_stipple_t)
53222944501Smrg#define DRM_IOCTL_RADEON_INDIRECT   DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_INDIRECT, drm_radeon_indirect_t)
53322944501Smrg#define DRM_IOCTL_RADEON_TEXTURE    DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_TEXTURE, drm_radeon_texture_t)
53422944501Smrg#define DRM_IOCTL_RADEON_VERTEX2    DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_VERTEX2, drm_radeon_vertex2_t)
53522944501Smrg#define DRM_IOCTL_RADEON_CMDBUF     DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CMDBUF, drm_radeon_cmd_buffer_t)
53622944501Smrg#define DRM_IOCTL_RADEON_GETPARAM   DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GETPARAM, drm_radeon_getparam_t)
53722944501Smrg#define DRM_IOCTL_RADEON_FLIP       DRM_IO(  DRM_COMMAND_BASE + DRM_RADEON_FLIP)
53822944501Smrg#define DRM_IOCTL_RADEON_ALLOC      DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_ALLOC, drm_radeon_mem_alloc_t)
53922944501Smrg#define DRM_IOCTL_RADEON_FREE       DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_FREE, drm_radeon_mem_free_t)
54022944501Smrg#define DRM_IOCTL_RADEON_INIT_HEAP  DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_INIT_HEAP, drm_radeon_mem_init_heap_t)
54122944501Smrg#define DRM_IOCTL_RADEON_IRQ_EMIT   DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_IRQ_EMIT, drm_radeon_irq_emit_t)
54222944501Smrg#define DRM_IOCTL_RADEON_IRQ_WAIT   DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_IRQ_WAIT, drm_radeon_irq_wait_t)
54322944501Smrg#define DRM_IOCTL_RADEON_CP_RESUME  DRM_IO(  DRM_COMMAND_BASE + DRM_RADEON_CP_RESUME)
54422944501Smrg#define DRM_IOCTL_RADEON_SETPARAM   DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_SETPARAM, drm_radeon_setparam_t)
54522944501Smrg#define DRM_IOCTL_RADEON_SURF_ALLOC DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_SURF_ALLOC, drm_radeon_surface_alloc_t)
54622944501Smrg#define DRM_IOCTL_RADEON_SURF_FREE  DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_SURF_FREE, drm_radeon_surface_free_t)
54722944501Smrg/* KMS */
54822944501Smrg#define DRM_IOCTL_RADEON_GEM_INFO	DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_INFO, struct drm_radeon_gem_info)
54922944501Smrg#define DRM_IOCTL_RADEON_GEM_CREATE	DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_CREATE, struct drm_radeon_gem_create)
55022944501Smrg#define DRM_IOCTL_RADEON_GEM_MMAP	DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_MMAP, struct drm_radeon_gem_mmap)
55122944501Smrg#define DRM_IOCTL_RADEON_GEM_PREAD	DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_PREAD, struct drm_radeon_gem_pread)
55222944501Smrg#define DRM_IOCTL_RADEON_GEM_PWRITE	DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_PWRITE, struct drm_radeon_gem_pwrite)
55322944501Smrg#define DRM_IOCTL_RADEON_GEM_SET_DOMAIN	DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_SET_DOMAIN, struct drm_radeon_gem_set_domain)
55422944501Smrg#define DRM_IOCTL_RADEON_GEM_WAIT_IDLE	DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_GEM_WAIT_IDLE, struct drm_radeon_gem_wait_idle)
55522944501Smrg#define DRM_IOCTL_RADEON_CS		DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_CS, struct drm_radeon_cs)
55622944501Smrg#define DRM_IOCTL_RADEON_INFO		DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_INFO, struct drm_radeon_info)
557857b0bc6Smrg#define DRM_IOCTL_RADEON_GEM_SET_TILING	DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_SET_TILING, struct drm_radeon_gem_set_tiling)
558857b0bc6Smrg#define DRM_IOCTL_RADEON_GEM_GET_TILING	DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_GET_TILING, struct drm_radeon_gem_get_tiling)
55922944501Smrg#define DRM_IOCTL_RADEON_GEM_BUSY	DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_BUSY, struct drm_radeon_gem_busy)
560e88f27b3Smrg#define DRM_IOCTL_RADEON_GEM_VA		DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_VA, struct drm_radeon_gem_va)
561857b0bc6Smrg#define DRM_IOCTL_RADEON_GEM_OP		DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_OP, struct drm_radeon_gem_op)
562037b3c26Smrg#define DRM_IOCTL_RADEON_GEM_USERPTR	DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_USERPTR, struct drm_radeon_gem_userptr)
56322944501Smrg
56422944501Smrgtypedef struct drm_radeon_init {
56522944501Smrg	enum {
56622944501Smrg		RADEON_INIT_CP = 0x01,
56722944501Smrg		RADEON_CLEANUP_CP = 0x02,
56822944501Smrg		RADEON_INIT_R200_CP = 0x03,
56922944501Smrg		RADEON_INIT_R300_CP = 0x04,
57022944501Smrg		RADEON_INIT_R600_CP = 0x05
57122944501Smrg	} func;
57222944501Smrg	unsigned long sarea_priv_offset;
57322944501Smrg	int is_pci;
57422944501Smrg	int cp_mode;
57522944501Smrg	int gart_size;
57622944501Smrg	int ring_size;
57722944501Smrg	int usec_timeout;
57822944501Smrg
57922944501Smrg	unsigned int fb_bpp;
58022944501Smrg	unsigned int front_offset, front_pitch;
58122944501Smrg	unsigned int back_offset, back_pitch;
58222944501Smrg	unsigned int depth_bpp;
58322944501Smrg	unsigned int depth_offset, depth_pitch;
58422944501Smrg
58522944501Smrg	unsigned long fb_offset;
58622944501Smrg	unsigned long mmio_offset;
58722944501Smrg	unsigned long ring_offset;
58822944501Smrg	unsigned long ring_rptr_offset;
58922944501Smrg	unsigned long buffers_offset;
59022944501Smrg	unsigned long gart_textures_offset;
59122944501Smrg} drm_radeon_init_t;
59222944501Smrg
59322944501Smrgtypedef struct drm_radeon_cp_stop {
59422944501Smrg	int flush;
59522944501Smrg	int idle;
59622944501Smrg} drm_radeon_cp_stop_t;
59722944501Smrg
59822944501Smrgtypedef struct drm_radeon_fullscreen {
59922944501Smrg	enum {
60022944501Smrg		RADEON_INIT_FULLSCREEN = 0x01,
60122944501Smrg		RADEON_CLEANUP_FULLSCREEN = 0x02
60222944501Smrg	} func;
60322944501Smrg} drm_radeon_fullscreen_t;
60422944501Smrg
60522944501Smrg#define CLEAR_X1	0
60622944501Smrg#define CLEAR_Y1	1
60722944501Smrg#define CLEAR_X2	2
60822944501Smrg#define CLEAR_Y2	3
60922944501Smrg#define CLEAR_DEPTH	4
61022944501Smrg
61122944501Smrgtypedef union drm_radeon_clear_rect {
61222944501Smrg	float f[5];
61322944501Smrg	unsigned int ui[5];
61422944501Smrg} drm_radeon_clear_rect_t;
61522944501Smrg
61622944501Smrgtypedef struct drm_radeon_clear {
61722944501Smrg	unsigned int flags;
61822944501Smrg	unsigned int clear_color;
61922944501Smrg	unsigned int clear_depth;
62022944501Smrg	unsigned int color_mask;
62122944501Smrg	unsigned int depth_mask;	/* misnamed field:  should be stencil */
62222944501Smrg	drm_radeon_clear_rect_t *depth_boxes;
62322944501Smrg} drm_radeon_clear_t;
62422944501Smrg
62522944501Smrgtypedef struct drm_radeon_vertex {
62622944501Smrg	int prim;
62722944501Smrg	int idx;		/* Index of vertex buffer */
62822944501Smrg	int count;		/* Number of vertices in buffer */
62922944501Smrg	int discard;		/* Client finished with buffer? */
63022944501Smrg} drm_radeon_vertex_t;
63122944501Smrg
63222944501Smrgtypedef struct drm_radeon_indices {
63322944501Smrg	int prim;
63422944501Smrg	int idx;
63522944501Smrg	int start;
63622944501Smrg	int end;
63722944501Smrg	int discard;		/* Client finished with buffer? */
63822944501Smrg} drm_radeon_indices_t;
63922944501Smrg
64022944501Smrg/* v1.2 - obsoletes drm_radeon_vertex and drm_radeon_indices
64122944501Smrg *      - allows multiple primitives and state changes in a single ioctl
64222944501Smrg *      - supports driver change to emit native primitives
64322944501Smrg */
64422944501Smrgtypedef struct drm_radeon_vertex2 {
64522944501Smrg	int idx;		/* Index of vertex buffer */
64622944501Smrg	int discard;		/* Client finished with buffer? */
64722944501Smrg	int nr_states;
64822944501Smrg	drm_radeon_state_t *state;
64922944501Smrg	int nr_prims;
65022944501Smrg	drm_radeon_prim_t *prim;
65122944501Smrg} drm_radeon_vertex2_t;
65222944501Smrg
65322944501Smrg/* v1.3 - obsoletes drm_radeon_vertex2
654857b0bc6Smrg *      - allows arbitrarily large cliprect list
65522944501Smrg *      - allows updating of tcl packet, vector and scalar state
65622944501Smrg *      - allows memory-efficient description of state updates
65722944501Smrg *      - allows state to be emitted without a primitive
65822944501Smrg *           (for clears, ctx switches)
65922944501Smrg *      - allows more than one dma buffer to be referenced per ioctl
66022944501Smrg *      - supports tcl driver
66122944501Smrg *      - may be extended in future versions with new cmd types, packets
66222944501Smrg */
66322944501Smrgtypedef struct drm_radeon_cmd_buffer {
66422944501Smrg	int bufsz;
66522944501Smrg	char *buf;
66622944501Smrg	int nbox;
66722944501Smrg	struct drm_clip_rect *boxes;
66822944501Smrg} drm_radeon_cmd_buffer_t;
66922944501Smrg
67022944501Smrgtypedef struct drm_radeon_tex_image {
67122944501Smrg	unsigned int x, y;	/* Blit coordinates */
67222944501Smrg	unsigned int width, height;
67322944501Smrg	const void *data;
67422944501Smrg} drm_radeon_tex_image_t;
67522944501Smrg
67622944501Smrgtypedef struct drm_radeon_texture {
67722944501Smrg	unsigned int offset;
67822944501Smrg	int pitch;
67922944501Smrg	int format;
68022944501Smrg	int width;		/* Texture image coordinates */
68122944501Smrg	int height;
68222944501Smrg	drm_radeon_tex_image_t *image;
68322944501Smrg} drm_radeon_texture_t;
68422944501Smrg
68522944501Smrgtypedef struct drm_radeon_stipple {
68622944501Smrg	unsigned int *mask;
68722944501Smrg} drm_radeon_stipple_t;
68822944501Smrg
68922944501Smrgtypedef struct drm_radeon_indirect {
69022944501Smrg	int idx;
69122944501Smrg	int start;
69222944501Smrg	int end;
69322944501Smrg	int discard;
69422944501Smrg} drm_radeon_indirect_t;
69522944501Smrg
69622944501Smrg/* enum for card type parameters */
69722944501Smrg#define RADEON_CARD_PCI 0
69822944501Smrg#define RADEON_CARD_AGP 1
69922944501Smrg#define RADEON_CARD_PCIE 2
70022944501Smrg
70122944501Smrg/* 1.3: An ioctl to get parameters that aren't available to the 3d
70222944501Smrg * client any other way.
70322944501Smrg */
70422944501Smrg#define RADEON_PARAM_GART_BUFFER_OFFSET    1	/* card offset of 1st GART buffer */
70522944501Smrg#define RADEON_PARAM_LAST_FRAME            2
70622944501Smrg#define RADEON_PARAM_LAST_DISPATCH         3
70722944501Smrg#define RADEON_PARAM_LAST_CLEAR            4
70822944501Smrg/* Added with DRM version 1.6. */
70922944501Smrg#define RADEON_PARAM_IRQ_NR                5
71022944501Smrg#define RADEON_PARAM_GART_BASE             6	/* card offset of GART base */
71122944501Smrg/* Added with DRM version 1.8. */
71222944501Smrg#define RADEON_PARAM_REGISTER_HANDLE       7	/* for drmMap() */
71322944501Smrg#define RADEON_PARAM_STATUS_HANDLE         8
71422944501Smrg#define RADEON_PARAM_SAREA_HANDLE          9
71522944501Smrg#define RADEON_PARAM_GART_TEX_HANDLE       10
71622944501Smrg#define RADEON_PARAM_SCRATCH_OFFSET        11
71722944501Smrg#define RADEON_PARAM_CARD_TYPE             12
71822944501Smrg#define RADEON_PARAM_VBLANK_CRTC           13   /* VBLANK CRTC */
71922944501Smrg#define RADEON_PARAM_FB_LOCATION           14   /* FB location */
72022944501Smrg#define RADEON_PARAM_NUM_GB_PIPES          15   /* num GB pipes */
72122944501Smrg#define RADEON_PARAM_DEVICE_ID             16
72222944501Smrg#define RADEON_PARAM_NUM_Z_PIPES           17   /* num Z pipes */
72322944501Smrg
72422944501Smrgtypedef struct drm_radeon_getparam {
72522944501Smrg	int param;
72622944501Smrg	void *value;
72722944501Smrg} drm_radeon_getparam_t;
72822944501Smrg
72922944501Smrg/* 1.6: Set up a memory manager for regions of shared memory:
73022944501Smrg */
73122944501Smrg#define RADEON_MEM_REGION_GART 1
73222944501Smrg#define RADEON_MEM_REGION_FB   2
73322944501Smrg
73422944501Smrgtypedef struct drm_radeon_mem_alloc {
73522944501Smrg	int region;
73622944501Smrg	int alignment;
73722944501Smrg	int size;
73822944501Smrg	int *region_offset;	/* offset from start of fb or GART */
73922944501Smrg} drm_radeon_mem_alloc_t;
74022944501Smrg
74122944501Smrgtypedef struct drm_radeon_mem_free {
74222944501Smrg	int region;
74322944501Smrg	int region_offset;
74422944501Smrg} drm_radeon_mem_free_t;
74522944501Smrg
74622944501Smrgtypedef struct drm_radeon_mem_init_heap {
74722944501Smrg	int region;
74822944501Smrg	int size;
74922944501Smrg	int start;
75022944501Smrg} drm_radeon_mem_init_heap_t;
75122944501Smrg
75222944501Smrg/* 1.6: Userspace can request & wait on irq's:
75322944501Smrg */
75422944501Smrgtypedef struct drm_radeon_irq_emit {
75522944501Smrg	int *irq_seq;
75622944501Smrg} drm_radeon_irq_emit_t;
75722944501Smrg
75822944501Smrgtypedef struct drm_radeon_irq_wait {
75922944501Smrg	int irq_seq;
76022944501Smrg} drm_radeon_irq_wait_t;
76122944501Smrg
76222944501Smrg/* 1.10: Clients tell the DRM where they think the framebuffer is located in
76322944501Smrg * the card's address space, via a new generic ioctl to set parameters
76422944501Smrg */
76522944501Smrg
76622944501Smrgtypedef struct drm_radeon_setparam {
76722944501Smrg	unsigned int param;
76822944501Smrg	__s64 value;
76922944501Smrg} drm_radeon_setparam_t;
77022944501Smrg
77122944501Smrg#define RADEON_SETPARAM_FB_LOCATION    1	/* determined framebuffer location */
77222944501Smrg#define RADEON_SETPARAM_SWITCH_TILING  2	/* enable/disable color tiling */
77322944501Smrg#define RADEON_SETPARAM_PCIGART_LOCATION 3	/* PCI Gart Location */
77422944501Smrg#define RADEON_SETPARAM_NEW_MEMMAP 4		/* Use new memory map */
77522944501Smrg#define RADEON_SETPARAM_PCIGART_TABLE_SIZE 5    /* PCI GART Table Size */
77622944501Smrg#define RADEON_SETPARAM_VBLANK_CRTC 6           /* VBLANK CRTC */
77722944501Smrg/* 1.14: Clients can allocate/free a surface
77822944501Smrg */
77922944501Smrgtypedef struct drm_radeon_surface_alloc {
78022944501Smrg	unsigned int address;
78122944501Smrg	unsigned int size;
78222944501Smrg	unsigned int flags;
78322944501Smrg} drm_radeon_surface_alloc_t;
78422944501Smrg
78522944501Smrgtypedef struct drm_radeon_surface_free {
78622944501Smrg	unsigned int address;
78722944501Smrg} drm_radeon_surface_free_t;
78822944501Smrg
78922944501Smrg#define	DRM_RADEON_VBLANK_CRTC1		1
79022944501Smrg#define	DRM_RADEON_VBLANK_CRTC2		2
79122944501Smrg
79222944501Smrg/*
79322944501Smrg * Kernel modesetting world below.
79422944501Smrg */
79522944501Smrg#define RADEON_GEM_DOMAIN_CPU		0x1
79622944501Smrg#define RADEON_GEM_DOMAIN_GTT		0x2
79722944501Smrg#define RADEON_GEM_DOMAIN_VRAM		0x4
79822944501Smrg
79922944501Smrgstruct drm_radeon_gem_info {
80000a23bdaSmrg	__u64	gart_size;
80100a23bdaSmrg	__u64	vram_size;
80200a23bdaSmrg	__u64	vram_visible;
80322944501Smrg};
80422944501Smrg
805037b3c26Smrg#define RADEON_GEM_NO_BACKING_STORE	(1 << 0)
806037b3c26Smrg#define RADEON_GEM_GTT_UC		(1 << 1)
807037b3c26Smrg#define RADEON_GEM_GTT_WC		(1 << 2)
808037b3c26Smrg/* BO is expected to be accessed by the CPU */
809037b3c26Smrg#define RADEON_GEM_CPU_ACCESS		(1 << 3)
810037b3c26Smrg/* CPU access is not expected to work for this BO */
811037b3c26Smrg#define RADEON_GEM_NO_CPU_ACCESS	(1 << 4)
81222944501Smrg
81322944501Smrgstruct drm_radeon_gem_create {
81400a23bdaSmrg	__u64	size;
81500a23bdaSmrg	__u64	alignment;
81600a23bdaSmrg	__u32	handle;
81700a23bdaSmrg	__u32	initial_domain;
81800a23bdaSmrg	__u32	flags;
81922944501Smrg};
82022944501Smrg
821037b3c26Smrg/*
822037b3c26Smrg * This is not a reliable API and you should expect it to fail for any
823037b3c26Smrg * number of reasons and have fallback path that do not use userptr to
824037b3c26Smrg * perform any operation.
825037b3c26Smrg */
826037b3c26Smrg#define RADEON_GEM_USERPTR_READONLY	(1 << 0)
827037b3c26Smrg#define RADEON_GEM_USERPTR_ANONONLY	(1 << 1)
828037b3c26Smrg#define RADEON_GEM_USERPTR_VALIDATE	(1 << 2)
829037b3c26Smrg#define RADEON_GEM_USERPTR_REGISTER	(1 << 3)
830037b3c26Smrg
831037b3c26Smrgstruct drm_radeon_gem_userptr {
83200a23bdaSmrg	__u64		addr;
83300a23bdaSmrg	__u64		size;
83400a23bdaSmrg	__u32		flags;
83500a23bdaSmrg	__u32		handle;
836037b3c26Smrg};
837037b3c26Smrg
838e88f27b3Smrg#define RADEON_TILING_MACRO				0x1
839e88f27b3Smrg#define RADEON_TILING_MICRO				0x2
840e88f27b3Smrg#define RADEON_TILING_SWAP_16BIT			0x4
841e88f27b3Smrg#define RADEON_TILING_R600_NO_SCANOUT                   RADEON_TILING_SWAP_16BIT
842e88f27b3Smrg#define RADEON_TILING_SWAP_32BIT			0x8
843e88f27b3Smrg/* this object requires a surface when mapped - i.e. front buffer */
844e88f27b3Smrg#define RADEON_TILING_SURFACE				0x10
845e88f27b3Smrg#define RADEON_TILING_MICRO_SQUARE			0x20
846e88f27b3Smrg#define RADEON_TILING_EG_BANKW_SHIFT			8
847e88f27b3Smrg#define RADEON_TILING_EG_BANKW_MASK			0xf
848e88f27b3Smrg#define RADEON_TILING_EG_BANKH_SHIFT			12
849e88f27b3Smrg#define RADEON_TILING_EG_BANKH_MASK			0xf
850e88f27b3Smrg#define RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT	16
851e88f27b3Smrg#define RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK		0xf
852e88f27b3Smrg#define RADEON_TILING_EG_TILE_SPLIT_SHIFT		24
853e88f27b3Smrg#define RADEON_TILING_EG_TILE_SPLIT_MASK		0xf
854e88f27b3Smrg#define RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT	28
855e88f27b3Smrg#define RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK	0xf
85622944501Smrg
85722944501Smrgstruct drm_radeon_gem_set_tiling {
85800a23bdaSmrg	__u32	handle;
85900a23bdaSmrg	__u32	tiling_flags;
86000a23bdaSmrg	__u32	pitch;
86122944501Smrg};
86222944501Smrg
86322944501Smrgstruct drm_radeon_gem_get_tiling {
86400a23bdaSmrg	__u32	handle;
86500a23bdaSmrg	__u32	tiling_flags;
86600a23bdaSmrg	__u32	pitch;
86722944501Smrg};
86822944501Smrg
86922944501Smrgstruct drm_radeon_gem_mmap {
87000a23bdaSmrg	__u32	handle;
87100a23bdaSmrg	__u32	pad;
87200a23bdaSmrg	__u64	offset;
87300a23bdaSmrg	__u64	size;
87400a23bdaSmrg	__u64	addr_ptr;
87522944501Smrg};
87622944501Smrg
87722944501Smrgstruct drm_radeon_gem_set_domain {
87800a23bdaSmrg	__u32	handle;
87900a23bdaSmrg	__u32	read_domains;
88000a23bdaSmrg	__u32	write_domain;
88122944501Smrg};
88222944501Smrg
88322944501Smrgstruct drm_radeon_gem_wait_idle {
88400a23bdaSmrg	__u32	handle;
88500a23bdaSmrg	__u32	pad;
88622944501Smrg};
88722944501Smrg
88822944501Smrgstruct drm_radeon_gem_busy {
88900a23bdaSmrg	__u32	handle;
89000a23bdaSmrg	__u32        domain;
89122944501Smrg};
89222944501Smrg
89322944501Smrgstruct drm_radeon_gem_pread {
89422944501Smrg	/** Handle for the object being read. */
89500a23bdaSmrg	__u32 handle;
89600a23bdaSmrg	__u32 pad;
89722944501Smrg	/** Offset into the object to read from */
89800a23bdaSmrg	__u64 offset;
89922944501Smrg	/** Length of data to read */
90000a23bdaSmrg	__u64 size;
90122944501Smrg	/** Pointer to write the data into. */
90222944501Smrg	/* void *, but pointers are not 32/64 compatible */
90300a23bdaSmrg	__u64 data_ptr;
90422944501Smrg};
90522944501Smrg
90622944501Smrgstruct drm_radeon_gem_pwrite {
90722944501Smrg	/** Handle for the object being written to. */
90800a23bdaSmrg	__u32 handle;
90900a23bdaSmrg	__u32 pad;
91022944501Smrg	/** Offset into the object to write to */
91100a23bdaSmrg	__u64 offset;
91222944501Smrg	/** Length of data to write */
91300a23bdaSmrg	__u64 size;
91422944501Smrg	/** Pointer to read the data from. */
91522944501Smrg	/* void *, but pointers are not 32/64 compatible */
91600a23bdaSmrg	__u64 data_ptr;
91722944501Smrg};
91822944501Smrg
919857b0bc6Smrg/* Sets or returns a value associated with a buffer. */
920857b0bc6Smrgstruct drm_radeon_gem_op {
92100a23bdaSmrg	__u32	handle; /* buffer */
92200a23bdaSmrg	__u32	op;     /* RADEON_GEM_OP_* */
92300a23bdaSmrg	__u64	value;  /* input or return value */
924857b0bc6Smrg};
925857b0bc6Smrg
926857b0bc6Smrg#define RADEON_GEM_OP_GET_INITIAL_DOMAIN	0
927857b0bc6Smrg#define RADEON_GEM_OP_SET_INITIAL_DOMAIN	1
928857b0bc6Smrg
929e88f27b3Smrg#define RADEON_VA_MAP			1
930e88f27b3Smrg#define RADEON_VA_UNMAP			2
931e88f27b3Smrg
932e88f27b3Smrg#define RADEON_VA_RESULT_OK		0
933e88f27b3Smrg#define RADEON_VA_RESULT_ERROR		1
934e88f27b3Smrg#define RADEON_VA_RESULT_VA_EXIST	2
935e88f27b3Smrg
936e88f27b3Smrg#define RADEON_VM_PAGE_VALID		(1 << 0)
937e88f27b3Smrg#define RADEON_VM_PAGE_READABLE		(1 << 1)
938e88f27b3Smrg#define RADEON_VM_PAGE_WRITEABLE	(1 << 2)
939e88f27b3Smrg#define RADEON_VM_PAGE_SYSTEM		(1 << 3)
940e88f27b3Smrg#define RADEON_VM_PAGE_SNOOPED		(1 << 4)
941e88f27b3Smrg
942e88f27b3Smrgstruct drm_radeon_gem_va {
94300a23bdaSmrg	__u32		handle;
94400a23bdaSmrg	__u32		operation;
94500a23bdaSmrg	__u32		vm_id;
94600a23bdaSmrg	__u32		flags;
94700a23bdaSmrg	__u64		offset;
948e88f27b3Smrg};
949e88f27b3Smrg
95022944501Smrg#define RADEON_CHUNK_ID_RELOCS	0x01
95122944501Smrg#define RADEON_CHUNK_ID_IB	0x02
952e88f27b3Smrg#define RADEON_CHUNK_ID_FLAGS	0x03
953e88f27b3Smrg#define RADEON_CHUNK_ID_CONST_IB	0x04
954e88f27b3Smrg
955e88f27b3Smrg/* The first dword of RADEON_CHUNK_ID_FLAGS is a uint32 of these flags: */
956e88f27b3Smrg#define RADEON_CS_KEEP_TILING_FLAGS 0x01
957e88f27b3Smrg#define RADEON_CS_USE_VM            0x02
958e88f27b3Smrg#define RADEON_CS_END_OF_FRAME      0x04 /* a hint from userspace which CS is the last one */
959e88f27b3Smrg/* The second dword of RADEON_CHUNK_ID_FLAGS is a uint32 that sets the ring type */
960e88f27b3Smrg#define RADEON_CS_RING_GFX          0
961e88f27b3Smrg#define RADEON_CS_RING_COMPUTE      1
962e88f27b3Smrg#define RADEON_CS_RING_DMA          2
963e88f27b3Smrg#define RADEON_CS_RING_UVD          3
964857b0bc6Smrg#define RADEON_CS_RING_VCE          4
965e88f27b3Smrg/* The third dword of RADEON_CHUNK_ID_FLAGS is a sint32 that sets the priority */
966e88f27b3Smrg/* 0 = normal, + = higher priority, - = lower priority */
96722944501Smrg
96822944501Smrgstruct drm_radeon_cs_chunk {
96900a23bdaSmrg	__u32		chunk_id;
97000a23bdaSmrg	__u32		length_dw;
97100a23bdaSmrg	__u64		chunk_data;
97222944501Smrg};
97322944501Smrg
974e88f27b3Smrg/* drm_radeon_cs_reloc.flags */
975037b3c26Smrg#define RADEON_RELOC_PRIO_MASK		(0xf << 0)
976e88f27b3Smrg
97722944501Smrgstruct drm_radeon_cs_reloc {
97800a23bdaSmrg	__u32		handle;
97900a23bdaSmrg	__u32		read_domains;
98000a23bdaSmrg	__u32		write_domain;
98100a23bdaSmrg	__u32		flags;
98222944501Smrg};
98322944501Smrg
98422944501Smrgstruct drm_radeon_cs {
98500a23bdaSmrg	__u32		num_chunks;
98600a23bdaSmrg	__u32		cs_id;
98700a23bdaSmrg	/* this points to __u64 * which point to cs chunks */
98800a23bdaSmrg	__u64		chunks;
98922944501Smrg	/* updates to the limits after this CS ioctl */
99000a23bdaSmrg	__u64		gart_limit;
99100a23bdaSmrg	__u64		vram_limit;
99222944501Smrg};
99322944501Smrg
99422944501Smrg#define RADEON_INFO_DEVICE_ID		0x00
99522944501Smrg#define RADEON_INFO_NUM_GB_PIPES	0x01
99622944501Smrg#define RADEON_INFO_NUM_Z_PIPES 	0x02
99722944501Smrg#define RADEON_INFO_ACCEL_WORKING	0x03
998d049871aSmrg#define RADEON_INFO_CRTC_FROM_ID	0x04
999d049871aSmrg#define RADEON_INFO_ACCEL_WORKING2	0x05
1000d049871aSmrg#define RADEON_INFO_TILING_CONFIG	0x06
1001d049871aSmrg#define RADEON_INFO_WANT_HYPERZ		0x07
1002e88f27b3Smrg#define RADEON_INFO_WANT_CMASK		0x08 /* get access to CMASK on r300 */
1003e88f27b3Smrg#define RADEON_INFO_CLOCK_CRYSTAL_FREQ	0x09 /* clock crystal frequency */
1004e88f27b3Smrg#define RADEON_INFO_NUM_BACKENDS	0x0a /* DB/backends for r600+ - need for OQ */
1005e88f27b3Smrg#define RADEON_INFO_NUM_TILE_PIPES	0x0b /* tile pipes for r600+ */
1006e88f27b3Smrg#define RADEON_INFO_FUSION_GART_WORKING	0x0c /* fusion writes to GTT were broken before this */
1007e88f27b3Smrg#define RADEON_INFO_BACKEND_MAP		0x0d /* pipe to backend map, needed by mesa */
1008e88f27b3Smrg/* virtual address start, va < start are reserved by the kernel */
1009e88f27b3Smrg#define RADEON_INFO_VA_START		0x0e
1010e88f27b3Smrg/* maximum size of ib using the virtual memory cs */
1011e88f27b3Smrg#define RADEON_INFO_IB_VM_MAX_SIZE	0x0f
1012e88f27b3Smrg/* max pipes - needed for compute shaders */
1013e88f27b3Smrg#define RADEON_INFO_MAX_PIPES		0x10
1014e88f27b3Smrg/* timestamp for GL_ARB_timer_query (OpenGL), returns the current GPU clock */
1015e88f27b3Smrg#define RADEON_INFO_TIMESTAMP		0x11
1016e88f27b3Smrg/* max shader engines (SE) - needed for geometry shaders, etc. */
1017e88f27b3Smrg#define RADEON_INFO_MAX_SE		0x12
1018e88f27b3Smrg/* max SH per SE */
1019e88f27b3Smrg#define RADEON_INFO_MAX_SH_PER_SE	0x13
1020e88f27b3Smrg/* fast fb access is enabled */
1021e88f27b3Smrg#define RADEON_INFO_FASTFB_WORKING	0x14
1022e88f27b3Smrg/* query if a RADEON_CS_RING_* submission is supported */
1023e88f27b3Smrg#define RADEON_INFO_RING_WORKING	0x15
1024e88f27b3Smrg/* SI tile mode array */
1025e88f27b3Smrg#define RADEON_INFO_SI_TILE_MODE_ARRAY	0x16
1026e88f27b3Smrg/* query if CP DMA is supported on the compute ring */
1027e88f27b3Smrg#define RADEON_INFO_SI_CP_DMA_COMPUTE	0x17
1028e88f27b3Smrg/* CIK macrotile mode array */
1029e88f27b3Smrg#define RADEON_INFO_CIK_MACROTILE_MODE_ARRAY	0x18
1030857b0bc6Smrg/* query the number of render backends */
1031857b0bc6Smrg#define RADEON_INFO_SI_BACKEND_ENABLED_MASK	0x19
1032857b0bc6Smrg/* max engine clock - needed for OpenCL */
1033857b0bc6Smrg#define RADEON_INFO_MAX_SCLK		0x1a
1034857b0bc6Smrg/* version of VCE firmware */
1035857b0bc6Smrg#define RADEON_INFO_VCE_FW_VERSION	0x1b
1036857b0bc6Smrg/* version of VCE feedback */
1037857b0bc6Smrg#define RADEON_INFO_VCE_FB_VERSION	0x1c
1038857b0bc6Smrg#define RADEON_INFO_NUM_BYTES_MOVED	0x1d
1039857b0bc6Smrg#define RADEON_INFO_VRAM_USAGE		0x1e
1040857b0bc6Smrg#define RADEON_INFO_GTT_USAGE		0x1f
1041037b3c26Smrg#define RADEON_INFO_ACTIVE_CU_COUNT	0x20
1042037b3c26Smrg#define RADEON_INFO_CURRENT_GPU_TEMP	0x21
1043037b3c26Smrg#define RADEON_INFO_CURRENT_GPU_SCLK	0x22
1044037b3c26Smrg#define RADEON_INFO_CURRENT_GPU_MCLK	0x23
1045037b3c26Smrg#define RADEON_INFO_READ_REG		0x24
1046037b3c26Smrg#define RADEON_INFO_VA_UNMAP_WORKING	0x25
1047037b3c26Smrg#define RADEON_INFO_GPU_RESET_COUNTER	0x26
104822944501Smrg
104922944501Smrgstruct drm_radeon_info {
105000a23bdaSmrg	__u32		request;
105100a23bdaSmrg	__u32		pad;
105200a23bdaSmrg	__u64		value;
105322944501Smrg};
105422944501Smrg
1055e88f27b3Smrg/* Those correspond to the tile index to use, this is to explicitly state
1056e88f27b3Smrg * the API that is implicitly defined by the tile mode array.
1057e88f27b3Smrg */
1058e88f27b3Smrg#define SI_TILE_MODE_COLOR_LINEAR_ALIGNED	8
1059e88f27b3Smrg#define SI_TILE_MODE_COLOR_1D			13
1060e88f27b3Smrg#define SI_TILE_MODE_COLOR_1D_SCANOUT		9
1061e88f27b3Smrg#define SI_TILE_MODE_COLOR_2D_8BPP		14
1062e88f27b3Smrg#define SI_TILE_MODE_COLOR_2D_16BPP		15
1063e88f27b3Smrg#define SI_TILE_MODE_COLOR_2D_32BPP		16
1064e88f27b3Smrg#define SI_TILE_MODE_COLOR_2D_64BPP		17
1065e88f27b3Smrg#define SI_TILE_MODE_COLOR_2D_SCANOUT_16BPP	11
1066e88f27b3Smrg#define SI_TILE_MODE_COLOR_2D_SCANOUT_32BPP	12
1067e88f27b3Smrg#define SI_TILE_MODE_DEPTH_STENCIL_1D		4
1068e88f27b3Smrg#define SI_TILE_MODE_DEPTH_STENCIL_2D		0
1069e88f27b3Smrg#define SI_TILE_MODE_DEPTH_STENCIL_2D_2AA	3
1070e88f27b3Smrg#define SI_TILE_MODE_DEPTH_STENCIL_2D_4AA	3
1071e88f27b3Smrg#define SI_TILE_MODE_DEPTH_STENCIL_2D_8AA	2
1072e88f27b3Smrg
1073e88f27b3Smrg#define CIK_TILE_MODE_DEPTH_STENCIL_1D		5
1074e88f27b3Smrg
1075037b3c26Smrg#if defined(__cplusplus)
1076037b3c26Smrg}
1077037b3c26Smrg#endif
1078037b3c26Smrg
107922944501Smrg#endif
1080