virtgpu_drm.h revision 7cdc0497
1/*
2 * Copyright 2013 Red Hat
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19 * THE AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24#ifndef VIRTGPU_DRM_H
25#define VIRTGPU_DRM_H
26
27#include "drm.h"
28
29#if defined(__cplusplus)
30extern "C" {
31#endif
32
33/* Please note that modifications to all structs defined here are
34 * subject to backwards-compatibility constraints.
35 *
36 * Do not use pointers, use __u64 instead for 32 bit / 64 bit user/kernel
37 * compatibility Keep fields aligned to their size
38 */
39
40#define DRM_VIRTGPU_MAP         0x01
41#define DRM_VIRTGPU_EXECBUFFER  0x02
42#define DRM_VIRTGPU_GETPARAM    0x03
43#define DRM_VIRTGPU_RESOURCE_CREATE 0x04
44#define DRM_VIRTGPU_RESOURCE_INFO     0x05
45#define DRM_VIRTGPU_TRANSFER_FROM_HOST 0x06
46#define DRM_VIRTGPU_TRANSFER_TO_HOST 0x07
47#define DRM_VIRTGPU_WAIT     0x08
48#define DRM_VIRTGPU_GET_CAPS  0x09
49
50struct drm_virtgpu_map {
51	__u64 offset; /* use for mmap system call */
52	__u32 handle;
53	__u32 pad;
54};
55
56struct drm_virtgpu_execbuffer {
57	__u32		flags;		/* for future use */
58	__u32 size;
59	__u64 command; /* void* */
60	__u64 bo_handles;
61	__u32 num_bo_handles;
62	__u32 pad;
63};
64
65#define VIRTGPU_PARAM_3D_FEATURES 1 /* do we have 3D features in the hw */
66#define VIRTGPU_PARAM_CAPSET_QUERY_FIX 2 /* do we have the capset fix */
67
68struct drm_virtgpu_getparam {
69	__u64 param;
70	__u64 value;
71};
72
73/* NO_BO flags? NO resource flag? */
74/* resource flag for y_0_top */
75struct drm_virtgpu_resource_create {
76	__u32 target;
77	__u32 format;
78	__u32 bind;
79	__u32 width;
80	__u32 height;
81	__u32 depth;
82	__u32 array_size;
83	__u32 last_level;
84	__u32 nr_samples;
85	__u32 flags;
86	__u32 bo_handle; /* if this is set - recreate a new resource attached to this bo ? */
87	__u32 res_handle;  /* returned by kernel */
88	__u32 size;        /* validate transfer in the host */
89	__u32 stride;      /* validate transfer in the host */
90};
91
92struct drm_virtgpu_resource_info {
93	__u32 bo_handle;
94	__u32 res_handle;
95	__u32 size;
96	__u32 stride;
97};
98
99struct drm_virtgpu_3d_box {
100	__u32 x;
101	__u32 y;
102	__u32 z;
103	__u32 w;
104	__u32 h;
105	__u32 d;
106};
107
108struct drm_virtgpu_3d_transfer_to_host {
109	__u32 bo_handle;
110	struct drm_virtgpu_3d_box box;
111	__u32 level;
112	__u32 offset;
113};
114
115struct drm_virtgpu_3d_transfer_from_host {
116	__u32 bo_handle;
117	struct drm_virtgpu_3d_box box;
118	__u32 level;
119	__u32 offset;
120};
121
122#define VIRTGPU_WAIT_NOWAIT 1 /* like it */
123struct drm_virtgpu_3d_wait {
124	__u32 handle; /* 0 is an invalid handle */
125	__u32 flags;
126};
127
128struct drm_virtgpu_get_caps {
129	__u32 cap_set_id;
130	__u32 cap_set_ver;
131	__u64 addr;
132	__u32 size;
133	__u32 pad;
134};
135
136#define DRM_IOCTL_VIRTGPU_MAP \
137	DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_MAP, struct drm_virtgpu_map)
138
139#define DRM_IOCTL_VIRTGPU_EXECBUFFER \
140	DRM_IOW(DRM_COMMAND_BASE + DRM_VIRTGPU_EXECBUFFER,\
141		struct drm_virtgpu_execbuffer)
142
143#define DRM_IOCTL_VIRTGPU_GETPARAM \
144	DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_GETPARAM,\
145		struct drm_virtgpu_getparam)
146
147#define DRM_IOCTL_VIRTGPU_RESOURCE_CREATE			\
148	DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_RESOURCE_CREATE,	\
149		struct drm_virtgpu_resource_create)
150
151#define DRM_IOCTL_VIRTGPU_RESOURCE_INFO \
152	DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_RESOURCE_INFO, \
153		 struct drm_virtgpu_resource_info)
154
155#define DRM_IOCTL_VIRTGPU_TRANSFER_FROM_HOST \
156	DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_TRANSFER_FROM_HOST,	\
157		struct drm_virtgpu_3d_transfer_from_host)
158
159#define DRM_IOCTL_VIRTGPU_TRANSFER_TO_HOST \
160	DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_TRANSFER_TO_HOST,	\
161		struct drm_virtgpu_3d_transfer_to_host)
162
163#define DRM_IOCTL_VIRTGPU_WAIT				\
164	DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_WAIT,	\
165		struct drm_virtgpu_3d_wait)
166
167#define DRM_IOCTL_VIRTGPU_GET_CAPS \
168	DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_GET_CAPS, \
169	struct drm_virtgpu_get_caps)
170
171#if defined(__cplusplus)
172}
173#endif
174
175#endif
176