radeon.h revision 7d032622
1de2362d3Smrg/* 2de2362d3Smrg * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and 3de2362d3Smrg * VA Linux Systems Inc., Fremont, California. 4de2362d3Smrg * 5de2362d3Smrg * All Rights Reserved. 6de2362d3Smrg * 7de2362d3Smrg * Permission is hereby granted, free of charge, to any person obtaining 8de2362d3Smrg * a copy of this software and associated documentation files (the 9de2362d3Smrg * "Software"), to deal in the Software without restriction, including 10de2362d3Smrg * without limitation on the rights to use, copy, modify, merge, 11de2362d3Smrg * publish, distribute, sublicense, and/or sell copies of the Software, 12de2362d3Smrg * and to permit persons to whom the Software is furnished to do so, 13de2362d3Smrg * subject to the following conditions: 14de2362d3Smrg * 15de2362d3Smrg * The above copyright notice and this permission notice (including the 16de2362d3Smrg * next paragraph) shall be included in all copies or substantial 17de2362d3Smrg * portions of the Software. 18de2362d3Smrg * 19de2362d3Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 20de2362d3Smrg * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21de2362d3Smrg * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 22de2362d3Smrg * NON-INFRINGEMENT. IN NO EVENT SHALL ATI, VA LINUX SYSTEMS AND/OR 23de2362d3Smrg * THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 24de2362d3Smrg * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 25de2362d3Smrg * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 26de2362d3Smrg * DEALINGS IN THE SOFTWARE. 27de2362d3Smrg */ 28de2362d3Smrg 29de2362d3Smrg/* 30de2362d3Smrg * Authors: 31de2362d3Smrg * Kevin E. Martin <martin@xfree86.org> 32de2362d3Smrg * Rickard E. Faith <faith@valinux.com> 33de2362d3Smrg * Alan Hourihane <alanh@fairlite.demon.co.uk> 34de2362d3Smrg * 35de2362d3Smrg */ 36de2362d3Smrg 37de2362d3Smrg#ifndef _RADEON_H_ 38de2362d3Smrg#define _RADEON_H_ 39de2362d3Smrg 40de2362d3Smrg#include <stdlib.h> /* For abs() */ 41de2362d3Smrg#include <unistd.h> /* For usleep() */ 42de2362d3Smrg#include <sys/time.h> /* For gettimeofday() */ 43de2362d3Smrg 44de2362d3Smrg#include "config.h" 45de2362d3Smrg 46de2362d3Smrg#include "xf86str.h" 47de2362d3Smrg#include "compiler.h" 48de2362d3Smrg 49de2362d3Smrg /* PCI support */ 50de2362d3Smrg#include "xf86Pci.h" 51de2362d3Smrg 52de2362d3Smrg#include "exa.h" 53de2362d3Smrg 54de2362d3Smrg /* Exa and Cursor Support */ 55de2362d3Smrg#include "xf86Cursor.h" 56de2362d3Smrg 57de2362d3Smrg /* DDC support */ 58de2362d3Smrg#include "xf86DDC.h" 59de2362d3Smrg 60de2362d3Smrg /* Xv support */ 61de2362d3Smrg#include "xf86xv.h" 62de2362d3Smrg 63de2362d3Smrg#include "radeon_probe.h" 64de2362d3Smrg 65de2362d3Smrg /* DRI support */ 66de2362d3Smrg#include "xf86drm.h" 67de2362d3Smrg#include "radeon_drm.h" 68de2362d3Smrg 6918781e08Smrg#ifndef RADEON_GEM_NO_CPU_ACCESS 7018781e08Smrg#define RADEON_GEM_NO_CPU_ACCESS (1 << 4) 7118781e08Smrg#endif 7218781e08Smrg 73de2362d3Smrg#ifdef DAMAGE 74de2362d3Smrg#include "damage.h" 75de2362d3Smrg#include "globals.h" 76de2362d3Smrg#endif 77de2362d3Smrg 78de2362d3Smrg#include "xf86Crtc.h" 79de2362d3Smrg#include "X11/Xatom.h" 80de2362d3Smrg 81de2362d3Smrg#include "radeon_bo.h" 82de2362d3Smrg#include "radeon_cs.h" 83de2362d3Smrg#include "radeon_dri2.h" 84de2362d3Smrg#include "drmmode_display.h" 85de2362d3Smrg#include "radeon_surface.h" 8639413783Smrg#include "radeon_bo_helper.h" 87de2362d3Smrg 88de2362d3Smrg /* Render support */ 89de2362d3Smrg#ifdef RENDER 90de2362d3Smrg#include "picturestr.h" 91de2362d3Smrg#endif 92de2362d3Smrg 93de2362d3Smrg#include "compat-api.h" 94de2362d3Smrg 95de2362d3Smrg#include "simple_list.h" 96de2362d3Smrg#include "atipcirename.h" 97de2362d3Smrg 9818781e08Smrgstruct _SyncFence; 9918781e08Smrg 10018781e08Smrg#ifndef HAVE_REGIONDUPLICATE 10118781e08Smrg 10218781e08Smrgstatic inline RegionPtr 10318781e08SmrgRegionDuplicate(RegionPtr pOld) 10418781e08Smrg{ 10518781e08Smrg RegionPtr pNew; 10618781e08Smrg 10718781e08Smrg pNew = RegionCreate(&pOld->extents, 0); 10818781e08Smrg if (!pNew) 10918781e08Smrg return NULL; 11018781e08Smrg if (!RegionCopy(pNew, pOld)) { 11118781e08Smrg RegionDestroy(pNew); 11218781e08Smrg return NULL; 11318781e08Smrg } 11418781e08Smrg return pNew; 11518781e08Smrg} 11618781e08Smrg 11718781e08Smrg#endif 11818781e08Smrg 119de2362d3Smrg#ifndef MAX 120de2362d3Smrg#define MAX(a,b) ((a)>(b)?(a):(b)) 121de2362d3Smrg#endif 122de2362d3Smrg#ifndef MIN 123de2362d3Smrg#define MIN(a,b) ((a)>(b)?(b):(a)) 124de2362d3Smrg#endif 125de2362d3Smrg 126de2362d3Smrg#if HAVE_BYTESWAP_H 127de2362d3Smrg#include <byteswap.h> 128de2362d3Smrg#elif defined(USE_SYS_ENDIAN_H) 129de2362d3Smrg#include <sys/endian.h> 130de2362d3Smrg#else 131de2362d3Smrg#define bswap_16(value) \ 132de2362d3Smrg ((((value) & 0xff) << 8) | ((value) >> 8)) 133de2362d3Smrg 134de2362d3Smrg#define bswap_32(value) \ 135de2362d3Smrg (((uint32_t)bswap_16((uint16_t)((value) & 0xffff)) << 16) | \ 136de2362d3Smrg (uint32_t)bswap_16((uint16_t)((value) >> 16))) 137de2362d3Smrg 138de2362d3Smrg#define bswap_64(value) \ 139de2362d3Smrg (((uint64_t)bswap_32((uint32_t)((value) & 0xffffffff)) \ 140de2362d3Smrg << 32) | \ 141de2362d3Smrg (uint64_t)bswap_32((uint32_t)((value) >> 32))) 142de2362d3Smrg#endif 143de2362d3Smrg 144de2362d3Smrg#if X_BYTE_ORDER == X_BIG_ENDIAN 145de2362d3Smrg#define le32_to_cpu(x) bswap_32(x) 146de2362d3Smrg#define le16_to_cpu(x) bswap_16(x) 147de2362d3Smrg#define cpu_to_le32(x) bswap_32(x) 148de2362d3Smrg#define cpu_to_le16(x) bswap_16(x) 149de2362d3Smrg#else 150de2362d3Smrg#define le32_to_cpu(x) (x) 151de2362d3Smrg#define le16_to_cpu(x) (x) 152de2362d3Smrg#define cpu_to_le32(x) (x) 153de2362d3Smrg#define cpu_to_le16(x) (x) 154de2362d3Smrg#endif 155de2362d3Smrg 156de2362d3Smrg/* Provide substitutes for gcc's __FUNCTION__ on other compilers */ 157de2362d3Smrg#if !defined(__GNUC__) && !defined(__FUNCTION__) 158de2362d3Smrg# define __FUNCTION__ __func__ /* C99 */ 159de2362d3Smrg#endif 160de2362d3Smrg 161de2362d3Smrgtypedef enum { 16218781e08Smrg OPTION_ACCEL, 163de2362d3Smrg OPTION_SW_CURSOR, 164de2362d3Smrg OPTION_PAGE_FLIP, 165de2362d3Smrg OPTION_EXA_PIXMAPS, 166de2362d3Smrg OPTION_COLOR_TILING, 167de2362d3Smrg OPTION_COLOR_TILING_2D, 168de2362d3Smrg#ifdef RENDER 169de2362d3Smrg OPTION_RENDER_ACCEL, 170de2362d3Smrg OPTION_SUBPIXEL_ORDER, 171de2362d3Smrg#endif 172de2362d3Smrg OPTION_ACCELMETHOD, 173de2362d3Smrg OPTION_EXA_VSYNC, 174de2362d3Smrg OPTION_ZAPHOD_HEADS, 17518781e08Smrg OPTION_SWAPBUFFERS_WAIT, 17618781e08Smrg OPTION_DELETE_DP12, 17718781e08Smrg OPTION_DRI3, 17818781e08Smrg OPTION_DRI, 17918781e08Smrg OPTION_SHADOW_PRIMARY, 18018781e08Smrg OPTION_TEAR_FREE, 181de2362d3Smrg} RADEONOpts; 182de2362d3Smrg 183de2362d3Smrg 1848bf5c682Smrgstatic inline ScreenPtr 1858bf5c682Smrgradeon_master_screen(ScreenPtr screen) 1868bf5c682Smrg{ 1878bf5c682Smrg if (screen->current_master) 1888bf5c682Smrg return screen->current_master; 1898bf5c682Smrg 1908bf5c682Smrg return screen; 1918bf5c682Smrg} 1928bf5c682Smrg 1938bf5c682Smrgstatic inline ScreenPtr 1948bf5c682Smrgradeon_dirty_master(PixmapDirtyUpdatePtr dirty) 1958bf5c682Smrg{ 1968bf5c682Smrg return radeon_master_screen(dirty->slave_dst->drawable.pScreen); 1978bf5c682Smrg} 1988bf5c682Smrg 1998bf5c682Smrgstatic inline DrawablePtr 2008bf5c682Smrgradeon_dirty_src_drawable(PixmapDirtyUpdatePtr dirty) 2018bf5c682Smrg{ 2028bf5c682Smrg#ifdef HAS_DIRTYTRACKING_DRAWABLE_SRC 2038bf5c682Smrg return dirty->src; 2043ed65abbSmrg#else 2058bf5c682Smrg return &dirty->src->drawable; 20618781e08Smrg#endif 2078bf5c682Smrg} 2088bf5c682Smrg 2098bf5c682Smrgstatic inline Bool 2108bf5c682Smrgradeon_dirty_src_equals(PixmapDirtyUpdatePtr dirty, PixmapPtr pixmap) 2118bf5c682Smrg{ 2128bf5c682Smrg return radeon_dirty_src_drawable(dirty) == &pixmap->drawable; 2138bf5c682Smrg} 2148bf5c682Smrg 2150d16fef4Smrg 216de2362d3Smrg#define RADEON_VSYNC_TIMEOUT 20000 /* Maximum wait for VSYNC (in usecs) */ 217de2362d3Smrg 218de2362d3Smrg/* Buffer are aligned on 4096 byte boundaries */ 219de2362d3Smrg#define RADEON_GPU_PAGE_SIZE 4096 220de2362d3Smrg#define RADEON_BUFFER_ALIGN (RADEON_GPU_PAGE_SIZE - 1) 22118781e08Smrg 222de2362d3Smrg 223de2362d3Smrg#define xFixedToFloat(f) (((float) (f)) / 65536) 224de2362d3Smrg 225de2362d3Smrg#define RADEON_LOGLEVEL_DEBUG 4 226de2362d3Smrg 227de2362d3Smrg/* for Xv, outputs */ 228de2362d3Smrg#define MAKE_ATOM(a) MakeAtom(a, sizeof(a) - 1, TRUE) 229de2362d3Smrg 230de2362d3Smrg/* Other macros */ 231de2362d3Smrg#define RADEON_ALIGN(x,bytes) (((x) + ((bytes) - 1)) & ~((bytes) - 1)) 232de2362d3Smrg#define RADEONPTR(pScrn) ((RADEONInfoPtr)(pScrn)->driverPrivate) 233de2362d3Smrg 234de2362d3Smrg#define IS_RV100_VARIANT ((info->ChipFamily == CHIP_FAMILY_RV100) || \ 235de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV200) || \ 236de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS100) || \ 237de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS200) || \ 238de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV250) || \ 239de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV280) || \ 240de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS300)) 241de2362d3Smrg 242de2362d3Smrg 243de2362d3Smrg#define IS_R300_VARIANT ((info->ChipFamily == CHIP_FAMILY_R300) || \ 244de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV350) || \ 245de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_R350) || \ 246de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV380) || \ 247de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_R420) || \ 248de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV410) || \ 249de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS400) || \ 250de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS480)) 251de2362d3Smrg 252de2362d3Smrg#define IS_AVIVO_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV515)) 253de2362d3Smrg 254de2362d3Smrg#define IS_DCE3_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV620)) 255de2362d3Smrg 256de2362d3Smrg#define IS_DCE32_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV730)) 257de2362d3Smrg 258de2362d3Smrg#define IS_DCE4_VARIANT ((info->ChipFamily >= CHIP_FAMILY_CEDAR)) 259de2362d3Smrg 260de2362d3Smrg#define IS_DCE41_VARIANT ((info->ChipFamily >= CHIP_FAMILY_PALM)) 261de2362d3Smrg 262de2362d3Smrg#define IS_DCE5_VARIANT ((info->ChipFamily >= CHIP_FAMILY_BARTS)) 263de2362d3Smrg 264de2362d3Smrg#define IS_EVERGREEN_3D (info->ChipFamily >= CHIP_FAMILY_CEDAR) 265de2362d3Smrg 266de2362d3Smrg#define IS_R600_3D (info->ChipFamily >= CHIP_FAMILY_R600) 267de2362d3Smrg 268de2362d3Smrg#define IS_R500_3D ((info->ChipFamily == CHIP_FAMILY_RV515) || \ 269de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_R520) || \ 270de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV530) || \ 271de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_R580) || \ 272de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV560) || \ 273de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV570)) 274de2362d3Smrg 27518781e08Smrg/* RS6xx, RS740 are technically R4xx as well, but the 27618781e08Smrg * clipping hardware seems to follow the r3xx restrictions 27718781e08Smrg */ 278de2362d3Smrg#define IS_R400_3D ((info->ChipFamily == CHIP_FAMILY_R420) || \ 27918781e08Smrg (info->ChipFamily == CHIP_FAMILY_RV410)) 280de2362d3Smrg 281de2362d3Smrg#define IS_R300_3D ((info->ChipFamily == CHIP_FAMILY_R300) || \ 282de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV350) || \ 283de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_R350) || \ 284de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV380) || \ 285de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_R420) || \ 286de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV410) || \ 287de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS690) || \ 288de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS600) || \ 289de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS740) || \ 290de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS400) || \ 291de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS480)) 292de2362d3Smrg 293de2362d3Smrg#define IS_R200_3D ((info->ChipFamily == CHIP_FAMILY_RV250) || \ 294de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV280) || \ 295de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS300) || \ 296de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_R200)) 297de2362d3Smrg 29818781e08Smrg#define CURSOR_WIDTH 64 29918781e08Smrg#define CURSOR_HEIGHT 64 3000d16fef4Smrg 30118781e08Smrg#define CURSOR_WIDTH_CIK 128 30218781e08Smrg#define CURSOR_HEIGHT_CIK 128 3030d16fef4Smrg 30418781e08Smrg#ifdef USE_GLAMOR 3050d16fef4Smrg 30618781e08Smrgstruct radeon_pixmap { 30718781e08Smrg uint_fast32_t gpu_read; 30818781e08Smrg uint_fast32_t gpu_write; 3090d16fef4Smrg 31039413783Smrg struct radeon_buffer *bo; 3118bf5c682Smrg struct drmmode_fb *fb; 3120d2a5547Smrg Bool fb_failed; 31318781e08Smrg 31418781e08Smrg uint32_t tiling_flags; 31518781e08Smrg 31618781e08Smrg /* GEM handle for glamor-only pixmaps shared via DRI3 */ 31718781e08Smrg Bool handle_valid; 31818781e08Smrg uint32_t handle; 31918781e08Smrg}; 32018781e08Smrg 32118781e08Smrgextern DevPrivateKeyRec glamor_pixmap_index; 32218781e08Smrg 32318781e08Smrgstatic inline struct radeon_pixmap *radeon_get_pixmap_private(PixmapPtr pixmap) 32418781e08Smrg{ 32518781e08Smrg return dixGetPrivate(&pixmap->devPrivates, &glamor_pixmap_index); 32618781e08Smrg} 32718781e08Smrg 32818781e08Smrgstatic inline void radeon_set_pixmap_private(PixmapPtr pixmap, struct radeon_pixmap *priv) 32918781e08Smrg{ 33018781e08Smrg dixSetPrivate(&pixmap->devPrivates, &glamor_pixmap_index, priv); 33118781e08Smrg} 3320d16fef4Smrg 33318781e08Smrg#endif /* USE_GLAMOR */ 3340d16fef4Smrg 3350d16fef4Smrg 336de2362d3Smrgstruct radeon_exa_pixmap_priv { 33739413783Smrg struct radeon_buffer *bo; 3388bf5c682Smrg struct drmmode_fb *fb; 339de2362d3Smrg uint32_t tiling_flags; 340de2362d3Smrg struct radeon_surface surface; 341de2362d3Smrg Bool bo_mapped; 34218781e08Smrg Bool shared; 343de2362d3Smrg}; 344de2362d3Smrg 345de2362d3Smrg#define RADEON_2D_EXA_COPY 1 346de2362d3Smrg#define RADEON_2D_EXA_SOLID 2 347de2362d3Smrg 348de2362d3Smrgstruct radeon_2d_state { 349de2362d3Smrg int op; // 350de2362d3Smrg uint32_t dst_pitch_offset; 351de2362d3Smrg uint32_t src_pitch_offset; 352de2362d3Smrg uint32_t dp_gui_master_cntl; 353de2362d3Smrg uint32_t dp_cntl; 354de2362d3Smrg uint32_t dp_write_mask; 355de2362d3Smrg uint32_t dp_brush_frgd_clr; 356de2362d3Smrg uint32_t dp_brush_bkgd_clr; 357de2362d3Smrg uint32_t dp_src_frgd_clr; 358de2362d3Smrg uint32_t dp_src_bkgd_clr; 359de2362d3Smrg uint32_t default_sc_bottom_right; 36018781e08Smrg uint32_t dst_domain; 361de2362d3Smrg struct radeon_bo *dst_bo; 362de2362d3Smrg struct radeon_bo *src_bo; 363de2362d3Smrg}; 364de2362d3Smrg 365de2362d3Smrg#define DMA_BO_FREE_TIME 1000 366de2362d3Smrg 367de2362d3Smrgstruct radeon_dma_bo { 368de2362d3Smrg struct radeon_dma_bo *next, *prev; 369de2362d3Smrg struct radeon_bo *bo; 370de2362d3Smrg int expire_counter; 371de2362d3Smrg}; 372de2362d3Smrg 373de2362d3Smrgstruct r600_accel_object { 374de2362d3Smrg uint32_t pitch; 375de2362d3Smrg uint32_t width; 376de2362d3Smrg uint32_t height; 377de2362d3Smrg int bpp; 378de2362d3Smrg uint32_t domain; 379de2362d3Smrg struct radeon_bo *bo; 380de2362d3Smrg uint32_t tiling_flags; 381de2362d3Smrg struct radeon_surface *surface; 382de2362d3Smrg}; 383de2362d3Smrg 384de2362d3Smrgstruct radeon_vbo_object { 385de2362d3Smrg int vb_offset; 386de2362d3Smrg int vb_total; 387de2362d3Smrg uint32_t vb_size; 388de2362d3Smrg uint32_t vb_op_vert_size; 389de2362d3Smrg int32_t vb_start_op; 390de2362d3Smrg struct radeon_bo *vb_bo; 391de2362d3Smrg unsigned verts_per_op; 392de2362d3Smrg}; 393de2362d3Smrg 394de2362d3Smrgstruct radeon_accel_state { 39518781e08Smrg 396de2362d3Smrg /* Saved values for ScreenToScreenCopy */ 397de2362d3Smrg int xdir; 398de2362d3Smrg int ydir; 399de2362d3Smrg 400de2362d3Smrg /* render accel */ 401de2362d3Smrg unsigned short texW[2]; 402de2362d3Smrg unsigned short texH[2]; 403de2362d3Smrg Bool XInited3D; /* X itself has the 3D context */ 404de2362d3Smrg int num_gb_pipes; 405de2362d3Smrg Bool has_tcl; 406de2362d3Smrg Bool allowHWDFS; 407de2362d3Smrg 408de2362d3Smrg /* EXA */ 409de2362d3Smrg ExaDriverPtr exa; 410de2362d3Smrg int exaSyncMarker; 411de2362d3Smrg int exaMarkerSynced; 412de2362d3Smrg int engineMode; 413de2362d3Smrg#define EXA_ENGINEMODE_UNKNOWN 0 414de2362d3Smrg#define EXA_ENGINEMODE_2D 1 415de2362d3Smrg#define EXA_ENGINEMODE_3D 2 416de2362d3Smrg 417de2362d3Smrg int composite_op; 418de2362d3Smrg PicturePtr dst_pic; 419de2362d3Smrg PicturePtr msk_pic; 420de2362d3Smrg PicturePtr src_pic; 421de2362d3Smrg PixmapPtr dst_pix; 422de2362d3Smrg PixmapPtr msk_pix; 423de2362d3Smrg PixmapPtr src_pix; 424de2362d3Smrg Bool is_transform[2]; 425de2362d3Smrg PictTransform *transform[2]; 426de2362d3Smrg /* Whether we are tiling horizontally and vertically */ 427de2362d3Smrg Bool need_src_tile_x; 428de2362d3Smrg Bool need_src_tile_y; 429de2362d3Smrg /* Size of tiles ... set to 65536x65536 if not tiling in that direction */ 430de2362d3Smrg Bool src_tile_width; 431de2362d3Smrg Bool src_tile_height; 432de2362d3Smrg uint32_t *draw_header; 433de2362d3Smrg unsigned vtx_count; 434de2362d3Smrg unsigned num_vtx; 435de2362d3Smrg Bool vsync; 436de2362d3Smrg 437de2362d3Smrg struct radeon_vbo_object vbo; 438de2362d3Smrg struct radeon_vbo_object cbuf; 439de2362d3Smrg 440de2362d3Smrg /* where to discard IB from if we cancel operation */ 441de2362d3Smrg uint32_t ib_reset_op; 442de2362d3Smrg struct radeon_dma_bo bo_free; 443de2362d3Smrg struct radeon_dma_bo bo_wait; 444de2362d3Smrg struct radeon_dma_bo bo_reserved; 445de2362d3Smrg Bool use_vbos; 446de2362d3Smrg void (*finish_op)(ScrnInfoPtr, int); 447de2362d3Smrg // shader storage 448de2362d3Smrg struct radeon_bo *shaders_bo; 449de2362d3Smrg uint32_t solid_vs_offset; 450de2362d3Smrg uint32_t solid_ps_offset; 451de2362d3Smrg uint32_t copy_vs_offset; 452de2362d3Smrg uint32_t copy_ps_offset; 453de2362d3Smrg uint32_t comp_vs_offset; 454de2362d3Smrg uint32_t comp_ps_offset; 455de2362d3Smrg uint32_t xv_vs_offset; 456de2362d3Smrg uint32_t xv_ps_offset; 457de2362d3Smrg // shader consts 458de2362d3Smrg uint32_t solid_vs_const_offset; 459de2362d3Smrg uint32_t solid_ps_const_offset; 460de2362d3Smrg uint32_t copy_vs_const_offset; 461de2362d3Smrg uint32_t copy_ps_const_offset; 462de2362d3Smrg uint32_t comp_vs_const_offset; 463de2362d3Smrg uint32_t comp_ps_const_offset; 464de2362d3Smrg uint32_t comp_mask_ps_const_offset; 465de2362d3Smrg uint32_t xv_vs_const_offset; 466de2362d3Smrg uint32_t xv_ps_const_offset; 467de2362d3Smrg 468de2362d3Smrg //size/addr stuff 469de2362d3Smrg struct r600_accel_object src_obj[2]; 470de2362d3Smrg struct r600_accel_object dst_obj; 471de2362d3Smrg uint32_t src_size[2]; 472de2362d3Smrg uint32_t dst_size; 473de2362d3Smrg 474de2362d3Smrg uint32_t vs_size; 475de2362d3Smrg uint64_t vs_mc_addr; 476de2362d3Smrg uint32_t ps_size; 477de2362d3Smrg uint64_t ps_mc_addr; 478de2362d3Smrg 479de2362d3Smrg // solid/copy 48018781e08Smrg void *copy_area; 481de2362d3Smrg struct radeon_bo *copy_area_bo; 482de2362d3Smrg Bool same_surface; 483de2362d3Smrg int rop; 484de2362d3Smrg uint32_t planemask; 485de2362d3Smrg uint32_t fg; 486de2362d3Smrg 487de2362d3Smrg // composite 488de2362d3Smrg Bool component_alpha; 489de2362d3Smrg Bool src_alpha; 490de2362d3Smrg // vline 491de2362d3Smrg xf86CrtcPtr vline_crtc; 492de2362d3Smrg int vline_y1; 493de2362d3Smrg int vline_y2; 494de2362d3Smrg 49518781e08Smrg Bool force; 49618781e08Smrg}; 497de2362d3Smrg 49818781e08Smrgstruct radeon_client_priv { 49918781e08Smrg uint_fast32_t needs_flush; 5007314432eSmrg}; 5017314432eSmrg 5028bf5c682Smrgstruct radeon_device_priv { 5038bf5c682Smrg CursorPtr cursor; 5048bf5c682Smrg Bool sprite_visible; 5058bf5c682Smrg}; 5068bf5c682Smrg 5078bf5c682Smrgextern DevScreenPrivateKeyRec radeon_device_private_key; 5088bf5c682Smrg 509de2362d3Smrgtypedef struct { 510de2362d3Smrg EntityInfoPtr pEnt; 511de2362d3Smrg pciVideoPtr PciInfo; 512de2362d3Smrg int Chipset; 513de2362d3Smrg RADEONChipFamily ChipFamily; 51418781e08Smrg 5158bf5c682Smrg Bool (*CloseScreen)(ScreenPtr pScreen); 516de2362d3Smrg 517de2362d3Smrg void (*BlockHandler)(BLOCKHANDLER_ARGS_DECL); 518de2362d3Smrg 51918781e08Smrg void (*CreateFence) (ScreenPtr pScreen, struct _SyncFence *pFence, 52018781e08Smrg Bool initially_triggered); 5210d16fef4Smrg 522de2362d3Smrg int pix24bpp; /* Depth of pixmap for 24bpp fb */ 523de2362d3Smrg Bool dac6bits; /* Use 6 bit DAC? */ 524de2362d3Smrg 52518781e08Smrg int pixel_bytes; 526de2362d3Smrg 527de2362d3Smrg Bool directRenderingEnabled; 528de2362d3Smrg struct radeon_dri2 dri2; 529de2362d3Smrg 530de2362d3Smrg /* accel */ 531de2362d3Smrg Bool RenderAccel; /* Render */ 532de2362d3Smrg Bool allowColorTiling; 533de2362d3Smrg Bool allowColorTiling2D; 53418781e08Smrg int callback_event_type; 53518781e08Smrg uint_fast32_t gpu_flushed; 53618781e08Smrg uint_fast32_t gpu_synced; 537de2362d3Smrg struct radeon_accel_state *accel_state; 53818781e08Smrg PixmapPtr fbcon_pixmap; 539de2362d3Smrg Bool accelOn; 54018781e08Smrg Bool use_glamor; 54118781e08Smrg Bool shadow_primary; 5423ed65abbSmrg int tear_free; 543de2362d3Smrg Bool exa_pixmaps; 544de2362d3Smrg Bool exa_force_create; 545de2362d3Smrg XF86ModReqInfo exaReq; 54618781e08Smrg Bool is_fast_fb; /* use direct mapping for fast fb access */ 547de2362d3Smrg 548de2362d3Smrg unsigned int xv_max_width; 549de2362d3Smrg unsigned int xv_max_height; 550de2362d3Smrg 551de2362d3Smrg /* general */ 552de2362d3Smrg OptionInfoPtr Options; 553de2362d3Smrg 55418781e08Smrg DisplayModePtr currentMode; 555de2362d3Smrg 556de2362d3Smrg CreateScreenResourcesProcPtr CreateScreenResources; 55718781e08Smrg CreateWindowProcPtr CreateWindow; 5583ed65abbSmrg WindowExposuresProcPtr WindowExposures; 55939413783Smrg miPointerSpriteFuncPtr SpriteFuncs; 5608bf5c682Smrg 5618bf5c682Smrg /* Number of SW cursors currently visible on this screen */ 5628bf5c682Smrg int sprites_visible; 563de2362d3Smrg 564446f62d6Smrg int instance_id; 565de2362d3Smrg 566de2362d3Smrg Bool r600_shadow_fb; 567de2362d3Smrg void *fb_shadow; 568de2362d3Smrg 569de2362d3Smrg void (*reemit_current2d)(ScrnInfoPtr pScrn, int op); // emit the current 2D state into the IB 570de2362d3Smrg struct radeon_2d_state state_2d; 57139413783Smrg struct radeon_buffer *front_buffer; 572de2362d3Smrg struct radeon_bo_manager *bufmgr; 573de2362d3Smrg struct radeon_cs_manager *csm; 574de2362d3Smrg struct radeon_cs *cs; 575de2362d3Smrg 576de2362d3Smrg uint64_t vram_size; 577de2362d3Smrg uint64_t gart_size; 578de2362d3Smrg drmmode_rec drmmode; 57918781e08Smrg Bool drmmode_inited; 580de2362d3Smrg /* r6xx+ tile config */ 581de2362d3Smrg Bool have_tiling_info; 582de2362d3Smrg uint32_t tile_config; 583de2362d3Smrg int group_bytes; 584de2362d3Smrg int num_channels; 585de2362d3Smrg int num_banks; 586de2362d3Smrg int r7xx_bank_op; 587de2362d3Smrg struct radeon_surface_manager *surf_man; 588de2362d3Smrg struct radeon_surface front_surface; 589de2362d3Smrg 590de2362d3Smrg /* Xv bicubic filtering */ 591de2362d3Smrg struct radeon_bo *bicubic_bo; 59218781e08Smrg 593de2362d3Smrg /* kms pageflipping */ 594de2362d3Smrg Bool allowPageFlip; 595de2362d3Smrg 596de2362d3Smrg /* Perform vsync'ed SwapBuffers? */ 597de2362d3Smrg Bool swapBuffersWait; 598de2362d3Smrg 59918781e08Smrg /* cursor size */ 60018781e08Smrg int cursor_w; 60118781e08Smrg int cursor_h; 6020d16fef4Smrg 60318781e08Smrg /* If bit n of this field is set, xf86_config->crtc[n] currently can't 60418781e08Smrg * use the HW cursor 60518781e08Smrg */ 60618781e08Smrg unsigned hwcursor_disabled; 60718781e08Smrg 60818781e08Smrg#ifdef USE_GLAMOR 60939413783Smrg struct gbm_device *gbm; 61039413783Smrg 61118781e08Smrg struct { 61218781e08Smrg CreateGCProcPtr SavedCreateGC; 61318781e08Smrg RegionPtr (*SavedCopyArea)(DrawablePtr, DrawablePtr, GCPtr, int, int, 61418781e08Smrg int, int, int, int); 61518781e08Smrg void (*SavedPolyFillRect)(DrawablePtr, GCPtr, int, xRectangle*); 61618781e08Smrg CloseScreenProcPtr SavedCloseScreen; 61718781e08Smrg GetImageProcPtr SavedGetImage; 61818781e08Smrg GetSpansProcPtr SavedGetSpans; 61918781e08Smrg CreatePixmapProcPtr SavedCreatePixmap; 62018781e08Smrg DestroyPixmapProcPtr SavedDestroyPixmap; 62118781e08Smrg CopyWindowProcPtr SavedCopyWindow; 62218781e08Smrg ChangeWindowAttributesProcPtr SavedChangeWindowAttributes; 62318781e08Smrg BitmapToRegionProcPtr SavedBitmapToRegion; 62418781e08Smrg#ifdef RENDER 62518781e08Smrg CompositeProcPtr SavedComposite; 62618781e08Smrg TrianglesProcPtr SavedTriangles; 62718781e08Smrg GlyphsProcPtr SavedGlyphs; 62818781e08Smrg TrapezoidsProcPtr SavedTrapezoids; 62918781e08Smrg AddTrapsProcPtr SavedAddTraps; 63018781e08Smrg UnrealizeGlyphProcPtr SavedUnrealizeGlyph; 63118781e08Smrg#endif 63218781e08Smrg SharePixmapBackingProcPtr SavedSharePixmapBacking; 63318781e08Smrg SetSharedPixmapBackingProcPtr SavedSetSharedPixmapBacking; 63418781e08Smrg } glamor; 63518781e08Smrg#endif /* USE_GLAMOR */ 6368bf5c682Smrg 6378bf5c682Smrg xf86CrtcFuncsRec drmmode_crtc_funcs; 63818781e08Smrg} RADEONInfoRec, *RADEONInfoPtr; 639de2362d3Smrg 640de2362d3Smrg/* radeon_accel.c */ 641de2362d3Smrgextern Bool RADEONAccelInit(ScreenPtr pScreen); 642de2362d3Smrgextern void RADEONEngineInit(ScrnInfoPtr pScrn); 643de2362d3Smrgextern void RADEONCopySwap(uint8_t *dst, uint8_t *src, unsigned int size, int swap); 644de2362d3Smrgextern void RADEONInit3DEngine(ScrnInfoPtr pScrn); 645de2362d3Smrgextern int radeon_cs_space_remaining(ScrnInfoPtr pScrn); 646de2362d3Smrg 6478bf5c682Smrg/* radeon_bo_helper.c */ 64839413783Smrgextern Bool 64939413783Smrgradeon_surface_initialize(RADEONInfoPtr info, struct radeon_surface *surface, 65039413783Smrg int width, int height, int cpp, uint32_t tiling_flags, 65139413783Smrg int usage_hint); 65239413783Smrg 6538bf5c682Smrgextern Bool radeon_get_pixmap_handle(PixmapPtr pixmap, uint32_t *handle); 6548bf5c682Smrg 6557821949aSmrg/* radeon_commonfuncs.c */ 65618781e08Smrgextern void RADEONWaitForVLine(ScrnInfoPtr pScrn, PixmapPtr pPix, 65718781e08Smrg xf86CrtcPtr crtc, int start, int stop); 65818781e08Smrg 659de2362d3Smrg 660de2362d3Smrg/* radeon_exa.c */ 661de2362d3Smrgextern unsigned eg_tile_split(unsigned tile_split); 662de2362d3Smrgextern Bool radeon_transform_is_affine_or_scaled(PictTransformPtr t); 663de2362d3Smrg 664de2362d3Smrg/* radeon_exa_funcs.c */ 66518781e08Smrgextern Bool RADEONDrawInit(ScreenPtr pScreen); 666de2362d3Smrgextern Bool R600DrawInit(ScreenPtr pScreen); 667de2362d3Smrgextern Bool R600LoadShaders(ScrnInfoPtr pScrn); 668de2362d3Smrgextern Bool EVERGREENDrawInit(ScreenPtr pScreen); 669de2362d3Smrg 670de2362d3Smrg/* radeon_exa.c */ 671de2362d3Smrgextern Bool RADEONGetDatatypeBpp(int bpp, uint32_t *type); 672de2362d3Smrgextern Bool RADEONGetPixmapOffsetPitch(PixmapPtr pPix, 673de2362d3Smrg uint32_t *pitch_offset); 674de2362d3Smrg 67518781e08Smrg/* radeon_dri3.c */ 67618781e08SmrgBool radeon_dri3_screen_init(ScreenPtr screen); 67718781e08Smrg 67818781e08Smrg/* radeon_kms.c */ 6798bf5c682SmrgBool radeon_scanout_do_update(xf86CrtcPtr xf86_crtc, int scanout_id, 68039413783Smrg PixmapPtr src_pix, BoxRec extents); 6818bf5c682Smrgvoid RADEONWindowExposures_oneshot(WindowPtr pWin, RegionPtr pRegion 6828bf5c682Smrg#if XORG_VERSION_CURRENT < XORG_VERSION_NUMERIC(1,16,99,901,0) 6838bf5c682Smrg , RegionPtr pBSRegion 6848bf5c682Smrg#endif 6858bf5c682Smrg ); 68618781e08Smrg 68718781e08Smrg/* radeon_present.c */ 68818781e08SmrgBool radeon_present_screen_init(ScreenPtr screen); 68918781e08Smrg 69018781e08Smrg/* radeon_sync.c */ 69118781e08Smrgextern Bool radeon_sync_init(ScreenPtr screen); 69218781e08Smrgextern void radeon_sync_close(ScreenPtr screen); 6930d16fef4Smrg 694de2362d3Smrg/* radeon_video.c */ 695de2362d3Smrgextern void RADEONInitVideo(ScreenPtr pScreen); 696de2362d3Smrgextern void RADEONResetVideo(ScrnInfoPtr pScrn); 697de2362d3Smrgextern Bool radeon_load_bicubic_texture(ScrnInfoPtr pScrn); 698de2362d3Smrgextern xf86CrtcPtr radeon_pick_best_crtc(ScrnInfoPtr pScrn, 69918781e08Smrg Bool consider_disabled, 700de2362d3Smrg int x1, int x2, int y1, int y2); 701de2362d3Smrg 702de2362d3Smrgextern void radeon_cs_flush_indirect(ScrnInfoPtr pScrn); 703de2362d3Smrgextern void radeon_ddx_cs_start(ScrnInfoPtr pScrn, 704de2362d3Smrg int num, const char *file, 705de2362d3Smrg const char *func, int line); 70618781e08Smrgvoid radeon_kms_update_vram_limit(ScrnInfoPtr pScrn, uint32_t new_fb_size); 70718781e08Smrgextern RADEONEntPtr RADEONEntPriv(ScrnInfoPtr pScrn); 70818781e08Smrg 70918781e08Smrgstatic inline struct radeon_surface *radeon_get_pixmap_surface(PixmapPtr pPix) 71018781e08Smrg{ 71139413783Smrg struct radeon_exa_pixmap_priv *driver_priv = exaGetPixmapDriverPrivate(pPix); 71218781e08Smrg 71339413783Smrg return &driver_priv->surface; 71418781e08Smrg} 71518781e08Smrg 716de2362d3Smrguint32_t radeon_get_pixmap_tiling(PixmapPtr pPix); 717de2362d3Smrg 71839413783Smrgstatic inline Bool radeon_set_pixmap_bo(PixmapPtr pPix, struct radeon_buffer *bo) 71918781e08Smrg{ 7208bf5c682Smrg ScrnInfoPtr scrn = xf86ScreenToScrn(pPix->drawable.pScreen); 7218bf5c682Smrg RADEONEntPtr pRADEONEnt = RADEONEntPriv(scrn); 72218781e08Smrg#ifdef USE_GLAMOR 7238bf5c682Smrg RADEONInfoPtr info = RADEONPTR(scrn); 724de2362d3Smrg 72518781e08Smrg if (info->use_glamor) { 72618781e08Smrg struct radeon_pixmap *priv; 727de2362d3Smrg 72818781e08Smrg priv = radeon_get_pixmap_private(pPix); 72939413783Smrg if (!priv && !bo) 73018781e08Smrg return TRUE; 731de2362d3Smrg 73218781e08Smrg if (priv) { 73318781e08Smrg if (priv->bo) { 73418781e08Smrg if (priv->bo == bo) 73518781e08Smrg return TRUE; 7367314432eSmrg 73739413783Smrg radeon_buffer_unref(&priv->bo); 73839413783Smrg priv->handle_valid = FALSE; 73918781e08Smrg } 740de2362d3Smrg 7418bf5c682Smrg drmmode_fb_reference(pRADEONEnt->fd, &priv->fb, NULL); 7428bf5c682Smrg 74318781e08Smrg if (!bo) { 74418781e08Smrg free(priv); 74518781e08Smrg priv = NULL; 74618781e08Smrg } 74718781e08Smrg } 74818781e08Smrg 74918781e08Smrg if (bo) { 75018781e08Smrg if (!priv) { 75118781e08Smrg priv = calloc(1, sizeof (struct radeon_pixmap)); 75218781e08Smrg if (!priv) 75318781e08Smrg return FALSE; 75418781e08Smrg } 755de2362d3Smrg 75639413783Smrg radeon_buffer_ref(bo); 75718781e08Smrg priv->bo = bo; 75818781e08Smrg } 75918781e08Smrg 76018781e08Smrg radeon_set_pixmap_private(pPix, priv); 76139413783Smrg radeon_get_pixmap_tiling_flags(pPix); 76218781e08Smrg return TRUE; 76318781e08Smrg } else 76418781e08Smrg#endif /* USE_GLAMOR */ 76518781e08Smrg { 76618781e08Smrg struct radeon_exa_pixmap_priv *driver_priv; 76718781e08Smrg 76818781e08Smrg driver_priv = exaGetPixmapDriverPrivate(pPix); 76918781e08Smrg if (driver_priv) { 77018781e08Smrg uint32_t pitch; 77118781e08Smrg 77239413783Smrg radeon_buffer_unref(&driver_priv->bo); 7738bf5c682Smrg drmmode_fb_reference(pRADEONEnt->fd, &driver_priv->fb, NULL); 7748bf5c682Smrg 77518781e08Smrg driver_priv->bo = bo; 77618781e08Smrg 77739413783Smrg if (bo) { 77839413783Smrg radeon_buffer_ref(bo); 77939413783Smrg radeon_bo_get_tiling(bo->bo.radeon, &driver_priv->tiling_flags, 78039413783Smrg &pitch); 78139413783Smrg } else 78239413783Smrg driver_priv->tiling_flags = 0; 78339413783Smrg 78418781e08Smrg return TRUE; 78518781e08Smrg } 78618781e08Smrg 78718781e08Smrg return FALSE; 78818781e08Smrg } 78918781e08Smrg} 79018781e08Smrg 79139413783Smrgstatic inline struct radeon_buffer *radeon_get_pixmap_bo(PixmapPtr pPix) 79218781e08Smrg{ 79318781e08Smrg RADEONInfoPtr info = RADEONPTR(xf86ScreenToScrn(pPix->drawable.pScreen)); 7947d032622Smaya#ifdef USE_GLAMOR 79518781e08Smrg 79618781e08Smrg if (info->use_glamor) { 79718781e08Smrg struct radeon_pixmap *priv; 79818781e08Smrg priv = radeon_get_pixmap_private(pPix); 79918781e08Smrg return priv ? priv->bo : NULL; 80018781e08Smrg } else 80118781e08Smrg#endif 8027d032622Smaya if (info->accelOn) { 80318781e08Smrg struct radeon_exa_pixmap_priv *driver_priv; 80418781e08Smrg driver_priv = exaGetPixmapDriverPrivate(pPix); 80518781e08Smrg return driver_priv ? driver_priv->bo : NULL; 80618781e08Smrg } 80718781e08Smrg 80818781e08Smrg return NULL; 80918781e08Smrg} 81018781e08Smrg 81118781e08Smrgstatic inline Bool radeon_get_pixmap_shared(PixmapPtr pPix) 81218781e08Smrg{ 81318781e08Smrg#ifdef USE_GLAMOR 81418781e08Smrg RADEONInfoPtr info = RADEONPTR(xf86ScreenToScrn(pPix->drawable.pScreen)); 81518781e08Smrg 81618781e08Smrg if (info->use_glamor) { 81718781e08Smrg ErrorF("glamor sharing todo\n"); 81818781e08Smrg return FALSE; 81918781e08Smrg } else 82018781e08Smrg#endif 82118781e08Smrg { 82218781e08Smrg struct radeon_exa_pixmap_priv *driver_priv; 82318781e08Smrg driver_priv = exaGetPixmapDriverPrivate(pPix); 82418781e08Smrg return driver_priv->shared; 82518781e08Smrg } 82618781e08Smrg return FALSE; 82718781e08Smrg} 828de2362d3Smrg 8298bf5c682Smrgstatic inline struct drmmode_fb* 8308bf5c682Smrgradeon_fb_create(ScrnInfoPtr scrn, int drm_fd, uint32_t width, uint32_t height, 8318bf5c682Smrg uint32_t pitch, uint32_t handle) 8328bf5c682Smrg{ 8338bf5c682Smrg struct drmmode_fb *fb = malloc(sizeof(*fb)); 8348bf5c682Smrg 8358bf5c682Smrg if (!fb) 8368bf5c682Smrg return NULL; 8378bf5c682Smrg 8388bf5c682Smrg fb->refcnt = 1; 8398bf5c682Smrg if (drmModeAddFB(drm_fd, width, height, scrn->depth, scrn->bitsPerPixel, 8408bf5c682Smrg pitch, handle, &fb->handle) == 0) 8418bf5c682Smrg return fb; 8428bf5c682Smrg 8438bf5c682Smrg free(fb); 8448bf5c682Smrg return NULL; 8458bf5c682Smrg} 8468bf5c682Smrg 8478bf5c682Smrgstatic inline struct drmmode_fb** 8488bf5c682Smrgradeon_pixmap_get_fb_ptr(PixmapPtr pix) 8498bf5c682Smrg{ 8508bf5c682Smrg ScrnInfoPtr scrn = xf86ScreenToScrn(pix->drawable.pScreen); 8518bf5c682Smrg RADEONInfoPtr info = RADEONPTR(scrn); 8528bf5c682Smrg 8538bf5c682Smrg#ifdef USE_GLAMOR 8548bf5c682Smrg if (info->use_glamor) { 8558bf5c682Smrg struct radeon_pixmap *priv = radeon_get_pixmap_private(pix); 8568bf5c682Smrg 8578bf5c682Smrg if (!priv) 8588bf5c682Smrg return NULL; 8598bf5c682Smrg 8608bf5c682Smrg return &priv->fb; 8618bf5c682Smrg } else 8628bf5c682Smrg#endif 8638bf5c682Smrg if (info->accelOn) 8648bf5c682Smrg { 8658bf5c682Smrg struct radeon_exa_pixmap_priv *driver_priv = 8668bf5c682Smrg exaGetPixmapDriverPrivate(pix); 8678bf5c682Smrg 8688bf5c682Smrg if (!driver_priv) 8698bf5c682Smrg return NULL; 8708bf5c682Smrg 8718bf5c682Smrg return &driver_priv->fb; 8728bf5c682Smrg } 8738bf5c682Smrg 8748bf5c682Smrg return NULL; 8758bf5c682Smrg} 8768bf5c682Smrg 8778bf5c682Smrgstatic inline struct drmmode_fb* 8788bf5c682Smrgradeon_pixmap_get_fb(PixmapPtr pix) 8798bf5c682Smrg{ 8808bf5c682Smrg struct drmmode_fb **fb_ptr = radeon_pixmap_get_fb_ptr(pix); 8810d2a5547Smrg uint32_t handle; 8820d2a5547Smrg 8830d2a5547Smrg if (fb_ptr && *fb_ptr) 8840d2a5547Smrg return *fb_ptr; 8850d2a5547Smrg 8860d2a5547Smrg if (radeon_get_pixmap_handle(pix, &handle)) { 8870d2a5547Smrg ScrnInfoPtr scrn = xf86ScreenToScrn(pix->drawable.pScreen); 8880d2a5547Smrg RADEONEntPtr pRADEONEnt = RADEONEntPriv(scrn); 8890d2a5547Smrg 8900d2a5547Smrg if (!fb_ptr) 8910d2a5547Smrg fb_ptr = radeon_pixmap_get_fb_ptr(pix); 8920d2a5547Smrg 8930d2a5547Smrg *fb_ptr = radeon_fb_create(scrn, pRADEONEnt->fd, 8940d2a5547Smrg pix->drawable.width, 8950d2a5547Smrg pix->drawable.height, pix->devKind, 8960d2a5547Smrg handle); 8978bf5c682Smrg } 8988bf5c682Smrg 8997d032622Smaya return fb_ptr ? *fb_ptr : NULL; 9008bf5c682Smrg} 9018bf5c682Smrg 90239413783Smrg 903de2362d3Smrg#define CP_PACKET0(reg, n) \ 904de2362d3Smrg (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2)) 905de2362d3Smrg#define CP_PACKET1(reg0, reg1) \ 906de2362d3Smrg (RADEON_CP_PACKET1 | (((reg1) >> 2) << 11) | ((reg0) >> 2)) 907de2362d3Smrg#define CP_PACKET2() \ 908de2362d3Smrg (RADEON_CP_PACKET2) 909de2362d3Smrg#define CP_PACKET3(pkt, n) \ 910de2362d3Smrg (RADEON_CP_PACKET3 | (pkt) | ((n) << 16)) 911de2362d3Smrg 912de2362d3Smrg 913de2362d3Smrg#define RADEON_VERBOSE 0 914de2362d3Smrg 915de2362d3Smrg#define BEGIN_RING(n) do { \ 916de2362d3Smrg if (RADEON_VERBOSE) { \ 917de2362d3Smrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, \ 918de2362d3Smrg "BEGIN_RING(%d) in %s\n", (unsigned int)n, __FUNCTION__);\ 919de2362d3Smrg } \ 92018781e08Smrg radeon_ddx_cs_start(pScrn, n, __FILE__, __func__, __LINE__); \ 921de2362d3Smrg} while (0) 922de2362d3Smrg 923de2362d3Smrg#define ADVANCE_RING() do { \ 92418781e08Smrg radeon_cs_end(info->cs, __FILE__, __func__, __LINE__); \ 925de2362d3Smrg } while (0) 926de2362d3Smrg 927de2362d3Smrg#define OUT_RING(x) do { \ 928de2362d3Smrg if (RADEON_VERBOSE) { \ 929de2362d3Smrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, \ 930de2362d3Smrg " OUT_RING(0x%08x)\n", (unsigned int)(x)); \ 931de2362d3Smrg } \ 93218781e08Smrg radeon_cs_write_dword(info->cs, (x)); \ 933de2362d3Smrg} while (0) 934de2362d3Smrg 935de2362d3Smrg#define OUT_RING_REG(reg, val) \ 936de2362d3Smrgdo { \ 937de2362d3Smrg OUT_RING(CP_PACKET0(reg, 0)); \ 938de2362d3Smrg OUT_RING(val); \ 939de2362d3Smrg} while (0) 940de2362d3Smrg 941de2362d3Smrg#define OUT_RING_RELOC(x, read_domains, write_domain) \ 942de2362d3Smrg do { \ 943de2362d3Smrg int _ret; \ 944de2362d3Smrg _ret = radeon_cs_write_reloc(info->cs, x, read_domains, write_domain, 0); \ 945de2362d3Smrg if (_ret) ErrorF("reloc emit failure %d\n", _ret); \ 946de2362d3Smrg } while(0) 947de2362d3Smrg 948de2362d3Smrg 949de2362d3Smrg#define FLUSH_RING() \ 950de2362d3Smrgdo { \ 951de2362d3Smrg if (RADEON_VERBOSE) \ 952de2362d3Smrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, \ 953de2362d3Smrg "FLUSH_RING in %s\n", __FUNCTION__); \ 95418781e08Smrg radeon_cs_flush_indirect(pScrn); \ 955de2362d3Smrg} while (0) 956de2362d3Smrg 957de2362d3Smrg#define CS_FULL(cs) ((cs)->cdw > 15 * 1024) 958de2362d3Smrg 959de2362d3Smrg#define RADEON_SWITCH_TO_2D() \ 960de2362d3Smrgdo { \ 961de2362d3Smrg uint32_t flush = 0; \ 962de2362d3Smrg switch (info->accel_state->engineMode) { \ 963de2362d3Smrg case EXA_ENGINEMODE_UNKNOWN: \ 964de2362d3Smrg flush = 1; \ 965de2362d3Smrg break; \ 966de2362d3Smrg case EXA_ENGINEMODE_3D: \ 96718781e08Smrg flush = CS_FULL(info->cs); \ 968de2362d3Smrg break; \ 969de2362d3Smrg case EXA_ENGINEMODE_2D: \ 97018781e08Smrg flush = CS_FULL(info->cs); \ 971de2362d3Smrg break; \ 972de2362d3Smrg } \ 973de2362d3Smrg if (flush) { \ 97418781e08Smrg radeon_cs_flush_indirect(pScrn); \ 975de2362d3Smrg } \ 976de2362d3Smrg info->accel_state->engineMode = EXA_ENGINEMODE_2D; \ 977de2362d3Smrg} while (0); 978de2362d3Smrg 979de2362d3Smrg#define RADEON_SWITCH_TO_3D() \ 980de2362d3Smrgdo { \ 981de2362d3Smrg uint32_t flush = 0; \ 982de2362d3Smrg switch (info->accel_state->engineMode) { \ 983de2362d3Smrg case EXA_ENGINEMODE_UNKNOWN: \ 984de2362d3Smrg flush = 1; \ 985de2362d3Smrg break; \ 986de2362d3Smrg case EXA_ENGINEMODE_2D: \ 98718781e08Smrg flush = CS_FULL(info->cs); \ 988de2362d3Smrg break; \ 989de2362d3Smrg case EXA_ENGINEMODE_3D: \ 99018781e08Smrg flush = CS_FULL(info->cs); \ 991de2362d3Smrg break; \ 992de2362d3Smrg } \ 993de2362d3Smrg if (flush) { \ 99418781e08Smrg radeon_cs_flush_indirect(pScrn); \ 995de2362d3Smrg } \ 996de2362d3Smrg if (!info->accel_state->XInited3D) \ 997de2362d3Smrg RADEONInit3DEngine(pScrn); \ 998de2362d3Smrg info->accel_state->engineMode = EXA_ENGINEMODE_3D; \ 999de2362d3Smrg} while (0); 1000de2362d3Smrg 100118781e08Smrg /* Memory mapped register access macros */ 100218781e08Smrg 100318781e08Smrg#define BEGIN_ACCEL_RELOC(n, r) do { \ 100418781e08Smrg int _nqw = (n) + (r); \ 100518781e08Smrg BEGIN_RING(2*_nqw); \ 100618781e08Smrg } while (0) 100718781e08Smrg 100818781e08Smrg#define EMIT_OFFSET(reg, value, pPix, rd, wd) do { \ 100918781e08Smrg driver_priv = exaGetPixmapDriverPrivate(pPix); \ 101018781e08Smrg OUT_RING_REG((reg), (value)); \ 101139413783Smrg OUT_RING_RELOC(driver_priv->bo->bo.radeon, (rd), (wd)); \ 101218781e08Smrg } while(0) 101318781e08Smrg 101418781e08Smrg#define EMIT_READ_OFFSET(reg, value, pPix) EMIT_OFFSET(reg, value, pPix, (RADEON_GEM_DOMAIN_VRAM | RADEON_GEM_DOMAIN_GTT), 0) 101518781e08Smrg#define EMIT_WRITE_OFFSET(reg, value, pPix) EMIT_OFFSET(reg, value, pPix, 0, RADEON_GEM_DOMAIN_VRAM) 101618781e08Smrg 101718781e08Smrg#define OUT_TEXTURE_REG(reg, offset, bo) do { \ 101818781e08Smrg OUT_RING_REG((reg), (offset)); \ 101918781e08Smrg OUT_RING_RELOC((bo), RADEON_GEM_DOMAIN_VRAM | RADEON_GEM_DOMAIN_GTT, 0); \ 102018781e08Smrg } while(0) 102118781e08Smrg 102218781e08Smrg#define EMIT_COLORPITCH(reg, value, pPix) do { \ 102318781e08Smrg driver_priv = exaGetPixmapDriverPrivate(pPix); \ 102418781e08Smrg OUT_RING_REG((reg), value); \ 102539413783Smrg OUT_RING_RELOC(driver_priv->bo->bo.radeon, 0, RADEON_GEM_DOMAIN_VRAM); \ 102618781e08Smrg} while(0) 1027de2362d3Smrg 1028de2362d3Smrgstatic __inline__ void RADEON_SYNC(RADEONInfoPtr info, ScrnInfoPtr pScrn) 1029de2362d3Smrg{ 103018781e08Smrg if (pScrn->pScreen) 1031de2362d3Smrg exaWaitSync(pScrn->pScreen); 1032de2362d3Smrg} 1033de2362d3Smrg 103418781e08Smrgenum { 103518781e08Smrg RADEON_CREATE_PIXMAP_SCANOUT = 0x02000000, 103618781e08Smrg RADEON_CREATE_PIXMAP_DRI2 = 0x04000000, 103718781e08Smrg RADEON_CREATE_PIXMAP_TILING_MICRO_SQUARE = 0x08000000, 103818781e08Smrg RADEON_CREATE_PIXMAP_TILING_MACRO = 0x10000000, 103918781e08Smrg RADEON_CREATE_PIXMAP_TILING_MICRO = 0x20000000, 104018781e08Smrg RADEON_CREATE_PIXMAP_DEPTH = 0x40000000, /* for r200 */ 104118781e08Smrg RADEON_CREATE_PIXMAP_SZBUFFER = 0x80000000, /* for eg */ 104218781e08Smrg}; 1043de2362d3Smrg 104418781e08Smrg#define RADEON_CREATE_PIXMAP_TILING_FLAGS \ 104518781e08Smrg (RADEON_CREATE_PIXMAP_TILING_MICRO_SQUARE | \ 104618781e08Smrg RADEON_CREATE_PIXMAP_TILING_MACRO | \ 104718781e08Smrg RADEON_CREATE_PIXMAP_TILING_MICRO | \ 104818781e08Smrg RADEON_CREATE_PIXMAP_DEPTH | \ 104918781e08Smrg RADEON_CREATE_PIXMAP_SZBUFFER) 105018781e08Smrg 105118781e08Smrg 105218781e08Smrg/* Compute log base 2 of val. */ 105318781e08Smrgstatic __inline__ int 105418781e08SmrgRADEONLog2(int val) 1055de2362d3Smrg{ 10563ed65abbSmrg return 31 - __builtin_clz(val); 1057de2362d3Smrg} 1058de2362d3Smrg 105918781e08Smrg#define RADEON_TILING_MASK 0xff 106018781e08Smrg#define RADEON_TILING_LINEAR 0x0 1061de2362d3Smrg 1062de2362d3Smrg#endif /* _RADEON_H_ */ 1063