radeon.h revision 68105dcb
1209ff23fSmrg/*
2209ff23fSmrg * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3209ff23fSmrg *                VA Linux Systems Inc., Fremont, California.
4209ff23fSmrg *
5209ff23fSmrg * All Rights Reserved.
6209ff23fSmrg *
7209ff23fSmrg * Permission is hereby granted, free of charge, to any person obtaining
8209ff23fSmrg * a copy of this software and associated documentation files (the
9209ff23fSmrg * "Software"), to deal in the Software without restriction, including
10209ff23fSmrg * without limitation on the rights to use, copy, modify, merge,
11209ff23fSmrg * publish, distribute, sublicense, and/or sell copies of the Software,
12209ff23fSmrg * and to permit persons to whom the Software is furnished to do so,
13209ff23fSmrg * subject to the following conditions:
14209ff23fSmrg *
15209ff23fSmrg * The above copyright notice and this permission notice (including the
16209ff23fSmrg * next paragraph) shall be included in all copies or substantial
17209ff23fSmrg * portions of the Software.
18209ff23fSmrg *
19209ff23fSmrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
20209ff23fSmrg * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21209ff23fSmrg * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
22209ff23fSmrg * NON-INFRINGEMENT.  IN NO EVENT SHALL ATI, VA LINUX SYSTEMS AND/OR
23209ff23fSmrg * THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
24209ff23fSmrg * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
25209ff23fSmrg * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
26209ff23fSmrg * DEALINGS IN THE SOFTWARE.
27209ff23fSmrg */
28209ff23fSmrg
29209ff23fSmrg/*
30209ff23fSmrg * Authors:
31209ff23fSmrg *   Kevin E. Martin <martin@xfree86.org>
32209ff23fSmrg *   Rickard E. Faith <faith@valinux.com>
33209ff23fSmrg *   Alan Hourihane <alanh@fairlite.demon.co.uk>
34209ff23fSmrg *
35209ff23fSmrg */
36209ff23fSmrg
37209ff23fSmrg#ifndef _RADEON_H_
38209ff23fSmrg#define _RADEON_H_
39209ff23fSmrg
40209ff23fSmrg#include <stdlib.h>		/* For abs() */
41209ff23fSmrg#include <unistd.h>		/* For usleep() */
42209ff23fSmrg#include <sys/time.h>		/* For gettimeofday() */
43209ff23fSmrg
44209ff23fSmrg#include "config.h"
4568105dcbSveego
46209ff23fSmrg#include "xf86str.h"
47209ff23fSmrg#include "compiler.h"
48209ff23fSmrg#include "xf86fbman.h"
49209ff23fSmrg
50209ff23fSmrg				/* PCI support */
51209ff23fSmrg#include "xf86Pci.h"
52209ff23fSmrg
53209ff23fSmrg#ifdef USE_EXA
54209ff23fSmrg#include "exa.h"
55209ff23fSmrg#endif
56209ff23fSmrg#ifdef USE_XAA
57209ff23fSmrg#include "xaa.h"
58209ff23fSmrg#endif
59209ff23fSmrg
60209ff23fSmrg				/* Exa and Cursor Support */
61209ff23fSmrg#include "vbe.h"
62209ff23fSmrg#include "xf86Cursor.h"
63209ff23fSmrg
64209ff23fSmrg				/* DDC support */
65209ff23fSmrg#include "xf86DDC.h"
66209ff23fSmrg
67209ff23fSmrg				/* Xv support */
68209ff23fSmrg#include "xf86xv.h"
69209ff23fSmrg
70209ff23fSmrg#include "radeon_probe.h"
71209ff23fSmrg#include "radeon_tv.h"
72209ff23fSmrg
73209ff23fSmrg				/* DRI support */
74209ff23fSmrg#ifdef XF86DRI
75209ff23fSmrg#define _XF86DRI_SERVER_
76209ff23fSmrg#include "dri.h"
77209ff23fSmrg#include "GL/glxint.h"
78b7e1c893Smrg#include "xf86drm.h"
79ad43ddacSmrg#include "radeon_drm.h"
80b7e1c893Smrg
81209ff23fSmrg#ifdef DAMAGE
82209ff23fSmrg#include "damage.h"
83209ff23fSmrg#include "globals.h"
84209ff23fSmrg#endif
85209ff23fSmrg#endif
86209ff23fSmrg
87209ff23fSmrg#include "xf86Crtc.h"
88209ff23fSmrg#include "X11/Xatom.h"
89209ff23fSmrg
90ad43ddacSmrg#ifdef XF86DRM_MODE
91ad43ddacSmrg#include "radeon_bo.h"
92ad43ddacSmrg#include "radeon_cs.h"
93ad43ddacSmrg#include "radeon_dri2.h"
94ad43ddacSmrg#include "drmmode_display.h"
9540732134Srjs#include "radeon_surface.h"
96ad43ddacSmrg#else
97ad43ddacSmrg#include "radeon_dummy_bufmgr.h"
98ad43ddacSmrg#endif
99ad43ddacSmrg
100209ff23fSmrg				/* Render support */
101209ff23fSmrg#ifdef RENDER
102209ff23fSmrg#include "picturestr.h"
103209ff23fSmrg#endif
104209ff23fSmrg
10568105dcbSveego#include "compat-api.h"
10668105dcbSveego
107ad43ddacSmrg#include "simple_list.h"
108209ff23fSmrg#include "atipcirename.h"
109209ff23fSmrg
110209ff23fSmrg#ifndef MAX
111209ff23fSmrg#define MAX(a,b) ((a)>(b)?(a):(b))
112209ff23fSmrg#endif
113209ff23fSmrg#ifndef MIN
114209ff23fSmrg#define MIN(a,b) ((a)>(b)?(b):(a))
115209ff23fSmrg#endif
116209ff23fSmrg
117b7e1c893Smrg#if HAVE_BYTESWAP_H
118b7e1c893Smrg#include <byteswap.h>
119b7e1c893Smrg#elif defined(USE_SYS_ENDIAN_H)
120b7e1c893Smrg#include <sys/endian.h>
121b7e1c893Smrg#else
122b7e1c893Smrg#define bswap_16(value)  \
123b7e1c893Smrg        ((((value) & 0xff) << 8) | ((value) >> 8))
124b7e1c893Smrg
125b7e1c893Smrg#define bswap_32(value) \
126b7e1c893Smrg        (((uint32_t)bswap_16((uint16_t)((value) & 0xffff)) << 16) | \
127b7e1c893Smrg        (uint32_t)bswap_16((uint16_t)((value) >> 16)))
128b7e1c893Smrg
129b7e1c893Smrg#define bswap_64(value) \
130b7e1c893Smrg        (((uint64_t)bswap_32((uint32_t)((value) & 0xffffffff)) \
131b7e1c893Smrg            << 32) | \
132b7e1c893Smrg        (uint64_t)bswap_32((uint32_t)((value) >> 32)))
133b7e1c893Smrg#endif
134b7e1c893Smrg
135b7e1c893Smrg#if X_BYTE_ORDER == X_BIG_ENDIAN
136b7e1c893Smrg#define le32_to_cpu(x) bswap_32(x)
137b7e1c893Smrg#define le16_to_cpu(x) bswap_16(x)
138b7e1c893Smrg#define cpu_to_le32(x) bswap_32(x)
139b7e1c893Smrg#define cpu_to_le16(x) bswap_16(x)
140b7e1c893Smrg#else
141b7e1c893Smrg#define le32_to_cpu(x) (x)
142b7e1c893Smrg#define le16_to_cpu(x) (x)
143b7e1c893Smrg#define cpu_to_le32(x) (x)
144b7e1c893Smrg#define cpu_to_le16(x) (x)
145b7e1c893Smrg#endif
146b7e1c893Smrg
147209ff23fSmrg/* Provide substitutes for gcc's __FUNCTION__ on other compilers */
148209ff23fSmrg#if !defined(__GNUC__) && !defined(__FUNCTION__)
149209ff23fSmrg# define __FUNCTION__ __func__		/* C99 */
150209ff23fSmrg#endif
151209ff23fSmrg
152209ff23fSmrg#ifndef HAVE_XF86MODEBANDWIDTH
153209ff23fSmrgextern unsigned int xf86ModeBandwidth(DisplayModePtr mode, int depth);
154209ff23fSmrg#define MODE_BANDWIDTH MODE_BAD
155209ff23fSmrg#endif
156209ff23fSmrg
157209ff23fSmrgtypedef enum {
158209ff23fSmrg    OPTION_NOACCEL,
159209ff23fSmrg    OPTION_SW_CURSOR,
160209ff23fSmrg    OPTION_DAC_6BIT,
161209ff23fSmrg    OPTION_DAC_8BIT,
162209ff23fSmrg#ifdef XF86DRI
163209ff23fSmrg    OPTION_BUS_TYPE,
164209ff23fSmrg    OPTION_CP_PIO,
165209ff23fSmrg    OPTION_USEC_TIMEOUT,
166209ff23fSmrg    OPTION_AGP_MODE,
167209ff23fSmrg    OPTION_AGP_FW,
168209ff23fSmrg    OPTION_GART_SIZE,
169209ff23fSmrg    OPTION_GART_SIZE_OLD,
170209ff23fSmrg    OPTION_RING_SIZE,
171209ff23fSmrg    OPTION_BUFFER_SIZE,
172209ff23fSmrg    OPTION_DEPTH_MOVE,
173209ff23fSmrg    OPTION_PAGE_FLIP,
174209ff23fSmrg    OPTION_NO_BACKBUFFER,
175209ff23fSmrg    OPTION_XV_DMA,
176209ff23fSmrg    OPTION_FBTEX_PERCENT,
177209ff23fSmrg    OPTION_DEPTH_BITS,
178209ff23fSmrg    OPTION_PCIAPER_SIZE,
179209ff23fSmrg#ifdef USE_EXA
180209ff23fSmrg    OPTION_ACCEL_DFS,
181ad43ddacSmrg    OPTION_EXA_PIXMAPS,
182209ff23fSmrg#endif
183209ff23fSmrg#endif
184209ff23fSmrg    OPTION_IGNORE_EDID,
185ad43ddacSmrg    OPTION_CUSTOM_EDID,
186209ff23fSmrg    OPTION_DISP_PRIORITY,
187209ff23fSmrg    OPTION_PANEL_SIZE,
188209ff23fSmrg    OPTION_MIN_DOTCLOCK,
189209ff23fSmrg    OPTION_COLOR_TILING,
19040732134Srjs    OPTION_COLOR_TILING_2D,
191209ff23fSmrg#ifdef XvExtension
192209ff23fSmrg    OPTION_VIDEO_KEY,
193209ff23fSmrg    OPTION_RAGE_THEATRE_CRYSTAL,
194209ff23fSmrg    OPTION_RAGE_THEATRE_TUNER_PORT,
195209ff23fSmrg    OPTION_RAGE_THEATRE_COMPOSITE_PORT,
196209ff23fSmrg    OPTION_RAGE_THEATRE_SVIDEO_PORT,
197209ff23fSmrg    OPTION_TUNER_TYPE,
198209ff23fSmrg    OPTION_RAGE_THEATRE_MICROC_PATH,
199209ff23fSmrg    OPTION_RAGE_THEATRE_MICROC_TYPE,
200209ff23fSmrg    OPTION_SCALER_WIDTH,
201209ff23fSmrg#endif
202209ff23fSmrg#ifdef RENDER
203209ff23fSmrg    OPTION_RENDER_ACCEL,
204209ff23fSmrg    OPTION_SUBPIXEL_ORDER,
205209ff23fSmrg#endif
206209ff23fSmrg    OPTION_SHOWCACHE,
207ad43ddacSmrg    OPTION_CLOCK_GATING,
208209ff23fSmrg    OPTION_BIOS_HOTKEYS,
209209ff23fSmrg    OPTION_VGA_ACCESS,
210209ff23fSmrg    OPTION_REVERSE_DDC,
211209ff23fSmrg    OPTION_LVDS_PROBE_PLL,
212209ff23fSmrg    OPTION_ACCELMETHOD,
213209ff23fSmrg    OPTION_CONNECTORTABLE,
214209ff23fSmrg    OPTION_DRI,
215209ff23fSmrg    OPTION_DEFAULT_CONNECTOR_TABLE,
216209ff23fSmrg#if defined(__powerpc__)
217209ff23fSmrg    OPTION_MAC_MODEL,
218209ff23fSmrg#endif
219209ff23fSmrg    OPTION_DEFAULT_TMDS_PLL,
220209ff23fSmrg    OPTION_TVDAC_LOAD_DETECT,
221209ff23fSmrg    OPTION_FORCE_TVOUT,
222209ff23fSmrg    OPTION_TVSTD,
223209ff23fSmrg    OPTION_IGNORE_LID_STATUS,
224209ff23fSmrg    OPTION_DEFAULT_TVDAC_ADJ,
225b7e1c893Smrg    OPTION_INT10,
226b7e1c893Smrg    OPTION_EXA_VSYNC,
227b7e1c893Smrg    OPTION_ATOM_TVOUT,
228ad43ddacSmrg    OPTION_R4XX_ATOM,
229ad43ddacSmrg    OPTION_FORCE_LOW_POWER,
230ad43ddacSmrg    OPTION_DYNAMIC_PM,
231ad43ddacSmrg    OPTION_NEW_PLL,
232921a55d8Smrg    OPTION_ZAPHOD_HEADS,
233921a55d8Smrg    OPTION_SWAPBUFFERS_WAIT
234209ff23fSmrg} RADEONOpts;
235209ff23fSmrg
236209ff23fSmrg
237209ff23fSmrg#define RADEON_IDLE_RETRY      16 /* Fall out of idle loops after this count */
238209ff23fSmrg#define RADEON_TIMEOUT    2000000 /* Fall out of wait loops after this count */
239209ff23fSmrg
240209ff23fSmrg#define RADEON_VSYNC_TIMEOUT	20000 /* Maximum wait for VSYNC (in usecs) */
241209ff23fSmrg
242209ff23fSmrg/* Buffer are aligned on 4096 byte boundaries */
243ad43ddacSmrg#define RADEON_GPU_PAGE_SIZE 4096
244ad43ddacSmrg#define RADEON_BUFFER_ALIGN (RADEON_GPU_PAGE_SIZE - 1)
245209ff23fSmrg#define RADEON_VBIOS_SIZE 0x00010000
246209ff23fSmrg#define RADEON_USE_RMX 0x80000000 /* mode flag for using RMX
247209ff23fSmrg				   * Need to comfirm this is not used
248209ff23fSmrg				   * for something else.
249209ff23fSmrg				   */
250209ff23fSmrg
251209ff23fSmrg#define xFixedToFloat(f) (((float) (f)) / 65536)
252209ff23fSmrg
253209ff23fSmrg#define RADEON_LOGLEVEL_DEBUG 4
254209ff23fSmrg
255209ff23fSmrg/* for Xv, outputs */
256209ff23fSmrg#define MAKE_ATOM(a) MakeAtom(a, sizeof(a) - 1, TRUE)
257209ff23fSmrg
258209ff23fSmrg/* Other macros */
259209ff23fSmrg#define RADEON_ARRAY_SIZE(x)  (sizeof(x)/sizeof(x[0]))
260209ff23fSmrg#define RADEON_ALIGN(x,bytes) (((x) + ((bytes) - 1)) & ~((bytes) - 1))
261209ff23fSmrg#define RADEONPTR(pScrn)      ((RADEONInfoPtr)(pScrn)->driverPrivate)
262209ff23fSmrg
263209ff23fSmrgtypedef struct {
264209ff23fSmrg    int    revision;
265209ff23fSmrg    uint16_t rr1_offset;
266209ff23fSmrg    uint16_t rr2_offset;
267209ff23fSmrg    uint16_t dyn_clk_offset;
268209ff23fSmrg    uint16_t pll_offset;
269209ff23fSmrg    uint16_t mem_config_offset;
270209ff23fSmrg    uint16_t mem_reset_offset;
271209ff23fSmrg    uint16_t short_mem_offset;
272209ff23fSmrg    uint16_t rr3_offset;
273209ff23fSmrg    uint16_t rr4_offset;
274209ff23fSmrg} RADEONBIOSInitTable;
275209ff23fSmrg
276209ff23fSmrg#define RADEON_PLL_USE_BIOS_DIVS   (1 << 0)
277209ff23fSmrg#define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
278209ff23fSmrg#define RADEON_PLL_USE_REF_DIV     (1 << 2)
279209ff23fSmrg#define RADEON_PLL_LEGACY          (1 << 3)
280b7e1c893Smrg#define RADEON_PLL_PREFER_LOW_REF_DIV   (1 << 4)
281b7e1c893Smrg#define RADEON_PLL_PREFER_HIGH_REF_DIV  (1 << 5)
282b7e1c893Smrg#define RADEON_PLL_PREFER_LOW_FB_DIV    (1 << 6)
283b7e1c893Smrg#define RADEON_PLL_PREFER_HIGH_FB_DIV   (1 << 7)
284b7e1c893Smrg#define RADEON_PLL_PREFER_LOW_POST_DIV  (1 << 8)
285b7e1c893Smrg#define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
286ad43ddacSmrg#define RADEON_PLL_USE_FRAC_FB_DIV      (1 << 10)
287ad43ddacSmrg#define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
288ad43ddacSmrg#define RADEON_PLL_USE_POST_DIV    (1 << 12)
289209ff23fSmrg
290209ff23fSmrgtypedef struct {
291ad43ddacSmrg    uint32_t          reference_freq;
292ad43ddacSmrg    uint32_t          reference_div;
293ad43ddacSmrg    uint32_t          post_div;
294209ff23fSmrg    uint32_t          pll_in_min;
295209ff23fSmrg    uint32_t          pll_in_max;
296209ff23fSmrg    uint32_t          pll_out_min;
297209ff23fSmrg    uint32_t          pll_out_max;
298209ff23fSmrg    uint16_t          xclk;
299209ff23fSmrg
300209ff23fSmrg    uint32_t          min_ref_div;
301209ff23fSmrg    uint32_t          max_ref_div;
302209ff23fSmrg    uint32_t          min_post_div;
303209ff23fSmrg    uint32_t          max_post_div;
304209ff23fSmrg    uint32_t          min_feedback_div;
305209ff23fSmrg    uint32_t          max_feedback_div;
306ad43ddacSmrg    uint32_t          min_frac_feedback_div;
307ad43ddacSmrg    uint32_t          max_frac_feedback_div;
308209ff23fSmrg    uint32_t          best_vco;
309209ff23fSmrg} RADEONPLLRec, *RADEONPLLPtr;
310209ff23fSmrg
311209ff23fSmrgtypedef struct {
312209ff23fSmrg    int               bitsPerPixel;
313209ff23fSmrg    int               depth;
314209ff23fSmrg    int               displayWidth;
315209ff23fSmrg    int               displayHeight;
316209ff23fSmrg    int               pixel_code;
317209ff23fSmrg    int               pixel_bytes;
318209ff23fSmrg    DisplayModePtr    mode;
319209ff23fSmrg} RADEONFBLayout;
320209ff23fSmrg
321209ff23fSmrg#define IS_RV100_VARIANT ((info->ChipFamily == CHIP_FAMILY_RV100)  ||  \
322209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RV200)  ||  \
323209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RS100)  ||  \
324209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RS200)  ||  \
325209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RV250)  ||  \
326209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RV280)  ||  \
327209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RS300))
328209ff23fSmrg
329209ff23fSmrg
330209ff23fSmrg#define IS_R300_VARIANT ((info->ChipFamily == CHIP_FAMILY_R300)  ||  \
331209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RV350) ||  \
332209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_R350)  ||  \
333209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RV380) ||  \
334209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_R420)  ||  \
335209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RV410) ||  \
336209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RS400) ||  \
337209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RS480))
338209ff23fSmrg
339209ff23fSmrg#define IS_AVIVO_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV515))
340209ff23fSmrg
341209ff23fSmrg#define IS_DCE3_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV620))
342209ff23fSmrg
343b7e1c893Smrg#define IS_DCE32_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV730))
344b7e1c893Smrg
345ad43ddacSmrg#define IS_DCE4_VARIANT ((info->ChipFamily >= CHIP_FAMILY_CEDAR))
346ad43ddacSmrg
347921a55d8Smrg#define IS_DCE41_VARIANT ((info->ChipFamily >= CHIP_FAMILY_PALM))
348921a55d8Smrg
349921a55d8Smrg#define IS_DCE5_VARIANT ((info->ChipFamily >= CHIP_FAMILY_BARTS))
350921a55d8Smrg
351921a55d8Smrg#define IS_EVERGREEN_3D (info->ChipFamily >= CHIP_FAMILY_CEDAR)
352921a55d8Smrg
353b7e1c893Smrg#define IS_R600_3D (info->ChipFamily >= CHIP_FAMILY_R600)
354b7e1c893Smrg
355209ff23fSmrg#define IS_R500_3D ((info->ChipFamily == CHIP_FAMILY_RV515)  ||  \
356209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_R520)   ||  \
357209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RV530)  ||  \
358209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_R580)   ||  \
359209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RV560)  ||  \
360209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RV570))
361209ff23fSmrg
362ad43ddacSmrg#define IS_R400_3D ((info->ChipFamily == CHIP_FAMILY_R420)  ||  \
363ad43ddacSmrg	(info->ChipFamily == CHIP_FAMILY_RV410) ||  \
364ad43ddacSmrg	(info->ChipFamily == CHIP_FAMILY_RS690) ||  \
365ad43ddacSmrg	(info->ChipFamily == CHIP_FAMILY_RS600) ||  \
366ad43ddacSmrg	(info->ChipFamily == CHIP_FAMILY_RS740))
367ad43ddacSmrg
368209ff23fSmrg#define IS_R300_3D ((info->ChipFamily == CHIP_FAMILY_R300)  ||  \
369209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RV350) ||  \
370209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_R350)  ||  \
371209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RV380) ||  \
372209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_R420)  ||  \
373209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RV410) ||  \
374209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RS690) ||  \
375209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RS600) ||  \
376209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RS740) ||  \
377209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RS400) ||  \
378209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RS480))
379209ff23fSmrg
380ad43ddacSmrg#define IS_R200_3D ((info->ChipFamily == CHIP_FAMILY_RV250) || \
381ad43ddacSmrg	(info->ChipFamily == CHIP_FAMILY_RV280) || \
382ad43ddacSmrg	(info->ChipFamily == CHIP_FAMILY_RS300) || \
383ad43ddacSmrg	(info->ChipFamily == CHIP_FAMILY_R200))
384ad43ddacSmrg
385209ff23fSmrg/*
386209ff23fSmrg * Errata workarounds
387209ff23fSmrg */
388209ff23fSmrgtypedef enum {
389209ff23fSmrg       CHIP_ERRATA_R300_CG             = 0x00000001,
390209ff23fSmrg       CHIP_ERRATA_PLL_DUMMYREADS      = 0x00000002,
391209ff23fSmrg       CHIP_ERRATA_PLL_DELAY           = 0x00000004
392209ff23fSmrg} RADEONErrata;
393209ff23fSmrg
394209ff23fSmrgtypedef enum {
395209ff23fSmrg    RADEON_DVOCHIP_NONE,
396209ff23fSmrg    RADEON_SIL_164,
397209ff23fSmrg    RADEON_SIL_1178
398209ff23fSmrg} RADEONExtTMDSChip;
399209ff23fSmrg
400209ff23fSmrg#if defined(__powerpc__)
401209ff23fSmrgtypedef enum {
402209ff23fSmrg    RADEON_MAC_NONE,
403209ff23fSmrg    RADEON_MAC_IBOOK,
404209ff23fSmrg    RADEON_MAC_POWERBOOK_EXTERNAL,
405209ff23fSmrg    RADEON_MAC_POWERBOOK_INTERNAL,
406209ff23fSmrg    RADEON_MAC_POWERBOOK_VGA,
407209ff23fSmrg    RADEON_MAC_MINI_EXTERNAL,
408209ff23fSmrg    RADEON_MAC_MINI_INTERNAL,
409b7e1c893Smrg    RADEON_MAC_IMAC_G5_ISIGHT,
41068105dcbSveego    RADEON_MAC_EMAC,
41168105dcbSveego    RADEON_MAC_SAM440EP
412209ff23fSmrg} RADEONMacModel;
413209ff23fSmrg#endif
414209ff23fSmrg
415209ff23fSmrgtypedef enum {
416209ff23fSmrg	CARD_PCI,
417209ff23fSmrg	CARD_AGP,
418209ff23fSmrg	CARD_PCIE
419209ff23fSmrg} RADEONCardType;
420209ff23fSmrg
421ad43ddacSmrgtypedef enum {
422ad43ddacSmrg	POWER_DEFAULT,
423ad43ddacSmrg	POWER_LOW,
424ad43ddacSmrg	POWER_HIGH
425ad43ddacSmrg} RADEONPMType;
426ad43ddacSmrg
427ad43ddacSmrgtypedef struct {
428ad43ddacSmrg    RADEONPMType type;
429ad43ddacSmrg    uint32_t sclk;
430ad43ddacSmrg    uint32_t mclk;
431ad43ddacSmrg    uint32_t pcie_lanes;
432ad43ddacSmrg    uint32_t flags;
433ad43ddacSmrg} RADEONPowerMode;
434ad43ddacSmrg
435ad43ddacSmrgtypedef struct {
436ad43ddacSmrg    /* power modes */
437ad43ddacSmrg    int num_modes;
438ad43ddacSmrg    int current_mode;
439ad43ddacSmrg    RADEONPowerMode mode[3];
440ad43ddacSmrg
441ad43ddacSmrg    Bool     clock_gating_enabled;
442ad43ddacSmrg    Bool     dynamic_mode_enabled;
443ad43ddacSmrg    Bool     force_low_power_enabled;
444ad43ddacSmrg} RADEONPowerManagement;
445ad43ddacSmrg
446209ff23fSmrgtypedef struct _atomBiosHandle *atomBiosHandlePtr;
447209ff23fSmrg
448ad43ddacSmrgstruct radeon_exa_pixmap_priv {
449ad43ddacSmrg    struct radeon_bo *bo;
450c4ae5be6Smrg    uint32_t tiling_flags;
45140732134Srjs#ifdef XF86DRM_MODE
45240732134Srjs    struct radeon_surface surface;
45340732134Srjs#endif
454ad43ddacSmrg    Bool bo_mapped;
455ad43ddacSmrg};
456ad43ddacSmrg
457ad43ddacSmrg#define RADEON_2D_EXA_COPY 1
458ad43ddacSmrg#define RADEON_2D_EXA_SOLID 2
459ad43ddacSmrg
460ad43ddacSmrgstruct radeon_2d_state {
461ad43ddacSmrg    int op; //
462ad43ddacSmrg    uint32_t dst_pitch_offset;
463ad43ddacSmrg    uint32_t src_pitch_offset;
464ad43ddacSmrg    uint32_t dp_gui_master_cntl;
465ad43ddacSmrg    uint32_t dp_cntl;
466ad43ddacSmrg    uint32_t dp_write_mask;
467ad43ddacSmrg    uint32_t dp_brush_frgd_clr;
468ad43ddacSmrg    uint32_t dp_brush_bkgd_clr;
469ad43ddacSmrg    uint32_t dp_src_frgd_clr;
470ad43ddacSmrg    uint32_t dp_src_bkgd_clr;
471ad43ddacSmrg    uint32_t default_sc_bottom_right;
472ad43ddacSmrg    struct radeon_bo *dst_bo;
473ad43ddacSmrg    struct radeon_bo *src_bo;
474ad43ddacSmrg};
475ad43ddacSmrg
476209ff23fSmrg#ifdef XF86DRI
477b7e1c893Smrgstruct radeon_cp {
478b7e1c893Smrg    Bool              CPRuns;           /* CP is running */
479b7e1c893Smrg    Bool              CPInUse;          /* CP has been used by X server */
480b7e1c893Smrg    Bool              CPStarted;        /* CP has started */
481b7e1c893Smrg    int               CPMode;           /* CP mode that server/clients use */
482b7e1c893Smrg    int               CPFifoSize;       /* Size of the CP command FIFO */
483b7e1c893Smrg    int               CPusecTimeout;    /* CP timeout in usecs */
484b7e1c893Smrg    Bool              needCacheFlush;
485209ff23fSmrg
486b7e1c893Smrg    /* CP accleration */
487b7e1c893Smrg    drmBufPtr         indirectBuffer;
488b7e1c893Smrg    int               indirectStart;
489209ff23fSmrg
490b7e1c893Smrg    /* Debugging info for BEGIN_RING/ADVANCE_RING pairs. */
491b7e1c893Smrg    int               dma_begin_count;
492b7e1c893Smrg    char              *dma_debug_func;
493b7e1c893Smrg    int               dma_debug_lineno;
494209ff23fSmrg
495b7e1c893Smrg    };
496209ff23fSmrg
497b7e1c893Smrgtypedef struct {
498b7e1c893Smrg    /* Nothing here yet */
499b7e1c893Smrg    int dummy;
500b7e1c893Smrg} RADEONConfigPrivRec, *RADEONConfigPrivPtr;
501209ff23fSmrg
502b7e1c893Smrgtypedef struct {
503b7e1c893Smrg    /* Nothing here yet */
504b7e1c893Smrg    int dummy;
505b7e1c893Smrg} RADEONDRIContextRec, *RADEONDRIContextPtr;
506209ff23fSmrg
507b7e1c893Smrgstruct radeon_dri {
508b7e1c893Smrg    Bool              noBackBuffer;
509209ff23fSmrg
510209ff23fSmrg    Bool              newMemoryMap;
511209ff23fSmrg    drmVersionPtr     pLibDRMVersion;
512209ff23fSmrg    drmVersionPtr     pKernelDRMVersion;
513209ff23fSmrg    DRIInfoPtr        pDRIInfo;
514209ff23fSmrg    int               drmFD;
515209ff23fSmrg    int               numVisualConfigs;
516209ff23fSmrg    __GLXvisualConfig *pVisualConfigs;
517209ff23fSmrg    RADEONConfigPrivPtr pVisualConfigsPriv;
51868105dcbSveego    Bool             (*DRICloseScreen)(CLOSE_SCREEN_ARGS_DECL);
519209ff23fSmrg
520209ff23fSmrg    drm_handle_t      fbHandle;
521209ff23fSmrg
522209ff23fSmrg    drmSize           registerSize;
523209ff23fSmrg    drm_handle_t      registerHandle;
524209ff23fSmrg
525209ff23fSmrg    drmSize           pciSize;
526209ff23fSmrg    drm_handle_t      pciMemHandle;
527209ff23fSmrg    unsigned char     *PCI;             /* Map */
528209ff23fSmrg
529209ff23fSmrg    Bool              depthMoves;       /* Enable depth moves -- slow! */
530209ff23fSmrg    Bool              allowPageFlip;    /* Enable 3d page flipping */
531209ff23fSmrg#ifdef DAMAGE
532209ff23fSmrg    DamagePtr         pDamage;
533209ff23fSmrg    RegionRec         driRegion;
534209ff23fSmrg#endif
535209ff23fSmrg    Bool              have3DWindows;    /* Are there any 3d clients? */
536209ff23fSmrg
537209ff23fSmrg    int               pciAperSize;
538209ff23fSmrg    drmSize           gartSize;
539209ff23fSmrg    drm_handle_t      agpMemHandle;     /* Handle from drmAgpAlloc */
540209ff23fSmrg    unsigned long     gartOffset;
541209ff23fSmrg    unsigned char     *AGP;             /* Map */
542209ff23fSmrg    int               agpMode;
543209ff23fSmrg
544209ff23fSmrg    uint32_t          pciCommand;
545209ff23fSmrg
546b7e1c893Smrg    /* CP ring buffer data */
547209ff23fSmrg    unsigned long     ringStart;        /* Offset into GART space */
548209ff23fSmrg    drm_handle_t      ringHandle;       /* Handle from drmAddMap */
549209ff23fSmrg    drmSize           ringMapSize;      /* Size of map */
550209ff23fSmrg    int               ringSize;         /* Size of ring (in MB) */
551209ff23fSmrg    drmAddress        ring;             /* Map */
552209ff23fSmrg    int               ringSizeLog2QW;
553209ff23fSmrg
554209ff23fSmrg    unsigned long     ringReadOffset;   /* Offset into GART space */
555209ff23fSmrg    drm_handle_t      ringReadPtrHandle; /* Handle from drmAddMap */
556209ff23fSmrg    drmSize           ringReadMapSize;  /* Size of map */
557209ff23fSmrg    drmAddress        ringReadPtr;      /* Map */
558209ff23fSmrg
559b7e1c893Smrg    /* CP vertex/indirect buffer data */
560209ff23fSmrg    unsigned long     bufStart;         /* Offset into GART space */
561209ff23fSmrg    drm_handle_t      bufHandle;        /* Handle from drmAddMap */
562209ff23fSmrg    drmSize           bufMapSize;       /* Size of map */
563209ff23fSmrg    int               bufSize;          /* Size of buffers (in MB) */
564209ff23fSmrg    drmAddress        buf;              /* Map */
565209ff23fSmrg    int               bufNumBufs;       /* Number of buffers */
566209ff23fSmrg    drmBufMapPtr      buffers;          /* Buffer map */
567209ff23fSmrg
568b7e1c893Smrg    /* CP GART Texture data */
569209ff23fSmrg    unsigned long     gartTexStart;      /* Offset into GART space */
570209ff23fSmrg    drm_handle_t      gartTexHandle;     /* Handle from drmAddMap */
571209ff23fSmrg    drmSize           gartTexMapSize;    /* Size of map */
572209ff23fSmrg    int               gartTexSize;       /* Size of GART tex space (in MB) */
573209ff23fSmrg    drmAddress        gartTex;           /* Map */
574209ff23fSmrg    int               log2GARTTexGran;
575209ff23fSmrg
576b7e1c893Smrg    /* DRI screen private data */
577209ff23fSmrg    int               fbX;
578209ff23fSmrg    int               fbY;
579209ff23fSmrg    int               backX;
580209ff23fSmrg    int               backY;
581209ff23fSmrg    int               depthX;
582209ff23fSmrg    int               depthY;
583209ff23fSmrg
584209ff23fSmrg    int               frontOffset;
585209ff23fSmrg    int               frontPitch;
586209ff23fSmrg    int               backOffset;
587209ff23fSmrg    int               backPitch;
588209ff23fSmrg    int               depthOffset;
589209ff23fSmrg    int               depthPitch;
590209ff23fSmrg    int               depthBits;
591209ff23fSmrg    int               textureOffset;
592209ff23fSmrg    int               textureSize;
593209ff23fSmrg    int               log2TexGran;
594209ff23fSmrg
595209ff23fSmrg    int               pciGartSize;
596209ff23fSmrg    uint32_t          pciGartOffset;
597209ff23fSmrg    void              *pciGartBackup;
598b7e1c893Smrg
599b7e1c893Smrg    int               irq;
600b7e1c893Smrg
601209ff23fSmrg#ifdef USE_XAA
602209ff23fSmrg    uint32_t          frontPitchOffset;
603209ff23fSmrg    uint32_t          backPitchOffset;
604209ff23fSmrg    uint32_t          depthPitchOffset;
605209ff23fSmrg
606b7e1c893Smrg    /* offscreen memory management */
607209ff23fSmrg    int               backLines;
608209ff23fSmrg    FBAreaPtr         backArea;
609209ff23fSmrg    int               depthTexLines;
610209ff23fSmrg    FBAreaPtr         depthTexArea;
611209ff23fSmrg#endif
612209ff23fSmrg
613b7e1c893Smrg};
614b7e1c893Smrg#endif
615209ff23fSmrg
616ad43ddacSmrg#define DMA_BO_FREE_TIME 1000
617ad43ddacSmrg
618ad43ddacSmrgstruct radeon_dma_bo {
619ad43ddacSmrg    struct radeon_dma_bo *next, *prev;
620ad43ddacSmrg    struct radeon_bo  *bo;
621ad43ddacSmrg    int expire_counter;
622ad43ddacSmrg};
623ad43ddacSmrg
624ad43ddacSmrgstruct r600_accel_object {
625ad43ddacSmrg    uint32_t pitch;
626ad43ddacSmrg    uint32_t width;
627ad43ddacSmrg    uint32_t height;
628ad43ddacSmrg    uint32_t offset;
629ad43ddacSmrg    int bpp;
630ad43ddacSmrg    uint32_t domain;
631ad43ddacSmrg    struct radeon_bo *bo;
632b13dfe66Smrg    uint32_t tiling_flags;
63340732134Srjs#if defined(XF86DRM_MODE)
63440732134Srjs    struct radeon_surface *surface;
63540732134Srjs#endif
636ad43ddacSmrg};
637ad43ddacSmrg
638921a55d8Smrgstruct radeon_vbo_object {
639921a55d8Smrg    int               vb_offset;
640921a55d8Smrg    uint64_t          vb_mc_addr;
641921a55d8Smrg    int               vb_total;
642921a55d8Smrg    void              *vb_ptr;
643921a55d8Smrg    uint32_t          vb_size;
644921a55d8Smrg    uint32_t          vb_op_vert_size;
645921a55d8Smrg    int32_t           vb_start_op;
646921a55d8Smrg    struct radeon_bo *vb_bo;
647921a55d8Smrg    unsigned          verts_per_op;
648921a55d8Smrg};
649921a55d8Smrg
650b7e1c893Smrgstruct radeon_accel_state {
651b7e1c893Smrg    /* common accel data */
652b7e1c893Smrg    int               fifo_slots;       /* Free slots in the FIFO (64 max)   */
653b7e1c893Smrg				/* Computed values for Radeon */
654b7e1c893Smrg    uint32_t          dp_gui_master_cntl;
655b7e1c893Smrg    uint32_t          dp_gui_master_cntl_clip;
656b7e1c893Smrg    uint32_t          trans_color;
657b7e1c893Smrg				/* Saved values for ScreenToScreenCopy */
658b7e1c893Smrg    int               xdir;
659b7e1c893Smrg    int               ydir;
660b7e1c893Smrg    uint32_t          dst_pitch_offset;
661209ff23fSmrg
662b7e1c893Smrg    /* render accel */
663b7e1c893Smrg    unsigned short    texW[2];
664b7e1c893Smrg    unsigned short    texH[2];
665b7e1c893Smrg    Bool              XInited3D; /* X itself has the 3D context */
666b7e1c893Smrg    int               num_gb_pipes;
667b7e1c893Smrg    Bool              has_tcl;
668c4ae5be6Smrg    Bool              allowHWDFS;
669209ff23fSmrg
670b7e1c893Smrg#ifdef USE_EXA
671b7e1c893Smrg    /* EXA */
672b7e1c893Smrg    ExaDriverPtr      exa;
673b7e1c893Smrg    int               exaSyncMarker;
674b7e1c893Smrg    int               exaMarkerSynced;
675b7e1c893Smrg    int               engineMode;
676b7e1c893Smrg#define EXA_ENGINEMODE_UNKNOWN 0
677b7e1c893Smrg#define EXA_ENGINEMODE_2D      1
678b7e1c893Smrg#define EXA_ENGINEMODE_3D      2
679209ff23fSmrg
680ad43ddacSmrg    int               composite_op;
681ad43ddacSmrg    PicturePtr        dst_pic;
682ad43ddacSmrg    PicturePtr        msk_pic;
683ad43ddacSmrg    PicturePtr        src_pic;
684ad43ddacSmrg    PixmapPtr         dst_pix;
685ad43ddacSmrg    PixmapPtr         msk_pix;
686ad43ddacSmrg    PixmapPtr         src_pix;
687b7e1c893Smrg    Bool              is_transform[2];
688b7e1c893Smrg    PictTransform     *transform[2];
689b7e1c893Smrg    /* Whether we are tiling horizontally and vertically */
690b7e1c893Smrg    Bool              need_src_tile_x;
691b7e1c893Smrg    Bool              need_src_tile_y;
692b7e1c893Smrg    /* Size of tiles ... set to 65536x65536 if not tiling in that direction */
693b7e1c893Smrg    Bool              src_tile_width;
694b7e1c893Smrg    Bool              src_tile_height;
695ad43ddacSmrg    uint32_t          *draw_header;
696ad43ddacSmrg    unsigned          vtx_count;
697ad43ddacSmrg    unsigned          num_vtx;
698b7e1c893Smrg    Bool              vsync;
699b7e1c893Smrg
700b7e1c893Smrg    drmBufPtr         ib;
701921a55d8Smrg
702921a55d8Smrg    struct radeon_vbo_object vbo;
703921a55d8Smrg    struct radeon_vbo_object cbuf;
704921a55d8Smrg
705ad43ddacSmrg    /* where to discard IB from if we cancel operation */
706ad43ddacSmrg    uint32_t          ib_reset_op;
707ad43ddacSmrg#ifdef XF86DRM_MODE
708ad43ddacSmrg    struct radeon_dma_bo bo_free;
709ad43ddacSmrg    struct radeon_dma_bo bo_wait;
710ad43ddacSmrg    struct radeon_dma_bo bo_reserved;
711ad43ddacSmrg    Bool use_vbos;
712ad43ddacSmrg#endif
7130974d292Smrg    void (*finish_op)(ScrnInfoPtr, int);
714b7e1c893Smrg    // shader storage
715b7e1c893Smrg    ExaOffscreenArea  *shaders;
716ad43ddacSmrg    struct radeon_bo  *shaders_bo;
717b7e1c893Smrg    uint32_t          solid_vs_offset;
718b7e1c893Smrg    uint32_t          solid_ps_offset;
719b7e1c893Smrg    uint32_t          copy_vs_offset;
720b7e1c893Smrg    uint32_t          copy_ps_offset;
721b7e1c893Smrg    uint32_t          comp_vs_offset;
722b7e1c893Smrg    uint32_t          comp_ps_offset;
723b7e1c893Smrg    uint32_t          xv_vs_offset;
724b7e1c893Smrg    uint32_t          xv_ps_offset;
725921a55d8Smrg    // shader consts
726921a55d8Smrg    uint32_t          solid_vs_const_offset;
727921a55d8Smrg    uint32_t          solid_ps_const_offset;
728921a55d8Smrg    uint32_t          copy_vs_const_offset;
729921a55d8Smrg    uint32_t          copy_ps_const_offset;
730921a55d8Smrg    uint32_t          comp_vs_const_offset;
731921a55d8Smrg    uint32_t          comp_ps_const_offset;
732921a55d8Smrg    uint32_t          comp_mask_ps_const_offset;
733921a55d8Smrg    uint32_t          xv_vs_const_offset;
734921a55d8Smrg    uint32_t          xv_ps_const_offset;
735b7e1c893Smrg
736b7e1c893Smrg    //size/addr stuff
737ad43ddacSmrg    struct r600_accel_object src_obj[2];
738ad43ddacSmrg    struct r600_accel_object dst_obj;
739b7e1c893Smrg    uint32_t          src_size[2];
740b7e1c893Smrg    uint32_t          dst_size;
741ad43ddacSmrg
742b7e1c893Smrg    uint32_t          vs_size;
743b7e1c893Smrg    uint64_t          vs_mc_addr;
744b7e1c893Smrg    uint32_t          ps_size;
745b7e1c893Smrg    uint64_t          ps_mc_addr;
746b7e1c893Smrg
747b7e1c893Smrg    // UTS/DFS
748b7e1c893Smrg    drmBufPtr         scratch;
749b7e1c893Smrg
75040732134Srjs    // solid/copy
751b7e1c893Smrg    ExaOffscreenArea  *copy_area;
752ad43ddacSmrg    struct radeon_bo  *copy_area_bo;
753b7e1c893Smrg    Bool              same_surface;
754b7e1c893Smrg    int               rop;
755b7e1c893Smrg    uint32_t          planemask;
75640732134Srjs    uint32_t          fg;
757b7e1c893Smrg
758b7e1c893Smrg    // composite
759b7e1c893Smrg    Bool              component_alpha;
760b7e1c893Smrg    Bool              src_alpha;
761ad43ddacSmrg    // vline
762ad43ddacSmrg    xf86CrtcPtr       vline_crtc;
763ad43ddacSmrg    int               vline_y1;
764ad43ddacSmrg    int               vline_y2;
765b7e1c893Smrg#endif
766209ff23fSmrg
767b7e1c893Smrg#ifdef USE_XAA
768b7e1c893Smrg    /* XAA */
769b7e1c893Smrg    XAAInfoRecPtr     accel;
770b7e1c893Smrg				/* ScanlineScreenToScreenColorExpand support */
771b7e1c893Smrg    unsigned char     *scratch_buffer[1];
772b7e1c893Smrg    unsigned char     *scratch_save;
773b7e1c893Smrg    int               scanline_x;
774b7e1c893Smrg    int               scanline_y;
775b7e1c893Smrg    int               scanline_w;
776b7e1c893Smrg    int               scanline_h;
777b7e1c893Smrg    int               scanline_h_w;
778b7e1c893Smrg    int               scanline_words;
779b7e1c893Smrg    int               scanline_direct;
780b7e1c893Smrg    int               scanline_bpp;     /* Only used for ImageWrite */
781b7e1c893Smrg    int               scanline_fg;
782b7e1c893Smrg    int               scanline_bg;
783b7e1c893Smrg    int               scanline_hpass;
784b7e1c893Smrg    int               scanline_x1clip;
785b7e1c893Smrg    int               scanline_x2clip;
786b7e1c893Smrg				/* Saved values for DashedTwoPointLine */
787b7e1c893Smrg    int               dashLen;
788b7e1c893Smrg    uint32_t          dashPattern;
789b7e1c893Smrg    int               dash_fg;
790b7e1c893Smrg    int               dash_bg;
791b7e1c893Smrg
792b7e1c893Smrg    FBLinearPtr       RenderTex;
793b7e1c893Smrg    void              (*RenderCallback)(ScrnInfoPtr);
794b7e1c893Smrg    Time              RenderTimeout;
795b7e1c893Smrg    /*
796b7e1c893Smrg     * XAAForceTransBlit is used to change the behavior of the XAA
797b7e1c893Smrg     * SetupForScreenToScreenCopy function, to make it DGA-friendly.
798b7e1c893Smrg     */
799b7e1c893Smrg    Bool              XAAForceTransBlit;
800209ff23fSmrg#endif
801209ff23fSmrg
802b7e1c893Smrg};
803b7e1c893Smrg
804b7e1c893Smrgtypedef struct {
805b7e1c893Smrg    EntityInfoPtr     pEnt;
806b7e1c893Smrg    pciVideoPtr       PciInfo;
80740732134Srjs#ifndef XSERVER_LIBPCIACCESS
808b7e1c893Smrg    PCITAG            PciTag;
80940732134Srjs#endif
810b7e1c893Smrg    int               Chipset;
811b7e1c893Smrg    RADEONChipFamily  ChipFamily;
812b7e1c893Smrg    RADEONErrata      ChipErrata;
813b7e1c893Smrg
814b7e1c893Smrg    unsigned long long     LinearAddr;       /* Frame buffer physical address     */
815b7e1c893Smrg    unsigned long long     MMIOAddr;         /* MMIO region physical address      */
816b7e1c893Smrg    unsigned long long     BIOSAddr;         /* BIOS physical address             */
817921a55d8Smrg    uint64_t          fbLocation;
818b7e1c893Smrg    uint32_t          gartLocation;
819b7e1c893Smrg    uint32_t          mc_fb_location;
820b7e1c893Smrg    uint32_t          mc_agp_location;
821b7e1c893Smrg    uint32_t          mc_agp_location_hi;
822b7e1c893Smrg
823b7e1c893Smrg    void              *MMIO;            /* Map of MMIO region                */
824b7e1c893Smrg    void              *FB;              /* Map of frame buffer               */
825b7e1c893Smrg    uint8_t           *VBIOS;           /* Video BIOS pointer                */
826b7e1c893Smrg
827b7e1c893Smrg    Bool              IsAtomBios;       /* New BIOS used in R420 etc.        */
828b7e1c893Smrg    int               ROMHeaderStart;   /* Start of the ROM Info Table       */
829b7e1c893Smrg    int               MasterDataStart;  /* Offset for Master Data Table for ATOM BIOS */
830b7e1c893Smrg
831b7e1c893Smrg    uint32_t          MemCntl;
832b7e1c893Smrg    uint32_t          BusCntl;
833b7e1c893Smrg    unsigned long     MMIOSize;         /* MMIO region physical address      */
834b7e1c893Smrg    unsigned long     FbMapSize;        /* Size of frame buffer, in bytes    */
835b7e1c893Smrg    unsigned long     FbSecureSize;     /* Size of secured fb area at end of
836b7e1c893Smrg                                           framebuffer */
837b7e1c893Smrg
838b7e1c893Smrg    Bool              IsMobility;       /* Mobile chips for laptops */
839b7e1c893Smrg    Bool              IsIGP;            /* IGP chips */
840b7e1c893Smrg    Bool              HasSingleDAC;     /* only TVDAC on chip */
841b7e1c893Smrg    Bool              ddc_mode;         /* Validate mode by matching exactly
842b7e1c893Smrg					 * the modes supported in DDC data
843b7e1c893Smrg					 */
844b7e1c893Smrg    Bool              R300CGWorkaround;
845b7e1c893Smrg
846b7e1c893Smrg				/* EDID or BIOS values for FPs */
847b7e1c893Smrg    int               RefDivider;
848b7e1c893Smrg    int               FeedbackDivider;
849b7e1c893Smrg    int               PostDivider;
850b7e1c893Smrg    Bool              UseBiosDividers;
851b7e1c893Smrg				/* EDID data using DDC interface */
852b7e1c893Smrg    Bool              ddc_bios;
853b7e1c893Smrg    Bool              ddc1;
854b7e1c893Smrg    Bool              ddc2;
855b7e1c893Smrg
856b7e1c893Smrg    RADEONPLLRec      pll;
8570974d292Smrg    int               default_dispclk;
8580974d292Smrg    int               dp_extclk;
859b7e1c893Smrg
860b7e1c893Smrg    int               RamWidth;
861b7e1c893Smrg    float	      sclk;		/* in MHz */
862b7e1c893Smrg    float	      mclk;		/* in MHz */
863b7e1c893Smrg    Bool	      IsDDR;
864b7e1c893Smrg    int               DispPriority;
865b7e1c893Smrg
866b7e1c893Smrg    RADEONSavePtr     SavedReg;         /* Original (text) mode              */
867b7e1c893Smrg    RADEONSavePtr     ModeReg;          /* Current mode                      */
86868105dcbSveego    Bool              (*CloseScreen)(CLOSE_SCREEN_ARGS_DECL);
869b7e1c893Smrg
87068105dcbSveego    void              (*BlockHandler)(BLOCKHANDLER_ARGS_DECL);
871b7e1c893Smrg
872b7e1c893Smrg    Bool              PaletteSavedOnVT; /* Palette saved on last VT switch   */
873b7e1c893Smrg
874b7e1c893Smrg    xf86CursorInfoPtr cursor;
875b7e1c893Smrg#ifdef ARGB_CURSOR
876b7e1c893Smrg    Bool	      cursor_argb;
877b7e1c893Smrg#endif
878b7e1c893Smrg    int               cursor_fg;
879b7e1c893Smrg    int               cursor_bg;
880b7e1c893Smrg
881b7e1c893Smrg    int               pix24bpp;         /* Depth of pixmap for 24bpp fb      */
882b7e1c893Smrg    Bool              dac6bits;         /* Use 6 bit DAC?                    */
883b7e1c893Smrg
884b7e1c893Smrg    RADEONFBLayout    CurrentLayout;
885b7e1c893Smrg
886b7e1c893Smrg#ifdef XF86DRI
887b7e1c893Smrg    Bool              directRenderingEnabled;
888b7e1c893Smrg    Bool              directRenderingInited;
889b7e1c893Smrg    RADEONCardType    cardType;            /* Current card is a PCI card */
890b7e1c893Smrg    struct radeon_cp  *cp;
891b7e1c893Smrg    struct radeon_dri  *dri;
892ad43ddacSmrg#ifdef XF86DRM_MODE
893ad43ddacSmrg    struct radeon_dri2  dri2;
894ad43ddacSmrg#endif
895b7e1c893Smrg#ifdef USE_EXA
896b7e1c893Smrg    Bool              accelDFS;
897b7e1c893Smrg#endif
898b7e1c893Smrg    Bool              DMAForXv;
899209ff23fSmrg#endif /* XF86DRI */
900209ff23fSmrg
901b7e1c893Smrg    /* accel */
902b7e1c893Smrg    Bool              RenderAccel; /* Render */
903b7e1c893Smrg    Bool              allowColorTiling;
90440732134Srjs    Bool              allowColorTiling2D;
905b7e1c893Smrg    Bool              tilingEnabled; /* mirror of sarea->tiling_enabled */
906b7e1c893Smrg    struct radeon_accel_state *accel_state;
907b7e1c893Smrg    Bool              accelOn;
908b7e1c893Smrg    Bool              useEXA;
909b7e1c893Smrg#ifdef USE_EXA
910ad43ddacSmrg    Bool	      exa_pixmaps;
911ad43ddacSmrg    Bool              exa_force_create;
912b7e1c893Smrg    XF86ModReqInfo    exaReq;
913b7e1c893Smrg#endif
914b7e1c893Smrg#ifdef USE_XAA
915b7e1c893Smrg    XF86ModReqInfo    xaaReq;
916b7e1c893Smrg#endif
917b7e1c893Smrg
918209ff23fSmrg				/* XVideo */
919209ff23fSmrg    XF86VideoAdaptorPtr adaptor;
920209ff23fSmrg    void              (*VideoTimerCallback)(ScrnInfoPtr, Time);
921209ff23fSmrg    int               videoKey;
922209ff23fSmrg    int		      RageTheatreCrystal;
923209ff23fSmrg    int               RageTheatreTunerPort;
924209ff23fSmrg    int               RageTheatreCompositePort;
925209ff23fSmrg    int               RageTheatreSVideoPort;
926209ff23fSmrg    int               tunerType;
927209ff23fSmrg    char*             RageTheatreMicrocPath;
928209ff23fSmrg    char*             RageTheatreMicrocType;
929209ff23fSmrg    Bool              MM_TABLE_valid;
930209ff23fSmrg    struct {
931209ff23fSmrg    	uint8_t table_revision;
932209ff23fSmrg	uint8_t table_size;
933209ff23fSmrg        uint8_t tuner_type;
934209ff23fSmrg        uint8_t audio_chip;
935209ff23fSmrg        uint8_t product_id;
936209ff23fSmrg        uint8_t tuner_voltage_teletext_fm;
937209ff23fSmrg        uint8_t i2s_config; /* configuration of the sound chip */
938209ff23fSmrg        uint8_t video_decoder_type;
939209ff23fSmrg        uint8_t video_decoder_host_config;
940209ff23fSmrg        uint8_t input[5];
941209ff23fSmrg    } MM_TABLE;
942209ff23fSmrg    uint16_t video_decoder_type;
943209ff23fSmrg    int overlay_scaler_buffer_width;
944209ff23fSmrg    int ecp_div;
945ad43ddacSmrg    unsigned int xv_max_width;
946ad43ddacSmrg    unsigned int xv_max_height;
947209ff23fSmrg
948209ff23fSmrg    /* general */
949209ff23fSmrg    OptionInfoPtr     Options;
950209ff23fSmrg
951209ff23fSmrg    DisplayModePtr currentMode, savedCurrentMode;
952209ff23fSmrg
953209ff23fSmrg    /* special handlings for DELL triple-head server */
954b7e1c893Smrg    Bool              IsDellServer;
955209ff23fSmrg
956209ff23fSmrg    Bool              VGAAccess;
957209ff23fSmrg
958209ff23fSmrg    int               MaxSurfaceWidth;
959209ff23fSmrg    int               MaxLines;
960209ff23fSmrg
961209ff23fSmrg    Bool want_vblank_interrupts;
962209ff23fSmrg    RADEONBIOSConnector BiosConnector[RADEON_MAX_BIOS_CONNECTOR];
963b7e1c893Smrg    radeon_encoder_ptr encoders[RADEON_MAX_BIOS_CONNECTOR];
964209ff23fSmrg    RADEONBIOSInitTable BiosTable;
965209ff23fSmrg
966209ff23fSmrg    /* save crtc state for console restore */
967209ff23fSmrg    Bool              crtc_on;
968209ff23fSmrg    Bool              crtc2_on;
969209ff23fSmrg
970209ff23fSmrg    Bool              InternalTVOut;
971209ff23fSmrg
972209ff23fSmrg#if defined(__powerpc__)
973209ff23fSmrg    RADEONMacModel    MacModel;
974209ff23fSmrg#endif
975209ff23fSmrg    RADEONExtTMDSChip ext_tmds_chip;
976209ff23fSmrg
977209ff23fSmrg    atomBiosHandlePtr atomBIOS;
978209ff23fSmrg    unsigned long FbFreeStart, FbFreeSize;
979209ff23fSmrg    unsigned char*      BIOSCopy;
980209ff23fSmrg
981209ff23fSmrg    CreateScreenResourcesProcPtr CreateScreenResources;
982209ff23fSmrg
983209ff23fSmrg    /* if no devices are connected at server startup */
984209ff23fSmrg    Bool              first_load_no_devices;
985209ff23fSmrg
986209ff23fSmrg    Bool              IsSecondary;
987209ff23fSmrg    Bool              IsPrimary;
988209ff23fSmrg
989209ff23fSmrg    Bool              r600_shadow_fb;
990209ff23fSmrg    void *fb_shadow;
991209ff23fSmrg
992b7e1c893Smrg    /* some server chips have a hardcoded edid in the bios so that they work with KVMs */
993b7e1c893Smrg    Bool get_hardcoded_edid_from_bios;
994b7e1c893Smrg
995b7e1c893Smrg    int               virtualX;
996b7e1c893Smrg    int               virtualY;
997b7e1c893Smrg
998b7e1c893Smrg    Bool              r4xx_atom;
999b7e1c893Smrg
1000ad43ddacSmrg    /* pm */
1001ad43ddacSmrg    RADEONPowerManagement pm;
1002ad43ddacSmrg
1003ad43ddacSmrg    /* igp info */
1004ad43ddacSmrg    float igp_sideport_mclk;
1005ad43ddacSmrg    float igp_system_mclk;
1006ad43ddacSmrg    float igp_ht_link_clk;
1007ad43ddacSmrg    float igp_ht_link_width;
1008ad43ddacSmrg
1009ad43ddacSmrg    int can_resize;
1010ad43ddacSmrg    void (*reemit_current2d)(ScrnInfoPtr pScrn, int op); // emit the current 2D state into the IB
1011ad43ddacSmrg    struct radeon_2d_state state_2d;
1012ad43ddacSmrg    Bool kms_enabled;
1013ad43ddacSmrg    struct radeon_bo *front_bo;
1014ad43ddacSmrg#ifdef XF86DRM_MODE
1015ad43ddacSmrg    struct radeon_bo_manager *bufmgr;
1016ad43ddacSmrg    struct radeon_cs_manager *csm;
1017ad43ddacSmrg    struct radeon_cs *cs;
1018ad43ddacSmrg
101940732134Srjs    struct radeon_bo *cursor_bo[32];
1020ad43ddacSmrg    uint64_t vram_size;
1021ad43ddacSmrg    uint64_t gart_size;
1022ad43ddacSmrg    drmmode_rec drmmode;
10230974d292Smrg    /* r6xx+ tile config */
1024b13dfe66Smrg    Bool have_tiling_info;
10250974d292Smrg    uint32_t tile_config;
10260974d292Smrg    int group_bytes;
10270974d292Smrg    int num_channels;
10280974d292Smrg    int num_banks;
10290974d292Smrg    int r7xx_bank_op;
103040732134Srjs    struct radeon_surface_manager *surf_man;
103140732134Srjs    struct radeon_surface front_surface;
1032ad43ddacSmrg#else
1033ad43ddacSmrg    /* fake bool */
1034ad43ddacSmrg    Bool cs;
1035ad43ddacSmrg#endif
1036ad43ddacSmrg
1037ad43ddacSmrg    /* Xv bicubic filtering */
1038ad43ddacSmrg    struct radeon_bo *bicubic_bo;
1039ad43ddacSmrg    void             *bicubic_memory;
1040ad43ddacSmrg    int               bicubic_offset;
1041921a55d8Smrg    /* kms pageflipping */
1042921a55d8Smrg    Bool allowPageFlip;
1043921a55d8Smrg
1044921a55d8Smrg    /* Perform vsync'ed SwapBuffers? */
1045921a55d8Smrg    Bool swapBuffersWait;
1046209ff23fSmrg} RADEONInfoRec, *RADEONInfoPtr;
1047209ff23fSmrg
1048209ff23fSmrg#define RADEONWaitForFifo(pScrn, entries)				\
1049209ff23fSmrgdo {									\
1050b7e1c893Smrg    if (info->accel_state->fifo_slots < entries)			\
1051209ff23fSmrg	RADEONWaitForFifoFunction(pScrn, entries);			\
1052b7e1c893Smrg    info->accel_state->fifo_slots -= entries;				\
1053209ff23fSmrg} while (0)
1054209ff23fSmrg
1055209ff23fSmrg/* legacy_crtc.c */
1056209ff23fSmrgextern void legacy_crtc_dpms(xf86CrtcPtr crtc, int mode);
1057209ff23fSmrgextern void legacy_crtc_mode_set(xf86CrtcPtr crtc, DisplayModePtr mode,
1058209ff23fSmrg				 DisplayModePtr adjusted_mode, int x, int y);
1059209ff23fSmrgextern void RADEONRestoreCommonRegisters(ScrnInfoPtr pScrn,
1060209ff23fSmrg					 RADEONSavePtr restore);
1061209ff23fSmrgextern void RADEONRestoreCrtcRegisters(ScrnInfoPtr pScrn,
1062209ff23fSmrg				       RADEONSavePtr restore);
1063209ff23fSmrgextern void RADEONRestoreCrtc2Registers(ScrnInfoPtr pScrn,
1064209ff23fSmrg					RADEONSavePtr restore);
1065209ff23fSmrgextern void RADEONRestorePLLRegisters(ScrnInfoPtr pScrn,
1066209ff23fSmrg				      RADEONSavePtr restore);
1067209ff23fSmrgextern void RADEONRestorePLL2Registers(ScrnInfoPtr pScrn,
1068209ff23fSmrg				       RADEONSavePtr restore);
1069209ff23fSmrgextern void RADEONSaveCommonRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save);
1070209ff23fSmrgextern void RADEONSaveCrtcRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save);
1071209ff23fSmrgextern void RADEONSaveCrtc2Registers(ScrnInfoPtr pScrn, RADEONSavePtr save);
1072209ff23fSmrgextern void RADEONSavePLLRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save);
1073209ff23fSmrgextern void RADEONSavePLL2Registers(ScrnInfoPtr pScrn, RADEONSavePtr save);
1074209ff23fSmrg
1075209ff23fSmrg/* legacy_output.c */
1076b7e1c893Smrgextern RADEONMonitorType legacy_dac_detect(xf86OutputPtr output);
1077209ff23fSmrgextern void legacy_output_dpms(xf86OutputPtr output, int mode);
1078209ff23fSmrgextern void legacy_output_mode_set(xf86OutputPtr output, DisplayModePtr mode,
1079209ff23fSmrg				   DisplayModePtr adjusted_mode);
1080209ff23fSmrgextern I2CDevPtr RADEONDVODeviceInit(I2CBusPtr b, I2CSlaveAddr addr);
1081209ff23fSmrgextern Bool RADEONDVOReadByte(I2CDevPtr dvo, int addr, uint8_t *ch);
1082209ff23fSmrgextern Bool RADEONDVOWriteByte(I2CDevPtr dvo, int addr, uint8_t ch);
1083209ff23fSmrgextern void RADEONRestoreDACRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore);
1084209ff23fSmrgextern void RADEONRestoreFPRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore);
1085209ff23fSmrgextern void RADEONRestoreFP2Registers(ScrnInfoPtr pScrn, RADEONSavePtr restore);
1086209ff23fSmrgextern void RADEONRestoreLVDSRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore);
1087209ff23fSmrgextern void RADEONRestoreRMXRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore);
1088209ff23fSmrgextern void RADEONSaveDACRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save);
1089209ff23fSmrgextern void RADEONSaveFPRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save);
109040732134Srjsextern void radeon_save_palette_on_demand(ScrnInfoPtr pScrn, int palID);
1091209ff23fSmrg
1092b7e1c893Smrgextern void RADEONGetTVDacAdjInfo(ScrnInfoPtr pScrn, radeon_tvdac_ptr tvdac);
1093b7e1c893Smrgextern void RADEONGetTMDSInfoFromTable(ScrnInfoPtr pScrn, radeon_tmds_ptr tmds);
1094b7e1c893Smrgextern void RADEONGetTMDSInfo(ScrnInfoPtr pScrn, radeon_tmds_ptr tmds);
1095b7e1c893Smrgextern void RADEONGetExtTMDSInfo(ScrnInfoPtr pScrn, radeon_dvo_ptr dvo);
1096b7e1c893Smrgextern void RADEONGetLVDSInfo(ScrnInfoPtr pScrn, radeon_lvds_ptr lvds);
1097b7e1c893Smrg
1098209ff23fSmrg/* radeon_accel.c */
1099209ff23fSmrgextern Bool RADEONAccelInit(ScreenPtr pScreen);
1100209ff23fSmrgextern void RADEONEngineFlush(ScrnInfoPtr pScrn);
1101209ff23fSmrgextern void RADEONEngineInit(ScrnInfoPtr pScrn);
1102209ff23fSmrgextern void RADEONEngineReset(ScrnInfoPtr pScrn);
1103209ff23fSmrgextern void RADEONEngineRestore(ScrnInfoPtr pScrn);
1104209ff23fSmrgextern uint8_t *RADEONHostDataBlit(ScrnInfoPtr pScrn, unsigned int cpp,
1105209ff23fSmrg				 unsigned int w, uint32_t dstPitchOff,
1106209ff23fSmrg				 uint32_t *bufPitch, int x, int *y,
1107209ff23fSmrg				 unsigned int *h, unsigned int *hpass);
1108209ff23fSmrgextern void RADEONHostDataBlitCopyPass(ScrnInfoPtr pScrn,
1109209ff23fSmrg				       unsigned int bpp,
1110209ff23fSmrg				       uint8_t *dst, uint8_t *src,
1111209ff23fSmrg				       unsigned int hpass,
1112209ff23fSmrg				       unsigned int dstPitch,
1113209ff23fSmrg				       unsigned int srcPitch);
1114209ff23fSmrgextern void  RADEONCopySwap(uint8_t *dst, uint8_t *src, unsigned int size, int swap);
1115209ff23fSmrgextern void RADEONHostDataParams(ScrnInfoPtr pScrn, uint8_t *dst,
1116209ff23fSmrg				 uint32_t pitch, int cpp,
1117209ff23fSmrg				 uint32_t *dstPitchOffset, int *x, int *y);
1118209ff23fSmrgextern void RADEONInit3DEngine(ScrnInfoPtr pScrn);
1119209ff23fSmrgextern void RADEONWaitForFifoFunction(ScrnInfoPtr pScrn, int entries);
1120209ff23fSmrg#ifdef XF86DRI
1121209ff23fSmrgextern drmBufPtr RADEONCPGetBuffer(ScrnInfoPtr pScrn);
1122209ff23fSmrgextern void RADEONCPFlushIndirect(ScrnInfoPtr pScrn, int discard);
1123209ff23fSmrgextern void RADEONCPReleaseIndirect(ScrnInfoPtr pScrn);
1124209ff23fSmrgextern int RADEONCPStop(ScrnInfoPtr pScrn,  RADEONInfoPtr info);
1125209ff23fSmrg#  ifdef USE_XAA
112668105dcbSveegoextern Bool RADEONSetupMemXAA_DRI(ScreenPtr pScreen);
1127209ff23fSmrg#  endif
1128ad43ddacSmrguint32_t radeonGetPixmapOffset(PixmapPtr pPix);
1129209ff23fSmrg#endif
11302f39173dSmrgextern int radeon_cs_space_remaining(ScrnInfoPtr pScrn);
1131209ff23fSmrg
1132209ff23fSmrg#ifdef USE_XAA
1133209ff23fSmrg/* radeon_accelfuncs.c */
1134209ff23fSmrgextern void RADEONAccelInitMMIO(ScreenPtr pScreen, XAAInfoRecPtr a);
113568105dcbSveegoextern Bool RADEONSetupMemXAA(ScreenPtr pScreen);
1136209ff23fSmrg#endif
1137209ff23fSmrg
1138209ff23fSmrg/* radeon_bios.c */
1139209ff23fSmrgextern Bool RADEONGetBIOSInfo(ScrnInfoPtr pScrn, xf86Int10InfoPtr pInt10);
1140209ff23fSmrgextern Bool RADEONGetClockInfoFromBIOS(ScrnInfoPtr pScrn);
1141209ff23fSmrgextern Bool RADEONGetConnectorInfoFromBIOS(ScrnInfoPtr pScrn);
1142b7e1c893Smrgextern Bool RADEONGetDAC2InfoFromBIOS(ScrnInfoPtr pScrn, radeon_tvdac_ptr tvdac);
1143b7e1c893Smrgextern Bool RADEONGetExtTMDSInfoFromBIOS (ScrnInfoPtr pScrn, radeon_dvo_ptr dvo);
1144b7e1c893Smrgextern xf86MonPtr RADEONGetHardCodedEDIDFromBIOS(xf86OutputPtr output);
1145209ff23fSmrgextern Bool RADEONGetBIOSInitTableOffsets(ScrnInfoPtr pScrn);
1146b7e1c893Smrgextern Bool RADEONGetLVDSInfoFromBIOS(ScrnInfoPtr pScrn, radeon_lvds_ptr lvds);
1147b7e1c893Smrgextern Bool RADEONGetTMDSInfoFromBIOS(ScrnInfoPtr pScrn, radeon_tmds_ptr tmds);
1148209ff23fSmrgextern Bool RADEONGetTVInfoFromBIOS(xf86OutputPtr output);
1149209ff23fSmrgextern Bool RADEONInitExtTMDSInfoFromBIOS (xf86OutputPtr output);
1150209ff23fSmrgextern Bool RADEONPostCardFromBIOSTables(ScrnInfoPtr pScrn);
1151b7e1c893Smrgextern Bool radeon_card_posted(ScrnInfoPtr pScrn);
1152209ff23fSmrg
1153209ff23fSmrg/* radeon_commonfuncs.c */
1154209ff23fSmrg#ifdef XF86DRI
1155209ff23fSmrgextern void RADEONWaitForIdleCP(ScrnInfoPtr pScrn);
1156b7e1c893Smrgextern void RADEONWaitForVLineCP(ScrnInfoPtr pScrn, PixmapPtr pPix,
1157ad43ddacSmrg				 xf86CrtcPtr crtc, int start, int stop);
1158209ff23fSmrg#endif
1159209ff23fSmrgextern void RADEONWaitForIdleMMIO(ScrnInfoPtr pScrn);
1160b7e1c893Smrgextern void RADEONWaitForVLineMMIO(ScrnInfoPtr pScrn, PixmapPtr pPix,
1161ad43ddacSmrg				   xf86CrtcPtr crtc, int start, int stop);
1162209ff23fSmrg
1163209ff23fSmrg/* radeon_crtc.c */
1164209ff23fSmrgextern void radeon_crtc_dpms(xf86CrtcPtr crtc, int mode);
116540732134Srjsextern void radeon_do_crtc_dpms(xf86CrtcPtr crtc, int mode);
1166209ff23fSmrgextern void radeon_crtc_load_lut(xf86CrtcPtr crtc);
1167209ff23fSmrgextern void radeon_crtc_modeset_ioctl(xf86CrtcPtr crtc, Bool post);
1168209ff23fSmrgextern Bool RADEONAllocateControllers(ScrnInfoPtr pScrn, int mask);
1169209ff23fSmrgextern void RADEONBlank(ScrnInfoPtr pScrn);
11702f39173dSmrgextern void RADEONComputePLL(xf86CrtcPtr crtc,
1171ad43ddacSmrg			     RADEONPLLPtr pll, unsigned long freq,
1172209ff23fSmrg			     uint32_t *chosen_dot_clock_freq,
1173209ff23fSmrg			     uint32_t *chosen_feedback_div,
1174ad43ddacSmrg			     uint32_t *chosen_frac_feedback_div,
1175209ff23fSmrg			     uint32_t *chosen_reference_div,
1176209ff23fSmrg			     uint32_t *chosen_post_div, int flags);
1177209ff23fSmrgextern DisplayModePtr RADEONCrtcFindClosestMode(xf86CrtcPtr crtc,
1178209ff23fSmrg						DisplayModePtr pMode);
1179209ff23fSmrgextern void RADEONUnblank(ScrnInfoPtr pScrn);
1180209ff23fSmrgextern Bool RADEONSetTiling(ScrnInfoPtr pScrn);
1181b7e1c893Smrgextern void RADEONInitDispBandwidth(ScrnInfoPtr pScrn);
1182209ff23fSmrg
1183209ff23fSmrg/* radeon_cursor.c */
1184209ff23fSmrgextern Bool RADEONCursorInit(ScreenPtr pScreen);
1185209ff23fSmrgextern void radeon_crtc_hide_cursor(xf86CrtcPtr crtc);
1186209ff23fSmrgextern void radeon_crtc_load_cursor_argb(xf86CrtcPtr crtc, CARD32 *image);
1187209ff23fSmrgextern void radeon_crtc_set_cursor_colors(xf86CrtcPtr crtc, int bg, int fg);
1188209ff23fSmrgextern void radeon_crtc_set_cursor_position(xf86CrtcPtr crtc, int x, int y);
1189209ff23fSmrgextern void radeon_crtc_show_cursor(xf86CrtcPtr crtc);
1190209ff23fSmrg
1191209ff23fSmrg#ifdef XF86DRI
1192209ff23fSmrg/* radeon_dri.c */
1193209ff23fSmrgextern void RADEONDRIAllocatePCIGARTTable(ScreenPtr pScreen);
1194209ff23fSmrgextern void RADEONDRICloseScreen(ScreenPtr pScreen);
1195209ff23fSmrgextern Bool RADEONDRIFinishScreenInit(ScreenPtr pScreen);
1196209ff23fSmrgextern int RADEONDRIGetPciAperTableSize(ScrnInfoPtr pScrn);
1197209ff23fSmrgextern Bool RADEONDRIGetVersion(ScrnInfoPtr pScrn);
1198209ff23fSmrgextern void RADEONDRIResume(ScreenPtr pScreen);
1199209ff23fSmrgextern Bool RADEONDRIScreenInit(ScreenPtr pScreen);
1200209ff23fSmrgextern int RADEONDRISetParam(ScrnInfoPtr pScrn,
1201209ff23fSmrg			     unsigned int param, int64_t value);
1202209ff23fSmrgextern Bool RADEONDRISetVBlankInterrupt(ScrnInfoPtr pScrn, Bool on);
1203209ff23fSmrgextern void RADEONDRIStop(ScreenPtr pScreen);
1204209ff23fSmrg#endif
1205209ff23fSmrg
1206209ff23fSmrg/* radeon_driver.c */
1207209ff23fSmrgextern void RADEONDoAdjustFrame(ScrnInfoPtr pScrn, int x, int y, Bool clone);
1208209ff23fSmrgextern void RADEONChangeSurfaces(ScrnInfoPtr pScrn);
1209209ff23fSmrgextern RADEONEntPtr RADEONEntPriv(ScrnInfoPtr pScrn);
1210209ff23fSmrgextern int RADEONMinBits(int val);
1211209ff23fSmrgextern unsigned RADEONINMC(ScrnInfoPtr pScrn, int addr);
1212209ff23fSmrgextern unsigned RADEONINPLL(ScrnInfoPtr pScrn, int addr);
1213b7e1c893Smrgextern unsigned RADEONINPCIE(ScrnInfoPtr pScrn, int addr);
1214ad43ddacSmrgextern unsigned R600INPCIE_PORT(ScrnInfoPtr pScrn, int addr);
1215209ff23fSmrgextern void RADEONOUTMC(ScrnInfoPtr pScrn, int addr, uint32_t data);
1216209ff23fSmrgextern void RADEONOUTPLL(ScrnInfoPtr pScrn, int addr, uint32_t data);
1217b7e1c893Smrgextern void RADEONOUTPCIE(ScrnInfoPtr pScrn, int addr, uint32_t data);
1218ad43ddacSmrgextern void R600OUTPCIE_PORT(ScrnInfoPtr pScrn, int addr, uint32_t data);
1219209ff23fSmrgextern void RADEONPllErrataAfterData(RADEONInfoPtr info);
1220209ff23fSmrgextern void RADEONPllErrataAfterIndex(RADEONInfoPtr info);
1221209ff23fSmrgextern void RADEONWaitForVerticalSync(ScrnInfoPtr pScrn);
1222209ff23fSmrgextern void RADEONWaitForVerticalSync2(ScrnInfoPtr pScrn);
1223209ff23fSmrgextern void RADEONInitMemMapRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save,
1224209ff23fSmrg				      RADEONInfoPtr info);
1225209ff23fSmrgextern void RADEONRestoreMemMapRegisters(ScrnInfoPtr pScrn,
1226209ff23fSmrg					 RADEONSavePtr restore);
1227ad43ddacSmrgextern Bool
1228ad43ddacSmrgRADEONZaphodStringMatches(ScrnInfoPtr pScrn, const char *s, char *output_name);
1229ad43ddacSmrg
1230ad43ddacSmrgBool RADEONGetRec(ScrnInfoPtr pScrn);
1231ad43ddacSmrgvoid RADEONFreeRec(ScrnInfoPtr pScrn);
1232ad43ddacSmrgBool RADEONPreInitVisual(ScrnInfoPtr pScrn);
1233ad43ddacSmrgBool RADEONPreInitWeight(ScrnInfoPtr pScrn);
1234ad43ddacSmrg
1235ad43ddacSmrgextern Bool RADEON_DP_I2CInit(ScrnInfoPtr pScrn, I2CBusPtr *bus_ptr,
1236ad43ddacSmrg			      char *name, xf86OutputPtr output);
1237ad43ddacSmrgextern void RADEON_DP_GetDPCD(xf86OutputPtr output);
1238ad43ddacSmrgextern int RADEON_DP_GetSinkType(xf86OutputPtr output);
1239ad43ddacSmrg
1240ad43ddacSmrg/* radeon_pm.c */
1241ad43ddacSmrgextern void RADEONPMInit(ScrnInfoPtr pScrn);
1242ad43ddacSmrgextern void RADEONPMBlockHandler(ScrnInfoPtr pScrn);
1243ad43ddacSmrgextern void RADEONPMEnterVT(ScrnInfoPtr pScrn);
1244ad43ddacSmrgextern void RADEONPMLeaveVT(ScrnInfoPtr pScrn);
1245ad43ddacSmrgextern void RADEONPMFini(ScrnInfoPtr pScrn);
1246209ff23fSmrg
1247209ff23fSmrg#ifdef USE_EXA
1248209ff23fSmrg/* radeon_exa.c */
124940732134Srjsextern unsigned eg_tile_split(unsigned tile_split);
1250209ff23fSmrgextern Bool RADEONSetupMemEXA(ScreenPtr pScreen);
1251b13dfe66Smrgextern Bool radeon_transform_is_affine_or_scaled(PictTransformPtr t);
1252209ff23fSmrg
1253209ff23fSmrg/* radeon_exa_funcs.c */
1254209ff23fSmrgextern void RADEONCopyCP(PixmapPtr pDst, int srcX, int srcY, int dstX,
1255209ff23fSmrg			 int dstY, int w, int h);
1256209ff23fSmrgextern void RADEONCopyMMIO(PixmapPtr pDst, int srcX, int srcY, int dstX,
1257209ff23fSmrg			   int dstY, int w, int h);
1258209ff23fSmrgextern Bool RADEONDrawInitCP(ScreenPtr pScreen);
1259209ff23fSmrgextern Bool RADEONDrawInitMMIO(ScreenPtr pScreen);
1260209ff23fSmrgextern void RADEONDoPrepareCopyCP(ScrnInfoPtr pScrn,
1261209ff23fSmrg				  uint32_t src_pitch_offset,
1262209ff23fSmrg				  uint32_t dst_pitch_offset,
1263209ff23fSmrg				  uint32_t datatype, int rop,
1264209ff23fSmrg				  Pixel planemask);
1265209ff23fSmrgextern void RADEONDoPrepareCopyMMIO(ScrnInfoPtr pScrn,
1266209ff23fSmrg				    uint32_t src_pitch_offset,
1267209ff23fSmrg				    uint32_t dst_pitch_offset,
1268209ff23fSmrg				    uint32_t datatype, int rop,
1269209ff23fSmrg				    Pixel planemask);
1270b7e1c893Smrgextern Bool R600DrawInit(ScreenPtr pScreen);
1271b7e1c893Smrgextern Bool R600LoadShaders(ScrnInfoPtr pScrn);
1272921a55d8Smrg#ifdef XF86DRM_MODE
1273921a55d8Smrgextern Bool EVERGREENDrawInit(ScreenPtr pScreen);
1274921a55d8Smrg#endif
1275209ff23fSmrg#endif
1276209ff23fSmrg
1277209ff23fSmrg#if defined(XF86DRI) && defined(USE_EXA)
1278209ff23fSmrg/* radeon_exa.c */
1279209ff23fSmrgextern Bool RADEONGetDatatypeBpp(int bpp, uint32_t *type);
1280209ff23fSmrgextern Bool RADEONGetPixmapOffsetPitch(PixmapPtr pPix,
1281209ff23fSmrg				       uint32_t *pitch_offset);
1282209ff23fSmrgextern unsigned long long RADEONTexOffsetStart(PixmapPtr pPix);
1283209ff23fSmrg#endif
1284209ff23fSmrg
1285209ff23fSmrg/* radeon_modes.c */
1286209ff23fSmrgextern void RADEONSetPitch(ScrnInfoPtr pScrn);
1287209ff23fSmrgextern DisplayModePtr RADEONProbeOutputModes(xf86OutputPtr output);
1288209ff23fSmrg
1289209ff23fSmrg/* radeon_output.c */
1290209ff23fSmrgextern RADEONI2CBusRec atom_setup_i2c_bus(int ddc_line);
1291209ff23fSmrgextern RADEONI2CBusRec legacy_setup_i2c_bus(int ddc_line);
1292209ff23fSmrgextern void RADEONGetPanelInfo(ScrnInfoPtr pScrn);
1293209ff23fSmrgextern void RADEONInitConnector(xf86OutputPtr output);
1294209ff23fSmrgextern void RADEONPrintPortMap(ScrnInfoPtr pScrn);
1295209ff23fSmrgextern void RADEONSetOutputType(ScrnInfoPtr pScrn,
1296209ff23fSmrg				RADEONOutputPrivatePtr radeon_output);
1297209ff23fSmrgextern Bool RADEONSetupConnectors(ScrnInfoPtr pScrn);
1298c503f109Smrgextern Bool RADEONI2CDoLock(xf86OutputPtr output, I2CBusPtr b, Bool lock_state);
1299b7e1c893Smrg
1300ad43ddacSmrgextern Bool radeon_dp_mode_fixup(xf86OutputPtr output, DisplayModePtr mode, DisplayModePtr adjusted_mode);
1301209ff23fSmrg
1302209ff23fSmrg/* radeon_tv.c */
1303209ff23fSmrgextern void RADEONSaveTVRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save);
1304209ff23fSmrgextern void RADEONAdjustCrtcRegistersForTV(ScrnInfoPtr pScrn, RADEONSavePtr save,
1305209ff23fSmrg					   DisplayModePtr mode, xf86OutputPtr output);
1306209ff23fSmrgextern void RADEONAdjustPLLRegistersForTV(ScrnInfoPtr pScrn, RADEONSavePtr save,
1307209ff23fSmrg					  DisplayModePtr mode, xf86OutputPtr output);
1308209ff23fSmrgextern void RADEONAdjustCrtc2RegistersForTV(ScrnInfoPtr pScrn, RADEONSavePtr save,
1309209ff23fSmrg					   DisplayModePtr mode, xf86OutputPtr output);
1310209ff23fSmrgextern void RADEONAdjustPLL2RegistersForTV(ScrnInfoPtr pScrn, RADEONSavePtr save,
1311209ff23fSmrg					  DisplayModePtr mode, xf86OutputPtr output);
1312209ff23fSmrgextern void RADEONInitTVRegisters(xf86OutputPtr output, RADEONSavePtr save,
1313209ff23fSmrg                                  DisplayModePtr mode, BOOL IsPrimary);
1314209ff23fSmrgextern void RADEONRestoreTVRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore);
1315209ff23fSmrgextern void RADEONUpdateHVPosition(xf86OutputPtr output, DisplayModePtr mode);
1316209ff23fSmrg
1317209ff23fSmrg/* radeon_video.c */
1318209ff23fSmrgextern void RADEONInitVideo(ScreenPtr pScreen);
1319209ff23fSmrgextern void RADEONResetVideo(ScrnInfoPtr pScrn);
1320ad43ddacSmrgextern Bool radeon_load_bicubic_texture(ScrnInfoPtr pScrn);
1321ad43ddacSmrgextern xf86CrtcPtr radeon_pick_best_crtc(ScrnInfoPtr pScrn,
1322ad43ddacSmrg					 int x1, int x2, int y1, int y2);
1323209ff23fSmrg
1324b7e1c893Smrg/* radeon_legacy_memory.c */
1325b7e1c893Smrgextern uint32_t
1326b7e1c893Smrgradeon_legacy_allocate_memory(ScrnInfoPtr pScrn,
1327b7e1c893Smrg			      void **mem_struct,
1328b7e1c893Smrg			      int size,
1329ad43ddacSmrg			      int align,
1330ad43ddacSmrg			      int domain);
1331b7e1c893Smrgextern void
1332b7e1c893Smrgradeon_legacy_free_memory(ScrnInfoPtr pScrn,
1333b7e1c893Smrg		          void *mem_struct);
1334b7e1c893Smrg
1335ad43ddacSmrg#ifdef XF86DRM_MODE
1336ad43ddacSmrgextern void radeon_cs_flush_indirect(ScrnInfoPtr pScrn);
1337ad43ddacSmrgextern void radeon_ddx_cs_start(ScrnInfoPtr pScrn,
1338ad43ddacSmrg				int num, const char *file,
1339ad43ddacSmrg				const char *func, int line);
1340ad43ddacSmrgvoid radeon_kms_update_vram_limit(ScrnInfoPtr pScrn, int new_fb_size);
134140732134Srjsstruct radeon_surface *radeon_get_pixmap_surface(PixmapPtr pPix);
1342ad43ddacSmrg#endif
1343ad43ddacSmrgstruct radeon_bo *radeon_get_pixmap_bo(PixmapPtr pPix);
1344ad43ddacSmrgvoid radeon_set_pixmap_bo(PixmapPtr pPix, struct radeon_bo *bo);
1345c4ae5be6Smrguint32_t radeon_get_pixmap_tiling(PixmapPtr pPix);
1346ad43ddacSmrg
1347209ff23fSmrg#ifdef XF86DRI
1348209ff23fSmrg#  ifdef USE_XAA
1349209ff23fSmrg/* radeon_accelfuncs.c */
1350209ff23fSmrgextern void RADEONAccelInitCP(ScreenPtr pScreen, XAAInfoRecPtr a);
1351209ff23fSmrg#  endif
1352209ff23fSmrg
1353209ff23fSmrg#define RADEONCP_START(pScrn, info)					\
1354209ff23fSmrgdo {									\
1355b7e1c893Smrg    int _ret = drmCommandNone(info->dri->drmFD, DRM_RADEON_CP_START);	\
1356209ff23fSmrg    if (_ret) {								\
1357209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,				\
1358209ff23fSmrg		   "%s: CP start %d\n", __FUNCTION__, _ret);		\
1359209ff23fSmrg    }									\
1360b7e1c893Smrg    info->cp->CPStarted = TRUE;                                         \
1361209ff23fSmrg} while (0)
1362209ff23fSmrg
1363209ff23fSmrg#define RADEONCP_RELEASE(pScrn, info)					\
1364209ff23fSmrgdo {									\
1365ad43ddacSmrg    if (info->cs) {							\
1366ad43ddacSmrg	radeon_cs_flush_indirect(pScrn);				\
1367ad43ddacSmrg    } else if (info->cp->CPInUse) {					\
1368209ff23fSmrg	RADEON_PURGE_CACHE();						\
1369209ff23fSmrg	RADEON_WAIT_UNTIL_IDLE();					\
1370209ff23fSmrg	RADEONCPReleaseIndirect(pScrn);					\
1371b7e1c893Smrg	info->cp->CPInUse = FALSE;				        \
1372209ff23fSmrg    }									\
1373209ff23fSmrg} while (0)
1374209ff23fSmrg
1375209ff23fSmrg#define RADEONCP_STOP(pScrn, info)					\
1376209ff23fSmrgdo {									\
1377209ff23fSmrg    int _ret;								\
1378b7e1c893Smrg    if (info->cp->CPStarted) {						\
1379209ff23fSmrg        _ret = RADEONCPStop(pScrn, info);				\
1380209ff23fSmrg        if (_ret) {							\
1381209ff23fSmrg	    xf86DrvMsg(pScrn->scrnIndex, X_ERROR,			\
1382209ff23fSmrg		   "%s: CP stop %d\n", __FUNCTION__, _ret);		\
1383209ff23fSmrg        }								\
1384b7e1c893Smrg        info->cp->CPStarted = FALSE;                                    \
1385b7e1c893Smrg    }									\
1386b7e1c893Smrg    if (info->ChipFamily < CHIP_FAMILY_R600)                            \
1387b7e1c893Smrg        RADEONEngineRestore(pScrn);					\
1388b7e1c893Smrg    info->cp->CPRuns = FALSE;						\
1389209ff23fSmrg} while (0)
1390209ff23fSmrg
1391209ff23fSmrg#define RADEONCP_RESET(pScrn, info)					\
1392209ff23fSmrgdo {									\
1393b7e1c893Smrg	int _ret = drmCommandNone(info->dri->drmFD, DRM_RADEON_CP_RESET);	\
1394209ff23fSmrg	if (_ret) {							\
1395209ff23fSmrg	    xf86DrvMsg(pScrn->scrnIndex, X_ERROR,			\
1396209ff23fSmrg		       "%s: CP reset %d\n", __FUNCTION__, _ret);	\
1397209ff23fSmrg	}								\
1398209ff23fSmrg} while (0)
1399209ff23fSmrg
1400209ff23fSmrg#define RADEONCP_REFRESH(pScrn, info)					\
1401209ff23fSmrgdo {									\
1402ad43ddacSmrg    if (!info->cp->CPInUse && !info->cs) {				\
1403b7e1c893Smrg	if (info->cp->needCacheFlush) {					\
1404209ff23fSmrg	    RADEON_PURGE_CACHE();					\
1405209ff23fSmrg	    RADEON_PURGE_ZCACHE();					\
1406b7e1c893Smrg	    info->cp->needCacheFlush = FALSE;				\
1407209ff23fSmrg	}								\
1408209ff23fSmrg	RADEON_WAIT_UNTIL_IDLE();					\
1409b7e1c893Smrg	info->cp->CPInUse = TRUE;					\
1410209ff23fSmrg    }									\
1411209ff23fSmrg} while (0)
1412209ff23fSmrg
1413209ff23fSmrg
1414209ff23fSmrg#define CP_PACKET0(reg, n)						\
1415209ff23fSmrg	(RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
1416209ff23fSmrg#define CP_PACKET1(reg0, reg1)						\
1417209ff23fSmrg	(RADEON_CP_PACKET1 | (((reg1) >> 2) << 11) | ((reg0) >> 2))
1418209ff23fSmrg#define CP_PACKET2()							\
1419209ff23fSmrg	(RADEON_CP_PACKET2)
1420209ff23fSmrg#define CP_PACKET3(pkt, n)						\
1421209ff23fSmrg	(RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
1422209ff23fSmrg
1423209ff23fSmrg
1424209ff23fSmrg#define RADEON_VERBOSE	0
1425209ff23fSmrg
1426209ff23fSmrg#define RING_LOCALS	uint32_t *__head = NULL; int __expected; int __count = 0
1427209ff23fSmrg
1428209ff23fSmrg#define BEGIN_RING(n) do {						\
1429209ff23fSmrg    if (RADEON_VERBOSE) {						\
1430209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,				\
1431209ff23fSmrg		   "BEGIN_RING(%d) in %s\n", (unsigned int)n, __FUNCTION__);\
1432209ff23fSmrg    }									\
1433ad43ddacSmrg    if (info->cs) { radeon_ddx_cs_start(pScrn, n, __FILE__, __func__, __LINE__); } else { \
1434ad43ddacSmrg      if (++info->cp->dma_begin_count != 1) {				\
1435209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,				\
1436209ff23fSmrg		   "BEGIN_RING without end at %s:%d\n",			\
1437ad43ddacSmrg		   info->cp->dma_debug_func, info->cp->dma_debug_lineno); \
1438b7e1c893Smrg	info->cp->dma_begin_count = 1;					\
1439ad43ddacSmrg      }									\
1440ad43ddacSmrg      info->cp->dma_debug_func = __FILE__;				\
1441ad43ddacSmrg      info->cp->dma_debug_lineno = __LINE__;				\
1442ad43ddacSmrg      if (!info->cp->indirectBuffer) {					\
1443b7e1c893Smrg	info->cp->indirectBuffer = RADEONCPGetBuffer(pScrn);		\
1444b7e1c893Smrg	info->cp->indirectStart = 0;					\
1445ad43ddacSmrg      } else if (info->cp->indirectBuffer->used + (n) * (int)sizeof(uint32_t) >	\
1446ad43ddacSmrg		 info->cp->indirectBuffer->total) {		        \
1447209ff23fSmrg	RADEONCPFlushIndirect(pScrn, 1);				\
1448ad43ddacSmrg      }									\
1449ad43ddacSmrg      __expected = n;							\
1450ad43ddacSmrg      __head = (pointer)((char *)info->cp->indirectBuffer->address +	\
1451ad43ddacSmrg			 info->cp->indirectBuffer->used);		\
1452ad43ddacSmrg      __count = 0;							\
1453209ff23fSmrg    }									\
1454209ff23fSmrg} while (0)
1455209ff23fSmrg
1456209ff23fSmrg#define ADVANCE_RING() do {						\
1457ad43ddacSmrg    if (info->cs) radeon_cs_end(info->cs, __FILE__, __func__, __LINE__); else {		\
1458ad43ddacSmrg      if (info->cp->dma_begin_count-- != 1) {				\
1459209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,				\
1460209ff23fSmrg		   "ADVANCE_RING without begin at %s:%d\n",		\
1461209ff23fSmrg		   __FILE__, __LINE__);					\
1462b7e1c893Smrg	info->cp->dma_begin_count = 0;					\
1463ad43ddacSmrg      }									\
1464ad43ddacSmrg      if (__count != __expected) {					\
1465209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,				\
1466209ff23fSmrg		   "ADVANCE_RING count != expected (%d vs %d) at %s:%d\n", \
1467209ff23fSmrg		   __count, __expected, __FILE__, __LINE__);		\
1468ad43ddacSmrg      }									\
1469ad43ddacSmrg      if (RADEON_VERBOSE) {						\
1470209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,				\
1471209ff23fSmrg		   "ADVANCE_RING() start: %d used: %d count: %d\n",	\
1472b7e1c893Smrg		   info->cp->indirectStart,				\
1473b7e1c893Smrg		   info->cp->indirectBuffer->used,			\
1474209ff23fSmrg		   __count * (int)sizeof(uint32_t));			\
1475ad43ddacSmrg      }									\
1476ad43ddacSmrg      info->cp->indirectBuffer->used += __count * (int)sizeof(uint32_t); \
1477209ff23fSmrg    }									\
1478ad43ddacSmrg  } while (0)
1479209ff23fSmrg
1480209ff23fSmrg#define OUT_RING(x) do {						\
1481209ff23fSmrg    if (RADEON_VERBOSE) {						\
1482209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,				\
1483209ff23fSmrg		   "   OUT_RING(0x%08x)\n", (unsigned int)(x));		\
1484209ff23fSmrg    }									\
1485ad43ddacSmrg    if (info->cs) radeon_cs_write_dword(info->cs, (x)); else		\
1486209ff23fSmrg    __head[__count++] = (x);						\
1487209ff23fSmrg} while (0)
1488209ff23fSmrg
1489209ff23fSmrg#define OUT_RING_REG(reg, val)						\
1490209ff23fSmrgdo {									\
1491209ff23fSmrg    OUT_RING(CP_PACKET0(reg, 0));					\
1492209ff23fSmrg    OUT_RING(val);							\
1493209ff23fSmrg} while (0)
1494209ff23fSmrg
1495ad43ddacSmrg#define OUT_RING_RELOC(x, read_domains, write_domain)			\
1496ad43ddacSmrg  do {									\
1497ad43ddacSmrg	int _ret; \
1498ad43ddacSmrg    _ret = radeon_cs_write_reloc(info->cs, x, read_domains, write_domain, 0); \
1499ad43ddacSmrg	if (_ret) ErrorF("reloc emit failure %d\n", _ret); \
1500ad43ddacSmrg  } while(0)
1501ad43ddacSmrg
1502ad43ddacSmrg
1503209ff23fSmrg#define FLUSH_RING()							\
1504209ff23fSmrgdo {									\
1505209ff23fSmrg    if (RADEON_VERBOSE)							\
1506209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,				\
1507209ff23fSmrg		   "FLUSH_RING in %s\n", __FUNCTION__);			\
1508ad43ddacSmrg    if (info->cs)							\
1509ad43ddacSmrg	radeon_cs_flush_indirect(pScrn); 				\
1510ad43ddacSmrg    else if (info->cp->indirectBuffer)					\
1511209ff23fSmrg	RADEONCPFlushIndirect(pScrn, 0);				\
1512209ff23fSmrg} while (0)
1513209ff23fSmrg
1514209ff23fSmrg
1515209ff23fSmrg#define RADEON_WAIT_UNTIL_2D_IDLE()					\
1516209ff23fSmrgdo {									\
1517b7e1c893Smrg    if (info->ChipFamily < CHIP_FAMILY_R600) {                          \
1518b7e1c893Smrg	BEGIN_RING(2);                                                  \
1519b7e1c893Smrg	OUT_RING(CP_PACKET0(RADEON_WAIT_UNTIL, 0));                     \
1520b7e1c893Smrg	OUT_RING((RADEON_WAIT_2D_IDLECLEAN |                            \
1521b7e1c893Smrg		  RADEON_WAIT_HOST_IDLECLEAN));                         \
1522b7e1c893Smrg	ADVANCE_RING();                                                 \
1523b7e1c893Smrg    }                                                                   \
1524209ff23fSmrg} while (0)
1525209ff23fSmrg
1526209ff23fSmrg#define RADEON_WAIT_UNTIL_3D_IDLE()					\
1527209ff23fSmrgdo {									\
1528b7e1c893Smrg    if (info->ChipFamily < CHIP_FAMILY_R600) {				\
1529b7e1c893Smrg	BEGIN_RING(2);							\
1530b7e1c893Smrg	OUT_RING(CP_PACKET0(RADEON_WAIT_UNTIL, 0));                     \
1531b7e1c893Smrg	OUT_RING((RADEON_WAIT_3D_IDLECLEAN |                            \
1532b7e1c893Smrg		  RADEON_WAIT_HOST_IDLECLEAN));                         \
1533b7e1c893Smrg	ADVANCE_RING();							\
1534b7e1c893Smrg    }                                                                   \
1535209ff23fSmrg} while (0)
1536209ff23fSmrg
1537209ff23fSmrg#define RADEON_WAIT_UNTIL_IDLE()					\
1538209ff23fSmrgdo {									\
1539209ff23fSmrg    if (RADEON_VERBOSE) {						\
1540209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,				\
1541209ff23fSmrg		   "WAIT_UNTIL_IDLE() in %s\n", __FUNCTION__);		\
1542209ff23fSmrg    }									\
1543b7e1c893Smrg    if (info->ChipFamily < CHIP_FAMILY_R600) {                          \
1544b7e1c893Smrg	BEGIN_RING(2);							\
1545b7e1c893Smrg	OUT_RING(CP_PACKET0(RADEON_WAIT_UNTIL, 0));                     \
1546b7e1c893Smrg	OUT_RING((RADEON_WAIT_2D_IDLECLEAN |                            \
1547b7e1c893Smrg                  RADEON_WAIT_3D_IDLECLEAN |                            \
1548b7e1c893Smrg		  RADEON_WAIT_HOST_IDLECLEAN));                         \
1549b7e1c893Smrg	ADVANCE_RING();							\
1550b7e1c893Smrg    }                                                                   \
1551209ff23fSmrg} while (0)
1552209ff23fSmrg
1553209ff23fSmrg#define RADEON_PURGE_CACHE()						\
1554209ff23fSmrgdo {									\
1555b7e1c893Smrg    if (info->ChipFamily < CHIP_FAMILY_R600) {				\
1556b7e1c893Smrg	BEGIN_RING(2);							\
1557b7e1c893Smrg	if (info->ChipFamily <= CHIP_FAMILY_RV280) {			\
1558b7e1c893Smrg	    OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));	\
1559b7e1c893Smrg	    OUT_RING(RADEON_RB3D_DC_FLUSH_ALL);				\
1560b7e1c893Smrg	} else {							\
1561b7e1c893Smrg	    OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));	\
1562b7e1c893Smrg	    OUT_RING(R300_RB3D_DC_FLUSH_ALL);				\
1563b7e1c893Smrg	}								\
1564b7e1c893Smrg	ADVANCE_RING();							\
1565b7e1c893Smrg    }									\
1566209ff23fSmrg} while (0)
1567209ff23fSmrg
1568209ff23fSmrg#define RADEON_PURGE_ZCACHE()						\
1569209ff23fSmrgdo {									\
1570b7e1c893Smrg    if (info->ChipFamily < CHIP_FAMILY_R600) {                          \
1571b7e1c893Smrg	BEGIN_RING(2);                                                  \
1572b7e1c893Smrg	if (info->ChipFamily <= CHIP_FAMILY_RV280) {                    \
1573b7e1c893Smrg	    OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));        \
1574b7e1c893Smrg	    OUT_RING(RADEON_RB3D_ZC_FLUSH_ALL);                         \
1575b7e1c893Smrg	} else {                                                        \
1576b7e1c893Smrg	    OUT_RING(CP_PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));          \
1577b7e1c893Smrg	    OUT_RING(R300_ZC_FLUSH_ALL);                                \
1578b7e1c893Smrg	}                                                               \
1579b7e1c893Smrg	ADVANCE_RING();                                                 \
1580209ff23fSmrg    }                                                                   \
1581209ff23fSmrg} while (0)
1582209ff23fSmrg
1583209ff23fSmrg#endif /* XF86DRI */
1584209ff23fSmrg
1585b7e1c893Smrg#if defined(XF86DRI) && defined(USE_EXA)
1586ad43ddacSmrg
1587ad43ddacSmrg#ifdef XF86DRM_MODE
1588ad43ddacSmrg#define CS_FULL(cs) ((cs)->cdw > 15 * 1024)
1589ad43ddacSmrg#else
1590ad43ddacSmrg#define CS_FULL(cs) FALSE
1591ad43ddacSmrg#endif
1592ad43ddacSmrg
1593b7e1c893Smrg#define RADEON_SWITCH_TO_2D()						\
1594b7e1c893Smrgdo {									\
1595b7e1c893Smrg	uint32_t flush = 0;                                             \
1596b7e1c893Smrg	switch (info->accel_state->engineMode) {			\
1597b7e1c893Smrg	case EXA_ENGINEMODE_UNKNOWN:					\
1598b7e1c893Smrg	    flush = 1;                                                  \
1599ad43ddacSmrg	    break;							\
1600ad43ddacSmrg	case EXA_ENGINEMODE_3D:						\
1601ad43ddacSmrg	    flush = !info->cs || CS_FULL(info->cs);			\
1602ad43ddacSmrg	    break;							\
1603b7e1c893Smrg	case EXA_ENGINEMODE_2D:						\
1604ad43ddacSmrg	    flush = info->cs && CS_FULL(info->cs);			\
1605b7e1c893Smrg	    break;							\
1606b7e1c893Smrg	}								\
1607ad43ddacSmrg	if (flush) {							\
1608ad43ddacSmrg    	    if (info->cs)						\
1609ad43ddacSmrg	        radeon_cs_flush_indirect(pScrn);			\
1610ad43ddacSmrg            else if (info->directRenderingEnabled)                     	\
1611ad43ddacSmrg	        RADEONCPFlushIndirect(pScrn, 1);                        \
1612ad43ddacSmrg	}								\
1613b7e1c893Smrg        info->accel_state->engineMode = EXA_ENGINEMODE_2D;              \
1614b7e1c893Smrg} while (0);
1615b7e1c893Smrg
1616b7e1c893Smrg#define RADEON_SWITCH_TO_3D()						\
1617b7e1c893Smrgdo {									\
1618b7e1c893Smrg	uint32_t flush = 0;						\
1619b7e1c893Smrg	switch (info->accel_state->engineMode) {			\
1620b7e1c893Smrg	case EXA_ENGINEMODE_UNKNOWN:					\
1621b7e1c893Smrg	    flush = 1;                                                  \
1622ad43ddacSmrg	    break;							\
1623ad43ddacSmrg	case EXA_ENGINEMODE_2D:						\
1624ad43ddacSmrg	    flush = !info->cs || CS_FULL(info->cs);			\
1625ad43ddacSmrg	    break;							\
1626b7e1c893Smrg	case EXA_ENGINEMODE_3D:						\
1627ad43ddacSmrg	    flush = info->cs && CS_FULL(info->cs);			\
1628b7e1c893Smrg	    break;							\
1629b7e1c893Smrg	}								\
1630b7e1c893Smrg	if (flush) {							\
1631ad43ddacSmrg    	    if (info->cs)						\
1632ad43ddacSmrg	        radeon_cs_flush_indirect(pScrn);			\
1633ad43ddacSmrg	    else if (info->directRenderingEnabled)				\
1634b7e1c893Smrg	        RADEONCPFlushIndirect(pScrn, 1);                        \
1635b7e1c893Smrg	}                                                               \
1636ad43ddacSmrg	if (!info->accel_state->XInited3D)				\
1637ad43ddacSmrg	    RADEONInit3DEngine(pScrn);                                  \
1638b7e1c893Smrg        info->accel_state->engineMode = EXA_ENGINEMODE_3D;              \
1639b7e1c893Smrg} while (0);
1640b7e1c893Smrg#else
1641b7e1c893Smrg#define RADEON_SWITCH_TO_2D()
1642b7e1c893Smrg#define RADEON_SWITCH_TO_3D()
1643b7e1c893Smrg#endif
1644b7e1c893Smrg
1645209ff23fSmrgstatic __inline__ void RADEON_MARK_SYNC(RADEONInfoPtr info, ScrnInfoPtr pScrn)
1646209ff23fSmrg{
1647209ff23fSmrg#ifdef USE_EXA
1648209ff23fSmrg    if (info->useEXA)
1649209ff23fSmrg	exaMarkSync(pScrn->pScreen);
1650209ff23fSmrg#endif
1651209ff23fSmrg#ifdef USE_XAA
1652209ff23fSmrg    if (!info->useEXA)
1653b7e1c893Smrg	SET_SYNC_FLAG(info->accel_state->accel);
1654209ff23fSmrg#endif
1655209ff23fSmrg}
1656209ff23fSmrg
1657209ff23fSmrgstatic __inline__ void RADEON_SYNC(RADEONInfoPtr info, ScrnInfoPtr pScrn)
1658209ff23fSmrg{
1659209ff23fSmrg#ifdef USE_EXA
1660b7e1c893Smrg    if (info->useEXA && pScrn->pScreen)
1661209ff23fSmrg	exaWaitSync(pScrn->pScreen);
1662209ff23fSmrg#endif
1663209ff23fSmrg#ifdef USE_XAA
1664b7e1c893Smrg    if (!info->useEXA && info->accel_state->accel)
1665b7e1c893Smrg	info->accel_state->accel->Sync(pScrn);
1666209ff23fSmrg#endif
1667209ff23fSmrg}
1668209ff23fSmrg
1669209ff23fSmrgstatic __inline__ void radeon_init_timeout(struct timeval *endtime,
1670209ff23fSmrg    unsigned int timeout)
1671209ff23fSmrg{
1672209ff23fSmrg    gettimeofday(endtime, NULL);
1673209ff23fSmrg    endtime->tv_usec += timeout;
1674209ff23fSmrg    endtime->tv_sec += endtime->tv_usec / 1000000;
1675209ff23fSmrg    endtime->tv_usec %= 1000000;
1676209ff23fSmrg}
1677209ff23fSmrg
1678209ff23fSmrgstatic __inline__ int radeon_timedout(const struct timeval *endtime)
1679209ff23fSmrg{
1680209ff23fSmrg    struct timeval now;
1681209ff23fSmrg    gettimeofday(&now, NULL);
1682209ff23fSmrg    return now.tv_sec == endtime->tv_sec ?
1683209ff23fSmrg        now.tv_usec > endtime->tv_usec : now.tv_sec > endtime->tv_sec;
1684209ff23fSmrg}
1685209ff23fSmrg
1686ad43ddacSmrgenum {
1687ad43ddacSmrg    RADEON_CREATE_PIXMAP_TILING_MACRO = 0x10000000,
1688ad43ddacSmrg    RADEON_CREATE_PIXMAP_TILING_MICRO = 0x20000000,
168940732134Srjs    RADEON_CREATE_PIXMAP_DEPTH = 0x40000000, /* for r200 */
169040732134Srjs    RADEON_CREATE_PIXMAP_SZBUFFER = 0x80000000, /* for eg */
1691ad43ddacSmrg};
1692ad43ddacSmrg
1693209ff23fSmrg#endif /* _RADEON_H_ */
1694