1209ff23fSmrg/* 2209ff23fSmrg * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and 3209ff23fSmrg * VA Linux Systems Inc., Fremont, California. 4209ff23fSmrg * 5209ff23fSmrg * All Rights Reserved. 6209ff23fSmrg * 7209ff23fSmrg * Permission is hereby granted, free of charge, to any person obtaining 8209ff23fSmrg * a copy of this software and associated documentation files (the 9209ff23fSmrg * "Software"), to deal in the Software without restriction, including 10209ff23fSmrg * without limitation on the rights to use, copy, modify, merge, 11209ff23fSmrg * publish, distribute, sublicense, and/or sell copies of the Software, 12209ff23fSmrg * and to permit persons to whom the Software is furnished to do so, 13209ff23fSmrg * subject to the following conditions: 14209ff23fSmrg * 15209ff23fSmrg * The above copyright notice and this permission notice (including the 16209ff23fSmrg * next paragraph) shall be included in all copies or substantial 17209ff23fSmrg * portions of the Software. 18209ff23fSmrg * 19209ff23fSmrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 20209ff23fSmrg * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21209ff23fSmrg * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 22209ff23fSmrg * NON-INFRINGEMENT. IN NO EVENT SHALL ATI, VA LINUX SYSTEMS AND/OR 23209ff23fSmrg * THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 24209ff23fSmrg * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 25209ff23fSmrg * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 26209ff23fSmrg * DEALINGS IN THE SOFTWARE. 27209ff23fSmrg */ 28209ff23fSmrg 29209ff23fSmrg/* 30209ff23fSmrg * Authors: 31209ff23fSmrg * Kevin E. Martin <martin@xfree86.org> 32209ff23fSmrg * Rickard E. Faith <faith@valinux.com> 33209ff23fSmrg * Alan Hourihane <alanh@fairlite.demon.co.uk> 34209ff23fSmrg * 35209ff23fSmrg * References: 36209ff23fSmrg * 37209ff23fSmrg * !!!! FIXME !!!! 38209ff23fSmrg * RAGE 128 VR/ RAGE 128 GL Register Reference Manual (Technical 39209ff23fSmrg * Reference Manual P/N RRG-G04100-C Rev. 0.04), ATI Technologies: April 40209ff23fSmrg * 1999. 41209ff23fSmrg * 42209ff23fSmrg * !!!! FIXME !!!! 43209ff23fSmrg * RAGE 128 Software Development Manual (Technical Reference Manual P/N 44209ff23fSmrg * SDK-G04000 Rev. 0.01), ATI Technologies: June 1999. 45209ff23fSmrg * 46209ff23fSmrg */ 47209ff23fSmrg 48209ff23fSmrg/* !!!! FIXME !!!! NOTE: THIS FILE HAS BEEN CONVERTED FROM r128_reg.h 49209ff23fSmrg * AND CONTAINS REGISTERS AND REGISTER DEFINITIONS THAT ARE NOT CORRECT 50209ff23fSmrg * ON THE RADEON. A FULL AUDIT OF THIS CODE IS NEEDED! */ 51209ff23fSmrg 52209ff23fSmrg#ifndef _RADEON_REG_H_ 53209ff23fSmrg#define _RADEON_REG_H_ 54209ff23fSmrg 55209ff23fSmrg#define ATI_DATATYPE_VQ 0 56209ff23fSmrg#define ATI_DATATYPE_CI4 1 57209ff23fSmrg#define ATI_DATATYPE_CI8 2 58209ff23fSmrg#define ATI_DATATYPE_ARGB1555 3 59209ff23fSmrg#define ATI_DATATYPE_RGB565 4 60209ff23fSmrg#define ATI_DATATYPE_RGB888 5 61209ff23fSmrg#define ATI_DATATYPE_ARGB8888 6 62209ff23fSmrg#define ATI_DATATYPE_RGB332 7 63209ff23fSmrg#define ATI_DATATYPE_Y8 8 64209ff23fSmrg#define ATI_DATATYPE_RGB8 9 65209ff23fSmrg#define ATI_DATATYPE_CI16 10 66209ff23fSmrg#define ATI_DATATYPE_VYUY_422 11 67209ff23fSmrg#define ATI_DATATYPE_YVYU_422 12 68209ff23fSmrg#define ATI_DATATYPE_AYUV_444 14 69209ff23fSmrg#define ATI_DATATYPE_ARGB4444 15 70209ff23fSmrg 71209ff23fSmrg /* Registers for 2D/Video/Overlay */ 72209ff23fSmrg#define RADEON_ADAPTER_ID 0x0f2c /* PCI */ 73209ff23fSmrg#define RADEON_AGP_BASE 0x0170 74209ff23fSmrg#define RADEON_AGP_CNTL 0x0174 75209ff23fSmrg# define RADEON_AGP_APER_SIZE_256MB (0x00 << 0) 76209ff23fSmrg# define RADEON_AGP_APER_SIZE_128MB (0x20 << 0) 77209ff23fSmrg# define RADEON_AGP_APER_SIZE_64MB (0x30 << 0) 78209ff23fSmrg# define RADEON_AGP_APER_SIZE_32MB (0x38 << 0) 79209ff23fSmrg# define RADEON_AGP_APER_SIZE_16MB (0x3c << 0) 80209ff23fSmrg# define RADEON_AGP_APER_SIZE_8MB (0x3e << 0) 81209ff23fSmrg# define RADEON_AGP_APER_SIZE_4MB (0x3f << 0) 82209ff23fSmrg# define RADEON_AGP_APER_SIZE_MASK (0x3f << 0) 83209ff23fSmrg#define RADEON_STATUS_PCI_CONFIG 0x06 84209ff23fSmrg# define RADEON_CAP_LIST 0x100000 85209ff23fSmrg#define RADEON_CAPABILITIES_PTR_PCI_CONFIG 0x34 /* offset in PCI config*/ 86209ff23fSmrg# define RADEON_CAP_PTR_MASK 0xfc /* mask off reserved bits of CAP_PTR */ 87209ff23fSmrg# define RADEON_CAP_ID_NULL 0x00 /* End of capability list */ 88209ff23fSmrg# define RADEON_CAP_ID_AGP 0x02 /* AGP capability ID */ 89209ff23fSmrg# define RADEON_CAP_ID_EXP 0x10 /* PCI Express */ 90209ff23fSmrg#define RADEON_AGP_COMMAND 0x0f60 /* PCI */ 91209ff23fSmrg#define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config*/ 92209ff23fSmrg# define RADEON_AGP_ENABLE (1<<8) 93209ff23fSmrg#define RADEON_AGP_PLL_CNTL 0x000b /* PLL */ 94209ff23fSmrg#define RADEON_AGP_STATUS 0x0f5c /* PCI */ 95209ff23fSmrg# define RADEON_AGP_1X_MODE 0x01 96209ff23fSmrg# define RADEON_AGP_2X_MODE 0x02 97209ff23fSmrg# define RADEON_AGP_4X_MODE 0x04 98209ff23fSmrg# define RADEON_AGP_FW_MODE 0x10 99209ff23fSmrg# define RADEON_AGP_MODE_MASK 0x17 100209ff23fSmrg# define RADEON_AGPv3_MODE 0x08 101209ff23fSmrg# define RADEON_AGPv3_4X_MODE 0x01 102209ff23fSmrg# define RADEON_AGPv3_8X_MODE 0x02 103209ff23fSmrg#define RADEON_ATTRDR 0x03c1 /* VGA */ 104209ff23fSmrg#define RADEON_ATTRDW 0x03c0 /* VGA */ 105209ff23fSmrg#define RADEON_ATTRX 0x03c0 /* VGA */ 106209ff23fSmrg#define RADEON_AUX_WINDOW_HORZ_CNTL 0x02d8 107209ff23fSmrg#define RADEON_AUX_WINDOW_VERT_CNTL 0x02dc 108209ff23fSmrg 109209ff23fSmrg#define RADEON_BASE_CODE 0x0f0b 110209ff23fSmrg#define RADEON_BIOS_0_SCRATCH 0x0010 111209ff23fSmrg# define RADEON_FP_PANEL_SCALABLE (1 << 16) 112209ff23fSmrg# define RADEON_FP_PANEL_SCALE_EN (1 << 17) 113209ff23fSmrg# define RADEON_FP_CHIP_SCALE_EN (1 << 18) 114209ff23fSmrg# define RADEON_DRIVER_BRIGHTNESS_EN (1 << 26) 115209ff23fSmrg# define RADEON_DISPLAY_ROT_MASK (3 << 28) 116209ff23fSmrg# define RADEON_DISPLAY_ROT_00 (0 << 28) 117209ff23fSmrg# define RADEON_DISPLAY_ROT_90 (1 << 28) 118209ff23fSmrg# define RADEON_DISPLAY_ROT_180 (2 << 28) 119209ff23fSmrg# define RADEON_DISPLAY_ROT_270 (3 << 28) 120209ff23fSmrg#define RADEON_BIOS_1_SCRATCH 0x0014 121209ff23fSmrg#define RADEON_BIOS_2_SCRATCH 0x0018 122209ff23fSmrg#define RADEON_BIOS_3_SCRATCH 0x001c 123209ff23fSmrg#define RADEON_BIOS_4_SCRATCH 0x0020 124209ff23fSmrg# define RADEON_CRT1_ATTACHED_MASK (3 << 0) 125209ff23fSmrg# define RADEON_CRT1_ATTACHED_MONO (1 << 0) 126209ff23fSmrg# define RADEON_CRT1_ATTACHED_COLOR (2 << 0) 127209ff23fSmrg# define RADEON_LCD1_ATTACHED (1 << 2) 128209ff23fSmrg# define RADEON_DFP1_ATTACHED (1 << 3) 129209ff23fSmrg# define RADEON_TV1_ATTACHED_MASK (3 << 4) 130209ff23fSmrg# define RADEON_TV1_ATTACHED_COMP (1 << 4) 131209ff23fSmrg# define RADEON_TV1_ATTACHED_SVIDEO (2 << 4) 132209ff23fSmrg# define RADEON_CRT2_ATTACHED_MASK (3 << 8) 133209ff23fSmrg# define RADEON_CRT2_ATTACHED_MONO (1 << 8) 134209ff23fSmrg# define RADEON_CRT2_ATTACHED_COLOR (2 << 8) 135209ff23fSmrg# define RADEON_DFP2_ATTACHED (1 << 11) 136209ff23fSmrg#define RADEON_BIOS_5_SCRATCH 0x0024 137209ff23fSmrg# define RADEON_LCD1_ON (1 << 0) 138209ff23fSmrg# define RADEON_CRT1_ON (1 << 1) 139209ff23fSmrg# define RADEON_TV1_ON (1 << 2) 140209ff23fSmrg# define RADEON_DFP1_ON (1 << 3) 141209ff23fSmrg# define RADEON_CRT2_ON (1 << 5) 142209ff23fSmrg# define RADEON_CV1_ON (1 << 6) 143209ff23fSmrg# define RADEON_DFP2_ON (1 << 7) 144209ff23fSmrg# define RADEON_LCD1_CRTC_MASK (1 << 8) 145209ff23fSmrg# define RADEON_LCD1_CRTC_SHIFT 8 146209ff23fSmrg# define RADEON_CRT1_CRTC_MASK (1 << 9) 147209ff23fSmrg# define RADEON_CRT1_CRTC_SHIFT 9 148209ff23fSmrg# define RADEON_TV1_CRTC_MASK (1 << 10) 149209ff23fSmrg# define RADEON_TV1_CRTC_SHIFT 10 150209ff23fSmrg# define RADEON_DFP1_CRTC_MASK (1 << 11) 151209ff23fSmrg# define RADEON_DFP1_CRTC_SHIFT 11 152209ff23fSmrg# define RADEON_CRT2_CRTC_MASK (1 << 12) 153209ff23fSmrg# define RADEON_CRT2_CRTC_SHIFT 12 154209ff23fSmrg# define RADEON_CV1_CRTC_MASK (1 << 13) 155209ff23fSmrg# define RADEON_CV1_CRTC_SHIFT 13 156209ff23fSmrg# define RADEON_DFP2_CRTC_MASK (1 << 14) 157209ff23fSmrg# define RADEON_DFP2_CRTC_SHIFT 14 158209ff23fSmrg#define RADEON_BIOS_6_SCRATCH 0x0028 159209ff23fSmrg# define RADEON_ACC_MODE_CHANGE (1 << 2) 160209ff23fSmrg# define RADEON_EXT_DESKTOP_MODE (1 << 3) 161209ff23fSmrg# define RADEON_LCD_DPMS_ON (1 << 20) 162209ff23fSmrg# define RADEON_CRT_DPMS_ON (1 << 21) 163209ff23fSmrg# define RADEON_TV_DPMS_ON (1 << 22) 164209ff23fSmrg# define RADEON_DFP_DPMS_ON (1 << 23) 165209ff23fSmrg# define RADEON_DPMS_MASK (3 << 24) 166209ff23fSmrg# define RADEON_DPMS_ON (0 << 24) 167209ff23fSmrg# define RADEON_DPMS_STANDBY (1 << 24) 168209ff23fSmrg# define RADEON_DPMS_SUSPEND (2 << 24) 169209ff23fSmrg# define RADEON_DPMS_OFF (3 << 24) 170209ff23fSmrg# define RADEON_SCREEN_BLANKING (1 << 26) 171209ff23fSmrg# define RADEON_DRIVER_CRITICAL (1 << 27) 172209ff23fSmrg# define RADEON_DISPLAY_SWITCHING_DIS (1 << 30) 173209ff23fSmrg#define RADEON_BIOS_7_SCRATCH 0x002c 174209ff23fSmrg# define RADEON_SYS_HOTKEY (1 << 10) 175209ff23fSmrg# define RADEON_DRV_LOADED (1 << 12) 176209ff23fSmrg#define RADEON_BIOS_ROM 0x0f30 /* PCI */ 177209ff23fSmrg#define RADEON_BIST 0x0f0f /* PCI */ 178209ff23fSmrg#define RADEON_BRUSH_DATA0 0x1480 179209ff23fSmrg#define RADEON_BRUSH_DATA1 0x1484 180209ff23fSmrg#define RADEON_BRUSH_DATA10 0x14a8 181209ff23fSmrg#define RADEON_BRUSH_DATA11 0x14ac 182209ff23fSmrg#define RADEON_BRUSH_DATA12 0x14b0 183209ff23fSmrg#define RADEON_BRUSH_DATA13 0x14b4 184209ff23fSmrg#define RADEON_BRUSH_DATA14 0x14b8 185209ff23fSmrg#define RADEON_BRUSH_DATA15 0x14bc 186209ff23fSmrg#define RADEON_BRUSH_DATA16 0x14c0 187209ff23fSmrg#define RADEON_BRUSH_DATA17 0x14c4 188209ff23fSmrg#define RADEON_BRUSH_DATA18 0x14c8 189209ff23fSmrg#define RADEON_BRUSH_DATA19 0x14cc 190209ff23fSmrg#define RADEON_BRUSH_DATA2 0x1488 191209ff23fSmrg#define RADEON_BRUSH_DATA20 0x14d0 192209ff23fSmrg#define RADEON_BRUSH_DATA21 0x14d4 193209ff23fSmrg#define RADEON_BRUSH_DATA22 0x14d8 194209ff23fSmrg#define RADEON_BRUSH_DATA23 0x14dc 195209ff23fSmrg#define RADEON_BRUSH_DATA24 0x14e0 196209ff23fSmrg#define RADEON_BRUSH_DATA25 0x14e4 197209ff23fSmrg#define RADEON_BRUSH_DATA26 0x14e8 198209ff23fSmrg#define RADEON_BRUSH_DATA27 0x14ec 199209ff23fSmrg#define RADEON_BRUSH_DATA28 0x14f0 200209ff23fSmrg#define RADEON_BRUSH_DATA29 0x14f4 201209ff23fSmrg#define RADEON_BRUSH_DATA3 0x148c 202209ff23fSmrg#define RADEON_BRUSH_DATA30 0x14f8 203209ff23fSmrg#define RADEON_BRUSH_DATA31 0x14fc 204209ff23fSmrg#define RADEON_BRUSH_DATA32 0x1500 205209ff23fSmrg#define RADEON_BRUSH_DATA33 0x1504 206209ff23fSmrg#define RADEON_BRUSH_DATA34 0x1508 207209ff23fSmrg#define RADEON_BRUSH_DATA35 0x150c 208209ff23fSmrg#define RADEON_BRUSH_DATA36 0x1510 209209ff23fSmrg#define RADEON_BRUSH_DATA37 0x1514 210209ff23fSmrg#define RADEON_BRUSH_DATA38 0x1518 211209ff23fSmrg#define RADEON_BRUSH_DATA39 0x151c 212209ff23fSmrg#define RADEON_BRUSH_DATA4 0x1490 213209ff23fSmrg#define RADEON_BRUSH_DATA40 0x1520 214209ff23fSmrg#define RADEON_BRUSH_DATA41 0x1524 215209ff23fSmrg#define RADEON_BRUSH_DATA42 0x1528 216209ff23fSmrg#define RADEON_BRUSH_DATA43 0x152c 217209ff23fSmrg#define RADEON_BRUSH_DATA44 0x1530 218209ff23fSmrg#define RADEON_BRUSH_DATA45 0x1534 219209ff23fSmrg#define RADEON_BRUSH_DATA46 0x1538 220209ff23fSmrg#define RADEON_BRUSH_DATA47 0x153c 221209ff23fSmrg#define RADEON_BRUSH_DATA48 0x1540 222209ff23fSmrg#define RADEON_BRUSH_DATA49 0x1544 223209ff23fSmrg#define RADEON_BRUSH_DATA5 0x1494 224209ff23fSmrg#define RADEON_BRUSH_DATA50 0x1548 225209ff23fSmrg#define RADEON_BRUSH_DATA51 0x154c 226209ff23fSmrg#define RADEON_BRUSH_DATA52 0x1550 227209ff23fSmrg#define RADEON_BRUSH_DATA53 0x1554 228209ff23fSmrg#define RADEON_BRUSH_DATA54 0x1558 229209ff23fSmrg#define RADEON_BRUSH_DATA55 0x155c 230209ff23fSmrg#define RADEON_BRUSH_DATA56 0x1560 231209ff23fSmrg#define RADEON_BRUSH_DATA57 0x1564 232209ff23fSmrg#define RADEON_BRUSH_DATA58 0x1568 233209ff23fSmrg#define RADEON_BRUSH_DATA59 0x156c 234209ff23fSmrg#define RADEON_BRUSH_DATA6 0x1498 235209ff23fSmrg#define RADEON_BRUSH_DATA60 0x1570 236209ff23fSmrg#define RADEON_BRUSH_DATA61 0x1574 237209ff23fSmrg#define RADEON_BRUSH_DATA62 0x1578 238209ff23fSmrg#define RADEON_BRUSH_DATA63 0x157c 239209ff23fSmrg#define RADEON_BRUSH_DATA7 0x149c 240209ff23fSmrg#define RADEON_BRUSH_DATA8 0x14a0 241209ff23fSmrg#define RADEON_BRUSH_DATA9 0x14a4 242209ff23fSmrg#define RADEON_BRUSH_SCALE 0x1470 243209ff23fSmrg#define RADEON_BRUSH_Y_X 0x1474 244209ff23fSmrg#define RADEON_BUS_CNTL 0x0030 245209ff23fSmrg# define RADEON_BUS_MASTER_DIS (1 << 6) 246209ff23fSmrg# define RADEON_BUS_BIOS_DIS_ROM (1 << 12) 247209ff23fSmrg# define RADEON_BUS_RD_DISCARD_EN (1 << 24) 248209ff23fSmrg# define RADEON_BUS_RD_ABORT_EN (1 << 25) 249209ff23fSmrg# define RADEON_BUS_MSTR_DISCONNECT_EN (1 << 28) 250209ff23fSmrg# define RADEON_BUS_WRT_BURST (1 << 29) 251209ff23fSmrg# define RADEON_BUS_READ_BURST (1 << 30) 252209ff23fSmrg#define RADEON_BUS_CNTL1 0x0034 253209ff23fSmrg# define RADEON_BUS_WAIT_ON_LOCK_EN (1 << 4) 254209ff23fSmrg 255b7e1c893Smrg#define RADEON_PCIE_INDEX 0x0030 256b7e1c893Smrg#define RADEON_PCIE_DATA 0x0034 257ad43ddacSmrg#define R600_PCIE_PORT_INDEX 0x0038 258ad43ddacSmrg#define R600_PCIE_PORT_DATA 0x003c 259ad43ddacSmrg/* PCIE_LC_LINK_WIDTH_CNTL is PCIE on r1xx-r5xx, PCIE_PORT on r6xx-r7xx */ 260ad43ddacSmrg#define RADEON_PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE */ 261ad43ddacSmrg# define RADEON_PCIE_LC_LINK_WIDTH_SHIFT 0 262ad43ddacSmrg# define RADEON_PCIE_LC_LINK_WIDTH_MASK 0x7 263ad43ddacSmrg# define RADEON_PCIE_LC_LINK_WIDTH_X0 0 264ad43ddacSmrg# define RADEON_PCIE_LC_LINK_WIDTH_X1 1 265ad43ddacSmrg# define RADEON_PCIE_LC_LINK_WIDTH_X2 2 266ad43ddacSmrg# define RADEON_PCIE_LC_LINK_WIDTH_X4 3 267ad43ddacSmrg# define RADEON_PCIE_LC_LINK_WIDTH_X8 4 268ad43ddacSmrg# define RADEON_PCIE_LC_LINK_WIDTH_X12 5 269ad43ddacSmrg# define RADEON_PCIE_LC_LINK_WIDTH_X16 6 270ad43ddacSmrg# define RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT 4 271ad43ddacSmrg# define RADEON_PCIE_LC_LINK_WIDTH_RD_MASK 0x70 272ad43ddacSmrg# define R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7) 273ad43ddacSmrg# define RADEON_PCIE_LC_RECONFIG_NOW (1 << 8) 274ad43ddacSmrg# define RADEON_PCIE_LC_RECONFIG_LATER (1 << 9) 275ad43ddacSmrg# define RADEON_PCIE_LC_SHORT_RECONFIG_EN (1 << 10) 276ad43ddacSmrg# define R600_PCIE_LC_RENEGOTIATE_EN (1 << 10) 277ad43ddacSmrg# define R600_PCIE_LC_SHORT_RECONFIG_EN (1 << 11) 278ad43ddacSmrg#define R600_TARGET_AND_CURRENT_PROFILE_INDEX 0x70c 279ad43ddacSmrg#define R700_TARGET_AND_CURRENT_PROFILE_INDEX 0x66c 280b7e1c893Smrg 281209ff23fSmrg#define RADEON_CACHE_CNTL 0x1724 282209ff23fSmrg#define RADEON_CACHE_LINE 0x0f0c /* PCI */ 283209ff23fSmrg#define RADEON_CAPABILITIES_ID 0x0f50 /* PCI */ 284209ff23fSmrg#define RADEON_CAPABILITIES_PTR 0x0f34 /* PCI */ 285209ff23fSmrg#define RADEON_CLK_PIN_CNTL 0x0001 /* PLL */ 286ad43ddacSmrg# define RADEON_DONT_USE_XTALIN (1 << 4) 287209ff23fSmrg# define RADEON_SCLK_DYN_START_CNTL (1 << 15) 288209ff23fSmrg#define RADEON_CLOCK_CNTL_DATA 0x000c 289209ff23fSmrg#define RADEON_CLOCK_CNTL_INDEX 0x0008 290209ff23fSmrg# define RADEON_PLL_WR_EN (1 << 7) 291209ff23fSmrg# define RADEON_PLL_DIV_SEL (3 << 8) 292209ff23fSmrg# define RADEON_PLL2_DIV_SEL_MASK ~(3 << 8) 293ad43ddacSmrg#define RADEON_M_SPLL_REF_FB_DIV 0x000a /* PLL */ 294ad43ddacSmrg# define RADEON_M_SPLL_REF_DIV_MASK 0xff 295ad43ddacSmrg# define RADEON_M_SPLL_REF_DIV_SHIFT 0 296ad43ddacSmrg# define RADEON_MPLL_FB_DIV_MASK 0xff 297ad43ddacSmrg# define RADEON_MPLL_FB_DIV_SHIFT 8 298ad43ddacSmrg# define RADEON_SPLL_FB_DIV_MASK 0xff 299ad43ddacSmrg# define RADEON_SPLL_FB_DIV_SHIFT 16 300ad43ddacSmrg#define RADEON_SPLL_CNTL 0x000c /* PLL */ 301ad43ddacSmrg# define RADEON_SPLL_SLEEP (1 << 0) 302ad43ddacSmrg# define RADEON_SPLL_RESET (1 << 1) 303ad43ddacSmrg# define RADEON_SPLL_PCP_MASK 0x7 304ad43ddacSmrg# define RADEON_SPLL_PCP_SHIFT 8 305ad43ddacSmrg# define RADEON_SPLL_PVG_MASK 0x7 306ad43ddacSmrg# define RADEON_SPLL_PVG_SHIFT 11 307ad43ddacSmrg# define RADEON_SPLL_PDC_MASK 0x3 308ad43ddacSmrg# define RADEON_SPLL_PDC_SHIFT 14 309ad43ddacSmrg#define RADEON_CLK_PWRMGT_CNTL 0x0014 /* PLL */ 310209ff23fSmrg# define RADEON_ENGIN_DYNCLK_MODE (1 << 12) 311209ff23fSmrg# define RADEON_ACTIVE_HILO_LAT_MASK (3 << 13) 312209ff23fSmrg# define RADEON_ACTIVE_HILO_LAT_SHIFT 13 313209ff23fSmrg# define RADEON_DISP_DYN_STOP_LAT_MASK (1 << 12) 314209ff23fSmrg# define RADEON_MC_BUSY (1 << 16) 315209ff23fSmrg# define RADEON_DLL_READY (1 << 19) 316209ff23fSmrg# define RADEON_CG_NO1_DEBUG_0 (1 << 24) 317209ff23fSmrg# define RADEON_CG_NO1_DEBUG_MASK (0x1f << 24) 318209ff23fSmrg# define RADEON_DYN_STOP_MODE_MASK (7 << 21) 319209ff23fSmrg# define RADEON_TVPLL_PWRMGT_OFF (1 << 30) 320209ff23fSmrg# define RADEON_TVCLK_TURNOFF (1 << 31) 321ad43ddacSmrg#define RADEON_PLL_PWRMGT_CNTL 0x0015 /* PLL */ 322209ff23fSmrg# define RADEON_TCL_BYPASS_DISABLE (1 << 20) 323209ff23fSmrg#define RADEON_CLR_CMP_CLR_3D 0x1a24 324209ff23fSmrg#define RADEON_CLR_CMP_CLR_DST 0x15c8 325209ff23fSmrg#define RADEON_CLR_CMP_CLR_SRC 0x15c4 326209ff23fSmrg#define RADEON_CLR_CMP_CNTL 0x15c0 327209ff23fSmrg# define RADEON_SRC_CMP_EQ_COLOR (4 << 0) 328209ff23fSmrg# define RADEON_SRC_CMP_NEQ_COLOR (5 << 0) 329209ff23fSmrg# define RADEON_CLR_CMP_SRC_SOURCE (1 << 24) 330209ff23fSmrg#define RADEON_CLR_CMP_MASK 0x15cc 331209ff23fSmrg# define RADEON_CLR_CMP_MSK 0xffffffff 332209ff23fSmrg#define RADEON_CLR_CMP_MASK_3D 0x1A28 333209ff23fSmrg#define RADEON_COMMAND 0x0f04 /* PCI */ 334209ff23fSmrg#define RADEON_COMPOSITE_SHADOW_ID 0x1a0c 335209ff23fSmrg#define RADEON_CONFIG_APER_0_BASE 0x0100 336209ff23fSmrg#define RADEON_CONFIG_APER_1_BASE 0x0104 337209ff23fSmrg#define RADEON_CONFIG_APER_SIZE 0x0108 338209ff23fSmrg#define RADEON_CONFIG_BONDS 0x00e8 339209ff23fSmrg#define RADEON_CONFIG_CNTL 0x00e0 340209ff23fSmrg# define RADEON_CFG_ATI_REV_A11 (0 << 16) 341209ff23fSmrg# define RADEON_CFG_ATI_REV_A12 (1 << 16) 342209ff23fSmrg# define RADEON_CFG_ATI_REV_A13 (2 << 16) 343209ff23fSmrg# define RADEON_CFG_ATI_REV_ID_MASK (0xf << 16) 344209ff23fSmrg#define RADEON_CONFIG_MEMSIZE 0x00f8 345209ff23fSmrg#define RADEON_CONFIG_MEMSIZE_EMBEDDED 0x0114 346209ff23fSmrg#define RADEON_CONFIG_REG_1_BASE 0x010c 347209ff23fSmrg#define RADEON_CONFIG_REG_APER_SIZE 0x0110 348209ff23fSmrg#define RADEON_CONFIG_XSTRAP 0x00e4 349209ff23fSmrg#define RADEON_CONSTANT_COLOR_C 0x1d34 350209ff23fSmrg# define RADEON_CONSTANT_COLOR_MASK 0x00ffffff 351209ff23fSmrg# define RADEON_CONSTANT_COLOR_ONE 0x00ffffff 352209ff23fSmrg# define RADEON_CONSTANT_COLOR_ZERO 0x00000000 353209ff23fSmrg#define RADEON_CRC_CMDFIFO_ADDR 0x0740 354209ff23fSmrg#define RADEON_CRC_CMDFIFO_DOUT 0x0744 355209ff23fSmrg#define RADEON_GRPH_BUFFER_CNTL 0x02f0 356209ff23fSmrg# define RADEON_GRPH_START_REQ_MASK (0x7f) 357209ff23fSmrg# define RADEON_GRPH_START_REQ_SHIFT 0 358209ff23fSmrg# define RADEON_GRPH_STOP_REQ_MASK (0x7f<<8) 359209ff23fSmrg# define RADEON_GRPH_STOP_REQ_SHIFT 8 360209ff23fSmrg# define RADEON_GRPH_CRITICAL_POINT_MASK (0x7f<<16) 361209ff23fSmrg# define RADEON_GRPH_CRITICAL_POINT_SHIFT 16 362209ff23fSmrg# define RADEON_GRPH_CRITICAL_CNTL (1<<28) 363209ff23fSmrg# define RADEON_GRPH_BUFFER_SIZE (1<<29) 364209ff23fSmrg# define RADEON_GRPH_CRITICAL_AT_SOF (1<<30) 365209ff23fSmrg# define RADEON_GRPH_STOP_CNTL (1<<31) 366209ff23fSmrg#define RADEON_GRPH2_BUFFER_CNTL 0x03f0 367209ff23fSmrg# define RADEON_GRPH2_START_REQ_MASK (0x7f) 368209ff23fSmrg# define RADEON_GRPH2_START_REQ_SHIFT 0 369209ff23fSmrg# define RADEON_GRPH2_STOP_REQ_MASK (0x7f<<8) 370209ff23fSmrg# define RADEON_GRPH2_STOP_REQ_SHIFT 8 371209ff23fSmrg# define RADEON_GRPH2_CRITICAL_POINT_MASK (0x7f<<16) 372209ff23fSmrg# define RADEON_GRPH2_CRITICAL_POINT_SHIFT 16 373209ff23fSmrg# define RADEON_GRPH2_CRITICAL_CNTL (1<<28) 374209ff23fSmrg# define RADEON_GRPH2_BUFFER_SIZE (1<<29) 375209ff23fSmrg# define RADEON_GRPH2_CRITICAL_AT_SOF (1<<30) 376209ff23fSmrg# define RADEON_GRPH2_STOP_CNTL (1<<31) 377209ff23fSmrg#define RADEON_CRTC_CRNT_FRAME 0x0214 378209ff23fSmrg#define RADEON_CRTC_EXT_CNTL 0x0054 379209ff23fSmrg# define RADEON_CRTC_VGA_XOVERSCAN (1 << 0) 380209ff23fSmrg# define RADEON_VGA_ATI_LINEAR (1 << 3) 381209ff23fSmrg# define RADEON_XCRT_CNT_EN (1 << 6) 382209ff23fSmrg# define RADEON_CRTC_HSYNC_DIS (1 << 8) 383209ff23fSmrg# define RADEON_CRTC_VSYNC_DIS (1 << 9) 384209ff23fSmrg# define RADEON_CRTC_DISPLAY_DIS (1 << 10) 385209ff23fSmrg# define RADEON_CRTC_SYNC_TRISTAT (1 << 11) 386209ff23fSmrg# define RADEON_CRTC_CRT_ON (1 << 15) 387209ff23fSmrg#define RADEON_CRTC_EXT_CNTL_DPMS_BYTE 0x0055 388209ff23fSmrg# define RADEON_CRTC_HSYNC_DIS_BYTE (1 << 0) 389209ff23fSmrg# define RADEON_CRTC_VSYNC_DIS_BYTE (1 << 1) 390209ff23fSmrg# define RADEON_CRTC_DISPLAY_DIS_BYTE (1 << 2) 391209ff23fSmrg#define RADEON_CRTC_GEN_CNTL 0x0050 392209ff23fSmrg# define RADEON_CRTC_DBL_SCAN_EN (1 << 0) 393209ff23fSmrg# define RADEON_CRTC_INTERLACE_EN (1 << 1) 394209ff23fSmrg# define RADEON_CRTC_CSYNC_EN (1 << 4) 395209ff23fSmrg# define RADEON_CRTC_ICON_EN (1 << 15) 396209ff23fSmrg# define RADEON_CRTC_CUR_EN (1 << 16) 397209ff23fSmrg# define RADEON_CRTC_CUR_MODE_MASK (7 << 20) 398209ff23fSmrg# define RADEON_CRTC_EXT_DISP_EN (1 << 24) 399209ff23fSmrg# define RADEON_CRTC_EN (1 << 25) 400209ff23fSmrg# define RADEON_CRTC_DISP_REQ_EN_B (1 << 26) 401209ff23fSmrg#define RADEON_CRTC2_GEN_CNTL 0x03f8 402209ff23fSmrg# define RADEON_CRTC2_DBL_SCAN_EN (1 << 0) 403209ff23fSmrg# define RADEON_CRTC2_INTERLACE_EN (1 << 1) 404209ff23fSmrg# define RADEON_CRTC2_SYNC_TRISTAT (1 << 4) 405209ff23fSmrg# define RADEON_CRTC2_HSYNC_TRISTAT (1 << 5) 406209ff23fSmrg# define RADEON_CRTC2_VSYNC_TRISTAT (1 << 6) 407209ff23fSmrg# define RADEON_CRTC2_CRT2_ON (1 << 7) 408209ff23fSmrg# define RADEON_CRTC2_PIX_WIDTH_SHIFT 8 409209ff23fSmrg# define RADEON_CRTC2_PIX_WIDTH_MASK (0xf << 8) 410209ff23fSmrg# define RADEON_CRTC2_ICON_EN (1 << 15) 411209ff23fSmrg# define RADEON_CRTC2_CUR_EN (1 << 16) 412209ff23fSmrg# define RADEON_CRTC2_CUR_MODE_MASK (7 << 20) 413209ff23fSmrg# define RADEON_CRTC2_DISP_DIS (1 << 23) 414209ff23fSmrg# define RADEON_CRTC2_EN (1 << 25) 415209ff23fSmrg# define RADEON_CRTC2_DISP_REQ_EN_B (1 << 26) 416209ff23fSmrg# define RADEON_CRTC2_CSYNC_EN (1 << 27) 417209ff23fSmrg# define RADEON_CRTC2_HSYNC_DIS (1 << 28) 418209ff23fSmrg# define RADEON_CRTC2_VSYNC_DIS (1 << 29) 419209ff23fSmrg#define RADEON_CRTC_MORE_CNTL 0x27c 420209ff23fSmrg# define RADEON_CRTC_AUTO_HORZ_CENTER_EN (1<<2) 421209ff23fSmrg# define RADEON_CRTC_AUTO_VERT_CENTER_EN (1<<3) 422209ff23fSmrg# define RADEON_CRTC_H_CUTOFF_ACTIVE_EN (1<<4) 423209ff23fSmrg# define RADEON_CRTC_V_CUTOFF_ACTIVE_EN (1<<5) 424209ff23fSmrg#define RADEON_CRTC_GUI_TRIG_VLINE 0x0218 425b7e1c893Smrg# define RADEON_CRTC_GUI_TRIG_VLINE_START_SHIFT 0 426b7e1c893Smrg# define RADEON_CRTC_GUI_TRIG_VLINE_INV (1 << 15) 427ad43ddacSmrg# define RADEON_CRTC_GUI_TRIG_VLINE_END_SHIFT 16 428ad43ddacSmrg# define RADEON_CRTC_GUI_TRIG_VLINE_STALL (1 << 30) 429209ff23fSmrg#define RADEON_CRTC_H_SYNC_STRT_WID 0x0204 430209ff23fSmrg# define RADEON_CRTC_H_SYNC_STRT_PIX (0x07 << 0) 431209ff23fSmrg# define RADEON_CRTC_H_SYNC_STRT_CHAR (0x3ff << 3) 432209ff23fSmrg# define RADEON_CRTC_H_SYNC_STRT_CHAR_SHIFT 3 433209ff23fSmrg# define RADEON_CRTC_H_SYNC_WID (0x3f << 16) 434209ff23fSmrg# define RADEON_CRTC_H_SYNC_WID_SHIFT 16 435209ff23fSmrg# define RADEON_CRTC_H_SYNC_POL (1 << 23) 436209ff23fSmrg#define RADEON_CRTC2_H_SYNC_STRT_WID 0x0304 437209ff23fSmrg# define RADEON_CRTC2_H_SYNC_STRT_PIX (0x07 << 0) 438209ff23fSmrg# define RADEON_CRTC2_H_SYNC_STRT_CHAR (0x3ff << 3) 439209ff23fSmrg# define RADEON_CRTC2_H_SYNC_STRT_CHAR_SHIFT 3 440209ff23fSmrg# define RADEON_CRTC2_H_SYNC_WID (0x3f << 16) 441209ff23fSmrg# define RADEON_CRTC2_H_SYNC_WID_SHIFT 16 442209ff23fSmrg# define RADEON_CRTC2_H_SYNC_POL (1 << 23) 443209ff23fSmrg#define RADEON_CRTC_H_TOTAL_DISP 0x0200 444209ff23fSmrg# define RADEON_CRTC_H_TOTAL (0x03ff << 0) 445209ff23fSmrg# define RADEON_CRTC_H_TOTAL_SHIFT 0 446209ff23fSmrg# define RADEON_CRTC_H_DISP (0x01ff << 16) 447209ff23fSmrg# define RADEON_CRTC_H_DISP_SHIFT 16 448209ff23fSmrg#define RADEON_CRTC2_H_TOTAL_DISP 0x0300 449209ff23fSmrg# define RADEON_CRTC2_H_TOTAL (0x03ff << 0) 450209ff23fSmrg# define RADEON_CRTC2_H_TOTAL_SHIFT 0 451209ff23fSmrg# define RADEON_CRTC2_H_DISP (0x01ff << 16) 452209ff23fSmrg# define RADEON_CRTC2_H_DISP_SHIFT 16 453209ff23fSmrg 454209ff23fSmrg#define RADEON_CRTC_OFFSET_RIGHT 0x0220 455209ff23fSmrg#define RADEON_CRTC_OFFSET 0x0224 456209ff23fSmrg# define RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET (1<<30) 457209ff23fSmrg# define RADEON_CRTC_OFFSET__OFFSET_LOCK (1<<31) 458209ff23fSmrg 459209ff23fSmrg#define RADEON_CRTC2_OFFSET 0x0324 460209ff23fSmrg# define RADEON_CRTC2_OFFSET__GUI_TRIG_OFFSET (1<<30) 461209ff23fSmrg# define RADEON_CRTC2_OFFSET__OFFSET_LOCK (1<<31) 462209ff23fSmrg#define RADEON_CRTC_OFFSET_CNTL 0x0228 463209ff23fSmrg# define RADEON_CRTC_TILE_LINE_SHIFT 0 464209ff23fSmrg# define RADEON_CRTC_TILE_LINE_RIGHT_SHIFT 4 465209ff23fSmrg# define R300_CRTC_X_Y_MODE_EN_RIGHT (1 << 6) 466209ff23fSmrg# define R300_CRTC_MICRO_TILE_BUFFER_RIGHT_MASK (3 << 7) 467209ff23fSmrg# define R300_CRTC_MICRO_TILE_BUFFER_RIGHT_AUTO (0 << 7) 468209ff23fSmrg# define R300_CRTC_MICRO_TILE_BUFFER_RIGHT_SINGLE (1 << 7) 469209ff23fSmrg# define R300_CRTC_MICRO_TILE_BUFFER_RIGHT_DOUBLE (2 << 7) 470209ff23fSmrg# define R300_CRTC_MICRO_TILE_BUFFER_RIGHT_DIS (3 << 7) 471209ff23fSmrg# define R300_CRTC_X_Y_MODE_EN (1 << 9) 472209ff23fSmrg# define R300_CRTC_MICRO_TILE_BUFFER_MASK (3 << 10) 473209ff23fSmrg# define R300_CRTC_MICRO_TILE_BUFFER_AUTO (0 << 10) 474209ff23fSmrg# define R300_CRTC_MICRO_TILE_BUFFER_SINGLE (1 << 10) 475209ff23fSmrg# define R300_CRTC_MICRO_TILE_BUFFER_DOUBLE (2 << 10) 476209ff23fSmrg# define R300_CRTC_MICRO_TILE_BUFFER_DIS (3 << 10) 477209ff23fSmrg# define R300_CRTC_MICRO_TILE_EN_RIGHT (1 << 12) 478209ff23fSmrg# define R300_CRTC_MICRO_TILE_EN (1 << 13) 479209ff23fSmrg# define R300_CRTC_MACRO_TILE_EN_RIGHT (1 << 14) 480209ff23fSmrg# define R300_CRTC_MACRO_TILE_EN (1 << 15) 481209ff23fSmrg# define RADEON_CRTC_TILE_EN_RIGHT (1 << 14) 482209ff23fSmrg# define RADEON_CRTC_TILE_EN (1 << 15) 483209ff23fSmrg# define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16) 484209ff23fSmrg# define RADEON_CRTC_STEREO_OFFSET_EN (1 << 17) 485209ff23fSmrg 486209ff23fSmrg#define R300_CRTC_TILE_X0_Y0 0x0350 487209ff23fSmrg#define R300_CRTC2_TILE_X0_Y0 0x0358 488209ff23fSmrg 489209ff23fSmrg#define RADEON_CRTC2_OFFSET_CNTL 0x0328 490209ff23fSmrg# define RADEON_CRTC2_OFFSET_FLIP_CNTL (1 << 16) 491209ff23fSmrg# define RADEON_CRTC2_TILE_EN (1 << 15) 492209ff23fSmrg#define RADEON_CRTC_PITCH 0x022c 493209ff23fSmrg# define RADEON_CRTC_PITCH__SHIFT 0 494209ff23fSmrg# define RADEON_CRTC_PITCH__RIGHT_SHIFT 16 495209ff23fSmrg 496209ff23fSmrg#define RADEON_CRTC2_PITCH 0x032c 497209ff23fSmrg#define RADEON_CRTC_STATUS 0x005c 498209ff23fSmrg# define RADEON_CRTC_VBLANK_SAVE (1 << 1) 499209ff23fSmrg# define RADEON_CRTC_VBLANK_SAVE_CLEAR (1 << 1) 500209ff23fSmrg#define RADEON_CRTC2_STATUS 0x03fc 501209ff23fSmrg# define RADEON_CRTC2_VBLANK_SAVE (1 << 1) 502209ff23fSmrg# define RADEON_CRTC2_VBLANK_SAVE_CLEAR (1 << 1) 503209ff23fSmrg#define RADEON_CRTC_V_SYNC_STRT_WID 0x020c 504209ff23fSmrg# define RADEON_CRTC_V_SYNC_STRT (0x7ff << 0) 505209ff23fSmrg# define RADEON_CRTC_V_SYNC_STRT_SHIFT 0 506209ff23fSmrg# define RADEON_CRTC_V_SYNC_WID (0x1f << 16) 507209ff23fSmrg# define RADEON_CRTC_V_SYNC_WID_SHIFT 16 508209ff23fSmrg# define RADEON_CRTC_V_SYNC_POL (1 << 23) 509209ff23fSmrg#define RADEON_CRTC2_V_SYNC_STRT_WID 0x030c 510209ff23fSmrg# define RADEON_CRTC2_V_SYNC_STRT (0x7ff << 0) 511209ff23fSmrg# define RADEON_CRTC2_V_SYNC_STRT_SHIFT 0 512209ff23fSmrg# define RADEON_CRTC2_V_SYNC_WID (0x1f << 16) 513209ff23fSmrg# define RADEON_CRTC2_V_SYNC_WID_SHIFT 16 514209ff23fSmrg# define RADEON_CRTC2_V_SYNC_POL (1 << 23) 515209ff23fSmrg#define RADEON_CRTC_V_TOTAL_DISP 0x0208 516209ff23fSmrg# define RADEON_CRTC_V_TOTAL (0x07ff << 0) 517209ff23fSmrg# define RADEON_CRTC_V_TOTAL_SHIFT 0 518209ff23fSmrg# define RADEON_CRTC_V_DISP (0x07ff << 16) 519209ff23fSmrg# define RADEON_CRTC_V_DISP_SHIFT 16 520209ff23fSmrg#define RADEON_CRTC2_V_TOTAL_DISP 0x0308 521209ff23fSmrg# define RADEON_CRTC2_V_TOTAL (0x07ff << 0) 522209ff23fSmrg# define RADEON_CRTC2_V_TOTAL_SHIFT 0 523209ff23fSmrg# define RADEON_CRTC2_V_DISP (0x07ff << 16) 524209ff23fSmrg# define RADEON_CRTC2_V_DISP_SHIFT 16 525209ff23fSmrg#define RADEON_CRTC_VLINE_CRNT_VLINE 0x0210 526209ff23fSmrg# define RADEON_CRTC_CRNT_VLINE_MASK (0x7ff << 16) 527209ff23fSmrg#define RADEON_CRTC2_CRNT_FRAME 0x0314 528209ff23fSmrg#define RADEON_CRTC2_GUI_TRIG_VLINE 0x0318 529209ff23fSmrg#define RADEON_CRTC2_STATUS 0x03fc 530209ff23fSmrg#define RADEON_CRTC2_VLINE_CRNT_VLINE 0x0310 531209ff23fSmrg#define RADEON_CRTC8_DATA 0x03d5 /* VGA, 0x3b5 */ 532209ff23fSmrg#define RADEON_CRTC8_IDX 0x03d4 /* VGA, 0x3b4 */ 533209ff23fSmrg#define RADEON_CUR_CLR0 0x026c 534209ff23fSmrg#define RADEON_CUR_CLR1 0x0270 535209ff23fSmrg#define RADEON_CUR_HORZ_VERT_OFF 0x0268 536209ff23fSmrg#define RADEON_CUR_HORZ_VERT_POSN 0x0264 537209ff23fSmrg#define RADEON_CUR_OFFSET 0x0260 538209ff23fSmrg# define RADEON_CUR_LOCK (1 << 31) 539209ff23fSmrg#define RADEON_CUR2_CLR0 0x036c 540209ff23fSmrg#define RADEON_CUR2_CLR1 0x0370 541209ff23fSmrg#define RADEON_CUR2_HORZ_VERT_OFF 0x0368 542209ff23fSmrg#define RADEON_CUR2_HORZ_VERT_POSN 0x0364 543209ff23fSmrg#define RADEON_CUR2_OFFSET 0x0360 544209ff23fSmrg# define RADEON_CUR2_LOCK (1 << 31) 545209ff23fSmrg 546209ff23fSmrg#define RADEON_DAC_CNTL 0x0058 547209ff23fSmrg# define RADEON_DAC_RANGE_CNTL (3 << 0) 548209ff23fSmrg# define RADEON_DAC_RANGE_CNTL_PS2 (2 << 0) 549209ff23fSmrg# define RADEON_DAC_RANGE_CNTL_MASK 0x03 550209ff23fSmrg# define RADEON_DAC_BLANKING (1 << 2) 551209ff23fSmrg# define RADEON_DAC_CMP_EN (1 << 3) 552209ff23fSmrg# define RADEON_DAC_CMP_OUTPUT (1 << 7) 553209ff23fSmrg# define RADEON_DAC_8BIT_EN (1 << 8) 554209ff23fSmrg# define RADEON_DAC_TVO_EN (1 << 10) 555209ff23fSmrg# define RADEON_DAC_VGA_ADR_EN (1 << 13) 556209ff23fSmrg# define RADEON_DAC_PDWN (1 << 15) 557209ff23fSmrg# define RADEON_DAC_MASK_ALL (0xff << 24) 558209ff23fSmrg#define RADEON_DAC_CNTL2 0x007c 559209ff23fSmrg# define RADEON_DAC2_TV_CLK_SEL (0 << 1) 560209ff23fSmrg# define RADEON_DAC2_DAC_CLK_SEL (1 << 0) 561209ff23fSmrg# define RADEON_DAC2_DAC2_CLK_SEL (1 << 1) 562209ff23fSmrg# define RADEON_DAC2_PALETTE_ACC_CTL (1 << 5) 563209ff23fSmrg# define RADEON_DAC2_CMP_EN (1 << 7) 564209ff23fSmrg# define RADEON_DAC2_CMP_OUT_R (1 << 8) 565209ff23fSmrg# define RADEON_DAC2_CMP_OUT_G (1 << 9) 566209ff23fSmrg# define RADEON_DAC2_CMP_OUT_B (1 << 10) 567209ff23fSmrg# define RADEON_DAC2_CMP_OUTPUT (1 << 11) 568209ff23fSmrg#define RADEON_DAC_EXT_CNTL 0x0280 569209ff23fSmrg# define RADEON_DAC2_FORCE_BLANK_OFF_EN (1 << 0) 570209ff23fSmrg# define RADEON_DAC2_FORCE_DATA_EN (1 << 1) 571209ff23fSmrg# define RADEON_DAC_FORCE_BLANK_OFF_EN (1 << 4) 572209ff23fSmrg# define RADEON_DAC_FORCE_DATA_EN (1 << 5) 573209ff23fSmrg# define RADEON_DAC_FORCE_DATA_SEL_MASK (3 << 6) 574209ff23fSmrg# define RADEON_DAC_FORCE_DATA_SEL_R (0 << 6) 575209ff23fSmrg# define RADEON_DAC_FORCE_DATA_SEL_G (1 << 6) 576209ff23fSmrg# define RADEON_DAC_FORCE_DATA_SEL_B (2 << 6) 577209ff23fSmrg# define RADEON_DAC_FORCE_DATA_SEL_RGB (3 << 6) 578209ff23fSmrg# define RADEON_DAC_FORCE_DATA_MASK 0x0003ff00 579209ff23fSmrg# define RADEON_DAC_FORCE_DATA_SHIFT 8 580209ff23fSmrg#define RADEON_DAC_MACRO_CNTL 0x0d04 581209ff23fSmrg# define RADEON_DAC_PDWN_R (1 << 16) 582209ff23fSmrg# define RADEON_DAC_PDWN_G (1 << 17) 583209ff23fSmrg# define RADEON_DAC_PDWN_B (1 << 18) 584209ff23fSmrg#define RADEON_TV_DAC_CNTL 0x088c 585209ff23fSmrg# define RADEON_TV_DAC_NBLANK (1 << 0) 586209ff23fSmrg# define RADEON_TV_DAC_NHOLD (1 << 1) 587209ff23fSmrg# define RADEON_TV_DAC_PEDESTAL (1 << 2) 588209ff23fSmrg# define RADEON_TV_MONITOR_DETECT_EN (1 << 4) 589209ff23fSmrg# define RADEON_TV_DAC_CMPOUT (1 << 5) 590209ff23fSmrg# define RADEON_TV_DAC_STD_MASK (3 << 8) 591209ff23fSmrg# define RADEON_TV_DAC_STD_PAL (0 << 8) 592209ff23fSmrg# define RADEON_TV_DAC_STD_NTSC (1 << 8) 593209ff23fSmrg# define RADEON_TV_DAC_STD_PS2 (2 << 8) 594209ff23fSmrg# define RADEON_TV_DAC_STD_RS343 (3 << 8) 595209ff23fSmrg# define RADEON_TV_DAC_BGSLEEP (1 << 6) 596209ff23fSmrg# define RADEON_TV_DAC_BGADJ_MASK (0xf << 16) 597209ff23fSmrg# define RADEON_TV_DAC_BGADJ_SHIFT 16 598209ff23fSmrg# define RADEON_TV_DAC_DACADJ_MASK (0xf << 20) 599209ff23fSmrg# define RADEON_TV_DAC_DACADJ_SHIFT 20 600209ff23fSmrg# define RADEON_TV_DAC_RDACPD (1 << 24) 601209ff23fSmrg# define RADEON_TV_DAC_GDACPD (1 << 25) 602209ff23fSmrg# define RADEON_TV_DAC_BDACPD (1 << 26) 603209ff23fSmrg# define RADEON_TV_DAC_RDACDET (1 << 29) 604209ff23fSmrg# define RADEON_TV_DAC_GDACDET (1 << 30) 605209ff23fSmrg# define RADEON_TV_DAC_BDACDET (1 << 31) 606209ff23fSmrg# define R420_TV_DAC_DACADJ_MASK (0x1f << 20) 607209ff23fSmrg# define R420_TV_DAC_RDACPD (1 << 25) 608209ff23fSmrg# define R420_TV_DAC_GDACPD (1 << 26) 609209ff23fSmrg# define R420_TV_DAC_BDACPD (1 << 27) 610209ff23fSmrg# define R420_TV_DAC_TVENABLE (1 << 28) 611209ff23fSmrg#define RADEON_DISP_HW_DEBUG 0x0d14 612209ff23fSmrg# define RADEON_CRT2_DISP1_SEL (1 << 5) 613209ff23fSmrg#define RADEON_DISP_OUTPUT_CNTL 0x0d64 614209ff23fSmrg# define RADEON_DISP_DAC_SOURCE_MASK 0x03 615209ff23fSmrg# define RADEON_DISP_DAC2_SOURCE_MASK 0x0c 616209ff23fSmrg# define RADEON_DISP_DAC_SOURCE_CRTC2 0x01 617209ff23fSmrg# define RADEON_DISP_DAC_SOURCE_RMX 0x02 618209ff23fSmrg# define RADEON_DISP_DAC_SOURCE_LTU 0x03 619209ff23fSmrg# define RADEON_DISP_DAC2_SOURCE_CRTC2 0x04 620209ff23fSmrg# define RADEON_DISP_TVDAC_SOURCE_MASK (0x03 << 2) 621209ff23fSmrg# define RADEON_DISP_TVDAC_SOURCE_CRTC 0x0 622209ff23fSmrg# define RADEON_DISP_TVDAC_SOURCE_CRTC2 (0x01 << 2) 623209ff23fSmrg# define RADEON_DISP_TVDAC_SOURCE_RMX (0x02 << 2) 624209ff23fSmrg# define RADEON_DISP_TVDAC_SOURCE_LTU (0x03 << 2) 625209ff23fSmrg# define RADEON_DISP_TRANS_MATRIX_MASK (0x03 << 4) 626209ff23fSmrg# define RADEON_DISP_TRANS_MATRIX_ALPHA_MSB (0x00 << 4) 627209ff23fSmrg# define RADEON_DISP_TRANS_MATRIX_GRAPHICS (0x01 << 4) 628209ff23fSmrg# define RADEON_DISP_TRANS_MATRIX_VIDEO (0x02 << 4) 629209ff23fSmrg# define RADEON_DISP_TV_SOURCE_CRTC (1 << 16) /* crtc1 or crtc2 */ 630209ff23fSmrg# define RADEON_DISP_TV_SOURCE_LTU (0 << 16) /* linear transform unit */ 631209ff23fSmrg#define RADEON_DISP_TV_OUT_CNTL 0x0d6c 632209ff23fSmrg# define RADEON_DISP_TV_PATH_SRC_CRTC2 (1 << 16) 633209ff23fSmrg# define RADEON_DISP_TV_PATH_SRC_CRTC1 (0 << 16) 634209ff23fSmrg#define RADEON_DAC_CRC_SIG 0x02cc 635209ff23fSmrg#define RADEON_DAC_DATA 0x03c9 /* VGA */ 636209ff23fSmrg#define RADEON_DAC_MASK 0x03c6 /* VGA */ 637209ff23fSmrg#define RADEON_DAC_R_INDEX 0x03c7 /* VGA */ 638209ff23fSmrg#define RADEON_DAC_W_INDEX 0x03c8 /* VGA */ 639209ff23fSmrg#define RADEON_DDA_CONFIG 0x02e0 640209ff23fSmrg#define RADEON_DDA_ON_OFF 0x02e4 641209ff23fSmrg#define RADEON_DEFAULT_OFFSET 0x16e0 642209ff23fSmrg#define RADEON_DEFAULT_PITCH 0x16e4 643209ff23fSmrg#define RADEON_DEFAULT_SC_BOTTOM_RIGHT 0x16e8 644209ff23fSmrg# define RADEON_DEFAULT_SC_RIGHT_MAX (0x1fff << 0) 645209ff23fSmrg# define RADEON_DEFAULT_SC_BOTTOM_MAX (0x1fff << 16) 646209ff23fSmrg#define RADEON_DESTINATION_3D_CLR_CMP_VAL 0x1820 647209ff23fSmrg#define RADEON_DESTINATION_3D_CLR_CMP_MSK 0x1824 648209ff23fSmrg#define RADEON_DEVICE_ID 0x0f02 /* PCI */ 649209ff23fSmrg#define RADEON_DISP_MISC_CNTL 0x0d00 650209ff23fSmrg# define RADEON_SOFT_RESET_GRPH_PP (1 << 0) 651209ff23fSmrg#define RADEON_DISP_MERGE_CNTL 0x0d60 652209ff23fSmrg# define RADEON_DISP_ALPHA_MODE_MASK 0x03 653209ff23fSmrg# define RADEON_DISP_ALPHA_MODE_KEY 0 654209ff23fSmrg# define RADEON_DISP_ALPHA_MODE_PER_PIXEL 1 655209ff23fSmrg# define RADEON_DISP_ALPHA_MODE_GLOBAL 2 656209ff23fSmrg# define RADEON_DISP_RGB_OFFSET_EN (1 << 8) 657209ff23fSmrg# define RADEON_DISP_GRPH_ALPHA_MASK (0xff << 16) 658209ff23fSmrg# define RADEON_DISP_OV0_ALPHA_MASK (0xff << 24) 659209ff23fSmrg# define RADEON_DISP_LIN_TRANS_BYPASS (0x01 << 9) 660209ff23fSmrg#define RADEON_DISP2_MERGE_CNTL 0x0d68 661209ff23fSmrg# define RADEON_DISP2_RGB_OFFSET_EN (1 << 8) 662209ff23fSmrg#define RADEON_DISP_LIN_TRANS_GRPH_A 0x0d80 663209ff23fSmrg#define RADEON_DISP_LIN_TRANS_GRPH_B 0x0d84 664209ff23fSmrg#define RADEON_DISP_LIN_TRANS_GRPH_C 0x0d88 665209ff23fSmrg#define RADEON_DISP_LIN_TRANS_GRPH_D 0x0d8c 666209ff23fSmrg#define RADEON_DISP_LIN_TRANS_GRPH_E 0x0d90 667209ff23fSmrg#define RADEON_DISP_LIN_TRANS_GRPH_F 0x0d98 668209ff23fSmrg#define RADEON_DP_BRUSH_BKGD_CLR 0x1478 669209ff23fSmrg#define RADEON_DP_BRUSH_FRGD_CLR 0x147c 670209ff23fSmrg#define RADEON_DP_CNTL 0x16c0 671209ff23fSmrg# define RADEON_DST_X_LEFT_TO_RIGHT (1 << 0) 672209ff23fSmrg# define RADEON_DST_Y_TOP_TO_BOTTOM (1 << 1) 673209ff23fSmrg# define RADEON_DP_DST_TILE_LINEAR (0 << 3) 674209ff23fSmrg# define RADEON_DP_DST_TILE_MACRO (1 << 3) 675209ff23fSmrg# define RADEON_DP_DST_TILE_MICRO (2 << 3) 676209ff23fSmrg# define RADEON_DP_DST_TILE_BOTH (3 << 3) 677209ff23fSmrg#define RADEON_DP_CNTL_XDIR_YDIR_YMAJOR 0x16d0 678209ff23fSmrg# define RADEON_DST_Y_MAJOR (1 << 2) 679209ff23fSmrg# define RADEON_DST_Y_DIR_TOP_TO_BOTTOM (1 << 15) 680209ff23fSmrg# define RADEON_DST_X_DIR_LEFT_TO_RIGHT (1 << 31) 681209ff23fSmrg#define RADEON_DP_DATATYPE 0x16c4 682209ff23fSmrg# define RADEON_HOST_BIG_ENDIAN_EN (1 << 29) 683209ff23fSmrg#define RADEON_DP_GUI_MASTER_CNTL 0x146c 684209ff23fSmrg# define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0) 685209ff23fSmrg# define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1) 686209ff23fSmrg# define RADEON_GMC_SRC_CLIPPING (1 << 2) 687209ff23fSmrg# define RADEON_GMC_DST_CLIPPING (1 << 3) 688209ff23fSmrg# define RADEON_GMC_BRUSH_DATATYPE_MASK (0x0f << 4) 689209ff23fSmrg# define RADEON_GMC_BRUSH_8X8_MONO_FG_BG (0 << 4) 690209ff23fSmrg# define RADEON_GMC_BRUSH_8X8_MONO_FG_LA (1 << 4) 691209ff23fSmrg# define RADEON_GMC_BRUSH_1X8_MONO_FG_BG (4 << 4) 692209ff23fSmrg# define RADEON_GMC_BRUSH_1X8_MONO_FG_LA (5 << 4) 693209ff23fSmrg# define RADEON_GMC_BRUSH_32x1_MONO_FG_BG (6 << 4) 694209ff23fSmrg# define RADEON_GMC_BRUSH_32x1_MONO_FG_LA (7 << 4) 695209ff23fSmrg# define RADEON_GMC_BRUSH_32x32_MONO_FG_BG (8 << 4) 696209ff23fSmrg# define RADEON_GMC_BRUSH_32x32_MONO_FG_LA (9 << 4) 697209ff23fSmrg# define RADEON_GMC_BRUSH_8x8_COLOR (10 << 4) 698209ff23fSmrg# define RADEON_GMC_BRUSH_1X8_COLOR (12 << 4) 699209ff23fSmrg# define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4) 700209ff23fSmrg# define RADEON_GMC_BRUSH_NONE (15 << 4) 701209ff23fSmrg# define RADEON_GMC_DST_8BPP_CI (2 << 8) 702209ff23fSmrg# define RADEON_GMC_DST_15BPP (3 << 8) 703209ff23fSmrg# define RADEON_GMC_DST_16BPP (4 << 8) 704209ff23fSmrg# define RADEON_GMC_DST_24BPP (5 << 8) 705209ff23fSmrg# define RADEON_GMC_DST_32BPP (6 << 8) 706209ff23fSmrg# define RADEON_GMC_DST_8BPP_RGB (7 << 8) 707209ff23fSmrg# define RADEON_GMC_DST_Y8 (8 << 8) 708209ff23fSmrg# define RADEON_GMC_DST_RGB8 (9 << 8) 709209ff23fSmrg# define RADEON_GMC_DST_VYUY (11 << 8) 710209ff23fSmrg# define RADEON_GMC_DST_YVYU (12 << 8) 711209ff23fSmrg# define RADEON_GMC_DST_AYUV444 (14 << 8) 712209ff23fSmrg# define RADEON_GMC_DST_ARGB4444 (15 << 8) 713209ff23fSmrg# define RADEON_GMC_DST_DATATYPE_MASK (0x0f << 8) 714209ff23fSmrg# define RADEON_GMC_DST_DATATYPE_SHIFT 8 715209ff23fSmrg# define RADEON_GMC_SRC_DATATYPE_MASK (3 << 12) 716209ff23fSmrg# define RADEON_GMC_SRC_DATATYPE_MONO_FG_BG (0 << 12) 717209ff23fSmrg# define RADEON_GMC_SRC_DATATYPE_MONO_FG_LA (1 << 12) 718209ff23fSmrg# define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12) 719209ff23fSmrg# define RADEON_GMC_BYTE_PIX_ORDER (1 << 14) 720209ff23fSmrg# define RADEON_GMC_BYTE_MSB_TO_LSB (0 << 14) 721209ff23fSmrg# define RADEON_GMC_BYTE_LSB_TO_MSB (1 << 14) 722209ff23fSmrg# define RADEON_GMC_CONVERSION_TEMP (1 << 15) 723209ff23fSmrg# define RADEON_GMC_CONVERSION_TEMP_6500 (0 << 15) 724209ff23fSmrg# define RADEON_GMC_CONVERSION_TEMP_9300 (1 << 15) 725209ff23fSmrg# define RADEON_GMC_ROP3_MASK (0xff << 16) 726209ff23fSmrg# define RADEON_DP_SRC_SOURCE_MASK (7 << 24) 727209ff23fSmrg# define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24) 728209ff23fSmrg# define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24) 729209ff23fSmrg# define RADEON_GMC_3D_FCN_EN (1 << 27) 730209ff23fSmrg# define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28) 731209ff23fSmrg# define RADEON_GMC_AUX_CLIP_DIS (1 << 29) 732209ff23fSmrg# define RADEON_GMC_WR_MSK_DIS (1 << 30) 733209ff23fSmrg# define RADEON_GMC_LD_BRUSH_Y_X (1 << 31) 734209ff23fSmrg# define RADEON_ROP3_ZERO 0x00000000 735209ff23fSmrg# define RADEON_ROP3_DSa 0x00880000 736209ff23fSmrg# define RADEON_ROP3_SDna 0x00440000 737209ff23fSmrg# define RADEON_ROP3_S 0x00cc0000 738209ff23fSmrg# define RADEON_ROP3_DSna 0x00220000 739209ff23fSmrg# define RADEON_ROP3_D 0x00aa0000 740209ff23fSmrg# define RADEON_ROP3_DSx 0x00660000 741209ff23fSmrg# define RADEON_ROP3_DSo 0x00ee0000 742209ff23fSmrg# define RADEON_ROP3_DSon 0x00110000 743209ff23fSmrg# define RADEON_ROP3_DSxn 0x00990000 744209ff23fSmrg# define RADEON_ROP3_Dn 0x00550000 745209ff23fSmrg# define RADEON_ROP3_SDno 0x00dd0000 746209ff23fSmrg# define RADEON_ROP3_Sn 0x00330000 747209ff23fSmrg# define RADEON_ROP3_DSno 0x00bb0000 748209ff23fSmrg# define RADEON_ROP3_DSan 0x00770000 749209ff23fSmrg# define RADEON_ROP3_ONE 0x00ff0000 750209ff23fSmrg# define RADEON_ROP3_DPa 0x00a00000 751209ff23fSmrg# define RADEON_ROP3_PDna 0x00500000 752209ff23fSmrg# define RADEON_ROP3_P 0x00f00000 753209ff23fSmrg# define RADEON_ROP3_DPna 0x000a0000 754209ff23fSmrg# define RADEON_ROP3_D 0x00aa0000 755209ff23fSmrg# define RADEON_ROP3_DPx 0x005a0000 756209ff23fSmrg# define RADEON_ROP3_DPo 0x00fa0000 757209ff23fSmrg# define RADEON_ROP3_DPon 0x00050000 758209ff23fSmrg# define RADEON_ROP3_PDxn 0x00a50000 759209ff23fSmrg# define RADEON_ROP3_PDno 0x00f50000 760209ff23fSmrg# define RADEON_ROP3_Pn 0x000f0000 761209ff23fSmrg# define RADEON_ROP3_DPno 0x00af0000 762209ff23fSmrg# define RADEON_ROP3_DPan 0x005f0000 763209ff23fSmrg#define RADEON_DP_GUI_MASTER_CNTL_C 0x1c84 764209ff23fSmrg#define RADEON_DP_MIX 0x16c8 765209ff23fSmrg#define RADEON_DP_SRC_BKGD_CLR 0x15dc 766209ff23fSmrg#define RADEON_DP_SRC_FRGD_CLR 0x15d8 767209ff23fSmrg#define RADEON_DP_WRITE_MASK 0x16cc 768209ff23fSmrg#define RADEON_DST_BRES_DEC 0x1630 769209ff23fSmrg#define RADEON_DST_BRES_ERR 0x1628 770209ff23fSmrg#define RADEON_DST_BRES_INC 0x162c 771209ff23fSmrg#define RADEON_DST_BRES_LNTH 0x1634 772209ff23fSmrg#define RADEON_DST_BRES_LNTH_SUB 0x1638 773209ff23fSmrg#define RADEON_DST_HEIGHT 0x1410 774209ff23fSmrg#define RADEON_DST_HEIGHT_WIDTH 0x143c 775209ff23fSmrg#define RADEON_DST_HEIGHT_WIDTH_8 0x158c 776209ff23fSmrg#define RADEON_DST_HEIGHT_WIDTH_BW 0x15b4 777209ff23fSmrg#define RADEON_DST_HEIGHT_Y 0x15a0 778209ff23fSmrg#define RADEON_DST_LINE_START 0x1600 779209ff23fSmrg#define RADEON_DST_LINE_END 0x1604 780209ff23fSmrg#define RADEON_DST_LINE_PATCOUNT 0x1608 781209ff23fSmrg# define RADEON_BRES_CNTL_SHIFT 8 782209ff23fSmrg#define RADEON_DST_OFFSET 0x1404 783209ff23fSmrg#define RADEON_DST_PITCH 0x1408 784209ff23fSmrg#define RADEON_DST_PITCH_OFFSET 0x142c 785209ff23fSmrg#define RADEON_DST_PITCH_OFFSET_C 0x1c80 786209ff23fSmrg# define RADEON_PITCH_SHIFT 21 787209ff23fSmrg# define RADEON_DST_TILE_LINEAR (0 << 30) 788209ff23fSmrg# define RADEON_DST_TILE_MACRO (1 << 30) 789209ff23fSmrg# define RADEON_DST_TILE_MICRO (2 << 30) 790209ff23fSmrg# define RADEON_DST_TILE_BOTH (3 << 30) 791209ff23fSmrg#define RADEON_DST_WIDTH 0x140c 792209ff23fSmrg#define RADEON_DST_WIDTH_HEIGHT 0x1598 793209ff23fSmrg#define RADEON_DST_WIDTH_X 0x1588 794209ff23fSmrg#define RADEON_DST_WIDTH_X_INCY 0x159c 795209ff23fSmrg#define RADEON_DST_X 0x141c 796209ff23fSmrg#define RADEON_DST_X_SUB 0x15a4 797209ff23fSmrg#define RADEON_DST_X_Y 0x1594 798209ff23fSmrg#define RADEON_DST_Y 0x1420 799209ff23fSmrg#define RADEON_DST_Y_SUB 0x15a8 800209ff23fSmrg#define RADEON_DST_Y_X 0x1438 801209ff23fSmrg 802209ff23fSmrg#define RADEON_FCP_CNTL 0x0910 803209ff23fSmrg# define RADEON_FCP0_SRC_PCICLK 0 804209ff23fSmrg# define RADEON_FCP0_SRC_PCLK 1 805209ff23fSmrg# define RADEON_FCP0_SRC_PCLKb 2 806209ff23fSmrg# define RADEON_FCP0_SRC_HREF 3 807209ff23fSmrg# define RADEON_FCP0_SRC_GND 4 808209ff23fSmrg# define RADEON_FCP0_SRC_HREFb 5 809209ff23fSmrg#define RADEON_FLUSH_1 0x1704 810209ff23fSmrg#define RADEON_FLUSH_2 0x1708 811209ff23fSmrg#define RADEON_FLUSH_3 0x170c 812209ff23fSmrg#define RADEON_FLUSH_4 0x1710 813209ff23fSmrg#define RADEON_FLUSH_5 0x1714 814209ff23fSmrg#define RADEON_FLUSH_6 0x1718 815209ff23fSmrg#define RADEON_FLUSH_7 0x171c 816209ff23fSmrg#define RADEON_FOG_3D_TABLE_START 0x1810 817209ff23fSmrg#define RADEON_FOG_3D_TABLE_END 0x1814 818209ff23fSmrg#define RADEON_FOG_3D_TABLE_DENSITY 0x181c 819209ff23fSmrg#define RADEON_FOG_TABLE_INDEX 0x1a14 820209ff23fSmrg#define RADEON_FOG_TABLE_DATA 0x1a18 821209ff23fSmrg#define RADEON_FP_CRTC_H_TOTAL_DISP 0x0250 822209ff23fSmrg#define RADEON_FP_CRTC_V_TOTAL_DISP 0x0254 823209ff23fSmrg# define RADEON_FP_CRTC_H_TOTAL_MASK 0x000003ff 824209ff23fSmrg# define RADEON_FP_CRTC_H_DISP_MASK 0x01ff0000 825209ff23fSmrg# define RADEON_FP_CRTC_V_TOTAL_MASK 0x00000fff 826209ff23fSmrg# define RADEON_FP_CRTC_V_DISP_MASK 0x0fff0000 827209ff23fSmrg# define RADEON_FP_H_SYNC_STRT_CHAR_MASK 0x00001ff8 828209ff23fSmrg# define RADEON_FP_H_SYNC_WID_MASK 0x003f0000 829209ff23fSmrg# define RADEON_FP_V_SYNC_STRT_MASK 0x00000fff 830209ff23fSmrg# define RADEON_FP_V_SYNC_WID_MASK 0x001f0000 831209ff23fSmrg# define RADEON_FP_CRTC_H_TOTAL_SHIFT 0x00000000 832209ff23fSmrg# define RADEON_FP_CRTC_H_DISP_SHIFT 0x00000010 833209ff23fSmrg# define RADEON_FP_CRTC_V_TOTAL_SHIFT 0x00000000 834209ff23fSmrg# define RADEON_FP_CRTC_V_DISP_SHIFT 0x00000010 835209ff23fSmrg# define RADEON_FP_H_SYNC_STRT_CHAR_SHIFT 0x00000003 836209ff23fSmrg# define RADEON_FP_H_SYNC_WID_SHIFT 0x00000010 837209ff23fSmrg# define RADEON_FP_V_SYNC_STRT_SHIFT 0x00000000 838209ff23fSmrg# define RADEON_FP_V_SYNC_WID_SHIFT 0x00000010 839209ff23fSmrg#define RADEON_FP_GEN_CNTL 0x0284 840209ff23fSmrg# define RADEON_FP_FPON (1 << 0) 841209ff23fSmrg# define RADEON_FP_BLANK_EN (1 << 1) 842209ff23fSmrg# define RADEON_FP_TMDS_EN (1 << 2) 843209ff23fSmrg# define RADEON_FP_PANEL_FORMAT (1 << 3) 844209ff23fSmrg# define RADEON_FP_EN_TMDS (1 << 7) 845209ff23fSmrg# define RADEON_FP_DETECT_SENSE (1 << 8) 846209ff23fSmrg# define R200_FP_SOURCE_SEL_MASK (3 << 10) 847209ff23fSmrg# define R200_FP_SOURCE_SEL_CRTC1 (0 << 10) 848209ff23fSmrg# define R200_FP_SOURCE_SEL_CRTC2 (1 << 10) 849209ff23fSmrg# define R200_FP_SOURCE_SEL_RMX (2 << 10) 850209ff23fSmrg# define R200_FP_SOURCE_SEL_TRANS (3 << 10) 851209ff23fSmrg# define RADEON_FP_SEL_CRTC1 (0 << 13) 852209ff23fSmrg# define RADEON_FP_SEL_CRTC2 (1 << 13) 853209ff23fSmrg# define RADEON_FP_CRTC_DONT_SHADOW_HPAR (1 << 15) 854209ff23fSmrg# define RADEON_FP_CRTC_DONT_SHADOW_VPAR (1 << 16) 855209ff23fSmrg# define RADEON_FP_CRTC_DONT_SHADOW_HEND (1 << 17) 856209ff23fSmrg# define RADEON_FP_CRTC_USE_SHADOW_VEND (1 << 18) 857209ff23fSmrg# define RADEON_FP_RMX_HVSYNC_CONTROL_EN (1 << 20) 858209ff23fSmrg# define RADEON_FP_DFP_SYNC_SEL (1 << 21) 859209ff23fSmrg# define RADEON_FP_CRTC_LOCK_8DOT (1 << 22) 860209ff23fSmrg# define RADEON_FP_CRT_SYNC_SEL (1 << 23) 861209ff23fSmrg# define RADEON_FP_USE_SHADOW_EN (1 << 24) 862209ff23fSmrg# define RADEON_FP_CRT_SYNC_ALT (1 << 26) 863209ff23fSmrg#define RADEON_FP2_GEN_CNTL 0x0288 864209ff23fSmrg# define RADEON_FP2_BLANK_EN (1 << 1) 865209ff23fSmrg# define RADEON_FP2_ON (1 << 2) 866209ff23fSmrg# define RADEON_FP2_PANEL_FORMAT (1 << 3) 867209ff23fSmrg# define RADEON_FP2_DETECT_SENSE (1 << 8) 868209ff23fSmrg# define R200_FP2_SOURCE_SEL_MASK (3 << 10) 869209ff23fSmrg# define R200_FP2_SOURCE_SEL_CRTC1 (0 << 10) 870209ff23fSmrg# define R200_FP2_SOURCE_SEL_CRTC2 (1 << 10) 871209ff23fSmrg# define R200_FP2_SOURCE_SEL_RMX (2 << 10) 872209ff23fSmrg# define R200_FP2_SOURCE_SEL_TRANS_UNIT (3 << 10) 873209ff23fSmrg# define RADEON_FP2_SRC_SEL_MASK (3 << 13) 874209ff23fSmrg# define RADEON_FP2_SRC_SEL_CRTC2 (1 << 13) 875209ff23fSmrg# define RADEON_FP2_FP_POL (1 << 16) 876209ff23fSmrg# define RADEON_FP2_LP_POL (1 << 17) 877209ff23fSmrg# define RADEON_FP2_SCK_POL (1 << 18) 878209ff23fSmrg# define RADEON_FP2_LCD_CNTL_MASK (7 << 19) 879209ff23fSmrg# define RADEON_FP2_PAD_FLOP_EN (1 << 22) 880209ff23fSmrg# define RADEON_FP2_CRC_EN (1 << 23) 881209ff23fSmrg# define RADEON_FP2_CRC_READ_EN (1 << 24) 882209ff23fSmrg# define RADEON_FP2_DVO_EN (1 << 25) 883209ff23fSmrg# define RADEON_FP2_DVO_RATE_SEL_SDR (1 << 26) 884209ff23fSmrg# define R200_FP2_DVO_RATE_SEL_SDR (1 << 27) 885ad43ddacSmrg# define R200_FP2_DVO_CLOCK_MODE_SINGLE (1 << 28) 886209ff23fSmrg# define R300_FP2_DVO_DUAL_CHANNEL_EN (1 << 29) 887209ff23fSmrg#define RADEON_FP_H_SYNC_STRT_WID 0x02c4 888209ff23fSmrg#define RADEON_FP_H2_SYNC_STRT_WID 0x03c4 889209ff23fSmrg#define RADEON_FP_HORZ_STRETCH 0x028c 890209ff23fSmrg#define RADEON_FP_HORZ2_STRETCH 0x038c 891209ff23fSmrg# define RADEON_HORZ_STRETCH_RATIO_MASK 0xffff 892209ff23fSmrg# define RADEON_HORZ_STRETCH_RATIO_MAX 4096 893209ff23fSmrg# define RADEON_HORZ_PANEL_SIZE (0x1ff << 16) 894209ff23fSmrg# define RADEON_HORZ_PANEL_SHIFT 16 895209ff23fSmrg# define RADEON_HORZ_STRETCH_PIXREP (0 << 25) 896209ff23fSmrg# define RADEON_HORZ_STRETCH_BLEND (1 << 26) 897209ff23fSmrg# define RADEON_HORZ_STRETCH_ENABLE (1 << 25) 898209ff23fSmrg# define RADEON_HORZ_AUTO_RATIO (1 << 27) 899209ff23fSmrg# define RADEON_HORZ_FP_LOOP_STRETCH (0x7 << 28) 900209ff23fSmrg# define RADEON_HORZ_AUTO_RATIO_INC (1 << 31) 901209ff23fSmrg#define RADEON_FP_HORZ_VERT_ACTIVE 0x0278 902209ff23fSmrg#define RADEON_FP_V_SYNC_STRT_WID 0x02c8 903209ff23fSmrg#define RADEON_FP_VERT_STRETCH 0x0290 904209ff23fSmrg#define RADEON_FP_V2_SYNC_STRT_WID 0x03c8 905209ff23fSmrg#define RADEON_FP_VERT2_STRETCH 0x0390 906209ff23fSmrg# define RADEON_VERT_PANEL_SIZE (0xfff << 12) 907209ff23fSmrg# define RADEON_VERT_PANEL_SHIFT 12 908209ff23fSmrg# define RADEON_VERT_STRETCH_RATIO_MASK 0xfff 909209ff23fSmrg# define RADEON_VERT_STRETCH_RATIO_SHIFT 0 910209ff23fSmrg# define RADEON_VERT_STRETCH_RATIO_MAX 4096 911209ff23fSmrg# define RADEON_VERT_STRETCH_ENABLE (1 << 25) 912209ff23fSmrg# define RADEON_VERT_STRETCH_LINEREP (0 << 26) 913209ff23fSmrg# define RADEON_VERT_STRETCH_BLEND (1 << 26) 914209ff23fSmrg# define RADEON_VERT_AUTO_RATIO_EN (1 << 27) 915209ff23fSmrg# define RADEON_VERT_AUTO_RATIO_INC (1 << 31) 916209ff23fSmrg# define RADEON_VERT_STRETCH_RESERVED 0x71000000 917209ff23fSmrg#define RS400_FP_2ND_GEN_CNTL 0x0384 918209ff23fSmrg# define RS400_FP_2ND_ON (1 << 0) 919209ff23fSmrg# define RS400_FP_2ND_BLANK_EN (1 << 1) 920209ff23fSmrg# define RS400_TMDS_2ND_EN (1 << 2) 921209ff23fSmrg# define RS400_PANEL_FORMAT_2ND (1 << 3) 922209ff23fSmrg# define RS400_FP_2ND_EN_TMDS (1 << 7) 923209ff23fSmrg# define RS400_FP_2ND_DETECT_SENSE (1 << 8) 924209ff23fSmrg# define RS400_FP_2ND_SOURCE_SEL_MASK (3 << 10) 925209ff23fSmrg# define RS400_FP_2ND_SOURCE_SEL_CRTC1 (0 << 10) 926209ff23fSmrg# define RS400_FP_2ND_SOURCE_SEL_CRTC2 (1 << 10) 927209ff23fSmrg# define RS400_FP_2ND_SOURCE_SEL_RMX (2 << 10) 928209ff23fSmrg# define RS400_FP_2ND_DETECT_EN (1 << 12) 929209ff23fSmrg# define RS400_HPD_2ND_SEL (1 << 13) 930209ff23fSmrg#define RS400_FP2_2_GEN_CNTL 0x0388 931209ff23fSmrg# define RS400_FP2_2_BLANK_EN (1 << 1) 932209ff23fSmrg# define RS400_FP2_2_ON (1 << 2) 933209ff23fSmrg# define RS400_FP2_2_PANEL_FORMAT (1 << 3) 934209ff23fSmrg# define RS400_FP2_2_DETECT_SENSE (1 << 8) 935209ff23fSmrg# define RS400_FP2_2_SOURCE_SEL_MASK (3 << 10) 936209ff23fSmrg# define RS400_FP2_2_SOURCE_SEL_CRTC1 (0 << 10) 937209ff23fSmrg# define RS400_FP2_2_SOURCE_SEL_CRTC2 (1 << 10) 938209ff23fSmrg# define RS400_FP2_2_SOURCE_SEL_RMX (2 << 10) 939209ff23fSmrg# define RS400_FP2_2_DVO2_EN (1 << 25) 940209ff23fSmrg#define RS400_TMDS2_CNTL 0x0394 941209ff23fSmrg#define RS400_TMDS2_TRANSMITTER_CNTL 0x03a4 942209ff23fSmrg# define RS400_TMDS2_PLLEN (1 << 0) 943209ff23fSmrg# define RS400_TMDS2_PLLRST (1 << 1) 944209ff23fSmrg 945209ff23fSmrg#define RADEON_GEN_INT_CNTL 0x0040 946209ff23fSmrg#define RADEON_GEN_INT_STATUS 0x0044 947209ff23fSmrg# define RADEON_VSYNC_INT_AK (1 << 2) 948209ff23fSmrg# define RADEON_VSYNC_INT (1 << 2) 949209ff23fSmrg# define RADEON_VSYNC2_INT_AK (1 << 6) 950209ff23fSmrg# define RADEON_VSYNC2_INT (1 << 6) 951209ff23fSmrg#define RADEON_GENENB 0x03c3 /* VGA */ 952209ff23fSmrg#define RADEON_GENFC_RD 0x03ca /* VGA */ 953209ff23fSmrg#define RADEON_GENFC_WT 0x03da /* VGA, 0x03ba */ 954209ff23fSmrg#define RADEON_GENMO_RD 0x03cc /* VGA */ 955209ff23fSmrg#define RADEON_GENMO_WT 0x03c2 /* VGA */ 956209ff23fSmrg#define RADEON_GENS0 0x03c2 /* VGA */ 957209ff23fSmrg#define RADEON_GENS1 0x03da /* VGA, 0x03ba */ 958c503f109Smrg#define RADEON_GPIO_MONID 0x0068 /* DDC interface via I2C */ /* DDC3 */ 959209ff23fSmrg#define RADEON_GPIO_MONIDB 0x006c 960209ff23fSmrg#define RADEON_GPIO_CRT2_DDC 0x006c 961c503f109Smrg#define RADEON_GPIO_DVI_DDC 0x0064 /* DDC2 */ 962c503f109Smrg#define RADEON_GPIO_VGA_DDC 0x0060 /* DDC1 */ 963209ff23fSmrg# define RADEON_GPIO_A_0 (1 << 0) 964209ff23fSmrg# define RADEON_GPIO_A_1 (1 << 1) 965209ff23fSmrg# define RADEON_GPIO_Y_0 (1 << 8) 966209ff23fSmrg# define RADEON_GPIO_Y_1 (1 << 9) 967209ff23fSmrg# define RADEON_GPIO_Y_SHIFT_0 8 968209ff23fSmrg# define RADEON_GPIO_Y_SHIFT_1 9 969209ff23fSmrg# define RADEON_GPIO_EN_0 (1 << 16) 970209ff23fSmrg# define RADEON_GPIO_EN_1 (1 << 17) 971209ff23fSmrg# define RADEON_GPIO_MASK_0 (1 << 24) /*??*/ 972209ff23fSmrg# define RADEON_GPIO_MASK_1 (1 << 25) /*??*/ 973209ff23fSmrg#define RADEON_GRPH8_DATA 0x03cf /* VGA */ 974209ff23fSmrg#define RADEON_GRPH8_IDX 0x03ce /* VGA */ 975209ff23fSmrg#define RADEON_GUI_SCRATCH_REG0 0x15e0 976209ff23fSmrg#define RADEON_GUI_SCRATCH_REG1 0x15e4 977209ff23fSmrg#define RADEON_GUI_SCRATCH_REG2 0x15e8 978209ff23fSmrg#define RADEON_GUI_SCRATCH_REG3 0x15ec 979209ff23fSmrg#define RADEON_GUI_SCRATCH_REG4 0x15f0 980209ff23fSmrg#define RADEON_GUI_SCRATCH_REG5 0x15f4 981209ff23fSmrg 982209ff23fSmrg#define RADEON_HEADER 0x0f0e /* PCI */ 983209ff23fSmrg#define RADEON_HOST_DATA0 0x17c0 984209ff23fSmrg#define RADEON_HOST_DATA1 0x17c4 985209ff23fSmrg#define RADEON_HOST_DATA2 0x17c8 986209ff23fSmrg#define RADEON_HOST_DATA3 0x17cc 987209ff23fSmrg#define RADEON_HOST_DATA4 0x17d0 988209ff23fSmrg#define RADEON_HOST_DATA5 0x17d4 989209ff23fSmrg#define RADEON_HOST_DATA6 0x17d8 990209ff23fSmrg#define RADEON_HOST_DATA7 0x17dc 991209ff23fSmrg#define RADEON_HOST_DATA_LAST 0x17e0 992209ff23fSmrg#define RADEON_HOST_PATH_CNTL 0x0130 993209ff23fSmrg# define RADEON_HDP_SOFT_RESET (1 << 26) 994209ff23fSmrg# define RADEON_HDP_APER_CNTL (1 << 23) 995209ff23fSmrg#define RADEON_HTOTAL_CNTL 0x0009 /* PLL */ 996209ff23fSmrg# define RADEON_HTOT_CNTL_VGA_EN (1 << 28) 997209ff23fSmrg#define RADEON_HTOTAL2_CNTL 0x002e /* PLL */ 998209ff23fSmrg 999209ff23fSmrg /* Multimedia I2C bus */ 1000209ff23fSmrg#define RADEON_I2C_CNTL_0 0x0090 1001c503f109Smrg#define RADEON_I2C_DONE (1 << 0) 1002c503f109Smrg#define RADEON_I2C_NACK (1 << 1) 1003c503f109Smrg#define RADEON_I2C_HALT (1 << 2) 1004c503f109Smrg#define RADEON_I2C_SOFT_RST (1 << 5) 1005c503f109Smrg#define RADEON_I2C_DRIVE_EN (1 << 6) 1006c503f109Smrg#define RADEON_I2C_DRIVE_SEL (1 << 7) 1007c503f109Smrg#define RADEON_I2C_START (1 << 8) 1008c503f109Smrg#define RADEON_I2C_STOP (1 << 9) 1009c503f109Smrg#define RADEON_I2C_RECEIVE (1 << 10) 1010c503f109Smrg#define RADEON_I2C_ABORT (1 << 11) 1011c503f109Smrg#define RADEON_I2C_GO (1 << 12) 1012209ff23fSmrg#define RADEON_I2C_CNTL_1 0x0094 1013c503f109Smrg#define RADEON_I2C_SEL (1 << 16) 1014c503f109Smrg#define RADEON_I2C_EN (1 << 17) 1015209ff23fSmrg#define RADEON_I2C_DATA 0x0098 1016209ff23fSmrg 1017209ff23fSmrg#define RADEON_DVI_I2C_CNTL_0 0x02e0 1018c503f109Smrg# define R200_DVI_I2C_PIN_SEL(x) ((x) << 3) 1019c503f109Smrg# define R200_SEL_DDC1 0 /* 0x60 - VGA_DDC */ 1020c503f109Smrg# define R200_SEL_DDC2 1 /* 0x64 - DVI_DDC */ 1021c503f109Smrg# define R200_SEL_DDC3 2 /* 0x68 - MONID_DDC */ 1022c503f109Smrg#define RADEON_DVI_I2C_CNTL_1 0x02e4 1023209ff23fSmrg#define RADEON_DVI_I2C_DATA 0x02e8 1024209ff23fSmrg 1025209ff23fSmrg#define RADEON_INTERRUPT_LINE 0x0f3c /* PCI */ 1026209ff23fSmrg#define RADEON_INTERRUPT_PIN 0x0f3d /* PCI */ 1027209ff23fSmrg#define RADEON_IO_BASE 0x0f14 /* PCI */ 1028209ff23fSmrg 1029209ff23fSmrg#define RADEON_LATENCY 0x0f0d /* PCI */ 1030209ff23fSmrg#define RADEON_LEAD_BRES_DEC 0x1608 1031209ff23fSmrg#define RADEON_LEAD_BRES_LNTH 0x161c 1032209ff23fSmrg#define RADEON_LEAD_BRES_LNTH_SUB 0x1624 1033209ff23fSmrg#define RADEON_LVDS_GEN_CNTL 0x02d0 1034209ff23fSmrg# define RADEON_LVDS_ON (1 << 0) 1035209ff23fSmrg# define RADEON_LVDS_DISPLAY_DIS (1 << 1) 1036209ff23fSmrg# define RADEON_LVDS_PANEL_TYPE (1 << 2) 1037209ff23fSmrg# define RADEON_LVDS_PANEL_FORMAT (1 << 3) 1038209ff23fSmrg# define RADEON_LVDS_RST_FM (1 << 6) 1039209ff23fSmrg# define RADEON_LVDS_EN (1 << 7) 1040209ff23fSmrg# define RADEON_LVDS_BL_MOD_LEVEL_SHIFT 8 1041209ff23fSmrg# define RADEON_LVDS_BL_MOD_LEVEL_MASK (0xff << 8) 1042209ff23fSmrg# define RADEON_LVDS_BL_MOD_EN (1 << 16) 1043209ff23fSmrg# define RADEON_LVDS_DIGON (1 << 18) 1044209ff23fSmrg# define RADEON_LVDS_BLON (1 << 19) 1045209ff23fSmrg# define RADEON_LVDS_SEL_CRTC2 (1 << 23) 1046209ff23fSmrg#define RADEON_LVDS_PLL_CNTL 0x02d4 1047209ff23fSmrg# define RADEON_HSYNC_DELAY_SHIFT 28 1048209ff23fSmrg# define RADEON_HSYNC_DELAY_MASK (0xf << 28) 1049209ff23fSmrg# define RADEON_LVDS_PLL_EN (1 << 16) 1050209ff23fSmrg# define RADEON_LVDS_PLL_RESET (1 << 17) 1051209ff23fSmrg# define R300_LVDS_SRC_SEL_MASK (3 << 18) 1052209ff23fSmrg# define R300_LVDS_SRC_SEL_CRTC1 (0 << 18) 1053209ff23fSmrg# define R300_LVDS_SRC_SEL_CRTC2 (1 << 18) 1054209ff23fSmrg# define R300_LVDS_SRC_SEL_RMX (2 << 18) 1055209ff23fSmrg 1056209ff23fSmrg#define RADEON_MAX_LATENCY 0x0f3f /* PCI */ 1057209ff23fSmrg#define RADEON_MC_AGP_LOCATION 0x014c 1058209ff23fSmrg#define RADEON_MC_FB_LOCATION 0x0148 1059209ff23fSmrg#define RADEON_DISPLAY_BASE_ADDR 0x23c 1060209ff23fSmrg#define RADEON_DISPLAY2_BASE_ADDR 0x33c 1061209ff23fSmrg#define RADEON_OV0_BASE_ADDR 0x43c 1062209ff23fSmrg#define RADEON_NB_TOM 0x15c 1063209ff23fSmrg#define R300_MC_INIT_MISC_LAT_TIMER 0x180 1064b7e1c893Smrg# define R300_MC_DISP0R_INIT_LAT_SHIFT 8 1065b7e1c893Smrg# define R300_MC_DISP0R_INIT_LAT_MASK 0xf 1066b7e1c893Smrg# define R300_MC_DISP1R_INIT_LAT_SHIFT 12 1067b7e1c893Smrg# define R300_MC_DISP1R_INIT_LAT_MASK 0xf 1068209ff23fSmrg#define RADEON_MCLK_CNTL 0x0012 /* PLL */ 1069209ff23fSmrg# define RADEON_FORCEON_MCLKA (1 << 16) 1070209ff23fSmrg# define RADEON_FORCEON_MCLKB (1 << 17) 1071209ff23fSmrg# define RADEON_FORCEON_YCLKA (1 << 18) 1072209ff23fSmrg# define RADEON_FORCEON_YCLKB (1 << 19) 1073209ff23fSmrg# define RADEON_FORCEON_MC (1 << 20) 1074209ff23fSmrg# define RADEON_FORCEON_AIC (1 << 21) 1075209ff23fSmrg# define R300_DISABLE_MC_MCLKA (1 << 21) 1076209ff23fSmrg# define R300_DISABLE_MC_MCLKB (1 << 21) 1077209ff23fSmrg#define RADEON_MCLK_MISC 0x001f /* PLL */ 1078209ff23fSmrg# define RADEON_MC_MCLK_MAX_DYN_STOP_LAT (1 << 12) 1079209ff23fSmrg# define RADEON_IO_MCLK_MAX_DYN_STOP_LAT (1 << 13) 1080209ff23fSmrg# define RADEON_MC_MCLK_DYN_ENABLE (1 << 14) 1081209ff23fSmrg# define RADEON_IO_MCLK_DYN_ENABLE (1 << 15) 1082209ff23fSmrg#define RADEON_LCD_GPIO_MASK 0x01a0 1083209ff23fSmrg#define RADEON_GPIOPAD_EN 0x01a0 1084209ff23fSmrg#define RADEON_LCD_GPIO_Y_REG 0x01a4 1085209ff23fSmrg#define RADEON_MDGPIO_A_REG 0x01ac 1086209ff23fSmrg#define RADEON_MDGPIO_EN_REG 0x01b0 1087209ff23fSmrg#define RADEON_MDGPIO_MASK 0x0198 1088209ff23fSmrg#define RADEON_GPIOPAD_MASK 0x0198 1089209ff23fSmrg#define RADEON_GPIOPAD_A 0x019c 1090209ff23fSmrg#define RADEON_MDGPIO_Y_REG 0x01b4 1091209ff23fSmrg#define RADEON_MEM_ADDR_CONFIG 0x0148 1092209ff23fSmrg#define RADEON_MEM_BASE 0x0f10 /* PCI */ 1093209ff23fSmrg#define RADEON_MEM_CNTL 0x0140 1094209ff23fSmrg# define RADEON_MEM_NUM_CHANNELS_MASK 0x01 1095209ff23fSmrg# define RADEON_MEM_USE_B_CH_ONLY (1 << 1) 1096209ff23fSmrg# define RV100_HALF_MODE (1 << 3) 1097209ff23fSmrg# define R300_MEM_NUM_CHANNELS_MASK 0x03 1098209ff23fSmrg# define R300_MEM_USE_CD_CH_ONLY (1 << 2) 1099209ff23fSmrg#define RADEON_MEM_TIMING_CNTL 0x0144 /* EXT_MEM_CNTL */ 1100209ff23fSmrg#define RADEON_MEM_INIT_LAT_TIMER 0x0154 1101209ff23fSmrg#define RADEON_MEM_INTF_CNTL 0x014c 1102209ff23fSmrg#define RADEON_MEM_SDRAM_MODE_REG 0x0158 1103209ff23fSmrg# define RADEON_SDRAM_MODE_MASK 0xffff0000 1104209ff23fSmrg# define RADEON_B3MEM_RESET_MASK 0x6fffffff 1105209ff23fSmrg# define RADEON_MEM_CFG_TYPE_DDR (1 << 30) 1106209ff23fSmrg#define RADEON_MEM_STR_CNTL 0x0150 1107209ff23fSmrg# define RADEON_MEM_PWRUP_COMPL_A (1 << 0) 1108209ff23fSmrg# define RADEON_MEM_PWRUP_COMPL_B (1 << 1) 1109209ff23fSmrg# define R300_MEM_PWRUP_COMPL_C (1 << 2) 1110209ff23fSmrg# define R300_MEM_PWRUP_COMPL_D (1 << 3) 1111209ff23fSmrg# define RADEON_MEM_PWRUP_COMPLETE 0x03 1112209ff23fSmrg# define R300_MEM_PWRUP_COMPLETE 0x0f 1113209ff23fSmrg#define RADEON_MC_STATUS 0x0150 1114209ff23fSmrg# define RADEON_MC_IDLE (1 << 2) 1115209ff23fSmrg# define R300_MC_IDLE (1 << 4) 1116209ff23fSmrg#define RADEON_MEM_VGA_RP_SEL 0x003c 1117209ff23fSmrg#define RADEON_MEM_VGA_WP_SEL 0x0038 1118209ff23fSmrg#define RADEON_MIN_GRANT 0x0f3e /* PCI */ 1119209ff23fSmrg#define RADEON_MM_DATA 0x0004 1120209ff23fSmrg#define RADEON_MM_INDEX 0x0000 1121209ff23fSmrg#define RADEON_MPLL_CNTL 0x000e /* PLL */ 1122209ff23fSmrg#define RADEON_MPP_TB_CONFIG 0x01c0 /* ? */ 1123209ff23fSmrg#define RADEON_MPP_GP_CONFIG 0x01c8 /* ? */ 1124209ff23fSmrg#define RADEON_SEPROM_CNTL1 0x01c0 1125209ff23fSmrg# define RADEON_SCK_PRESCALE_SHIFT 24 1126209ff23fSmrg# define RADEON_SCK_PRESCALE_MASK (0xff << 24) 1127209ff23fSmrg#define R300_MC_IND_INDEX 0x01f8 1128209ff23fSmrg# define R300_MC_IND_ADDR_MASK 0x3f 1129209ff23fSmrg# define R300_MC_IND_WR_EN (1 << 8) 1130209ff23fSmrg#define R300_MC_IND_DATA 0x01fc 1131209ff23fSmrg#define R300_MC_READ_CNTL_AB 0x017c 1132209ff23fSmrg# define R300_MEM_RBS_POSITION_A_MASK 0x03 1133209ff23fSmrg#define R300_MC_READ_CNTL_CD_mcind 0x24 1134209ff23fSmrg# define R300_MEM_RBS_POSITION_C_MASK 0x03 1135209ff23fSmrg 1136209ff23fSmrg#define RADEON_N_VIF_COUNT 0x0248 1137209ff23fSmrg 1138209ff23fSmrg#define RADEON_OV0_AUTO_FLIP_CNTL 0x0470 1139209ff23fSmrg# define RADEON_OV0_AUTO_FLIP_CNTL_SOFT_BUF_NUM 0x00000007 1140209ff23fSmrg# define RADEON_OV0_AUTO_FLIP_CNTL_SOFT_REPEAT_FIELD 0x00000008 1141209ff23fSmrg# define RADEON_OV0_AUTO_FLIP_CNTL_SOFT_BUF_ODD 0x00000010 1142209ff23fSmrg# define RADEON_OV0_AUTO_FLIP_CNTL_IGNORE_REPEAT_FIELD 0x00000020 1143209ff23fSmrg# define RADEON_OV0_AUTO_FLIP_CNTL_SOFT_EOF_TOGGLE 0x00000040 1144209ff23fSmrg# define RADEON_OV0_AUTO_FLIP_CNTL_VID_PORT_SELECT 0x00000300 1145209ff23fSmrg# define RADEON_OV0_AUTO_FLIP_CNTL_P1_FIRST_LINE_EVEN 0x00010000 1146209ff23fSmrg# define RADEON_OV0_AUTO_FLIP_CNTL_SHIFT_EVEN_DOWN 0x00040000 1147209ff23fSmrg# define RADEON_OV0_AUTO_FLIP_CNTL_SHIFT_ODD_DOWN 0x00080000 1148209ff23fSmrg# define RADEON_OV0_AUTO_FLIP_CNTL_FIELD_POL_SOURCE 0x00800000 1149209ff23fSmrg 1150209ff23fSmrg#define RADEON_OV0_COLOUR_CNTL 0x04E0 1151209ff23fSmrg#define RADEON_OV0_DEINTERLACE_PATTERN 0x0474 1152209ff23fSmrg#define RADEON_OV0_EXCLUSIVE_HORZ 0x0408 1153209ff23fSmrg# define RADEON_EXCL_HORZ_START_MASK 0x000000ff 1154209ff23fSmrg# define RADEON_EXCL_HORZ_END_MASK 0x0000ff00 1155209ff23fSmrg# define RADEON_EXCL_HORZ_BACK_PORCH_MASK 0x00ff0000 1156209ff23fSmrg# define RADEON_EXCL_HORZ_EXCLUSIVE_EN 0x80000000 1157209ff23fSmrg#define RADEON_OV0_EXCLUSIVE_VERT 0x040C 1158209ff23fSmrg# define RADEON_EXCL_VERT_START_MASK 0x000003ff 1159209ff23fSmrg# define RADEON_EXCL_VERT_END_MASK 0x03ff0000 1160209ff23fSmrg#define RADEON_OV0_FILTER_CNTL 0x04A0 1161209ff23fSmrg# define RADEON_FILTER_PROGRAMMABLE_COEF 0x0 1162209ff23fSmrg# define RADEON_FILTER_HC_COEF_HORZ_Y 0x1 1163209ff23fSmrg# define RADEON_FILTER_HC_COEF_HORZ_UV 0x2 1164209ff23fSmrg# define RADEON_FILTER_HC_COEF_VERT_Y 0x4 1165209ff23fSmrg# define RADEON_FILTER_HC_COEF_VERT_UV 0x8 1166209ff23fSmrg# define RADEON_FILTER_HARDCODED_COEF 0xf 1167209ff23fSmrg# define RADEON_FILTER_COEF_MASK 0xf 1168209ff23fSmrg 1169209ff23fSmrg#define RADEON_OV0_FOUR_TAP_COEF_0 0x04B0 1170209ff23fSmrg#define RADEON_OV0_FOUR_TAP_COEF_1 0x04B4 1171209ff23fSmrg#define RADEON_OV0_FOUR_TAP_COEF_2 0x04B8 1172209ff23fSmrg#define RADEON_OV0_FOUR_TAP_COEF_3 0x04BC 1173209ff23fSmrg#define RADEON_OV0_FOUR_TAP_COEF_4 0x04C0 1174209ff23fSmrg#define RADEON_OV0_FLAG_CNTL 0x04DC 1175209ff23fSmrg#define RADEON_OV0_GAMMA_000_00F 0x0d40 1176209ff23fSmrg#define RADEON_OV0_GAMMA_010_01F 0x0d44 1177209ff23fSmrg#define RADEON_OV0_GAMMA_020_03F 0x0d48 1178209ff23fSmrg#define RADEON_OV0_GAMMA_040_07F 0x0d4c 1179209ff23fSmrg#define RADEON_OV0_GAMMA_080_0BF 0x0e00 1180209ff23fSmrg#define RADEON_OV0_GAMMA_0C0_0FF 0x0e04 1181209ff23fSmrg#define RADEON_OV0_GAMMA_100_13F 0x0e08 1182209ff23fSmrg#define RADEON_OV0_GAMMA_140_17F 0x0e0c 1183209ff23fSmrg#define RADEON_OV0_GAMMA_180_1BF 0x0e10 1184209ff23fSmrg#define RADEON_OV0_GAMMA_1C0_1FF 0x0e14 1185209ff23fSmrg#define RADEON_OV0_GAMMA_200_23F 0x0e18 1186209ff23fSmrg#define RADEON_OV0_GAMMA_240_27F 0x0e1c 1187209ff23fSmrg#define RADEON_OV0_GAMMA_280_2BF 0x0e20 1188209ff23fSmrg#define RADEON_OV0_GAMMA_2C0_2FF 0x0e24 1189209ff23fSmrg#define RADEON_OV0_GAMMA_300_33F 0x0e28 1190209ff23fSmrg#define RADEON_OV0_GAMMA_340_37F 0x0e2c 1191209ff23fSmrg#define RADEON_OV0_GAMMA_380_3BF 0x0d50 1192209ff23fSmrg#define RADEON_OV0_GAMMA_3C0_3FF 0x0d54 1193209ff23fSmrg#define RADEON_OV0_GRAPHICS_KEY_CLR_LOW 0x04EC 1194209ff23fSmrg#define RADEON_OV0_GRAPHICS_KEY_CLR_HIGH 0x04F0 1195209ff23fSmrg#define RADEON_OV0_H_INC 0x0480 1196209ff23fSmrg#define RADEON_OV0_KEY_CNTL 0x04F4 1197209ff23fSmrg# define RADEON_VIDEO_KEY_FN_MASK 0x00000003L 1198209ff23fSmrg# define RADEON_VIDEO_KEY_FN_FALSE 0x00000000L 1199209ff23fSmrg# define RADEON_VIDEO_KEY_FN_TRUE 0x00000001L 1200209ff23fSmrg# define RADEON_VIDEO_KEY_FN_EQ 0x00000002L 1201209ff23fSmrg# define RADEON_VIDEO_KEY_FN_NE 0x00000003L 1202209ff23fSmrg# define RADEON_GRAPHIC_KEY_FN_MASK 0x00000030L 1203209ff23fSmrg# define RADEON_GRAPHIC_KEY_FN_FALSE 0x00000000L 1204209ff23fSmrg# define RADEON_GRAPHIC_KEY_FN_TRUE 0x00000010L 1205209ff23fSmrg# define RADEON_GRAPHIC_KEY_FN_EQ 0x00000020L 1206209ff23fSmrg# define RADEON_GRAPHIC_KEY_FN_NE 0x00000030L 1207209ff23fSmrg# define RADEON_CMP_MIX_MASK 0x00000100L 1208209ff23fSmrg# define RADEON_CMP_MIX_OR 0x00000000L 1209209ff23fSmrg# define RADEON_CMP_MIX_AND 0x00000100L 1210209ff23fSmrg#define RADEON_OV0_LIN_TRANS_A 0x0d20 1211209ff23fSmrg#define RADEON_OV0_LIN_TRANS_B 0x0d24 1212209ff23fSmrg#define RADEON_OV0_LIN_TRANS_C 0x0d28 1213209ff23fSmrg#define RADEON_OV0_LIN_TRANS_D 0x0d2c 1214209ff23fSmrg#define RADEON_OV0_LIN_TRANS_E 0x0d30 1215209ff23fSmrg#define RADEON_OV0_LIN_TRANS_F 0x0d34 1216209ff23fSmrg#define RADEON_OV0_P1_BLANK_LINES_AT_TOP 0x0430 1217209ff23fSmrg# define RADEON_P1_BLNK_LN_AT_TOP_M1_MASK 0x00000fffL 1218209ff23fSmrg# define RADEON_P1_ACTIVE_LINES_M1 0x0fff0000L 1219209ff23fSmrg#define RADEON_OV0_P1_H_ACCUM_INIT 0x0488 1220209ff23fSmrg#define RADEON_OV0_P1_V_ACCUM_INIT 0x0428 1221209ff23fSmrg# define RADEON_OV0_P1_MAX_LN_IN_PER_LN_OUT 0x00000003L 1222209ff23fSmrg# define RADEON_OV0_P1_V_ACCUM_INIT_MASK 0x01ff8000L 1223209ff23fSmrg#define RADEON_OV0_P1_X_START_END 0x0494 1224209ff23fSmrg#define RADEON_OV0_P2_X_START_END 0x0498 1225209ff23fSmrg#define RADEON_OV0_P23_BLANK_LINES_AT_TOP 0x0434 1226209ff23fSmrg# define RADEON_P23_BLNK_LN_AT_TOP_M1_MASK 0x000007ffL 1227209ff23fSmrg# define RADEON_P23_ACTIVE_LINES_M1 0x07ff0000L 1228209ff23fSmrg#define RADEON_OV0_P23_H_ACCUM_INIT 0x048C 1229209ff23fSmrg#define RADEON_OV0_P23_V_ACCUM_INIT 0x042C 1230209ff23fSmrg#define RADEON_OV0_P3_X_START_END 0x049C 1231209ff23fSmrg#define RADEON_OV0_REG_LOAD_CNTL 0x0410 1232209ff23fSmrg# define RADEON_REG_LD_CTL_LOCK 0x00000001L 1233209ff23fSmrg# define RADEON_REG_LD_CTL_VBLANK_DURING_LOCK 0x00000002L 1234209ff23fSmrg# define RADEON_REG_LD_CTL_STALL_GUI_UNTIL_FLIP 0x00000004L 1235209ff23fSmrg# define RADEON_REG_LD_CTL_LOCK_READBACK 0x00000008L 1236209ff23fSmrg# define RADEON_REG_LD_CTL_FLIP_READBACK 0x00000010L 1237209ff23fSmrg#define RADEON_OV0_SCALE_CNTL 0x0420 1238209ff23fSmrg# define RADEON_SCALER_HORZ_PICK_NEAREST 0x00000004L 1239209ff23fSmrg# define RADEON_SCALER_VERT_PICK_NEAREST 0x00000008L 1240209ff23fSmrg# define RADEON_SCALER_SIGNED_UV 0x00000010L 1241209ff23fSmrg# define RADEON_SCALER_GAMMA_SEL_MASK 0x00000060L 1242209ff23fSmrg# define RADEON_SCALER_GAMMA_SEL_BRIGHT 0x00000000L 1243209ff23fSmrg# define RADEON_SCALER_GAMMA_SEL_G22 0x00000020L 1244209ff23fSmrg# define RADEON_SCALER_GAMMA_SEL_G18 0x00000040L 1245209ff23fSmrg# define RADEON_SCALER_GAMMA_SEL_G14 0x00000060L 1246209ff23fSmrg# define RADEON_SCALER_COMCORE_SHIFT_UP_ONE 0x00000080L 1247209ff23fSmrg# define RADEON_SCALER_SURFAC_FORMAT 0x00000f00L 1248209ff23fSmrg# define RADEON_SCALER_SOURCE_15BPP 0x00000300L 1249209ff23fSmrg# define RADEON_SCALER_SOURCE_16BPP 0x00000400L 1250209ff23fSmrg# define RADEON_SCALER_SOURCE_32BPP 0x00000600L 1251209ff23fSmrg# define RADEON_SCALER_SOURCE_YUV9 0x00000900L 1252209ff23fSmrg# define RADEON_SCALER_SOURCE_YUV12 0x00000A00L 1253209ff23fSmrg# define RADEON_SCALER_SOURCE_VYUY422 0x00000B00L 1254209ff23fSmrg# define RADEON_SCALER_SOURCE_YVYU422 0x00000C00L 1255209ff23fSmrg# define RADEON_SCALER_ADAPTIVE_DEINT 0x00001000L 1256209ff23fSmrg# define RADEON_SCALER_TEMPORAL_DEINT 0x00002000L 1257209ff23fSmrg# define RADEON_SCALER_CRTC_SEL 0x00004000L 1258209ff23fSmrg# define RADEON_SCALER_SMART_SWITCH 0x00008000L 1259209ff23fSmrg# define RADEON_SCALER_BURST_PER_PLANE 0x007F0000L 1260209ff23fSmrg# define RADEON_SCALER_DOUBLE_BUFFER 0x01000000L 1261209ff23fSmrg# define RADEON_SCALER_DIS_LIMIT 0x08000000L 1262209ff23fSmrg# define RADEON_SCALER_LIN_TRANS_BYPASS 0x10000000L 1263209ff23fSmrg# define RADEON_SCALER_INT_EMU 0x20000000L 1264209ff23fSmrg# define RADEON_SCALER_ENABLE 0x40000000L 1265209ff23fSmrg# define RADEON_SCALER_SOFT_RESET 0x80000000L 1266209ff23fSmrg#define RADEON_OV0_STEP_BY 0x0484 1267209ff23fSmrg#define RADEON_OV0_TEST 0x04F8 1268209ff23fSmrg#define RADEON_OV0_V_INC 0x0424 1269209ff23fSmrg#define RADEON_OV0_VID_BUF_PITCH0_VALUE 0x0460 1270209ff23fSmrg#define RADEON_OV0_VID_BUF_PITCH1_VALUE 0x0464 1271209ff23fSmrg#define RADEON_OV0_VID_BUF0_BASE_ADRS 0x0440 1272209ff23fSmrg# define RADEON_VIF_BUF0_PITCH_SEL 0x00000001L 1273209ff23fSmrg# define RADEON_VIF_BUF0_TILE_ADRS 0x00000002L 1274209ff23fSmrg# define RADEON_VIF_BUF0_BASE_ADRS_MASK 0x03fffff0L 1275209ff23fSmrg# define RADEON_VIF_BUF0_1ST_LINE_LSBS_MASK 0x48000000L 1276209ff23fSmrg#define RADEON_OV0_VID_BUF1_BASE_ADRS 0x0444 1277209ff23fSmrg# define RADEON_VIF_BUF1_PITCH_SEL 0x00000001L 1278209ff23fSmrg# define RADEON_VIF_BUF1_TILE_ADRS 0x00000002L 1279209ff23fSmrg# define RADEON_VIF_BUF1_BASE_ADRS_MASK 0x03fffff0L 1280209ff23fSmrg# define RADEON_VIF_BUF1_1ST_LINE_LSBS_MASK 0x48000000L 1281209ff23fSmrg#define RADEON_OV0_VID_BUF2_BASE_ADRS 0x0448 1282209ff23fSmrg# define RADEON_VIF_BUF2_PITCH_SEL 0x00000001L 1283209ff23fSmrg# define RADEON_VIF_BUF2_TILE_ADRS 0x00000002L 1284209ff23fSmrg# define RADEON_VIF_BUF2_BASE_ADRS_MASK 0x03fffff0L 1285209ff23fSmrg# define RADEON_VIF_BUF2_1ST_LINE_LSBS_MASK 0x48000000L 1286209ff23fSmrg#define RADEON_OV0_VID_BUF3_BASE_ADRS 0x044C 1287209ff23fSmrg#define RADEON_OV0_VID_BUF4_BASE_ADRS 0x0450 1288209ff23fSmrg#define RADEON_OV0_VID_BUF5_BASE_ADRS 0x0454 1289209ff23fSmrg#define RADEON_OV0_VIDEO_KEY_CLR_HIGH 0x04E8 1290209ff23fSmrg#define RADEON_OV0_VIDEO_KEY_CLR_LOW 0x04E4 1291209ff23fSmrg#define RADEON_OV0_Y_X_START 0x0400 1292209ff23fSmrg#define RADEON_OV0_Y_X_END 0x0404 1293209ff23fSmrg#define RADEON_OV1_Y_X_START 0x0600 1294209ff23fSmrg#define RADEON_OV1_Y_X_END 0x0604 1295209ff23fSmrg#define RADEON_OVR_CLR 0x0230 1296209ff23fSmrg#define RADEON_OVR_WID_LEFT_RIGHT 0x0234 1297209ff23fSmrg#define RADEON_OVR_WID_TOP_BOTTOM 0x0238 1298209ff23fSmrg 1299209ff23fSmrg/* first capture unit */ 1300209ff23fSmrg 1301209ff23fSmrg#define RADEON_CAP0_BUF0_OFFSET 0x0920 1302209ff23fSmrg#define RADEON_CAP0_BUF1_OFFSET 0x0924 1303209ff23fSmrg#define RADEON_CAP0_BUF0_EVEN_OFFSET 0x0928 1304209ff23fSmrg#define RADEON_CAP0_BUF1_EVEN_OFFSET 0x092C 1305209ff23fSmrg 1306209ff23fSmrg#define RADEON_CAP0_BUF_PITCH 0x0930 1307209ff23fSmrg#define RADEON_CAP0_V_WINDOW 0x0934 1308209ff23fSmrg#define RADEON_CAP0_H_WINDOW 0x0938 1309209ff23fSmrg#define RADEON_CAP0_VBI0_OFFSET 0x093C 1310209ff23fSmrg#define RADEON_CAP0_VBI1_OFFSET 0x0940 1311209ff23fSmrg#define RADEON_CAP0_VBI_V_WINDOW 0x0944 1312209ff23fSmrg#define RADEON_CAP0_VBI_H_WINDOW 0x0948 1313209ff23fSmrg#define RADEON_CAP0_PORT_MODE_CNTL 0x094C 1314209ff23fSmrg#define RADEON_CAP0_TRIG_CNTL 0x0950 1315209ff23fSmrg#define RADEON_CAP0_DEBUG 0x0954 1316209ff23fSmrg#define RADEON_CAP0_CONFIG 0x0958 1317209ff23fSmrg# define RADEON_CAP0_CONFIG_CONTINUOS 0x00000001 1318209ff23fSmrg# define RADEON_CAP0_CONFIG_START_FIELD_EVEN 0x00000002 1319209ff23fSmrg# define RADEON_CAP0_CONFIG_START_BUF_GET 0x00000004 1320209ff23fSmrg# define RADEON_CAP0_CONFIG_START_BUF_SET 0x00000008 1321209ff23fSmrg# define RADEON_CAP0_CONFIG_BUF_TYPE_ALT 0x00000010 1322209ff23fSmrg# define RADEON_CAP0_CONFIG_BUF_TYPE_FRAME 0x00000020 1323209ff23fSmrg# define RADEON_CAP0_CONFIG_ONESHOT_MODE_FRAME 0x00000040 1324209ff23fSmrg# define RADEON_CAP0_CONFIG_BUF_MODE_DOUBLE 0x00000080 1325209ff23fSmrg# define RADEON_CAP0_CONFIG_BUF_MODE_TRIPLE 0x00000100 1326209ff23fSmrg# define RADEON_CAP0_CONFIG_MIRROR_EN 0x00000200 1327209ff23fSmrg# define RADEON_CAP0_CONFIG_ONESHOT_MIRROR_EN 0x00000400 1328209ff23fSmrg# define RADEON_CAP0_CONFIG_VIDEO_SIGNED_UV 0x00000800 1329209ff23fSmrg# define RADEON_CAP0_CONFIG_ANC_DECODE_EN 0x00001000 1330209ff23fSmrg# define RADEON_CAP0_CONFIG_VBI_EN 0x00002000 1331209ff23fSmrg# define RADEON_CAP0_CONFIG_SOFT_PULL_DOWN_EN 0x00004000 1332209ff23fSmrg# define RADEON_CAP0_CONFIG_VIP_EXTEND_FLAG_EN 0x00008000 1333209ff23fSmrg# define RADEON_CAP0_CONFIG_FAKE_FIELD_EN 0x00010000 1334209ff23fSmrg# define RADEON_CAP0_CONFIG_ODD_ONE_MORE_LINE 0x00020000 1335209ff23fSmrg# define RADEON_CAP0_CONFIG_EVEN_ONE_MORE_LINE 0x00040000 1336209ff23fSmrg# define RADEON_CAP0_CONFIG_HORZ_DIVIDE_2 0x00080000 1337209ff23fSmrg# define RADEON_CAP0_CONFIG_HORZ_DIVIDE_4 0x00100000 1338209ff23fSmrg# define RADEON_CAP0_CONFIG_VERT_DIVIDE_2 0x00200000 1339209ff23fSmrg# define RADEON_CAP0_CONFIG_VERT_DIVIDE_4 0x00400000 1340209ff23fSmrg# define RADEON_CAP0_CONFIG_FORMAT_BROOKTREE 0x00000000 1341209ff23fSmrg# define RADEON_CAP0_CONFIG_FORMAT_CCIR656 0x00800000 1342209ff23fSmrg# define RADEON_CAP0_CONFIG_FORMAT_ZV 0x01000000 1343209ff23fSmrg# define RADEON_CAP0_CONFIG_FORMAT_VIP 0x01800000 1344209ff23fSmrg# define RADEON_CAP0_CONFIG_FORMAT_TRANSPORT 0x02000000 1345209ff23fSmrg# define RADEON_CAP0_CONFIG_HORZ_DECIMATOR 0x04000000 1346209ff23fSmrg# define RADEON_CAP0_CONFIG_VIDEO_IN_YVYU422 0x00000000 1347209ff23fSmrg# define RADEON_CAP0_CONFIG_VIDEO_IN_VYUY422 0x20000000 1348209ff23fSmrg# define RADEON_CAP0_CONFIG_VBI_DIVIDE_2 0x40000000 1349209ff23fSmrg# define RADEON_CAP0_CONFIG_VBI_DIVIDE_4 0x80000000 1350209ff23fSmrg#define RADEON_CAP0_ANC_ODD_OFFSET 0x095C 1351209ff23fSmrg#define RADEON_CAP0_ANC_EVEN_OFFSET 0x0960 1352209ff23fSmrg#define RADEON_CAP0_ANC_H_WINDOW 0x0964 1353209ff23fSmrg#define RADEON_CAP0_VIDEO_SYNC_TEST 0x0968 1354209ff23fSmrg#define RADEON_CAP0_ONESHOT_BUF_OFFSET 0x096C 1355209ff23fSmrg#define RADEON_CAP0_BUF_STATUS 0x0970 1356209ff23fSmrg/* #define RADEON_CAP0_DWNSC_XRATIO 0x0978 */ 1357209ff23fSmrg/* #define RADEON_CAP0_XSHARPNESS 0x097C */ 1358209ff23fSmrg#define RADEON_CAP0_VBI2_OFFSET 0x0980 1359209ff23fSmrg#define RADEON_CAP0_VBI3_OFFSET 0x0984 1360209ff23fSmrg#define RADEON_CAP0_ANC2_OFFSET 0x0988 1361209ff23fSmrg#define RADEON_CAP0_ANC3_OFFSET 0x098C 1362209ff23fSmrg#define RADEON_VID_BUFFER_CONTROL 0x0900 1363209ff23fSmrg 1364209ff23fSmrg/* second capture unit */ 1365209ff23fSmrg 1366209ff23fSmrg#define RADEON_CAP1_BUF0_OFFSET 0x0990 1367209ff23fSmrg#define RADEON_CAP1_BUF1_OFFSET 0x0994 1368209ff23fSmrg#define RADEON_CAP1_BUF0_EVEN_OFFSET 0x0998 1369209ff23fSmrg#define RADEON_CAP1_BUF1_EVEN_OFFSET 0x099C 1370209ff23fSmrg 1371209ff23fSmrg#define RADEON_CAP1_BUF_PITCH 0x09A0 1372209ff23fSmrg#define RADEON_CAP1_V_WINDOW 0x09A4 1373209ff23fSmrg#define RADEON_CAP1_H_WINDOW 0x09A8 1374209ff23fSmrg#define RADEON_CAP1_VBI_ODD_OFFSET 0x09AC 1375209ff23fSmrg#define RADEON_CAP1_VBI_EVEN_OFFSET 0x09B0 1376209ff23fSmrg#define RADEON_CAP1_VBI_V_WINDOW 0x09B4 1377209ff23fSmrg#define RADEON_CAP1_VBI_H_WINDOW 0x09B8 1378209ff23fSmrg#define RADEON_CAP1_PORT_MODE_CNTL 0x09BC 1379209ff23fSmrg#define RADEON_CAP1_TRIG_CNTL 0x09C0 1380209ff23fSmrg#define RADEON_CAP1_DEBUG 0x09C4 1381209ff23fSmrg#define RADEON_CAP1_CONFIG 0x09C8 1382209ff23fSmrg#define RADEON_CAP1_ANC_ODD_OFFSET 0x09CC 1383209ff23fSmrg#define RADEON_CAP1_ANC_EVEN_OFFSET 0x09D0 1384209ff23fSmrg#define RADEON_CAP1_ANC_H_WINDOW 0x09D4 1385209ff23fSmrg#define RADEON_CAP1_VIDEO_SYNC_TEST 0x09D8 1386209ff23fSmrg#define RADEON_CAP1_ONESHOT_BUF_OFFSET 0x09DC 1387209ff23fSmrg#define RADEON_CAP1_BUF_STATUS 0x09E0 1388209ff23fSmrg#define RADEON_CAP1_DWNSC_XRATIO 0x09E8 1389209ff23fSmrg#define RADEON_CAP1_XSHARPNESS 0x09EC 1390209ff23fSmrg 1391209ff23fSmrg/* misc multimedia registers */ 1392209ff23fSmrg 1393209ff23fSmrg#define RADEON_IDCT_RUNS 0x1F80 1394209ff23fSmrg#define RADEON_IDCT_LEVELS 0x1F84 1395209ff23fSmrg#define RADEON_IDCT_CONTROL 0x1FBC 1396209ff23fSmrg#define RADEON_IDCT_AUTH_CONTROL 0x1F88 1397209ff23fSmrg#define RADEON_IDCT_AUTH 0x1F8C 1398209ff23fSmrg 1399209ff23fSmrg#define RADEON_P2PLL_CNTL 0x002a /* P2PLL */ 1400209ff23fSmrg# define RADEON_P2PLL_RESET (1 << 0) 1401209ff23fSmrg# define RADEON_P2PLL_SLEEP (1 << 1) 1402209ff23fSmrg# define RADEON_P2PLL_PVG_MASK (7 << 11) 1403209ff23fSmrg# define RADEON_P2PLL_PVG_SHIFT 11 1404209ff23fSmrg# define RADEON_P2PLL_ATOMIC_UPDATE_EN (1 << 16) 1405209ff23fSmrg# define RADEON_P2PLL_VGA_ATOMIC_UPDATE_EN (1 << 17) 1406209ff23fSmrg# define RADEON_P2PLL_ATOMIC_UPDATE_VSYNC (1 << 18) 1407209ff23fSmrg#define RADEON_P2PLL_DIV_0 0x002c 1408209ff23fSmrg# define RADEON_P2PLL_FB0_DIV_MASK 0x07ff 1409209ff23fSmrg# define RADEON_P2PLL_POST0_DIV_MASK 0x00070000 1410209ff23fSmrg#define RADEON_P2PLL_REF_DIV 0x002B /* PLL */ 1411209ff23fSmrg# define RADEON_P2PLL_REF_DIV_MASK 0x03ff 1412209ff23fSmrg# define RADEON_P2PLL_ATOMIC_UPDATE_R (1 << 15) /* same as _W */ 1413209ff23fSmrg# define RADEON_P2PLL_ATOMIC_UPDATE_W (1 << 15) /* same as _R */ 1414209ff23fSmrg# define R300_PPLL_REF_DIV_ACC_MASK (0x3ff << 18) 1415209ff23fSmrg# define R300_PPLL_REF_DIV_ACC_SHIFT 18 1416209ff23fSmrg#define RADEON_PALETTE_DATA 0x00b4 1417209ff23fSmrg#define RADEON_PALETTE_30_DATA 0x00b8 1418209ff23fSmrg#define RADEON_PALETTE_INDEX 0x00b0 1419209ff23fSmrg#define RADEON_PCI_GART_PAGE 0x017c 1420209ff23fSmrg#define RADEON_PIXCLKS_CNTL 0x002d 1421209ff23fSmrg# define RADEON_PIX2CLK_SRC_SEL_MASK 0x03 1422209ff23fSmrg# define RADEON_PIX2CLK_SRC_SEL_CPUCLK 0x00 1423209ff23fSmrg# define RADEON_PIX2CLK_SRC_SEL_PSCANCLK 0x01 1424209ff23fSmrg# define RADEON_PIX2CLK_SRC_SEL_BYTECLK 0x02 1425209ff23fSmrg# define RADEON_PIX2CLK_SRC_SEL_P2PLLCLK 0x03 1426209ff23fSmrg# define RADEON_PIX2CLK_ALWAYS_ONb (1<<6) 1427209ff23fSmrg# define RADEON_PIX2CLK_DAC_ALWAYS_ONb (1<<7) 1428209ff23fSmrg# define RADEON_PIXCLK_TV_SRC_SEL (1 << 8) 1429209ff23fSmrg# define RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb (1 << 9) 1430209ff23fSmrg# define R300_DVOCLK_ALWAYS_ONb (1 << 10) 1431209ff23fSmrg# define RADEON_PIXCLK_BLEND_ALWAYS_ONb (1 << 11) 1432209ff23fSmrg# define RADEON_PIXCLK_GV_ALWAYS_ONb (1 << 12) 1433209ff23fSmrg# define RADEON_PIXCLK_DIG_TMDS_ALWAYS_ONb (1 << 13) 1434209ff23fSmrg# define R300_PIXCLK_DVO_ALWAYS_ONb (1 << 13) 1435209ff23fSmrg# define RADEON_PIXCLK_LVDS_ALWAYS_ONb (1 << 14) 1436209ff23fSmrg# define RADEON_PIXCLK_TMDS_ALWAYS_ONb (1 << 15) 1437209ff23fSmrg# define R300_PIXCLK_TRANS_ALWAYS_ONb (1 << 16) 1438209ff23fSmrg# define R300_PIXCLK_TVO_ALWAYS_ONb (1 << 17) 1439209ff23fSmrg# define R300_P2G2CLK_ALWAYS_ONb (1 << 18) 1440209ff23fSmrg# define R300_P2G2CLK_DAC_ALWAYS_ONb (1 << 19) 1441209ff23fSmrg# define R300_DISP_DAC_PIXCLK_DAC2_BLANK_OFF (1 << 23) 1442209ff23fSmrg#define RADEON_PLANE_3D_MASK_C 0x1d44 1443209ff23fSmrg#define RADEON_PLL_TEST_CNTL 0x0013 /* PLL */ 1444209ff23fSmrg# define RADEON_PLL_MASK_READ_B (1 << 9) 1445209ff23fSmrg#define RADEON_PMI_CAP_ID 0x0f5c /* PCI */ 1446209ff23fSmrg#define RADEON_PMI_DATA 0x0f63 /* PCI */ 1447209ff23fSmrg#define RADEON_PMI_NXT_CAP_PTR 0x0f5d /* PCI */ 1448209ff23fSmrg#define RADEON_PMI_PMC_REG 0x0f5e /* PCI */ 1449209ff23fSmrg#define RADEON_PMI_PMCSR_REG 0x0f60 /* PCI */ 1450209ff23fSmrg#define RADEON_PMI_REGISTER 0x0f5c /* PCI */ 1451209ff23fSmrg#define RADEON_PPLL_CNTL 0x0002 /* PLL */ 1452209ff23fSmrg# define RADEON_PPLL_RESET (1 << 0) 1453209ff23fSmrg# define RADEON_PPLL_SLEEP (1 << 1) 1454209ff23fSmrg# define RADEON_PPLL_PVG_MASK (7 << 11) 1455209ff23fSmrg# define RADEON_PPLL_PVG_SHIFT 11 1456209ff23fSmrg# define RADEON_PPLL_ATOMIC_UPDATE_EN (1 << 16) 1457209ff23fSmrg# define RADEON_PPLL_VGA_ATOMIC_UPDATE_EN (1 << 17) 1458209ff23fSmrg# define RADEON_PPLL_ATOMIC_UPDATE_VSYNC (1 << 18) 1459209ff23fSmrg#define RADEON_PPLL_DIV_0 0x0004 /* PLL */ 1460209ff23fSmrg#define RADEON_PPLL_DIV_1 0x0005 /* PLL */ 1461209ff23fSmrg#define RADEON_PPLL_DIV_2 0x0006 /* PLL */ 1462209ff23fSmrg#define RADEON_PPLL_DIV_3 0x0007 /* PLL */ 1463209ff23fSmrg# define RADEON_PPLL_FB3_DIV_MASK 0x07ff 1464209ff23fSmrg# define RADEON_PPLL_POST3_DIV_MASK 0x00070000 1465209ff23fSmrg#define RADEON_PPLL_REF_DIV 0x0003 /* PLL */ 1466209ff23fSmrg# define RADEON_PPLL_REF_DIV_MASK 0x03ff 1467209ff23fSmrg# define RADEON_PPLL_ATOMIC_UPDATE_R (1 << 15) /* same as _W */ 1468209ff23fSmrg# define RADEON_PPLL_ATOMIC_UPDATE_W (1 << 15) /* same as _R */ 1469209ff23fSmrg#define RADEON_PWR_MNGMT_CNTL_STATUS 0x0f60 /* PCI */ 1470209ff23fSmrg 1471209ff23fSmrg#define RADEON_RBBM_GUICNTL 0x172c 1472209ff23fSmrg# define RADEON_HOST_DATA_SWAP_NONE (0 << 0) 1473209ff23fSmrg# define RADEON_HOST_DATA_SWAP_16BIT (1 << 0) 1474209ff23fSmrg# define RADEON_HOST_DATA_SWAP_32BIT (2 << 0) 1475209ff23fSmrg# define RADEON_HOST_DATA_SWAP_HDW (3 << 0) 1476209ff23fSmrg#define RADEON_RBBM_SOFT_RESET 0x00f0 1477209ff23fSmrg# define RADEON_SOFT_RESET_CP (1 << 0) 1478209ff23fSmrg# define RADEON_SOFT_RESET_HI (1 << 1) 1479209ff23fSmrg# define RADEON_SOFT_RESET_SE (1 << 2) 1480209ff23fSmrg# define RADEON_SOFT_RESET_RE (1 << 3) 1481209ff23fSmrg# define RADEON_SOFT_RESET_PP (1 << 4) 1482209ff23fSmrg# define RADEON_SOFT_RESET_E2 (1 << 5) 1483209ff23fSmrg# define RADEON_SOFT_RESET_RB (1 << 6) 1484209ff23fSmrg# define RADEON_SOFT_RESET_HDP (1 << 7) 1485209ff23fSmrg#define RADEON_RBBM_STATUS 0x0e40 1486209ff23fSmrg# define RADEON_RBBM_FIFOCNT_MASK 0x007f 1487209ff23fSmrg# define RADEON_RBBM_ACTIVE (1 << 31) 1488209ff23fSmrg#define RADEON_RB2D_DSTCACHE_CTLSTAT 0x342c 1489209ff23fSmrg# define RADEON_RB2D_DC_FLUSH (3 << 0) 1490209ff23fSmrg# define RADEON_RB2D_DC_FREE (3 << 2) 1491209ff23fSmrg# define RADEON_RB2D_DC_FLUSH_ALL 0xf 1492209ff23fSmrg# define RADEON_RB2D_DC_BUSY (1 << 31) 1493209ff23fSmrg#define RADEON_RB2D_DSTCACHE_MODE 0x3428 1494209ff23fSmrg#define RADEON_DSTCACHE_CTLSTAT 0x1714 1495209ff23fSmrg 1496209ff23fSmrg#define RADEON_RB3D_ZCACHE_MODE 0x3250 1497209ff23fSmrg#define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254 1498209ff23fSmrg# define RADEON_RB3D_ZC_FLUSH_ALL 0x5 1499209ff23fSmrg#define RADEON_RB3D_DSTCACHE_MODE 0x3258 1500209ff23fSmrg# define RADEON_RB3D_DC_CACHE_ENABLE (0) 1501209ff23fSmrg# define RADEON_RB3D_DC_2D_CACHE_DISABLE (1) 1502209ff23fSmrg# define RADEON_RB3D_DC_3D_CACHE_DISABLE (2) 1503209ff23fSmrg# define RADEON_RB3D_DC_CACHE_DISABLE (3) 1504209ff23fSmrg# define RADEON_RB3D_DC_2D_CACHE_LINESIZE_128 (1 << 2) 1505209ff23fSmrg# define RADEON_RB3D_DC_3D_CACHE_LINESIZE_128 (2 << 2) 1506209ff23fSmrg# define RADEON_RB3D_DC_2D_CACHE_AUTOFLUSH (1 << 8) 1507209ff23fSmrg# define RADEON_RB3D_DC_3D_CACHE_AUTOFLUSH (2 << 8) 1508209ff23fSmrg# define R200_RB3D_DC_2D_CACHE_AUTOFREE (1 << 10) 1509209ff23fSmrg# define R200_RB3D_DC_3D_CACHE_AUTOFREE (2 << 10) 1510209ff23fSmrg# define RADEON_RB3D_DC_FORCE_RMW (1 << 16) 1511209ff23fSmrg# define RADEON_RB3D_DC_DISABLE_RI_FILL (1 << 24) 1512209ff23fSmrg# define RADEON_RB3D_DC_DISABLE_RI_READ (1 << 25) 1513209ff23fSmrg 1514209ff23fSmrg#define RADEON_RB3D_DSTCACHE_CTLSTAT 0x325C 1515209ff23fSmrg# define RADEON_RB3D_DC_FLUSH (3 << 0) 1516209ff23fSmrg# define RADEON_RB3D_DC_FREE (3 << 2) 1517209ff23fSmrg# define RADEON_RB3D_DC_FLUSH_ALL 0xf 1518209ff23fSmrg# define RADEON_RB3D_DC_BUSY (1 << 31) 1519209ff23fSmrg 1520209ff23fSmrg#define RADEON_REG_BASE 0x0f18 /* PCI */ 1521209ff23fSmrg#define RADEON_REGPROG_INF 0x0f09 /* PCI */ 1522209ff23fSmrg#define RADEON_REVISION_ID 0x0f08 /* PCI */ 1523209ff23fSmrg 1524209ff23fSmrg#define RADEON_SC_BOTTOM 0x164c 1525209ff23fSmrg#define RADEON_SC_BOTTOM_RIGHT 0x16f0 1526209ff23fSmrg#define RADEON_SC_BOTTOM_RIGHT_C 0x1c8c 1527209ff23fSmrg#define RADEON_SC_LEFT 0x1640 1528209ff23fSmrg#define RADEON_SC_RIGHT 0x1644 1529209ff23fSmrg#define RADEON_SC_TOP 0x1648 1530209ff23fSmrg#define RADEON_SC_TOP_LEFT 0x16ec 1531209ff23fSmrg#define RADEON_SC_TOP_LEFT_C 0x1c88 1532209ff23fSmrg# define RADEON_SC_SIGN_MASK_LO 0x8000 1533209ff23fSmrg# define RADEON_SC_SIGN_MASK_HI 0x80000000 1534209ff23fSmrg#define RADEON_SCLK_CNTL 0x000d /* PLL */ 1535209ff23fSmrg# define RADEON_SCLK_SRC_SEL_MASK 0x0007 1536209ff23fSmrg# define RADEON_DYN_STOP_LAT_MASK 0x00007ff8 1537209ff23fSmrg# define RADEON_CP_MAX_DYN_STOP_LAT 0x0008 1538209ff23fSmrg# define RADEON_SCLK_FORCEON_MASK 0xffff8000 1539209ff23fSmrg# define RADEON_SCLK_FORCE_DISP2 (1<<15) 1540209ff23fSmrg# define RADEON_SCLK_FORCE_CP (1<<16) 1541209ff23fSmrg# define RADEON_SCLK_FORCE_HDP (1<<17) 1542209ff23fSmrg# define RADEON_SCLK_FORCE_DISP1 (1<<18) 1543209ff23fSmrg# define RADEON_SCLK_FORCE_TOP (1<<19) 1544209ff23fSmrg# define RADEON_SCLK_FORCE_E2 (1<<20) 1545209ff23fSmrg# define RADEON_SCLK_FORCE_SE (1<<21) 1546209ff23fSmrg# define RADEON_SCLK_FORCE_IDCT (1<<22) 1547209ff23fSmrg# define RADEON_SCLK_FORCE_VIP (1<<23) 1548209ff23fSmrg# define RADEON_SCLK_FORCE_RE (1<<24) 1549209ff23fSmrg# define RADEON_SCLK_FORCE_PB (1<<25) 1550209ff23fSmrg# define RADEON_SCLK_FORCE_TAM (1<<26) 1551209ff23fSmrg# define RADEON_SCLK_FORCE_TDM (1<<27) 1552209ff23fSmrg# define RADEON_SCLK_FORCE_RB (1<<28) 1553209ff23fSmrg# define RADEON_SCLK_FORCE_TV_SCLK (1<<29) 1554209ff23fSmrg# define RADEON_SCLK_FORCE_SUBPIC (1<<30) 1555209ff23fSmrg# define RADEON_SCLK_FORCE_OV0 (1<<31) 1556209ff23fSmrg# define R300_SCLK_FORCE_VAP (1<<21) 1557209ff23fSmrg# define R300_SCLK_FORCE_SR (1<<25) 1558209ff23fSmrg# define R300_SCLK_FORCE_PX (1<<26) 1559209ff23fSmrg# define R300_SCLK_FORCE_TX (1<<27) 1560209ff23fSmrg# define R300_SCLK_FORCE_US (1<<28) 1561209ff23fSmrg# define R300_SCLK_FORCE_SU (1<<30) 1562209ff23fSmrg#define R300_SCLK_CNTL2 0x1e /* PLL */ 1563209ff23fSmrg# define R300_SCLK_TCL_MAX_DYN_STOP_LAT (1<<10) 1564209ff23fSmrg# define R300_SCLK_GA_MAX_DYN_STOP_LAT (1<<11) 1565209ff23fSmrg# define R300_SCLK_CBA_MAX_DYN_STOP_LAT (1<<12) 1566209ff23fSmrg# define R300_SCLK_FORCE_TCL (1<<13) 1567209ff23fSmrg# define R300_SCLK_FORCE_CBA (1<<14) 1568209ff23fSmrg# define R300_SCLK_FORCE_GA (1<<15) 1569209ff23fSmrg#define RADEON_SCLK_MORE_CNTL 0x0035 /* PLL */ 1570209ff23fSmrg# define RADEON_SCLK_MORE_MAX_DYN_STOP_LAT 0x0007 1571209ff23fSmrg# define RADEON_SCLK_MORE_FORCEON 0x0700 1572209ff23fSmrg#define RADEON_SDRAM_MODE_REG 0x0158 1573209ff23fSmrg#define RADEON_SEQ8_DATA 0x03c5 /* VGA */ 1574209ff23fSmrg#define RADEON_SEQ8_IDX 0x03c4 /* VGA */ 1575209ff23fSmrg#define RADEON_SNAPSHOT_F_COUNT 0x0244 1576209ff23fSmrg#define RADEON_SNAPSHOT_VH_COUNTS 0x0240 1577209ff23fSmrg#define RADEON_SNAPSHOT_VIF_COUNT 0x024c 1578209ff23fSmrg#define RADEON_SRC_OFFSET 0x15ac 1579209ff23fSmrg#define RADEON_SRC_PITCH 0x15b0 1580209ff23fSmrg#define RADEON_SRC_PITCH_OFFSET 0x1428 1581209ff23fSmrg#define RADEON_SRC_SC_BOTTOM 0x165c 1582209ff23fSmrg#define RADEON_SRC_SC_BOTTOM_RIGHT 0x16f4 1583209ff23fSmrg#define RADEON_SRC_SC_RIGHT 0x1654 1584209ff23fSmrg#define RADEON_SRC_X 0x1414 1585209ff23fSmrg#define RADEON_SRC_X_Y 0x1590 1586209ff23fSmrg#define RADEON_SRC_Y 0x1418 1587209ff23fSmrg#define RADEON_SRC_Y_X 0x1434 1588209ff23fSmrg#define RADEON_STATUS 0x0f06 /* PCI */ 1589209ff23fSmrg#define RADEON_SUBPIC_CNTL 0x0540 /* ? */ 1590209ff23fSmrg#define RADEON_SUB_CLASS 0x0f0a /* PCI */ 1591209ff23fSmrg#define RADEON_SURFACE_CNTL 0x0b00 1592209ff23fSmrg# define RADEON_SURF_TRANSLATION_DIS (1 << 8) 1593209ff23fSmrg# define RADEON_NONSURF_AP0_SWP_16BPP (1 << 20) 1594209ff23fSmrg# define RADEON_NONSURF_AP0_SWP_32BPP (1 << 21) 1595209ff23fSmrg# define RADEON_NONSURF_AP1_SWP_16BPP (1 << 22) 1596209ff23fSmrg# define RADEON_NONSURF_AP1_SWP_32BPP (1 << 23) 1597209ff23fSmrg#define RADEON_SURFACE0_INFO 0x0b0c 1598209ff23fSmrg# define RADEON_SURF_TILE_COLOR_MACRO (0 << 16) 1599209ff23fSmrg# define RADEON_SURF_TILE_COLOR_BOTH (1 << 16) 1600209ff23fSmrg# define RADEON_SURF_TILE_DEPTH_32BPP (2 << 16) 1601209ff23fSmrg# define RADEON_SURF_TILE_DEPTH_16BPP (3 << 16) 1602209ff23fSmrg# define R200_SURF_TILE_NONE (0 << 16) 1603209ff23fSmrg# define R200_SURF_TILE_COLOR_MACRO (1 << 16) 1604209ff23fSmrg# define R200_SURF_TILE_COLOR_MICRO (2 << 16) 1605209ff23fSmrg# define R200_SURF_TILE_COLOR_BOTH (3 << 16) 1606209ff23fSmrg# define R200_SURF_TILE_DEPTH_32BPP (4 << 16) 1607209ff23fSmrg# define R200_SURF_TILE_DEPTH_16BPP (5 << 16) 1608209ff23fSmrg# define R300_SURF_TILE_NONE (0 << 16) 1609209ff23fSmrg# define R300_SURF_TILE_COLOR_MACRO (1 << 16) 1610209ff23fSmrg# define R300_SURF_TILE_DEPTH_32BPP (2 << 16) 1611209ff23fSmrg# define RADEON_SURF_AP0_SWP_16BPP (1 << 20) 1612209ff23fSmrg# define RADEON_SURF_AP0_SWP_32BPP (1 << 21) 1613209ff23fSmrg# define RADEON_SURF_AP1_SWP_16BPP (1 << 22) 1614209ff23fSmrg# define RADEON_SURF_AP1_SWP_32BPP (1 << 23) 1615209ff23fSmrg#define RADEON_SURFACE0_LOWER_BOUND 0x0b04 1616209ff23fSmrg#define RADEON_SURFACE0_UPPER_BOUND 0x0b08 1617209ff23fSmrg#define RADEON_SURFACE1_INFO 0x0b1c 1618209ff23fSmrg#define RADEON_SURFACE1_LOWER_BOUND 0x0b14 1619209ff23fSmrg#define RADEON_SURFACE1_UPPER_BOUND 0x0b18 1620209ff23fSmrg#define RADEON_SURFACE2_INFO 0x0b2c 1621209ff23fSmrg#define RADEON_SURFACE2_LOWER_BOUND 0x0b24 1622209ff23fSmrg#define RADEON_SURFACE2_UPPER_BOUND 0x0b28 1623209ff23fSmrg#define RADEON_SURFACE3_INFO 0x0b3c 1624209ff23fSmrg#define RADEON_SURFACE3_LOWER_BOUND 0x0b34 1625209ff23fSmrg#define RADEON_SURFACE3_UPPER_BOUND 0x0b38 1626209ff23fSmrg#define RADEON_SURFACE4_INFO 0x0b4c 1627209ff23fSmrg#define RADEON_SURFACE4_LOWER_BOUND 0x0b44 1628209ff23fSmrg#define RADEON_SURFACE4_UPPER_BOUND 0x0b48 1629209ff23fSmrg#define RADEON_SURFACE5_INFO 0x0b5c 1630209ff23fSmrg#define RADEON_SURFACE5_LOWER_BOUND 0x0b54 1631209ff23fSmrg#define RADEON_SURFACE5_UPPER_BOUND 0x0b58 1632209ff23fSmrg#define RADEON_SURFACE6_INFO 0x0b6c 1633209ff23fSmrg#define RADEON_SURFACE6_LOWER_BOUND 0x0b64 1634209ff23fSmrg#define RADEON_SURFACE6_UPPER_BOUND 0x0b68 1635209ff23fSmrg#define RADEON_SURFACE7_INFO 0x0b7c 1636209ff23fSmrg#define RADEON_SURFACE7_LOWER_BOUND 0x0b74 1637209ff23fSmrg#define RADEON_SURFACE7_UPPER_BOUND 0x0b78 1638209ff23fSmrg#define RADEON_SW_SEMAPHORE 0x013c 1639209ff23fSmrg 1640209ff23fSmrg#define RADEON_TEST_DEBUG_CNTL 0x0120 1641209ff23fSmrg#define RADEON_TEST_DEBUG_CNTL__TEST_DEBUG_OUT_EN 0x00000001 1642209ff23fSmrg 1643209ff23fSmrg#define RADEON_TEST_DEBUG_MUX 0x0124 1644209ff23fSmrg#define RADEON_TEST_DEBUG_OUT 0x012c 1645209ff23fSmrg#define RADEON_TMDS_PLL_CNTL 0x02a8 1646209ff23fSmrg#define RADEON_TMDS_TRANSMITTER_CNTL 0x02a4 1647209ff23fSmrg# define RADEON_TMDS_TRANSMITTER_PLLEN 1 1648209ff23fSmrg# define RADEON_TMDS_TRANSMITTER_PLLRST 2 1649209ff23fSmrg#define RADEON_TRAIL_BRES_DEC 0x1614 1650209ff23fSmrg#define RADEON_TRAIL_BRES_ERR 0x160c 1651209ff23fSmrg#define RADEON_TRAIL_BRES_INC 0x1610 1652209ff23fSmrg#define RADEON_TRAIL_X 0x1618 1653209ff23fSmrg#define RADEON_TRAIL_X_SUB 0x1620 1654209ff23fSmrg 1655209ff23fSmrg#define RADEON_VCLK_ECP_CNTL 0x0008 /* PLL */ 1656209ff23fSmrg# define RADEON_VCLK_SRC_SEL_MASK 0x03 1657209ff23fSmrg# define RADEON_VCLK_SRC_SEL_CPUCLK 0x00 1658209ff23fSmrg# define RADEON_VCLK_SRC_SEL_PSCANCLK 0x01 1659209ff23fSmrg# define RADEON_VCLK_SRC_SEL_BYTECLK 0x02 1660209ff23fSmrg# define RADEON_VCLK_SRC_SEL_PPLLCLK 0x03 1661209ff23fSmrg# define RADEON_PIXCLK_ALWAYS_ONb (1<<6) 1662209ff23fSmrg# define RADEON_PIXCLK_DAC_ALWAYS_ONb (1<<7) 1663209ff23fSmrg# define R300_DISP_DAC_PIXCLK_DAC_BLANK_OFF (1<<23) 1664209ff23fSmrg 1665209ff23fSmrg#define RADEON_VENDOR_ID 0x0f00 /* PCI */ 1666209ff23fSmrg#define RADEON_VGA_DDA_CONFIG 0x02e8 1667209ff23fSmrg#define RADEON_VGA_DDA_ON_OFF 0x02ec 1668209ff23fSmrg#define RADEON_VID_BUFFER_CONTROL 0x0900 1669209ff23fSmrg#define RADEON_VIDEOMUX_CNTL 0x0190 1670209ff23fSmrg 1671209ff23fSmrg /* VIP bus */ 1672209ff23fSmrg#define RADEON_VIPH_CH0_DATA 0x0c00 1673209ff23fSmrg#define RADEON_VIPH_CH1_DATA 0x0c04 1674209ff23fSmrg#define RADEON_VIPH_CH2_DATA 0x0c08 1675209ff23fSmrg#define RADEON_VIPH_CH3_DATA 0x0c0c 1676209ff23fSmrg#define RADEON_VIPH_CH0_ADDR 0x0c10 1677209ff23fSmrg#define RADEON_VIPH_CH1_ADDR 0x0c14 1678209ff23fSmrg#define RADEON_VIPH_CH2_ADDR 0x0c18 1679209ff23fSmrg#define RADEON_VIPH_CH3_ADDR 0x0c1c 1680209ff23fSmrg#define RADEON_VIPH_CH0_SBCNT 0x0c20 1681209ff23fSmrg#define RADEON_VIPH_CH1_SBCNT 0x0c24 1682209ff23fSmrg#define RADEON_VIPH_CH2_SBCNT 0x0c28 1683209ff23fSmrg#define RADEON_VIPH_CH3_SBCNT 0x0c2c 1684209ff23fSmrg#define RADEON_VIPH_CH0_ABCNT 0x0c30 1685209ff23fSmrg#define RADEON_VIPH_CH1_ABCNT 0x0c34 1686209ff23fSmrg#define RADEON_VIPH_CH2_ABCNT 0x0c38 1687209ff23fSmrg#define RADEON_VIPH_CH3_ABCNT 0x0c3c 1688209ff23fSmrg#define RADEON_VIPH_CONTROL 0x0c40 1689209ff23fSmrg# define RADEON_VIP_BUSY 0 1690209ff23fSmrg# define RADEON_VIP_IDLE 1 1691209ff23fSmrg# define RADEON_VIP_RESET 2 1692209ff23fSmrg# define RADEON_VIPH_EN (1 << 21) 1693209ff23fSmrg#define RADEON_VIPH_DV_LAT 0x0c44 1694209ff23fSmrg#define RADEON_VIPH_BM_CHUNK 0x0c48 1695209ff23fSmrg#define RADEON_VIPH_DV_INT 0x0c4c 1696209ff23fSmrg#define RADEON_VIPH_TIMEOUT_STAT 0x0c50 1697209ff23fSmrg#define RADEON_VIPH_TIMEOUT_STAT__VIPH_REG_STAT 0x00000010 1698209ff23fSmrg#define RADEON_VIPH_TIMEOUT_STAT__VIPH_REG_AK 0x00000010 1699209ff23fSmrg#define RADEON_VIPH_TIMEOUT_STAT__VIPH_REGR_DIS 0x01000000 1700209ff23fSmrg 1701209ff23fSmrg#define RADEON_VIPH_REG_DATA 0x0084 1702209ff23fSmrg#define RADEON_VIPH_REG_ADDR 0x0080 1703209ff23fSmrg 1704209ff23fSmrg 1705209ff23fSmrg#define RADEON_WAIT_UNTIL 0x1720 1706209ff23fSmrg# define RADEON_WAIT_CRTC_PFLIP (1 << 0) 1707209ff23fSmrg# define RADEON_WAIT_RE_CRTC_VLINE (1 << 1) 1708209ff23fSmrg# define RADEON_WAIT_FE_CRTC_VLINE (1 << 2) 1709209ff23fSmrg# define RADEON_WAIT_CRTC_VLINE (1 << 3) 1710209ff23fSmrg# define RADEON_WAIT_DMA_VID_IDLE (1 << 8) 1711209ff23fSmrg# define RADEON_WAIT_DMA_GUI_IDLE (1 << 9) 1712209ff23fSmrg# define RADEON_WAIT_CMDFIFO (1 << 10) /* wait for CMDFIFO_ENTRIES */ 1713209ff23fSmrg# define RADEON_WAIT_OV0_FLIP (1 << 11) 1714209ff23fSmrg# define RADEON_WAIT_AGP_FLUSH (1 << 13) 1715209ff23fSmrg# define RADEON_WAIT_2D_IDLE (1 << 14) 1716209ff23fSmrg# define RADEON_WAIT_3D_IDLE (1 << 15) 1717209ff23fSmrg# define RADEON_WAIT_2D_IDLECLEAN (1 << 16) 1718209ff23fSmrg# define RADEON_WAIT_3D_IDLECLEAN (1 << 17) 1719209ff23fSmrg# define RADEON_WAIT_HOST_IDLECLEAN (1 << 18) 1720209ff23fSmrg# define RADEON_CMDFIFO_ENTRIES_SHIFT 10 1721209ff23fSmrg# define RADEON_CMDFIFO_ENTRIES_MASK 0x7f 1722209ff23fSmrg# define RADEON_WAIT_VAP_IDLE (1 << 28) 1723209ff23fSmrg# define RADEON_WAIT_BOTH_CRTC_PFLIP (1 << 30) 1724209ff23fSmrg# define RADEON_ENG_DISPLAY_SELECT_CRTC0 (0 << 31) 1725209ff23fSmrg# define RADEON_ENG_DISPLAY_SELECT_CRTC1 (1 << 31) 1726209ff23fSmrg 1727209ff23fSmrg#define RADEON_X_MPLL_REF_FB_DIV 0x000a /* PLL */ 1728209ff23fSmrg#define RADEON_XCLK_CNTL 0x000d /* PLL */ 1729209ff23fSmrg#define RADEON_XDLL_CNTL 0x000c /* PLL */ 1730209ff23fSmrg#define RADEON_XPLL_CNTL 0x000b /* PLL */ 1731209ff23fSmrg 1732209ff23fSmrg 1733209ff23fSmrg 1734209ff23fSmrg /* Registers for 3D/TCL */ 1735209ff23fSmrg#define RADEON_PP_BORDER_COLOR_0 0x1d40 1736209ff23fSmrg#define RADEON_PP_BORDER_COLOR_1 0x1d44 1737209ff23fSmrg#define RADEON_PP_BORDER_COLOR_2 0x1d48 1738209ff23fSmrg#define RADEON_PP_CNTL 0x1c38 1739209ff23fSmrg# define RADEON_STIPPLE_ENABLE (1 << 0) 1740209ff23fSmrg# define RADEON_SCISSOR_ENABLE (1 << 1) 1741209ff23fSmrg# define RADEON_PATTERN_ENABLE (1 << 2) 1742209ff23fSmrg# define RADEON_SHADOW_ENABLE (1 << 3) 1743209ff23fSmrg# define RADEON_TEX_ENABLE_MASK (0xf << 4) 1744209ff23fSmrg# define RADEON_TEX_0_ENABLE (1 << 4) 1745209ff23fSmrg# define RADEON_TEX_1_ENABLE (1 << 5) 1746209ff23fSmrg# define RADEON_TEX_2_ENABLE (1 << 6) 1747209ff23fSmrg# define RADEON_TEX_3_ENABLE (1 << 7) 1748209ff23fSmrg# define RADEON_TEX_BLEND_ENABLE_MASK (0xf << 12) 1749209ff23fSmrg# define RADEON_TEX_BLEND_0_ENABLE (1 << 12) 1750209ff23fSmrg# define RADEON_TEX_BLEND_1_ENABLE (1 << 13) 1751209ff23fSmrg# define RADEON_TEX_BLEND_2_ENABLE (1 << 14) 1752209ff23fSmrg# define RADEON_TEX_BLEND_3_ENABLE (1 << 15) 1753209ff23fSmrg# define RADEON_PLANAR_YUV_ENABLE (1 << 20) 1754209ff23fSmrg# define RADEON_SPECULAR_ENABLE (1 << 21) 1755209ff23fSmrg# define RADEON_FOG_ENABLE (1 << 22) 1756209ff23fSmrg# define RADEON_ALPHA_TEST_ENABLE (1 << 23) 1757209ff23fSmrg# define RADEON_ANTI_ALIAS_NONE (0 << 24) 1758209ff23fSmrg# define RADEON_ANTI_ALIAS_LINE (1 << 24) 1759209ff23fSmrg# define RADEON_ANTI_ALIAS_POLY (2 << 24) 1760209ff23fSmrg# define RADEON_ANTI_ALIAS_LINE_POLY (3 << 24) 1761209ff23fSmrg# define RADEON_BUMP_MAP_ENABLE (1 << 26) 1762209ff23fSmrg# define RADEON_BUMPED_MAP_T0 (0 << 27) 1763209ff23fSmrg# define RADEON_BUMPED_MAP_T1 (1 << 27) 1764209ff23fSmrg# define RADEON_BUMPED_MAP_T2 (2 << 27) 1765209ff23fSmrg# define RADEON_TEX_3D_ENABLE_0 (1 << 29) 1766209ff23fSmrg# define RADEON_TEX_3D_ENABLE_1 (1 << 30) 1767209ff23fSmrg# define RADEON_MC_ENABLE (1 << 31) 1768209ff23fSmrg#define RADEON_PP_FOG_COLOR 0x1c18 1769209ff23fSmrg# define RADEON_FOG_COLOR_MASK 0x00ffffff 1770209ff23fSmrg# define RADEON_FOG_VERTEX (0 << 24) 1771209ff23fSmrg# define RADEON_FOG_TABLE (1 << 24) 1772209ff23fSmrg# define RADEON_FOG_USE_DEPTH (0 << 25) 1773209ff23fSmrg# define RADEON_FOG_USE_DIFFUSE_ALPHA (2 << 25) 1774209ff23fSmrg# define RADEON_FOG_USE_SPEC_ALPHA (3 << 25) 1775209ff23fSmrg#define RADEON_PP_LUM_MATRIX 0x1d00 1776209ff23fSmrg#define RADEON_PP_MISC 0x1c14 1777209ff23fSmrg# define RADEON_REF_ALPHA_MASK 0x000000ff 1778209ff23fSmrg# define RADEON_ALPHA_TEST_FAIL (0 << 8) 1779209ff23fSmrg# define RADEON_ALPHA_TEST_LESS (1 << 8) 1780209ff23fSmrg# define RADEON_ALPHA_TEST_LEQUAL (2 << 8) 1781209ff23fSmrg# define RADEON_ALPHA_TEST_EQUAL (3 << 8) 1782209ff23fSmrg# define RADEON_ALPHA_TEST_GEQUAL (4 << 8) 1783209ff23fSmrg# define RADEON_ALPHA_TEST_GREATER (5 << 8) 1784209ff23fSmrg# define RADEON_ALPHA_TEST_NEQUAL (6 << 8) 1785209ff23fSmrg# define RADEON_ALPHA_TEST_PASS (7 << 8) 1786209ff23fSmrg# define RADEON_ALPHA_TEST_OP_MASK (7 << 8) 1787209ff23fSmrg# define RADEON_CHROMA_FUNC_FAIL (0 << 16) 1788209ff23fSmrg# define RADEON_CHROMA_FUNC_PASS (1 << 16) 1789209ff23fSmrg# define RADEON_CHROMA_FUNC_NEQUAL (2 << 16) 1790209ff23fSmrg# define RADEON_CHROMA_FUNC_EQUAL (3 << 16) 1791209ff23fSmrg# define RADEON_CHROMA_KEY_NEAREST (0 << 18) 1792209ff23fSmrg# define RADEON_CHROMA_KEY_ZERO (1 << 18) 1793209ff23fSmrg# define RADEON_SHADOW_ID_AUTO_INC (1 << 20) 1794209ff23fSmrg# define RADEON_SHADOW_FUNC_EQUAL (0 << 21) 1795209ff23fSmrg# define RADEON_SHADOW_FUNC_NEQUAL (1 << 21) 1796209ff23fSmrg# define RADEON_SHADOW_PASS_1 (0 << 22) 1797209ff23fSmrg# define RADEON_SHADOW_PASS_2 (1 << 22) 1798209ff23fSmrg# define RADEON_RIGHT_HAND_CUBE_D3D (0 << 24) 1799209ff23fSmrg# define RADEON_RIGHT_HAND_CUBE_OGL (1 << 24) 1800209ff23fSmrg#define RADEON_PP_ROT_MATRIX_0 0x1d58 1801209ff23fSmrg#define RADEON_PP_ROT_MATRIX_1 0x1d5c 1802209ff23fSmrg#define RADEON_PP_TXFILTER_0 0x1c54 1803209ff23fSmrg#define RADEON_PP_TXFILTER_1 0x1c6c 1804209ff23fSmrg#define RADEON_PP_TXFILTER_2 0x1c84 1805209ff23fSmrg# define RADEON_MAG_FILTER_NEAREST (0 << 0) 1806209ff23fSmrg# define RADEON_MAG_FILTER_LINEAR (1 << 0) 1807209ff23fSmrg# define RADEON_MAG_FILTER_MASK (1 << 0) 1808209ff23fSmrg# define RADEON_MIN_FILTER_NEAREST (0 << 1) 1809209ff23fSmrg# define RADEON_MIN_FILTER_LINEAR (1 << 1) 1810209ff23fSmrg# define RADEON_MIN_FILTER_NEAREST_MIP_NEAREST (2 << 1) 1811209ff23fSmrg# define RADEON_MIN_FILTER_NEAREST_MIP_LINEAR (3 << 1) 1812209ff23fSmrg# define RADEON_MIN_FILTER_LINEAR_MIP_NEAREST (6 << 1) 1813209ff23fSmrg# define RADEON_MIN_FILTER_LINEAR_MIP_LINEAR (7 << 1) 1814209ff23fSmrg# define RADEON_MIN_FILTER_ANISO_NEAREST (8 << 1) 1815209ff23fSmrg# define RADEON_MIN_FILTER_ANISO_LINEAR (9 << 1) 1816209ff23fSmrg# define RADEON_MIN_FILTER_ANISO_NEAREST_MIP_NEAREST (10 << 1) 1817209ff23fSmrg# define RADEON_MIN_FILTER_ANISO_NEAREST_MIP_LINEAR (11 << 1) 1818209ff23fSmrg# define RADEON_MIN_FILTER_MASK (15 << 1) 1819209ff23fSmrg# define RADEON_MAX_ANISO_1_TO_1 (0 << 5) 1820209ff23fSmrg# define RADEON_MAX_ANISO_2_TO_1 (1 << 5) 1821209ff23fSmrg# define RADEON_MAX_ANISO_4_TO_1 (2 << 5) 1822209ff23fSmrg# define RADEON_MAX_ANISO_8_TO_1 (3 << 5) 1823209ff23fSmrg# define RADEON_MAX_ANISO_16_TO_1 (4 << 5) 1824209ff23fSmrg# define RADEON_MAX_ANISO_MASK (7 << 5) 1825209ff23fSmrg# define RADEON_LOD_BIAS_MASK (0xff << 8) 1826209ff23fSmrg# define RADEON_LOD_BIAS_SHIFT 8 1827209ff23fSmrg# define RADEON_MAX_MIP_LEVEL_MASK (0x0f << 16) 1828209ff23fSmrg# define RADEON_MAX_MIP_LEVEL_SHIFT 16 1829209ff23fSmrg# define RADEON_YUV_TO_RGB (1 << 20) 1830209ff23fSmrg# define RADEON_YUV_TEMPERATURE_COOL (0 << 21) 1831209ff23fSmrg# define RADEON_YUV_TEMPERATURE_HOT (1 << 21) 1832209ff23fSmrg# define RADEON_YUV_TEMPERATURE_MASK (1 << 21) 1833209ff23fSmrg# define RADEON_WRAPEN_S (1 << 22) 1834209ff23fSmrg# define RADEON_CLAMP_S_WRAP (0 << 23) 1835209ff23fSmrg# define RADEON_CLAMP_S_MIRROR (1 << 23) 1836209ff23fSmrg# define RADEON_CLAMP_S_CLAMP_LAST (2 << 23) 1837209ff23fSmrg# define RADEON_CLAMP_S_MIRROR_CLAMP_LAST (3 << 23) 1838209ff23fSmrg# define RADEON_CLAMP_S_CLAMP_BORDER (4 << 23) 1839209ff23fSmrg# define RADEON_CLAMP_S_MIRROR_CLAMP_BORDER (5 << 23) 1840209ff23fSmrg# define RADEON_CLAMP_S_CLAMP_GL (6 << 23) 1841209ff23fSmrg# define RADEON_CLAMP_S_MIRROR_CLAMP_GL (7 << 23) 1842209ff23fSmrg# define RADEON_CLAMP_S_MASK (7 << 23) 1843209ff23fSmrg# define RADEON_WRAPEN_T (1 << 26) 1844209ff23fSmrg# define RADEON_CLAMP_T_WRAP (0 << 27) 1845209ff23fSmrg# define RADEON_CLAMP_T_MIRROR (1 << 27) 1846209ff23fSmrg# define RADEON_CLAMP_T_CLAMP_LAST (2 << 27) 1847209ff23fSmrg# define RADEON_CLAMP_T_MIRROR_CLAMP_LAST (3 << 27) 1848209ff23fSmrg# define RADEON_CLAMP_T_CLAMP_BORDER (4 << 27) 1849209ff23fSmrg# define RADEON_CLAMP_T_MIRROR_CLAMP_BORDER (5 << 27) 1850209ff23fSmrg# define RADEON_CLAMP_T_CLAMP_GL (6 << 27) 1851209ff23fSmrg# define RADEON_CLAMP_T_MIRROR_CLAMP_GL (7 << 27) 1852209ff23fSmrg# define RADEON_CLAMP_T_MASK (7 << 27) 1853209ff23fSmrg# define RADEON_BORDER_MODE_OGL (0 << 31) 1854209ff23fSmrg# define RADEON_BORDER_MODE_D3D (1 << 31) 1855209ff23fSmrg#define RADEON_PP_TXFORMAT_0 0x1c58 1856209ff23fSmrg#define RADEON_PP_TXFORMAT_1 0x1c70 1857209ff23fSmrg#define RADEON_PP_TXFORMAT_2 0x1c88 1858209ff23fSmrg# define RADEON_TXFORMAT_I8 (0 << 0) 1859209ff23fSmrg# define RADEON_TXFORMAT_AI88 (1 << 0) 1860209ff23fSmrg# define RADEON_TXFORMAT_RGB332 (2 << 0) 1861209ff23fSmrg# define RADEON_TXFORMAT_ARGB1555 (3 << 0) 1862209ff23fSmrg# define RADEON_TXFORMAT_RGB565 (4 << 0) 1863209ff23fSmrg# define RADEON_TXFORMAT_ARGB4444 (5 << 0) 1864209ff23fSmrg# define RADEON_TXFORMAT_ARGB8888 (6 << 0) 1865209ff23fSmrg# define RADEON_TXFORMAT_RGBA8888 (7 << 0) 1866209ff23fSmrg# define RADEON_TXFORMAT_Y8 (8 << 0) 1867209ff23fSmrg# define RADEON_TXFORMAT_VYUY422 (10 << 0) 1868209ff23fSmrg# define RADEON_TXFORMAT_YVYU422 (11 << 0) 1869209ff23fSmrg# define RADEON_TXFORMAT_DXT1 (12 << 0) 1870209ff23fSmrg# define RADEON_TXFORMAT_DXT23 (14 << 0) 1871209ff23fSmrg# define RADEON_TXFORMAT_DXT45 (15 << 0) 1872209ff23fSmrg# define RADEON_TXFORMAT_FORMAT_MASK (31 << 0) 1873209ff23fSmrg# define RADEON_TXFORMAT_FORMAT_SHIFT 0 1874209ff23fSmrg# define RADEON_TXFORMAT_APPLE_YUV_MODE (1 << 5) 1875209ff23fSmrg# define RADEON_TXFORMAT_ALPHA_IN_MAP (1 << 6) 1876209ff23fSmrg# define RADEON_TXFORMAT_NON_POWER2 (1 << 7) 1877209ff23fSmrg# define RADEON_TXFORMAT_WIDTH_MASK (15 << 8) 1878209ff23fSmrg# define RADEON_TXFORMAT_WIDTH_SHIFT 8 1879209ff23fSmrg# define RADEON_TXFORMAT_HEIGHT_MASK (15 << 12) 1880209ff23fSmrg# define RADEON_TXFORMAT_HEIGHT_SHIFT 12 1881209ff23fSmrg# define RADEON_TXFORMAT_F5_WIDTH_MASK (15 << 16) 1882209ff23fSmrg# define RADEON_TXFORMAT_F5_WIDTH_SHIFT 16 1883209ff23fSmrg# define RADEON_TXFORMAT_F5_HEIGHT_MASK (15 << 20) 1884209ff23fSmrg# define RADEON_TXFORMAT_F5_HEIGHT_SHIFT 20 1885209ff23fSmrg# define RADEON_TXFORMAT_ST_ROUTE_STQ0 (0 << 24) 1886209ff23fSmrg# define RADEON_TXFORMAT_ST_ROUTE_MASK (3 << 24) 1887209ff23fSmrg# define RADEON_TXFORMAT_ST_ROUTE_STQ1 (1 << 24) 1888209ff23fSmrg# define RADEON_TXFORMAT_ST_ROUTE_STQ2 (2 << 24) 1889209ff23fSmrg# define RADEON_TXFORMAT_ENDIAN_NO_SWAP (0 << 26) 1890209ff23fSmrg# define RADEON_TXFORMAT_ENDIAN_16BPP_SWAP (1 << 26) 1891209ff23fSmrg# define RADEON_TXFORMAT_ENDIAN_32BPP_SWAP (2 << 26) 1892209ff23fSmrg# define RADEON_TXFORMAT_ENDIAN_HALFDW_SWAP (3 << 26) 1893209ff23fSmrg# define RADEON_TXFORMAT_ALPHA_MASK_ENABLE (1 << 28) 1894209ff23fSmrg# define RADEON_TXFORMAT_CHROMA_KEY_ENABLE (1 << 29) 1895209ff23fSmrg# define RADEON_TXFORMAT_CUBIC_MAP_ENABLE (1 << 30) 1896209ff23fSmrg# define RADEON_TXFORMAT_PERSPECTIVE_ENABLE (1 << 31) 1897209ff23fSmrg#define RADEON_PP_CUBIC_FACES_0 0x1d24 1898209ff23fSmrg#define RADEON_PP_CUBIC_FACES_1 0x1d28 1899209ff23fSmrg#define RADEON_PP_CUBIC_FACES_2 0x1d2c 1900209ff23fSmrg# define RADEON_FACE_WIDTH_1_SHIFT 0 1901209ff23fSmrg# define RADEON_FACE_HEIGHT_1_SHIFT 4 1902209ff23fSmrg# define RADEON_FACE_WIDTH_1_MASK (0xf << 0) 1903209ff23fSmrg# define RADEON_FACE_HEIGHT_1_MASK (0xf << 4) 1904209ff23fSmrg# define RADEON_FACE_WIDTH_2_SHIFT 8 1905209ff23fSmrg# define RADEON_FACE_HEIGHT_2_SHIFT 12 1906209ff23fSmrg# define RADEON_FACE_WIDTH_2_MASK (0xf << 8) 1907209ff23fSmrg# define RADEON_FACE_HEIGHT_2_MASK (0xf << 12) 1908209ff23fSmrg# define RADEON_FACE_WIDTH_3_SHIFT 16 1909209ff23fSmrg# define RADEON_FACE_HEIGHT_3_SHIFT 20 1910209ff23fSmrg# define RADEON_FACE_WIDTH_3_MASK (0xf << 16) 1911209ff23fSmrg# define RADEON_FACE_HEIGHT_3_MASK (0xf << 20) 1912209ff23fSmrg# define RADEON_FACE_WIDTH_4_SHIFT 24 1913209ff23fSmrg# define RADEON_FACE_HEIGHT_4_SHIFT 28 1914209ff23fSmrg# define RADEON_FACE_WIDTH_4_MASK (0xf << 24) 1915209ff23fSmrg# define RADEON_FACE_HEIGHT_4_MASK (0xf << 28) 1916209ff23fSmrg 1917209ff23fSmrg#define RADEON_PP_TXOFFSET_0 0x1c5c 1918209ff23fSmrg#define RADEON_PP_TXOFFSET_1 0x1c74 1919209ff23fSmrg#define RADEON_PP_TXOFFSET_2 0x1c8c 1920209ff23fSmrg# define RADEON_TXO_ENDIAN_NO_SWAP (0 << 0) 1921209ff23fSmrg# define RADEON_TXO_ENDIAN_BYTE_SWAP (1 << 0) 1922209ff23fSmrg# define RADEON_TXO_ENDIAN_WORD_SWAP (2 << 0) 1923209ff23fSmrg# define RADEON_TXO_ENDIAN_HALFDW_SWAP (3 << 0) 1924209ff23fSmrg# define RADEON_TXO_MACRO_LINEAR (0 << 2) 1925209ff23fSmrg# define RADEON_TXO_MACRO_TILE (1 << 2) 1926209ff23fSmrg# define RADEON_TXO_MICRO_LINEAR (0 << 3) 1927209ff23fSmrg# define RADEON_TXO_MICRO_TILE_X2 (1 << 3) 1928209ff23fSmrg# define RADEON_TXO_MICRO_TILE_OPT (2 << 3) 1929209ff23fSmrg# define RADEON_TXO_OFFSET_MASK 0xffffffe0 1930209ff23fSmrg# define RADEON_TXO_OFFSET_SHIFT 5 1931209ff23fSmrg 1932209ff23fSmrg#define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */ 1933209ff23fSmrg#define RADEON_PP_CUBIC_OFFSET_T0_1 0x1dd4 1934209ff23fSmrg#define RADEON_PP_CUBIC_OFFSET_T0_2 0x1dd8 1935209ff23fSmrg#define RADEON_PP_CUBIC_OFFSET_T0_3 0x1ddc 1936209ff23fSmrg#define RADEON_PP_CUBIC_OFFSET_T0_4 0x1de0 1937209ff23fSmrg#define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00 1938209ff23fSmrg#define RADEON_PP_CUBIC_OFFSET_T1_1 0x1e04 1939209ff23fSmrg#define RADEON_PP_CUBIC_OFFSET_T1_2 0x1e08 1940209ff23fSmrg#define RADEON_PP_CUBIC_OFFSET_T1_3 0x1e0c 1941209ff23fSmrg#define RADEON_PP_CUBIC_OFFSET_T1_4 0x1e10 1942209ff23fSmrg#define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14 1943209ff23fSmrg#define RADEON_PP_CUBIC_OFFSET_T2_1 0x1e18 1944209ff23fSmrg#define RADEON_PP_CUBIC_OFFSET_T2_2 0x1e1c 1945209ff23fSmrg#define RADEON_PP_CUBIC_OFFSET_T2_3 0x1e20 1946209ff23fSmrg#define RADEON_PP_CUBIC_OFFSET_T2_4 0x1e24 1947209ff23fSmrg 1948209ff23fSmrg#define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */ 1949209ff23fSmrg#define RADEON_PP_TEX_SIZE_1 0x1d0c 1950209ff23fSmrg#define RADEON_PP_TEX_SIZE_2 0x1d14 1951209ff23fSmrg# define RADEON_TEX_USIZE_MASK (0x7ff << 0) 1952209ff23fSmrg# define RADEON_TEX_USIZE_SHIFT 0 1953209ff23fSmrg# define RADEON_TEX_VSIZE_MASK (0x7ff << 16) 1954209ff23fSmrg# define RADEON_TEX_VSIZE_SHIFT 16 1955209ff23fSmrg# define RADEON_SIGNED_RGB_MASK (1 << 30) 1956209ff23fSmrg# define RADEON_SIGNED_RGB_SHIFT 30 1957209ff23fSmrg# define RADEON_SIGNED_ALPHA_MASK (1 << 31) 1958209ff23fSmrg# define RADEON_SIGNED_ALPHA_SHIFT 31 1959209ff23fSmrg#define RADEON_PP_TEX_PITCH_0 0x1d08 /* NPOT */ 1960209ff23fSmrg#define RADEON_PP_TEX_PITCH_1 0x1d10 /* NPOT */ 1961209ff23fSmrg#define RADEON_PP_TEX_PITCH_2 0x1d18 /* NPOT */ 1962209ff23fSmrg/* note: bits 13-5: 32 byte aligned stride of texture map */ 1963209ff23fSmrg 1964209ff23fSmrg#define RADEON_PP_TXCBLEND_0 0x1c60 1965209ff23fSmrg#define RADEON_PP_TXCBLEND_1 0x1c78 1966209ff23fSmrg#define RADEON_PP_TXCBLEND_2 0x1c90 1967209ff23fSmrg# define RADEON_COLOR_ARG_A_SHIFT 0 1968209ff23fSmrg# define RADEON_COLOR_ARG_A_MASK (0x1f << 0) 1969209ff23fSmrg# define RADEON_COLOR_ARG_A_ZERO (0 << 0) 1970209ff23fSmrg# define RADEON_COLOR_ARG_A_CURRENT_COLOR (2 << 0) 1971209ff23fSmrg# define RADEON_COLOR_ARG_A_CURRENT_ALPHA (3 << 0) 1972209ff23fSmrg# define RADEON_COLOR_ARG_A_DIFFUSE_COLOR (4 << 0) 1973209ff23fSmrg# define RADEON_COLOR_ARG_A_DIFFUSE_ALPHA (5 << 0) 1974209ff23fSmrg# define RADEON_COLOR_ARG_A_SPECULAR_COLOR (6 << 0) 1975209ff23fSmrg# define RADEON_COLOR_ARG_A_SPECULAR_ALPHA (7 << 0) 1976209ff23fSmrg# define RADEON_COLOR_ARG_A_TFACTOR_COLOR (8 << 0) 1977209ff23fSmrg# define RADEON_COLOR_ARG_A_TFACTOR_ALPHA (9 << 0) 1978209ff23fSmrg# define RADEON_COLOR_ARG_A_T0_COLOR (10 << 0) 1979209ff23fSmrg# define RADEON_COLOR_ARG_A_T0_ALPHA (11 << 0) 1980209ff23fSmrg# define RADEON_COLOR_ARG_A_T1_COLOR (12 << 0) 1981209ff23fSmrg# define RADEON_COLOR_ARG_A_T1_ALPHA (13 << 0) 1982209ff23fSmrg# define RADEON_COLOR_ARG_A_T2_COLOR (14 << 0) 1983209ff23fSmrg# define RADEON_COLOR_ARG_A_T2_ALPHA (15 << 0) 1984209ff23fSmrg# define RADEON_COLOR_ARG_A_T3_COLOR (16 << 0) 1985209ff23fSmrg# define RADEON_COLOR_ARG_A_T3_ALPHA (17 << 0) 1986209ff23fSmrg# define RADEON_COLOR_ARG_B_SHIFT 5 1987209ff23fSmrg# define RADEON_COLOR_ARG_B_MASK (0x1f << 5) 1988209ff23fSmrg# define RADEON_COLOR_ARG_B_ZERO (0 << 5) 1989209ff23fSmrg# define RADEON_COLOR_ARG_B_CURRENT_COLOR (2 << 5) 1990209ff23fSmrg# define RADEON_COLOR_ARG_B_CURRENT_ALPHA (3 << 5) 1991209ff23fSmrg# define RADEON_COLOR_ARG_B_DIFFUSE_COLOR (4 << 5) 1992209ff23fSmrg# define RADEON_COLOR_ARG_B_DIFFUSE_ALPHA (5 << 5) 1993209ff23fSmrg# define RADEON_COLOR_ARG_B_SPECULAR_COLOR (6 << 5) 1994209ff23fSmrg# define RADEON_COLOR_ARG_B_SPECULAR_ALPHA (7 << 5) 1995209ff23fSmrg# define RADEON_COLOR_ARG_B_TFACTOR_COLOR (8 << 5) 1996209ff23fSmrg# define RADEON_COLOR_ARG_B_TFACTOR_ALPHA (9 << 5) 1997209ff23fSmrg# define RADEON_COLOR_ARG_B_T0_COLOR (10 << 5) 1998209ff23fSmrg# define RADEON_COLOR_ARG_B_T0_ALPHA (11 << 5) 1999209ff23fSmrg# define RADEON_COLOR_ARG_B_T1_COLOR (12 << 5) 2000209ff23fSmrg# define RADEON_COLOR_ARG_B_T1_ALPHA (13 << 5) 2001209ff23fSmrg# define RADEON_COLOR_ARG_B_T2_COLOR (14 << 5) 2002209ff23fSmrg# define RADEON_COLOR_ARG_B_T2_ALPHA (15 << 5) 2003209ff23fSmrg# define RADEON_COLOR_ARG_B_T3_COLOR (16 << 5) 2004209ff23fSmrg# define RADEON_COLOR_ARG_B_T3_ALPHA (17 << 5) 2005209ff23fSmrg# define RADEON_COLOR_ARG_C_SHIFT 10 2006209ff23fSmrg# define RADEON_COLOR_ARG_C_MASK (0x1f << 10) 2007209ff23fSmrg# define RADEON_COLOR_ARG_C_ZERO (0 << 10) 2008209ff23fSmrg# define RADEON_COLOR_ARG_C_CURRENT_COLOR (2 << 10) 2009209ff23fSmrg# define RADEON_COLOR_ARG_C_CURRENT_ALPHA (3 << 10) 2010209ff23fSmrg# define RADEON_COLOR_ARG_C_DIFFUSE_COLOR (4 << 10) 2011209ff23fSmrg# define RADEON_COLOR_ARG_C_DIFFUSE_ALPHA (5 << 10) 2012209ff23fSmrg# define RADEON_COLOR_ARG_C_SPECULAR_COLOR (6 << 10) 2013209ff23fSmrg# define RADEON_COLOR_ARG_C_SPECULAR_ALPHA (7 << 10) 2014209ff23fSmrg# define RADEON_COLOR_ARG_C_TFACTOR_COLOR (8 << 10) 2015209ff23fSmrg# define RADEON_COLOR_ARG_C_TFACTOR_ALPHA (9 << 10) 2016209ff23fSmrg# define RADEON_COLOR_ARG_C_T0_COLOR (10 << 10) 2017209ff23fSmrg# define RADEON_COLOR_ARG_C_T0_ALPHA (11 << 10) 2018209ff23fSmrg# define RADEON_COLOR_ARG_C_T1_COLOR (12 << 10) 2019209ff23fSmrg# define RADEON_COLOR_ARG_C_T1_ALPHA (13 << 10) 2020209ff23fSmrg# define RADEON_COLOR_ARG_C_T2_COLOR (14 << 10) 2021209ff23fSmrg# define RADEON_COLOR_ARG_C_T2_ALPHA (15 << 10) 2022209ff23fSmrg# define RADEON_COLOR_ARG_C_T3_COLOR (16 << 10) 2023209ff23fSmrg# define RADEON_COLOR_ARG_C_T3_ALPHA (17 << 10) 2024209ff23fSmrg# define RADEON_COMP_ARG_A (1 << 15) 2025209ff23fSmrg# define RADEON_COMP_ARG_A_SHIFT 15 2026209ff23fSmrg# define RADEON_COMP_ARG_B (1 << 16) 2027209ff23fSmrg# define RADEON_COMP_ARG_B_SHIFT 16 2028209ff23fSmrg# define RADEON_COMP_ARG_C (1 << 17) 2029209ff23fSmrg# define RADEON_COMP_ARG_C_SHIFT 17 2030209ff23fSmrg# define RADEON_BLEND_CTL_MASK (7 << 18) 2031209ff23fSmrg# define RADEON_BLEND_CTL_ADD (0 << 18) 2032209ff23fSmrg# define RADEON_BLEND_CTL_SUBTRACT (1 << 18) 2033209ff23fSmrg# define RADEON_BLEND_CTL_ADDSIGNED (2 << 18) 2034209ff23fSmrg# define RADEON_BLEND_CTL_BLEND (3 << 18) 2035209ff23fSmrg# define RADEON_BLEND_CTL_DOT3 (4 << 18) 2036209ff23fSmrg# define RADEON_SCALE_SHIFT 21 2037209ff23fSmrg# define RADEON_SCALE_MASK (3 << 21) 2038209ff23fSmrg# define RADEON_SCALE_1X (0 << 21) 2039209ff23fSmrg# define RADEON_SCALE_2X (1 << 21) 2040209ff23fSmrg# define RADEON_SCALE_4X (2 << 21) 2041209ff23fSmrg# define RADEON_CLAMP_TX (1 << 23) 2042209ff23fSmrg# define RADEON_T0_EQ_TCUR (1 << 24) 2043209ff23fSmrg# define RADEON_T1_EQ_TCUR (1 << 25) 2044209ff23fSmrg# define RADEON_T2_EQ_TCUR (1 << 26) 2045209ff23fSmrg# define RADEON_T3_EQ_TCUR (1 << 27) 2046209ff23fSmrg# define RADEON_COLOR_ARG_MASK 0x1f 2047209ff23fSmrg# define RADEON_COMP_ARG_SHIFT 15 2048209ff23fSmrg#define RADEON_PP_TXABLEND_0 0x1c64 2049209ff23fSmrg#define RADEON_PP_TXABLEND_1 0x1c7c 2050209ff23fSmrg#define RADEON_PP_TXABLEND_2 0x1c94 2051209ff23fSmrg# define RADEON_ALPHA_ARG_A_SHIFT 0 2052209ff23fSmrg# define RADEON_ALPHA_ARG_A_MASK (0xf << 0) 2053209ff23fSmrg# define RADEON_ALPHA_ARG_A_ZERO (0 << 0) 2054209ff23fSmrg# define RADEON_ALPHA_ARG_A_CURRENT_ALPHA (1 << 0) 2055209ff23fSmrg# define RADEON_ALPHA_ARG_A_DIFFUSE_ALPHA (2 << 0) 2056209ff23fSmrg# define RADEON_ALPHA_ARG_A_SPECULAR_ALPHA (3 << 0) 2057209ff23fSmrg# define RADEON_ALPHA_ARG_A_TFACTOR_ALPHA (4 << 0) 2058209ff23fSmrg# define RADEON_ALPHA_ARG_A_T0_ALPHA (5 << 0) 2059209ff23fSmrg# define RADEON_ALPHA_ARG_A_T1_ALPHA (6 << 0) 2060209ff23fSmrg# define RADEON_ALPHA_ARG_A_T2_ALPHA (7 << 0) 2061209ff23fSmrg# define RADEON_ALPHA_ARG_A_T3_ALPHA (8 << 0) 2062209ff23fSmrg# define RADEON_ALPHA_ARG_B_SHIFT 4 2063209ff23fSmrg# define RADEON_ALPHA_ARG_B_MASK (0xf << 4) 2064209ff23fSmrg# define RADEON_ALPHA_ARG_B_ZERO (0 << 4) 2065209ff23fSmrg# define RADEON_ALPHA_ARG_B_CURRENT_ALPHA (1 << 4) 2066209ff23fSmrg# define RADEON_ALPHA_ARG_B_DIFFUSE_ALPHA (2 << 4) 2067209ff23fSmrg# define RADEON_ALPHA_ARG_B_SPECULAR_ALPHA (3 << 4) 2068209ff23fSmrg# define RADEON_ALPHA_ARG_B_TFACTOR_ALPHA (4 << 4) 2069209ff23fSmrg# define RADEON_ALPHA_ARG_B_T0_ALPHA (5 << 4) 2070209ff23fSmrg# define RADEON_ALPHA_ARG_B_T1_ALPHA (6 << 4) 2071209ff23fSmrg# define RADEON_ALPHA_ARG_B_T2_ALPHA (7 << 4) 2072209ff23fSmrg# define RADEON_ALPHA_ARG_B_T3_ALPHA (8 << 4) 2073209ff23fSmrg# define RADEON_ALPHA_ARG_C_SHIFT 8 2074209ff23fSmrg# define RADEON_ALPHA_ARG_C_MASK (0xf << 8) 2075209ff23fSmrg# define RADEON_ALPHA_ARG_C_ZERO (0 << 8) 2076209ff23fSmrg# define RADEON_ALPHA_ARG_C_CURRENT_ALPHA (1 << 8) 2077209ff23fSmrg# define RADEON_ALPHA_ARG_C_DIFFUSE_ALPHA (2 << 8) 2078209ff23fSmrg# define RADEON_ALPHA_ARG_C_SPECULAR_ALPHA (3 << 8) 2079209ff23fSmrg# define RADEON_ALPHA_ARG_C_TFACTOR_ALPHA (4 << 8) 2080209ff23fSmrg# define RADEON_ALPHA_ARG_C_T0_ALPHA (5 << 8) 2081209ff23fSmrg# define RADEON_ALPHA_ARG_C_T1_ALPHA (6 << 8) 2082209ff23fSmrg# define RADEON_ALPHA_ARG_C_T2_ALPHA (7 << 8) 2083209ff23fSmrg# define RADEON_ALPHA_ARG_C_T3_ALPHA (8 << 8) 2084209ff23fSmrg# define RADEON_DOT_ALPHA_DONT_REPLICATE (1 << 9) 2085209ff23fSmrg# define RADEON_ALPHA_ARG_MASK 0xf 2086209ff23fSmrg 2087209ff23fSmrg#define RADEON_PP_TFACTOR_0 0x1c68 2088209ff23fSmrg#define RADEON_PP_TFACTOR_1 0x1c80 2089209ff23fSmrg#define RADEON_PP_TFACTOR_2 0x1c98 2090209ff23fSmrg 2091209ff23fSmrg#define RADEON_RB3D_BLENDCNTL 0x1c20 2092209ff23fSmrg# define RADEON_COMB_FCN_MASK (3 << 12) 2093209ff23fSmrg# define RADEON_COMB_FCN_ADD_CLAMP (0 << 12) 2094209ff23fSmrg# define RADEON_COMB_FCN_ADD_NOCLAMP (1 << 12) 2095209ff23fSmrg# define RADEON_COMB_FCN_SUB_CLAMP (2 << 12) 2096209ff23fSmrg# define RADEON_COMB_FCN_SUB_NOCLAMP (3 << 12) 2097209ff23fSmrg# define RADEON_SRC_BLEND_GL_ZERO (32 << 16) 2098209ff23fSmrg# define RADEON_SRC_BLEND_GL_ONE (33 << 16) 2099209ff23fSmrg# define RADEON_SRC_BLEND_GL_SRC_COLOR (34 << 16) 2100209ff23fSmrg# define RADEON_SRC_BLEND_GL_ONE_MINUS_SRC_COLOR (35 << 16) 2101209ff23fSmrg# define RADEON_SRC_BLEND_GL_DST_COLOR (36 << 16) 2102209ff23fSmrg# define RADEON_SRC_BLEND_GL_ONE_MINUS_DST_COLOR (37 << 16) 2103209ff23fSmrg# define RADEON_SRC_BLEND_GL_SRC_ALPHA (38 << 16) 2104209ff23fSmrg# define RADEON_SRC_BLEND_GL_ONE_MINUS_SRC_ALPHA (39 << 16) 2105209ff23fSmrg# define RADEON_SRC_BLEND_GL_DST_ALPHA (40 << 16) 2106209ff23fSmrg# define RADEON_SRC_BLEND_GL_ONE_MINUS_DST_ALPHA (41 << 16) 2107209ff23fSmrg# define RADEON_SRC_BLEND_GL_SRC_ALPHA_SATURATE (42 << 16) 2108209ff23fSmrg# define RADEON_SRC_BLEND_MASK (63 << 16) 2109209ff23fSmrg# define RADEON_DST_BLEND_GL_ZERO (32 << 24) 2110209ff23fSmrg# define RADEON_DST_BLEND_GL_ONE (33 << 24) 2111209ff23fSmrg# define RADEON_DST_BLEND_GL_SRC_COLOR (34 << 24) 2112209ff23fSmrg# define RADEON_DST_BLEND_GL_ONE_MINUS_SRC_COLOR (35 << 24) 2113209ff23fSmrg# define RADEON_DST_BLEND_GL_DST_COLOR (36 << 24) 2114209ff23fSmrg# define RADEON_DST_BLEND_GL_ONE_MINUS_DST_COLOR (37 << 24) 2115209ff23fSmrg# define RADEON_DST_BLEND_GL_SRC_ALPHA (38 << 24) 2116209ff23fSmrg# define RADEON_DST_BLEND_GL_ONE_MINUS_SRC_ALPHA (39 << 24) 2117209ff23fSmrg# define RADEON_DST_BLEND_GL_DST_ALPHA (40 << 24) 2118209ff23fSmrg# define RADEON_DST_BLEND_GL_ONE_MINUS_DST_ALPHA (41 << 24) 2119209ff23fSmrg# define RADEON_DST_BLEND_MASK (63 << 24) 2120209ff23fSmrg#define RADEON_RB3D_CNTL 0x1c3c 2121209ff23fSmrg# define RADEON_ALPHA_BLEND_ENABLE (1 << 0) 2122209ff23fSmrg# define RADEON_PLANE_MASK_ENABLE (1 << 1) 2123209ff23fSmrg# define RADEON_DITHER_ENABLE (1 << 2) 2124209ff23fSmrg# define RADEON_ROUND_ENABLE (1 << 3) 2125209ff23fSmrg# define RADEON_SCALE_DITHER_ENABLE (1 << 4) 2126209ff23fSmrg# define RADEON_DITHER_INIT (1 << 5) 2127209ff23fSmrg# define RADEON_ROP_ENABLE (1 << 6) 2128209ff23fSmrg# define RADEON_STENCIL_ENABLE (1 << 7) 2129209ff23fSmrg# define RADEON_Z_ENABLE (1 << 8) 2130209ff23fSmrg# define RADEON_DEPTH_XZ_OFFEST_ENABLE (1 << 9) 2131209ff23fSmrg# define RADEON_COLOR_FORMAT_ARGB1555 (3 << 10) 2132209ff23fSmrg# define RADEON_COLOR_FORMAT_RGB565 (4 << 10) 2133209ff23fSmrg# define RADEON_COLOR_FORMAT_ARGB8888 (6 << 10) 2134209ff23fSmrg# define RADEON_COLOR_FORMAT_RGB332 (7 << 10) 2135209ff23fSmrg# define RADEON_COLOR_FORMAT_Y8 (8 << 10) 2136209ff23fSmrg# define RADEON_COLOR_FORMAT_RGB8 (9 << 10) 2137209ff23fSmrg# define RADEON_COLOR_FORMAT_YUV422_VYUY (11 << 10) 2138209ff23fSmrg# define RADEON_COLOR_FORMAT_YUV422_YVYU (12 << 10) 2139209ff23fSmrg# define RADEON_COLOR_FORMAT_aYUV444 (14 << 10) 2140209ff23fSmrg# define RADEON_COLOR_FORMAT_ARGB4444 (15 << 10) 2141209ff23fSmrg# define RADEON_CLRCMP_FLIP_ENABLE (1 << 14) 2142209ff23fSmrg#define RADEON_RB3D_COLOROFFSET 0x1c40 2143209ff23fSmrg# define RADEON_COLOROFFSET_MASK 0xfffffff0 2144209ff23fSmrg#define RADEON_RB3D_COLORPITCH 0x1c48 2145209ff23fSmrg# define RADEON_COLORPITCH_MASK 0x000001ff8 2146209ff23fSmrg# define RADEON_COLOR_TILE_ENABLE (1 << 16) 2147209ff23fSmrg# define RADEON_COLOR_MICROTILE_ENABLE (1 << 17) 2148209ff23fSmrg# define RADEON_COLOR_ENDIAN_NO_SWAP (0 << 18) 2149209ff23fSmrg# define RADEON_COLOR_ENDIAN_WORD_SWAP (1 << 18) 2150209ff23fSmrg# define RADEON_COLOR_ENDIAN_DWORD_SWAP (2 << 18) 2151209ff23fSmrg#define RADEON_RB3D_DEPTHOFFSET 0x1c24 2152209ff23fSmrg#define RADEON_RB3D_DEPTHPITCH 0x1c28 2153209ff23fSmrg# define RADEON_DEPTHPITCH_MASK 0x00001ff8 2154209ff23fSmrg# define RADEON_DEPTH_ENDIAN_NO_SWAP (0 << 18) 2155209ff23fSmrg# define RADEON_DEPTH_ENDIAN_WORD_SWAP (1 << 18) 2156209ff23fSmrg# define RADEON_DEPTH_ENDIAN_DWORD_SWAP (2 << 18) 2157209ff23fSmrg#define RADEON_RB3D_PLANEMASK 0x1d84 2158209ff23fSmrg#define RADEON_RB3D_ROPCNTL 0x1d80 2159209ff23fSmrg# define RADEON_ROP_MASK (15 << 8) 2160209ff23fSmrg# define RADEON_ROP_CLEAR (0 << 8) 2161209ff23fSmrg# define RADEON_ROP_NOR (1 << 8) 2162209ff23fSmrg# define RADEON_ROP_AND_INVERTED (2 << 8) 2163209ff23fSmrg# define RADEON_ROP_COPY_INVERTED (3 << 8) 2164209ff23fSmrg# define RADEON_ROP_AND_REVERSE (4 << 8) 2165209ff23fSmrg# define RADEON_ROP_INVERT (5 << 8) 2166209ff23fSmrg# define RADEON_ROP_XOR (6 << 8) 2167209ff23fSmrg# define RADEON_ROP_NAND (7 << 8) 2168209ff23fSmrg# define RADEON_ROP_AND (8 << 8) 2169209ff23fSmrg# define RADEON_ROP_EQUIV (9 << 8) 2170209ff23fSmrg# define RADEON_ROP_NOOP (10 << 8) 2171209ff23fSmrg# define RADEON_ROP_OR_INVERTED (11 << 8) 2172209ff23fSmrg# define RADEON_ROP_COPY (12 << 8) 2173209ff23fSmrg# define RADEON_ROP_OR_REVERSE (13 << 8) 2174209ff23fSmrg# define RADEON_ROP_OR (14 << 8) 2175209ff23fSmrg# define RADEON_ROP_SET (15 << 8) 2176209ff23fSmrg#define RADEON_RB3D_STENCILREFMASK 0x1d7c 2177209ff23fSmrg# define RADEON_STENCIL_REF_SHIFT 0 2178209ff23fSmrg# define RADEON_STENCIL_REF_MASK (0xff << 0) 2179209ff23fSmrg# define RADEON_STENCIL_MASK_SHIFT 16 2180209ff23fSmrg# define RADEON_STENCIL_VALUE_MASK (0xff << 16) 2181209ff23fSmrg# define RADEON_STENCIL_WRITEMASK_SHIFT 24 2182209ff23fSmrg# define RADEON_STENCIL_WRITE_MASK (0xff << 24) 2183209ff23fSmrg#define RADEON_RB3D_ZSTENCILCNTL 0x1c2c 2184209ff23fSmrg# define RADEON_DEPTH_FORMAT_MASK (0xf << 0) 2185209ff23fSmrg# define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0) 2186209ff23fSmrg# define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0) 2187209ff23fSmrg# define RADEON_DEPTH_FORMAT_24BIT_FLOAT_Z (3 << 0) 2188209ff23fSmrg# define RADEON_DEPTH_FORMAT_32BIT_INT_Z (4 << 0) 2189209ff23fSmrg# define RADEON_DEPTH_FORMAT_32BIT_FLOAT_Z (5 << 0) 2190209ff23fSmrg# define RADEON_DEPTH_FORMAT_16BIT_FLOAT_W (7 << 0) 2191209ff23fSmrg# define RADEON_DEPTH_FORMAT_24BIT_FLOAT_W (9 << 0) 2192209ff23fSmrg# define RADEON_DEPTH_FORMAT_32BIT_FLOAT_W (11 << 0) 2193209ff23fSmrg# define RADEON_Z_TEST_NEVER (0 << 4) 2194209ff23fSmrg# define RADEON_Z_TEST_LESS (1 << 4) 2195209ff23fSmrg# define RADEON_Z_TEST_LEQUAL (2 << 4) 2196209ff23fSmrg# define RADEON_Z_TEST_EQUAL (3 << 4) 2197209ff23fSmrg# define RADEON_Z_TEST_GEQUAL (4 << 4) 2198209ff23fSmrg# define RADEON_Z_TEST_GREATER (5 << 4) 2199209ff23fSmrg# define RADEON_Z_TEST_NEQUAL (6 << 4) 2200209ff23fSmrg# define RADEON_Z_TEST_ALWAYS (7 << 4) 2201209ff23fSmrg# define RADEON_Z_TEST_MASK (7 << 4) 2202209ff23fSmrg# define RADEON_STENCIL_TEST_NEVER (0 << 12) 2203209ff23fSmrg# define RADEON_STENCIL_TEST_LESS (1 << 12) 2204209ff23fSmrg# define RADEON_STENCIL_TEST_LEQUAL (2 << 12) 2205209ff23fSmrg# define RADEON_STENCIL_TEST_EQUAL (3 << 12) 2206209ff23fSmrg# define RADEON_STENCIL_TEST_GEQUAL (4 << 12) 2207209ff23fSmrg# define RADEON_STENCIL_TEST_GREATER (5 << 12) 2208209ff23fSmrg# define RADEON_STENCIL_TEST_NEQUAL (6 << 12) 2209209ff23fSmrg# define RADEON_STENCIL_TEST_ALWAYS (7 << 12) 2210209ff23fSmrg# define RADEON_STENCIL_TEST_MASK (0x7 << 12) 2211209ff23fSmrg# define RADEON_STENCIL_FAIL_KEEP (0 << 16) 2212209ff23fSmrg# define RADEON_STENCIL_FAIL_ZERO (1 << 16) 2213209ff23fSmrg# define RADEON_STENCIL_FAIL_REPLACE (2 << 16) 2214209ff23fSmrg# define RADEON_STENCIL_FAIL_INC (3 << 16) 2215209ff23fSmrg# define RADEON_STENCIL_FAIL_DEC (4 << 16) 2216209ff23fSmrg# define RADEON_STENCIL_FAIL_INVERT (5 << 16) 2217209ff23fSmrg# define RADEON_STENCIL_FAIL_MASK (0x7 << 16) 2218209ff23fSmrg# define RADEON_STENCIL_ZPASS_KEEP (0 << 20) 2219209ff23fSmrg# define RADEON_STENCIL_ZPASS_ZERO (1 << 20) 2220209ff23fSmrg# define RADEON_STENCIL_ZPASS_REPLACE (2 << 20) 2221209ff23fSmrg# define RADEON_STENCIL_ZPASS_INC (3 << 20) 2222209ff23fSmrg# define RADEON_STENCIL_ZPASS_DEC (4 << 20) 2223209ff23fSmrg# define RADEON_STENCIL_ZPASS_INVERT (5 << 20) 2224209ff23fSmrg# define RADEON_STENCIL_ZPASS_MASK (0x7 << 20) 2225209ff23fSmrg# define RADEON_STENCIL_ZFAIL_KEEP (0 << 24) 2226209ff23fSmrg# define RADEON_STENCIL_ZFAIL_ZERO (1 << 24) 2227209ff23fSmrg# define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24) 2228209ff23fSmrg# define RADEON_STENCIL_ZFAIL_INC (3 << 24) 2229209ff23fSmrg# define RADEON_STENCIL_ZFAIL_DEC (4 << 24) 2230209ff23fSmrg# define RADEON_STENCIL_ZFAIL_INVERT (5 << 24) 2231209ff23fSmrg# define RADEON_STENCIL_ZFAIL_MASK (0x7 << 24) 2232209ff23fSmrg# define RADEON_Z_COMPRESSION_ENABLE (1 << 28) 2233209ff23fSmrg# define RADEON_FORCE_Z_DIRTY (1 << 29) 2234209ff23fSmrg# define RADEON_Z_WRITE_ENABLE (1 << 30) 2235209ff23fSmrg#define RADEON_RE_LINE_PATTERN 0x1cd0 2236209ff23fSmrg# define RADEON_LINE_PATTERN_MASK 0x0000ffff 2237209ff23fSmrg# define RADEON_LINE_REPEAT_COUNT_SHIFT 16 2238209ff23fSmrg# define RADEON_LINE_PATTERN_START_SHIFT 24 2239209ff23fSmrg# define RADEON_LINE_PATTERN_LITTLE_BIT_ORDER (0 << 28) 2240209ff23fSmrg# define RADEON_LINE_PATTERN_BIG_BIT_ORDER (1 << 28) 2241209ff23fSmrg# define RADEON_LINE_PATTERN_AUTO_RESET (1 << 29) 2242209ff23fSmrg#define RADEON_RE_LINE_STATE 0x1cd4 2243209ff23fSmrg# define RADEON_LINE_CURRENT_PTR_SHIFT 0 2244209ff23fSmrg# define RADEON_LINE_CURRENT_COUNT_SHIFT 8 2245209ff23fSmrg#define RADEON_RE_MISC 0x26c4 2246209ff23fSmrg# define RADEON_STIPPLE_COORD_MASK 0x1f 2247209ff23fSmrg# define RADEON_STIPPLE_X_OFFSET_SHIFT 0 2248209ff23fSmrg# define RADEON_STIPPLE_X_OFFSET_MASK (0x1f << 0) 2249209ff23fSmrg# define RADEON_STIPPLE_Y_OFFSET_SHIFT 8 2250209ff23fSmrg# define RADEON_STIPPLE_Y_OFFSET_MASK (0x1f << 8) 2251209ff23fSmrg# define RADEON_STIPPLE_LITTLE_BIT_ORDER (0 << 16) 2252209ff23fSmrg# define RADEON_STIPPLE_BIG_BIT_ORDER (1 << 16) 2253209ff23fSmrg#define RADEON_RE_SOLID_COLOR 0x1c1c 2254209ff23fSmrg#define RADEON_RE_TOP_LEFT 0x26c0 2255209ff23fSmrg# define RADEON_RE_LEFT_SHIFT 0 2256209ff23fSmrg# define RADEON_RE_TOP_SHIFT 16 2257209ff23fSmrg#define RADEON_RE_WIDTH_HEIGHT 0x1c44 2258209ff23fSmrg# define RADEON_RE_WIDTH_SHIFT 0 2259209ff23fSmrg# define RADEON_RE_HEIGHT_SHIFT 16 2260209ff23fSmrg 2261209ff23fSmrg#define RADEON_SE_CNTL 0x1c4c 2262209ff23fSmrg# define RADEON_FFACE_CULL_CW (0 << 0) 2263209ff23fSmrg# define RADEON_FFACE_CULL_CCW (1 << 0) 2264209ff23fSmrg# define RADEON_FFACE_CULL_DIR_MASK (1 << 0) 2265209ff23fSmrg# define RADEON_BFACE_CULL (0 << 1) 2266209ff23fSmrg# define RADEON_BFACE_SOLID (3 << 1) 2267209ff23fSmrg# define RADEON_FFACE_CULL (0 << 3) 2268209ff23fSmrg# define RADEON_FFACE_SOLID (3 << 3) 2269209ff23fSmrg# define RADEON_FFACE_CULL_MASK (3 << 3) 2270209ff23fSmrg# define RADEON_BADVTX_CULL_DISABLE (1 << 5) 2271209ff23fSmrg# define RADEON_FLAT_SHADE_VTX_0 (0 << 6) 2272209ff23fSmrg# define RADEON_FLAT_SHADE_VTX_1 (1 << 6) 2273209ff23fSmrg# define RADEON_FLAT_SHADE_VTX_2 (2 << 6) 2274209ff23fSmrg# define RADEON_FLAT_SHADE_VTX_LAST (3 << 6) 2275209ff23fSmrg# define RADEON_DIFFUSE_SHADE_SOLID (0 << 8) 2276209ff23fSmrg# define RADEON_DIFFUSE_SHADE_FLAT (1 << 8) 2277209ff23fSmrg# define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8) 2278209ff23fSmrg# define RADEON_DIFFUSE_SHADE_MASK (3 << 8) 2279209ff23fSmrg# define RADEON_ALPHA_SHADE_SOLID (0 << 10) 2280209ff23fSmrg# define RADEON_ALPHA_SHADE_FLAT (1 << 10) 2281209ff23fSmrg# define RADEON_ALPHA_SHADE_GOURAUD (2 << 10) 2282209ff23fSmrg# define RADEON_ALPHA_SHADE_MASK (3 << 10) 2283209ff23fSmrg# define RADEON_SPECULAR_SHADE_SOLID (0 << 12) 2284209ff23fSmrg# define RADEON_SPECULAR_SHADE_FLAT (1 << 12) 2285209ff23fSmrg# define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12) 2286209ff23fSmrg# define RADEON_SPECULAR_SHADE_MASK (3 << 12) 2287209ff23fSmrg# define RADEON_FOG_SHADE_SOLID (0 << 14) 2288209ff23fSmrg# define RADEON_FOG_SHADE_FLAT (1 << 14) 2289209ff23fSmrg# define RADEON_FOG_SHADE_GOURAUD (2 << 14) 2290209ff23fSmrg# define RADEON_FOG_SHADE_MASK (3 << 14) 2291209ff23fSmrg# define RADEON_ZBIAS_ENABLE_POINT (1 << 16) 2292209ff23fSmrg# define RADEON_ZBIAS_ENABLE_LINE (1 << 17) 2293209ff23fSmrg# define RADEON_ZBIAS_ENABLE_TRI (1 << 18) 2294209ff23fSmrg# define RADEON_WIDELINE_ENABLE (1 << 20) 2295209ff23fSmrg# define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24) 2296209ff23fSmrg# define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25) 2297209ff23fSmrg# define RADEON_VTX_PIX_CENTER_D3D (0 << 27) 2298209ff23fSmrg# define RADEON_VTX_PIX_CENTER_OGL (1 << 27) 2299209ff23fSmrg# define RADEON_ROUND_MODE_TRUNC (0 << 28) 2300209ff23fSmrg# define RADEON_ROUND_MODE_ROUND (1 << 28) 2301209ff23fSmrg# define RADEON_ROUND_MODE_ROUND_EVEN (2 << 28) 2302209ff23fSmrg# define RADEON_ROUND_MODE_ROUND_ODD (3 << 28) 2303209ff23fSmrg# define RADEON_ROUND_PREC_16TH_PIX (0 << 30) 2304209ff23fSmrg# define RADEON_ROUND_PREC_8TH_PIX (1 << 30) 2305209ff23fSmrg# define RADEON_ROUND_PREC_4TH_PIX (2 << 30) 2306209ff23fSmrg# define RADEON_ROUND_PREC_HALF_PIX (3 << 30) 2307209ff23fSmrg#define R200_RE_CNTL 0x1c50 2308209ff23fSmrg# define R200_STIPPLE_ENABLE 0x1 2309209ff23fSmrg# define R200_SCISSOR_ENABLE 0x2 2310209ff23fSmrg# define R200_PATTERN_ENABLE 0x4 2311209ff23fSmrg# define R200_PERSPECTIVE_ENABLE 0x8 2312209ff23fSmrg# define R200_POINT_SMOOTH 0x20 2313209ff23fSmrg# define R200_VTX_STQ0_D3D 0x00010000 2314209ff23fSmrg# define R200_VTX_STQ1_D3D 0x00040000 2315209ff23fSmrg# define R200_VTX_STQ2_D3D 0x00100000 2316209ff23fSmrg# define R200_VTX_STQ3_D3D 0x00400000 2317209ff23fSmrg# define R200_VTX_STQ4_D3D 0x01000000 2318209ff23fSmrg# define R200_VTX_STQ5_D3D 0x04000000 2319b7e1c893Smrg#define R200_RE_SCISSOR_TL_0 0x1cd8 2320b7e1c893Smrg#define R200_RE_SCISSOR_BR_0 0x1cdc 2321b7e1c893Smrg#define R200_RE_SCISSOR_TL_1 0x1ce0 2322b7e1c893Smrg#define R200_RE_SCISSOR_BR_1 0x1ce4 2323b7e1c893Smrg#define R200_RE_SCISSOR_TL_2 0x1ce8 2324b7e1c893Smrg#define R200_RE_SCISSOR_BR_2 0x1cec 2325b7e1c893Smrg# define R200_SCISSOR_X_SHIFT 0 2326b7e1c893Smrg# define R200_SCISSOR_Y_SHIFT 16 2327209ff23fSmrg#define RADEON_SE_CNTL_STATUS 0x2140 2328209ff23fSmrg# define RADEON_VC_NO_SWAP (0 << 0) 2329209ff23fSmrg# define RADEON_VC_16BIT_SWAP (1 << 0) 2330209ff23fSmrg# define RADEON_VC_32BIT_SWAP (2 << 0) 2331209ff23fSmrg# define RADEON_VC_HALF_DWORD_SWAP (3 << 0) 2332209ff23fSmrg# define RADEON_TCL_BYPASS (1 << 8) 2333209ff23fSmrg#define RADEON_SE_COORD_FMT 0x1c50 2334209ff23fSmrg# define RADEON_VTX_XY_PRE_MULT_1_OVER_W0 (1 << 0) 2335209ff23fSmrg# define RADEON_VTX_Z_PRE_MULT_1_OVER_W0 (1 << 1) 2336209ff23fSmrg# define RADEON_VTX_ST0_NONPARAMETRIC (1 << 8) 2337209ff23fSmrg# define RADEON_VTX_ST1_NONPARAMETRIC (1 << 9) 2338209ff23fSmrg# define RADEON_VTX_ST2_NONPARAMETRIC (1 << 10) 2339209ff23fSmrg# define RADEON_VTX_ST3_NONPARAMETRIC (1 << 11) 2340209ff23fSmrg# define RADEON_VTX_W0_NORMALIZE (1 << 12) 2341209ff23fSmrg# define RADEON_VTX_W0_IS_NOT_1_OVER_W0 (1 << 16) 2342209ff23fSmrg# define RADEON_VTX_ST0_PRE_MULT_1_OVER_W0 (1 << 17) 2343209ff23fSmrg# define RADEON_VTX_ST1_PRE_MULT_1_OVER_W0 (1 << 19) 2344209ff23fSmrg# define RADEON_VTX_ST2_PRE_MULT_1_OVER_W0 (1 << 21) 2345209ff23fSmrg# define RADEON_VTX_ST3_PRE_MULT_1_OVER_W0 (1 << 23) 2346209ff23fSmrg# define RADEON_TEX1_W_ROUTING_USE_W0 (0 << 26) 2347209ff23fSmrg# define RADEON_TEX1_W_ROUTING_USE_Q1 (1 << 26) 2348209ff23fSmrg#define RADEON_SE_LINE_WIDTH 0x1db8 2349209ff23fSmrg#define RADEON_SE_TCL_LIGHT_MODEL_CTL 0x226c 2350209ff23fSmrg# define RADEON_LIGHTING_ENABLE (1 << 0) 2351209ff23fSmrg# define RADEON_LIGHT_IN_MODELSPACE (1 << 1) 2352209ff23fSmrg# define RADEON_LOCAL_VIEWER (1 << 2) 2353209ff23fSmrg# define RADEON_NORMALIZE_NORMALS (1 << 3) 2354209ff23fSmrg# define RADEON_RESCALE_NORMALS (1 << 4) 2355209ff23fSmrg# define RADEON_SPECULAR_LIGHTS (1 << 5) 2356209ff23fSmrg# define RADEON_DIFFUSE_SPECULAR_COMBINE (1 << 6) 2357209ff23fSmrg# define RADEON_LIGHT_ALPHA (1 << 7) 2358209ff23fSmrg# define RADEON_LOCAL_LIGHT_VEC_GL (1 << 8) 2359209ff23fSmrg# define RADEON_LIGHT_NO_NORMAL_AMBIENT_ONLY (1 << 9) 2360209ff23fSmrg# define RADEON_LM_SOURCE_STATE_PREMULT 0 2361209ff23fSmrg# define RADEON_LM_SOURCE_STATE_MULT 1 2362209ff23fSmrg# define RADEON_LM_SOURCE_VERTEX_DIFFUSE 2 2363209ff23fSmrg# define RADEON_LM_SOURCE_VERTEX_SPECULAR 3 2364209ff23fSmrg# define RADEON_EMISSIVE_SOURCE_SHIFT 16 2365209ff23fSmrg# define RADEON_AMBIENT_SOURCE_SHIFT 18 2366209ff23fSmrg# define RADEON_DIFFUSE_SOURCE_SHIFT 20 2367209ff23fSmrg# define RADEON_SPECULAR_SOURCE_SHIFT 22 2368209ff23fSmrg#define RADEON_SE_TCL_MATERIAL_AMBIENT_RED 0x2220 2369209ff23fSmrg#define RADEON_SE_TCL_MATERIAL_AMBIENT_GREEN 0x2224 2370209ff23fSmrg#define RADEON_SE_TCL_MATERIAL_AMBIENT_BLUE 0x2228 2371209ff23fSmrg#define RADEON_SE_TCL_MATERIAL_AMBIENT_ALPHA 0x222c 2372209ff23fSmrg#define RADEON_SE_TCL_MATERIAL_DIFFUSE_RED 0x2230 2373209ff23fSmrg#define RADEON_SE_TCL_MATERIAL_DIFFUSE_GREEN 0x2234 2374209ff23fSmrg#define RADEON_SE_TCL_MATERIAL_DIFFUSE_BLUE 0x2238 2375209ff23fSmrg#define RADEON_SE_TCL_MATERIAL_DIFFUSE_ALPHA 0x223c 2376209ff23fSmrg#define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210 2377209ff23fSmrg#define RADEON_SE_TCL_MATERIAL_EMMISSIVE_GREEN 0x2214 2378209ff23fSmrg#define RADEON_SE_TCL_MATERIAL_EMMISSIVE_BLUE 0x2218 2379209ff23fSmrg#define RADEON_SE_TCL_MATERIAL_EMMISSIVE_ALPHA 0x221c 2380209ff23fSmrg#define RADEON_SE_TCL_MATERIAL_SPECULAR_RED 0x2240 2381209ff23fSmrg#define RADEON_SE_TCL_MATERIAL_SPECULAR_GREEN 0x2244 2382209ff23fSmrg#define RADEON_SE_TCL_MATERIAL_SPECULAR_BLUE 0x2248 2383209ff23fSmrg#define RADEON_SE_TCL_MATERIAL_SPECULAR_ALPHA 0x224c 2384209ff23fSmrg#define RADEON_SE_TCL_MATRIX_SELECT_0 0x225c 2385209ff23fSmrg# define RADEON_MODELVIEW_0_SHIFT 0 2386209ff23fSmrg# define RADEON_MODELVIEW_1_SHIFT 4 2387209ff23fSmrg# define RADEON_MODELVIEW_2_SHIFT 8 2388209ff23fSmrg# define RADEON_MODELVIEW_3_SHIFT 12 2389209ff23fSmrg# define RADEON_IT_MODELVIEW_0_SHIFT 16 2390209ff23fSmrg# define RADEON_IT_MODELVIEW_1_SHIFT 20 2391209ff23fSmrg# define RADEON_IT_MODELVIEW_2_SHIFT 24 2392209ff23fSmrg# define RADEON_IT_MODELVIEW_3_SHIFT 28 2393209ff23fSmrg#define RADEON_SE_TCL_MATRIX_SELECT_1 0x2260 2394209ff23fSmrg# define RADEON_MODELPROJECT_0_SHIFT 0 2395209ff23fSmrg# define RADEON_MODELPROJECT_1_SHIFT 4 2396209ff23fSmrg# define RADEON_MODELPROJECT_2_SHIFT 8 2397209ff23fSmrg# define RADEON_MODELPROJECT_3_SHIFT 12 2398209ff23fSmrg# define RADEON_TEXMAT_0_SHIFT 16 2399209ff23fSmrg# define RADEON_TEXMAT_1_SHIFT 20 2400209ff23fSmrg# define RADEON_TEXMAT_2_SHIFT 24 2401209ff23fSmrg# define RADEON_TEXMAT_3_SHIFT 28 2402209ff23fSmrg 2403209ff23fSmrg 2404209ff23fSmrg#define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254 2405209ff23fSmrg# define RADEON_TCL_VTX_W0 (1 << 0) 2406209ff23fSmrg# define RADEON_TCL_VTX_FP_DIFFUSE (1 << 1) 2407209ff23fSmrg# define RADEON_TCL_VTX_FP_ALPHA (1 << 2) 2408209ff23fSmrg# define RADEON_TCL_VTX_PK_DIFFUSE (1 << 3) 2409209ff23fSmrg# define RADEON_TCL_VTX_FP_SPEC (1 << 4) 2410209ff23fSmrg# define RADEON_TCL_VTX_FP_FOG (1 << 5) 2411209ff23fSmrg# define RADEON_TCL_VTX_PK_SPEC (1 << 6) 2412209ff23fSmrg# define RADEON_TCL_VTX_ST0 (1 << 7) 2413209ff23fSmrg# define RADEON_TCL_VTX_ST1 (1 << 8) 2414209ff23fSmrg# define RADEON_TCL_VTX_Q1 (1 << 9) 2415209ff23fSmrg# define RADEON_TCL_VTX_ST2 (1 << 10) 2416209ff23fSmrg# define RADEON_TCL_VTX_Q2 (1 << 11) 2417209ff23fSmrg# define RADEON_TCL_VTX_ST3 (1 << 12) 2418209ff23fSmrg# define RADEON_TCL_VTX_Q3 (1 << 13) 2419209ff23fSmrg# define RADEON_TCL_VTX_Q0 (1 << 14) 2420209ff23fSmrg# define RADEON_TCL_VTX_WEIGHT_COUNT_SHIFT 15 2421209ff23fSmrg# define RADEON_TCL_VTX_NORM0 (1 << 18) 2422209ff23fSmrg# define RADEON_TCL_VTX_XY1 (1 << 27) 2423209ff23fSmrg# define RADEON_TCL_VTX_Z1 (1 << 28) 2424209ff23fSmrg# define RADEON_TCL_VTX_W1 (1 << 29) 2425209ff23fSmrg# define RADEON_TCL_VTX_NORM1 (1 << 30) 2426209ff23fSmrg# define RADEON_TCL_VTX_Z0 (1 << 31) 2427209ff23fSmrg 2428209ff23fSmrg#define RADEON_SE_TCL_OUTPUT_VTX_SEL 0x2258 2429209ff23fSmrg# define RADEON_TCL_COMPUTE_XYZW (1 << 0) 2430209ff23fSmrg# define RADEON_TCL_COMPUTE_DIFFUSE (1 << 1) 2431209ff23fSmrg# define RADEON_TCL_COMPUTE_SPECULAR (1 << 2) 2432209ff23fSmrg# define RADEON_TCL_FORCE_NAN_IF_COLOR_NAN (1 << 3) 2433209ff23fSmrg# define RADEON_TCL_FORCE_INORDER_PROC (1 << 4) 2434209ff23fSmrg# define RADEON_TCL_TEX_INPUT_TEX_0 0 2435209ff23fSmrg# define RADEON_TCL_TEX_INPUT_TEX_1 1 2436209ff23fSmrg# define RADEON_TCL_TEX_INPUT_TEX_2 2 2437209ff23fSmrg# define RADEON_TCL_TEX_INPUT_TEX_3 3 2438209ff23fSmrg# define RADEON_TCL_TEX_COMPUTED_TEX_0 8 2439209ff23fSmrg# define RADEON_TCL_TEX_COMPUTED_TEX_1 9 2440209ff23fSmrg# define RADEON_TCL_TEX_COMPUTED_TEX_2 10 2441209ff23fSmrg# define RADEON_TCL_TEX_COMPUTED_TEX_3 11 2442209ff23fSmrg# define RADEON_TCL_TEX_0_OUTPUT_SHIFT 16 2443209ff23fSmrg# define RADEON_TCL_TEX_1_OUTPUT_SHIFT 20 2444209ff23fSmrg# define RADEON_TCL_TEX_2_OUTPUT_SHIFT 24 2445209ff23fSmrg# define RADEON_TCL_TEX_3_OUTPUT_SHIFT 28 2446209ff23fSmrg 2447209ff23fSmrg#define RADEON_SE_TCL_PER_LIGHT_CTL_0 0x2270 2448209ff23fSmrg# define RADEON_LIGHT_0_ENABLE (1 << 0) 2449209ff23fSmrg# define RADEON_LIGHT_0_ENABLE_AMBIENT (1 << 1) 2450209ff23fSmrg# define RADEON_LIGHT_0_ENABLE_SPECULAR (1 << 2) 2451209ff23fSmrg# define RADEON_LIGHT_0_IS_LOCAL (1 << 3) 2452209ff23fSmrg# define RADEON_LIGHT_0_IS_SPOT (1 << 4) 2453209ff23fSmrg# define RADEON_LIGHT_0_DUAL_CONE (1 << 5) 2454209ff23fSmrg# define RADEON_LIGHT_0_ENABLE_RANGE_ATTEN (1 << 6) 2455209ff23fSmrg# define RADEON_LIGHT_0_CONSTANT_RANGE_ATTEN (1 << 7) 2456209ff23fSmrg# define RADEON_LIGHT_0_SHIFT 0 2457209ff23fSmrg# define RADEON_LIGHT_1_ENABLE (1 << 16) 2458209ff23fSmrg# define RADEON_LIGHT_1_ENABLE_AMBIENT (1 << 17) 2459209ff23fSmrg# define RADEON_LIGHT_1_ENABLE_SPECULAR (1 << 18) 2460209ff23fSmrg# define RADEON_LIGHT_1_IS_LOCAL (1 << 19) 2461209ff23fSmrg# define RADEON_LIGHT_1_IS_SPOT (1 << 20) 2462209ff23fSmrg# define RADEON_LIGHT_1_DUAL_CONE (1 << 21) 2463209ff23fSmrg# define RADEON_LIGHT_1_ENABLE_RANGE_ATTEN (1 << 22) 2464209ff23fSmrg# define RADEON_LIGHT_1_CONSTANT_RANGE_ATTEN (1 << 23) 2465209ff23fSmrg# define RADEON_LIGHT_1_SHIFT 16 2466209ff23fSmrg#define RADEON_SE_TCL_PER_LIGHT_CTL_1 0x2274 2467209ff23fSmrg# define RADEON_LIGHT_2_SHIFT 0 2468209ff23fSmrg# define RADEON_LIGHT_3_SHIFT 16 2469209ff23fSmrg#define RADEON_SE_TCL_PER_LIGHT_CTL_2 0x2278 2470209ff23fSmrg# define RADEON_LIGHT_4_SHIFT 0 2471209ff23fSmrg# define RADEON_LIGHT_5_SHIFT 16 2472209ff23fSmrg#define RADEON_SE_TCL_PER_LIGHT_CTL_3 0x227c 2473209ff23fSmrg# define RADEON_LIGHT_6_SHIFT 0 2474209ff23fSmrg# define RADEON_LIGHT_7_SHIFT 16 2475209ff23fSmrg 2476209ff23fSmrg#define RADEON_SE_TCL_SHININESS 0x2250 2477209ff23fSmrg 2478209ff23fSmrg#define RADEON_SE_TCL_TEXTURE_PROC_CTL 0x2268 2479209ff23fSmrg# define RADEON_TEXGEN_TEXMAT_0_ENABLE (1 << 0) 2480209ff23fSmrg# define RADEON_TEXGEN_TEXMAT_1_ENABLE (1 << 1) 2481209ff23fSmrg# define RADEON_TEXGEN_TEXMAT_2_ENABLE (1 << 2) 2482209ff23fSmrg# define RADEON_TEXGEN_TEXMAT_3_ENABLE (1 << 3) 2483209ff23fSmrg# define RADEON_TEXMAT_0_ENABLE (1 << 4) 2484209ff23fSmrg# define RADEON_TEXMAT_1_ENABLE (1 << 5) 2485209ff23fSmrg# define RADEON_TEXMAT_2_ENABLE (1 << 6) 2486209ff23fSmrg# define RADEON_TEXMAT_3_ENABLE (1 << 7) 2487209ff23fSmrg# define RADEON_TEXGEN_INPUT_MASK 0xf 2488209ff23fSmrg# define RADEON_TEXGEN_INPUT_TEXCOORD_0 0 2489209ff23fSmrg# define RADEON_TEXGEN_INPUT_TEXCOORD_1 1 2490209ff23fSmrg# define RADEON_TEXGEN_INPUT_TEXCOORD_2 2 2491209ff23fSmrg# define RADEON_TEXGEN_INPUT_TEXCOORD_3 3 2492209ff23fSmrg# define RADEON_TEXGEN_INPUT_OBJ 4 2493209ff23fSmrg# define RADEON_TEXGEN_INPUT_EYE 5 2494209ff23fSmrg# define RADEON_TEXGEN_INPUT_EYE_NORMAL 6 2495209ff23fSmrg# define RADEON_TEXGEN_INPUT_EYE_REFLECT 7 2496209ff23fSmrg# define RADEON_TEXGEN_INPUT_EYE_NORMALIZED 8 2497209ff23fSmrg# define RADEON_TEXGEN_0_INPUT_SHIFT 16 2498209ff23fSmrg# define RADEON_TEXGEN_1_INPUT_SHIFT 20 2499209ff23fSmrg# define RADEON_TEXGEN_2_INPUT_SHIFT 24 2500209ff23fSmrg# define RADEON_TEXGEN_3_INPUT_SHIFT 28 2501209ff23fSmrg 2502209ff23fSmrg#define RADEON_SE_TCL_UCP_VERT_BLEND_CTL 0x2264 2503209ff23fSmrg# define RADEON_UCP_IN_CLIP_SPACE (1 << 0) 2504209ff23fSmrg# define RADEON_UCP_IN_MODEL_SPACE (1 << 1) 2505209ff23fSmrg# define RADEON_UCP_ENABLE_0 (1 << 2) 2506209ff23fSmrg# define RADEON_UCP_ENABLE_1 (1 << 3) 2507209ff23fSmrg# define RADEON_UCP_ENABLE_2 (1 << 4) 2508209ff23fSmrg# define RADEON_UCP_ENABLE_3 (1 << 5) 2509209ff23fSmrg# define RADEON_UCP_ENABLE_4 (1 << 6) 2510209ff23fSmrg# define RADEON_UCP_ENABLE_5 (1 << 7) 2511209ff23fSmrg# define RADEON_TCL_FOG_MASK (3 << 8) 2512209ff23fSmrg# define RADEON_TCL_FOG_DISABLE (0 << 8) 2513209ff23fSmrg# define RADEON_TCL_FOG_EXP (1 << 8) 2514209ff23fSmrg# define RADEON_TCL_FOG_EXP2 (2 << 8) 2515209ff23fSmrg# define RADEON_TCL_FOG_LINEAR (3 << 8) 2516209ff23fSmrg# define RADEON_RNG_BASED_FOG (1 << 10) 2517209ff23fSmrg# define RADEON_LIGHT_TWOSIDE (1 << 11) 2518209ff23fSmrg# define RADEON_BLEND_OP_COUNT_MASK (7 << 12) 2519209ff23fSmrg# define RADEON_BLEND_OP_COUNT_SHIFT 12 2520209ff23fSmrg# define RADEON_POSITION_BLEND_OP_ENABLE (1 << 16) 2521209ff23fSmrg# define RADEON_NORMAL_BLEND_OP_ENABLE (1 << 17) 2522209ff23fSmrg# define RADEON_VERTEX_BLEND_SRC_0_PRIMARY (1 << 18) 2523209ff23fSmrg# define RADEON_VERTEX_BLEND_SRC_0_SECONDARY (1 << 18) 2524209ff23fSmrg# define RADEON_VERTEX_BLEND_SRC_1_PRIMARY (1 << 19) 2525209ff23fSmrg# define RADEON_VERTEX_BLEND_SRC_1_SECONDARY (1 << 19) 2526209ff23fSmrg# define RADEON_VERTEX_BLEND_SRC_2_PRIMARY (1 << 20) 2527209ff23fSmrg# define RADEON_VERTEX_BLEND_SRC_2_SECONDARY (1 << 20) 2528209ff23fSmrg# define RADEON_VERTEX_BLEND_SRC_3_PRIMARY (1 << 21) 2529209ff23fSmrg# define RADEON_VERTEX_BLEND_SRC_3_SECONDARY (1 << 21) 2530209ff23fSmrg# define RADEON_VERTEX_BLEND_WGT_MINUS_ONE (1 << 22) 2531209ff23fSmrg# define RADEON_CULL_FRONT_IS_CW (0 << 28) 2532209ff23fSmrg# define RADEON_CULL_FRONT_IS_CCW (1 << 28) 2533209ff23fSmrg# define RADEON_CULL_FRONT (1 << 29) 2534209ff23fSmrg# define RADEON_CULL_BACK (1 << 30) 2535209ff23fSmrg# define RADEON_FORCE_W_TO_ONE (1 << 31) 2536209ff23fSmrg 2537209ff23fSmrg#define RADEON_SE_VPORT_XSCALE 0x1d98 2538209ff23fSmrg#define RADEON_SE_VPORT_XOFFSET 0x1d9c 2539209ff23fSmrg#define RADEON_SE_VPORT_YSCALE 0x1da0 2540209ff23fSmrg#define RADEON_SE_VPORT_YOFFSET 0x1da4 2541209ff23fSmrg#define RADEON_SE_VPORT_ZSCALE 0x1da8 2542209ff23fSmrg#define RADEON_SE_VPORT_ZOFFSET 0x1dac 2543209ff23fSmrg#define RADEON_SE_ZBIAS_FACTOR 0x1db0 2544209ff23fSmrg#define RADEON_SE_ZBIAS_CONSTANT 0x1db4 2545209ff23fSmrg 2546209ff23fSmrg#define RADEON_SE_VTX_FMT 0x2080 2547209ff23fSmrg# define RADEON_SE_VTX_FMT_XY 0x00000000 2548209ff23fSmrg# define RADEON_SE_VTX_FMT_W0 0x00000001 2549209ff23fSmrg# define RADEON_SE_VTX_FMT_FPCOLOR 0x00000002 2550209ff23fSmrg# define RADEON_SE_VTX_FMT_FPALPHA 0x00000004 2551209ff23fSmrg# define RADEON_SE_VTX_FMT_PKCOLOR 0x00000008 2552209ff23fSmrg# define RADEON_SE_VTX_FMT_FPSPEC 0x00000010 2553209ff23fSmrg# define RADEON_SE_VTX_FMT_FPFOG 0x00000020 2554209ff23fSmrg# define RADEON_SE_VTX_FMT_PKSPEC 0x00000040 2555209ff23fSmrg# define RADEON_SE_VTX_FMT_ST0 0x00000080 2556209ff23fSmrg# define RADEON_SE_VTX_FMT_ST1 0x00000100 2557209ff23fSmrg# define RADEON_SE_VTX_FMT_Q1 0x00000200 2558209ff23fSmrg# define RADEON_SE_VTX_FMT_ST2 0x00000400 2559209ff23fSmrg# define RADEON_SE_VTX_FMT_Q2 0x00000800 2560209ff23fSmrg# define RADEON_SE_VTX_FMT_ST3 0x00001000 2561209ff23fSmrg# define RADEON_SE_VTX_FMT_Q3 0x00002000 2562209ff23fSmrg# define RADEON_SE_VTX_FMT_Q0 0x00004000 2563209ff23fSmrg# define RADEON_SE_VTX_FMT_BLND_WEIGHT_CNT_MASK 0x00038000 2564209ff23fSmrg# define RADEON_SE_VTX_FMT_N0 0x00040000 2565209ff23fSmrg# define RADEON_SE_VTX_FMT_XY1 0x08000000 2566209ff23fSmrg# define RADEON_SE_VTX_FMT_Z1 0x10000000 2567209ff23fSmrg# define RADEON_SE_VTX_FMT_W1 0x20000000 2568209ff23fSmrg# define RADEON_SE_VTX_FMT_N1 0x40000000 2569209ff23fSmrg# define RADEON_SE_VTX_FMT_Z 0x80000000 2570209ff23fSmrg 2571209ff23fSmrg#define RADEON_SE_VF_CNTL 0x2084 2572209ff23fSmrg# define RADEON_VF_PRIM_TYPE_POINT_LIST 1 2573209ff23fSmrg# define RADEON_VF_PRIM_TYPE_LINE_LIST 2 2574209ff23fSmrg# define RADEON_VF_PRIM_TYPE_LINE_STRIP 3 2575209ff23fSmrg# define RADEON_VF_PRIM_TYPE_TRIANGLE_LIST 4 2576209ff23fSmrg# define RADEON_VF_PRIM_TYPE_TRIANGLE_FAN 5 2577209ff23fSmrg# define RADEON_VF_PRIM_TYPE_TRIANGLE_STRIP 6 2578209ff23fSmrg# define RADEON_VF_PRIM_TYPE_TRIANGLE_FLAG 7 2579209ff23fSmrg# define RADEON_VF_PRIM_TYPE_RECTANGLE_LIST 8 2580209ff23fSmrg# define RADEON_VF_PRIM_TYPE_POINT_LIST_3 9 2581209ff23fSmrg# define RADEON_VF_PRIM_TYPE_LINE_LIST_3 10 2582209ff23fSmrg# define RADEON_VF_PRIM_TYPE_SPIRIT_LIST 11 2583209ff23fSmrg# define RADEON_VF_PRIM_TYPE_LINE_LOOP 12 2584209ff23fSmrg# define RADEON_VF_PRIM_TYPE_QUAD_LIST 13 2585209ff23fSmrg# define RADEON_VF_PRIM_TYPE_QUAD_STRIP 14 2586209ff23fSmrg# define RADEON_VF_PRIM_TYPE_POLYGON 15 2587209ff23fSmrg# define RADEON_VF_PRIM_WALK_STATE (0<<4) 2588209ff23fSmrg# define RADEON_VF_PRIM_WALK_INDEX (1<<4) 2589209ff23fSmrg# define RADEON_VF_PRIM_WALK_LIST (2<<4) 2590209ff23fSmrg# define RADEON_VF_PRIM_WALK_DATA (3<<4) 2591209ff23fSmrg# define RADEON_VF_COLOR_ORDER_RGBA (1<<6) 2592209ff23fSmrg# define RADEON_VF_RADEON_MODE (1<<8) 2593209ff23fSmrg# define RADEON_VF_TCL_OUTPUT_CTL_ENA (1<<9) 2594209ff23fSmrg# define RADEON_VF_PROG_STREAM_ENA (1<<10) 2595209ff23fSmrg# define RADEON_VF_INDEX_SIZE_SHIFT 11 2596209ff23fSmrg# define RADEON_VF_NUM_VERTICES_SHIFT 16 2597209ff23fSmrg 2598209ff23fSmrg#define RADEON_SE_PORT_DATA0 0x2000 2599209ff23fSmrg 2600209ff23fSmrg#define R200_SE_VAP_CNTL 0x2080 2601209ff23fSmrg# define R200_VAP_TCL_ENABLE 0x00000001 2602209ff23fSmrg# define R200_VAP_SINGLE_BUF_STATE_ENABLE 0x00000010 2603209ff23fSmrg# define R200_VAP_FORCE_W_TO_ONE 0x00010000 2604209ff23fSmrg# define R200_VAP_D3D_TEX_DEFAULT 0x00020000 2605209ff23fSmrg# define R200_VAP_VF_MAX_VTX_NUM__SHIFT 18 2606209ff23fSmrg# define R200_VAP_VF_MAX_VTX_NUM (9 << 18) 2607209ff23fSmrg# define R200_VAP_DX_CLIP_SPACE_DEF 0x00400000 2608209ff23fSmrg#define R200_VF_MAX_VTX_INDX 0x210c 2609209ff23fSmrg#define R200_VF_MIN_VTX_INDX 0x2110 2610209ff23fSmrg#define R200_SE_VTE_CNTL 0x20b0 2611209ff23fSmrg# define R200_VPORT_X_SCALE_ENA 0x00000001 2612209ff23fSmrg# define R200_VPORT_X_OFFSET_ENA 0x00000002 2613209ff23fSmrg# define R200_VPORT_Y_SCALE_ENA 0x00000004 2614209ff23fSmrg# define R200_VPORT_Y_OFFSET_ENA 0x00000008 2615209ff23fSmrg# define R200_VPORT_Z_SCALE_ENA 0x00000010 2616209ff23fSmrg# define R200_VPORT_Z_OFFSET_ENA 0x00000020 2617209ff23fSmrg# define R200_VTX_XY_FMT 0x00000100 2618209ff23fSmrg# define R200_VTX_Z_FMT 0x00000200 2619209ff23fSmrg# define R200_VTX_W0_FMT 0x00000400 2620209ff23fSmrg# define R200_VTX_W0_NORMALIZE 0x00000800 2621209ff23fSmrg# define R200_VTX_ST_DENORMALIZED 0x00001000 2622209ff23fSmrg#define R200_SE_VAP_CNTL_STATUS 0x2140 2623209ff23fSmrg# define R200_VC_NO_SWAP (0 << 0) 2624209ff23fSmrg# define R200_VC_16BIT_SWAP (1 << 0) 2625209ff23fSmrg# define R200_VC_32BIT_SWAP (2 << 0) 2626b7e1c893Smrg#define R200_RE_AUX_SCISSOR_CNTL 0x26f0 2627b7e1c893Smrg# define R200_EXCLUSIVE_SCISSOR_0 0x01000000 2628b7e1c893Smrg# define R200_EXCLUSIVE_SCISSOR_1 0x02000000 2629b7e1c893Smrg# define R200_EXCLUSIVE_SCISSOR_2 0x04000000 2630b7e1c893Smrg# define R200_SCISSOR_ENABLE_0 0x10000000 2631b7e1c893Smrg# define R200_SCISSOR_ENABLE_1 0x20000000 2632b7e1c893Smrg# define R200_SCISSOR_ENABLE_2 0x40000000 2633209ff23fSmrg#define R200_PP_TXFILTER_0 0x2c00 2634209ff23fSmrg#define R200_PP_TXFILTER_1 0x2c20 2635209ff23fSmrg#define R200_PP_TXFILTER_2 0x2c40 2636209ff23fSmrg#define R200_PP_TXFILTER_3 0x2c60 2637209ff23fSmrg#define R200_PP_TXFILTER_4 0x2c80 2638209ff23fSmrg#define R200_PP_TXFILTER_5 0x2ca0 2639209ff23fSmrg# define R200_MAG_FILTER_NEAREST (0 << 0) 2640209ff23fSmrg# define R200_MAG_FILTER_LINEAR (1 << 0) 2641209ff23fSmrg# define R200_MAG_FILTER_MASK (1 << 0) 2642209ff23fSmrg# define R200_MIN_FILTER_NEAREST (0 << 1) 2643209ff23fSmrg# define R200_MIN_FILTER_LINEAR (1 << 1) 2644209ff23fSmrg# define R200_MIN_FILTER_NEAREST_MIP_NEAREST (2 << 1) 2645209ff23fSmrg# define R200_MIN_FILTER_NEAREST_MIP_LINEAR (3 << 1) 2646209ff23fSmrg# define R200_MIN_FILTER_LINEAR_MIP_NEAREST (6 << 1) 2647209ff23fSmrg# define R200_MIN_FILTER_LINEAR_MIP_LINEAR (7 << 1) 2648209ff23fSmrg# define R200_MIN_FILTER_ANISO_NEAREST (8 << 1) 2649209ff23fSmrg# define R200_MIN_FILTER_ANISO_LINEAR (9 << 1) 2650209ff23fSmrg# define R200_MIN_FILTER_ANISO_NEAREST_MIP_NEAREST (10 << 1) 2651209ff23fSmrg# define R200_MIN_FILTER_ANISO_NEAREST_MIP_LINEAR (11 << 1) 2652209ff23fSmrg# define R200_MIN_FILTER_MASK (15 << 1) 2653209ff23fSmrg# define R200_MAX_ANISO_1_TO_1 (0 << 5) 2654209ff23fSmrg# define R200_MAX_ANISO_2_TO_1 (1 << 5) 2655209ff23fSmrg# define R200_MAX_ANISO_4_TO_1 (2 << 5) 2656209ff23fSmrg# define R200_MAX_ANISO_8_TO_1 (3 << 5) 2657209ff23fSmrg# define R200_MAX_ANISO_16_TO_1 (4 << 5) 2658209ff23fSmrg# define R200_MAX_ANISO_MASK (7 << 5) 2659209ff23fSmrg# define R200_MAX_MIP_LEVEL_MASK (0x0f << 16) 2660209ff23fSmrg# define R200_MAX_MIP_LEVEL_SHIFT 16 2661209ff23fSmrg# define R200_YUV_TO_RGB (1 << 20) 2662209ff23fSmrg# define R200_YUV_TEMPERATURE_COOL (0 << 21) 2663209ff23fSmrg# define R200_YUV_TEMPERATURE_HOT (1 << 21) 2664209ff23fSmrg# define R200_YUV_TEMPERATURE_MASK (1 << 21) 2665209ff23fSmrg# define R200_WRAPEN_S (1 << 22) 2666209ff23fSmrg# define R200_CLAMP_S_WRAP (0 << 23) 2667209ff23fSmrg# define R200_CLAMP_S_MIRROR (1 << 23) 2668209ff23fSmrg# define R200_CLAMP_S_CLAMP_LAST (2 << 23) 2669209ff23fSmrg# define R200_CLAMP_S_MIRROR_CLAMP_LAST (3 << 23) 2670209ff23fSmrg# define R200_CLAMP_S_CLAMP_BORDER (4 << 23) 2671209ff23fSmrg# define R200_CLAMP_S_MIRROR_CLAMP_BORDER (5 << 23) 2672209ff23fSmrg# define R200_CLAMP_S_CLAMP_GL (6 << 23) 2673209ff23fSmrg# define R200_CLAMP_S_MIRROR_CLAMP_GL (7 << 23) 2674209ff23fSmrg# define R200_CLAMP_S_MASK (7 << 23) 2675209ff23fSmrg# define R200_WRAPEN_T (1 << 26) 2676209ff23fSmrg# define R200_CLAMP_T_WRAP (0 << 27) 2677209ff23fSmrg# define R200_CLAMP_T_MIRROR (1 << 27) 2678209ff23fSmrg# define R200_CLAMP_T_CLAMP_LAST (2 << 27) 2679209ff23fSmrg# define R200_CLAMP_T_MIRROR_CLAMP_LAST (3 << 27) 2680209ff23fSmrg# define R200_CLAMP_T_CLAMP_BORDER (4 << 27) 2681209ff23fSmrg# define R200_CLAMP_T_MIRROR_CLAMP_BORDER (5 << 27) 2682209ff23fSmrg# define R200_CLAMP_T_CLAMP_GL (6 << 27) 2683209ff23fSmrg# define R200_CLAMP_T_MIRROR_CLAMP_GL (7 << 27) 2684209ff23fSmrg# define R200_CLAMP_T_MASK (7 << 27) 2685209ff23fSmrg# define R200_KILL_LT_ZERO (1 << 30) 2686209ff23fSmrg# define R200_BORDER_MODE_OGL (0 << 31) 2687209ff23fSmrg# define R200_BORDER_MODE_D3D (1 << 31) 2688209ff23fSmrg#define R200_PP_TXFORMAT_0 0x2c04 2689209ff23fSmrg#define R200_PP_TXFORMAT_1 0x2c24 2690209ff23fSmrg#define R200_PP_TXFORMAT_2 0x2c44 2691209ff23fSmrg#define R200_PP_TXFORMAT_3 0x2c64 2692209ff23fSmrg#define R200_PP_TXFORMAT_4 0x2c84 2693209ff23fSmrg#define R200_PP_TXFORMAT_5 0x2ca4 2694209ff23fSmrg# define R200_TXFORMAT_I8 (0 << 0) 2695209ff23fSmrg# define R200_TXFORMAT_AI88 (1 << 0) 2696209ff23fSmrg# define R200_TXFORMAT_RGB332 (2 << 0) 2697209ff23fSmrg# define R200_TXFORMAT_ARGB1555 (3 << 0) 2698209ff23fSmrg# define R200_TXFORMAT_RGB565 (4 << 0) 2699209ff23fSmrg# define R200_TXFORMAT_ARGB4444 (5 << 0) 2700209ff23fSmrg# define R200_TXFORMAT_ARGB8888 (6 << 0) 2701209ff23fSmrg# define R200_TXFORMAT_RGBA8888 (7 << 0) 2702209ff23fSmrg# define R200_TXFORMAT_Y8 (8 << 0) 2703209ff23fSmrg# define R200_TXFORMAT_AVYU4444 (9 << 0) 2704209ff23fSmrg# define R200_TXFORMAT_VYUY422 (10 << 0) 2705209ff23fSmrg# define R200_TXFORMAT_YVYU422 (11 << 0) 2706209ff23fSmrg# define R200_TXFORMAT_DXT1 (12 << 0) 2707209ff23fSmrg# define R200_TXFORMAT_DXT23 (14 << 0) 2708209ff23fSmrg# define R200_TXFORMAT_DXT45 (15 << 0) 2709209ff23fSmrg# define R200_TXFORMAT_ABGR8888 (22 << 0) 2710209ff23fSmrg# define R200_TXFORMAT_FORMAT_MASK (31 << 0) 2711209ff23fSmrg# define R200_TXFORMAT_FORMAT_SHIFT 0 2712209ff23fSmrg# define R200_TXFORMAT_ALPHA_IN_MAP (1 << 6) 2713209ff23fSmrg# define R200_TXFORMAT_NON_POWER2 (1 << 7) 2714209ff23fSmrg# define R200_TXFORMAT_WIDTH_MASK (15 << 8) 2715209ff23fSmrg# define R200_TXFORMAT_WIDTH_SHIFT 8 2716209ff23fSmrg# define R200_TXFORMAT_HEIGHT_MASK (15 << 12) 2717209ff23fSmrg# define R200_TXFORMAT_HEIGHT_SHIFT 12 2718209ff23fSmrg# define R200_TXFORMAT_F5_WIDTH_MASK (15 << 16) /* cube face 5 */ 2719209ff23fSmrg# define R200_TXFORMAT_F5_WIDTH_SHIFT 16 2720209ff23fSmrg# define R200_TXFORMAT_F5_HEIGHT_MASK (15 << 20) 2721209ff23fSmrg# define R200_TXFORMAT_F5_HEIGHT_SHIFT 20 2722209ff23fSmrg# define R200_TXFORMAT_ST_ROUTE_STQ0 (0 << 24) 2723209ff23fSmrg# define R200_TXFORMAT_ST_ROUTE_STQ1 (1 << 24) 2724209ff23fSmrg# define R200_TXFORMAT_ST_ROUTE_STQ2 (2 << 24) 2725209ff23fSmrg# define R200_TXFORMAT_ST_ROUTE_STQ3 (3 << 24) 2726209ff23fSmrg# define R200_TXFORMAT_ST_ROUTE_STQ4 (4 << 24) 2727209ff23fSmrg# define R200_TXFORMAT_ST_ROUTE_STQ5 (5 << 24) 2728209ff23fSmrg# define R200_TXFORMAT_ST_ROUTE_MASK (7 << 24) 2729209ff23fSmrg# define R200_TXFORMAT_ST_ROUTE_SHIFT 24 2730209ff23fSmrg# define R200_TXFORMAT_ALPHA_MASK_ENABLE (1 << 28) 2731209ff23fSmrg# define R200_TXFORMAT_CHROMA_KEY_ENABLE (1 << 29) 2732209ff23fSmrg# define R200_TXFORMAT_CUBIC_MAP_ENABLE (1 << 30) 2733209ff23fSmrg#define R200_PP_TXFORMAT_X_0 0x2c08 2734209ff23fSmrg#define R200_PP_TXFORMAT_X_1 0x2c28 2735209ff23fSmrg#define R200_PP_TXFORMAT_X_2 0x2c48 2736209ff23fSmrg#define R200_PP_TXFORMAT_X_3 0x2c68 2737209ff23fSmrg#define R200_PP_TXFORMAT_X_4 0x2c88 2738209ff23fSmrg#define R200_PP_TXFORMAT_X_5 0x2ca8 2739209ff23fSmrg 2740209ff23fSmrg#define R200_PP_TXSIZE_0 0x2c0c /* NPOT only */ 2741209ff23fSmrg#define R200_PP_TXSIZE_1 0x2c2c /* NPOT only */ 2742209ff23fSmrg#define R200_PP_TXSIZE_2 0x2c4c /* NPOT only */ 2743209ff23fSmrg#define R200_PP_TXSIZE_3 0x2c6c /* NPOT only */ 2744209ff23fSmrg#define R200_PP_TXSIZE_4 0x2c8c /* NPOT only */ 2745209ff23fSmrg#define R200_PP_TXSIZE_5 0x2cac /* NPOT only */ 2746209ff23fSmrg 2747209ff23fSmrg#define R200_PP_TXPITCH_0 0x2c10 /* NPOT only */ 2748209ff23fSmrg#define R200_PP_TXPITCH_1 0x2c30 /* NPOT only */ 2749209ff23fSmrg#define R200_PP_TXPITCH_2 0x2c50 /* NPOT only */ 2750209ff23fSmrg#define R200_PP_TXPITCH_3 0x2c70 /* NPOT only */ 2751209ff23fSmrg#define R200_PP_TXPITCH_4 0x2c90 /* NPOT only */ 2752209ff23fSmrg#define R200_PP_TXPITCH_5 0x2cb0 /* NPOT only */ 2753209ff23fSmrg 2754209ff23fSmrg#define R200_PP_TXOFFSET_0 0x2d00 2755209ff23fSmrg# define R200_TXO_ENDIAN_NO_SWAP (0 << 0) 2756209ff23fSmrg# define R200_TXO_ENDIAN_BYTE_SWAP (1 << 0) 2757209ff23fSmrg# define R200_TXO_ENDIAN_WORD_SWAP (2 << 0) 2758209ff23fSmrg# define R200_TXO_ENDIAN_HALFDW_SWAP (3 << 0) 2759209ff23fSmrg# define R200_TXO_MACRO_LINEAR (0 << 2) 2760209ff23fSmrg# define R200_TXO_MACRO_TILE (1 << 2) 2761209ff23fSmrg# define R200_TXO_MICRO_LINEAR (0 << 3) 2762209ff23fSmrg# define R200_TXO_MICRO_TILE (1 << 3) 2763209ff23fSmrg# define R200_TXO_OFFSET_MASK 0xffffffe0 2764209ff23fSmrg# define R200_TXO_OFFSET_SHIFT 5 2765209ff23fSmrg#define R200_PP_TXOFFSET_1 0x2d18 2766209ff23fSmrg#define R200_PP_TXOFFSET_2 0x2d30 2767209ff23fSmrg#define R200_PP_TXOFFSET_3 0x2d48 2768209ff23fSmrg#define R200_PP_TXOFFSET_4 0x2d60 2769209ff23fSmrg#define R200_PP_TXOFFSET_5 0x2d78 2770209ff23fSmrg 2771209ff23fSmrg#define R200_PP_TFACTOR_0 0x2ee0 2772209ff23fSmrg#define R200_PP_TFACTOR_1 0x2ee4 2773209ff23fSmrg#define R200_PP_TFACTOR_2 0x2ee8 2774209ff23fSmrg#define R200_PP_TFACTOR_3 0x2eec 2775209ff23fSmrg#define R200_PP_TFACTOR_4 0x2ef0 2776209ff23fSmrg#define R200_PP_TFACTOR_5 0x2ef4 2777209ff23fSmrg 2778209ff23fSmrg#define R200_PP_TXCBLEND_0 0x2f00 2779209ff23fSmrg# define R200_TXC_ARG_A_ZERO (0) 2780209ff23fSmrg# define R200_TXC_ARG_A_CURRENT_COLOR (2) 2781209ff23fSmrg# define R200_TXC_ARG_A_CURRENT_ALPHA (3) 2782209ff23fSmrg# define R200_TXC_ARG_A_DIFFUSE_COLOR (4) 2783209ff23fSmrg# define R200_TXC_ARG_A_DIFFUSE_ALPHA (5) 2784209ff23fSmrg# define R200_TXC_ARG_A_SPECULAR_COLOR (6) 2785209ff23fSmrg# define R200_TXC_ARG_A_SPECULAR_ALPHA (7) 2786209ff23fSmrg# define R200_TXC_ARG_A_TFACTOR_COLOR (8) 2787209ff23fSmrg# define R200_TXC_ARG_A_TFACTOR_ALPHA (9) 2788209ff23fSmrg# define R200_TXC_ARG_A_R0_COLOR (10) 2789209ff23fSmrg# define R200_TXC_ARG_A_R0_ALPHA (11) 2790209ff23fSmrg# define R200_TXC_ARG_A_R1_COLOR (12) 2791209ff23fSmrg# define R200_TXC_ARG_A_R1_ALPHA (13) 2792209ff23fSmrg# define R200_TXC_ARG_A_R2_COLOR (14) 2793209ff23fSmrg# define R200_TXC_ARG_A_R2_ALPHA (15) 2794209ff23fSmrg# define R200_TXC_ARG_A_R3_COLOR (16) 2795209ff23fSmrg# define R200_TXC_ARG_A_R3_ALPHA (17) 2796209ff23fSmrg# define R200_TXC_ARG_A_R4_COLOR (18) 2797209ff23fSmrg# define R200_TXC_ARG_A_R4_ALPHA (19) 2798209ff23fSmrg# define R200_TXC_ARG_A_R5_COLOR (20) 2799209ff23fSmrg# define R200_TXC_ARG_A_R5_ALPHA (21) 2800209ff23fSmrg# define R200_TXC_ARG_A_TFACTOR1_COLOR (26) 2801209ff23fSmrg# define R200_TXC_ARG_A_TFACTOR1_ALPHA (27) 2802209ff23fSmrg# define R200_TXC_ARG_A_MASK (31 << 0) 2803209ff23fSmrg# define R200_TXC_ARG_A_SHIFT 0 2804209ff23fSmrg# define R200_TXC_ARG_B_ZERO (0 << 5) 2805209ff23fSmrg# define R200_TXC_ARG_B_CURRENT_COLOR (2 << 5) 2806209ff23fSmrg# define R200_TXC_ARG_B_CURRENT_ALPHA (3 << 5) 2807209ff23fSmrg# define R200_TXC_ARG_B_DIFFUSE_COLOR (4 << 5) 2808209ff23fSmrg# define R200_TXC_ARG_B_DIFFUSE_ALPHA (5 << 5) 2809209ff23fSmrg# define R200_TXC_ARG_B_SPECULAR_COLOR (6 << 5) 2810209ff23fSmrg# define R200_TXC_ARG_B_SPECULAR_ALPHA (7 << 5) 2811209ff23fSmrg# define R200_TXC_ARG_B_TFACTOR_COLOR (8 << 5) 2812209ff23fSmrg# define R200_TXC_ARG_B_TFACTOR_ALPHA (9 << 5) 2813209ff23fSmrg# define R200_TXC_ARG_B_R0_COLOR (10 << 5) 2814209ff23fSmrg# define R200_TXC_ARG_B_R0_ALPHA (11 << 5) 2815209ff23fSmrg# define R200_TXC_ARG_B_R1_COLOR (12 << 5) 2816209ff23fSmrg# define R200_TXC_ARG_B_R1_ALPHA (13 << 5) 2817209ff23fSmrg# define R200_TXC_ARG_B_R2_COLOR (14 << 5) 2818209ff23fSmrg# define R200_TXC_ARG_B_R2_ALPHA (15 << 5) 2819209ff23fSmrg# define R200_TXC_ARG_B_R3_COLOR (16 << 5) 2820209ff23fSmrg# define R200_TXC_ARG_B_R3_ALPHA (17 << 5) 2821209ff23fSmrg# define R200_TXC_ARG_B_R4_COLOR (18 << 5) 2822209ff23fSmrg# define R200_TXC_ARG_B_R4_ALPHA (19 << 5) 2823209ff23fSmrg# define R200_TXC_ARG_B_R5_COLOR (20 << 5) 2824209ff23fSmrg# define R200_TXC_ARG_B_R5_ALPHA (21 << 5) 2825209ff23fSmrg# define R200_TXC_ARG_B_TFACTOR1_COLOR (26 << 5) 2826209ff23fSmrg# define R200_TXC_ARG_B_TFACTOR1_ALPHA (27 << 5) 2827209ff23fSmrg# define R200_TXC_ARG_B_MASK (31 << 5) 2828209ff23fSmrg# define R200_TXC_ARG_B_SHIFT 5 2829209ff23fSmrg# define R200_TXC_ARG_C_ZERO (0 << 10) 2830209ff23fSmrg# define R200_TXC_ARG_C_CURRENT_COLOR (2 << 10) 2831209ff23fSmrg# define R200_TXC_ARG_C_CURRENT_ALPHA (3 << 10) 2832209ff23fSmrg# define R200_TXC_ARG_C_DIFFUSE_COLOR (4 << 10) 2833209ff23fSmrg# define R200_TXC_ARG_C_DIFFUSE_ALPHA (5 << 10) 2834209ff23fSmrg# define R200_TXC_ARG_C_SPECULAR_COLOR (6 << 10) 2835209ff23fSmrg# define R200_TXC_ARG_C_SPECULAR_ALPHA (7 << 10) 2836209ff23fSmrg# define R200_TXC_ARG_C_TFACTOR_COLOR (8 << 10) 2837209ff23fSmrg# define R200_TXC_ARG_C_TFACTOR_ALPHA (9 << 10) 2838209ff23fSmrg# define R200_TXC_ARG_C_R0_COLOR (10 << 10) 2839209ff23fSmrg# define R200_TXC_ARG_C_R0_ALPHA (11 << 10) 2840209ff23fSmrg# define R200_TXC_ARG_C_R1_COLOR (12 << 10) 2841209ff23fSmrg# define R200_TXC_ARG_C_R1_ALPHA (13 << 10) 2842209ff23fSmrg# define R200_TXC_ARG_C_R2_COLOR (14 << 10) 2843209ff23fSmrg# define R200_TXC_ARG_C_R2_ALPHA (15 << 10) 2844209ff23fSmrg# define R200_TXC_ARG_C_R3_COLOR (16 << 10) 2845209ff23fSmrg# define R200_TXC_ARG_C_R3_ALPHA (17 << 10) 2846209ff23fSmrg# define R200_TXC_ARG_C_R4_COLOR (18 << 10) 2847209ff23fSmrg# define R200_TXC_ARG_C_R4_ALPHA (19 << 10) 2848209ff23fSmrg# define R200_TXC_ARG_C_R5_COLOR (20 << 10) 2849209ff23fSmrg# define R200_TXC_ARG_C_R5_ALPHA (21 << 10) 2850209ff23fSmrg# define R200_TXC_ARG_C_TFACTOR1_COLOR (26 << 10) 2851209ff23fSmrg# define R200_TXC_ARG_C_TFACTOR1_ALPHA (27 << 10) 2852209ff23fSmrg# define R200_TXC_ARG_C_MASK (31 << 10) 2853209ff23fSmrg# define R200_TXC_ARG_C_SHIFT 10 2854209ff23fSmrg# define R200_TXC_COMP_ARG_A (1 << 16) 2855209ff23fSmrg# define R200_TXC_COMP_ARG_A_SHIFT (16) 2856209ff23fSmrg# define R200_TXC_BIAS_ARG_A (1 << 17) 2857209ff23fSmrg# define R200_TXC_SCALE_ARG_A (1 << 18) 2858209ff23fSmrg# define R200_TXC_NEG_ARG_A (1 << 19) 2859209ff23fSmrg# define R200_TXC_COMP_ARG_B (1 << 20) 2860209ff23fSmrg# define R200_TXC_COMP_ARG_B_SHIFT (20) 2861209ff23fSmrg# define R200_TXC_BIAS_ARG_B (1 << 21) 2862209ff23fSmrg# define R200_TXC_SCALE_ARG_B (1 << 22) 2863209ff23fSmrg# define R200_TXC_NEG_ARG_B (1 << 23) 2864209ff23fSmrg# define R200_TXC_COMP_ARG_C (1 << 24) 2865209ff23fSmrg# define R200_TXC_COMP_ARG_C_SHIFT (24) 2866209ff23fSmrg# define R200_TXC_BIAS_ARG_C (1 << 25) 2867209ff23fSmrg# define R200_TXC_SCALE_ARG_C (1 << 26) 2868209ff23fSmrg# define R200_TXC_NEG_ARG_C (1 << 27) 2869209ff23fSmrg# define R200_TXC_OP_MADD (0 << 28) 2870209ff23fSmrg# define R200_TXC_OP_CND0 (2 << 28) 2871209ff23fSmrg# define R200_TXC_OP_LERP (3 << 28) 2872209ff23fSmrg# define R200_TXC_OP_DOT3 (4 << 28) 2873209ff23fSmrg# define R200_TXC_OP_DOT4 (5 << 28) 2874209ff23fSmrg# define R200_TXC_OP_CONDITIONAL (6 << 28) 2875209ff23fSmrg# define R200_TXC_OP_DOT2_ADD (7 << 28) 2876209ff23fSmrg# define R200_TXC_OP_MASK (7 << 28) 2877209ff23fSmrg#define R200_PP_TXCBLEND2_0 0x2f04 2878209ff23fSmrg# define R200_TXC_TFACTOR_SEL_SHIFT 0 2879209ff23fSmrg# define R200_TXC_TFACTOR_SEL_MASK 0x7 2880209ff23fSmrg# define R200_TXC_TFACTOR1_SEL_SHIFT 4 2881209ff23fSmrg# define R200_TXC_TFACTOR1_SEL_MASK (0x7 << 4) 2882209ff23fSmrg# define R200_TXC_SCALE_SHIFT 8 2883209ff23fSmrg# define R200_TXC_SCALE_MASK (7 << 8) 2884209ff23fSmrg# define R200_TXC_SCALE_1X (0 << 8) 2885209ff23fSmrg# define R200_TXC_SCALE_2X (1 << 8) 2886209ff23fSmrg# define R200_TXC_SCALE_4X (2 << 8) 2887209ff23fSmrg# define R200_TXC_SCALE_8X (3 << 8) 2888209ff23fSmrg# define R200_TXC_SCALE_INV2 (5 << 8) 2889209ff23fSmrg# define R200_TXC_SCALE_INV4 (6 << 8) 2890209ff23fSmrg# define R200_TXC_SCALE_INV8 (7 << 8) 2891209ff23fSmrg# define R200_TXC_CLAMP_SHIFT 12 2892209ff23fSmrg# define R200_TXC_CLAMP_MASK (3 << 12) 2893209ff23fSmrg# define R200_TXC_CLAMP_WRAP (0 << 12) 2894209ff23fSmrg# define R200_TXC_CLAMP_0_1 (1 << 12) 2895209ff23fSmrg# define R200_TXC_CLAMP_8_8 (2 << 12) 2896209ff23fSmrg# define R200_TXC_OUTPUT_REG_MASK (7 << 16) 2897209ff23fSmrg# define R200_TXC_OUTPUT_REG_NONE (0 << 16) 2898209ff23fSmrg# define R200_TXC_OUTPUT_REG_R0 (1 << 16) 2899209ff23fSmrg# define R200_TXC_OUTPUT_REG_R1 (2 << 16) 2900209ff23fSmrg# define R200_TXC_OUTPUT_REG_R2 (3 << 16) 2901209ff23fSmrg# define R200_TXC_OUTPUT_REG_R3 (4 << 16) 2902209ff23fSmrg# define R200_TXC_OUTPUT_REG_R4 (5 << 16) 2903209ff23fSmrg# define R200_TXC_OUTPUT_REG_R5 (6 << 16) 2904209ff23fSmrg# define R200_TXC_OUTPUT_MASK_MASK (7 << 20) 2905209ff23fSmrg# define R200_TXC_OUTPUT_MASK_RGB (0 << 20) 2906209ff23fSmrg# define R200_TXC_OUTPUT_MASK_RG (1 << 20) 2907209ff23fSmrg# define R200_TXC_OUTPUT_MASK_RB (2 << 20) 2908209ff23fSmrg# define R200_TXC_OUTPUT_MASK_R (3 << 20) 2909209ff23fSmrg# define R200_TXC_OUTPUT_MASK_GB (4 << 20) 2910209ff23fSmrg# define R200_TXC_OUTPUT_MASK_G (5 << 20) 2911209ff23fSmrg# define R200_TXC_OUTPUT_MASK_B (6 << 20) 2912209ff23fSmrg# define R200_TXC_OUTPUT_MASK_NONE (7 << 20) 2913209ff23fSmrg# define R200_TXC_REPL_NORMAL 0 2914209ff23fSmrg# define R200_TXC_REPL_RED 1 2915209ff23fSmrg# define R200_TXC_REPL_GREEN 2 2916209ff23fSmrg# define R200_TXC_REPL_BLUE 3 2917209ff23fSmrg# define R200_TXC_REPL_ARG_A_SHIFT 26 2918209ff23fSmrg# define R200_TXC_REPL_ARG_A_MASK (3 << 26) 2919209ff23fSmrg# define R200_TXC_REPL_ARG_B_SHIFT 28 2920209ff23fSmrg# define R200_TXC_REPL_ARG_B_MASK (3 << 28) 2921209ff23fSmrg# define R200_TXC_REPL_ARG_C_SHIFT 30 2922209ff23fSmrg# define R200_TXC_REPL_ARG_C_MASK (3 << 30) 2923209ff23fSmrg#define R200_PP_TXABLEND_0 0x2f08 2924209ff23fSmrg# define R200_TXA_ARG_A_ZERO (0) 2925209ff23fSmrg# define R200_TXA_ARG_A_CURRENT_ALPHA (2) /* guess */ 2926209ff23fSmrg# define R200_TXA_ARG_A_CURRENT_BLUE (3) /* guess */ 2927209ff23fSmrg# define R200_TXA_ARG_A_DIFFUSE_ALPHA (4) 2928209ff23fSmrg# define R200_TXA_ARG_A_DIFFUSE_BLUE (5) 2929209ff23fSmrg# define R200_TXA_ARG_A_SPECULAR_ALPHA (6) 2930209ff23fSmrg# define R200_TXA_ARG_A_SPECULAR_BLUE (7) 2931209ff23fSmrg# define R200_TXA_ARG_A_TFACTOR_ALPHA (8) 2932209ff23fSmrg# define R200_TXA_ARG_A_TFACTOR_BLUE (9) 2933209ff23fSmrg# define R200_TXA_ARG_A_R0_ALPHA (10) 2934209ff23fSmrg# define R200_TXA_ARG_A_R0_BLUE (11) 2935209ff23fSmrg# define R200_TXA_ARG_A_R1_ALPHA (12) 2936209ff23fSmrg# define R200_TXA_ARG_A_R1_BLUE (13) 2937209ff23fSmrg# define R200_TXA_ARG_A_R2_ALPHA (14) 2938209ff23fSmrg# define R200_TXA_ARG_A_R2_BLUE (15) 2939209ff23fSmrg# define R200_TXA_ARG_A_R3_ALPHA (16) 2940209ff23fSmrg# define R200_TXA_ARG_A_R3_BLUE (17) 2941209ff23fSmrg# define R200_TXA_ARG_A_R4_ALPHA (18) 2942209ff23fSmrg# define R200_TXA_ARG_A_R4_BLUE (19) 2943209ff23fSmrg# define R200_TXA_ARG_A_R5_ALPHA (20) 2944209ff23fSmrg# define R200_TXA_ARG_A_R5_BLUE (21) 2945209ff23fSmrg# define R200_TXA_ARG_A_TFACTOR1_ALPHA (26) 2946209ff23fSmrg# define R200_TXA_ARG_A_TFACTOR1_BLUE (27) 2947209ff23fSmrg# define R200_TXA_ARG_A_MASK (31 << 0) 2948209ff23fSmrg# define R200_TXA_ARG_A_SHIFT 0 2949209ff23fSmrg# define R200_TXA_ARG_B_ZERO (0 << 5) 2950209ff23fSmrg# define R200_TXA_ARG_B_CURRENT_ALPHA (2 << 5) /* guess */ 2951209ff23fSmrg# define R200_TXA_ARG_B_CURRENT_BLUE (3 << 5) /* guess */ 2952209ff23fSmrg# define R200_TXA_ARG_B_DIFFUSE_ALPHA (4 << 5) 2953209ff23fSmrg# define R200_TXA_ARG_B_DIFFUSE_BLUE (5 << 5) 2954209ff23fSmrg# define R200_TXA_ARG_B_SPECULAR_ALPHA (6 << 5) 2955209ff23fSmrg# define R200_TXA_ARG_B_SPECULAR_BLUE (7 << 5) 2956209ff23fSmrg# define R200_TXA_ARG_B_TFACTOR_ALPHA (8 << 5) 2957209ff23fSmrg# define R200_TXA_ARG_B_TFACTOR_BLUE (9 << 5) 2958209ff23fSmrg# define R200_TXA_ARG_B_R0_ALPHA (10 << 5) 2959209ff23fSmrg# define R200_TXA_ARG_B_R0_BLUE (11 << 5) 2960209ff23fSmrg# define R200_TXA_ARG_B_R1_ALPHA (12 << 5) 2961209ff23fSmrg# define R200_TXA_ARG_B_R1_BLUE (13 << 5) 2962209ff23fSmrg# define R200_TXA_ARG_B_R2_ALPHA (14 << 5) 2963209ff23fSmrg# define R200_TXA_ARG_B_R2_BLUE (15 << 5) 2964209ff23fSmrg# define R200_TXA_ARG_B_R3_ALPHA (16 << 5) 2965209ff23fSmrg# define R200_TXA_ARG_B_R3_BLUE (17 << 5) 2966209ff23fSmrg# define R200_TXA_ARG_B_R4_ALPHA (18 << 5) 2967209ff23fSmrg# define R200_TXA_ARG_B_R4_BLUE (19 << 5) 2968209ff23fSmrg# define R200_TXA_ARG_B_R5_ALPHA (20 << 5) 2969209ff23fSmrg# define R200_TXA_ARG_B_R5_BLUE (21 << 5) 2970209ff23fSmrg# define R200_TXA_ARG_B_TFACTOR1_ALPHA (26 << 5) 2971209ff23fSmrg# define R200_TXA_ARG_B_TFACTOR1_BLUE (27 << 5) 2972209ff23fSmrg# define R200_TXA_ARG_B_MASK (31 << 5) 2973209ff23fSmrg# define R200_TXA_ARG_B_SHIFT 5 2974209ff23fSmrg# define R200_TXA_ARG_C_ZERO (0 << 10) 2975209ff23fSmrg# define R200_TXA_ARG_C_CURRENT_ALPHA (2 << 10) /* guess */ 2976209ff23fSmrg# define R200_TXA_ARG_C_CURRENT_BLUE (3 << 10) /* guess */ 2977209ff23fSmrg# define R200_TXA_ARG_C_DIFFUSE_ALPHA (4 << 10) 2978209ff23fSmrg# define R200_TXA_ARG_C_DIFFUSE_BLUE (5 << 10) 2979209ff23fSmrg# define R200_TXA_ARG_C_SPECULAR_ALPHA (6 << 10) 2980209ff23fSmrg# define R200_TXA_ARG_C_SPECULAR_BLUE (7 << 10) 2981209ff23fSmrg# define R200_TXA_ARG_C_TFACTOR_ALPHA (8 << 10) 2982209ff23fSmrg# define R200_TXA_ARG_C_TFACTOR_BLUE (9 << 10) 2983209ff23fSmrg# define R200_TXA_ARG_C_R0_ALPHA (10 << 10) 2984209ff23fSmrg# define R200_TXA_ARG_C_R0_BLUE (11 << 10) 2985209ff23fSmrg# define R200_TXA_ARG_C_R1_ALPHA (12 << 10) 2986209ff23fSmrg# define R200_TXA_ARG_C_R1_BLUE (13 << 10) 2987209ff23fSmrg# define R200_TXA_ARG_C_R2_ALPHA (14 << 10) 2988209ff23fSmrg# define R200_TXA_ARG_C_R2_BLUE (15 << 10) 2989209ff23fSmrg# define R200_TXA_ARG_C_R3_ALPHA (16 << 10) 2990209ff23fSmrg# define R200_TXA_ARG_C_R3_BLUE (17 << 10) 2991209ff23fSmrg# define R200_TXA_ARG_C_R4_ALPHA (18 << 10) 2992209ff23fSmrg# define R200_TXA_ARG_C_R4_BLUE (19 << 10) 2993209ff23fSmrg# define R200_TXA_ARG_C_R5_ALPHA (20 << 10) 2994209ff23fSmrg# define R200_TXA_ARG_C_R5_BLUE (21 << 10) 2995209ff23fSmrg# define R200_TXA_ARG_C_TFACTOR1_ALPHA (26 << 10) 2996209ff23fSmrg# define R200_TXA_ARG_C_TFACTOR1_BLUE (27 << 10) 2997209ff23fSmrg# define R200_TXA_ARG_C_MASK (31 << 10) 2998209ff23fSmrg# define R200_TXA_ARG_C_SHIFT 10 2999209ff23fSmrg# define R200_TXA_COMP_ARG_A (1 << 16) 3000209ff23fSmrg# define R200_TXA_COMP_ARG_A_SHIFT (16) 3001209ff23fSmrg# define R200_TXA_BIAS_ARG_A (1 << 17) 3002209ff23fSmrg# define R200_TXA_SCALE_ARG_A (1 << 18) 3003209ff23fSmrg# define R200_TXA_NEG_ARG_A (1 << 19) 3004209ff23fSmrg# define R200_TXA_COMP_ARG_B (1 << 20) 3005209ff23fSmrg# define R200_TXA_COMP_ARG_B_SHIFT (20) 3006209ff23fSmrg# define R200_TXA_BIAS_ARG_B (1 << 21) 3007209ff23fSmrg# define R200_TXA_SCALE_ARG_B (1 << 22) 3008209ff23fSmrg# define R200_TXA_NEG_ARG_B (1 << 23) 3009209ff23fSmrg# define R200_TXA_COMP_ARG_C (1 << 24) 3010209ff23fSmrg# define R200_TXA_COMP_ARG_C_SHIFT (24) 3011209ff23fSmrg# define R200_TXA_BIAS_ARG_C (1 << 25) 3012209ff23fSmrg# define R200_TXA_SCALE_ARG_C (1 << 26) 3013209ff23fSmrg# define R200_TXA_NEG_ARG_C (1 << 27) 3014209ff23fSmrg# define R200_TXA_OP_MADD (0 << 28) 3015209ff23fSmrg# define R200_TXA_OP_CND0 (2 << 28) 3016209ff23fSmrg# define R200_TXA_OP_LERP (3 << 28) 3017209ff23fSmrg# define R200_TXA_OP_CONDITIONAL (6 << 28) 3018209ff23fSmrg# define R200_TXA_OP_MASK (7 << 28) 3019209ff23fSmrg#define R200_PP_TXABLEND2_0 0x2f0c 3020209ff23fSmrg# define R200_TXA_TFACTOR_SEL_SHIFT 0 3021209ff23fSmrg# define R200_TXA_TFACTOR_SEL_MASK 0x7 3022209ff23fSmrg# define R200_TXA_TFACTOR1_SEL_SHIFT 4 3023209ff23fSmrg# define R200_TXA_TFACTOR1_SEL_MASK (0x7 << 4) 3024209ff23fSmrg# define R200_TXA_SCALE_SHIFT 8 3025209ff23fSmrg# define R200_TXA_SCALE_MASK (7 << 8) 3026209ff23fSmrg# define R200_TXA_SCALE_1X (0 << 8) 3027209ff23fSmrg# define R200_TXA_SCALE_2X (1 << 8) 3028209ff23fSmrg# define R200_TXA_SCALE_4X (2 << 8) 3029209ff23fSmrg# define R200_TXA_SCALE_8X (3 << 8) 3030209ff23fSmrg# define R200_TXA_SCALE_INV2 (5 << 8) 3031209ff23fSmrg# define R200_TXA_SCALE_INV4 (6 << 8) 3032209ff23fSmrg# define R200_TXA_SCALE_INV8 (7 << 8) 3033209ff23fSmrg# define R200_TXA_CLAMP_SHIFT 12 3034209ff23fSmrg# define R200_TXA_CLAMP_MASK (3 << 12) 3035209ff23fSmrg# define R200_TXA_CLAMP_WRAP (0 << 12) 3036209ff23fSmrg# define R200_TXA_CLAMP_0_1 (1 << 12) 3037209ff23fSmrg# define R200_TXA_CLAMP_8_8 (2 << 12) 3038209ff23fSmrg# define R200_TXA_OUTPUT_REG_MASK (7 << 16) 3039209ff23fSmrg# define R200_TXA_OUTPUT_REG_NONE (0 << 16) 3040209ff23fSmrg# define R200_TXA_OUTPUT_REG_R0 (1 << 16) 3041209ff23fSmrg# define R200_TXA_OUTPUT_REG_R1 (2 << 16) 3042209ff23fSmrg# define R200_TXA_OUTPUT_REG_R2 (3 << 16) 3043209ff23fSmrg# define R200_TXA_OUTPUT_REG_R3 (4 << 16) 3044209ff23fSmrg# define R200_TXA_OUTPUT_REG_R4 (5 << 16) 3045209ff23fSmrg# define R200_TXA_OUTPUT_REG_R5 (6 << 16) 3046209ff23fSmrg# define R200_TXA_DOT_ALPHA (1 << 20) 3047209ff23fSmrg# define R200_TXA_REPL_NORMAL 0 3048209ff23fSmrg# define R200_TXA_REPL_RED 1 3049209ff23fSmrg# define R200_TXA_REPL_GREEN 2 3050209ff23fSmrg# define R200_TXA_REPL_ARG_A_SHIFT 26 3051209ff23fSmrg# define R200_TXA_REPL_ARG_A_MASK (3 << 26) 3052209ff23fSmrg# define R200_TXA_REPL_ARG_B_SHIFT 28 3053209ff23fSmrg# define R200_TXA_REPL_ARG_B_MASK (3 << 28) 3054209ff23fSmrg# define R200_TXA_REPL_ARG_C_SHIFT 30 3055209ff23fSmrg# define R200_TXA_REPL_ARG_C_MASK (3 << 30) 3056b7e1c893Smrg#define R200_PP_TXCBLEND_1 0x2f10 3057b7e1c893Smrg#define R200_PP_TXCBLEND2_1 0x2f14 3058b7e1c893Smrg#define R200_PP_TXABLEND_1 0x2f18 3059b7e1c893Smrg#define R200_PP_TXABLEND2_1 0x2f1c 3060b7e1c893Smrg#define R200_PP_TXCBLEND_2 0x2f20 3061b7e1c893Smrg#define R200_PP_TXCBLEND2_2 0x2f24 3062b7e1c893Smrg#define R200_PP_TXABLEND_2 0x2f28 3063b7e1c893Smrg#define R200_PP_TXABLEND2_2 0x2f2c 3064b7e1c893Smrg#define R200_PP_TXCBLEND_3 0x2f30 3065b7e1c893Smrg#define R200_PP_TXCBLEND2_3 0x2f34 3066b7e1c893Smrg#define R200_PP_TXABLEND_3 0x2f38 3067b7e1c893Smrg#define R200_PP_TXABLEND2_3 0x2f3c 3068209ff23fSmrg 3069209ff23fSmrg#define R200_SE_VTX_FMT_0 0x2088 3070209ff23fSmrg# define R200_VTX_XY 0 /* always have xy */ 3071209ff23fSmrg# define R200_VTX_Z0 (1<<0) 3072209ff23fSmrg# define R200_VTX_W0 (1<<1) 3073209ff23fSmrg# define R200_VTX_WEIGHT_COUNT_SHIFT (2) 3074209ff23fSmrg# define R200_VTX_PV_MATRIX_SEL (1<<5) 3075209ff23fSmrg# define R200_VTX_N0 (1<<6) 3076209ff23fSmrg# define R200_VTX_POINT_SIZE (1<<7) 3077209ff23fSmrg# define R200_VTX_DISCRETE_FOG (1<<8) 3078209ff23fSmrg# define R200_VTX_SHININESS_0 (1<<9) 3079209ff23fSmrg# define R200_VTX_SHININESS_1 (1<<10) 3080209ff23fSmrg# define R200_VTX_COLOR_NOT_PRESENT 0 3081209ff23fSmrg# define R200_VTX_PK_RGBA 1 3082209ff23fSmrg# define R200_VTX_FP_RGB 2 3083209ff23fSmrg# define R200_VTX_FP_RGBA 3 3084209ff23fSmrg# define R200_VTX_COLOR_MASK 3 3085209ff23fSmrg# define R200_VTX_COLOR_0_SHIFT 11 3086209ff23fSmrg# define R200_VTX_COLOR_1_SHIFT 13 3087209ff23fSmrg# define R200_VTX_COLOR_2_SHIFT 15 3088209ff23fSmrg# define R200_VTX_COLOR_3_SHIFT 17 3089209ff23fSmrg# define R200_VTX_COLOR_4_SHIFT 19 3090209ff23fSmrg# define R200_VTX_COLOR_5_SHIFT 21 3091209ff23fSmrg# define R200_VTX_COLOR_6_SHIFT 23 3092209ff23fSmrg# define R200_VTX_COLOR_7_SHIFT 25 3093209ff23fSmrg# define R200_VTX_XY1 (1<<28) 3094209ff23fSmrg# define R200_VTX_Z1 (1<<29) 3095209ff23fSmrg# define R200_VTX_W1 (1<<30) 3096209ff23fSmrg# define R200_VTX_N1 (1<<31) 3097209ff23fSmrg#define R200_SE_VTX_FMT_1 0x208c 3098209ff23fSmrg# define R200_VTX_TEX0_COMP_CNT_SHIFT 0 3099209ff23fSmrg# define R200_VTX_TEX1_COMP_CNT_SHIFT 3 3100209ff23fSmrg# define R200_VTX_TEX2_COMP_CNT_SHIFT 6 3101209ff23fSmrg# define R200_VTX_TEX3_COMP_CNT_SHIFT 9 3102209ff23fSmrg# define R200_VTX_TEX4_COMP_CNT_SHIFT 12 3103209ff23fSmrg# define R200_VTX_TEX5_COMP_CNT_SHIFT 15 3104209ff23fSmrg 3105209ff23fSmrg#define R200_SE_TCL_OUTPUT_VTX_FMT_0 0x2090 3106209ff23fSmrg#define R200_SE_TCL_OUTPUT_VTX_FMT_1 0x2094 3107209ff23fSmrg#define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250 3108209ff23fSmrg# define R200_OUTPUT_XYZW (1<<0) 3109209ff23fSmrg# define R200_OUTPUT_COLOR_0 (1<<8) 3110209ff23fSmrg# define R200_OUTPUT_COLOR_1 (1<<9) 3111209ff23fSmrg# define R200_OUTPUT_TEX_0 (1<<16) 3112209ff23fSmrg# define R200_OUTPUT_TEX_1 (1<<17) 3113209ff23fSmrg# define R200_OUTPUT_TEX_2 (1<<18) 3114209ff23fSmrg# define R200_OUTPUT_TEX_3 (1<<19) 3115209ff23fSmrg# define R200_OUTPUT_TEX_4 (1<<20) 3116209ff23fSmrg# define R200_OUTPUT_TEX_5 (1<<21) 3117209ff23fSmrg# define R200_OUTPUT_TEX_MASK (0x3f<<16) 3118209ff23fSmrg# define R200_OUTPUT_DISCRETE_FOG (1<<24) 3119209ff23fSmrg# define R200_OUTPUT_PT_SIZE (1<<25) 3120209ff23fSmrg# define R200_FORCE_INORDER_PROC (1<<31) 3121209ff23fSmrg#define R200_PP_CNTL_X 0x2cc4 3122209ff23fSmrg#define R200_PP_TXMULTI_CTL_0 0x2c1c 3123209ff23fSmrg#define R200_SE_VTX_STATE_CNTL 0x2180 3124209ff23fSmrg# define R200_UPDATE_USER_COLOR_0_ENA_MASK (1<<16) 3125209ff23fSmrg 3126209ff23fSmrg /* Registers for CP and Microcode Engine */ 3127209ff23fSmrg#define RADEON_CP_ME_RAM_ADDR 0x07d4 3128209ff23fSmrg#define RADEON_CP_ME_RAM_RADDR 0x07d8 3129209ff23fSmrg#define RADEON_CP_ME_RAM_DATAH 0x07dc 3130209ff23fSmrg#define RADEON_CP_ME_RAM_DATAL 0x07e0 3131209ff23fSmrg 3132209ff23fSmrg#define RADEON_CP_RB_BASE 0x0700 3133209ff23fSmrg#define RADEON_CP_RB_CNTL 0x0704 3134209ff23fSmrg#define RADEON_CP_RB_RPTR_ADDR 0x070c 3135209ff23fSmrg#define RADEON_CP_RB_RPTR 0x0710 3136209ff23fSmrg#define RADEON_CP_RB_WPTR 0x0714 3137209ff23fSmrg 3138209ff23fSmrg#define RADEON_CP_IB_BASE 0x0738 3139209ff23fSmrg#define RADEON_CP_IB_BUFSZ 0x073c 3140209ff23fSmrg 3141209ff23fSmrg#define RADEON_CP_CSQ_CNTL 0x0740 3142209ff23fSmrg# define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0) 3143209ff23fSmrg# define RADEON_CSQ_PRIDIS_INDDIS (0 << 28) 3144209ff23fSmrg# define RADEON_CSQ_PRIPIO_INDDIS (1 << 28) 3145209ff23fSmrg# define RADEON_CSQ_PRIBM_INDDIS (2 << 28) 3146209ff23fSmrg# define RADEON_CSQ_PRIPIO_INDBM (3 << 28) 3147209ff23fSmrg# define RADEON_CSQ_PRIBM_INDBM (4 << 28) 3148209ff23fSmrg# define RADEON_CSQ_PRIPIO_INDPIO (15 << 28) 3149209ff23fSmrg#define RADEON_CP_CSQ_STAT 0x07f8 3150209ff23fSmrg# define RADEON_CSQ_RPTR_PRIMARY_MASK (0xff << 0) 3151209ff23fSmrg# define RADEON_CSQ_WPTR_PRIMARY_MASK (0xff << 8) 3152209ff23fSmrg# define RADEON_CSQ_RPTR_INDIRECT_MASK (0xff << 16) 3153209ff23fSmrg# define RADEON_CSQ_WPTR_INDIRECT_MASK (0xff << 24) 3154209ff23fSmrg#define RADEON_CP_CSQ_ADDR 0x07f0 3155209ff23fSmrg#define RADEON_CP_CSQ_DATA 0x07f4 3156209ff23fSmrg#define RADEON_CP_CSQ_APER_PRIMARY 0x1000 3157209ff23fSmrg#define RADEON_CP_CSQ_APER_INDIRECT 0x1300 3158209ff23fSmrg 3159209ff23fSmrg#define RADEON_CP_RB_WPTR_DELAY 0x0718 3160209ff23fSmrg# define RADEON_PRE_WRITE_TIMER_SHIFT 0 3161209ff23fSmrg# define RADEON_PRE_WRITE_LIMIT_SHIFT 23 3162209ff23fSmrg 3163209ff23fSmrg#define RADEON_AIC_CNTL 0x01d0 3164209ff23fSmrg# define RADEON_PCIGART_TRANSLATE_EN (1 << 0) 3165209ff23fSmrg#define RADEON_AIC_LO_ADDR 0x01dc 3166209ff23fSmrg 3167209ff23fSmrg 3168209ff23fSmrg 3169209ff23fSmrg /* Constants */ 3170209ff23fSmrg#define RADEON_LAST_FRAME_REG RADEON_GUI_SCRATCH_REG0 3171209ff23fSmrg#define RADEON_LAST_CLEAR_REG RADEON_GUI_SCRATCH_REG2 3172209ff23fSmrg 3173209ff23fSmrg 3174209ff23fSmrg 3175209ff23fSmrg /* CP packet types */ 3176209ff23fSmrg#define RADEON_CP_PACKET0 0x00000000 3177209ff23fSmrg#define RADEON_CP_PACKET1 0x40000000 3178209ff23fSmrg#define RADEON_CP_PACKET2 0x80000000 3179209ff23fSmrg#define RADEON_CP_PACKET3 0xC0000000 3180209ff23fSmrg# define RADEON_CP_PACKET_MASK 0xC0000000 3181209ff23fSmrg# define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000 3182209ff23fSmrg# define RADEON_CP_PACKET_MAX_DWORDS (1 << 12) 3183209ff23fSmrg# define RADEON_CP_PACKET0_REG_MASK 0x000007ff 3184209ff23fSmrg# define RADEON_CP_PACKET1_REG0_MASK 0x000007ff 3185209ff23fSmrg# define RADEON_CP_PACKET1_REG1_MASK 0x003ff800 3186209ff23fSmrg 3187209ff23fSmrg#define RADEON_CP_PACKET0_ONE_REG_WR 0x00008000 3188209ff23fSmrg 3189209ff23fSmrg#define RADEON_CP_PACKET3_NOP 0xC0001000 3190209ff23fSmrg#define RADEON_CP_PACKET3_NEXT_CHAR 0xC0001900 3191209ff23fSmrg#define RADEON_CP_PACKET3_PLY_NEXTSCAN 0xC0001D00 3192209ff23fSmrg#define RADEON_CP_PACKET3_SET_SCISSORS 0xC0001E00 3193209ff23fSmrg#define RADEON_CP_PACKET3_3D_RNDR_GEN_INDX_PRIM 0xC0002300 3194209ff23fSmrg#define RADEON_CP_PACKET3_LOAD_MICROCODE 0xC0002400 3195209ff23fSmrg#define RADEON_CP_PACKET3_WAIT_FOR_IDLE 0xC0002600 3196209ff23fSmrg#define RADEON_CP_PACKET3_3D_DRAW_VBUF 0xC0002800 3197209ff23fSmrg#define RADEON_CP_PACKET3_3D_DRAW_IMMD 0xC0002900 3198209ff23fSmrg#define RADEON_CP_PACKET3_3D_DRAW_INDX 0xC0002A00 3199209ff23fSmrg#define RADEON_CP_PACKET3_LOAD_PALETTE 0xC0002C00 3200209ff23fSmrg#define R200_CP_PACKET3_3D_DRAW_IMMD_2 0xc0003500 3201209ff23fSmrg#define RADEON_CP_PACKET3_3D_LOAD_VBPNTR 0xC0002F00 3202209ff23fSmrg#define RADEON_CP_PACKET3_CNTL_PAINT 0xC0009100 3203209ff23fSmrg#define RADEON_CP_PACKET3_CNTL_BITBLT 0xC0009200 3204209ff23fSmrg#define RADEON_CP_PACKET3_CNTL_SMALLTEXT 0xC0009300 3205209ff23fSmrg#define RADEON_CP_PACKET3_CNTL_HOSTDATA_BLT 0xC0009400 3206209ff23fSmrg#define RADEON_CP_PACKET3_CNTL_POLYLINE 0xC0009500 3207209ff23fSmrg#define RADEON_CP_PACKET3_CNTL_POLYSCANLINES 0xC0009800 3208209ff23fSmrg#define RADEON_CP_PACKET3_CNTL_PAINT_MULTI 0xC0009A00 3209209ff23fSmrg#define RADEON_CP_PACKET3_CNTL_BITBLT_MULTI 0xC0009B00 3210209ff23fSmrg#define RADEON_CP_PACKET3_CNTL_TRANS_BITBLT 0xC0009C00 3211209ff23fSmrg 3212209ff23fSmrg 3213209ff23fSmrg#define RADEON_CP_VC_FRMT_XY 0x00000000 3214209ff23fSmrg#define RADEON_CP_VC_FRMT_W0 0x00000001 3215209ff23fSmrg#define RADEON_CP_VC_FRMT_FPCOLOR 0x00000002 3216209ff23fSmrg#define RADEON_CP_VC_FRMT_FPALPHA 0x00000004 3217209ff23fSmrg#define RADEON_CP_VC_FRMT_PKCOLOR 0x00000008 3218209ff23fSmrg#define RADEON_CP_VC_FRMT_FPSPEC 0x00000010 3219209ff23fSmrg#define RADEON_CP_VC_FRMT_FPFOG 0x00000020 3220209ff23fSmrg#define RADEON_CP_VC_FRMT_PKSPEC 0x00000040 3221209ff23fSmrg#define RADEON_CP_VC_FRMT_ST0 0x00000080 3222209ff23fSmrg#define RADEON_CP_VC_FRMT_ST1 0x00000100 3223209ff23fSmrg#define RADEON_CP_VC_FRMT_Q1 0x00000200 3224209ff23fSmrg#define RADEON_CP_VC_FRMT_ST2 0x00000400 3225209ff23fSmrg#define RADEON_CP_VC_FRMT_Q2 0x00000800 3226209ff23fSmrg#define RADEON_CP_VC_FRMT_ST3 0x00001000 3227209ff23fSmrg#define RADEON_CP_VC_FRMT_Q3 0x00002000 3228209ff23fSmrg#define RADEON_CP_VC_FRMT_Q0 0x00004000 3229209ff23fSmrg#define RADEON_CP_VC_FRMT_BLND_WEIGHT_CNT_MASK 0x00038000 3230209ff23fSmrg#define RADEON_CP_VC_FRMT_N0 0x00040000 3231209ff23fSmrg#define RADEON_CP_VC_FRMT_XY1 0x08000000 3232209ff23fSmrg#define RADEON_CP_VC_FRMT_Z1 0x10000000 3233209ff23fSmrg#define RADEON_CP_VC_FRMT_W1 0x20000000 3234209ff23fSmrg#define RADEON_CP_VC_FRMT_N1 0x40000000 3235209ff23fSmrg#define RADEON_CP_VC_FRMT_Z 0x80000000 3236209ff23fSmrg 3237209ff23fSmrg#define RADEON_CP_VC_CNTL_PRIM_TYPE_NONE 0x00000000 3238209ff23fSmrg#define RADEON_CP_VC_CNTL_PRIM_TYPE_POINT 0x00000001 3239209ff23fSmrg#define RADEON_CP_VC_CNTL_PRIM_TYPE_LINE 0x00000002 3240209ff23fSmrg#define RADEON_CP_VC_CNTL_PRIM_TYPE_LINE_STRIP 0x00000003 3241209ff23fSmrg#define RADEON_CP_VC_CNTL_PRIM_TYPE_TRI_LIST 0x00000004 3242209ff23fSmrg#define RADEON_CP_VC_CNTL_PRIM_TYPE_TRI_FAN 0x00000005 3243209ff23fSmrg#define RADEON_CP_VC_CNTL_PRIM_TYPE_TRI_STRIP 0x00000006 3244209ff23fSmrg#define RADEON_CP_VC_CNTL_PRIM_TYPE_TRI_TYPE_2 0x00000007 3245209ff23fSmrg#define RADEON_CP_VC_CNTL_PRIM_TYPE_RECT_LIST 0x00000008 3246209ff23fSmrg#define RADEON_CP_VC_CNTL_PRIM_TYPE_3VRT_POINT_LIST 0x00000009 3247209ff23fSmrg#define RADEON_CP_VC_CNTL_PRIM_TYPE_3VRT_LINE_LIST 0x0000000a 3248b7e1c893Smrg#define RADEON_CP_VC_CNTL_PRIM_TYPE_QUAD_LIST 0x0000000d 3249209ff23fSmrg#define RADEON_CP_VC_CNTL_PRIM_WALK_IND 0x00000010 3250209ff23fSmrg#define RADEON_CP_VC_CNTL_PRIM_WALK_LIST 0x00000020 3251209ff23fSmrg#define RADEON_CP_VC_CNTL_PRIM_WALK_RING 0x00000030 3252209ff23fSmrg#define RADEON_CP_VC_CNTL_COLOR_ORDER_BGRA 0x00000000 3253209ff23fSmrg#define RADEON_CP_VC_CNTL_COLOR_ORDER_RGBA 0x00000040 3254209ff23fSmrg#define RADEON_CP_VC_CNTL_MAOS_ENABLE 0x00000080 3255209ff23fSmrg#define RADEON_CP_VC_CNTL_VTX_FMT_NON_RADEON_MODE 0x00000000 3256209ff23fSmrg#define RADEON_CP_VC_CNTL_VTX_FMT_RADEON_MODE 0x00000100 3257209ff23fSmrg#define RADEON_CP_VC_CNTL_TCL_DISABLE 0x00000000 3258209ff23fSmrg#define RADEON_CP_VC_CNTL_TCL_ENABLE 0x00000200 3259209ff23fSmrg#define RADEON_CP_VC_CNTL_NUM_SHIFT 16 3260209ff23fSmrg 3261209ff23fSmrg#define RADEON_VS_MATRIX_0_ADDR 0 3262209ff23fSmrg#define RADEON_VS_MATRIX_1_ADDR 4 3263209ff23fSmrg#define RADEON_VS_MATRIX_2_ADDR 8 3264209ff23fSmrg#define RADEON_VS_MATRIX_3_ADDR 12 3265209ff23fSmrg#define RADEON_VS_MATRIX_4_ADDR 16 3266209ff23fSmrg#define RADEON_VS_MATRIX_5_ADDR 20 3267209ff23fSmrg#define RADEON_VS_MATRIX_6_ADDR 24 3268209ff23fSmrg#define RADEON_VS_MATRIX_7_ADDR 28 3269209ff23fSmrg#define RADEON_VS_MATRIX_8_ADDR 32 3270209ff23fSmrg#define RADEON_VS_MATRIX_9_ADDR 36 3271209ff23fSmrg#define RADEON_VS_MATRIX_10_ADDR 40 3272209ff23fSmrg#define RADEON_VS_MATRIX_11_ADDR 44 3273209ff23fSmrg#define RADEON_VS_MATRIX_12_ADDR 48 3274209ff23fSmrg#define RADEON_VS_MATRIX_13_ADDR 52 3275209ff23fSmrg#define RADEON_VS_MATRIX_14_ADDR 56 3276209ff23fSmrg#define RADEON_VS_MATRIX_15_ADDR 60 3277209ff23fSmrg#define RADEON_VS_LIGHT_AMBIENT_ADDR 64 3278209ff23fSmrg#define RADEON_VS_LIGHT_DIFFUSE_ADDR 72 3279209ff23fSmrg#define RADEON_VS_LIGHT_SPECULAR_ADDR 80 3280209ff23fSmrg#define RADEON_VS_LIGHT_DIRPOS_ADDR 88 3281209ff23fSmrg#define RADEON_VS_LIGHT_HWVSPOT_ADDR 96 3282209ff23fSmrg#define RADEON_VS_LIGHT_ATTENUATION_ADDR 104 3283209ff23fSmrg#define RADEON_VS_MATRIX_EYE2CLIP_ADDR 112 3284209ff23fSmrg#define RADEON_VS_UCP_ADDR 116 3285209ff23fSmrg#define RADEON_VS_GLOBAL_AMBIENT_ADDR 122 3286209ff23fSmrg#define RADEON_VS_FOG_PARAM_ADDR 123 3287209ff23fSmrg#define RADEON_VS_EYE_VECTOR_ADDR 124 3288209ff23fSmrg 3289209ff23fSmrg#define RADEON_SS_LIGHT_DCD_ADDR 0 3290209ff23fSmrg#define RADEON_SS_LIGHT_SPOT_EXPONENT_ADDR 8 3291209ff23fSmrg#define RADEON_SS_LIGHT_SPOT_CUTOFF_ADDR 16 3292209ff23fSmrg#define RADEON_SS_LIGHT_SPECULAR_THRESH_ADDR 24 3293209ff23fSmrg#define RADEON_SS_LIGHT_RANGE_CUTOFF_ADDR 32 3294209ff23fSmrg#define RADEON_SS_VERT_GUARD_CLIP_ADJ_ADDR 48 3295209ff23fSmrg#define RADEON_SS_VERT_GUARD_DISCARD_ADJ_ADDR 49 3296209ff23fSmrg#define RADEON_SS_HORZ_GUARD_CLIP_ADJ_ADDR 50 3297209ff23fSmrg#define RADEON_SS_HORZ_GUARD_DISCARD_ADJ_ADDR 51 3298209ff23fSmrg#define RADEON_SS_SHININESS 60 3299209ff23fSmrg 3300209ff23fSmrg#define RADEON_TV_MASTER_CNTL 0x0800 3301209ff23fSmrg# define RADEON_TV_ASYNC_RST (1 << 0) 3302209ff23fSmrg# define RADEON_CRT_ASYNC_RST (1 << 1) 3303209ff23fSmrg# define RADEON_RESTART_PHASE_FIX (1 << 3) 3304209ff23fSmrg# define RADEON_TV_FIFO_ASYNC_RST (1 << 4) 3305209ff23fSmrg# define RADEON_VIN_ASYNC_RST (1 << 5) 3306209ff23fSmrg# define RADEON_AUD_ASYNC_RST (1 << 6) 3307209ff23fSmrg# define RADEON_DVS_ASYNC_RST (1 << 7) 3308209ff23fSmrg# define RADEON_CRT_FIFO_CE_EN (1 << 9) 3309209ff23fSmrg# define RADEON_TV_FIFO_CE_EN (1 << 10) 3310209ff23fSmrg# define RADEON_RE_SYNC_NOW_SEL_MASK (3 << 14) 3311209ff23fSmrg# define RADEON_TVCLK_ALWAYS_ONb (1 << 30) 3312209ff23fSmrg# define RADEON_TV_ON (1 << 31) 3313209ff23fSmrg#define RADEON_TV_PRE_DAC_MUX_CNTL 0x0888 3314209ff23fSmrg# define RADEON_Y_RED_EN (1 << 0) 3315209ff23fSmrg# define RADEON_C_GRN_EN (1 << 1) 3316209ff23fSmrg# define RADEON_CMP_BLU_EN (1 << 2) 3317209ff23fSmrg# define RADEON_DAC_DITHER_EN (1 << 3) 3318209ff23fSmrg# define RADEON_RED_MX_FORCE_DAC_DATA (6 << 4) 3319209ff23fSmrg# define RADEON_GRN_MX_FORCE_DAC_DATA (6 << 8) 3320209ff23fSmrg# define RADEON_BLU_MX_FORCE_DAC_DATA (6 << 12) 3321209ff23fSmrg# define RADEON_TV_FORCE_DAC_DATA_SHIFT 16 3322209ff23fSmrg#define RADEON_TV_RGB_CNTL 0x0804 3323209ff23fSmrg# define RADEON_SWITCH_TO_BLUE (1 << 4) 3324209ff23fSmrg# define RADEON_RGB_DITHER_EN (1 << 5) 3325209ff23fSmrg# define RADEON_RGB_SRC_SEL_MASK (3 << 8) 3326209ff23fSmrg# define RADEON_RGB_SRC_SEL_CRTC1 (0 << 8) 3327209ff23fSmrg# define RADEON_RGB_SRC_SEL_RMX (1 << 8) 3328209ff23fSmrg# define RADEON_RGB_SRC_SEL_CRTC2 (2 << 8) 3329209ff23fSmrg# define RADEON_RGB_CONVERT_BY_PASS (1 << 10) 3330209ff23fSmrg# define RADEON_UVRAM_READ_MARGIN_SHIFT 16 3331209ff23fSmrg# define RADEON_FIFORAM_FFMACRO_READ_MARGIN_SHIFT 20 3332b7e1c893Smrg# define RADEON_RGB_ATTEN_SEL(x) ((x) << 24) 3333209ff23fSmrg# define RADEON_TVOUT_SCALE_EN (1 << 26) 3334b7e1c893Smrg# define RADEON_RGB_ATTEN_VAL(x) ((x) << 28) 3335209ff23fSmrg#define RADEON_TV_SYNC_CNTL 0x0808 3336209ff23fSmrg# define RADEON_SYNC_OE (1 << 0) 3337209ff23fSmrg# define RADEON_SYNC_OUT (1 << 1) 3338209ff23fSmrg# define RADEON_SYNC_IN (1 << 2) 3339209ff23fSmrg# define RADEON_SYNC_PUB (1 << 3) 3340209ff23fSmrg# define RADEON_SYNC_PD (1 << 4) 3341209ff23fSmrg# define RADEON_TV_SYNC_IO_DRIVE (1 << 5) 3342209ff23fSmrg#define RADEON_TV_HTOTAL 0x080c 3343209ff23fSmrg#define RADEON_TV_HDISP 0x0810 3344209ff23fSmrg#define RADEON_TV_HSTART 0x0818 3345209ff23fSmrg#define RADEON_TV_HCOUNT 0x081C 3346209ff23fSmrg#define RADEON_TV_VTOTAL 0x0820 3347209ff23fSmrg#define RADEON_TV_VDISP 0x0824 3348209ff23fSmrg#define RADEON_TV_VCOUNT 0x0828 3349209ff23fSmrg#define RADEON_TV_FTOTAL 0x082c 3350209ff23fSmrg#define RADEON_TV_FCOUNT 0x0830 3351209ff23fSmrg#define RADEON_TV_FRESTART 0x0834 3352209ff23fSmrg#define RADEON_TV_HRESTART 0x0838 3353209ff23fSmrg#define RADEON_TV_VRESTART 0x083c 3354209ff23fSmrg#define RADEON_TV_HOST_READ_DATA 0x0840 3355209ff23fSmrg#define RADEON_TV_HOST_WRITE_DATA 0x0844 3356209ff23fSmrg#define RADEON_TV_HOST_RD_WT_CNTL 0x0848 3357209ff23fSmrg# define RADEON_HOST_FIFO_RD (1 << 12) 3358209ff23fSmrg# define RADEON_HOST_FIFO_RD_ACK (1 << 13) 3359209ff23fSmrg# define RADEON_HOST_FIFO_WT (1 << 14) 3360209ff23fSmrg# define RADEON_HOST_FIFO_WT_ACK (1 << 15) 3361209ff23fSmrg#define RADEON_TV_VSCALER_CNTL1 0x084c 3362209ff23fSmrg# define RADEON_UV_INC_MASK 0xffff 3363209ff23fSmrg# define RADEON_UV_INC_SHIFT 0 3364209ff23fSmrg# define RADEON_Y_W_EN (1 << 24) 3365209ff23fSmrg# define RADEON_RESTART_FIELD (1 << 29) /* restart on field 0 */ 3366209ff23fSmrg# define RADEON_Y_DEL_W_SIG_SHIFT 26 3367209ff23fSmrg#define RADEON_TV_TIMING_CNTL 0x0850 3368209ff23fSmrg# define RADEON_H_INC_MASK 0xfff 3369209ff23fSmrg# define RADEON_H_INC_SHIFT 0 3370209ff23fSmrg# define RADEON_REQ_Y_FIRST (1 << 19) 3371209ff23fSmrg# define RADEON_FORCE_BURST_ALWAYS (1 << 21) 3372209ff23fSmrg# define RADEON_UV_POST_SCALE_BYPASS (1 << 23) 3373209ff23fSmrg# define RADEON_UV_OUTPUT_POST_SCALE_SHIFT 24 3374209ff23fSmrg#define RADEON_TV_VSCALER_CNTL2 0x0854 3375209ff23fSmrg# define RADEON_DITHER_MODE (1 << 0) 3376209ff23fSmrg# define RADEON_Y_OUTPUT_DITHER_EN (1 << 1) 3377209ff23fSmrg# define RADEON_UV_OUTPUT_DITHER_EN (1 << 2) 3378209ff23fSmrg# define RADEON_UV_TO_BUF_DITHER_EN (1 << 3) 3379209ff23fSmrg#define RADEON_TV_Y_FALL_CNTL 0x0858 3380209ff23fSmrg# define RADEON_Y_FALL_PING_PONG (1 << 16) 3381209ff23fSmrg# define RADEON_Y_COEF_EN (1 << 17) 3382209ff23fSmrg#define RADEON_TV_Y_RISE_CNTL 0x085c 3383209ff23fSmrg# define RADEON_Y_RISE_PING_PONG (1 << 16) 3384209ff23fSmrg#define RADEON_TV_Y_SAW_TOOTH_CNTL 0x0860 3385209ff23fSmrg#define RADEON_TV_UPSAMP_AND_GAIN_CNTL 0x0864 3386209ff23fSmrg# define RADEON_YUPSAMP_EN (1 << 0) 3387209ff23fSmrg# define RADEON_UVUPSAMP_EN (1 << 2) 3388209ff23fSmrg#define RADEON_TV_GAIN_LIMIT_SETTINGS 0x0868 3389209ff23fSmrg# define RADEON_Y_GAIN_LIMIT_SHIFT 0 3390209ff23fSmrg# define RADEON_UV_GAIN_LIMIT_SHIFT 16 3391209ff23fSmrg#define RADEON_TV_LINEAR_GAIN_SETTINGS 0x086c 3392209ff23fSmrg# define RADEON_Y_GAIN_SHIFT 0 3393209ff23fSmrg# define RADEON_UV_GAIN_SHIFT 16 3394209ff23fSmrg#define RADEON_TV_MODULATOR_CNTL1 0x0870 3395209ff23fSmrg# define RADEON_YFLT_EN (1 << 2) 3396209ff23fSmrg# define RADEON_UVFLT_EN (1 << 3) 3397209ff23fSmrg# define RADEON_ALT_PHASE_EN (1 << 6) 3398209ff23fSmrg# define RADEON_SYNC_TIP_LEVEL (1 << 7) 3399209ff23fSmrg# define RADEON_BLANK_LEVEL_SHIFT 8 3400209ff23fSmrg# define RADEON_SET_UP_LEVEL_SHIFT 16 3401209ff23fSmrg# define RADEON_SLEW_RATE_LIMIT (1 << 23) 3402209ff23fSmrg# define RADEON_CY_FILT_BLEND_SHIFT 28 3403209ff23fSmrg#define RADEON_TV_MODULATOR_CNTL2 0x0874 3404209ff23fSmrg# define RADEON_TV_U_BURST_LEVEL_MASK 0x1ff 3405209ff23fSmrg# define RADEON_TV_V_BURST_LEVEL_MASK 0x1ff 3406209ff23fSmrg# define RADEON_TV_V_BURST_LEVEL_SHIFT 16 3407209ff23fSmrg#define RADEON_TV_CRC_CNTL 0x0890 3408209ff23fSmrg#define RADEON_TV_UV_ADR 0x08ac 3409209ff23fSmrg# define RADEON_MAX_UV_ADR_MASK 0x000000ff 3410209ff23fSmrg# define RADEON_MAX_UV_ADR_SHIFT 0 3411209ff23fSmrg# define RADEON_TABLE1_BOT_ADR_MASK 0x0000ff00 3412209ff23fSmrg# define RADEON_TABLE1_BOT_ADR_SHIFT 8 3413209ff23fSmrg# define RADEON_TABLE3_TOP_ADR_MASK 0x00ff0000 3414209ff23fSmrg# define RADEON_TABLE3_TOP_ADR_SHIFT 16 3415209ff23fSmrg# define RADEON_HCODE_TABLE_SEL_MASK 0x06000000 3416209ff23fSmrg# define RADEON_HCODE_TABLE_SEL_SHIFT 25 3417209ff23fSmrg# define RADEON_VCODE_TABLE_SEL_MASK 0x18000000 3418209ff23fSmrg# define RADEON_VCODE_TABLE_SEL_SHIFT 27 3419209ff23fSmrg# define RADEON_TV_MAX_FIFO_ADDR 0x1a7 3420209ff23fSmrg# define RADEON_TV_MAX_FIFO_ADDR_INTERNAL 0x1ff 3421209ff23fSmrg#define RADEON_TV_PLL_FINE_CNTL 0x0020 /* PLL */ 3422209ff23fSmrg#define RADEON_TV_PLL_CNTL 0x0021 /* PLL */ 3423209ff23fSmrg# define RADEON_TV_M0LO_MASK 0xff 3424209ff23fSmrg# define RADEON_TV_M0HI_MASK 0x7 3425209ff23fSmrg# define RADEON_TV_M0HI_SHIFT 18 3426209ff23fSmrg# define RADEON_TV_N0LO_MASK 0x1ff 3427209ff23fSmrg# define RADEON_TV_N0LO_SHIFT 8 3428209ff23fSmrg# define RADEON_TV_N0HI_MASK 0x3 3429209ff23fSmrg# define RADEON_TV_N0HI_SHIFT 21 3430209ff23fSmrg# define RADEON_TV_P_MASK 0xf 3431209ff23fSmrg# define RADEON_TV_P_SHIFT 24 3432209ff23fSmrg# define RADEON_TV_SLIP_EN (1 << 23) 3433209ff23fSmrg# define RADEON_TV_DTO_EN (1 << 28) 3434209ff23fSmrg#define RADEON_TV_PLL_CNTL1 0x0022 /* PLL */ 3435209ff23fSmrg# define RADEON_TVPLL_RESET (1 << 1) 3436209ff23fSmrg# define RADEON_TVPLL_SLEEP (1 << 3) 3437209ff23fSmrg# define RADEON_TVPLL_REFCLK_SEL (1 << 4) 3438209ff23fSmrg# define RADEON_TVPCP_SHIFT 8 3439209ff23fSmrg# define RADEON_TVPCP_MASK (7 << 8) 3440209ff23fSmrg# define RADEON_TVPVG_SHIFT 11 3441209ff23fSmrg# define RADEON_TVPVG_MASK (7 << 11) 3442209ff23fSmrg# define RADEON_TVPDC_SHIFT 14 3443209ff23fSmrg# define RADEON_TVPDC_MASK (3 << 14) 3444209ff23fSmrg# define RADEON_TVPLL_TEST_DIS (1 << 31) 3445209ff23fSmrg# define RADEON_TVCLK_SRC_SEL_TVPLL (1 << 30) 3446209ff23fSmrg 3447209ff23fSmrg#define RS400_DISP2_REQ_CNTL1 0xe30 3448209ff23fSmrg# define RS400_DISP2_START_REQ_LEVEL_SHIFT 0 3449209ff23fSmrg# define RS400_DISP2_START_REQ_LEVEL_MASK 0x3ff 3450209ff23fSmrg# define RS400_DISP2_STOP_REQ_LEVEL_SHIFT 12 3451209ff23fSmrg# define RS400_DISP2_STOP_REQ_LEVEL_MASK 0x3ff 3452209ff23fSmrg# define RS400_DISP2_ALLOW_FID_LEVEL_SHIFT 22 3453209ff23fSmrg# define RS400_DISP2_ALLOW_FID_LEVEL_MASK 0x3ff 3454209ff23fSmrg#define RS400_DISP2_REQ_CNTL2 0xe34 3455209ff23fSmrg# define RS400_DISP2_CRITICAL_POINT_START_SHIFT 12 3456209ff23fSmrg# define RS400_DISP2_CRITICAL_POINT_START_MASK 0x3ff 3457209ff23fSmrg# define RS400_DISP2_CRITICAL_POINT_STOP_SHIFT 22 3458209ff23fSmrg# define RS400_DISP2_CRITICAL_POINT_STOP_MASK 0x3ff 3459209ff23fSmrg#define RS400_DMIF_MEM_CNTL1 0xe38 3460209ff23fSmrg# define RS400_DISP2_START_ADR_SHIFT 0 3461209ff23fSmrg# define RS400_DISP2_START_ADR_MASK 0x3ff 3462209ff23fSmrg# define RS400_DISP1_CRITICAL_POINT_START_SHIFT 12 3463209ff23fSmrg# define RS400_DISP1_CRITICAL_POINT_START_MASK 0x3ff 3464209ff23fSmrg# define RS400_DISP1_CRITICAL_POINT_STOP_SHIFT 22 3465209ff23fSmrg# define RS400_DISP1_CRITICAL_POINT_STOP_MASK 0x3ff 3466209ff23fSmrg#define RS400_DISP1_REQ_CNTL1 0xe3c 3467209ff23fSmrg# define RS400_DISP1_START_REQ_LEVEL_SHIFT 0 3468209ff23fSmrg# define RS400_DISP1_START_REQ_LEVEL_MASK 0x3ff 3469209ff23fSmrg# define RS400_DISP1_STOP_REQ_LEVEL_SHIFT 12 3470209ff23fSmrg# define RS400_DISP1_STOP_REQ_LEVEL_MASK 0x3ff 3471209ff23fSmrg# define RS400_DISP1_ALLOW_FID_LEVEL_SHIFT 22 3472209ff23fSmrg# define RS400_DISP1_ALLOW_FID_LEVEL_MASK 0x3ff 3473209ff23fSmrg 3474209ff23fSmrg#define RS690_MC_INDEX 0x78 3475209ff23fSmrg# define RS690_MC_INDEX_MASK 0x1ff 3476209ff23fSmrg# define RS690_MC_INDEX_WR_EN (1 << 9) 3477209ff23fSmrg# define RS690_MC_INDEX_WR_ACK 0x7f 3478209ff23fSmrg#define RS690_MC_DATA 0x7c 3479209ff23fSmrg 3480209ff23fSmrg#define RS690_MC_FB_LOCATION 0x100 3481209ff23fSmrg#define RS690_MC_AGP_LOCATION 0x101 3482209ff23fSmrg#define RS690_MC_AGP_BASE 0x102 3483209ff23fSmrg#define RS690_MC_AGP_BASE_2 0x103 3484b7e1c893Smrg#define RS690_MC_INIT_MISC_LAT_TIMER 0x104 3485209ff23fSmrg#define RS690_MC_STATUS 0x90 3486209ff23fSmrg#define RS690_MC_STATUS_IDLE (1 << 0) 3487209ff23fSmrg 3488b7e1c893Smrg#define RS600_MC_INDEX 0x70 3489b7e1c893Smrg# define RS600_MC_ADDR_MASK 0xffff 3490b7e1c893Smrg# define RS600_MC_IND_SEQ_RBS_0 (1 << 16) 3491b7e1c893Smrg# define RS600_MC_IND_SEQ_RBS_1 (1 << 17) 3492b7e1c893Smrg# define RS600_MC_IND_SEQ_RBS_2 (1 << 18) 3493b7e1c893Smrg# define RS600_MC_IND_SEQ_RBS_3 (1 << 19) 3494b7e1c893Smrg# define RS600_MC_IND_AIC_RBS (1 << 20) 3495b7e1c893Smrg# define RS600_MC_IND_CITF_ARB0 (1 << 21) 3496b7e1c893Smrg# define RS600_MC_IND_CITF_ARB1 (1 << 22) 3497b7e1c893Smrg# define RS600_MC_IND_WR_EN (1 << 23) 3498b7e1c893Smrg#define RS600_MC_DATA 0x74 3499b7e1c893Smrg 3500b7e1c893Smrg#define RS600_MC_STATUS 0x0 3501b7e1c893Smrg# define RS600_MC_IDLE (1 << 1) 3502b7e1c893Smrg#define RS600_MC_FB_LOCATION 0x4 3503b7e1c893Smrg#define RS600_MC_AGP_LOCATION 0x5 3504b7e1c893Smrg#define RS600_AGP_BASE 0x6 3505b7e1c893Smrg#define RS600_AGP_BASE2 0x7 3506b7e1c893Smrg 3507b7e1c893Smrg#define AVIVO_MC_INDEX 0x0070 3508b7e1c893Smrg#define R520_MC_STATUS 0x00 3509b7e1c893Smrg# define R520_MC_STATUS_IDLE (1 << 1) 3510b7e1c893Smrg#define RV515_MC_STATUS 0x08 3511b7e1c893Smrg# define RV515_MC_STATUS_IDLE (1 << 4) 3512b7e1c893Smrg#define RV515_MC_INIT_MISC_LAT_TIMER 0x09 3513b7e1c893Smrg#define AVIVO_MC_DATA 0x0074 3514209ff23fSmrg 3515209ff23fSmrg#define RV515_MC_FB_LOCATION 0x1 3516209ff23fSmrg#define RV515_MC_AGP_LOCATION 0x2 3517209ff23fSmrg#define RV515_MC_AGP_BASE 0x3 3518209ff23fSmrg#define RV515_MC_AGP_BASE_2 0x4 3519209ff23fSmrg#define RV515_MC_CNTL 0x5 3520209ff23fSmrg# define RV515_MEM_NUM_CHANNELS_MASK 0x3 3521209ff23fSmrg#define R520_MC_FB_LOCATION 0x4 3522209ff23fSmrg#define R520_MC_AGP_LOCATION 0x5 3523209ff23fSmrg#define R520_MC_AGP_BASE 0x6 3524209ff23fSmrg#define R520_MC_AGP_BASE_2 0x7 3525209ff23fSmrg#define R520_MC_CNTL0 0x8 3526209ff23fSmrg# define R520_MEM_NUM_CHANNELS_MASK (0x3 << 24) 3527209ff23fSmrg# define R520_MEM_NUM_CHANNELS_SHIFT 24 3528209ff23fSmrg# define R520_MC_CHANNEL_SIZE (1 << 23) 3529209ff23fSmrg 3530ad43ddacSmrg#define RS780_MC_INDEX 0x28f8 3531ad43ddacSmrg# define RS780_MC_INDEX_MASK 0x1ff 3532ad43ddacSmrg# define RS780_MC_INDEX_WR_EN (1 << 9) 3533ad43ddacSmrg#define RS780_MC_DATA 0x28fc 3534ad43ddacSmrg 3535209ff23fSmrg#define R600_RAMCFG 0x2408 3536209ff23fSmrg# define R600_CHANSIZE (1 << 7) 3537209ff23fSmrg# define R600_CHANSIZE_OVERRIDE (1 << 10) 3538209ff23fSmrg 3539b7e1c893Smrg#define R600_SRBM_STATUS 0x0e50 3540b7e1c893Smrg 3541ad43ddacSmrg#define AVIVO_CP_DYN_CNTL 0x000f /* PLL */ 3542ad43ddacSmrg# define AVIVO_CP_FORCEON (1 << 0) 3543ad43ddacSmrg#define AVIVO_E2_DYN_CNTL 0x0011 /* PLL */ 3544ad43ddacSmrg# define AVIVO_E2_FORCEON (1 << 0) 3545ad43ddacSmrg#define AVIVO_IDCT_DYN_CNTL 0x0013 /* PLL */ 3546ad43ddacSmrg# define AVIVO_IDCT_FORCEON (1 << 0) 3547ad43ddacSmrg 3548209ff23fSmrg#define AVIVO_HDP_FB_LOCATION 0x134 3549209ff23fSmrg 3550209ff23fSmrg#define AVIVO_VGA_RENDER_CONTROL 0x0300 3551209ff23fSmrg# define AVIVO_VGA_VSTATUS_CNTL_MASK (3 << 16) 3552209ff23fSmrg#define AVIVO_D1VGA_CONTROL 0x0330 3553209ff23fSmrg# define AVIVO_DVGA_CONTROL_MODE_ENABLE (1<<0) 3554209ff23fSmrg# define AVIVO_DVGA_CONTROL_TIMING_SELECT (1<<8) 3555209ff23fSmrg# define AVIVO_DVGA_CONTROL_SYNC_POLARITY_SELECT (1<<9) 3556209ff23fSmrg# define AVIVO_DVGA_CONTROL_OVERSCAN_TIMING_SELECT (1<<10) 3557209ff23fSmrg# define AVIVO_DVGA_CONTROL_OVERSCAN_COLOR_EN (1<<16) 3558209ff23fSmrg# define AVIVO_DVGA_CONTROL_ROTATE (1<<24) 3559209ff23fSmrg#define AVIVO_D2VGA_CONTROL 0x0338 3560209ff23fSmrg 3561b7e1c893Smrg#define AVIVO_VGA25_PPLL_REF_DIV_SRC 0x0360 3562b7e1c893Smrg#define AVIVO_VGA25_PPLL_REF_DIV 0x0364 3563b7e1c893Smrg#define AVIVO_VGA28_PPLL_REF_DIV_SRC 0x0368 3564b7e1c893Smrg#define AVIVO_VGA28_PPLL_REF_DIV 0x036c 3565b7e1c893Smrg#define AVIVO_VGA41_PPLL_REF_DIV_SRC 0x0370 3566b7e1c893Smrg#define AVIVO_VGA41_PPLL_REF_DIV 0x0374 3567b7e1c893Smrg#define AVIVO_VGA25_PPLL_FB_DIV 0x0378 3568b7e1c893Smrg#define AVIVO_VGA28_PPLL_FB_DIV 0x037c 3569b7e1c893Smrg#define AVIVO_VGA41_PPLL_FB_DIV 0x0380 3570b7e1c893Smrg#define AVIVO_VGA25_PPLL_POST_DIV_SRC 0x0384 3571b7e1c893Smrg#define AVIVO_VGA25_PPLL_POST_DIV 0x0388 3572b7e1c893Smrg#define AVIVO_VGA28_PPLL_POST_DIV_SRC 0x038c 3573b7e1c893Smrg#define AVIVO_VGA28_PPLL_POST_DIV 0x0390 3574b7e1c893Smrg#define AVIVO_VGA41_PPLL_POST_DIV_SRC 0x0394 3575b7e1c893Smrg#define AVIVO_VGA41_PPLL_POST_DIV 0x0398 3576b7e1c893Smrg#define AVIVO_VGA25_PPLL_CNTL 0x039c 3577b7e1c893Smrg#define AVIVO_VGA28_PPLL_CNTL 0x03a0 3578b7e1c893Smrg#define AVIVO_VGA41_PPLL_CNTL 0x03a4 3579b7e1c893Smrg 3580209ff23fSmrg#define AVIVO_EXT1_PPLL_REF_DIV_SRC 0x400 3581209ff23fSmrg#define AVIVO_EXT1_PPLL_REF_DIV 0x404 3582209ff23fSmrg#define AVIVO_EXT1_PPLL_UPDATE_LOCK 0x408 3583209ff23fSmrg#define AVIVO_EXT1_PPLL_UPDATE_CNTL 0x40c 3584209ff23fSmrg 3585209ff23fSmrg#define AVIVO_EXT2_PPLL_REF_DIV_SRC 0x410 3586209ff23fSmrg#define AVIVO_EXT2_PPLL_REF_DIV 0x414 3587209ff23fSmrg#define AVIVO_EXT2_PPLL_UPDATE_LOCK 0x418 3588209ff23fSmrg#define AVIVO_EXT2_PPLL_UPDATE_CNTL 0x41c 3589209ff23fSmrg 3590209ff23fSmrg#define AVIVO_EXT1_PPLL_FB_DIV 0x430 3591209ff23fSmrg#define AVIVO_EXT2_PPLL_FB_DIV 0x434 3592209ff23fSmrg 3593209ff23fSmrg#define AVIVO_EXT1_PPLL_POST_DIV_SRC 0x438 3594209ff23fSmrg#define AVIVO_EXT1_PPLL_POST_DIV 0x43c 3595209ff23fSmrg 3596209ff23fSmrg#define AVIVO_EXT2_PPLL_POST_DIV_SRC 0x440 3597209ff23fSmrg#define AVIVO_EXT2_PPLL_POST_DIV 0x444 3598209ff23fSmrg 3599209ff23fSmrg#define AVIVO_EXT1_PPLL_CNTL 0x448 3600209ff23fSmrg#define AVIVO_EXT2_PPLL_CNTL 0x44c 3601209ff23fSmrg 3602209ff23fSmrg#define AVIVO_P1PLL_CNTL 0x450 3603209ff23fSmrg#define AVIVO_P2PLL_CNTL 0x454 3604209ff23fSmrg#define AVIVO_P1PLL_INT_SS_CNTL 0x458 3605209ff23fSmrg#define AVIVO_P2PLL_INT_SS_CNTL 0x45c 3606209ff23fSmrg#define AVIVO_P1PLL_TMDSA_CNTL 0x460 3607209ff23fSmrg#define AVIVO_P2PLL_LVTMA_CNTL 0x464 3608209ff23fSmrg 3609209ff23fSmrg#define AVIVO_PCLK_CRTC1_CNTL 0x480 3610209ff23fSmrg#define AVIVO_PCLK_CRTC2_CNTL 0x484 3611209ff23fSmrg 3612209ff23fSmrg#define AVIVO_D1CRTC_H_TOTAL 0x6000 3613209ff23fSmrg#define AVIVO_D1CRTC_H_BLANK_START_END 0x6004 3614209ff23fSmrg#define AVIVO_D1CRTC_H_SYNC_A 0x6008 3615209ff23fSmrg#define AVIVO_D1CRTC_H_SYNC_A_CNTL 0x600c 3616209ff23fSmrg#define AVIVO_D1CRTC_H_SYNC_B 0x6010 3617209ff23fSmrg#define AVIVO_D1CRTC_H_SYNC_B_CNTL 0x6014 3618209ff23fSmrg 3619209ff23fSmrg#define AVIVO_D1CRTC_V_TOTAL 0x6020 3620209ff23fSmrg#define AVIVO_D1CRTC_V_BLANK_START_END 0x6024 3621209ff23fSmrg#define AVIVO_D1CRTC_V_SYNC_A 0x6028 3622209ff23fSmrg#define AVIVO_D1CRTC_V_SYNC_A_CNTL 0x602c 3623209ff23fSmrg#define AVIVO_D1CRTC_V_SYNC_B 0x6030 3624209ff23fSmrg#define AVIVO_D1CRTC_V_SYNC_B_CNTL 0x6034 3625209ff23fSmrg 3626209ff23fSmrg#define AVIVO_D1CRTC_CONTROL 0x6080 3627209ff23fSmrg# define AVIVO_CRTC_EN (1<<0) 3628209ff23fSmrg#define AVIVO_D1CRTC_BLANK_CONTROL 0x6084 3629209ff23fSmrg#define AVIVO_D1CRTC_INTERLACE_CONTROL 0x6088 3630209ff23fSmrg#define AVIVO_D1CRTC_INTERLACE_STATUS 0x608c 3631209ff23fSmrg#define AVIVO_D1CRTC_STEREO_CONTROL 0x60c4 3632209ff23fSmrg 3633209ff23fSmrg/* master controls */ 3634209ff23fSmrg#define AVIVO_DC_CRTC_MASTER_EN 0x60f8 3635209ff23fSmrg#define AVIVO_DC_CRTC_TV_CONTROL 0x60fc 3636209ff23fSmrg 3637209ff23fSmrg#define AVIVO_D1GRPH_ENABLE 0x6100 3638209ff23fSmrg#define AVIVO_D1GRPH_CONTROL 0x6104 3639209ff23fSmrg# define AVIVO_D1GRPH_CONTROL_DEPTH_8BPP (0<<0) 3640209ff23fSmrg# define AVIVO_D1GRPH_CONTROL_DEPTH_16BPP (1<<0) 3641209ff23fSmrg# define AVIVO_D1GRPH_CONTROL_DEPTH_32BPP (2<<0) 3642209ff23fSmrg# define AVIVO_D1GRPH_CONTROL_DEPTH_64BPP (3<<0) 3643209ff23fSmrg 3644209ff23fSmrg# define AVIVO_D1GRPH_CONTROL_8BPP_INDEXED (0<<8) 3645209ff23fSmrg 3646209ff23fSmrg# define AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555 (0<<8) 3647209ff23fSmrg# define AVIVO_D1GRPH_CONTROL_16BPP_RGB565 (1<<8) 3648209ff23fSmrg# define AVIVO_D1GRPH_CONTROL_16BPP_ARGB4444 (2<<8) 3649209ff23fSmrg# define AVIVO_D1GRPH_CONTROL_16BPP_AI88 (3<<8) 3650209ff23fSmrg# define AVIVO_D1GRPH_CONTROL_16BPP_MONO16 (4<<8) 3651209ff23fSmrg 3652209ff23fSmrg# define AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888 (0<<8) 3653209ff23fSmrg# define AVIVO_D1GRPH_CONTROL_32BPP_ARGB2101010 (1<<8) 3654209ff23fSmrg# define AVIVO_D1GRPH_CONTROL_32BPP_DIGITAL (2<<8) 3655209ff23fSmrg# define AVIVO_D1GRPH_CONTROL_32BPP_8B_ARGB2101010 (3<<8) 3656209ff23fSmrg 3657209ff23fSmrg 3658209ff23fSmrg# define AVIVO_D1GRPH_CONTROL_64BPP_ARGB16161616 (0<<8) 3659209ff23fSmrg 3660209ff23fSmrg# define AVIVO_D1GRPH_SWAP_RB (1<<16) 3661209ff23fSmrg# define AVIVO_D1GRPH_TILED (1<<20) 3662209ff23fSmrg# define AVIVO_D1GRPH_MACRO_ADDRESS_MODE (1<<21) 3663209ff23fSmrg 3664209ff23fSmrg#define AVIVO_D1GRPH_LUT_SEL 0x6108 3665b7e1c893Smrg 3666b7e1c893Smrg#define R600_D1GRPH_SWAP_CONTROL 0x610C 3667b7e1c893Smrg# define R600_D1GRPH_SWAP_ENDIAN_NONE (0 << 0) 3668b7e1c893Smrg# define R600_D1GRPH_SWAP_ENDIAN_16BIT (1 << 0) 3669b7e1c893Smrg# define R600_D1GRPH_SWAP_ENDIAN_32BIT (2 << 0) 3670b7e1c893Smrg# define R600_D1GRPH_SWAP_ENDIAN_64BIT (3 << 0) 3671b7e1c893Smrg 3672ad43ddacSmrg/* the *_HIGH surface regs are backwards; the D1 regs are in the D2 3673ad43ddacSmrg * block and vice versa. This applies to GRPH, CUR, etc. 3674ad43ddacSmrg */ 3675ad43ddacSmrg 3676209ff23fSmrg#define AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS 0x6110 3677ad43ddacSmrg#define R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6914 3678ad43ddacSmrg#define R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6114 3679209ff23fSmrg#define AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS 0x6118 3680ad43ddacSmrg#define R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x691c 3681ad43ddacSmrg#define R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x611c 3682209ff23fSmrg#define AVIVO_D1GRPH_PITCH 0x6120 3683209ff23fSmrg#define AVIVO_D1GRPH_SURFACE_OFFSET_X 0x6124 3684209ff23fSmrg#define AVIVO_D1GRPH_SURFACE_OFFSET_Y 0x6128 3685209ff23fSmrg#define AVIVO_D1GRPH_X_START 0x612c 3686209ff23fSmrg#define AVIVO_D1GRPH_Y_START 0x6130 3687209ff23fSmrg#define AVIVO_D1GRPH_X_END 0x6134 3688209ff23fSmrg#define AVIVO_D1GRPH_Y_END 0x6138 3689209ff23fSmrg#define AVIVO_D1GRPH_UPDATE 0x6144 3690209ff23fSmrg# define AVIVO_D1GRPH_UPDATE_LOCK (1<<16) 3691209ff23fSmrg#define AVIVO_D1GRPH_FLIP_CONTROL 0x6148 3692209ff23fSmrg 3693b7e1c893Smrg#define AVIVO_D1GRPH_COLOR_MATRIX_TRANSFORMATION_CNTL 0x6380 3694b7e1c893Smrg 3695209ff23fSmrg#define AVIVO_D1CUR_CONTROL 0x6400 3696209ff23fSmrg# define AVIVO_D1CURSOR_EN (1<<0) 3697209ff23fSmrg# define AVIVO_D1CURSOR_MODE_SHIFT 8 3698209ff23fSmrg# define AVIVO_D1CURSOR_MODE_MASK (0x3<<8) 3699209ff23fSmrg# define AVIVO_D1CURSOR_MODE_24BPP (0x2) 3700209ff23fSmrg#define AVIVO_D1CUR_SURFACE_ADDRESS 0x6408 3701ad43ddacSmrg#define R700_D1CUR_SURFACE_ADDRESS_HIGH 0x6c0c 3702ad43ddacSmrg#define R700_D2CUR_SURFACE_ADDRESS_HIGH 0x640c 3703209ff23fSmrg#define AVIVO_D1CUR_SIZE 0x6410 3704209ff23fSmrg#define AVIVO_D1CUR_POSITION 0x6414 3705209ff23fSmrg#define AVIVO_D1CUR_HOT_SPOT 0x6418 3706209ff23fSmrg#define AVIVO_D1CUR_UPDATE 0x6424 3707209ff23fSmrg# define AVIVO_D1CURSOR_UPDATE_LOCK (1 << 16) 3708209ff23fSmrg 3709209ff23fSmrg#define AVIVO_DC_LUT_RW_SELECT 0x6480 3710209ff23fSmrg#define AVIVO_DC_LUT_RW_MODE 0x6484 3711209ff23fSmrg#define AVIVO_DC_LUT_RW_INDEX 0x6488 3712209ff23fSmrg#define AVIVO_DC_LUT_SEQ_COLOR 0x648c 3713209ff23fSmrg#define AVIVO_DC_LUT_PWL_DATA 0x6490 3714209ff23fSmrg#define AVIVO_DC_LUT_30_COLOR 0x6494 3715209ff23fSmrg#define AVIVO_DC_LUT_READ_PIPE_SELECT 0x6498 3716209ff23fSmrg#define AVIVO_DC_LUT_WRITE_EN_MASK 0x649c 3717209ff23fSmrg#define AVIVO_DC_LUT_AUTOFILL 0x64a0 3718209ff23fSmrg 3719209ff23fSmrg#define AVIVO_DC_LUTA_CONTROL 0x64c0 3720209ff23fSmrg#define AVIVO_DC_LUTA_BLACK_OFFSET_BLUE 0x64c4 3721209ff23fSmrg#define AVIVO_DC_LUTA_BLACK_OFFSET_GREEN 0x64c8 3722209ff23fSmrg#define AVIVO_DC_LUTA_BLACK_OFFSET_RED 0x64cc 3723209ff23fSmrg#define AVIVO_DC_LUTA_WHITE_OFFSET_BLUE 0x64d0 3724209ff23fSmrg#define AVIVO_DC_LUTA_WHITE_OFFSET_GREEN 0x64d4 3725209ff23fSmrg#define AVIVO_DC_LUTA_WHITE_OFFSET_RED 0x64d8 3726209ff23fSmrg 3727b7e1c893Smrg#define AVIVO_DC_LB_MEMORY_SPLIT 0x6520 3728b7e1c893Smrg# define AVIVO_DC_LB_MEMORY_SPLIT_MASK 0x3 3729b7e1c893Smrg# define AVIVO_DC_LB_MEMORY_SPLIT_SHIFT 0 3730b7e1c893Smrg# define AVIVO_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF 0 3731b7e1c893Smrg# define AVIVO_DC_LB_MEMORY_SPLIT_D1_3Q_D2_1Q 1 3732b7e1c893Smrg# define AVIVO_DC_LB_MEMORY_SPLIT_D1_ONLY 2 3733b7e1c893Smrg# define AVIVO_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q 3 3734b7e1c893Smrg# define AVIVO_DC_LB_MEMORY_SPLIT_SHIFT_MODE (1 << 2) 3735b7e1c893Smrg# define AVIVO_DC_LB_DISP1_END_ADR_SHIFT 4 3736b7e1c893Smrg# define AVIVO_DC_LB_DISP1_END_ADR_MASK 0x7ff 3737ad43ddacSmrg#define AVIVO_D1MODE_PRIORITY_A_CNT 0x6548 3738ad43ddacSmrg# define AVIVO_DxMODE_PRIORITY_MARK_MASK 0x7fff 3739ad43ddacSmrg# define AVIVO_DxMODE_PRIORITY_OFF (1 << 16) 3740ad43ddacSmrg# define AVIVO_DxMODE_PRIORITY_ALWAYS_ON (1 << 20) 3741ad43ddacSmrg# define AVIVO_DxMODE_PRIORITY_FORCE_MASK (1 << 24) 3742ad43ddacSmrg#define AVIVO_D1MODE_PRIORITY_B_CNT 0x654c 3743ad43ddacSmrg#define AVIVO_D2MODE_PRIORITY_A_CNT 0x6d48 3744ad43ddacSmrg#define AVIVO_D2MODE_PRIORITY_B_CNT 0x6d4c 3745ad43ddacSmrg#define AVIVO_LB_MAX_REQ_OUTSTANDING 0x6d58 3746ad43ddacSmrg# define AVIVO_LB_D1_MAX_REQ_OUTSTANDING_MASK 0xf 3747ad43ddacSmrg# define AVIVO_LB_D1_MAX_REQ_OUTSTANDING_SHIFT 0 3748ad43ddacSmrg# define AVIVO_LB_D2_MAX_REQ_OUTSTANDING_MASK 0xf 3749ad43ddacSmrg# define AVIVO_LB_D2_MAX_REQ_OUTSTANDING_SHIFT 16 3750b7e1c893Smrg 3751b7e1c893Smrg#define AVIVO_D1MODE_DATA_FORMAT 0x6528 3752b7e1c893Smrg# define AVIVO_D1MODE_INTERLEAVE_EN (1 << 0) 3753b7e1c893Smrg#define AVIVO_D1MODE_DESKTOP_HEIGHT 0x652c 3754b7e1c893Smrg#define AVIVO_D1MODE_VLINE_START_END 0x6538 3755b7e1c893Smrg# define AVIVO_D1MODE_VLINE_START_SHIFT 0 3756b7e1c893Smrg# define AVIVO_D1MODE_VLINE_END_SHIFT 16 3757b7e1c893Smrg# define AVIVO_D1MODE_VLINE_INV (1 << 31) 3758b7e1c893Smrg#define AVIVO_D1MODE_VLINE_STATUS 0x653c 3759b7e1c893Smrg# define AVIVO_D1MODE_VLINE_STAT (1 << 12) 3760209ff23fSmrg#define AVIVO_D1MODE_VIEWPORT_START 0x6580 3761209ff23fSmrg#define AVIVO_D1MODE_VIEWPORT_SIZE 0x6584 3762209ff23fSmrg#define AVIVO_D1MODE_EXT_OVERSCAN_LEFT_RIGHT 0x6588 3763209ff23fSmrg#define AVIVO_D1MODE_EXT_OVERSCAN_TOP_BOTTOM 0x658c 3764209ff23fSmrg 3765209ff23fSmrg#define AVIVO_D1SCL_SCALER_ENABLE 0x6590 3766209ff23fSmrg#define AVIVO_D1SCL_SCALER_TAP_CONTROL 0x6594 3767209ff23fSmrg#define AVIVO_D1SCL_UPDATE 0x65cc 3768209ff23fSmrg# define AVIVO_D1SCL_UPDATE_LOCK (1<<16) 3769209ff23fSmrg 3770209ff23fSmrg/* second crtc */ 3771209ff23fSmrg#define AVIVO_D2CRTC_H_TOTAL 0x6800 3772209ff23fSmrg#define AVIVO_D2CRTC_H_BLANK_START_END 0x6804 3773209ff23fSmrg#define AVIVO_D2CRTC_H_SYNC_A 0x6808 3774209ff23fSmrg#define AVIVO_D2CRTC_H_SYNC_A_CNTL 0x680c 3775209ff23fSmrg#define AVIVO_D2CRTC_H_SYNC_B 0x6810 3776209ff23fSmrg#define AVIVO_D2CRTC_H_SYNC_B_CNTL 0x6814 3777209ff23fSmrg 3778209ff23fSmrg#define AVIVO_D2CRTC_V_TOTAL 0x6820 3779209ff23fSmrg#define AVIVO_D2CRTC_V_BLANK_START_END 0x6824 3780209ff23fSmrg#define AVIVO_D2CRTC_V_SYNC_A 0x6828 3781209ff23fSmrg#define AVIVO_D2CRTC_V_SYNC_A_CNTL 0x682c 3782209ff23fSmrg#define AVIVO_D2CRTC_V_SYNC_B 0x6830 3783209ff23fSmrg#define AVIVO_D2CRTC_V_SYNC_B_CNTL 0x6834 3784209ff23fSmrg 3785209ff23fSmrg#define AVIVO_D2CRTC_CONTROL 0x6880 3786209ff23fSmrg#define AVIVO_D2CRTC_BLANK_CONTROL 0x6884 3787209ff23fSmrg#define AVIVO_D2CRTC_INTERLACE_CONTROL 0x6888 3788209ff23fSmrg#define AVIVO_D2CRTC_INTERLACE_STATUS 0x688c 3789209ff23fSmrg#define AVIVO_D2CRTC_STEREO_CONTROL 0x68c4 3790209ff23fSmrg 3791209ff23fSmrg#define AVIVO_D2GRPH_ENABLE 0x6900 3792209ff23fSmrg#define AVIVO_D2GRPH_CONTROL 0x6904 3793209ff23fSmrg#define AVIVO_D2GRPH_LUT_SEL 0x6908 3794209ff23fSmrg#define AVIVO_D2GRPH_PRIMARY_SURFACE_ADDRESS 0x6910 3795209ff23fSmrg#define AVIVO_D2GRPH_SECONDARY_SURFACE_ADDRESS 0x6918 3796209ff23fSmrg#define AVIVO_D2GRPH_PITCH 0x6920 3797209ff23fSmrg#define AVIVO_D2GRPH_SURFACE_OFFSET_X 0x6924 3798209ff23fSmrg#define AVIVO_D2GRPH_SURFACE_OFFSET_Y 0x6928 3799209ff23fSmrg#define AVIVO_D2GRPH_X_START 0x692c 3800209ff23fSmrg#define AVIVO_D2GRPH_Y_START 0x6930 3801209ff23fSmrg#define AVIVO_D2GRPH_X_END 0x6934 3802209ff23fSmrg#define AVIVO_D2GRPH_Y_END 0x6938 3803209ff23fSmrg#define AVIVO_D2GRPH_UPDATE 0x6944 3804209ff23fSmrg#define AVIVO_D2GRPH_FLIP_CONTROL 0x6948 3805209ff23fSmrg 3806209ff23fSmrg#define AVIVO_D2CUR_CONTROL 0x6c00 3807209ff23fSmrg#define AVIVO_D2CUR_SURFACE_ADDRESS 0x6c08 3808209ff23fSmrg#define AVIVO_D2CUR_SIZE 0x6c10 3809209ff23fSmrg#define AVIVO_D2CUR_POSITION 0x6c14 3810209ff23fSmrg 3811ad43ddacSmrg#define RS690_DCP_CONTROL 0x6c9c 3812ad43ddacSmrg 3813b7e1c893Smrg#define AVIVO_D2MODE_DATA_FORMAT 0x6d28 3814b7e1c893Smrg#define AVIVO_D2MODE_DESKTOP_HEIGHT 0x6d2c 3815209ff23fSmrg#define AVIVO_D2MODE_VIEWPORT_START 0x6d80 3816209ff23fSmrg#define AVIVO_D2MODE_VIEWPORT_SIZE 0x6d84 3817209ff23fSmrg#define AVIVO_D2MODE_EXT_OVERSCAN_LEFT_RIGHT 0x6d88 3818209ff23fSmrg#define AVIVO_D2MODE_EXT_OVERSCAN_TOP_BOTTOM 0x6d8c 3819209ff23fSmrg 3820209ff23fSmrg#define AVIVO_D2SCL_SCALER_ENABLE 0x6d90 3821209ff23fSmrg#define AVIVO_D2SCL_SCALER_TAP_CONTROL 0x6d94 3822b7e1c893Smrg#define AVIVO_D2SCL_UPDATE 0x6dcc 3823209ff23fSmrg 3824209ff23fSmrg#define AVIVO_DDIA_BIT_DEPTH_CONTROL 0x7214 3825209ff23fSmrg 3826209ff23fSmrg#define AVIVO_DACA_ENABLE 0x7800 3827209ff23fSmrg# define AVIVO_DAC_ENABLE (1 << 0) 3828209ff23fSmrg#define AVIVO_DACA_SOURCE_SELECT 0x7804 3829209ff23fSmrg# define AVIVO_DAC_SOURCE_CRTC1 (0 << 0) 3830209ff23fSmrg# define AVIVO_DAC_SOURCE_CRTC2 (1 << 0) 3831209ff23fSmrg# define AVIVO_DAC_SOURCE_TV (2 << 0) 3832209ff23fSmrg 3833209ff23fSmrg#define AVIVO_DACA_FORCE_OUTPUT_CNTL 0x783c 3834209ff23fSmrg# define AVIVO_DACA_FORCE_OUTPUT_CNTL_FORCE_DATA_EN (1 << 0) 3835209ff23fSmrg# define AVIVO_DACA_FORCE_OUTPUT_CNTL_DATA_SEL_SHIFT (8) 3836209ff23fSmrg# define AVIVO_DACA_FORCE_OUTPUT_CNTL_DATA_SEL_BLUE (1 << 0) 3837209ff23fSmrg# define AVIVO_DACA_FORCE_OUTPUT_CNTL_DATA_SEL_GREEN (1 << 1) 3838209ff23fSmrg# define AVIVO_DACA_FORCE_OUTPUT_CNTL_DATA_SEL_RED (1 << 2) 3839209ff23fSmrg# define AVIVO_DACA_FORCE_OUTPUT_CNTL_DATA_ON_BLANKB_ONLY (1 << 24) 3840209ff23fSmrg#define AVIVO_DACA_POWERDOWN 0x7850 3841209ff23fSmrg# define AVIVO_DACA_POWERDOWN_POWERDOWN (1 << 0) 3842209ff23fSmrg# define AVIVO_DACA_POWERDOWN_BLUE (1 << 8) 3843209ff23fSmrg# define AVIVO_DACA_POWERDOWN_GREEN (1 << 16) 3844209ff23fSmrg# define AVIVO_DACA_POWERDOWN_RED (1 << 24) 3845209ff23fSmrg 3846209ff23fSmrg#define AVIVO_DACB_ENABLE 0x7a00 3847209ff23fSmrg#define AVIVO_DACB_SOURCE_SELECT 0x7a04 3848209ff23fSmrg#define AVIVO_DACB_FORCE_OUTPUT_CNTL 0x7a3c 3849209ff23fSmrg# define AVIVO_DACB_FORCE_OUTPUT_CNTL_FORCE_DATA_EN (1 << 0) 3850209ff23fSmrg# define AVIVO_DACB_FORCE_OUTPUT_CNTL_DATA_SEL_SHIFT (8) 3851209ff23fSmrg# define AVIVO_DACB_FORCE_OUTPUT_CNTL_DATA_SEL_BLUE (1 << 0) 3852209ff23fSmrg# define AVIVO_DACB_FORCE_OUTPUT_CNTL_DATA_SEL_GREEN (1 << 1) 3853209ff23fSmrg# define AVIVO_DACB_FORCE_OUTPUT_CNTL_DATA_SEL_RED (1 << 2) 3854209ff23fSmrg# define AVIVO_DACB_FORCE_OUTPUT_CNTL_DATA_ON_BLANKB_ONLY (1 << 24) 3855209ff23fSmrg#define AVIVO_DACB_POWERDOWN 0x7a50 3856209ff23fSmrg# define AVIVO_DACB_POWERDOWN_POWERDOWN (1 << 0) 3857209ff23fSmrg# define AVIVO_DACB_POWERDOWN_BLUE (1 << 8) 3858209ff23fSmrg# define AVIVO_DACB_POWERDOWN_GREEN (1 << 16) 3859209ff23fSmrg# define AVIVO_DACB_POWERDOWN_RED 3860209ff23fSmrg 3861209ff23fSmrg#define AVIVO_TMDSA_CNTL 0x7880 3862209ff23fSmrg# define AVIVO_TMDSA_CNTL_ENABLE (1 << 0) 3863209ff23fSmrg# define AVIVO_TMDSA_CNTL_HPD_MASK (1 << 4) 3864209ff23fSmrg# define AVIVO_TMDSA_CNTL_HPD_SELECT (1 << 8) 3865209ff23fSmrg# define AVIVO_TMDSA_CNTL_SYNC_PHASE (1 << 12) 3866209ff23fSmrg# define AVIVO_TMDSA_CNTL_PIXEL_ENCODING (1 << 16) 3867209ff23fSmrg# define AVIVO_TMDSA_CNTL_DUAL_LINK_ENABLE (1 << 24) 3868209ff23fSmrg# define AVIVO_TMDSA_CNTL_SWAP (1 << 28) 3869209ff23fSmrg#define AVIVO_TMDSA_SOURCE_SELECT 0x7884 3870209ff23fSmrg/* 78a8 appears to be some kind of (reasonably tolerant) clock? 3871209ff23fSmrg * 78d0 definitely hits the transmitter, definitely clock. */ 3872209ff23fSmrg/* MYSTERY1 This appears to control dithering? */ 3873209ff23fSmrg#define AVIVO_TMDSA_BIT_DEPTH_CONTROL 0x7894 3874209ff23fSmrg# define AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN (1 << 0) 3875209ff23fSmrg# define AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH (1 << 4) 3876209ff23fSmrg# define AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN (1 << 8) 3877209ff23fSmrg# define AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH (1 << 12) 3878209ff23fSmrg# define AVIVO_TMDS_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_EN (1 << 16) 3879209ff23fSmrg# define AVIVO_TMDS_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH (1 << 20) 3880209ff23fSmrg# define AVIVO_TMDS_BIT_DEPTH_CONTROL_TEMPORAL_LEVEL (1 << 24) 3881209ff23fSmrg# define AVIVO_TMDS_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_RESET (1 << 26) 3882209ff23fSmrg#define AVIVO_TMDSA_DCBALANCER_CONTROL 0x78d0 3883209ff23fSmrg# define AVIVO_TMDSA_DCBALANCER_CONTROL_EN (1 << 0) 3884209ff23fSmrg# define AVIVO_TMDSA_DCBALANCER_CONTROL_TEST_EN (1 << 8) 3885209ff23fSmrg# define AVIVO_TMDSA_DCBALANCER_CONTROL_TEST_IN_SHIFT (16) 3886209ff23fSmrg# define AVIVO_TMDSA_DCBALANCER_CONTROL_FORCE (1 << 24) 3887209ff23fSmrg#define AVIVO_TMDSA_DATA_SYNCHRONIZATION 0x78d8 3888209ff23fSmrg# define AVIVO_TMDSA_DATA_SYNCHRONIZATION_DSYNSEL (1 << 0) 3889209ff23fSmrg# define AVIVO_TMDSA_DATA_SYNCHRONIZATION_PFREQCHG (1 << 8) 3890209ff23fSmrg#define AVIVO_TMDSA_CLOCK_ENABLE 0x7900 3891209ff23fSmrg#define AVIVO_TMDSA_TRANSMITTER_ENABLE 0x7904 3892209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_ENABLE_TX0_ENABLE (1 << 0) 3893209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKC0EN (1 << 1) 3894209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD00EN (1 << 2) 3895209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD01EN (1 << 3) 3896209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD02EN (1 << 4) 3897209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_ENABLE_TX1_ENABLE (1 << 8) 3898209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD10EN (1 << 10) 3899209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD11EN (1 << 11) 3900209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD12EN (1 << 12) 3901209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_ENABLE_TX_ENABLE_HPD_MASK (1 << 16) 3902209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKCEN_HPD_MASK (1 << 17) 3903209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKDEN_HPD_MASK (1 << 18) 3904209ff23fSmrg 3905209ff23fSmrg#define AVIVO_TMDSA_TRANSMITTER_CONTROL 0x7910 3906209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_CONTROL_PLL_ENABLE (1 << 0) 3907209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_CONTROL_PLL_RESET (1 << 1) 3908209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_CONTROL_PLL_HPD_MASK_SHIFT (2) 3909209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_CONTROL_IDSCKSEL (1 << 4) 3910209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_CONTROL_BGSLEEP (1 << 5) 3911209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_CONTROL_PLL_PWRUP_SEQ_EN (1 << 6) 3912209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_CONTROL_TMCLK (1 << 8) 3913209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_CONTROL_TMCLK_FROM_PADS (1 << 13) 3914209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_CONTROL_TDCLK (1 << 14) 3915209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_CONTROL_TDCLK_FROM_PADS (1 << 15) 3916209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_CONTROL_CLK_PATTERN_SHIFT (16) 3917209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_CONTROL_BYPASS_PLL (1 << 28) 3918209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_CONTROL_USE_CLK_DATA (1 << 29) 3919209ff23fSmrg# define AVIVO_TMDSA_TRANSMITTER_CONTROL_INPUT_TEST_CLK_SEL (1 << 31) 3920209ff23fSmrg 3921209ff23fSmrg#define AVIVO_LVTMA_CNTL 0x7a80 3922209ff23fSmrg# define AVIVO_LVTMA_CNTL_ENABLE (1 << 0) 3923209ff23fSmrg# define AVIVO_LVTMA_CNTL_HPD_MASK (1 << 4) 3924209ff23fSmrg# define AVIVO_LVTMA_CNTL_HPD_SELECT (1 << 8) 3925209ff23fSmrg# define AVIVO_LVTMA_CNTL_SYNC_PHASE (1 << 12) 3926209ff23fSmrg# define AVIVO_LVTMA_CNTL_PIXEL_ENCODING (1 << 16) 3927209ff23fSmrg# define AVIVO_LVTMA_CNTL_DUAL_LINK_ENABLE (1 << 24) 3928209ff23fSmrg# define AVIVO_LVTMA_CNTL_SWAP (1 << 28) 3929209ff23fSmrg#define AVIVO_LVTMA_SOURCE_SELECT 0x7a84 3930209ff23fSmrg#define AVIVO_LVTMA_COLOR_FORMAT 0x7a88 3931209ff23fSmrg#define AVIVO_LVTMA_BIT_DEPTH_CONTROL 0x7a94 3932209ff23fSmrg# define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN (1 << 0) 3933209ff23fSmrg# define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH (1 << 4) 3934209ff23fSmrg# define AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN (1 << 8) 3935209ff23fSmrg# define AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH (1 << 12) 3936209ff23fSmrg# define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_EN (1 << 16) 3937209ff23fSmrg# define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH (1 << 20) 3938209ff23fSmrg# define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TEMPORAL_LEVEL (1 << 24) 3939209ff23fSmrg# define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_RESET (1 << 26) 3940209ff23fSmrg 3941209ff23fSmrg 3942209ff23fSmrg 3943209ff23fSmrg#define AVIVO_LVTMA_DCBALANCER_CONTROL 0x7ad0 3944209ff23fSmrg# define AVIVO_LVTMA_DCBALANCER_CONTROL_EN (1 << 0) 3945209ff23fSmrg# define AVIVO_LVTMA_DCBALANCER_CONTROL_TEST_EN (1 << 8) 3946209ff23fSmrg# define AVIVO_LVTMA_DCBALANCER_CONTROL_TEST_IN_SHIFT (16) 3947209ff23fSmrg# define AVIVO_LVTMA_DCBALANCER_CONTROL_FORCE (1 << 24) 3948209ff23fSmrg 3949209ff23fSmrg#define AVIVO_LVTMA_DATA_SYNCHRONIZATION 0x78d8 3950209ff23fSmrg# define AVIVO_LVTMA_DATA_SYNCHRONIZATION_DSYNSEL (1 << 0) 3951209ff23fSmrg# define AVIVO_LVTMA_DATA_SYNCHRONIZATION_PFREQCHG (1 << 8) 3952209ff23fSmrg#define R500_LVTMA_CLOCK_ENABLE 0x7b00 3953209ff23fSmrg#define R600_LVTMA_CLOCK_ENABLE 0x7b04 3954209ff23fSmrg 3955209ff23fSmrg#define R500_LVTMA_TRANSMITTER_ENABLE 0x7b04 3956209ff23fSmrg#define R600_LVTMA_TRANSMITTER_ENABLE 0x7b08 3957209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKC0EN (1 << 1) 3958209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD00EN (1 << 2) 3959209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD01EN (1 << 3) 3960209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD02EN (1 << 4) 3961209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD03EN (1 << 5) 3962209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKC1EN (1 << 9) 3963209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD10EN (1 << 10) 3964209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD11EN (1 << 11) 3965209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD12EN (1 << 12) 3966209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKCEN_HPD_MASK (1 << 17) 3967209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKDEN_HPD_MASK (1 << 18) 3968209ff23fSmrg 3969209ff23fSmrg#define R500_LVTMA_TRANSMITTER_CONTROL 0x7b10 3970209ff23fSmrg#define R600_LVTMA_TRANSMITTER_CONTROL 0x7b14 3971209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_CONTROL_PLL_ENABLE (1 << 0) 3972209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_CONTROL_PLL_RESET (1 << 1) 3973209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_CONTROL_PLL_HPD_MASK_SHIFT (2) 3974209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_CONTROL_IDSCKSEL (1 << 4) 3975209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_CONTROL_BGSLEEP (1 << 5) 3976209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_CONTROL_PLL_PWRUP_SEQ_EN (1 << 6) 3977209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_CONTROL_TMCLK (1 << 8) 3978209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_CONTROL_TMCLK_FROM_PADS (1 << 13) 3979209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_CONTROL_TDCLK (1 << 14) 3980209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_CONTROL_TDCLK_FROM_PADS (1 << 15) 3981209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_CONTROL_CLK_PATTERN_SHIFT (16) 3982209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_CONTROL_BYPASS_PLL (1 << 28) 3983209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_CONTROL_USE_CLK_DATA (1 << 29) 3984209ff23fSmrg# define AVIVO_LVTMA_TRANSMITTER_CONTROL_INPUT_TEST_CLK_SEL (1 << 31) 3985209ff23fSmrg 3986209ff23fSmrg#define R500_LVTMA_PWRSEQ_CNTL 0x7af0 3987209ff23fSmrg#define R600_LVTMA_PWRSEQ_CNTL 0x7af4 3988209ff23fSmrg# define AVIVO_LVTMA_PWRSEQ_EN (1 << 0) 3989209ff23fSmrg# define AVIVO_LVTMA_PWRSEQ_PLL_ENABLE_MASK (1 << 2) 3990209ff23fSmrg# define AVIVO_LVTMA_PWRSEQ_PLL_RESET_MASK (1 << 3) 3991209ff23fSmrg# define AVIVO_LVTMA_PWRSEQ_TARGET_STATE (1 << 4) 3992209ff23fSmrg# define AVIVO_LVTMA_SYNCEN (1 << 8) 3993209ff23fSmrg# define AVIVO_LVTMA_SYNCEN_OVRD (1 << 9) 3994209ff23fSmrg# define AVIVO_LVTMA_SYNCEN_POL (1 << 10) 3995209ff23fSmrg# define AVIVO_LVTMA_DIGON (1 << 16) 3996209ff23fSmrg# define AVIVO_LVTMA_DIGON_OVRD (1 << 17) 3997209ff23fSmrg# define AVIVO_LVTMA_DIGON_POL (1 << 18) 3998209ff23fSmrg# define AVIVO_LVTMA_BLON (1 << 24) 3999209ff23fSmrg# define AVIVO_LVTMA_BLON_OVRD (1 << 25) 4000209ff23fSmrg# define AVIVO_LVTMA_BLON_POL (1 << 26) 4001209ff23fSmrg 4002209ff23fSmrg#define R500_LVTMA_PWRSEQ_STATE 0x7af4 4003209ff23fSmrg#define R600_LVTMA_PWRSEQ_STATE 0x7af8 4004209ff23fSmrg# define AVIVO_LVTMA_PWRSEQ_STATE_TARGET_STATE_R (1 << 0) 4005209ff23fSmrg# define AVIVO_LVTMA_PWRSEQ_STATE_DIGON (1 << 1) 4006209ff23fSmrg# define AVIVO_LVTMA_PWRSEQ_STATE_SYNCEN (1 << 2) 4007209ff23fSmrg# define AVIVO_LVTMA_PWRSEQ_STATE_BLON (1 << 3) 4008209ff23fSmrg# define AVIVO_LVTMA_PWRSEQ_STATE_DONE (1 << 4) 4009209ff23fSmrg# define AVIVO_LVTMA_PWRSEQ_STATE_STATUS_SHIFT (8) 4010209ff23fSmrg 4011209ff23fSmrg#define AVIVO_LVDS_BACKLIGHT_CNTL 0x7af8 4012209ff23fSmrg# define AVIVO_LVDS_BACKLIGHT_CNTL_EN (1 << 0) 4013209ff23fSmrg# define AVIVO_LVDS_BACKLIGHT_LEVEL_MASK 0x0000ff00 4014209ff23fSmrg# define AVIVO_LVDS_BACKLIGHT_LEVEL_SHIFT 8 4015209ff23fSmrg 4016209ff23fSmrg#define AVIVO_DVOA_BIT_DEPTH_CONTROL 0x7988 4017209ff23fSmrg 4018209ff23fSmrg#define AVIVO_GPIO_0 0x7e30 4019209ff23fSmrg#define AVIVO_GPIO_1 0x7e40 4020209ff23fSmrg#define AVIVO_GPIO_2 0x7e50 4021209ff23fSmrg#define AVIVO_GPIO_3 0x7e60 4022209ff23fSmrg 4023ad43ddacSmrg#define AVIVO_DC_GPIO_HPD_MASK 0x7e90 4024ad43ddacSmrg#define AVIVO_DC_GPIO_HPD_A 0x7e94 4025ad43ddacSmrg#define AVIVO_DC_GPIO_HPD_EN 0x7e98 4026209ff23fSmrg#define AVIVO_DC_GPIO_HPD_Y 0x7e9c 4027209ff23fSmrg 4028209ff23fSmrg#define AVIVO_I2C_STATUS 0x7d30 4029209ff23fSmrg# define AVIVO_I2C_STATUS_DONE (1 << 0) 4030209ff23fSmrg# define AVIVO_I2C_STATUS_NACK (1 << 1) 4031209ff23fSmrg# define AVIVO_I2C_STATUS_HALT (1 << 2) 4032209ff23fSmrg# define AVIVO_I2C_STATUS_GO (1 << 3) 4033209ff23fSmrg# define AVIVO_I2C_STATUS_MASK 0x7 4034209ff23fSmrg/* If radeon_mm_i2c is to be believed, this is HALT, NACK, and maybe 4035209ff23fSmrg * DONE? */ 4036209ff23fSmrg# define AVIVO_I2C_STATUS_CMD_RESET 0x7 4037209ff23fSmrg# define AVIVO_I2C_STATUS_CMD_WAIT (1 << 3) 4038209ff23fSmrg#define AVIVO_I2C_STOP 0x7d34 4039209ff23fSmrg#define AVIVO_I2C_START_CNTL 0x7d38 4040209ff23fSmrg# define AVIVO_I2C_START (1 << 8) 4041209ff23fSmrg# define AVIVO_I2C_CONNECTOR0 (0 << 16) 4042209ff23fSmrg# define AVIVO_I2C_CONNECTOR1 (1 << 16) 4043209ff23fSmrg#define R520_I2C_START (1<<0) 4044209ff23fSmrg#define R520_I2C_STOP (1<<1) 4045209ff23fSmrg#define R520_I2C_RX (1<<2) 4046209ff23fSmrg#define R520_I2C_EN (1<<8) 4047209ff23fSmrg#define R520_I2C_DDC1 (0<<16) 4048209ff23fSmrg#define R520_I2C_DDC2 (1<<16) 4049209ff23fSmrg#define R520_I2C_DDC3 (2<<16) 4050209ff23fSmrg#define R520_I2C_DDC_MASK (3<<16) 4051209ff23fSmrg#define AVIVO_I2C_CONTROL2 0x7d3c 4052209ff23fSmrg# define AVIVO_I2C_7D3C_SIZE_SHIFT 8 4053209ff23fSmrg# define AVIVO_I2C_7D3C_SIZE_MASK (0xf << 8) 4054209ff23fSmrg#define AVIVO_I2C_CONTROL3 0x7d40 4055209ff23fSmrg/* Reading is done 4 bytes at a time: read the bottom 8 bits from 4056209ff23fSmrg * 7d44, four times in a row. 4057209ff23fSmrg * Writing is a little more complex. First write DATA with 4058209ff23fSmrg * 0xnnnnnnzz, then 0xnnnnnnyy, where nnnnnn is some non-deterministic 4059209ff23fSmrg * magic number, zz is, I think, the slave address, and yy is the byte 4060209ff23fSmrg * you want to write. */ 4061209ff23fSmrg#define AVIVO_I2C_DATA 0x7d44 4062209ff23fSmrg#define R520_I2C_ADDR_COUNT_MASK (0x7) 4063209ff23fSmrg#define R520_I2C_DATA_COUNT_SHIFT (8) 4064209ff23fSmrg#define R520_I2C_DATA_COUNT_MASK (0xF00) 4065209ff23fSmrg#define AVIVO_I2C_CNTL 0x7d50 4066209ff23fSmrg# define AVIVO_I2C_EN (1 << 0) 4067209ff23fSmrg# define AVIVO_I2C_RESET (1 << 8) 4068209ff23fSmrg 4069209ff23fSmrg#define R600_GENERAL_PWRMGT 0x618 4070209ff23fSmrg# define R600_OPEN_DRAIN_PADS (1 << 11) 4071209ff23fSmrg 4072209ff23fSmrg#define R600_LOWER_GPIO_ENABLE 0x710 4073209ff23fSmrg#define R600_CTXSW_VID_LOWER_GPIO_CNTL 0x718 4074209ff23fSmrg#define R600_HIGH_VID_LOWER_GPIO_CNTL 0x71c 4075209ff23fSmrg#define R600_MEDIUM_VID_LOWER_GPIO_CNTL 0x720 4076209ff23fSmrg#define R600_LOW_VID_LOWER_GPIO_CNTL 0x724 4077209ff23fSmrg 4078209ff23fSmrg#define R600_MC_VM_FB_LOCATION 0x2180 4079209ff23fSmrg#define R600_MC_VM_AGP_TOP 0x2184 4080209ff23fSmrg#define R600_MC_VM_AGP_BOT 0x2188 4081209ff23fSmrg#define R600_MC_VM_AGP_BASE 0x218c 4082209ff23fSmrg#define R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2190 4083209ff23fSmrg#define R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2194 4084209ff23fSmrg#define R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x2198 4085209ff23fSmrg 4086b7e1c893Smrg#define R700_MC_VM_FB_LOCATION 0x2024 4087b7e1c893Smrg#define R700_MC_VM_AGP_TOP 0x2028 4088b7e1c893Smrg#define R700_MC_VM_AGP_BOT 0x202c 4089b7e1c893Smrg#define R700_MC_VM_AGP_BASE 0x2030 4090b7e1c893Smrg 4091209ff23fSmrg#define R600_HDP_NONSURFACE_BASE 0x2c04 4092209ff23fSmrg 4093209ff23fSmrg#define R600_BUS_CNTL 0x5420 4094209ff23fSmrg#define R600_CONFIG_CNTL 0x5424 4095209ff23fSmrg#define R600_CONFIG_MEMSIZE 0x5428 4096209ff23fSmrg#define R600_CONFIG_F0_BASE 0x542C 4097209ff23fSmrg#define R600_CONFIG_APER_SIZE 0x5430 4098209ff23fSmrg 4099209ff23fSmrg#define R600_ROM_CNTL 0x1600 4100209ff23fSmrg# define R600_SCK_OVERWRITE (1 << 1) 4101209ff23fSmrg# define R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT 28 4102209ff23fSmrg# define R600_SCK_PRESCALE_CRYSTAL_CLK_MASK (0xf << 28) 4103209ff23fSmrg 4104ad43ddacSmrg#define R600_CG_SPLL_FUNC_CNTL 0x600 4105ad43ddacSmrg# define R600_SPLL_BYPASS_EN (1 << 3) 4106ad43ddacSmrg#define R600_CG_SPLL_STATUS 0x60c 4107ad43ddacSmrg# define R600_SPLL_CHG_STATUS (1 << 1) 4108ad43ddacSmrg 4109209ff23fSmrg#define R600_BIOS_0_SCRATCH 0x1724 4110209ff23fSmrg#define R600_BIOS_1_SCRATCH 0x1728 4111209ff23fSmrg#define R600_BIOS_2_SCRATCH 0x172c 4112209ff23fSmrg#define R600_BIOS_3_SCRATCH 0x1730 4113209ff23fSmrg#define R600_BIOS_4_SCRATCH 0x1734 4114209ff23fSmrg#define R600_BIOS_5_SCRATCH 0x1738 4115209ff23fSmrg#define R600_BIOS_6_SCRATCH 0x173c 4116209ff23fSmrg#define R600_BIOS_7_SCRATCH 0x1740 4117209ff23fSmrg 4118ad43ddacSmrg/* evergreen */ 4119ad43ddacSmrg#define EVERGREEN_VGA_MEMORY_BASE_ADDRESS 0x310 4120ad43ddacSmrg#define EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH 0x324 4121ad43ddacSmrg#define EVERGREEN_D3VGA_CONTROL 0x3e0 4122ad43ddacSmrg#define EVERGREEN_D4VGA_CONTROL 0x3e4 4123ad43ddacSmrg#define EVERGREEN_D5VGA_CONTROL 0x3e8 4124ad43ddacSmrg#define EVERGREEN_D6VGA_CONTROL 0x3ec 4125ad43ddacSmrg 4126ad43ddacSmrg#define EVERGREEN_P1PLL_SS_CNTL 0x414 4127ad43ddacSmrg#define EVERGREEN_P2PLL_SS_CNTL 0x454 4128ad43ddacSmrg# define EVERGREEN_PxPLL_SS_EN (1 << 12) 4129ad43ddacSmrg/* GRPH blocks at 0x6800, 0x7400, 0x10000, 0x10c00, 0x11800, 0x12400 */ 4130ad43ddacSmrg#define EVERGREEN_GRPH_ENABLE 0x6800 4131ad43ddacSmrg#define EVERGREEN_GRPH_CONTROL 0x6804 4132ad43ddacSmrg# define EVERGREEN_GRPH_DEPTH(x) (((x) & 0x3) << 0) 4133ad43ddacSmrg# define EVERGREEN_GRPH_DEPTH_8BPP 0 4134ad43ddacSmrg# define EVERGREEN_GRPH_DEPTH_16BPP 1 4135ad43ddacSmrg# define EVERGREEN_GRPH_DEPTH_32BPP 2 4136ad43ddacSmrg# define EVERGREEN_GRPH_FORMAT(x) (((x) & 0x7) << 8) 4137ad43ddacSmrg/* 8 BPP */ 4138ad43ddacSmrg# define EVERGREEN_GRPH_FORMAT_INDEXED 0 4139ad43ddacSmrg/* 16 BPP */ 4140ad43ddacSmrg# define EVERGREEN_GRPH_FORMAT_ARGB1555 0 4141ad43ddacSmrg# define EVERGREEN_GRPH_FORMAT_ARGB565 1 4142ad43ddacSmrg# define EVERGREEN_GRPH_FORMAT_ARGB4444 2 4143ad43ddacSmrg# define EVERGREEN_GRPH_FORMAT_AI88 3 4144ad43ddacSmrg# define EVERGREEN_GRPH_FORMAT_MONO16 4 4145ad43ddacSmrg# define EVERGREEN_GRPH_FORMAT_BGRA5551 5 4146ad43ddacSmrg/* 32 BPP */ 4147ad43ddacSmrg# define EVERGREEN_GRPH_FORMAT_ARGB8888 0 4148ad43ddacSmrg# define EVERGREEN_GRPH_FORMAT_ARGB2101010 1 4149ad43ddacSmrg# define EVERGREEN_GRPH_FORMAT_32BPP_DIG 2 4150ad43ddacSmrg# define EVERGREEN_GRPH_FORMAT_8B_ARGB2101010 3 4151ad43ddacSmrg# define EVERGREEN_GRPH_FORMAT_BGRA1010102 4 4152ad43ddacSmrg# define EVERGREEN_GRPH_FORMAT_8B_BGRA1010102 5 4153ad43ddacSmrg# define EVERGREEN_GRPH_FORMAT_RGB111110 6 4154ad43ddacSmrg# define EVERGREEN_GRPH_FORMAT_BGR101111 7 4155ad43ddacSmrg#define EVERGREEN_GRPH_SWAP_CONTROL 0x680c 4156ad43ddacSmrg# define EVERGREEN_GRPH_ENDIAN_SWAP(x) (((x) & 0x3) << 0) 4157ad43ddacSmrg# define EVERGREEN_GRPH_ENDIAN_NONE 0 4158ad43ddacSmrg# define EVERGREEN_GRPH_ENDIAN_8IN16 1 4159ad43ddacSmrg# define EVERGREEN_GRPH_ENDIAN_8IN32 2 4160ad43ddacSmrg# define EVERGREEN_GRPH_ENDIAN_8IN64 3 4161ad43ddacSmrg# define EVERGREEN_GRPH_RED_CROSSBAR(x) (((x) & 0x3) << 4) 4162ad43ddacSmrg# define EVERGREEN_GRPH_RED_SEL_R 0 4163ad43ddacSmrg# define EVERGREEN_GRPH_RED_SEL_G 1 4164ad43ddacSmrg# define EVERGREEN_GRPH_RED_SEL_B 2 4165ad43ddacSmrg# define EVERGREEN_GRPH_RED_SEL_A 3 4166ad43ddacSmrg# define EVERGREEN_GRPH_GREEN_CROSSBAR(x) (((x) & 0x3) << 6) 4167ad43ddacSmrg# define EVERGREEN_GRPH_GREEN_SEL_G 0 4168ad43ddacSmrg# define EVERGREEN_GRPH_GREEN_SEL_B 1 4169ad43ddacSmrg# define EVERGREEN_GRPH_GREEN_SEL_A 2 4170ad43ddacSmrg# define EVERGREEN_GRPH_GREEN_SEL_R 3 4171ad43ddacSmrg# define EVERGREEN_GRPH_BLUE_CROSSBAR(x) (((x) & 0x3) << 8) 4172ad43ddacSmrg# define EVERGREEN_GRPH_BLUE_SEL_B 0 4173ad43ddacSmrg# define EVERGREEN_GRPH_BLUE_SEL_A 1 4174ad43ddacSmrg# define EVERGREEN_GRPH_BLUE_SEL_R 2 4175ad43ddacSmrg# define EVERGREEN_GRPH_BLUE_SEL_G 3 4176ad43ddacSmrg# define EVERGREEN_GRPH_ALPHA_CROSSBAR(x) (((x) & 0x3) << 10) 4177ad43ddacSmrg# define EVERGREEN_GRPH_ALPHA_SEL_A 0 4178ad43ddacSmrg# define EVERGREEN_GRPH_ALPHA_SEL_R 1 4179ad43ddacSmrg# define EVERGREEN_GRPH_ALPHA_SEL_G 2 4180ad43ddacSmrg# define EVERGREEN_GRPH_ALPHA_SEL_B 3 4181ad43ddacSmrg#define EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS 0x6810 4182ad43ddacSmrg#define EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS 0x6814 4183ad43ddacSmrg# define EVERGREEN_GRPH_DFQ_ENABLE (1 << 0) 4184ad43ddacSmrg# define EVERGREEN_GRPH_SURFACE_ADDRESS_MASK 0xffffff00 4185ad43ddacSmrg#define EVERGREEN_GRPH_PITCH 0x6818 4186ad43ddacSmrg#define EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x681c 4187ad43ddacSmrg#define EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x6820 4188ad43ddacSmrg#define EVERGREEN_GRPH_SURFACE_OFFSET_X 0x6824 4189ad43ddacSmrg#define EVERGREEN_GRPH_SURFACE_OFFSET_Y 0x6828 4190ad43ddacSmrg#define EVERGREEN_GRPH_X_START 0x682c 4191ad43ddacSmrg#define EVERGREEN_GRPH_Y_START 0x6830 4192ad43ddacSmrg#define EVERGREEN_GRPH_X_END 0x6834 4193ad43ddacSmrg#define EVERGREEN_GRPH_Y_END 0x6838 4194ad43ddacSmrg 4195ad43ddacSmrg/* CUR blocks at 0x6998, 0x7598, 0x10198, 0x10d98, 0x11998, 0x12598 */ 4196ad43ddacSmrg#define EVERGREEN_CUR_CONTROL 0x6998 4197ad43ddacSmrg# define EVERGREEN_CURSOR_EN (1 << 0) 4198ad43ddacSmrg# define EVERGREEN_CURSOR_MODE(x) (((x) & 0x3) << 8) 4199ad43ddacSmrg# define EVERGREEN_CURSOR_MONO 0 4200ad43ddacSmrg# define EVERGREEN_CURSOR_24_1 1 4201ad43ddacSmrg# define EVERGREEN_CURSOR_24_8_PRE_MULT 2 4202ad43ddacSmrg# define EVERGREEN_CURSOR_24_8_UNPRE_MULT 3 4203ad43ddacSmrg# define EVERGREEN_CURSOR_2X_MAGNIFY (1 << 16) 4204ad43ddacSmrg# define EVERGREEN_CURSOR_FORCE_MC_ON (1 << 20) 4205ad43ddacSmrg# define EVERGREEN_CURSOR_URGENT_CONTROL(x) (((x) & 0x7) << 24) 4206ad43ddacSmrg# define EVERGREEN_CURSOR_URGENT_ALWAYS 0 4207ad43ddacSmrg# define EVERGREEN_CURSOR_URGENT_1_8 1 4208ad43ddacSmrg# define EVERGREEN_CURSOR_URGENT_1_4 2 4209ad43ddacSmrg# define EVERGREEN_CURSOR_URGENT_3_8 3 4210ad43ddacSmrg# define EVERGREEN_CURSOR_URGENT_1_2 4 4211ad43ddacSmrg#define EVERGREEN_CUR_SURFACE_ADDRESS 0x699c 4212ad43ddacSmrg# define EVERGREEN_CUR_SURFACE_ADDRESS_MASK 0xfffff000 4213ad43ddacSmrg#define EVERGREEN_CUR_SIZE 0x69a0 4214ad43ddacSmrg#define EVERGREEN_CUR_SURFACE_ADDRESS_HIGH 0x69a4 4215ad43ddacSmrg#define EVERGREEN_CUR_POSITION 0x69a8 4216ad43ddacSmrg#define EVERGREEN_CUR_HOT_SPOT 0x69ac 4217ad43ddacSmrg#define EVERGREEN_CUR_COLOR1 0x69b0 4218ad43ddacSmrg#define EVERGREEN_CUR_COLOR2 0x69b4 4219ad43ddacSmrg#define EVERGREEN_CUR_UPDATE 0x69b8 4220ad43ddacSmrg# define EVERGREEN_CURSOR_UPDATE_PENDING (1 << 0) 4221ad43ddacSmrg# define EVERGREEN_CURSOR_UPDATE_TAKEN (1 << 1) 4222ad43ddacSmrg# define EVERGREEN_CURSOR_UPDATE_LOCK (1 << 16) 4223ad43ddacSmrg# define EVERGREEN_CURSOR_DISABLE_MULTIPLE_UPDATE (1 << 24) 4224ad43ddacSmrg 4225ad43ddacSmrg/* LUT blocks at 0x69e0, 0x75e0, 0x101e0, 0x10de0, 0x119e0, 0x125e0 */ 4226ad43ddacSmrg#define EVERGREEN_DC_LUT_RW_MODE 0x69e0 4227ad43ddacSmrg#define EVERGREEN_DC_LUT_RW_INDEX 0x69e4 4228ad43ddacSmrg#define EVERGREEN_DC_LUT_SEQ_COLOR 0x69e8 4229ad43ddacSmrg#define EVERGREEN_DC_LUT_PWL_DATA 0x69ec 4230ad43ddacSmrg#define EVERGREEN_DC_LUT_30_COLOR 0x69f0 4231ad43ddacSmrg#define EVERGREEN_DC_LUT_VGA_ACCESS_ENABLE 0x69f4 4232ad43ddacSmrg#define EVERGREEN_DC_LUT_WRITE_EN_MASK 0x69f8 4233ad43ddacSmrg#define EVERGREEN_DC_LUT_AUTOFILL 0x69fc 4234ad43ddacSmrg#define EVERGREEN_DC_LUT_CONTROL 0x6a00 4235ad43ddacSmrg#define EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE 0x6a04 4236ad43ddacSmrg#define EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN 0x6a08 4237ad43ddacSmrg#define EVERGREEN_DC_LUT_BLACK_OFFSET_RED 0x6a0c 4238ad43ddacSmrg#define EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE 0x6a10 4239ad43ddacSmrg#define EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN 0x6a14 4240ad43ddacSmrg#define EVERGREEN_DC_LUT_WHITE_OFFSET_RED 0x6a18 4241ad43ddacSmrg 4242ad43ddacSmrg#define EVERGREEN_DATA_FORMAT 0x6b00 4243ad43ddacSmrg# define EVERGREEN_INTERLEAVE_EN (1 << 0) 4244ad43ddacSmrg#define EVERGREEN_DESKTOP_HEIGHT 0x6b04 4245921a55d8Smrg#define EVERGREEN_VLINE_START_END 0x6b08 4246921a55d8Smrg# define EVERGREEN_VLINE_START_SHIFT 0 4247921a55d8Smrg# define EVERGREEN_VLINE_END_SHIFT 16 4248921a55d8Smrg# define EVERGREEN_VLINE_INV (1 << 31) 4249921a55d8Smrg#define EVERGREEN_VLINE_STATUS 0x6bb8 4250921a55d8Smrg# define EVERGREEN_VLINE_STAT (1 << 12) 4251ad43ddacSmrg 4252ad43ddacSmrg#define EVERGREEN_VIEWPORT_START 0x6d70 4253ad43ddacSmrg#define EVERGREEN_VIEWPORT_SIZE 0x6d74 4254ad43ddacSmrg 4255ad43ddacSmrg/* display controller offsets used for crtc/cur/lut/grph/viewport/etc. */ 4256ad43ddacSmrg#define EVERGREEN_CRTC0_REGISTER_OFFSET (0x6df0 - 0x6df0) 4257ad43ddacSmrg#define EVERGREEN_CRTC1_REGISTER_OFFSET (0x79f0 - 0x6df0) 4258ad43ddacSmrg#define EVERGREEN_CRTC2_REGISTER_OFFSET (0x105f0 - 0x6df0) 4259ad43ddacSmrg#define EVERGREEN_CRTC3_REGISTER_OFFSET (0x111f0 - 0x6df0) 4260ad43ddacSmrg#define EVERGREEN_CRTC4_REGISTER_OFFSET (0x11df0 - 0x6df0) 4261ad43ddacSmrg#define EVERGREEN_CRTC5_REGISTER_OFFSET (0x129f0 - 0x6df0) 4262ad43ddacSmrg 4263ad43ddacSmrg/* CRTC blocks at 0x6df0, 0x79f0, 0x105f0, 0x111f0, 0x11df0, 0x129f0 */ 4264ad43ddacSmrg#define EVERGREEN_CRTC_CONTROL 0x6e70 4265ad43ddacSmrg# define EVERGREEN_CRTC_MASTER_EN (1 << 0) 4266ad43ddacSmrg#define EVERGREEN_CRTC_UPDATE_LOCK 0x6ed4 4267ad43ddacSmrg 4268ad43ddacSmrg#define EVERGREEN_DC_GPIO_HPD_MASK 0x64b0 4269ad43ddacSmrg#define EVERGREEN_DC_GPIO_HPD_A 0x64b4 4270ad43ddacSmrg#define EVERGREEN_DC_GPIO_HPD_EN 0x64b8 4271ad43ddacSmrg#define EVERGREEN_DC_GPIO_HPD_Y 0x64bc 4272ad43ddacSmrg 4273209ff23fSmrg#define R300_GB_TILE_CONFIG 0x4018 4274209ff23fSmrg# define R300_ENABLE_TILING (1 << 0) 4275209ff23fSmrg# define R300_PIPE_COUNT_RV350 (0 << 1) 4276209ff23fSmrg# define R300_PIPE_COUNT_R300 (3 << 1) 4277209ff23fSmrg# define R300_PIPE_COUNT_R420_3P (6 << 1) 4278209ff23fSmrg# define R300_PIPE_COUNT_R420 (7 << 1) 4279209ff23fSmrg# define R300_TILE_SIZE_8 (0 << 4) 4280209ff23fSmrg# define R300_TILE_SIZE_16 (1 << 4) 4281209ff23fSmrg# define R300_TILE_SIZE_32 (2 << 4) 4282209ff23fSmrg# define R300_SUBPIXEL_1_12 (0 << 16) 4283209ff23fSmrg# define R300_SUBPIXEL_1_16 (1 << 16) 4284209ff23fSmrg#define R300_GB_SELECT 0x401c 4285209ff23fSmrg#define R300_GB_ENABLE 0x4008 4286209ff23fSmrg#define R300_GB_AA_CONFIG 0x4020 4287209ff23fSmrg#define R400_GB_PIPE_SELECT 0x402c 4288209ff23fSmrg#define R300_GB_MSPOS0 0x4010 4289209ff23fSmrg# define R300_MS_X0_SHIFT 0 4290209ff23fSmrg# define R300_MS_Y0_SHIFT 4 4291209ff23fSmrg# define R300_MS_X1_SHIFT 8 4292209ff23fSmrg# define R300_MS_Y1_SHIFT 12 4293209ff23fSmrg# define R300_MS_X2_SHIFT 16 4294209ff23fSmrg# define R300_MS_Y2_SHIFT 20 4295209ff23fSmrg# define R300_MSBD0_Y_SHIFT 24 4296209ff23fSmrg# define R300_MSBD0_X_SHIFT 28 4297209ff23fSmrg#define R300_GB_MSPOS1 0x4014 4298209ff23fSmrg# define R300_MS_X3_SHIFT 0 4299209ff23fSmrg# define R300_MS_Y3_SHIFT 4 4300209ff23fSmrg# define R300_MS_X4_SHIFT 8 4301209ff23fSmrg# define R300_MS_Y4_SHIFT 12 4302209ff23fSmrg# define R300_MS_X5_SHIFT 16 4303209ff23fSmrg# define R300_MS_Y5_SHIFT 20 4304209ff23fSmrg# define R300_MSBD1_SHIFT 24 4305209ff23fSmrg 4306209ff23fSmrg#define R300_GA_ENHANCE 0x4274 4307209ff23fSmrg# define R300_GA_DEADLOCK_CNTL (1 << 0) 4308209ff23fSmrg# define R300_GA_FASTSYNC_CNTL (1 << 1) 4309209ff23fSmrg 4310209ff23fSmrg#define R300_GA_POLY_MODE 0x4288 4311209ff23fSmrg# define R300_FRONT_PTYPE_POINT (0 << 4) 4312209ff23fSmrg# define R300_FRONT_PTYPE_LINE (1 << 4) 4313209ff23fSmrg# define R300_FRONT_PTYPE_TRIANGE (2 << 4) 4314209ff23fSmrg# define R300_BACK_PTYPE_POINT (0 << 7) 4315209ff23fSmrg# define R300_BACK_PTYPE_LINE (1 << 7) 4316209ff23fSmrg# define R300_BACK_PTYPE_TRIANGE (2 << 7) 4317209ff23fSmrg#define R300_GA_ROUND_MODE 0x428c 4318209ff23fSmrg# define R300_GEOMETRY_ROUND_TRUNC (0 << 0) 4319209ff23fSmrg# define R300_GEOMETRY_ROUND_NEAREST (1 << 0) 4320209ff23fSmrg# define R300_COLOR_ROUND_TRUNC (0 << 2) 4321209ff23fSmrg# define R300_COLOR_ROUND_NEAREST (1 << 2) 4322209ff23fSmrg#define R300_GA_COLOR_CONTROL 0x4278 4323209ff23fSmrg# define R300_RGB0_SHADING_SOLID (0 << 0) 4324209ff23fSmrg# define R300_RGB0_SHADING_FLAT (1 << 0) 4325209ff23fSmrg# define R300_RGB0_SHADING_GOURAUD (2 << 0) 4326209ff23fSmrg# define R300_ALPHA0_SHADING_SOLID (0 << 2) 4327209ff23fSmrg# define R300_ALPHA0_SHADING_FLAT (1 << 2) 4328209ff23fSmrg# define R300_ALPHA0_SHADING_GOURAUD (2 << 2) 4329209ff23fSmrg# define R300_RGB1_SHADING_SOLID (0 << 4) 4330209ff23fSmrg# define R300_RGB1_SHADING_FLAT (1 << 4) 4331209ff23fSmrg# define R300_RGB1_SHADING_GOURAUD (2 << 4) 4332209ff23fSmrg# define R300_ALPHA1_SHADING_SOLID (0 << 6) 4333209ff23fSmrg# define R300_ALPHA1_SHADING_FLAT (1 << 6) 4334209ff23fSmrg# define R300_ALPHA1_SHADING_GOURAUD (2 << 6) 4335209ff23fSmrg# define R300_RGB2_SHADING_SOLID (0 << 8) 4336209ff23fSmrg# define R300_RGB2_SHADING_FLAT (1 << 8) 4337209ff23fSmrg# define R300_RGB2_SHADING_GOURAUD (2 << 8) 4338209ff23fSmrg# define R300_ALPHA2_SHADING_SOLID (0 << 10) 4339209ff23fSmrg# define R300_ALPHA2_SHADING_FLAT (1 << 10) 4340209ff23fSmrg# define R300_ALPHA2_SHADING_GOURAUD (2 << 10) 4341209ff23fSmrg# define R300_RGB3_SHADING_SOLID (0 << 12) 4342209ff23fSmrg# define R300_RGB3_SHADING_FLAT (1 << 12) 4343209ff23fSmrg# define R300_RGB3_SHADING_GOURAUD (2 << 12) 4344209ff23fSmrg# define R300_ALPHA3_SHADING_SOLID (0 << 14) 4345209ff23fSmrg# define R300_ALPHA3_SHADING_FLAT (1 << 14) 4346209ff23fSmrg# define R300_ALPHA3_SHADING_GOURAUD (2 << 14) 4347209ff23fSmrg#define R300_GA_OFFSET 0x4290 4348209ff23fSmrg 4349209ff23fSmrg#define R500_SU_REG_DEST 0x42c8 4350209ff23fSmrg 4351209ff23fSmrg#define R300_VAP_CNTL_STATUS 0x2140 4352209ff23fSmrg# define R300_PVS_BYPASS (1 << 8) 4353209ff23fSmrg#define R300_VAP_PVS_STATE_FLUSH_REG 0x2284 4354209ff23fSmrg#define R300_VAP_CNTL 0x2080 4355209ff23fSmrg# define R300_PVS_NUM_SLOTS_SHIFT 0 4356209ff23fSmrg# define R300_PVS_NUM_CNTLRS_SHIFT 4 4357209ff23fSmrg# define R300_PVS_NUM_FPUS_SHIFT 8 4358209ff23fSmrg# define R300_VF_MAX_VTX_NUM_SHIFT 18 4359209ff23fSmrg# define R300_GL_CLIP_SPACE_DEF (0 << 22) 4360209ff23fSmrg# define R300_DX_CLIP_SPACE_DEF (1 << 22) 4361209ff23fSmrg# define R500_TCL_STATE_OPTIMIZATION (1 << 23) 4362209ff23fSmrg#define R300_VAP_VTE_CNTL 0x20B0 4363209ff23fSmrg# define R300_VPORT_X_SCALE_ENA (1 << 0) 4364209ff23fSmrg# define R300_VPORT_X_OFFSET_ENA (1 << 1) 4365209ff23fSmrg# define R300_VPORT_Y_SCALE_ENA (1 << 2) 4366209ff23fSmrg# define R300_VPORT_Y_OFFSET_ENA (1 << 3) 4367209ff23fSmrg# define R300_VPORT_Z_SCALE_ENA (1 << 4) 4368209ff23fSmrg# define R300_VPORT_Z_OFFSET_ENA (1 << 5) 4369209ff23fSmrg# define R300_VTX_XY_FMT (1 << 8) 4370209ff23fSmrg# define R300_VTX_Z_FMT (1 << 9) 4371209ff23fSmrg# define R300_VTX_W0_FMT (1 << 10) 4372209ff23fSmrg#define R300_VAP_VTX_STATE_CNTL 0x2180 4373209ff23fSmrg#define R300_VAP_PSC_SGN_NORM_CNTL 0x21DC 4374209ff23fSmrg#define R300_VAP_PROG_STREAM_CNTL_0 0x2150 4375209ff23fSmrg# define R300_DATA_TYPE_0_SHIFT 0 4376209ff23fSmrg# define R300_DATA_TYPE_FLOAT_1 0 4377209ff23fSmrg# define R300_DATA_TYPE_FLOAT_2 1 4378209ff23fSmrg# define R300_DATA_TYPE_FLOAT_3 2 4379209ff23fSmrg# define R300_DATA_TYPE_FLOAT_4 3 4380209ff23fSmrg# define R300_DATA_TYPE_BYTE 4 4381209ff23fSmrg# define R300_DATA_TYPE_D3DCOLOR 5 4382209ff23fSmrg# define R300_DATA_TYPE_SHORT_2 6 4383209ff23fSmrg# define R300_DATA_TYPE_SHORT_4 7 4384209ff23fSmrg# define R300_DATA_TYPE_VECTOR_3_TTT 8 4385209ff23fSmrg# define R300_DATA_TYPE_VECTOR_3_EET 9 4386209ff23fSmrg# define R300_SKIP_DWORDS_0_SHIFT 4 4387209ff23fSmrg# define R300_DST_VEC_LOC_0_SHIFT 8 4388209ff23fSmrg# define R300_LAST_VEC_0 (1 << 13) 4389209ff23fSmrg# define R300_SIGNED_0 (1 << 14) 4390209ff23fSmrg# define R300_NORMALIZE_0 (1 << 15) 4391209ff23fSmrg# define R300_DATA_TYPE_1_SHIFT 16 4392209ff23fSmrg# define R300_SKIP_DWORDS_1_SHIFT 20 4393209ff23fSmrg# define R300_DST_VEC_LOC_1_SHIFT 24 4394209ff23fSmrg# define R300_LAST_VEC_1 (1 << 29) 4395209ff23fSmrg# define R300_SIGNED_1 (1 << 30) 4396209ff23fSmrg# define R300_NORMALIZE_1 (1 << 31) 4397209ff23fSmrg#define R300_VAP_PROG_STREAM_CNTL_1 0x2154 4398209ff23fSmrg# define R300_DATA_TYPE_2_SHIFT 0 4399209ff23fSmrg# define R300_SKIP_DWORDS_2_SHIFT 4 4400209ff23fSmrg# define R300_DST_VEC_LOC_2_SHIFT 8 4401209ff23fSmrg# define R300_LAST_VEC_2 (1 << 13) 4402209ff23fSmrg# define R300_SIGNED_2 (1 << 14) 4403209ff23fSmrg# define R300_NORMALIZE_2 (1 << 15) 4404209ff23fSmrg# define R300_DATA_TYPE_3_SHIFT 16 4405209ff23fSmrg# define R300_SKIP_DWORDS_3_SHIFT 20 4406209ff23fSmrg# define R300_DST_VEC_LOC_3_SHIFT 24 4407209ff23fSmrg# define R300_LAST_VEC_3 (1 << 29) 4408209ff23fSmrg# define R300_SIGNED_3 (1 << 30) 4409209ff23fSmrg# define R300_NORMALIZE_3 (1 << 31) 4410209ff23fSmrg#define R300_VAP_PROG_STREAM_CNTL_EXT_0 0x21e0 4411209ff23fSmrg# define R300_SWIZZLE_SELECT_X_0_SHIFT 0 4412209ff23fSmrg# define R300_SWIZZLE_SELECT_Y_0_SHIFT 3 4413209ff23fSmrg# define R300_SWIZZLE_SELECT_Z_0_SHIFT 6 4414209ff23fSmrg# define R300_SWIZZLE_SELECT_W_0_SHIFT 9 4415209ff23fSmrg# define R300_SWIZZLE_SELECT_X 0 4416209ff23fSmrg# define R300_SWIZZLE_SELECT_Y 1 4417209ff23fSmrg# define R300_SWIZZLE_SELECT_Z 2 4418209ff23fSmrg# define R300_SWIZZLE_SELECT_W 3 4419209ff23fSmrg# define R300_SWIZZLE_SELECT_FP_ZERO 4 4420209ff23fSmrg# define R300_SWIZZLE_SELECT_FP_ONE 5 4421209ff23fSmrg# define R300_WRITE_ENA_0_SHIFT 12 4422209ff23fSmrg# define R300_WRITE_ENA_X 1 4423209ff23fSmrg# define R300_WRITE_ENA_Y 2 4424209ff23fSmrg# define R300_WRITE_ENA_Z 4 4425209ff23fSmrg# define R300_WRITE_ENA_W 8 4426209ff23fSmrg# define R300_SWIZZLE_SELECT_X_1_SHIFT 16 4427209ff23fSmrg# define R300_SWIZZLE_SELECT_Y_1_SHIFT 19 4428209ff23fSmrg# define R300_SWIZZLE_SELECT_Z_1_SHIFT 22 4429209ff23fSmrg# define R300_SWIZZLE_SELECT_W_1_SHIFT 25 4430209ff23fSmrg# define R300_WRITE_ENA_1_SHIFT 28 4431209ff23fSmrg#define R300_VAP_PROG_STREAM_CNTL_EXT_1 0x21e4 4432209ff23fSmrg# define R300_SWIZZLE_SELECT_X_2_SHIFT 0 4433209ff23fSmrg# define R300_SWIZZLE_SELECT_Y_2_SHIFT 3 4434209ff23fSmrg# define R300_SWIZZLE_SELECT_Z_2_SHIFT 6 4435209ff23fSmrg# define R300_SWIZZLE_SELECT_W_2_SHIFT 9 4436209ff23fSmrg# define R300_WRITE_ENA_2_SHIFT 12 4437209ff23fSmrg# define R300_SWIZZLE_SELECT_X_3_SHIFT 16 4438209ff23fSmrg# define R300_SWIZZLE_SELECT_Y_3_SHIFT 19 4439209ff23fSmrg# define R300_SWIZZLE_SELECT_Z_3_SHIFT 22 4440209ff23fSmrg# define R300_SWIZZLE_SELECT_W_3_SHIFT 25 4441209ff23fSmrg# define R300_WRITE_ENA_3_SHIFT 28 4442209ff23fSmrg#define R300_VAP_PVS_CODE_CNTL_0 0x22D0 4443209ff23fSmrg# define R300_PVS_FIRST_INST_SHIFT 0 4444209ff23fSmrg# define R300_PVS_XYZW_VALID_INST_SHIFT 10 4445209ff23fSmrg# define R300_PVS_LAST_INST_SHIFT 20 4446209ff23fSmrg#define R300_VAP_PVS_CODE_CNTL_1 0x22D8 4447209ff23fSmrg# define R300_PVS_LAST_VTX_SRC_INST_SHIFT 0 4448209ff23fSmrg#define R300_VAP_PVS_VECTOR_INDX_REG 0x2200 4449ad43ddacSmrg# define R300_PVS_CODE_START 0 4450ad43ddacSmrg# define R300_PVS_CONST_START 512 4451ad43ddacSmrg# define R500_PVS_CONST_START 1024 4452ad43ddacSmrg# define R300_PVS_VECTOR_INST_INDEX(x) ((x) + R300_PVS_CODE_START) 4453ad43ddacSmrg# define R300_PVS_VECTOR_CONST_INDEX(x) ((x) + R300_PVS_CONST_START) 4454ad43ddacSmrg# define R500_PVS_VECTOR_CONST_INDEX(x) ((x) + R500_PVS_CONST_START) 4455209ff23fSmrg#define R300_VAP_PVS_VECTOR_DATA_REG 0x2204 4456209ff23fSmrg/* PVS instructions */ 4457209ff23fSmrg/* Opcode and dst instruction */ 4458b7e1c893Smrg#define R300_PVS_DST_OPCODE(x) ((x) << 0) 4459209ff23fSmrg/* Vector ops */ 4460209ff23fSmrg# define R300_VECTOR_NO_OP 0 4461209ff23fSmrg# define R300_VE_DOT_PRODUCT 1 4462209ff23fSmrg# define R300_VE_MULTIPLY 2 4463209ff23fSmrg# define R300_VE_ADD 3 4464209ff23fSmrg# define R300_VE_MULTIPLY_ADD 4 4465209ff23fSmrg# define R300_VE_DISTANCE_VECTOR 5 4466209ff23fSmrg# define R300_VE_FRACTION 6 4467209ff23fSmrg# define R300_VE_MAXIMUM 7 4468209ff23fSmrg# define R300_VE_MINIMUM 8 4469209ff23fSmrg# define R300_VE_SET_GREATER_THAN_EQUAL 9 4470209ff23fSmrg# define R300_VE_SET_LESS_THAN 10 4471209ff23fSmrg# define R300_VE_MULTIPLYX2_ADD 11 4472209ff23fSmrg# define R300_VE_MULTIPLY_CLAMP 12 4473209ff23fSmrg# define R300_VE_FLT2FIX_DX 13 4474209ff23fSmrg# define R300_VE_FLT2FIX_DX_RND 14 4475209ff23fSmrg/* R500 additions */ 4476209ff23fSmrg# define R500_VE_PRED_SET_EQ_PUSH 15 4477209ff23fSmrg# define R500_VE_PRED_SET_GT_PUSH 16 4478209ff23fSmrg# define R500_VE_PRED_SET_GTE_PUSH 17 4479209ff23fSmrg# define R500_VE_PRED_SET_NEQ_PUSH 18 4480209ff23fSmrg# define R500_VE_COND_WRITE_EQ 19 4481209ff23fSmrg# define R500_VE_COND_WRITE_GT 20 4482209ff23fSmrg# define R500_VE_COND_WRITE_GTE 21 4483209ff23fSmrg# define R500_VE_COND_WRITE_NEQ 22 4484209ff23fSmrg# define R500_VE_COND_MUX_EQ 23 4485209ff23fSmrg# define R500_VE_COND_MUX_GT 24 4486209ff23fSmrg# define R500_VE_COND_MUX_GTE 25 4487209ff23fSmrg# define R500_VE_SET_GREATER_THAN 26 4488209ff23fSmrg# define R500_VE_SET_EQUAL 27 4489209ff23fSmrg# define R500_VE_SET_NOT_EQUAL 28 4490209ff23fSmrg/* Math ops */ 4491209ff23fSmrg# define R300_MATH_NO_OP 0 4492209ff23fSmrg# define R300_ME_EXP_BASE2_DX 1 4493209ff23fSmrg# define R300_ME_LOG_BASE2_DX 2 4494209ff23fSmrg# define R300_ME_EXP_BASEE_FF 3 4495209ff23fSmrg# define R300_ME_LIGHT_COEFF_DX 4 4496209ff23fSmrg# define R300_ME_POWER_FUNC_FF 5 4497209ff23fSmrg# define R300_ME_RECIP_DX 6 4498209ff23fSmrg# define R300_ME_RECIP_FF 7 4499209ff23fSmrg# define R300_ME_RECIP_SQRT_DX 8 4500209ff23fSmrg# define R300_ME_RECIP_SQRT_FF 9 4501209ff23fSmrg# define R300_ME_MULTIPLY 10 4502209ff23fSmrg# define R300_ME_EXP_BASE2_FULL_DX 11 4503209ff23fSmrg# define R300_ME_LOG_BASE2_FULL_DX 12 4504209ff23fSmrg# define R300_ME_POWER_FUNC_FF_CLAMP_B 13 4505209ff23fSmrg# define R300_ME_POWER_FUNC_FF_CLAMP_B1 14 4506209ff23fSmrg# define R300_ME_POWER_FUNC_FF_CLAMP_01 15 4507209ff23fSmrg# define R300_ME_SIN 16 4508209ff23fSmrg# define R300_ME_COS 17 4509209ff23fSmrg/* R500 additions */ 4510209ff23fSmrg# define R500_ME_LOG_BASE2_IEEE 18 4511209ff23fSmrg# define R500_ME_RECIP_IEEE 19 4512209ff23fSmrg# define R500_ME_RECIP_SQRT_IEEE 20 4513209ff23fSmrg# define R500_ME_PRED_SET_EQ 21 4514209ff23fSmrg# define R500_ME_PRED_SET_GT 22 4515209ff23fSmrg# define R500_ME_PRED_SET_GTE 23 4516209ff23fSmrg# define R500_ME_PRED_SET_NEQ 24 4517209ff23fSmrg# define R500_ME_PRED_SET_CLR 25 4518209ff23fSmrg# define R500_ME_PRED_SET_INV 26 4519209ff23fSmrg# define R500_ME_PRED_SET_POP 27 4520209ff23fSmrg# define R500_ME_PRED_SET_RESTORE 28 4521209ff23fSmrg/* macro */ 4522209ff23fSmrg# define R300_PVS_MACRO_OP_2CLK_MADD 0 4523209ff23fSmrg# define R300_PVS_MACRO_OP_2CLK_M2X_ADD 1 4524209ff23fSmrg#define R300_PVS_DST_MATH_INST (1 << 6) 4525209ff23fSmrg#define R300_PVS_DST_MACRO_INST (1 << 7) 4526b7e1c893Smrg#define R300_PVS_DST_REG_TYPE(x) ((x) << 8) 4527209ff23fSmrg# define R300_PVS_DST_REG_TEMPORARY 0 4528209ff23fSmrg# define R300_PVS_DST_REG_A0 1 4529209ff23fSmrg# define R300_PVS_DST_REG_OUT 2 4530209ff23fSmrg# define R500_PVS_DST_REG_OUT_REPL_X 3 4531209ff23fSmrg# define R300_PVS_DST_REG_ALT_TEMPORARY 4 4532209ff23fSmrg# define R300_PVS_DST_REG_INPUT 5 4533209ff23fSmrg#define R300_PVS_DST_ADDR_MODE_1 (1 << 12) 4534b7e1c893Smrg#define R300_PVS_DST_OFFSET(x) ((x) << 13) 4535209ff23fSmrg#define R300_PVS_DST_WE_X (1 << 20) 4536209ff23fSmrg#define R300_PVS_DST_WE_Y (1 << 21) 4537209ff23fSmrg#define R300_PVS_DST_WE_Z (1 << 22) 4538209ff23fSmrg#define R300_PVS_DST_WE_W (1 << 23) 4539209ff23fSmrg#define R300_PVS_DST_VE_SAT (1 << 24) 4540209ff23fSmrg#define R300_PVS_DST_ME_SAT (1 << 25) 4541209ff23fSmrg#define R300_PVS_DST_PRED_ENABLE (1 << 26) 4542209ff23fSmrg#define R300_PVS_DST_PRED_SENSE (1 << 27) 4543209ff23fSmrg#define R300_PVS_DST_DUAL_MATH_OP (1 << 28) 4544b7e1c893Smrg#define R300_PVS_DST_ADDR_SEL(x) ((x) << 29) 4545209ff23fSmrg#define R300_PVS_DST_ADDR_MODE_0 (1 << 31) 4546209ff23fSmrg/* src operand instruction */ 4547b7e1c893Smrg#define R300_PVS_SRC_REG_TYPE(x) ((x) << 0) 4548209ff23fSmrg# define R300_PVS_SRC_REG_TEMPORARY 0 4549209ff23fSmrg# define R300_PVS_SRC_REG_INPUT 1 4550209ff23fSmrg# define R300_PVS_SRC_REG_CONSTANT 2 4551209ff23fSmrg# define R300_PVS_SRC_REG_ALT_TEMPORARY 3 4552209ff23fSmrg#define R300_SPARE_0 (1 << 2) 4553209ff23fSmrg#define R300_PVS_SRC_ABS_XYZW (1 << 3) 4554209ff23fSmrg#define R300_PVS_SRC_ADDR_MODE_0 (1 << 4) 4555b7e1c893Smrg#define R300_PVS_SRC_OFFSET(x) ((x) << 5) 4556b7e1c893Smrg#define R300_PVS_SRC_SWIZZLE_X(x) ((x) << 13) 4557b7e1c893Smrg#define R300_PVS_SRC_SWIZZLE_Y(x) ((x) << 16) 4558b7e1c893Smrg#define R300_PVS_SRC_SWIZZLE_Z(x) ((x) << 19) 4559b7e1c893Smrg#define R300_PVS_SRC_SWIZZLE_W(x) ((x) << 22) 4560209ff23fSmrg# define R300_PVS_SRC_SELECT_X 0 4561209ff23fSmrg# define R300_PVS_SRC_SELECT_Y 1 4562209ff23fSmrg# define R300_PVS_SRC_SELECT_Z 2 4563209ff23fSmrg# define R300_PVS_SRC_SELECT_W 3 4564209ff23fSmrg# define R300_PVS_SRC_SELECT_FORCE_0 4 4565209ff23fSmrg# define R300_PVS_SRC_SELECT_FORCE_1 5 4566209ff23fSmrg#define R300_PVS_SRC_NEG_X (1 << 25) 4567209ff23fSmrg#define R300_PVS_SRC_NEG_Y (1 << 26) 4568209ff23fSmrg#define R300_PVS_SRC_NEG_Z (1 << 27) 4569209ff23fSmrg#define R300_PVS_SRC_NEG_W (1 << 28) 4570b7e1c893Smrg#define R300_PVS_SRC_ADDR_SEL(x) ((x) << 29) 4571209ff23fSmrg#define R300_PVS_SRC_ADDR_MODE_1 (1 << 31) 4572209ff23fSmrg 4573ad43ddacSmrg#define R300_VAP_PVS_CONST_CNTL 0x22d4 4574ad43ddacSmrg# define R300_PVS_CONST_BASE_OFFSET(x) ((x) << 0) 4575ad43ddacSmrg# define R300_PVS_MAX_CONST_ADDR(x) ((x) << 16) 4576ad43ddacSmrg 4577b7e1c893Smrg#define R300_VAP_PVS_FLOW_CNTL_OPC 0x22dc 4578209ff23fSmrg#define R300_VAP_OUT_VTX_FMT_0 0x2090 4579209ff23fSmrg# define R300_VTX_POS_PRESENT (1 << 0) 4580209ff23fSmrg# define R300_VTX_COLOR_0_PRESENT (1 << 1) 4581209ff23fSmrg# define R300_VTX_COLOR_1_PRESENT (1 << 2) 4582209ff23fSmrg# define R300_VTX_COLOR_2_PRESENT (1 << 3) 4583209ff23fSmrg# define R300_VTX_COLOR_3_PRESENT (1 << 4) 4584209ff23fSmrg# define R300_VTX_PT_SIZE_PRESENT (1 << 16) 4585209ff23fSmrg#define R300_VAP_OUT_VTX_FMT_1 0x2094 4586209ff23fSmrg# define R300_TEX_0_COMP_CNT_SHIFT 0 4587209ff23fSmrg# define R300_TEX_1_COMP_CNT_SHIFT 3 4588209ff23fSmrg# define R300_TEX_2_COMP_CNT_SHIFT 6 4589209ff23fSmrg# define R300_TEX_3_COMP_CNT_SHIFT 9 4590209ff23fSmrg# define R300_TEX_4_COMP_CNT_SHIFT 12 4591209ff23fSmrg# define R300_TEX_5_COMP_CNT_SHIFT 15 4592209ff23fSmrg# define R300_TEX_6_COMP_CNT_SHIFT 18 4593209ff23fSmrg# define R300_TEX_7_COMP_CNT_SHIFT 21 4594209ff23fSmrg#define R300_VAP_VTX_SIZE 0x20b4 4595209ff23fSmrg#define R300_VAP_GB_VERT_CLIP_ADJ 0x2220 4596209ff23fSmrg#define R300_VAP_GB_VERT_DISC_ADJ 0x2224 4597209ff23fSmrg#define R300_VAP_GB_HORZ_CLIP_ADJ 0x2228 4598209ff23fSmrg#define R300_VAP_GB_HORZ_DISC_ADJ 0x222c 4599209ff23fSmrg#define R300_VAP_CLIP_CNTL 0x221c 4600209ff23fSmrg# define R300_UCP_ENA_0 (1 << 0) 4601209ff23fSmrg# define R300_UCP_ENA_1 (1 << 1) 4602209ff23fSmrg# define R300_UCP_ENA_2 (1 << 2) 4603209ff23fSmrg# define R300_UCP_ENA_3 (1 << 3) 4604209ff23fSmrg# define R300_UCP_ENA_4 (1 << 4) 4605209ff23fSmrg# define R300_UCP_ENA_5 (1 << 5) 4606209ff23fSmrg# define R300_PS_UCP_MODE_SHIFT 14 4607209ff23fSmrg# define R300_CLIP_DISABLE (1 << 16) 4608209ff23fSmrg# define R300_UCP_CULL_ONLY_ENA (1 << 17) 4609209ff23fSmrg# define R300_BOUNDARY_EDGE_FLAG_ENA (1 << 18) 4610209ff23fSmrg#define R300_VAP_PVS_STATE_FLUSH_REG 0x2284 4611209ff23fSmrg 4612209ff23fSmrg#define R500_VAP_INDEX_OFFSET 0x208c 4613209ff23fSmrg 4614209ff23fSmrg#define R300_SU_TEX_WRAP 0x42a0 4615209ff23fSmrg#define R300_SU_POLY_OFFSET_ENABLE 0x42b4 4616209ff23fSmrg#define R300_SU_CULL_MODE 0x42b8 4617209ff23fSmrg# define R300_CULL_FRONT (1 << 0) 4618209ff23fSmrg# define R300_CULL_BACK (1 << 1) 4619209ff23fSmrg# define R300_FACE_POS (0 << 2) 4620209ff23fSmrg# define R300_FACE_NEG (1 << 2) 4621209ff23fSmrg#define R300_SU_DEPTH_SCALE 0x42c0 4622209ff23fSmrg#define R300_SU_DEPTH_OFFSET 0x42c4 4623209ff23fSmrg 4624209ff23fSmrg#define R300_RS_COUNT 0x4300 4625209ff23fSmrg# define R300_RS_COUNT_IT_COUNT_SHIFT 0 4626209ff23fSmrg# define R300_RS_COUNT_IC_COUNT_SHIFT 7 4627209ff23fSmrg# define R300_RS_COUNT_HIRES_EN (1 << 18) 4628209ff23fSmrg 4629209ff23fSmrg#define R300_RS_IP_0 0x4310 4630209ff23fSmrg#define R300_RS_IP_1 0x4314 4631b7e1c893Smrg# define R300_RS_TEX_PTR(x) ((x) << 0) 4632b7e1c893Smrg# define R300_RS_COL_PTR(x) ((x) << 6) 4633b7e1c893Smrg# define R300_RS_COL_FMT(x) ((x) << 9) 4634209ff23fSmrg# define R300_RS_COL_FMT_RGBA 0 4635209ff23fSmrg# define R300_RS_COL_FMT_RGB0 2 4636209ff23fSmrg# define R300_RS_COL_FMT_RGB1 3 4637209ff23fSmrg# define R300_RS_COL_FMT_000A 4 4638209ff23fSmrg# define R300_RS_COL_FMT_0000 5 4639209ff23fSmrg# define R300_RS_COL_FMT_0001 6 4640209ff23fSmrg# define R300_RS_COL_FMT_111A 8 4641209ff23fSmrg# define R300_RS_COL_FMT_1110 9 4642209ff23fSmrg# define R300_RS_COL_FMT_1111 10 4643b7e1c893Smrg# define R300_RS_SEL_S(x) ((x) << 13) 4644b7e1c893Smrg# define R300_RS_SEL_T(x) ((x) << 16) 4645b7e1c893Smrg# define R300_RS_SEL_R(x) ((x) << 19) 4646b7e1c893Smrg# define R300_RS_SEL_Q(x) ((x) << 22) 4647209ff23fSmrg# define R300_RS_SEL_C0 0 4648209ff23fSmrg# define R300_RS_SEL_C1 1 4649209ff23fSmrg# define R300_RS_SEL_C2 2 4650209ff23fSmrg# define R300_RS_SEL_C3 3 4651209ff23fSmrg# define R300_RS_SEL_K0 4 4652209ff23fSmrg# define R300_RS_SEL_K1 5 4653209ff23fSmrg#define R300_RS_INST_COUNT 0x4304 4654b7e1c893Smrg# define R300_INST_COUNT_RS(x) ((x) << 0) 4655209ff23fSmrg# define R300_RS_W_EN (1 << 4) 4656b7e1c893Smrg# define R300_TX_OFFSET_RS(x) ((x) << 5) 4657209ff23fSmrg#define R300_RS_INST_0 0x4330 4658209ff23fSmrg#define R300_RS_INST_1 0x4334 4659b7e1c893Smrg# define R300_INST_TEX_ID(x) ((x) << 0) 4660209ff23fSmrg# define R300_RS_INST_TEX_CN_WRITE (1 << 3) 4661b7e1c893Smrg# define R300_INST_TEX_ADDR(x) ((x) << 6) 4662209ff23fSmrg 4663209ff23fSmrg#define R300_TX_INVALTAGS 0x4100 4664209ff23fSmrg#define R300_TX_FILTER0_0 0x4400 4665b7e1c893Smrg#define R300_TX_FILTER0_1 0x4404 4666b7e1c893Smrg#define R300_TX_FILTER0_2 0x4408 4667b7e1c893Smrg# define R300_TX_CLAMP_S(x) ((x) << 0) 4668b7e1c893Smrg# define R300_TX_CLAMP_T(x) ((x) << 3) 4669b7e1c893Smrg# define R300_TX_CLAMP_R(x) ((x) << 6) 4670209ff23fSmrg# define R300_TX_CLAMP_WRAP 0 4671209ff23fSmrg# define R300_TX_CLAMP_MIRROR 1 4672209ff23fSmrg# define R300_TX_CLAMP_CLAMP_LAST 2 4673209ff23fSmrg# define R300_TX_CLAMP_MIRROR_CLAMP_LAST 3 4674209ff23fSmrg# define R300_TX_CLAMP_CLAMP_BORDER 4 4675209ff23fSmrg# define R300_TX_CLAMP_MIRROR_CLAMP_BORDER 5 4676209ff23fSmrg# define R300_TX_CLAMP_CLAMP_GL 6 4677209ff23fSmrg# define R300_TX_CLAMP_MIRROR_CLAMP_GL 7 4678209ff23fSmrg# define R300_TX_MAG_FILTER_NEAREST (1 << 9) 4679209ff23fSmrg# define R300_TX_MIN_FILTER_NEAREST (1 << 11) 4680209ff23fSmrg# define R300_TX_MAG_FILTER_LINEAR (2 << 9) 4681209ff23fSmrg# define R300_TX_MIN_FILTER_LINEAR (2 << 11) 4682209ff23fSmrg# define R300_TX_ID_SHIFT 28 4683209ff23fSmrg#define R300_TX_FILTER1_0 0x4440 4684b7e1c893Smrg#define R300_TX_FILTER1_1 0x4444 4685b7e1c893Smrg#define R300_TX_FILTER1_2 0x4448 4686209ff23fSmrg#define R300_TX_FORMAT0_0 0x4480 4687b7e1c893Smrg#define R300_TX_FORMAT0_1 0x4484 4688b7e1c893Smrg#define R300_TX_FORMAT0_2 0x4488 4689209ff23fSmrg# define R300_TXWIDTH_SHIFT 0 4690209ff23fSmrg# define R300_TXHEIGHT_SHIFT 11 4691c4ae5be6Smrg# define R300_TXDEPTH_SHIFT 22 4692209ff23fSmrg# define R300_NUM_LEVELS_SHIFT 26 4693209ff23fSmrg# define R300_NUM_LEVELS_MASK 0x 4694209ff23fSmrg# define R300_TXPROJECTED (1 << 30) 4695209ff23fSmrg# define R300_TXPITCH_EN (1 << 31) 4696209ff23fSmrg#define R300_TX_FORMAT1_0 0x44c0 4697b7e1c893Smrg#define R300_TX_FORMAT1_1 0x44c4 4698b7e1c893Smrg#define R300_TX_FORMAT1_2 0x44c8 4699209ff23fSmrg# define R300_TX_FORMAT_X8 0x0 4700209ff23fSmrg# define R300_TX_FORMAT_X16 0x1 4701209ff23fSmrg# define R300_TX_FORMAT_Y4X4 0x2 4702209ff23fSmrg# define R300_TX_FORMAT_Y8X8 0x3 4703209ff23fSmrg# define R300_TX_FORMAT_Y16X16 0x4 4704209ff23fSmrg# define R300_TX_FORMAT_Z3Y3X2 0x5 4705209ff23fSmrg# define R300_TX_FORMAT_Z5Y6X5 0x6 4706209ff23fSmrg# define R300_TX_FORMAT_Z6Y5X5 0x7 4707209ff23fSmrg# define R300_TX_FORMAT_Z11Y11X10 0x8 4708209ff23fSmrg# define R300_TX_FORMAT_Z10Y11X11 0x9 4709209ff23fSmrg# define R300_TX_FORMAT_W4Z4Y4X4 0xA 4710209ff23fSmrg# define R300_TX_FORMAT_W1Z5Y5X5 0xB 4711209ff23fSmrg# define R300_TX_FORMAT_W8Z8Y8X8 0xC 4712209ff23fSmrg# define R300_TX_FORMAT_W2Z10Y10X10 0xD 4713209ff23fSmrg# define R300_TX_FORMAT_W16Z16Y16X16 0xE 4714209ff23fSmrg# define R300_TX_FORMAT_DXT1 0xF 4715209ff23fSmrg# define R300_TX_FORMAT_DXT3 0x10 4716209ff23fSmrg# define R300_TX_FORMAT_DXT5 0x11 4717209ff23fSmrg# define R300_TX_FORMAT_D3DMFT_CxV8U8 0x12 /* no swizzle */ 4718209ff23fSmrg# define R300_TX_FORMAT_A8R8G8B8 0x13 /* no swizzle */ 4719209ff23fSmrg# define R300_TX_FORMAT_B8G8_B8G8 0x14 /* no swizzle */ 4720209ff23fSmrg# define R300_TX_FORMAT_G8R8_G8B8 0x15 /* no swizzle */ 4721209ff23fSmrg# define R300_TX_FORMAT_VYUY422 0x14 /* no swizzle */ 4722209ff23fSmrg# define R300_TX_FORMAT_YVYU422 0x15 /* no swizzle */ 4723209ff23fSmrg# define R300_TX_FORMAT_X24_Y8 0x1e 4724209ff23fSmrg# define R300_TX_FORMAT_X32 0x1e 4725209ff23fSmrg /* Floating point formats */ 4726209ff23fSmrg /* Note - hardware supports both 16 and 32 bit floating point */ 4727209ff23fSmrg# define R300_TX_FORMAT_FL_I16 0x18 4728209ff23fSmrg# define R300_TX_FORMAT_FL_I16A16 0x19 4729209ff23fSmrg# define R300_TX_FORMAT_FL_R16G16B16A16 0x1A 4730209ff23fSmrg# define R300_TX_FORMAT_FL_I32 0x1B 4731209ff23fSmrg# define R300_TX_FORMAT_FL_I32A32 0x1C 4732209ff23fSmrg# define R300_TX_FORMAT_FL_R32G32B32A32 0x1D 4733209ff23fSmrg /* alpha modes, convenience mostly */ 4734209ff23fSmrg /* if you have alpha, pick constant appropriate to the 4735209ff23fSmrg number of channels (1 for I8, 2 for I8A8, 4 for R8G8B8A8, etc */ 4736209ff23fSmrg# define R300_TX_FORMAT_ALPHA_1CH 0x000 4737209ff23fSmrg# define R300_TX_FORMAT_ALPHA_2CH 0x200 4738209ff23fSmrg# define R300_TX_FORMAT_ALPHA_4CH 0x600 4739209ff23fSmrg# define R300_TX_FORMAT_ALPHA_NONE 0xA00 4740209ff23fSmrg /* Swizzling */ 4741209ff23fSmrg /* constants */ 4742209ff23fSmrg# define R300_TX_FORMAT_X 0 4743209ff23fSmrg# define R300_TX_FORMAT_Y 1 4744209ff23fSmrg# define R300_TX_FORMAT_Z 2 4745209ff23fSmrg# define R300_TX_FORMAT_W 3 4746209ff23fSmrg# define R300_TX_FORMAT_ZERO 4 4747209ff23fSmrg# define R300_TX_FORMAT_ONE 5 4748209ff23fSmrg /* 2.0*Z, everything above 1.0 is set to 0.0 */ 4749209ff23fSmrg# define R300_TX_FORMAT_CUT_Z 6 4750209ff23fSmrg /* 2.0*W, everything above 1.0 is set to 0.0 */ 4751209ff23fSmrg# define R300_TX_FORMAT_CUT_W 7 4752209ff23fSmrg 4753209ff23fSmrg# define R300_TX_FORMAT_B_SHIFT 18 4754209ff23fSmrg# define R300_TX_FORMAT_G_SHIFT 15 4755209ff23fSmrg# define R300_TX_FORMAT_R_SHIFT 12 4756209ff23fSmrg# define R300_TX_FORMAT_A_SHIFT 9 4757209ff23fSmrg 4758209ff23fSmrg /* Convenience macro to take care of layout and swizzling */ 4759209ff23fSmrg# define R300_EASY_TX_FORMAT(B, G, R, A, FMT) ( \ 4760209ff23fSmrg ((R300_TX_FORMAT_##B)<<R300_TX_FORMAT_B_SHIFT) \ 4761209ff23fSmrg | ((R300_TX_FORMAT_##G)<<R300_TX_FORMAT_G_SHIFT) \ 4762209ff23fSmrg | ((R300_TX_FORMAT_##R)<<R300_TX_FORMAT_R_SHIFT) \ 4763209ff23fSmrg | ((R300_TX_FORMAT_##A)<<R300_TX_FORMAT_A_SHIFT) \ 4764209ff23fSmrg | (R300_TX_FORMAT_##FMT) \ 4765209ff23fSmrg ) 4766209ff23fSmrg 4767209ff23fSmrg# define R300_TX_FORMAT_YUV_TO_RGB_CLAMP (1 << 22) 4768209ff23fSmrg# define R300_TX_FORMAT_YUV_TO_RGB_NO_CLAMP (2 << 22) 4769209ff23fSmrg# define R300_TX_FORMAT_SWAP_YUV (1 << 24) 4770209ff23fSmrg 4771b7e1c893Smrg# define R300_TX_FORMAT_CACHE_WHOLE (0 << 27) 4772b7e1c893Smrg# define R300_TX_FORMAT_CACHE_HALF_REGION_0 (2 << 27) 4773b7e1c893Smrg# define R300_TX_FORMAT_CACHE_HALF_REGION_1 (3 << 27) 4774b7e1c893Smrg# define R300_TX_FORMAT_CACHE_FOURTH_REGION_0 (4 << 27) 4775b7e1c893Smrg# define R300_TX_FORMAT_CACHE_FOURTH_REGION_1 (5 << 27) 4776b7e1c893Smrg# define R300_TX_FORMAT_CACHE_FOURTH_REGION_2 (6 << 27) 4777b7e1c893Smrg# define R300_TX_FORMAT_CACHE_FOURTH_REGION_3 (7 << 27) 4778b7e1c893Smrg 4779209ff23fSmrg#define R300_TX_FORMAT2_0 0x4500 4780b7e1c893Smrg#define R300_TX_FORMAT2_1 0x4504 4781b7e1c893Smrg#define R300_TX_FORMAT2_2 0x4508 4782209ff23fSmrg# define R500_TXWIDTH_11 (1 << 15) 4783209ff23fSmrg# define R500_TXHEIGHT_11 (1 << 16) 4784209ff23fSmrg 4785209ff23fSmrg#define R300_TX_OFFSET_0 0x4540 4786b7e1c893Smrg#define R300_TX_OFFSET_1 0x4544 4787b7e1c893Smrg#define R300_TX_OFFSET_2 0x4548 4788209ff23fSmrg# define R300_ENDIAN_SWAP_16_BIT (1 << 0) 4789209ff23fSmrg# define R300_ENDIAN_SWAP_32_BIT (2 << 0) 4790209ff23fSmrg# define R300_ENDIAN_SWAP_HALF_DWORD (3 << 0) 4791209ff23fSmrg# define R300_MACRO_TILE (1 << 2) 4792209ff23fSmrg 4793209ff23fSmrg#define R300_TX_BORDER_COLOR_0 0x45c0 4794209ff23fSmrg 4795209ff23fSmrg#define R300_TX_ENABLE 0x4104 4796209ff23fSmrg# define R300_TEX_0_ENABLE (1 << 0) 4797209ff23fSmrg# define R300_TEX_1_ENABLE (1 << 1) 4798b7e1c893Smrg# define R300_TEX_2_ENABLE (1 << 2) 4799209ff23fSmrg 4800209ff23fSmrg#define R300_US_W_FMT 0x46b4 4801209ff23fSmrg#define R300_US_OUT_FMT_1 0x46a8 4802209ff23fSmrg#define R300_US_OUT_FMT_2 0x46ac 4803209ff23fSmrg#define R300_US_OUT_FMT_3 0x46b0 4804209ff23fSmrg#define R300_US_OUT_FMT_0 0x46a4 4805209ff23fSmrg# define R300_OUT_FMT_C4_8 (0 << 0) 4806209ff23fSmrg# define R300_OUT_FMT_C4_10 (1 << 0) 4807209ff23fSmrg# define R300_OUT_FMT_C4_10_GAMMA (2 << 0) 4808209ff23fSmrg# define R300_OUT_FMT_C_16 (3 << 0) 4809209ff23fSmrg# define R300_OUT_FMT_C2_16 (4 << 0) 4810209ff23fSmrg# define R300_OUT_FMT_C4_16 (5 << 0) 4811209ff23fSmrg# define R300_OUT_FMT_C_16_MPEG (6 << 0) 4812209ff23fSmrg# define R300_OUT_FMT_C2_16_MPEG (7 << 0) 4813209ff23fSmrg# define R300_OUT_FMT_C2_4 (8 << 0) 4814209ff23fSmrg# define R300_OUT_FMT_C_3_3_2 (9 << 0) 4815209ff23fSmrg# define R300_OUT_FMT_C_5_6_5 (10 << 0) 4816209ff23fSmrg# define R300_OUT_FMT_C_11_11_10 (11 << 0) 4817209ff23fSmrg# define R300_OUT_FMT_C_10_11_11 (12 << 0) 4818209ff23fSmrg# define R300_OUT_FMT_C_2_10_10_10 (13 << 0) 4819209ff23fSmrg# define R300_OUT_FMT_UNUSED (15 << 0) 4820209ff23fSmrg# define R300_OUT_FMT_C_16_FP (16 << 0) 4821209ff23fSmrg# define R300_OUT_FMT_C2_16_FP (17 << 0) 4822209ff23fSmrg# define R300_OUT_FMT_C4_16_FP (18 << 0) 4823209ff23fSmrg# define R300_OUT_FMT_C_32_FP (19 << 0) 4824209ff23fSmrg# define R300_OUT_FMT_C2_32_FP (20 << 0) 4825209ff23fSmrg# define R300_OUT_FMT_C4_32_FP (21 << 0) 4826209ff23fSmrg# define R300_OUT_FMT_C0_SEL_ALPHA (0 << 8) 4827209ff23fSmrg# define R300_OUT_FMT_C0_SEL_RED (1 << 8) 4828209ff23fSmrg# define R300_OUT_FMT_C0_SEL_GREEN (2 << 8) 4829209ff23fSmrg# define R300_OUT_FMT_C0_SEL_BLUE (3 << 8) 4830209ff23fSmrg# define R300_OUT_FMT_C1_SEL_ALPHA (0 << 10) 4831209ff23fSmrg# define R300_OUT_FMT_C1_SEL_RED (1 << 10) 4832209ff23fSmrg# define R300_OUT_FMT_C1_SEL_GREEN (2 << 10) 4833209ff23fSmrg# define R300_OUT_FMT_C1_SEL_BLUE (3 << 10) 4834209ff23fSmrg# define R300_OUT_FMT_C2_SEL_ALPHA (0 << 12) 4835209ff23fSmrg# define R300_OUT_FMT_C2_SEL_RED (1 << 12) 4836209ff23fSmrg# define R300_OUT_FMT_C2_SEL_GREEN (2 << 12) 4837209ff23fSmrg# define R300_OUT_FMT_C2_SEL_BLUE (3 << 12) 4838209ff23fSmrg# define R300_OUT_FMT_C3_SEL_ALPHA (0 << 14) 4839209ff23fSmrg# define R300_OUT_FMT_C3_SEL_RED (1 << 14) 4840209ff23fSmrg# define R300_OUT_FMT_C3_SEL_GREEN (2 << 14) 4841209ff23fSmrg# define R300_OUT_FMT_C3_SEL_BLUE (3 << 14) 4842209ff23fSmrg#define R300_US_CONFIG 0x4600 4843209ff23fSmrg# define R300_NLEVEL_SHIFT 0 4844209ff23fSmrg# define R300_FIRST_TEX (1 << 3) 4845209ff23fSmrg# define R500_ZERO_TIMES_ANYTHING_EQUALS_ZERO (1 << 1) 4846209ff23fSmrg#define R300_US_PIXSIZE 0x4604 4847209ff23fSmrg#define R300_US_CODE_OFFSET 0x4608 4848b7e1c893Smrg# define R300_ALU_CODE_OFFSET(x) ((x) << 0) 4849b7e1c893Smrg# define R300_ALU_CODE_SIZE(x) ((x) << 6) 4850b7e1c893Smrg# define R300_TEX_CODE_OFFSET(x) ((x) << 13) 4851b7e1c893Smrg# define R300_TEX_CODE_SIZE(x) ((x) << 18) 4852209ff23fSmrg#define R300_US_CODE_ADDR_0 0x4610 4853b7e1c893Smrg# define R300_ALU_START(x) ((x) << 0) 4854b7e1c893Smrg# define R300_ALU_SIZE(x) ((x) << 6) 4855b7e1c893Smrg# define R300_TEX_START(x) ((x) << 12) 4856b7e1c893Smrg# define R300_TEX_SIZE(x) ((x) << 17) 4857209ff23fSmrg# define R300_RGBA_OUT (1 << 22) 4858209ff23fSmrg# define R300_W_OUT (1 << 23) 4859209ff23fSmrg#define R300_US_CODE_ADDR_1 0x4614 4860209ff23fSmrg#define R300_US_CODE_ADDR_2 0x4618 4861209ff23fSmrg#define R300_US_CODE_ADDR_3 0x461c 4862209ff23fSmrg#define R300_US_TEX_INST_0 0x4620 4863209ff23fSmrg#define R300_US_TEX_INST_1 0x4624 4864209ff23fSmrg#define R300_US_TEX_INST_2 0x4628 4865b7e1c893Smrg#define R300_US_TEX_INST(x) (R300_US_TEX_INST_0 + (x)*4) 4866b7e1c893Smrg# define R300_TEX_SRC_ADDR(x) ((x) << 0) 4867b7e1c893Smrg# define R300_TEX_DST_ADDR(x) ((x) << 6) 4868b7e1c893Smrg# define R300_TEX_ID(x) ((x) << 11) 4869b7e1c893Smrg# define R300_TEX_INST(x) ((x) << 15) 4870209ff23fSmrg# define R300_TEX_INST_NOP 0 4871209ff23fSmrg# define R300_TEX_INST_LD 1 4872209ff23fSmrg# define R300_TEX_INST_TEXKILL 2 4873209ff23fSmrg# define R300_TEX_INST_PROJ 3 4874209ff23fSmrg# define R300_TEX_INST_LODBIAS 4 4875209ff23fSmrg#define R300_US_ALU_RGB_ADDR_0 0x46c0 4876209ff23fSmrg#define R300_US_ALU_RGB_ADDR_1 0x46c4 4877209ff23fSmrg#define R300_US_ALU_RGB_ADDR_2 0x46c8 4878b7e1c893Smrg#define R300_US_ALU_RGB_ADDR(x) (R300_US_ALU_RGB_ADDR_0 + (x)*4) 4879209ff23fSmrg/* for ADDR0-2, values 0-31 specify a location in the pixel stack, 4880209ff23fSmrg values 32-63 specify a constant */ 4881b7e1c893Smrg# define R300_ALU_RGB_ADDR0(x) ((x) << 0) 4882b7e1c893Smrg# define R300_ALU_RGB_ADDR1(x) ((x) << 6) 4883b7e1c893Smrg# define R300_ALU_RGB_ADDR2(x) ((x) << 12) 4884b7e1c893Smrg# define R300_ALU_RGB_CONST(x) ((x) | (1 << 5)) 4885209ff23fSmrg/* ADDRD - where on the pixel stack the result of this instruction 4886209ff23fSmrg will be written */ 4887b7e1c893Smrg# define R300_ALU_RGB_ADDRD(x) ((x) << 18) 4888b7e1c893Smrg# define R300_ALU_RGB_WMASK(x) ((x) << 23) 4889b7e1c893Smrg# define R300_ALU_RGB_OMASK(x) ((x) << 26) 4890209ff23fSmrg# define R300_ALU_RGB_MASK_NONE 0 4891209ff23fSmrg# define R300_ALU_RGB_MASK_R 1 4892209ff23fSmrg# define R300_ALU_RGB_MASK_G 2 4893209ff23fSmrg# define R300_ALU_RGB_MASK_B 4 4894b7e1c893Smrg# define R300_ALU_RGB_MASK_RGB 7 4895209ff23fSmrg# define R300_ALU_RGB_TARGET_A (0 << 29) 4896209ff23fSmrg# define R300_ALU_RGB_TARGET_B (1 << 29) 4897209ff23fSmrg# define R300_ALU_RGB_TARGET_C (2 << 29) 4898209ff23fSmrg# define R300_ALU_RGB_TARGET_D (3 << 29) 4899209ff23fSmrg#define R300_US_ALU_RGB_INST_0 0x48c0 4900209ff23fSmrg#define R300_US_ALU_RGB_INST_1 0x48c4 4901209ff23fSmrg#define R300_US_ALU_RGB_INST_2 0x48c8 4902b7e1c893Smrg#define R300_US_ALU_RGB_INST(x) (R300_US_ALU_RGB_INST_0 + (x)*4) 4903b7e1c893Smrg# define R300_ALU_RGB_SEL_A(x) ((x) << 0) 4904209ff23fSmrg# define R300_ALU_RGB_SRC0_RGB 0 4905209ff23fSmrg# define R300_ALU_RGB_SRC0_RRR 1 4906209ff23fSmrg# define R300_ALU_RGB_SRC0_GGG 2 4907209ff23fSmrg# define R300_ALU_RGB_SRC0_BBB 3 4908209ff23fSmrg# define R300_ALU_RGB_SRC1_RGB 4 4909209ff23fSmrg# define R300_ALU_RGB_SRC1_RRR 5 4910209ff23fSmrg# define R300_ALU_RGB_SRC1_GGG 6 4911209ff23fSmrg# define R300_ALU_RGB_SRC1_BBB 7 4912209ff23fSmrg# define R300_ALU_RGB_SRC2_RGB 8 4913209ff23fSmrg# define R300_ALU_RGB_SRC2_RRR 9 4914209ff23fSmrg# define R300_ALU_RGB_SRC2_GGG 10 4915209ff23fSmrg# define R300_ALU_RGB_SRC2_BBB 11 4916209ff23fSmrg# define R300_ALU_RGB_SRC0_AAA 12 4917209ff23fSmrg# define R300_ALU_RGB_SRC1_AAA 13 4918209ff23fSmrg# define R300_ALU_RGB_SRC2_AAA 14 4919209ff23fSmrg# define R300_ALU_RGB_SRCP_RGB 15 4920209ff23fSmrg# define R300_ALU_RGB_SRCP_RRR 16 4921209ff23fSmrg# define R300_ALU_RGB_SRCP_GGG 17 4922209ff23fSmrg# define R300_ALU_RGB_SRCP_BBB 18 4923209ff23fSmrg# define R300_ALU_RGB_SRCP_AAA 19 4924209ff23fSmrg# define R300_ALU_RGB_0_0 20 4925209ff23fSmrg# define R300_ALU_RGB_1_0 21 4926209ff23fSmrg# define R300_ALU_RGB_0_5 22 4927209ff23fSmrg# define R300_ALU_RGB_SRC0_GBR 23 4928209ff23fSmrg# define R300_ALU_RGB_SRC1_GBR 24 4929209ff23fSmrg# define R300_ALU_RGB_SRC2_GBR 25 4930209ff23fSmrg# define R300_ALU_RGB_SRC0_BRG 26 4931209ff23fSmrg# define R300_ALU_RGB_SRC1_BRG 27 4932209ff23fSmrg# define R300_ALU_RGB_SRC2_BRG 28 4933209ff23fSmrg# define R300_ALU_RGB_SRC0_ABG 29 4934209ff23fSmrg# define R300_ALU_RGB_SRC1_ABG 30 4935209ff23fSmrg# define R300_ALU_RGB_SRC2_ABG 31 4936b7e1c893Smrg# define R300_ALU_RGB_MOD_A(x) ((x) << 5) 4937209ff23fSmrg# define R300_ALU_RGB_MOD_NOP 0 4938209ff23fSmrg# define R300_ALU_RGB_MOD_NEG 1 4939209ff23fSmrg# define R300_ALU_RGB_MOD_ABS 2 4940209ff23fSmrg# define R300_ALU_RGB_MOD_NAB 3 4941b7e1c893Smrg# define R300_ALU_RGB_SEL_B(x) ((x) << 7) 4942b7e1c893Smrg# define R300_ALU_RGB_MOD_B(x) ((x) << 12) 4943b7e1c893Smrg# define R300_ALU_RGB_SEL_C(x) ((x) << 14) 4944b7e1c893Smrg# define R300_ALU_RGB_MOD_C(x) ((x) << 19) 4945b7e1c893Smrg# define R300_ALU_RGB_SRCP_OP(x) ((x) << 21) 4946209ff23fSmrg# define R300_ALU_RGB_SRCP_OP_1_MINUS_2RGB0 0 4947209ff23fSmrg# define R300_ALU_RGB_SRCP_OP_RGB1_MINUS_RGB0 1 4948209ff23fSmrg# define R300_ALU_RGB_SRCP_OP_RGB1_PLUS_RGB0 2 4949209ff23fSmrg# define R300_ALU_RGB_SRCP_OP_1_MINUS_RGB0 3 4950b7e1c893Smrg# define R300_ALU_RGB_OP(x) ((x) << 23) 4951209ff23fSmrg# define R300_ALU_RGB_OP_MAD 0 4952209ff23fSmrg# define R300_ALU_RGB_OP_DP3 1 4953209ff23fSmrg# define R300_ALU_RGB_OP_DP4 2 4954209ff23fSmrg# define R300_ALU_RGB_OP_D2A 3 4955209ff23fSmrg# define R300_ALU_RGB_OP_MIN 4 4956209ff23fSmrg# define R300_ALU_RGB_OP_MAX 5 4957209ff23fSmrg# define R300_ALU_RGB_OP_CND 7 4958209ff23fSmrg# define R300_ALU_RGB_OP_CMP 8 4959209ff23fSmrg# define R300_ALU_RGB_OP_FRC 9 4960209ff23fSmrg# define R300_ALU_RGB_OP_SOP 10 4961b7e1c893Smrg# define R300_ALU_RGB_OMOD(x) ((x) << 27) 4962209ff23fSmrg# define R300_ALU_RGB_OMOD_NONE 0 4963209ff23fSmrg# define R300_ALU_RGB_OMOD_MUL_2 1 4964209ff23fSmrg# define R300_ALU_RGB_OMOD_MUL_4 2 4965209ff23fSmrg# define R300_ALU_RGB_OMOD_MUL_8 3 4966209ff23fSmrg# define R300_ALU_RGB_OMOD_DIV_2 4 4967209ff23fSmrg# define R300_ALU_RGB_OMOD_DIV_4 5 4968209ff23fSmrg# define R300_ALU_RGB_OMOD_DIV_8 6 4969209ff23fSmrg# define R300_ALU_RGB_CLAMP (1 << 30) 4970209ff23fSmrg# define R300_ALU_RGB_INSERT_NOP (1 << 31) 4971209ff23fSmrg#define R300_US_ALU_ALPHA_ADDR_0 0x47c0 4972209ff23fSmrg#define R300_US_ALU_ALPHA_ADDR_1 0x47c4 4973209ff23fSmrg#define R300_US_ALU_ALPHA_ADDR_2 0x47c8 4974b7e1c893Smrg#define R300_US_ALU_ALPHA_ADDR(x) (R300_US_ALU_ALPHA_ADDR_0 + (x)*4) 4975209ff23fSmrg/* for ADDR0-2, values 0-31 specify a location in the pixel stack, 4976209ff23fSmrg values 32-63 specify a constant */ 4977b7e1c893Smrg# define R300_ALU_ALPHA_ADDR0(x) ((x) << 0) 4978b7e1c893Smrg# define R300_ALU_ALPHA_ADDR1(x) ((x) << 6) 4979b7e1c893Smrg# define R300_ALU_ALPHA_ADDR2(x) ((x) << 12) 4980b7e1c893Smrg# define R300_ALU_ALPHA_CONST(x) ((x) | (1 << 5)) 4981209ff23fSmrg/* ADDRD - where on the pixel stack the result of this instruction 4982209ff23fSmrg will be written */ 4983b7e1c893Smrg# define R300_ALU_ALPHA_ADDRD(x) ((x) << 18) 4984b7e1c893Smrg# define R300_ALU_ALPHA_WMASK(x) ((x) << 23) 4985b7e1c893Smrg# define R300_ALU_ALPHA_OMASK(x) ((x) << 24) 4986b7e1c893Smrg# define R300_ALU_ALPHA_OMASK_W(x) ((x) << 27) 4987209ff23fSmrg# define R300_ALU_ALPHA_MASK_NONE 0 4988209ff23fSmrg# define R300_ALU_ALPHA_MASK_A 1 4989209ff23fSmrg# define R300_ALU_ALPHA_TARGET_A (0 << 25) 4990209ff23fSmrg# define R300_ALU_ALPHA_TARGET_B (1 << 25) 4991209ff23fSmrg# define R300_ALU_ALPHA_TARGET_C (2 << 25) 4992209ff23fSmrg# define R300_ALU_ALPHA_TARGET_D (3 << 25) 4993209ff23fSmrg#define R300_US_ALU_ALPHA_INST_0 0x49c0 4994209ff23fSmrg#define R300_US_ALU_ALPHA_INST_1 0x49c4 4995209ff23fSmrg#define R300_US_ALU_ALPHA_INST_2 0x49c8 4996b7e1c893Smrg#define R300_US_ALU_ALPHA_INST(x) (R300_US_ALU_ALPHA_INST_0 + (x)*4) 4997b7e1c893Smrg# define R300_ALU_ALPHA_SEL_A(x) ((x) << 0) 4998209ff23fSmrg# define R300_ALU_ALPHA_SRC0_R 0 4999209ff23fSmrg# define R300_ALU_ALPHA_SRC0_G 1 5000209ff23fSmrg# define R300_ALU_ALPHA_SRC0_B 2 5001209ff23fSmrg# define R300_ALU_ALPHA_SRC1_R 3 5002209ff23fSmrg# define R300_ALU_ALPHA_SRC1_G 4 5003209ff23fSmrg# define R300_ALU_ALPHA_SRC1_B 5 5004209ff23fSmrg# define R300_ALU_ALPHA_SRC2_R 6 5005209ff23fSmrg# define R300_ALU_ALPHA_SRC2_G 7 5006209ff23fSmrg# define R300_ALU_ALPHA_SRC2_B 8 5007209ff23fSmrg# define R300_ALU_ALPHA_SRC0_A 9 5008209ff23fSmrg# define R300_ALU_ALPHA_SRC1_A 10 5009209ff23fSmrg# define R300_ALU_ALPHA_SRC2_A 11 5010209ff23fSmrg# define R300_ALU_ALPHA_SRCP_R 12 5011209ff23fSmrg# define R300_ALU_ALPHA_SRCP_G 13 5012209ff23fSmrg# define R300_ALU_ALPHA_SRCP_B 14 5013209ff23fSmrg# define R300_ALU_ALPHA_SRCP_A 15 5014209ff23fSmrg# define R300_ALU_ALPHA_0_0 16 5015209ff23fSmrg# define R300_ALU_ALPHA_1_0 17 5016209ff23fSmrg# define R300_ALU_ALPHA_0_5 18 5017b7e1c893Smrg# define R300_ALU_ALPHA_MOD_A(x) ((x) << 5) 5018209ff23fSmrg# define R300_ALU_ALPHA_MOD_NOP 0 5019209ff23fSmrg# define R300_ALU_ALPHA_MOD_NEG 1 5020209ff23fSmrg# define R300_ALU_ALPHA_MOD_ABS 2 5021209ff23fSmrg# define R300_ALU_ALPHA_MOD_NAB 3 5022b7e1c893Smrg# define R300_ALU_ALPHA_SEL_B(x) ((x) << 7) 5023b7e1c893Smrg# define R300_ALU_ALPHA_MOD_B(x) ((x) << 12) 5024b7e1c893Smrg# define R300_ALU_ALPHA_SEL_C(x) ((x) << 14) 5025b7e1c893Smrg# define R300_ALU_ALPHA_MOD_C(x) ((x) << 19) 5026b7e1c893Smrg# define R300_ALU_ALPHA_SRCP_OP(x) ((x) << 21) 5027209ff23fSmrg# define R300_ALU_ALPHA_SRCP_OP_1_MINUS_2RGB0 0 5028209ff23fSmrg# define R300_ALU_ALPHA_SRCP_OP_RGB1_MINUS_RGB0 1 5029209ff23fSmrg# define R300_ALU_ALPHA_SRCP_OP_RGB1_PLUS_RGB0 2 5030209ff23fSmrg# define R300_ALU_ALPHA_SRCP_OP_1_MINUS_RGB0 3 5031b7e1c893Smrg# define R300_ALU_ALPHA_OP(x) ((x) << 23) 5032209ff23fSmrg# define R300_ALU_ALPHA_OP_MAD 0 5033209ff23fSmrg# define R300_ALU_ALPHA_OP_DP 1 5034209ff23fSmrg# define R300_ALU_ALPHA_OP_MIN 2 5035209ff23fSmrg# define R300_ALU_ALPHA_OP_MAX 3 5036209ff23fSmrg# define R300_ALU_ALPHA_OP_CND 5 5037209ff23fSmrg# define R300_ALU_ALPHA_OP_CMP 6 5038209ff23fSmrg# define R300_ALU_ALPHA_OP_FRC 7 5039209ff23fSmrg# define R300_ALU_ALPHA_OP_EX2 8 5040209ff23fSmrg# define R300_ALU_ALPHA_OP_LN2 9 5041209ff23fSmrg# define R300_ALU_ALPHA_OP_RCP 10 5042209ff23fSmrg# define R300_ALU_ALPHA_OP_RSQ 11 5043b7e1c893Smrg# define R300_ALU_ALPHA_OMOD(x) ((x) << 27) 5044209ff23fSmrg# define R300_ALU_ALPHA_OMOD_NONE 0 5045209ff23fSmrg# define R300_ALU_ALPHA_OMOD_MUL_2 1 5046209ff23fSmrg# define R300_ALU_ALPHA_OMOD_MUL_4 2 5047209ff23fSmrg# define R300_ALU_ALPHA_OMOD_MUL_8 3 5048209ff23fSmrg# define R300_ALU_ALPHA_OMOD_DIV_2 4 5049209ff23fSmrg# define R300_ALU_ALPHA_OMOD_DIV_4 5 5050209ff23fSmrg# define R300_ALU_ALPHA_OMOD_DIV_8 6 5051209ff23fSmrg# define R300_ALU_ALPHA_CLAMP (1 << 30) 5052209ff23fSmrg 5053b7e1c893Smrg#define R300_US_ALU_CONST_R_0 0x4c00 5054b7e1c893Smrg#define R300_US_ALU_CONST_R(x) (R300_US_ALU_CONST_R_0 + (x)*16) 5055b7e1c893Smrg#define R300_US_ALU_CONST_G_0 0x4c04 5056b7e1c893Smrg#define R300_US_ALU_CONST_G(x) (R300_US_ALU_CONST_G_0 + (x)*16) 5057b7e1c893Smrg#define R300_US_ALU_CONST_B_0 0x4c08 5058b7e1c893Smrg#define R300_US_ALU_CONST_B(x) (R300_US_ALU_CONST_B_0 + (x)*16) 5059b7e1c893Smrg#define R300_US_ALU_CONST_A_0 0x4c0c 5060b7e1c893Smrg#define R300_US_ALU_CONST_A(x) (R300_US_ALU_CONST_A_0 + (x)*16) 5061b7e1c893Smrg 5062209ff23fSmrg#define R300_FG_DEPTH_SRC 0x4bd8 5063209ff23fSmrg#define R300_FG_FOG_BLEND 0x4bc0 5064209ff23fSmrg#define R300_FG_ALPHA_FUNC 0x4bd4 5065209ff23fSmrg 5066209ff23fSmrg#define R300_DST_PIPE_CONFIG 0x170c 5067209ff23fSmrg# define R300_PIPE_AUTO_CONFIG (1 << 31) 5068209ff23fSmrg#define R300_RB2D_DSTCACHE_MODE 0x3428 5069209ff23fSmrg#define R300_RB2D_DSTCACHE_MODE 0x3428 5070209ff23fSmrg# define R300_DC_AUTOFLUSH_ENABLE (1 << 8) 5071209ff23fSmrg# define R300_DC_DC_DISABLE_IGNORE_PE (1 << 17) 5072209ff23fSmrg#define R300_RB2D_DSTCACHE_CTLSTAT 0x342c /* use DSTCACHE_CTLSTAT instead */ 5073209ff23fSmrg#define R300_DSTCACHE_CTLSTAT 0x1714 5074209ff23fSmrg# define R300_DC_FLUSH_2D (1 << 0) 5075209ff23fSmrg# define R300_DC_FREE_2D (1 << 2) 5076209ff23fSmrg# define R300_RB2D_DC_FLUSH_ALL (R300_DC_FLUSH_2D | R300_DC_FREE_2D) 5077209ff23fSmrg# define R300_RB2D_DC_BUSY (1 << 31) 5078209ff23fSmrg#define R300_RB3D_DSTCACHE_CTLSTAT 0x4e4c 5079209ff23fSmrg# define R300_DC_FLUSH_3D (2 << 0) 5080209ff23fSmrg# define R300_DC_FREE_3D (2 << 2) 5081209ff23fSmrg# define R300_RB3D_DC_FLUSH_ALL (R300_DC_FLUSH_3D | R300_DC_FREE_3D) 5082209ff23fSmrg# define R300_DC_FINISH_3D (1 << 4) 5083209ff23fSmrg#define R300_RB3D_ZCACHE_CTLSTAT 0x4f18 5084209ff23fSmrg# define R300_ZC_FLUSH (1 << 0) 5085209ff23fSmrg# define R300_ZC_FREE (1 << 1) 5086209ff23fSmrg# define R300_ZC_FLUSH_ALL 0x3 5087209ff23fSmrg#define R300_RB3D_ZSTENCILCNTL 0x4f04 5088209ff23fSmrg#define R300_RB3D_ZCACHE_CTLSTAT 0x4f18 5089209ff23fSmrg#define R300_RB3D_BW_CNTL 0x4f1c 5090209ff23fSmrg#define R300_RB3D_ZCNTL 0x4f00 5091209ff23fSmrg#define R300_RB3D_ZTOP 0x4f14 5092209ff23fSmrg#define R300_RB3D_ROPCNTL 0x4e18 5093209ff23fSmrg#define R300_RB3D_BLENDCNTL 0x4e04 5094209ff23fSmrg# define R300_ALPHA_BLEND_ENABLE (1 << 0) 5095209ff23fSmrg# define R300_SEPARATE_ALPHA_ENABLE (1 << 1) 5096209ff23fSmrg# define R300_READ_ENABLE (1 << 2) 5097209ff23fSmrg#define R300_RB3D_ABLENDCNTL 0x4e08 5098209ff23fSmrg#define R300_RB3D_DSTCACHE_CTLSTAT 0x4e4c 5099209ff23fSmrg#define R300_RB3D_COLOROFFSET0 0x4e28 5100209ff23fSmrg#define R300_RB3D_COLORPITCH0 0x4e38 5101209ff23fSmrg# define R300_COLORTILE (1 << 16) 5102209ff23fSmrg# define R300_COLORENDIAN_WORD (1 << 19) 5103209ff23fSmrg# define R300_COLORENDIAN_DWORD (2 << 19) 5104209ff23fSmrg# define R300_COLORENDIAN_HALF_DWORD (3 << 19) 5105209ff23fSmrg# define R300_COLORFORMAT_ARGB1555 (3 << 21) 5106209ff23fSmrg# define R300_COLORFORMAT_RGB565 (4 << 21) 5107209ff23fSmrg# define R300_COLORFORMAT_ARGB8888 (6 << 21) 5108209ff23fSmrg# define R300_COLORFORMAT_ARGB32323232 (7 << 21) 5109209ff23fSmrg# define R300_COLORFORMAT_I8 (9 << 21) 5110209ff23fSmrg# define R300_COLORFORMAT_ARGB16161616 (10 << 21) 5111209ff23fSmrg# define R300_COLORFORMAT_VYUY (11 << 21) 5112209ff23fSmrg# define R300_COLORFORMAT_YVYU (12 << 21) 5113209ff23fSmrg# define R300_COLORFORMAT_UV88 (13 << 21) 5114209ff23fSmrg# define R300_COLORFORMAT_ARGB4444 (15 << 21) 5115209ff23fSmrg 5116209ff23fSmrg#define R300_RB3D_AARESOLVE_CTL 0x4e88 5117209ff23fSmrg#define R300_RB3D_COLOR_CHANNEL_MASK 0x4e0c 5118209ff23fSmrg# define R300_BLUE_MASK_EN (1 << 0) 5119209ff23fSmrg# define R300_GREEN_MASK_EN (1 << 1) 5120209ff23fSmrg# define R300_RED_MASK_EN (1 << 2) 5121209ff23fSmrg# define R300_ALPHA_MASK_EN (1 << 3) 5122209ff23fSmrg#define R300_RB3D_COLOR_CLEAR_VALUE 0x4e14 5123209ff23fSmrg#define R300_RB3D_DSTCACHE_CTLSTAT 0x4e4c 5124209ff23fSmrg#define R300_RB3D_CCTL 0x4e00 5125209ff23fSmrg#define R300_RB3D_DITHER_CTL 0x4e50 5126209ff23fSmrg 5127209ff23fSmrg#define R300_SC_EDGERULE 0x43a8 5128209ff23fSmrg#define R300_SC_SCISSOR0 0x43e0 5129209ff23fSmrg#define R300_SC_SCISSOR1 0x43e4 5130209ff23fSmrg# define R300_SCISSOR_X_SHIFT 0 5131209ff23fSmrg# define R300_SCISSOR_Y_SHIFT 13 5132209ff23fSmrg#define R300_SC_CLIP_0_A 0x43b0 5133209ff23fSmrg#define R300_SC_CLIP_0_B 0x43b4 5134209ff23fSmrg# define R300_CLIP_X_SHIFT 0 5135209ff23fSmrg# define R300_CLIP_Y_SHIFT 13 5136209ff23fSmrg#define R300_SC_CLIP_RULE 0x43d0 5137209ff23fSmrg#define R300_SC_SCREENDOOR 0x43e8 5138209ff23fSmrg 5139209ff23fSmrg/* R500 US has to be loaded through an index/data pair */ 5140209ff23fSmrg#define R500_GA_US_VECTOR_INDEX 0x4250 5141209ff23fSmrg# define R500_US_VECTOR_TYPE_INST (0 << 16) 5142209ff23fSmrg# define R500_US_VECTOR_TYPE_CONST (1 << 16) 5143209ff23fSmrg# define R500_US_VECTOR_CLAMP (1 << 17) 5144b7e1c893Smrg# define R500_US_VECTOR_INST_INDEX(x) ((x) | R500_US_VECTOR_TYPE_INST) 5145b7e1c893Smrg# define R500_US_VECTOR_CONST_INDEX(x) ((x) | R500_US_VECTOR_TYPE_CONST) 5146209ff23fSmrg#define R500_GA_US_VECTOR_DATA 0x4254 5147209ff23fSmrg 5148209ff23fSmrg/* 5149209ff23fSmrg * The R500 unified shader (US) registers come in banks of 512 each, one 5150209ff23fSmrg * for each instruction slot in the shader. You can't touch them directly. 5151209ff23fSmrg * R500_US_VECTOR_INDEX() sets the base instruction to modify; successive 5152209ff23fSmrg * writes to R500_GA_US_VECTOR_DATA autoincrement the index after the 5153209ff23fSmrg * instruction is fully specified. 5154209ff23fSmrg */ 5155209ff23fSmrg#define R500_US_ALU_ALPHA_INST_0 0xa800 5156209ff23fSmrg# define R500_ALPHA_OP_MAD 0 5157209ff23fSmrg# define R500_ALPHA_OP_DP 1 5158209ff23fSmrg# define R500_ALPHA_OP_MIN 2 5159209ff23fSmrg# define R500_ALPHA_OP_MAX 3 5160209ff23fSmrg/* #define R500_ALPHA_OP_RESERVED 4 */ 5161209ff23fSmrg# define R500_ALPHA_OP_CND 5 5162209ff23fSmrg# define R500_ALPHA_OP_CMP 6 5163209ff23fSmrg# define R500_ALPHA_OP_FRC 7 5164209ff23fSmrg# define R500_ALPHA_OP_EX2 8 5165209ff23fSmrg# define R500_ALPHA_OP_LN2 9 5166209ff23fSmrg# define R500_ALPHA_OP_RCP 10 5167209ff23fSmrg# define R500_ALPHA_OP_RSQ 11 5168209ff23fSmrg# define R500_ALPHA_OP_SIN 12 5169209ff23fSmrg# define R500_ALPHA_OP_COS 13 5170209ff23fSmrg# define R500_ALPHA_OP_MDH 14 5171209ff23fSmrg# define R500_ALPHA_OP_MDV 15 5172b7e1c893Smrg# define R500_ALPHA_ADDRD(x) ((x) << 4) 5173209ff23fSmrg# define R500_ALPHA_ADDRD_REL (1 << 11) 5174209ff23fSmrg# define R500_ALPHA_SEL_A_SRC0 (0 << 12) 5175209ff23fSmrg# define R500_ALPHA_SEL_A_SRC1 (1 << 12) 5176209ff23fSmrg# define R500_ALPHA_SEL_A_SRC2 (2 << 12) 5177209ff23fSmrg# define R500_ALPHA_SEL_A_SRCP (3 << 12) 5178209ff23fSmrg# define R500_ALPHA_SWIZ_A_R (0 << 14) 5179209ff23fSmrg# define R500_ALPHA_SWIZ_A_G (1 << 14) 5180209ff23fSmrg# define R500_ALPHA_SWIZ_A_B (2 << 14) 5181209ff23fSmrg# define R500_ALPHA_SWIZ_A_A (3 << 14) 5182209ff23fSmrg# define R500_ALPHA_SWIZ_A_0 (4 << 14) 5183209ff23fSmrg# define R500_ALPHA_SWIZ_A_HALF (5 << 14) 5184209ff23fSmrg# define R500_ALPHA_SWIZ_A_1 (6 << 14) 5185209ff23fSmrg/* #define R500_ALPHA_SWIZ_A_UNUSED (7 << 14) */ 5186209ff23fSmrg# define R500_ALPHA_MOD_A_NOP (0 << 17) 5187209ff23fSmrg# define R500_ALPHA_MOD_A_NEG (1 << 17) 5188209ff23fSmrg# define R500_ALPHA_MOD_A_ABS (2 << 17) 5189209ff23fSmrg# define R500_ALPHA_MOD_A_NAB (3 << 17) 5190209ff23fSmrg# define R500_ALPHA_SEL_B_SRC0 (0 << 19) 5191209ff23fSmrg# define R500_ALPHA_SEL_B_SRC1 (1 << 19) 5192209ff23fSmrg# define R500_ALPHA_SEL_B_SRC2 (2 << 19) 5193209ff23fSmrg# define R500_ALPHA_SEL_B_SRCP (3 << 19) 5194209ff23fSmrg# define R500_ALPHA_SWIZ_B_R (0 << 21) 5195209ff23fSmrg# define R500_ALPHA_SWIZ_B_G (1 << 21) 5196209ff23fSmrg# define R500_ALPHA_SWIZ_B_B (2 << 21) 5197209ff23fSmrg# define R500_ALPHA_SWIZ_B_A (3 << 21) 5198209ff23fSmrg# define R500_ALPHA_SWIZ_B_0 (4 << 21) 5199209ff23fSmrg# define R500_ALPHA_SWIZ_B_HALF (5 << 21) 5200209ff23fSmrg# define R500_ALPHA_SWIZ_B_1 (6 << 21) 5201209ff23fSmrg/* #define R500_ALPHA_SWIZ_B_UNUSED (7 << 21) */ 5202209ff23fSmrg# define R500_ALPHA_MOD_B_NOP (0 << 24) 5203209ff23fSmrg# define R500_ALPHA_MOD_B_NEG (1 << 24) 5204209ff23fSmrg# define R500_ALPHA_MOD_B_ABS (2 << 24) 5205209ff23fSmrg# define R500_ALPHA_MOD_B_NAB (3 << 24) 5206209ff23fSmrg# define R500_ALPHA_OMOD_IDENTITY (0 << 26) 5207209ff23fSmrg# define R500_ALPHA_OMOD_MUL_2 (1 << 26) 5208209ff23fSmrg# define R500_ALPHA_OMOD_MUL_4 (2 << 26) 5209209ff23fSmrg# define R500_ALPHA_OMOD_MUL_8 (3 << 26) 5210209ff23fSmrg# define R500_ALPHA_OMOD_DIV_2 (4 << 26) 5211209ff23fSmrg# define R500_ALPHA_OMOD_DIV_4 (5 << 26) 5212209ff23fSmrg# define R500_ALPHA_OMOD_DIV_8 (6 << 26) 5213209ff23fSmrg# define R500_ALPHA_OMOD_DISABLE (7 << 26) 5214b7e1c893Smrg# define R500_ALPHA_TARGET(x) ((x) << 29) 5215209ff23fSmrg# define R500_ALPHA_W_OMASK (1 << 31) 5216209ff23fSmrg#define R500_US_ALU_ALPHA_ADDR_0 0x9800 5217b7e1c893Smrg# define R500_ALPHA_ADDR0(x) ((x) << 0) 5218209ff23fSmrg# define R500_ALPHA_ADDR0_CONST (1 << 8) 5219209ff23fSmrg# define R500_ALPHA_ADDR0_REL (1 << 9) 5220b7e1c893Smrg# define R500_ALPHA_ADDR1(x) ((x) << 10) 5221209ff23fSmrg# define R500_ALPHA_ADDR1_CONST (1 << 18) 5222209ff23fSmrg# define R500_ALPHA_ADDR1_REL (1 << 19) 5223b7e1c893Smrg# define R500_ALPHA_ADDR2(x) ((x) << 20) 5224209ff23fSmrg# define R500_ALPHA_ADDR2_CONST (1 << 28) 5225209ff23fSmrg# define R500_ALPHA_ADDR2_REL (1 << 29) 5226209ff23fSmrg# define R500_ALPHA_SRCP_OP_1_MINUS_2A0 (0 << 30) 5227209ff23fSmrg# define R500_ALPHA_SRCP_OP_A1_MINUS_A0 (1 << 30) 5228209ff23fSmrg# define R500_ALPHA_SRCP_OP_A1_PLUS_A0 (2 << 30) 5229209ff23fSmrg# define R500_ALPHA_SRCP_OP_1_MINUS_A0 (3 << 30) 5230209ff23fSmrg#define R500_US_ALU_RGBA_INST_0 0xb000 5231209ff23fSmrg# define R500_ALU_RGBA_OP_MAD (0 << 0) 5232209ff23fSmrg# define R500_ALU_RGBA_OP_DP3 (1 << 0) 5233209ff23fSmrg# define R500_ALU_RGBA_OP_DP4 (2 << 0) 5234209ff23fSmrg# define R500_ALU_RGBA_OP_D2A (3 << 0) 5235209ff23fSmrg# define R500_ALU_RGBA_OP_MIN (4 << 0) 5236209ff23fSmrg# define R500_ALU_RGBA_OP_MAX (5 << 0) 5237209ff23fSmrg/* #define R500_ALU_RGBA_OP_RESERVED (6 << 0) */ 5238209ff23fSmrg# define R500_ALU_RGBA_OP_CND (7 << 0) 5239209ff23fSmrg# define R500_ALU_RGBA_OP_CMP (8 << 0) 5240209ff23fSmrg# define R500_ALU_RGBA_OP_FRC (9 << 0) 5241209ff23fSmrg# define R500_ALU_RGBA_OP_SOP (10 << 0) 5242209ff23fSmrg# define R500_ALU_RGBA_OP_MDH (11 << 0) 5243209ff23fSmrg# define R500_ALU_RGBA_OP_MDV (12 << 0) 5244b7e1c893Smrg# define R500_ALU_RGBA_ADDRD(x) ((x) << 4) 5245209ff23fSmrg# define R500_ALU_RGBA_ADDRD_REL (1 << 11) 5246209ff23fSmrg# define R500_ALU_RGBA_SEL_C_SRC0 (0 << 12) 5247209ff23fSmrg# define R500_ALU_RGBA_SEL_C_SRC1 (1 << 12) 5248209ff23fSmrg# define R500_ALU_RGBA_SEL_C_SRC2 (2 << 12) 5249209ff23fSmrg# define R500_ALU_RGBA_SEL_C_SRCP (3 << 12) 5250209ff23fSmrg# define R500_ALU_RGBA_R_SWIZ_R (0 << 14) 5251209ff23fSmrg# define R500_ALU_RGBA_R_SWIZ_G (1 << 14) 5252209ff23fSmrg# define R500_ALU_RGBA_R_SWIZ_B (2 << 14) 5253209ff23fSmrg# define R500_ALU_RGBA_R_SWIZ_A (3 << 14) 5254209ff23fSmrg# define R500_ALU_RGBA_R_SWIZ_0 (4 << 14) 5255209ff23fSmrg# define R500_ALU_RGBA_R_SWIZ_HALF (5 << 14) 5256209ff23fSmrg# define R500_ALU_RGBA_R_SWIZ_1 (6 << 14) 5257209ff23fSmrg/* #define R500_ALU_RGBA_R_SWIZ_UNUSED (7 << 14) */ 5258209ff23fSmrg# define R500_ALU_RGBA_G_SWIZ_R (0 << 17) 5259209ff23fSmrg# define R500_ALU_RGBA_G_SWIZ_G (1 << 17) 5260209ff23fSmrg# define R500_ALU_RGBA_G_SWIZ_B (2 << 17) 5261209ff23fSmrg# define R500_ALU_RGBA_G_SWIZ_A (3 << 17) 5262209ff23fSmrg# define R500_ALU_RGBA_G_SWIZ_0 (4 << 17) 5263209ff23fSmrg# define R500_ALU_RGBA_G_SWIZ_HALF (5 << 17) 5264209ff23fSmrg# define R500_ALU_RGBA_G_SWIZ_1 (6 << 17) 5265209ff23fSmrg/* #define R500_ALU_RGBA_G_SWIZ_UNUSED (7 << 17) */ 5266209ff23fSmrg# define R500_ALU_RGBA_B_SWIZ_R (0 << 20) 5267209ff23fSmrg# define R500_ALU_RGBA_B_SWIZ_G (1 << 20) 5268209ff23fSmrg# define R500_ALU_RGBA_B_SWIZ_B (2 << 20) 5269209ff23fSmrg# define R500_ALU_RGBA_B_SWIZ_A (3 << 20) 5270209ff23fSmrg# define R500_ALU_RGBA_B_SWIZ_0 (4 << 20) 5271209ff23fSmrg# define R500_ALU_RGBA_B_SWIZ_HALF (5 << 20) 5272209ff23fSmrg# define R500_ALU_RGBA_B_SWIZ_1 (6 << 20) 5273209ff23fSmrg/* #define R500_ALU_RGBA_B_SWIZ_UNUSED (7 << 20) */ 5274209ff23fSmrg# define R500_ALU_RGBA_MOD_C_NOP (0 << 23) 5275209ff23fSmrg# define R500_ALU_RGBA_MOD_C_NEG (1 << 23) 5276209ff23fSmrg# define R500_ALU_RGBA_MOD_C_ABS (2 << 23) 5277209ff23fSmrg# define R500_ALU_RGBA_MOD_C_NAB (3 << 23) 5278209ff23fSmrg# define R500_ALU_RGBA_ALPHA_SEL_C_SRC0 (0 << 25) 5279209ff23fSmrg# define R500_ALU_RGBA_ALPHA_SEL_C_SRC1 (1 << 25) 5280209ff23fSmrg# define R500_ALU_RGBA_ALPHA_SEL_C_SRC2 (2 << 25) 5281209ff23fSmrg# define R500_ALU_RGBA_ALPHA_SEL_C_SRCP (3 << 25) 5282209ff23fSmrg# define R500_ALU_RGBA_A_SWIZ_R (0 << 27) 5283209ff23fSmrg# define R500_ALU_RGBA_A_SWIZ_G (1 << 27) 5284209ff23fSmrg# define R500_ALU_RGBA_A_SWIZ_B (2 << 27) 5285209ff23fSmrg# define R500_ALU_RGBA_A_SWIZ_A (3 << 27) 5286209ff23fSmrg# define R500_ALU_RGBA_A_SWIZ_0 (4 << 27) 5287209ff23fSmrg# define R500_ALU_RGBA_A_SWIZ_HALF (5 << 27) 5288209ff23fSmrg# define R500_ALU_RGBA_A_SWIZ_1 (6 << 27) 5289209ff23fSmrg/* #define R500_ALU_RGBA_A_SWIZ_UNUSED (7 << 27) */ 5290209ff23fSmrg# define R500_ALU_RGBA_ALPHA_MOD_C_NOP (0 << 30) 5291209ff23fSmrg# define R500_ALU_RGBA_ALPHA_MOD_C_NEG (1 << 30) 5292209ff23fSmrg# define R500_ALU_RGBA_ALPHA_MOD_C_ABS (2 << 30) 5293209ff23fSmrg# define R500_ALU_RGBA_ALPHA_MOD_C_NAB (3 << 30) 5294209ff23fSmrg#define R500_US_ALU_RGB_INST_0 0xa000 5295209ff23fSmrg# define R500_ALU_RGB_SEL_A_SRC0 (0 << 0) 5296209ff23fSmrg# define R500_ALU_RGB_SEL_A_SRC1 (1 << 0) 5297209ff23fSmrg# define R500_ALU_RGB_SEL_A_SRC2 (2 << 0) 5298209ff23fSmrg# define R500_ALU_RGB_SEL_A_SRCP (3 << 0) 5299209ff23fSmrg# define R500_ALU_RGB_R_SWIZ_A_R (0 << 2) 5300209ff23fSmrg# define R500_ALU_RGB_R_SWIZ_A_G (1 << 2) 5301209ff23fSmrg# define R500_ALU_RGB_R_SWIZ_A_B (2 << 2) 5302209ff23fSmrg# define R500_ALU_RGB_R_SWIZ_A_A (3 << 2) 5303209ff23fSmrg# define R500_ALU_RGB_R_SWIZ_A_0 (4 << 2) 5304209ff23fSmrg# define R500_ALU_RGB_R_SWIZ_A_HALF (5 << 2) 5305209ff23fSmrg# define R500_ALU_RGB_R_SWIZ_A_1 (6 << 2) 5306209ff23fSmrg/* #define R500_ALU_RGB_R_SWIZ_A_UNUSED (7 << 2) */ 5307209ff23fSmrg# define R500_ALU_RGB_G_SWIZ_A_R (0 << 5) 5308209ff23fSmrg# define R500_ALU_RGB_G_SWIZ_A_G (1 << 5) 5309209ff23fSmrg# define R500_ALU_RGB_G_SWIZ_A_B (2 << 5) 5310209ff23fSmrg# define R500_ALU_RGB_G_SWIZ_A_A (3 << 5) 5311209ff23fSmrg# define R500_ALU_RGB_G_SWIZ_A_0 (4 << 5) 5312209ff23fSmrg# define R500_ALU_RGB_G_SWIZ_A_HALF (5 << 5) 5313209ff23fSmrg# define R500_ALU_RGB_G_SWIZ_A_1 (6 << 5) 5314209ff23fSmrg/* #define R500_ALU_RGB_G_SWIZ_A_UNUSED (7 << 5) */ 5315209ff23fSmrg# define R500_ALU_RGB_B_SWIZ_A_R (0 << 8) 5316209ff23fSmrg# define R500_ALU_RGB_B_SWIZ_A_G (1 << 8) 5317209ff23fSmrg# define R500_ALU_RGB_B_SWIZ_A_B (2 << 8) 5318209ff23fSmrg# define R500_ALU_RGB_B_SWIZ_A_A (3 << 8) 5319209ff23fSmrg# define R500_ALU_RGB_B_SWIZ_A_0 (4 << 8) 5320209ff23fSmrg# define R500_ALU_RGB_B_SWIZ_A_HALF (5 << 8) 5321209ff23fSmrg# define R500_ALU_RGB_B_SWIZ_A_1 (6 << 8) 5322209ff23fSmrg/* #define R500_ALU_RGB_B_SWIZ_A_UNUSED (7 << 8) */ 5323209ff23fSmrg# define R500_ALU_RGB_MOD_A_NOP (0 << 11) 5324209ff23fSmrg# define R500_ALU_RGB_MOD_A_NEG (1 << 11) 5325209ff23fSmrg# define R500_ALU_RGB_MOD_A_ABS (2 << 11) 5326209ff23fSmrg# define R500_ALU_RGB_MOD_A_NAB (3 << 11) 5327209ff23fSmrg# define R500_ALU_RGB_SEL_B_SRC0 (0 << 13) 5328209ff23fSmrg# define R500_ALU_RGB_SEL_B_SRC1 (1 << 13) 5329209ff23fSmrg# define R500_ALU_RGB_SEL_B_SRC2 (2 << 13) 5330209ff23fSmrg# define R500_ALU_RGB_SEL_B_SRCP (3 << 13) 5331209ff23fSmrg# define R500_ALU_RGB_R_SWIZ_B_R (0 << 15) 5332209ff23fSmrg# define R500_ALU_RGB_R_SWIZ_B_G (1 << 15) 5333209ff23fSmrg# define R500_ALU_RGB_R_SWIZ_B_B (2 << 15) 5334209ff23fSmrg# define R500_ALU_RGB_R_SWIZ_B_A (3 << 15) 5335209ff23fSmrg# define R500_ALU_RGB_R_SWIZ_B_0 (4 << 15) 5336209ff23fSmrg# define R500_ALU_RGB_R_SWIZ_B_HALF (5 << 15) 5337209ff23fSmrg# define R500_ALU_RGB_R_SWIZ_B_1 (6 << 15) 5338209ff23fSmrg/* #define R500_ALU_RGB_R_SWIZ_B_UNUSED (7 << 15) */ 5339209ff23fSmrg# define R500_ALU_RGB_G_SWIZ_B_R (0 << 18) 5340209ff23fSmrg# define R500_ALU_RGB_G_SWIZ_B_G (1 << 18) 5341209ff23fSmrg# define R500_ALU_RGB_G_SWIZ_B_B (2 << 18) 5342209ff23fSmrg# define R500_ALU_RGB_G_SWIZ_B_A (3 << 18) 5343209ff23fSmrg# define R500_ALU_RGB_G_SWIZ_B_0 (4 << 18) 5344209ff23fSmrg# define R500_ALU_RGB_G_SWIZ_B_HALF (5 << 18) 5345209ff23fSmrg# define R500_ALU_RGB_G_SWIZ_B_1 (6 << 18) 5346209ff23fSmrg/* #define R500_ALU_RGB_G_SWIZ_B_UNUSED (7 << 18) */ 5347209ff23fSmrg# define R500_ALU_RGB_B_SWIZ_B_R (0 << 21) 5348209ff23fSmrg# define R500_ALU_RGB_B_SWIZ_B_G (1 << 21) 5349209ff23fSmrg# define R500_ALU_RGB_B_SWIZ_B_B (2 << 21) 5350209ff23fSmrg# define R500_ALU_RGB_B_SWIZ_B_A (3 << 21) 5351209ff23fSmrg# define R500_ALU_RGB_B_SWIZ_B_0 (4 << 21) 5352209ff23fSmrg# define R500_ALU_RGB_B_SWIZ_B_HALF (5 << 21) 5353209ff23fSmrg# define R500_ALU_RGB_B_SWIZ_B_1 (6 << 21) 5354209ff23fSmrg/* #define R500_ALU_RGB_B_SWIZ_B_UNUSED (7 << 21) */ 5355209ff23fSmrg# define R500_ALU_RGB_MOD_B_NOP (0 << 24) 5356209ff23fSmrg# define R500_ALU_RGB_MOD_B_NEG (1 << 24) 5357209ff23fSmrg# define R500_ALU_RGB_MOD_B_ABS (2 << 24) 5358209ff23fSmrg# define R500_ALU_RGB_MOD_B_NAB (3 << 24) 5359209ff23fSmrg# define R500_ALU_RGB_OMOD_IDENTITY (0 << 26) 5360209ff23fSmrg# define R500_ALU_RGB_OMOD_MUL_2 (1 << 26) 5361209ff23fSmrg# define R500_ALU_RGB_OMOD_MUL_4 (2 << 26) 5362209ff23fSmrg# define R500_ALU_RGB_OMOD_MUL_8 (3 << 26) 5363209ff23fSmrg# define R500_ALU_RGB_OMOD_DIV_2 (4 << 26) 5364209ff23fSmrg# define R500_ALU_RGB_OMOD_DIV_4 (5 << 26) 5365209ff23fSmrg# define R500_ALU_RGB_OMOD_DIV_8 (6 << 26) 5366209ff23fSmrg# define R500_ALU_RGB_OMOD_DISABLE (7 << 26) 5367b7e1c893Smrg# define R500_ALU_RGB_TARGET(x) ((x) << 29) 5368209ff23fSmrg# define R500_ALU_RGB_WMASK (1 << 31) 5369209ff23fSmrg#define R500_US_ALU_RGB_ADDR_0 0x9000 5370b7e1c893Smrg# define R500_RGB_ADDR0(x) ((x) << 0) 5371209ff23fSmrg# define R500_RGB_ADDR0_CONST (1 << 8) 5372209ff23fSmrg# define R500_RGB_ADDR0_REL (1 << 9) 5373b7e1c893Smrg# define R500_RGB_ADDR1(x) ((x) << 10) 5374209ff23fSmrg# define R500_RGB_ADDR1_CONST (1 << 18) 5375209ff23fSmrg# define R500_RGB_ADDR1_REL (1 << 19) 5376b7e1c893Smrg# define R500_RGB_ADDR2(x) ((x) << 20) 5377209ff23fSmrg# define R500_RGB_ADDR2_CONST (1 << 28) 5378209ff23fSmrg# define R500_RGB_ADDR2_REL (1 << 29) 5379209ff23fSmrg# define R500_RGB_SRCP_OP_1_MINUS_2RGB0 (0 << 30) 5380209ff23fSmrg# define R500_RGB_SRCP_OP_RGB1_MINUS_RGB0 (1 << 30) 5381209ff23fSmrg# define R500_RGB_SRCP_OP_RGB1_PLUS_RGB0 (2 << 30) 5382209ff23fSmrg# define R500_RGB_SRCP_OP_1_MINUS_RGB0 (3 << 30) 5383209ff23fSmrg#define R500_US_CMN_INST_0 0xb800 5384209ff23fSmrg# define R500_INST_TYPE_ALU (0 << 0) 5385209ff23fSmrg# define R500_INST_TYPE_OUT (1 << 0) 5386209ff23fSmrg# define R500_INST_TYPE_FC (2 << 0) 5387209ff23fSmrg# define R500_INST_TYPE_TEX (3 << 0) 5388209ff23fSmrg# define R500_INST_TEX_SEM_WAIT (1 << 2) 5389209ff23fSmrg# define R500_INST_RGB_PRED_SEL_NONE (0 << 3) 5390209ff23fSmrg# define R500_INST_RGB_PRED_SEL_RGBA (1 << 3) 5391209ff23fSmrg# define R500_INST_RGB_PRED_SEL_RRRR (2 << 3) 5392209ff23fSmrg# define R500_INST_RGB_PRED_SEL_GGGG (3 << 3) 5393209ff23fSmrg# define R500_INST_RGB_PRED_SEL_BBBB (4 << 3) 5394209ff23fSmrg# define R500_INST_RGB_PRED_SEL_AAAA (5 << 3) 5395209ff23fSmrg# define R500_INST_RGB_PRED_INV (1 << 6) 5396209ff23fSmrg# define R500_INST_WRITE_INACTIVE (1 << 7) 5397209ff23fSmrg# define R500_INST_LAST (1 << 8) 5398209ff23fSmrg# define R500_INST_NOP (1 << 9) 5399209ff23fSmrg# define R500_INST_ALU_WAIT (1 << 10) 5400209ff23fSmrg# define R500_INST_RGB_WMASK_R (1 << 11) 5401209ff23fSmrg# define R500_INST_RGB_WMASK_G (1 << 12) 5402209ff23fSmrg# define R500_INST_RGB_WMASK_B (1 << 13) 5403209ff23fSmrg# define R500_INST_ALPHA_WMASK (1 << 14) 5404209ff23fSmrg# define R500_INST_RGB_OMASK_R (1 << 15) 5405209ff23fSmrg# define R500_INST_RGB_OMASK_G (1 << 16) 5406209ff23fSmrg# define R500_INST_RGB_OMASK_B (1 << 17) 5407209ff23fSmrg# define R500_INST_ALPHA_OMASK (1 << 18) 5408209ff23fSmrg# define R500_INST_RGB_CLAMP (1 << 19) 5409209ff23fSmrg# define R500_INST_ALPHA_CLAMP (1 << 20) 5410209ff23fSmrg# define R500_INST_ALU_RESULT_SEL (1 << 21) 5411209ff23fSmrg# define R500_INST_ALPHA_PRED_INV (1 << 22) 5412209ff23fSmrg# define R500_INST_ALU_RESULT_OP_EQ (0 << 23) 5413209ff23fSmrg# define R500_INST_ALU_RESULT_OP_LT (1 << 23) 5414209ff23fSmrg# define R500_INST_ALU_RESULT_OP_GE (2 << 23) 5415209ff23fSmrg# define R500_INST_ALU_RESULT_OP_NE (3 << 23) 5416209ff23fSmrg# define R500_INST_ALPHA_PRED_SEL_NONE (0 << 25) 5417209ff23fSmrg# define R500_INST_ALPHA_PRED_SEL_RGBA (1 << 25) 5418209ff23fSmrg# define R500_INST_ALPHA_PRED_SEL_RRRR (2 << 25) 5419209ff23fSmrg# define R500_INST_ALPHA_PRED_SEL_GGGG (3 << 25) 5420209ff23fSmrg# define R500_INST_ALPHA_PRED_SEL_BBBB (4 << 25) 5421209ff23fSmrg# define R500_INST_ALPHA_PRED_SEL_AAAA (5 << 25) 5422209ff23fSmrg/* XXX next four are kind of guessed */ 5423209ff23fSmrg# define R500_INST_STAT_WE_R (1 << 28) 5424209ff23fSmrg# define R500_INST_STAT_WE_G (1 << 29) 5425209ff23fSmrg# define R500_INST_STAT_WE_B (1 << 30) 5426209ff23fSmrg# define R500_INST_STAT_WE_A (1 << 31) 5427209ff23fSmrg/* note that these are 8 bit lengths, despite the offsets, at least for R500 */ 5428209ff23fSmrg#define R500_US_CODE_ADDR 0x4630 5429b7e1c893Smrg# define R500_US_CODE_START_ADDR(x) ((x) << 0) 5430b7e1c893Smrg# define R500_US_CODE_END_ADDR(x) ((x) << 16) 5431209ff23fSmrg#define R500_US_CODE_OFFSET 0x4638 5432b7e1c893Smrg# define R500_US_CODE_OFFSET_ADDR(x) ((x) << 0) 5433209ff23fSmrg#define R500_US_CODE_RANGE 0x4634 5434b7e1c893Smrg# define R500_US_CODE_RANGE_ADDR(x) ((x) << 0) 5435b7e1c893Smrg# define R500_US_CODE_RANGE_SIZE(x) ((x) << 16) 5436209ff23fSmrg#define R500_US_CONFIG 0x4600 5437209ff23fSmrg# define R500_ZERO_TIMES_ANYTHING_EQUALS_ZERO (1 << 1) 5438209ff23fSmrg#define R500_US_FC_ADDR_0 0xa000 5439b7e1c893Smrg# define R500_FC_BOOL_ADDR(x) ((x) << 0) 5440b7e1c893Smrg# define R500_FC_INT_ADDR(x) ((x) << 8) 5441b7e1c893Smrg# define R500_FC_JUMP_ADDR(x) ((x) << 16) 5442209ff23fSmrg# define R500_FC_JUMP_GLOBAL (1 << 31) 5443209ff23fSmrg#define R500_US_FC_BOOL_CONST 0x4620 5444209ff23fSmrg# define R500_FC_KBOOL(x) (x) 5445209ff23fSmrg#define R500_US_FC_CTRL 0x4624 5446209ff23fSmrg# define R500_FC_TEST_EN (1 << 30) 5447209ff23fSmrg# define R500_FC_FULL_FC_EN (1 << 31) 5448209ff23fSmrg#define R500_US_FC_INST_0 0x9800 5449209ff23fSmrg# define R500_FC_OP_JUMP (0 << 0) 5450209ff23fSmrg# define R500_FC_OP_LOOP (1 << 0) 5451209ff23fSmrg# define R500_FC_OP_ENDLOOP (2 << 0) 5452209ff23fSmrg# define R500_FC_OP_REP (3 << 0) 5453209ff23fSmrg# define R500_FC_OP_ENDREP (4 << 0) 5454209ff23fSmrg# define R500_FC_OP_BREAKLOOP (5 << 0) 5455209ff23fSmrg# define R500_FC_OP_BREAKREP (6 << 0) 5456209ff23fSmrg# define R500_FC_OP_CONTINUE (7 << 0) 5457209ff23fSmrg# define R500_FC_B_ELSE (1 << 4) 5458209ff23fSmrg# define R500_FC_JUMP_ANY (1 << 5) 5459209ff23fSmrg# define R500_FC_A_OP_NONE (0 << 6) 5460209ff23fSmrg# define R500_FC_A_OP_POP (1 << 6) 5461209ff23fSmrg# define R500_FC_A_OP_PUSH (2 << 6) 5462b7e1c893Smrg# define R500_FC_JUMP_FUNC(x) ((x) << 8) 5463b7e1c893Smrg# define R500_FC_B_POP_CNT(x) ((x) << 16) 5464209ff23fSmrg# define R500_FC_B_OP0_NONE (0 << 24) 5465209ff23fSmrg# define R500_FC_B_OP0_DECR (1 << 24) 5466209ff23fSmrg# define R500_FC_B_OP0_INCR (2 << 24) 5467209ff23fSmrg# define R500_FC_B_OP1_DECR (0 << 26) 5468209ff23fSmrg# define R500_FC_B_OP1_NONE (1 << 26) 5469209ff23fSmrg# define R500_FC_B_OP1_INCR (2 << 26) 5470209ff23fSmrg# define R500_FC_IGNORE_UNCOVERED (1 << 28) 5471209ff23fSmrg#define R500_US_FC_INT_CONST_0 0x4c00 5472b7e1c893Smrg# define R500_FC_INT_CONST_KR(x) ((x) << 0) 5473b7e1c893Smrg# define R500_FC_INT_CONST_KG(x) ((x) << 8) 5474b7e1c893Smrg# define R500_FC_INT_CONST_KB(x) ((x) << 16) 5475209ff23fSmrg/* _0 through _15 */ 5476209ff23fSmrg#define R500_US_FORMAT0_0 0x4640 5477b7e1c893Smrg# define R500_FORMAT_TXWIDTH(x) ((x) << 0) 5478b7e1c893Smrg# define R500_FORMAT_TXHEIGHT(x) ((x) << 11) 5479b7e1c893Smrg# define R500_FORMAT_TXDEPTH(x) ((x) << 22) 5480209ff23fSmrg/* _0 through _3 */ 5481209ff23fSmrg#define R500_US_OUT_FMT_0 0x46a4 5482209ff23fSmrg# define R500_OUT_FMT_C4_8 (0 << 0) 5483209ff23fSmrg# define R500_OUT_FMT_C4_10 (1 << 0) 5484209ff23fSmrg# define R500_OUT_FMT_C4_10_GAMMA (2 << 0) 5485209ff23fSmrg# define R500_OUT_FMT_C_16 (3 << 0) 5486209ff23fSmrg# define R500_OUT_FMT_C2_16 (4 << 0) 5487209ff23fSmrg# define R500_OUT_FMT_C4_16 (5 << 0) 5488209ff23fSmrg# define R500_OUT_FMT_C_16_MPEG (6 << 0) 5489209ff23fSmrg# define R500_OUT_FMT_C2_16_MPEG (7 << 0) 5490209ff23fSmrg# define R500_OUT_FMT_C2_4 (8 << 0) 5491209ff23fSmrg# define R500_OUT_FMT_C_3_3_2 (9 << 0) 5492209ff23fSmrg# define R500_OUT_FMT_C_6_5_6 (10 << 0) 5493209ff23fSmrg# define R500_OUT_FMT_C_11_11_10 (11 << 0) 5494209ff23fSmrg# define R500_OUT_FMT_C_10_11_11 (12 << 0) 5495209ff23fSmrg# define R500_OUT_FMT_C_2_10_10_10 (13 << 0) 5496209ff23fSmrg/* #define R500_OUT_FMT_RESERVED (14 << 0) */ 5497209ff23fSmrg# define R500_OUT_FMT_UNUSED (15 << 0) 5498209ff23fSmrg# define R500_OUT_FMT_C_16_FP (16 << 0) 5499209ff23fSmrg# define R500_OUT_FMT_C2_16_FP (17 << 0) 5500209ff23fSmrg# define R500_OUT_FMT_C4_16_FP (18 << 0) 5501209ff23fSmrg# define R500_OUT_FMT_C_32_FP (19 << 0) 5502209ff23fSmrg# define R500_OUT_FMT_C2_32_FP (20 << 0) 5503209ff23fSmrg# define R500_OUT_FMT_C4_32_FP (21 << 0) 5504209ff23fSmrg# define R500_C0_SEL_A (0 << 8) 5505209ff23fSmrg# define R500_C0_SEL_R (1 << 8) 5506209ff23fSmrg# define R500_C0_SEL_G (2 << 8) 5507209ff23fSmrg# define R500_C0_SEL_B (3 << 8) 5508209ff23fSmrg# define R500_C1_SEL_A (0 << 10) 5509209ff23fSmrg# define R500_C1_SEL_R (1 << 10) 5510209ff23fSmrg# define R500_C1_SEL_G (2 << 10) 5511209ff23fSmrg# define R500_C1_SEL_B (3 << 10) 5512209ff23fSmrg# define R500_C2_SEL_A (0 << 12) 5513209ff23fSmrg# define R500_C2_SEL_R (1 << 12) 5514209ff23fSmrg# define R500_C2_SEL_G (2 << 12) 5515209ff23fSmrg# define R500_C2_SEL_B (3 << 12) 5516209ff23fSmrg# define R500_C3_SEL_A (0 << 14) 5517209ff23fSmrg# define R500_C3_SEL_R (1 << 14) 5518209ff23fSmrg# define R500_C3_SEL_G (2 << 14) 5519209ff23fSmrg# define R500_C3_SEL_B (3 << 14) 5520b7e1c893Smrg# define R500_OUT_SIGN(x) ((x) << 16) 5521209ff23fSmrg# define R500_ROUND_ADJ (1 << 20) 5522209ff23fSmrg#define R500_US_PIXSIZE 0x4604 5523209ff23fSmrg# define R500_PIX_SIZE(x) (x) 5524209ff23fSmrg#define R500_US_TEX_ADDR_0 0x9800 5525b7e1c893Smrg# define R500_TEX_SRC_ADDR(x) ((x) << 0) 5526209ff23fSmrg# define R500_TEX_SRC_ADDR_REL (1 << 7) 5527209ff23fSmrg# define R500_TEX_SRC_S_SWIZ_R (0 << 8) 5528209ff23fSmrg# define R500_TEX_SRC_S_SWIZ_G (1 << 8) 5529209ff23fSmrg# define R500_TEX_SRC_S_SWIZ_B (2 << 8) 5530209ff23fSmrg# define R500_TEX_SRC_S_SWIZ_A (3 << 8) 5531209ff23fSmrg# define R500_TEX_SRC_T_SWIZ_R (0 << 10) 5532209ff23fSmrg# define R500_TEX_SRC_T_SWIZ_G (1 << 10) 5533209ff23fSmrg# define R500_TEX_SRC_T_SWIZ_B (2 << 10) 5534209ff23fSmrg# define R500_TEX_SRC_T_SWIZ_A (3 << 10) 5535209ff23fSmrg# define R500_TEX_SRC_R_SWIZ_R (0 << 12) 5536209ff23fSmrg# define R500_TEX_SRC_R_SWIZ_G (1 << 12) 5537209ff23fSmrg# define R500_TEX_SRC_R_SWIZ_B (2 << 12) 5538209ff23fSmrg# define R500_TEX_SRC_R_SWIZ_A (3 << 12) 5539209ff23fSmrg# define R500_TEX_SRC_Q_SWIZ_R (0 << 14) 5540209ff23fSmrg# define R500_TEX_SRC_Q_SWIZ_G (1 << 14) 5541209ff23fSmrg# define R500_TEX_SRC_Q_SWIZ_B (2 << 14) 5542209ff23fSmrg# define R500_TEX_SRC_Q_SWIZ_A (3 << 14) 5543b7e1c893Smrg# define R500_TEX_DST_ADDR(x) ((x) << 16) 5544209ff23fSmrg# define R500_TEX_DST_ADDR_REL (1 << 23) 5545209ff23fSmrg# define R500_TEX_DST_R_SWIZ_R (0 << 24) 5546209ff23fSmrg# define R500_TEX_DST_R_SWIZ_G (1 << 24) 5547209ff23fSmrg# define R500_TEX_DST_R_SWIZ_B (2 << 24) 5548209ff23fSmrg# define R500_TEX_DST_R_SWIZ_A (3 << 24) 5549209ff23fSmrg# define R500_TEX_DST_G_SWIZ_R (0 << 26) 5550209ff23fSmrg# define R500_TEX_DST_G_SWIZ_G (1 << 26) 5551209ff23fSmrg# define R500_TEX_DST_G_SWIZ_B (2 << 26) 5552209ff23fSmrg# define R500_TEX_DST_G_SWIZ_A (3 << 26) 5553209ff23fSmrg# define R500_TEX_DST_B_SWIZ_R (0 << 28) 5554209ff23fSmrg# define R500_TEX_DST_B_SWIZ_G (1 << 28) 5555209ff23fSmrg# define R500_TEX_DST_B_SWIZ_B (2 << 28) 5556209ff23fSmrg# define R500_TEX_DST_B_SWIZ_A (3 << 28) 5557209ff23fSmrg# define R500_TEX_DST_A_SWIZ_R (0 << 30) 5558209ff23fSmrg# define R500_TEX_DST_A_SWIZ_G (1 << 30) 5559209ff23fSmrg# define R500_TEX_DST_A_SWIZ_B (2 << 30) 5560209ff23fSmrg# define R500_TEX_DST_A_SWIZ_A (3 << 30) 5561209ff23fSmrg#define R500_US_TEX_ADDR_DXDY_0 0xa000 5562b7e1c893Smrg# define R500_DX_ADDR(x) ((x) << 0) 5563209ff23fSmrg# define R500_DX_ADDR_REL (1 << 7) 5564209ff23fSmrg# define R500_DX_S_SWIZ_R (0 << 8) 5565209ff23fSmrg# define R500_DX_S_SWIZ_G (1 << 8) 5566209ff23fSmrg# define R500_DX_S_SWIZ_B (2 << 8) 5567209ff23fSmrg# define R500_DX_S_SWIZ_A (3 << 8) 5568209ff23fSmrg# define R500_DX_T_SWIZ_R (0 << 10) 5569209ff23fSmrg# define R500_DX_T_SWIZ_G (1 << 10) 5570209ff23fSmrg# define R500_DX_T_SWIZ_B (2 << 10) 5571209ff23fSmrg# define R500_DX_T_SWIZ_A (3 << 10) 5572209ff23fSmrg# define R500_DX_R_SWIZ_R (0 << 12) 5573209ff23fSmrg# define R500_DX_R_SWIZ_G (1 << 12) 5574209ff23fSmrg# define R500_DX_R_SWIZ_B (2 << 12) 5575209ff23fSmrg# define R500_DX_R_SWIZ_A (3 << 12) 5576209ff23fSmrg# define R500_DX_Q_SWIZ_R (0 << 14) 5577209ff23fSmrg# define R500_DX_Q_SWIZ_G (1 << 14) 5578209ff23fSmrg# define R500_DX_Q_SWIZ_B (2 << 14) 5579209ff23fSmrg# define R500_DX_Q_SWIZ_A (3 << 14) 5580b7e1c893Smrg# define R500_DY_ADDR(x) ((x) << 16) 5581209ff23fSmrg# define R500_DY_ADDR_REL (1 << 17) 5582209ff23fSmrg# define R500_DY_S_SWIZ_R (0 << 24) 5583209ff23fSmrg# define R500_DY_S_SWIZ_G (1 << 24) 5584209ff23fSmrg# define R500_DY_S_SWIZ_B (2 << 24) 5585209ff23fSmrg# define R500_DY_S_SWIZ_A (3 << 24) 5586209ff23fSmrg# define R500_DY_T_SWIZ_R (0 << 26) 5587209ff23fSmrg# define R500_DY_T_SWIZ_G (1 << 26) 5588209ff23fSmrg# define R500_DY_T_SWIZ_B (2 << 26) 5589209ff23fSmrg# define R500_DY_T_SWIZ_A (3 << 26) 5590209ff23fSmrg# define R500_DY_R_SWIZ_R (0 << 28) 5591209ff23fSmrg# define R500_DY_R_SWIZ_G (1 << 28) 5592209ff23fSmrg# define R500_DY_R_SWIZ_B (2 << 28) 5593209ff23fSmrg# define R500_DY_R_SWIZ_A (3 << 28) 5594209ff23fSmrg# define R500_DY_Q_SWIZ_R (0 << 30) 5595209ff23fSmrg# define R500_DY_Q_SWIZ_G (1 << 30) 5596209ff23fSmrg# define R500_DY_Q_SWIZ_B (2 << 30) 5597209ff23fSmrg# define R500_DY_Q_SWIZ_A (3 << 30) 5598209ff23fSmrg#define R500_US_TEX_INST_0 0x9000 5599b7e1c893Smrg# define R500_TEX_ID(x) ((x) << 16) 5600209ff23fSmrg# define R500_TEX_INST_NOP (0 << 22) 5601209ff23fSmrg# define R500_TEX_INST_LD (1 << 22) 5602209ff23fSmrg# define R500_TEX_INST_TEXKILL (2 << 22) 5603209ff23fSmrg# define R500_TEX_INST_PROJ (3 << 22) 5604209ff23fSmrg# define R500_TEX_INST_LODBIAS (4 << 22) 5605209ff23fSmrg# define R500_TEX_INST_LOD (5 << 22) 5606209ff23fSmrg# define R500_TEX_INST_DXDY (6 << 22) 5607209ff23fSmrg# define R500_TEX_SEM_ACQUIRE (1 << 25) 5608209ff23fSmrg# define R500_TEX_IGNORE_UNCOVERED (1 << 26) 5609209ff23fSmrg# define R500_TEX_UNSCALED (1 << 27) 5610209ff23fSmrg#define R500_US_W_FMT 0x46b4 5611209ff23fSmrg# define R500_W_FMT_W0 (0 << 0) 5612209ff23fSmrg# define R500_W_FMT_W24 (1 << 0) 5613209ff23fSmrg# define R500_W_FMT_W24FP (2 << 0) 5614209ff23fSmrg# define R500_W_SRC_US (0 << 2) 5615209ff23fSmrg# define R500_W_SRC_RAS (1 << 2) 5616209ff23fSmrg 5617209ff23fSmrg#define R500_RS_INST_0 0x4320 5618209ff23fSmrg#define R500_RS_INST_1 0x4324 5619209ff23fSmrg# define R500_RS_INST_TEX_ID_SHIFT 0 5620209ff23fSmrg# define R500_RS_INST_TEX_CN_WRITE (1 << 4) 5621209ff23fSmrg# define R500_RS_INST_TEX_ADDR_SHIFT 5 5622209ff23fSmrg# define R500_RS_INST_COL_ID_SHIFT 12 5623209ff23fSmrg# define R500_RS_INST_COL_CN_NO_WRITE (0 << 16) 5624209ff23fSmrg# define R500_RS_INST_COL_CN_WRITE (1 << 16) 5625209ff23fSmrg# define R500_RS_INST_COL_CN_WRITE_FBUFFER (2 << 16) 5626209ff23fSmrg# define R500_RS_INST_COL_CN_WRITE_BACKFACE (3 << 16) 5627209ff23fSmrg# define R500_RS_INST_COL_COL_ADDR_SHIFT 18 5628209ff23fSmrg# define R500_RS_INST_TEX_ADJ (1 << 25) 5629209ff23fSmrg# define R500_RS_INST_W_CN (1 << 26) 5630209ff23fSmrg 5631209ff23fSmrg#define R500_US_FC_CTRL 0x4624 5632209ff23fSmrg#define R500_US_CODE_ADDR 0x4630 5633209ff23fSmrg#define R500_US_CODE_RANGE 0x4634 5634209ff23fSmrg#define R500_US_CODE_OFFSET 0x4638 5635209ff23fSmrg 5636209ff23fSmrg#define R500_RS_IP_0 0x4074 5637209ff23fSmrg#define R500_RS_IP_1 0x4078 5638209ff23fSmrg# define R500_RS_IP_PTR_K0 62 5639209ff23fSmrg# define R500_RS_IP_PTR_K1 63 5640209ff23fSmrg# define R500_RS_IP_TEX_PTR_S_SHIFT 0 5641209ff23fSmrg# define R500_RS_IP_TEX_PTR_T_SHIFT 6 5642209ff23fSmrg# define R500_RS_IP_TEX_PTR_R_SHIFT 12 5643209ff23fSmrg# define R500_RS_IP_TEX_PTR_Q_SHIFT 18 5644209ff23fSmrg# define R500_RS_IP_COL_PTR_SHIFT 24 5645209ff23fSmrg# define R500_RS_IP_COL_FMT_SHIFT 27 5646209ff23fSmrg# define R500_RS_IP_COL_FMT_RGBA (0 << 27) 5647209ff23fSmrg# define R500_RS_IP_OFFSET_EN (1 << 31) 5648209ff23fSmrg 5649209ff23fSmrg#define R500_DYN_SCLK_PWMEM_PIPE 0x000d /* PLL */ 5650209ff23fSmrg 5651b7e1c893Smrg/* r6xx/r7xx stuff */ 5652b7e1c893Smrg#define R600_GRBM_STATUS 0x8010 5653b7e1c893Smrg# define R600_CMDFIFO_AVAIL_MASK 0x1f 5654b7e1c893Smrg# define R700_CMDFIFO_AVAIL_MASK 0xf 5655b7e1c893Smrg# define R600_GUI_ACTIVE (1 << 31) 5656b7e1c893Smrg 5657b7e1c893Smrg#define R600_GRBM_SOFT_RESET 0x8020 5658b7e1c893Smrg# define R600_SOFT_RESET_CP (1 << 0) 5659b7e1c893Smrg 5660b7e1c893Smrg#define R600_WAIT_UNTIL 0x8040 5661b7e1c893Smrg 5662b7e1c893Smrg#define R600_CP_ME_CNTL 0x86d8 5663b7e1c893Smrg# define R600_CP_ME_HALT (1 << 28) 5664b7e1c893Smrg 5665b7e1c893Smrg#define R600_CP_RB_BASE 0xc100 5666b7e1c893Smrg#define R600_CP_RB_CNTL 0xc104 5667b7e1c893Smrg# define R600_RB_NO_UPDATE (1 << 27) 5668b7e1c893Smrg# define R600_RB_RPTR_WR_ENA (1 << 31) 5669b7e1c893Smrg#define R600_CP_RB_RPTR_WR 0xc108 5670b7e1c893Smrg#define R600_CP_RB_RPTR_ADDR 0xc10c 5671b7e1c893Smrg#define R600_CP_RB_RPTR_ADDR_HI 0xc110 5672b7e1c893Smrg#define R600_CP_RB_WPTR 0xc114 5673b7e1c893Smrg#define R600_CP_RB_WPTR_ADDR 0xc118 5674b7e1c893Smrg#define R600_CP_RB_WPTR_ADDR_HI 0xc11c 5675b7e1c893Smrg 5676b7e1c893Smrg#define R600_CP_RB_RPTR 0x8700 5677b7e1c893Smrg#define R600_CP_RB_WPTR_DELAY 0x8704 5678b7e1c893Smrg 5679209ff23fSmrg#endif 5680