ct_driver.c revision 2f9f5fec
1c06b6b69Smrg/*
2c06b6b69Smrg * Copyright 1993 by Jon Block <block@frc.com>
3c06b6b69Smrg * Modified by Mike Hollick <hollick@graphics.cis.upenn.edu>
4c06b6b69Smrg * Modified 1994 by Régis Cridlig <cridlig@dmi.ens.fr>
5c06b6b69Smrg *
6c06b6b69Smrg * Major Contributors to XFree86 3.2
7c06b6b69Smrg *   Modified 1995/6 by Nozomi Ytow
8c06b6b69Smrg *   Modified 1996 by Egbert Eich <eich@xfree86.org>
9c06b6b69Smrg *   Modified 1996 by David Bateman <dbateman@club-internet.fr>
10c06b6b69Smrg *   Modified 1996 by Xavier Ducoin <xavier@rd.lectra.fr>
11c06b6b69Smrg *
12c06b6b69Smrg * Contributors to XFree86 3.2
13c06b6b69Smrg *   Modified 1995/6 by Ken Raeburn <raeburn@raeburn.org>
14c06b6b69Smrg *   Modified 1996 by Shigehiro Nomura <nomura@sm.sony.co.jp>
15c06b6b69Smrg *   Modified 1996 by Marc de Courville <marc@courville.org>
16c06b6b69Smrg *   Modified 1996 by Adam Sulmicki <adam@cfar.umd.edu>
17c06b6b69Smrg *   Modified 1996 by Jens Maurer <jmaurer@cck.uni-kl.de>
18c06b6b69Smrg *
19c06b6b69Smrg * Large parts rewritten for XFree86 4.0
20c06b6b69Smrg *   Modified 1998 by David Bateman <dbateman@club-internet.fr>
21c06b6b69Smrg *   Modified 1998 by Egbert Eich <eich@xfree86.org>
22c06b6b69Smrg *   Modified 1998 by Nozomi Ytow
23c06b6b69Smrg *
24c06b6b69Smrg * Permission to use, copy, modify, distribute, and sell this software and its
25c06b6b69Smrg * documentation for any purpose is hereby granted without fee, provided that
26c06b6b69Smrg * the above copyright notice appear in all copies and that both that
27c06b6b69Smrg * copyright notice and this permission notice appear in supporting
28c06b6b69Smrg * documentation, and that the name of the authors not be used in
29c06b6b69Smrg * advertising or publicity pertaining to distribution of the software without
30c06b6b69Smrg * specific, written prior permission.  The authors makes no representations
31c06b6b69Smrg * about the suitability of this software for any purpose.  It is provided
32c06b6b69Smrg * "as is" without express or implied warranty.
33c06b6b69Smrg *
34c06b6b69Smrg * THE AUTHORS DISCLAIMS ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
35c06b6b69Smrg * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
36c06b6b69Smrg * EVENT SHALL THE AUTHORS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
37c06b6b69Smrg * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
38c06b6b69Smrg * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
39c06b6b69Smrg * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
40c06b6b69Smrg * PERFORMANCE OF THIS SOFTWARE.
41c06b6b69Smrg */
42c06b6b69Smrg/*
43c06b6b69Smrg * Copyright 1997
44c06b6b69Smrg * Digital Equipment Corporation. All rights reserved.
45c06b6b69Smrg * This software is furnished under license and may be used and copied only in
46c06b6b69Smrg * accordance with the following terms and conditions.  Subject to these
47c06b6b69Smrg * conditions, you may download, copy, install, use, modify and distribute
48c06b6b69Smrg * this software in source and/or binary form. No title or ownership is
49c06b6b69Smrg * transferred hereby.
50c06b6b69Smrg * 1) Any source code used, modified or distributed must reproduce and retain
51c06b6b69Smrg *    this copyright notice and list of conditions as they appear in the
52c06b6b69Smrg *    source file.
53c06b6b69Smrg *
54c06b6b69Smrg * 2) No right is granted to use any trade name, trademark, or logo of Digital
55c06b6b69Smrg *    Equipment Corporation. Neither the "Digital Equipment Corporation" name
56c06b6b69Smrg *    nor any trademark or logo of Digital Equipment Corporation may be used
57c06b6b69Smrg *    to endorse or promote products derived from this software without the
58c06b6b69Smrg *    prior written permission of Digital Equipment Corporation.
59c06b6b69Smrg *
60c06b6b69Smrg * 3) This software is provided "AS-IS" and any express or implied warranties,
61c06b6b69Smrg *    including but not limited to, any implied warranties of merchantability,
62c06b6b69Smrg *    fitness for a particular purpose, or non-infringement are disclaimed. In
63c06b6b69Smrg *    no event shall DIGITAL be liable for any damages whatsoever, and in
64c06b6b69Smrg *    particular, DIGITAL shall not be liable for special, indirect,
65c06b6b69Smrg *    consequential, or incidental damages or damages for lost profits, loss
66c06b6b69Smrg *    of revenue or loss of use, whether such damages arise in contract,
67c06b6b69Smrg *    negligence, tort, under statute, in equity, at law or otherwise, even if
68c06b6b69Smrg *    advised of the possibility of such damage.
69c06b6b69Smrg */
70c06b6b69Smrg
71c06b6b69Smrg#ifdef HAVE_CONFIG_H
72c06b6b69Smrg#include "config.h"
73c06b6b69Smrg#endif
74c06b6b69Smrg
75c06b6b69Smrg/* All drivers should typically include these */
76c06b6b69Smrg#include "xf86.h"
77c06b6b69Smrg#include "xf86_OSproc.h"
78c06b6b69Smrg
79c06b6b69Smrg/* Everything using inb/outb, etc needs "compiler.h" */
80c06b6b69Smrg#include "compiler.h"
81c06b6b69Smrg
82c06b6b69Smrg/* Drivers that need to access the PCI config space directly need this */
83c06b6b69Smrg#include "xf86Pci.h"
84c06b6b69Smrg
85a349cb8cSmrg#if GET_ABI_MAJOR(ABI_VIDEODRV_VERSION) < 6
86c06b6b69Smrg/* Standard resources are defined here */
87c06b6b69Smrg#include "xf86Resources.h"
88c06b6b69Smrg
89a349cb8cSmrg/* Needed by Resources Access Control (RAC) */
90a349cb8cSmrg#include "xf86RAC.h"
91a349cb8cSmrg#endif
92a349cb8cSmrg
93c06b6b69Smrg/* All drivers using the vgahw module need this */
94c06b6b69Smrg#include "vgaHW.h"
95c06b6b69Smrg
96c06b6b69Smrg/* All drivers initialising the SW cursor need this */
97c06b6b69Smrg#include "mipointer.h"
98c06b6b69Smrg
99c06b6b69Smrg/* All drivers implementing backing store need this */
100c06b6b69Smrg#include "mibstore.h"
101c06b6b69Smrg
102a49f9f89Smacallan/* mibank.h is no more */
103a49f9f89Smacallan#if 0
104c06b6b69Smrg/* All drivers using the mi banking wrapper need this */
105431a6de2Smrg#if GET_ABI_MAJOR(ABI_VIDEODRV_VERSION) < 6
106431a6de2Smrg#define USE_MIBANK
107431a6de2Smrg#endif
108431a6de2Smrg
109a49f9f89Smacallan#if defined(USE_MIBANK)
110c06b6b69Smrg#include "mibank.h"
111f44ff811Smrg#endif
112a49f9f89Smacallan#endif
113c06b6b69Smrg
114c06b6b69Smrg/* All drivers using the mi colormap manipulation need this */
115c06b6b69Smrg#include "micmap.h"
116c06b6b69Smrg
117c06b6b69Smrg#include "fb.h"
1188e91ec4dSmrg#include "fboverlay.h"
119c06b6b69Smrg
120c06b6b69Smrg/* Needed for the 1 and 4 bpp framebuffers */
1219f4658d1Smrg#ifdef HAVE_XF1BPP
122c06b6b69Smrg#include "xf1bpp.h"
1239f4658d1Smrg#endif
1249f4658d1Smrg#ifdef HAVE_XF4BPP
125c06b6b69Smrg#include "xf4bpp.h"
1269f4658d1Smrg#endif
127c06b6b69Smrg
128c06b6b69Smrg/* int10 */
129c06b6b69Smrg#include "xf86int10.h"
130c06b6b69Smrg#include "vbe.h"
131c06b6b69Smrg
132c06b6b69Smrg/* Needed by the Shadow Framebuffer */
133c06b6b69Smrg#include "shadowfb.h"
134c06b6b69Smrg
135c06b6b69Smrg/* Needed for replacement LoadPalette function for Gamma Correction */
136c06b6b69Smrg#include "xf86cmap.h"
137c06b6b69Smrg
138c06b6b69Smrg#include "dixstruct.h"
139c06b6b69Smrg
140d51ac6bdSmrg#include "xf86fbman.h"
141c06b6b69Smrg/* Driver specific headers */
142c06b6b69Smrg#include "ct_driver.h"
143c06b6b69Smrg
144c06b6b69Smrg/* Mandatory functions */
145c06b6b69Smrgstatic const OptionInfoRec *	CHIPSAvailableOptions(int chipid, int busid);
146c06b6b69Smrgstatic void     CHIPSIdentify(int flags);
1479f4658d1Smrgstatic Bool     CHIPSPciProbe(DriverPtr drv, int entity_num,
1489f4658d1Smrg			      struct pci_device *dev, intptr_t match_data);
1496e2341cfSmrg#if defined(HAVE_ISA)
150c06b6b69Smrgstatic Bool     CHIPSProbe(DriverPtr drv, int flags);
1519f4658d1Smrg#endif
152c06b6b69Smrgstatic Bool     CHIPSPreInit(ScrnInfoPtr pScrn, int flags);
153d51ac6bdSmrgstatic Bool     CHIPSScreenInit(SCREEN_INIT_ARGS_DECL);
154d51ac6bdSmrgstatic Bool     CHIPSEnterVT(VT_FUNC_ARGS_DECL);
155d51ac6bdSmrgstatic void     CHIPSLeaveVT(VT_FUNC_ARGS_DECL);
156d51ac6bdSmrgstatic Bool     CHIPSCloseScreen(CLOSE_SCREEN_ARGS_DECL);
157d51ac6bdSmrgstatic void     CHIPSFreeScreen(FREE_SCREEN_ARGS_DECL);
158d51ac6bdSmrgstatic ModeStatus CHIPSValidMode(SCRN_ARG_TYPE arg, DisplayModePtr mode,
159c06b6b69Smrg                                 Bool verbose, int flags);
160c06b6b69Smrgstatic Bool	CHIPSSaveScreen(ScreenPtr pScreen, int mode);
161c06b6b69Smrg
162c06b6b69Smrg/* Internally used functions */
1638e91ec4dSmrg#ifdef HAVE_ISA
164c06b6b69Smrgstatic int      chipsFindIsaDevice(GDevPtr dev);
1658e91ec4dSmrg#endif
166c06b6b69Smrgstatic Bool     chipsClockSelect(ScrnInfoPtr pScrn, int no);
167c06b6b69SmrgBool     chipsModeInit(ScrnInfoPtr pScrn, DisplayModePtr mode);
168c06b6b69Smrgstatic void     chipsSave(ScrnInfoPtr pScrn, vgaRegPtr VgaSave,
169c06b6b69Smrg			  CHIPSRegPtr ChipsSave);
170c06b6b69Smrgstatic void     chipsRestore(ScrnInfoPtr pScrn, vgaRegPtr VgaReg,
171c06b6b69Smrg				 CHIPSRegPtr ChipsReg, Bool restoreFonts);
172c06b6b69Smrgstatic void     chipsLock(ScrnInfoPtr pScrn);
173c06b6b69Smrgstatic void     chipsUnlock(ScrnInfoPtr pScrn);
174c06b6b69Smrgstatic void     chipsClockSave(ScrnInfoPtr pScrn, CHIPSClockPtr Clock);
175c06b6b69Smrgstatic void     chipsClockLoad(ScrnInfoPtr pScrn, CHIPSClockPtr Clock);
176c06b6b69Smrgstatic Bool     chipsClockFind(ScrnInfoPtr pScrn, DisplayModePtr mode,
177c06b6b69Smrg			       int no, CHIPSClockPtr Clock);
178c06b6b69Smrgstatic void     chipsCalcClock(ScrnInfoPtr pScrn, int Clock,
179c06b6b69Smrg				 unsigned char *vclk);
180c06b6b69Smrgstatic int      chipsGetHWClock(ScrnInfoPtr pScrn);
181c06b6b69Smrgstatic Bool     chipsPreInit655xx(ScrnInfoPtr pScrn, int flags);
182c06b6b69Smrgstatic Bool     chipsPreInitHiQV(ScrnInfoPtr pScrn, int flags);
183c06b6b69Smrgstatic Bool     chipsPreInitWingine(ScrnInfoPtr pScrn, int flags);
184c06b6b69Smrgstatic int      chipsSetMonitor(ScrnInfoPtr pScrn);
185c06b6b69Smrgstatic Bool	chipsMapMem(ScrnInfoPtr pScrn);
186c06b6b69Smrgstatic Bool	chipsUnmapMem(ScrnInfoPtr pScrn);
187c06b6b69Smrgstatic void     chipsProtect(ScrnInfoPtr pScrn, Bool on);
188c06b6b69Smrgstatic void	chipsBlankScreen(ScrnInfoPtr pScrn, Bool unblank);
189c06b6b69Smrgstatic void     chipsRestoreExtendedRegs(ScrnInfoPtr pScrn, CHIPSRegPtr Regs);
190c06b6b69Smrgstatic void     chipsRestoreStretching(ScrnInfoPtr pScrn,
191c06b6b69Smrg				unsigned char ctHorizontalStretch,
192c06b6b69Smrg				unsigned char ctVerticalStretch);
193c06b6b69Smrgstatic Bool     chipsModeInitHiQV(ScrnInfoPtr pScrn, DisplayModePtr mode);
194c06b6b69Smrgstatic Bool     chipsModeInitWingine(ScrnInfoPtr pScrn, DisplayModePtr mode);
195c06b6b69Smrgstatic Bool     chipsModeInit655xx(ScrnInfoPtr pScrn, DisplayModePtr mode);
196c06b6b69Smrgstatic int      chipsVideoMode(int vgaBitsPerPixel,int displayHSize,
197c06b6b69Smrg			       int displayVSize);
198c06b6b69Smrgstatic void     chipsDisplayPowerManagementSet(ScrnInfoPtr pScrn,
199c06b6b69Smrg				int PowerManagementMode, int flags);
200c06b6b69Smrgstatic void     chipsHWCursorOn(CHIPSPtr cPtr, ScrnInfoPtr pScrn);
201c06b6b69Smrgstatic void     chipsHWCursorOff(CHIPSPtr cPtr, ScrnInfoPtr pScrn);
202c06b6b69Smrgstatic void     chipsFixResume(ScrnInfoPtr pScrn);
203c06b6b69Smrgstatic void     chipsLoadPalette(ScrnInfoPtr pScrn, int numColors,
204c06b6b69Smrg				int *indices, LOCO *colors, VisualPtr pVisual);
205c06b6b69Smrgstatic void     chipsLoadPalette16(ScrnInfoPtr pScrn, int numColors,
206c06b6b69Smrg				int *indices, LOCO *colors, VisualPtr pVisual);
207c06b6b69Smrgstatic void chipsSetPanelType(CHIPSPtr cPtr);
208d51ac6bdSmrgstatic void chipsBlockHandler(BLOCKHANDLER_ARGS_DECL);
209c06b6b69Smrg
210c06b6b69Smrg/*
211c06b6b69Smrg * This is intentionally screen-independent.  It indicates the binding
212c06b6b69Smrg * choice made in the first PreInit.
213c06b6b69Smrg */
214c06b6b69Smrgstatic int pix24bpp = 0;
215c06b6b69Smrg
216c06b6b69Smrg/*
217c06b6b69Smrg * Index of Entity
218c06b6b69Smrg */
219c06b6b69Smrgstatic int CHIPSEntityIndex = -1;
220c06b6b69Smrg
221c06b6b69Smrg
222c06b6b69Smrg/* Set the non-documented SAR04 register for overlay/video */
223c06b6b69Smrg#define SAR04
224c06b6b69Smrg
225c06b6b69Smrg/*
226c06b6b69Smrg * Initialise some arrays that are used in multiple instances of the
227c06b6b69Smrg * acceleration code. Set them up here as its a convenient place to do it.
228c06b6b69Smrg */
229c06b6b69Smrg/* alu to C&T conversion for use with source data */
230c06b6b69Smrgint ChipsAluConv[] =
231c06b6b69Smrg{
232c06b6b69Smrg    0x00,			/* dest =  0; GXclear, 0 */
233c06b6b69Smrg    0x88,			/* dest &= src; GXand, 0x1 */
234c06b6b69Smrg    0x44,			/* dest =  src & ~dest; GXandReverse, 0x2 */
235c06b6b69Smrg    0xCC,			/* dest =  src; GXcopy, 0x3 */
236c06b6b69Smrg    0x22,			/* dest &= ~src; GXandInverted, 0x4 */
237c06b6b69Smrg    0xAA,			/* dest =  dest; GXnoop, 0x5 */
238c06b6b69Smrg    0x66,			/* dest =  ^src; GXxor, 0x6 */
239c06b6b69Smrg    0xEE,			/* dest |= src; GXor, 0x7 */
240c06b6b69Smrg    0x11,			/* dest =  ~src & ~dest;GXnor, 0x8 */
241c06b6b69Smrg    0x99,			/* dest ^= ~src ;GXequiv, 0x9 */
242c06b6b69Smrg    0x55,			/* dest =  ~dest; GXInvert, 0xA */
243c06b6b69Smrg    0xDD,			/* dest =  src|~dest ;GXorReverse, 0xB */
244c06b6b69Smrg    0x33,			/* dest =  ~src; GXcopyInverted, 0xC */
245c06b6b69Smrg    0xBB,			/* dest |= ~src; GXorInverted, 0xD */
246c06b6b69Smrg    0x77,			/* dest =  ~src|~dest ;GXnand, 0xE */
247c06b6b69Smrg    0xFF,			/* dest =  0xFF; GXset, 0xF */
248c06b6b69Smrg};
249c06b6b69Smrg
250c06b6b69Smrg/* alu to C&T conversion for use with pattern data */
251c06b6b69Smrgint ChipsAluConv2[] =
252c06b6b69Smrg{
253c06b6b69Smrg    0x00,			/* dest =  0; GXclear, 0 */
254c06b6b69Smrg    0xA0,			/* dest &= src; GXand, 0x1 */
255c06b6b69Smrg    0x50,			/* dest =  src & ~dest; GXandReverse, 0x2 */
256c06b6b69Smrg    0xF0,			/* dest =  src; GXcopy, 0x3 */
257c06b6b69Smrg    0x0A,			/* dest &= ~src; GXandInverted, 0x4 */
258c06b6b69Smrg    0xAA,			/* dest =  dest; GXnoop, 0x5 */
259c06b6b69Smrg    0x5A,			/* dest =  ^src; GXxor, 0x6 */
260c06b6b69Smrg    0xFA,			/* dest |= src; GXor, 0x7 */
261c06b6b69Smrg    0x05,			/* dest =  ~src & ~dest;GXnor, 0x8 */
262c06b6b69Smrg    0xA5,			/* dest ^= ~src ;GXequiv, 0x9 */
263c06b6b69Smrg    0x55,			/* dest =  ~dest; GXInvert, 0xA */
264c06b6b69Smrg    0xF5,			/* dest =  src|~dest ;GXorReverse, 0xB */
265c06b6b69Smrg    0x0F,			/* dest =  ~src; GXcopyInverted, 0xC */
266c06b6b69Smrg    0xAF,			/* dest |= ~src; GXorInverted, 0xD */
267c06b6b69Smrg    0x5F,			/* dest =  ~src|~dest ;GXnand, 0xE */
268c06b6b69Smrg    0xFF,			/* dest =  0xFF; GXset, 0xF */
269c06b6b69Smrg};
270c06b6b69Smrg
271c06b6b69Smrg/* alu to C&T conversion for use with pattern data as a planemask */
272c06b6b69Smrgint ChipsAluConv3[] =
273c06b6b69Smrg{
274c06b6b69Smrg    0x0A,			/* dest =  0; GXclear, 0 */
275c06b6b69Smrg    0x8A,			/* dest &= src; GXand, 0x1 */
276c06b6b69Smrg    0x4A,			/* dest =  src & ~dest; GXandReverse, 0x2 */
277c06b6b69Smrg    0xCA,			/* dest =  src; GXcopy, 0x3 */
278c06b6b69Smrg    0x2A,			/* dest &= ~src; GXandInverted, 0x4 */
279c06b6b69Smrg    0xAA,			/* dest =  dest; GXnoop, 0x5 */
280c06b6b69Smrg    0x6A,			/* dest =  ^src; GXxor, 0x6 */
281c06b6b69Smrg    0xEA,			/* dest |= src; GXor, 0x7 */
282c06b6b69Smrg    0x1A,			/* dest =  ~src & ~dest;GXnor, 0x8 */
283c06b6b69Smrg    0x9A,			/* dest ^= ~src ;GXequiv, 0x9 */
284c06b6b69Smrg    0x5A,			/* dest =  ~dest; GXInvert, 0xA */
285c06b6b69Smrg    0xDA,			/* dest =  src|~dest ;GXorReverse, 0xB */
286c06b6b69Smrg    0x3A,			/* dest =  ~src; GXcopyInverted, 0xC */
287c06b6b69Smrg    0xBA,			/* dest |= ~src; GXorInverted, 0xD */
288c06b6b69Smrg    0x7A,			/* dest =  ~src|~dest ;GXnand, 0xE */
289c06b6b69Smrg    0xFA,			/* dest =  0xFF; GXset, 0xF */
290c06b6b69Smrg};
291c06b6b69Smrg
292c06b6b69Smrg/* The addresses of the acceleration registers */
293c06b6b69Smrgunsigned int ChipsReg32HiQV[] =
294c06b6b69Smrg{
295c06b6b69Smrg    0x00,		/* BR00 Source and Destination offset register */
296c06b6b69Smrg    0x04,		/* BR01 Color expansion background color       */
297c06b6b69Smrg    0x08,		/* BR02 Color expansion foreground color       */
298c06b6b69Smrg    0x0C,		/* BR03 Monochrome source control register     */
299c06b6b69Smrg    0x10,		/* BR04 BitBLT control register                */
300c06b6b69Smrg    0x14,		/* BR05 Pattern address register               */
301c06b6b69Smrg    0x18,		/* BR06 Source address register                */
302c06b6b69Smrg    0x1C,		/* BR07 Destination  address register          */
303c06b6b69Smrg    0x20		/* BR08 Destination width and height register  */
304c06b6b69Smrg};
305c06b6b69Smrg
306c06b6b69Smrgunsigned int ChipsReg32[] =
307c06b6b69Smrg{
308c06b6b69Smrg  /*BitBLT */
309c06b6b69Smrg    0x83D0,			       /*DR0 src/dest offset                 */
310c06b6b69Smrg    0x87D0,			       /*DR1 BitBlt. address of freeVram?    */
311c06b6b69Smrg    0x8BD0,			       /*DR2 BitBlt. paintBrush, or tile pat.*/
312c06b6b69Smrg    0x8FD0,                            /*DR3                                 */
313c06b6b69Smrg    0x93D0,			       /*DR4 BitBlt.                         */
314c06b6b69Smrg    0x97D0,			       /*DR5 BitBlt. srcAddr, or 0 in VRAM   */
315c06b6b69Smrg    0x9BD0,			       /*DR6 BitBlt. dest?                   */
316c06b6b69Smrg    0x9FD0,			       /*DR7 BitBlt. width << 16 | height    */
317c06b6b69Smrg  /*H/W cursor */
318c06b6b69Smrg    0xA3D0,			       /*DR8 write/erase cursor              */
319c06b6b69Smrg		                       /*bit 0-1 if 0  cursor is not shown
320c06b6b69Smrg		                        * if 1  32x32 cursor
321c06b6b69Smrg					* if 2  64x64 cursor
322c06b6b69Smrg					* if 3  128x128 cursor
323c06b6b69Smrg					*/
324c06b6b69Smrg                                        /* bit 7 if 1  cursor is not shown   */
325c06b6b69Smrg		                        /* bit 9 cursor expansion in X       */
326c06b6b69Smrg		                        /* bit 10 cursor expansion in Y      */
327c06b6b69Smrg    0xA7D0,			        /* DR9 foreGroundCursorColor         */
328c06b6b69Smrg    0xABD0,			        /* DR0xA backGroundCursorColor       */
329c06b6b69Smrg    0xAFD0,			        /* DR0xB cursorPosition              */
330c06b6b69Smrg		                        /* bit 0-7       x coordinate        */
331c06b6b69Smrg		                        /* bit 8-14      0                   */
332c06b6b69Smrg		                        /* bit 15        x signum            */
333c06b6b69Smrg		                        /* bit 16-23     y coordinate        */
334c06b6b69Smrg		                        /* bit 24-30     0                   */
335c06b6b69Smrg		                        /* bit 31        y signum            */
336c06b6b69Smrg    0xB3D0,			        /* DR0xC address of cursor pattern   */
337c06b6b69Smrg};
338c06b6b69Smrg
3394cac844dSmacallan#if defined(__arm__) && defined(__NetBSD__)
340c06b6b69Smrg/*
341c06b6b69Smrg * Built in TV output modes: These modes have been tested on NetBSD with
342c06b6b69Smrg * CT65550 and StrongARM. They give what seems to be the best output for
343c06b6b69Smrg * a roughly 640x480 display. To enable one of the built in modes, add
344c06b6b69Smrg * the identifier "NTSC" or "PAL" to the list of modes in the appropriate
345c06b6b69Smrg * "Display" subsection of the "Screen" section in the XF86Config file.
346c06b6b69Smrg * Note that the call to xf86SetTVOut(), which tells the kernel to enable
347c06b6b69Smrg * TV output results in hardware specific actions. There must be code to
348c06b6b69Smrg * support this in the kernel or TV output won't work.
349c06b6b69Smrg */
350c06b6b69Smrgstatic DisplayModeRec ChipsPALMode = {
351c06b6b69Smrg	NULL, NULL,     /* prev, next */
352c06b6b69Smrg	"PAL",          /* identifier of this mode */
353c06b6b69Smrg	MODE_OK,        /* mode status */
354c06b6b69Smrg	M_T_BUILTIN,    /* mode type */
355c06b6b69Smrg	15000,		/* Clock frequency */
356c06b6b69Smrg	776,		/* HDisplay */
357c06b6b69Smrg	800,		/* HSyncStart */
358c06b6b69Smrg	872,		/* HSyncEnd */
359c06b6b69Smrg	960,		/* HTotal */
360c06b6b69Smrg	0,		/* HSkew */
361c06b6b69Smrg	585,		/* VDisplay */
362c06b6b69Smrg	590,		/* VSyncStart */
363c06b6b69Smrg	595,		/* VSyncEnd */
364c06b6b69Smrg	625,		/* VTotal */
365c06b6b69Smrg	0,		/* VScan */
366c06b6b69Smrg	V_INTERLACE,	/* Flags */
367c06b6b69Smrg	-1,		/* ClockIndex */
368c06b6b69Smrg	15000,		/* SynthClock */
369c06b6b69Smrg	776,		/* CRTC HDisplay */
370c06b6b69Smrg	800,            /* CRTC HBlankStart */
371c06b6b69Smrg	800,            /* CRTC HSyncStart */
372c06b6b69Smrg	872,            /* CRTC HSyncEnd */
373c06b6b69Smrg	872,            /* CRTC HBlankEnd */
374c06b6b69Smrg	960,            /* CRTC HTotal */
375c06b6b69Smrg	0,              /* CRTC HSkew */
376c06b6b69Smrg	585,		/* CRTC VDisplay */
377c06b6b69Smrg	590,		/* CRTC VBlankStart */
378c06b6b69Smrg	590,		/* CRTC VSyncStart */
379c06b6b69Smrg	595,		/* CRTC VSyncEnd */
380c06b6b69Smrg	595,		/* CRTC VBlankEnd */
381c06b6b69Smrg	625,		/* CRTC VTotal */
382c06b6b69Smrg	FALSE,		/* CrtcHAdjusted */
383c06b6b69Smrg	FALSE,		/* CrtcVAdjusted */
384c06b6b69Smrg	0,		/* PrivSize */
385c06b6b69Smrg	NULL,		/* Private */
386c06b6b69Smrg	0.0,		/* HSync */
387c06b6b69Smrg	0.0		/* VRefresh */
388c06b6b69Smrg};
389c06b6b69Smrg
390c06b6b69Smrg/*
391c06b6b69Smrg** So far, it looks like SECAM uses the same values as PAL
392c06b6b69Smrg*/
393c06b6b69Smrgstatic DisplayModeRec ChipsSECAMMode = {
394c06b6b69Smrg	NULL,           /* prev */
395c06b6b69Smrg	&ChipsPALMode,  /* next */
396c06b6b69Smrg	"SECAM",        /* identifier of this mode */
397c06b6b69Smrg	MODE_OK,        /* mode status */
398c06b6b69Smrg	M_T_BUILTIN,    /* mode type */
399c06b6b69Smrg	15000,		/* Clock frequency */
400c06b6b69Smrg	776,		/* HDisplay */
401c06b6b69Smrg	800,		/* HSyncStart */
402c06b6b69Smrg	872,		/* HSyncEnd */
403c06b6b69Smrg	960,		/* HTotal */
404c06b6b69Smrg	0,		/* HSkew */
405c06b6b69Smrg	585,		/* VDisplay */
406c06b6b69Smrg	590,		/* VSyncStart */
407c06b6b69Smrg	595,		/* VSyncEnd */
408c06b6b69Smrg	625,		/* VTotal */
409c06b6b69Smrg	0,		/* VScan */
410c06b6b69Smrg	V_INTERLACE,	/* Flags */
411c06b6b69Smrg	-1,		/* ClockIndex */
412c06b6b69Smrg	15000,		/* SynthClock */
413c06b6b69Smrg	776,		/* CRTC HDisplay */
414c06b6b69Smrg	800,            /* CRTC HBlankStart */
415c06b6b69Smrg	800,            /* CRTC HSyncStart */
416c06b6b69Smrg	872,            /* CRTC HSyncEnd */
417c06b6b69Smrg	872,            /* CRTC HBlankEnd */
418c06b6b69Smrg	960,            /* CRTC HTotal */
419c06b6b69Smrg	0,              /* CRTC HSkew */
420c06b6b69Smrg	585,		/* CRTC VDisplay */
421c06b6b69Smrg	590,		/* CRTC VBlankStart */
422c06b6b69Smrg	590,		/* CRTC VSyncStart */
423c06b6b69Smrg	595,		/* CRTC VSyncEnd */
424c06b6b69Smrg	595,		/* CRTC VBlankEnd */
425c06b6b69Smrg	625,		/* CRTC VTotal */
426c06b6b69Smrg	FALSE,		/* CrtcHAdjusted */
427c06b6b69Smrg	FALSE,		/* CrtcVAdjusted */
428c06b6b69Smrg	0,		/* PrivSize */
429c06b6b69Smrg	NULL,		/* Private */
430c06b6b69Smrg	0.0,		/* HSync */
431c06b6b69Smrg	0.0		/* VRefresh */
432c06b6b69Smrg};
433c06b6b69Smrg
434c06b6b69Smrg
435c06b6b69Smrgstatic DisplayModeRec ChipsNTSCMode = {
436c06b6b69Smrg	NULL,           /* prev */
437c06b6b69Smrg	&ChipsSECAMMode,/* next */
438c06b6b69Smrg	"NTSC",         /* identifier of this mode */
439c06b6b69Smrg	MODE_OK,        /* mode status */
440c06b6b69Smrg	M_T_BUILTIN,    /* mode type */
441c06b6b69Smrg	11970,		/* Clock frequency */
442c06b6b69Smrg	584,		/* HDisplay */
443c06b6b69Smrg	640,		/* HSyncStart */
444c06b6b69Smrg	696,		/* HSyncEnd */
445c06b6b69Smrg	760,		/* HTotal */
446c06b6b69Smrg	0,		/* HSkew */
447c06b6b69Smrg	450,		/* VDisplay */
448c06b6b69Smrg	479,		/* VSyncStart */
449c06b6b69Smrg	485,		/* VSyncEnd */
450c06b6b69Smrg	525,		/* VTotal */
451c06b6b69Smrg	0,		/* VScan */
452c06b6b69Smrg	V_INTERLACE | V_NVSYNC | V_NHSYNC ,	/* Flags */
453c06b6b69Smrg	-1,		/* ClockIndex */
454c06b6b69Smrg	11970,		/* SynthClock */
455c06b6b69Smrg	584,		/* CRTC HDisplay */
456c06b6b69Smrg	640,            /* CRTC HBlankStart */
457c06b6b69Smrg	640,            /* CRTC HSyncStart */
458c06b6b69Smrg	696,            /* CRTC HSyncEnd */
459c06b6b69Smrg	696,            /* CRTC HBlankEnd */
460c06b6b69Smrg	760,            /* CRTC HTotal */
461c06b6b69Smrg	0,              /* CRTC HSkew */
462c06b6b69Smrg	450,		/* CRTC VDisplay */
463c06b6b69Smrg	479,		/* CRTC VBlankStart */
464c06b6b69Smrg	479,		/* CRTC VSyncStart */
465c06b6b69Smrg	485,		/* CRTC VSyncEnd */
466c06b6b69Smrg	485,		/* CRTC VBlankEnd */
467c06b6b69Smrg	525,		/* CRTC VTotal */
468c06b6b69Smrg	FALSE,		/* CrtcHAdjusted */
469c06b6b69Smrg	FALSE,		/* CrtcVAdjusted */
470c06b6b69Smrg	0,		/* PrivSize */
471c06b6b69Smrg	NULL,		/* Private */
472c06b6b69Smrg	0.0,		/* HSync */
473c06b6b69Smrg	0.0		/* VRefresh */
474c06b6b69Smrg};
475c06b6b69Smrg#endif
476c06b6b69Smrg
477c06b6b69Smrg#define CHIPS_VERSION 4000
478c06b6b69Smrg#define CHIPS_NAME "CHIPS"
479c06b6b69Smrg#define CHIPS_DRIVER_NAME "chips"
4809f4658d1Smrg#define CHIPS_MAJOR_VERSION PACKAGE_VERSION_MAJOR
4819f4658d1Smrg#define CHIPS_MINOR_VERSION PACKAGE_VERSION_MINOR
4829f4658d1Smrg#define CHIPS_PATCHLEVEL PACKAGE_VERSION_PATCHLEVEL
4839f4658d1Smrg
4849f4658d1Smrg
4859f4658d1Smrg#ifdef XSERVER_LIBPCIACCESS
4869f4658d1Smrg
487d51ac6bdSmrg#ifndef _XF86_PCIINFO_H
488d51ac6bdSmrg#define PCI_VENDOR_CHIPSTECH		0x102C
489d51ac6bdSmrg/* Chips & Tech */
490d51ac6bdSmrg#define PCI_CHIP_65545			0x00D8
491d51ac6bdSmrg#define PCI_CHIP_65548			0x00DC
492d51ac6bdSmrg#define PCI_CHIP_65550			0x00E0
493d51ac6bdSmrg#define PCI_CHIP_65554			0x00E4
494d51ac6bdSmrg#define PCI_CHIP_65555			0x00E5
495d51ac6bdSmrg#define PCI_CHIP_68554			0x00F4
496d51ac6bdSmrg#define PCI_CHIP_69000			0x00C0
497d51ac6bdSmrg#define PCI_CHIP_69030			0x0C30
498d51ac6bdSmrg#endif
499d51ac6bdSmrg
5009f4658d1Smrg#define CHIPS_DEVICE_MATCH(d, i) \
5019f4658d1Smrg  { PCI_VENDOR_CHIPSTECH, (d), PCI_MATCH_ANY, PCI_MATCH_ANY, 0, 0, (i) }
5029f4658d1Smrg
5039f4658d1Smrgstatic const struct pci_id_match chips_device_match[] = {
504a349cb8cSmrg  CHIPS_DEVICE_MATCH(PCI_CHIP_65545, CHIPS_CT65545),
505a349cb8cSmrg  CHIPS_DEVICE_MATCH(PCI_CHIP_65548, CHIPS_CT65548),
506a349cb8cSmrg  CHIPS_DEVICE_MATCH(PCI_CHIP_65550, CHIPS_CT65550),
507a349cb8cSmrg  CHIPS_DEVICE_MATCH(PCI_CHIP_65554, CHIPS_CT65554),
508a349cb8cSmrg  CHIPS_DEVICE_MATCH(PCI_CHIP_65555, CHIPS_CT65555),
509a349cb8cSmrg  CHIPS_DEVICE_MATCH(PCI_CHIP_68554, CHIPS_CT68554),
510a349cb8cSmrg  CHIPS_DEVICE_MATCH(PCI_CHIP_69000, CHIPS_CT69000),
511a349cb8cSmrg  CHIPS_DEVICE_MATCH(PCI_CHIP_69030, CHIPS_CT69030),
5129f4658d1Smrg  { 0, 0, 0 },
5139f4658d1Smrg};
5149f4658d1Smrg#endif
515c06b6b69Smrg
516c06b6b69Smrg/*
517c06b6b69Smrg * This contains the functions needed by the server after loading the driver
518c06b6b69Smrg * module.  It must be supplied, and gets passed back by the SetupProc
519c06b6b69Smrg * function in the dynamic case.  In the static case, a reference to this
520c06b6b69Smrg * is compiled in, and this requires that the name of this DriverRec be
521c06b6b69Smrg * an upper-case version of the driver name.
522c06b6b69Smrg */
523c06b6b69Smrg
524c06b6b69Smrg_X_EXPORT DriverRec CHIPS = {
525c06b6b69Smrg	CHIPS_VERSION,
526c06b6b69Smrg	CHIPS_DRIVER_NAME,
527c06b6b69Smrg	CHIPSIdentify,
5286e2341cfSmrg#if defined(HAVE_ISA)
529c06b6b69Smrg	CHIPSProbe,
5304cac844dSmacallan#else
5314cac844dSmacallan	NULL,
5329f4658d1Smrg#endif
533c06b6b69Smrg	CHIPSAvailableOptions,
534c06b6b69Smrg	NULL,
5359f4658d1Smrg	0,
5369f4658d1Smrg	NULL,
5379f4658d1Smrg
5389f4658d1Smrg#ifdef XSERVER_LIBPCIACCESS
5399f4658d1Smrg	chips_device_match,
5409f4658d1Smrg	CHIPSPciProbe,
5419f4658d1Smrg#endif
542c06b6b69Smrg};
543c06b6b69Smrg
544c06b6b69Smrgstatic SymTabRec CHIPSChipsets[] = {
545c06b6b69Smrg    { CHIPS_CT65520,		"ct65520" },
546c06b6b69Smrg    { CHIPS_CT65525,		"ct65525" },
547c06b6b69Smrg    { CHIPS_CT65530,		"ct65530" },
548c06b6b69Smrg    { CHIPS_CT65535,		"ct65535" },
549c06b6b69Smrg    { CHIPS_CT65540,		"ct65540" },
550c06b6b69Smrg    { CHIPS_CT65545,		"ct65545" },
551c06b6b69Smrg    { CHIPS_CT65546,		"ct65546" },
552c06b6b69Smrg    { CHIPS_CT65548,		"ct65548" },
553c06b6b69Smrg    { CHIPS_CT65550,		"ct65550" },
554c06b6b69Smrg    { CHIPS_CT65554,		"ct65554" },
555c06b6b69Smrg    { CHIPS_CT65555,		"ct65555" },
556c06b6b69Smrg    { CHIPS_CT68554,		"ct68554" },
557c06b6b69Smrg    { CHIPS_CT69000,		"ct69000" },
558c06b6b69Smrg    { CHIPS_CT69030,		"ct69030" },
559c06b6b69Smrg    { CHIPS_CT64200,		"ct64200" },
560c06b6b69Smrg    { CHIPS_CT64300,		"ct64300" },
561c06b6b69Smrg    { -1,			NULL }
562c06b6b69Smrg};
563c06b6b69Smrg
5649f4658d1Smrg
565c06b6b69Smrg/* Conversion PCI ID to chipset name */
566c06b6b69Smrgstatic PciChipsets CHIPSPCIchipsets[] = {
567c06b6b69Smrg    { CHIPS_CT65545, PCI_CHIP_65545, RES_SHARED_VGA },
568c06b6b69Smrg    { CHIPS_CT65548, PCI_CHIP_65548, RES_SHARED_VGA },
569c06b6b69Smrg    { CHIPS_CT65550, PCI_CHIP_65550, RES_SHARED_VGA },
570c06b6b69Smrg    { CHIPS_CT65554, PCI_CHIP_65554, RES_SHARED_VGA },
571c06b6b69Smrg    { CHIPS_CT65555, PCI_CHIP_65555, RES_SHARED_VGA },
572c06b6b69Smrg    { CHIPS_CT68554, PCI_CHIP_68554, RES_SHARED_VGA },
573c06b6b69Smrg    { CHIPS_CT69000, PCI_CHIP_69000, RES_SHARED_VGA },
574c06b6b69Smrg    { CHIPS_CT69030, PCI_CHIP_69030, RES_SHARED_VGA },
575c06b6b69Smrg    { -1,	     -1,	     RES_UNDEFINED}
576c06b6b69Smrg};
577c06b6b69Smrg
578c06b6b69Smrg/* The options supported by the Chips and Technologies Driver */
579c06b6b69Smrgtypedef enum {
580c06b6b69Smrg    OPTION_LINEAR,
581c06b6b69Smrg    OPTION_NOACCEL,
582c06b6b69Smrg    OPTION_HW_CLKS,
583c06b6b69Smrg    OPTION_SW_CURSOR,
584c06b6b69Smrg    OPTION_HW_CURSOR,
585c06b6b69Smrg    OPTION_STN,
586c06b6b69Smrg    OPTION_USE_MODELINE,
587c06b6b69Smrg    OPTION_LCD_STRETCH,
588c06b6b69Smrg    OPTION_LCD_CENTER,
589c06b6b69Smrg    OPTION_MMIO,
590c06b6b69Smrg    OPTION_FULL_MMIO,
591c06b6b69Smrg    OPTION_SUSPEND_HACK,
592c06b6b69Smrg    OPTION_RGB_BITS,
593c06b6b69Smrg    OPTION_SYNC_ON_GREEN,
594c06b6b69Smrg    OPTION_PANEL_SIZE,
595c06b6b69Smrg    OPTION_18_BIT_BUS,
596c06b6b69Smrg    OPTION_SHOWCACHE,
597c06b6b69Smrg    OPTION_SHADOW_FB,
598c06b6b69Smrg    OPTION_OVERLAY,
599c06b6b69Smrg    OPTION_COLOR_KEY,
600c06b6b69Smrg    OPTION_VIDEO_KEY,
601c06b6b69Smrg    OPTION_FP_CLOCK_8,
602c06b6b69Smrg    OPTION_FP_CLOCK_16,
603c06b6b69Smrg    OPTION_FP_CLOCK_24,
604c06b6b69Smrg    OPTION_FP_CLOCK_32,
605c06b6b69Smrg    OPTION_SET_MCLK,
606c06b6b69Smrg    OPTION_ROTATE,
607c06b6b69Smrg    OPTION_NO_TMED,
608c06b6b69Smrg    OPTION_CRT2_MEM,
609c06b6b69Smrg    OPTION_DUAL_REFRESH,
610c06b6b69Smrg    OPTION_CRT_CLK_INDX,
611c06b6b69Smrg    OPTION_FP_CLK_INDX,
612c06b6b69Smrg    OPTION_FP_MODE
613c06b6b69Smrg} CHIPSOpts;
614c06b6b69Smrg
615c06b6b69Smrgstatic const OptionInfoRec Chips655xxOptions[] = {
616c06b6b69Smrg    { OPTION_LINEAR,		"Linear",	OPTV_BOOLEAN,	{0}, FALSE },
617c06b6b69Smrg    { OPTION_NOACCEL,		"NoAccel",	OPTV_BOOLEAN,	{0}, FALSE },
618c06b6b69Smrg    { OPTION_HW_CLKS,		"HWclocks",	OPTV_BOOLEAN,	{0}, FALSE },
619c06b6b69Smrg    { OPTION_SW_CURSOR,		"SWcursor",	OPTV_BOOLEAN,	{0}, FALSE },
620c06b6b69Smrg    { OPTION_HW_CURSOR,		"HWcursor",	OPTV_BOOLEAN,	{0}, FALSE },
621c06b6b69Smrg    { OPTION_STN,		"STN",		OPTV_BOOLEAN,	{0}, FALSE },
622c06b6b69Smrg    { OPTION_USE_MODELINE,	"UseModeline",	OPTV_BOOLEAN,	{0}, FALSE },
623c06b6b69Smrg    { OPTION_LCD_STRETCH,	"Stretch",	OPTV_BOOLEAN,	{0}, FALSE },
624c06b6b69Smrg    { OPTION_LCD_CENTER,	"LcdCenter",	OPTV_BOOLEAN,	{0}, FALSE },
625c06b6b69Smrg    { OPTION_MMIO,		"MMIO",		OPTV_BOOLEAN,	{0}, FALSE },
626c06b6b69Smrg    { OPTION_SUSPEND_HACK,	"SuspendHack",	OPTV_BOOLEAN,	{0}, FALSE },
627c06b6b69Smrg    { OPTION_PANEL_SIZE,	"FixPanelSize",	OPTV_BOOLEAN,	{0}, FALSE },
628c06b6b69Smrg#if 0
629c06b6b69Smrg    { OPTION_RGB_BITS,		"RGBbits",	OPTV_INTEGER,	{0}, FALSE },
630c06b6b69Smrg#endif
631c06b6b69Smrg    { OPTION_18_BIT_BUS,	"18BitBus",	OPTV_BOOLEAN,	{0}, FALSE },
632c06b6b69Smrg    { OPTION_SHOWCACHE,		"ShowCache",	OPTV_BOOLEAN,	{0}, FALSE },
633c06b6b69Smrg    { OPTION_SHADOW_FB,		"ShadowFB",	OPTV_BOOLEAN,	{0}, FALSE },
634c06b6b69Smrg    { OPTION_ROTATE, 	        "Rotate",	OPTV_ANYSTR,	{0}, FALSE },
635c06b6b69Smrg    { OPTION_SET_MCLK,		"SetMclk",	OPTV_FREQ,      {0}, FALSE },
636c06b6b69Smrg    { OPTION_FP_CLOCK_8,        "FPClock8",	OPTV_FREQ,      {0}, FALSE },
637c06b6b69Smrg    { OPTION_FP_CLOCK_16,	"FPClock16",	OPTV_FREQ,      {0}, FALSE },
638c06b6b69Smrg    { OPTION_FP_CLOCK_24,	"FPClock24",	OPTV_FREQ,      {0}, FALSE },
639c06b6b69Smrg    { OPTION_FP_MODE,		"FPMode",	OPTV_BOOLEAN,   {0}, FALSE },
640c06b6b69Smrg    { -1,			NULL,		OPTV_NONE,	{0}, FALSE }
641c06b6b69Smrg};
642c06b6b69Smrg
643c06b6b69Smrgstatic const OptionInfoRec ChipsWingineOptions[] = {
644c06b6b69Smrg    { OPTION_LINEAR,		"Linear",	OPTV_BOOLEAN,	{0}, FALSE },
645c06b6b69Smrg    { OPTION_NOACCEL,		"NoAccel",	OPTV_BOOLEAN,	{0}, FALSE },
646c06b6b69Smrg    { OPTION_HW_CLKS,		"HWclocks",	OPTV_BOOLEAN,	{0}, FALSE },
647c06b6b69Smrg    { OPTION_SW_CURSOR,		"SWcursor",	OPTV_BOOLEAN,	{0}, FALSE },
648c06b6b69Smrg    { OPTION_HW_CURSOR,		"HWcursor",	OPTV_BOOLEAN,	{0}, FALSE },
649c06b6b69Smrg#if 0
650c06b6b69Smrg    { OPTION_RGB_BITS,		"RGBbits",	OPTV_INTEGER,	{0}, FALSE },
651c06b6b69Smrg#endif
652c06b6b69Smrg    { OPTION_SHOWCACHE,		"ShowCache",	OPTV_BOOLEAN,	{0}, FALSE },
653c06b6b69Smrg    { OPTION_SHADOW_FB,		"ShadowFB",	OPTV_BOOLEAN,	{0}, FALSE },
654c06b6b69Smrg    { OPTION_ROTATE,  	        "Rotate",	OPTV_ANYSTR,	{0}, FALSE },
655c06b6b69Smrg    { -1,			NULL,		OPTV_NONE,	{0}, FALSE }
656c06b6b69Smrg};
657c06b6b69Smrg
658c06b6b69Smrgstatic const OptionInfoRec ChipsHiQVOptions[] = {
659c06b6b69Smrg    { OPTION_LINEAR,		"Linear",	OPTV_BOOLEAN,	{0}, FALSE },
660c06b6b69Smrg    { OPTION_NOACCEL,		"NoAccel",	OPTV_BOOLEAN,	{0}, FALSE },
661c06b6b69Smrg    { OPTION_SW_CURSOR,		"SWcursor",	OPTV_BOOLEAN,	{0}, FALSE },
662c06b6b69Smrg    { OPTION_HW_CURSOR,		"HWcursor",	OPTV_BOOLEAN,	{0}, FALSE },
663c06b6b69Smrg    { OPTION_STN,		"STN",		OPTV_BOOLEAN,	{0}, FALSE },
664c06b6b69Smrg    { OPTION_USE_MODELINE,	"UseModeline",	OPTV_BOOLEAN,	{0}, FALSE },
665c06b6b69Smrg    { OPTION_LCD_STRETCH,	"Stretch",	OPTV_BOOLEAN,	{0}, FALSE },
666c06b6b69Smrg    { OPTION_LCD_CENTER,	"LcdCenter",	OPTV_BOOLEAN,	{0}, FALSE },
667c06b6b69Smrg    { OPTION_MMIO,		"MMIO",		OPTV_BOOLEAN,	{0}, FALSE },
668c06b6b69Smrg    { OPTION_FULL_MMIO,		"FullMMIO",	OPTV_BOOLEAN,	{0}, FALSE },
669c06b6b69Smrg    { OPTION_SUSPEND_HACK,	"SuspendHack",	OPTV_BOOLEAN,	{0}, FALSE },
670c06b6b69Smrg    { OPTION_PANEL_SIZE,	"FixPanelSize",	OPTV_BOOLEAN,	{0}, FALSE },
671c06b6b69Smrg    { OPTION_RGB_BITS,		"RGBbits",	OPTV_INTEGER,	{0}, FALSE },
672c06b6b69Smrg    { OPTION_SYNC_ON_GREEN,	"SyncOnGreen",	OPTV_BOOLEAN,	{0}, FALSE },
673c06b6b69Smrg    { OPTION_SHOWCACHE,		"ShowCache",	OPTV_BOOLEAN,	{0}, FALSE },
674c06b6b69Smrg    { OPTION_SHADOW_FB,		"ShadowFB",	OPTV_BOOLEAN,	{0}, FALSE },
675c06b6b69Smrg    { OPTION_ROTATE, 	        "Rotate",	OPTV_ANYSTR,	{0}, FALSE },
676c06b6b69Smrg    { OPTION_OVERLAY,		"Overlay",	OPTV_ANYSTR,	{0}, FALSE },
677c06b6b69Smrg    { OPTION_COLOR_KEY,		"ColorKey",	OPTV_INTEGER,	{0}, FALSE },
678c06b6b69Smrg    { OPTION_VIDEO_KEY,		"VideoKey",	OPTV_INTEGER,	{0}, FALSE },
679c06b6b69Smrg    { OPTION_FP_CLOCK_8,	"FPClock8",	OPTV_FREQ,      {0}, FALSE },
680c06b6b69Smrg    { OPTION_FP_CLOCK_16,	"FPClock16",	OPTV_FREQ,      {0}, FALSE },
681c06b6b69Smrg    { OPTION_FP_CLOCK_24,	"FPClock24",	OPTV_FREQ,      {0}, FALSE },
682c06b6b69Smrg    { OPTION_FP_CLOCK_32,	"FPClock32",	OPTV_FREQ,      {0}, FALSE },
683c06b6b69Smrg    { OPTION_SET_MCLK,		"SetMclk",	OPTV_FREQ,      {0}, FALSE },
684c06b6b69Smrg    { OPTION_NO_TMED,		"NoTMED",	OPTV_BOOLEAN,	{0}, FALSE },
685c06b6b69Smrg    { OPTION_CRT2_MEM,		"Crt2Memory",	OPTV_INTEGER,	{0}, FALSE },
686c06b6b69Smrg    { OPTION_DUAL_REFRESH,	"DualRefresh",	OPTV_BOOLEAN,	{0}, FALSE },
687c06b6b69Smrg    { OPTION_CRT_CLK_INDX,	"CrtClkIndx",	OPTV_INTEGER,	{0}, FALSE },
688c06b6b69Smrg    { OPTION_FP_CLK_INDX,	"FPClkIndx",	OPTV_INTEGER,	{0}, FALSE },
689c06b6b69Smrg    { OPTION_FP_MODE,		"FPMode",	OPTV_BOOLEAN,   {0}, FALSE },
690c06b6b69Smrg    { -1,			NULL,		OPTV_NONE,	{0}, FALSE }
691c06b6b69Smrg};
692c06b6b69Smrg
693c06b6b69Smrg#ifdef XFree86LOADER
694c06b6b69Smrg
695c06b6b69Smrgstatic MODULESETUPPROTO(chipsSetup);
696c06b6b69Smrg
697c06b6b69Smrgstatic XF86ModuleVersionInfo chipsVersRec =
698c06b6b69Smrg{
699c06b6b69Smrg	"chips",
700c06b6b69Smrg	MODULEVENDORSTRING,
701c06b6b69Smrg	MODINFOSTRING1,
702c06b6b69Smrg	MODINFOSTRING2,
703c06b6b69Smrg	XORG_VERSION_CURRENT,
704c06b6b69Smrg	CHIPS_MAJOR_VERSION, CHIPS_MINOR_VERSION, CHIPS_PATCHLEVEL,
705c06b6b69Smrg	ABI_CLASS_VIDEODRV,
706c06b6b69Smrg	ABI_VIDEODRV_VERSION,
707c06b6b69Smrg	MOD_CLASS_VIDEODRV,
708c06b6b69Smrg	{0,0,0,0}
709c06b6b69Smrg};
710c06b6b69Smrg
711c06b6b69Smrg/*
712c06b6b69Smrg * This is the module init data.
713c06b6b69Smrg * Its name has to be the driver name followed by ModuleData
714c06b6b69Smrg */
715c06b6b69Smrg_X_EXPORT XF86ModuleData chipsModuleData = { &chipsVersRec, chipsSetup, NULL };
716c06b6b69Smrg
717c06b6b69Smrgstatic pointer
718c06b6b69SmrgchipsSetup(pointer module, pointer opts, int *errmaj, int *errmin)
719c06b6b69Smrg{
720c06b6b69Smrg    static Bool setupDone = FALSE;
721c06b6b69Smrg
722c06b6b69Smrg    if (!setupDone) {
723c06b6b69Smrg	setupDone = TRUE;
724a349cb8cSmrg        xf86AddDriver(&CHIPS, module, HaveDriverFuncs);
725c06b6b69Smrg
726c06b6b69Smrg	/*
727c06b6b69Smrg	 * Modules that this driver always requires can be loaded here
728c06b6b69Smrg	 * by calling LoadSubModule().
729c06b6b69Smrg	 */
730c06b6b69Smrg
731c06b6b69Smrg	/*
732c06b6b69Smrg	 * The return value must be non-NULL on success even though there
733c06b6b69Smrg	 * is no TearDownProc.
734c06b6b69Smrg	 */
735c06b6b69Smrg	return (pointer)1;
736c06b6b69Smrg    } else {
737c06b6b69Smrg	if (errmaj) *errmaj = LDR_ONCEONLY;
738c06b6b69Smrg	return NULL;
739c06b6b69Smrg    }
740c06b6b69Smrg}
741c06b6b69Smrg
742c06b6b69Smrg#endif /* XFree86LOADER */
743c06b6b69Smrg
744c06b6b69Smrgstatic Bool
745c06b6b69SmrgCHIPSGetRec(ScrnInfoPtr pScrn)
746c06b6b69Smrg{
747c06b6b69Smrg    /*
748c06b6b69Smrg     * Allocate a CHIPSRec, and hook it into pScrn->driverPrivate.
749c06b6b69Smrg     * pScrn->driverPrivate is initialised to NULL, so we can check if
750c06b6b69Smrg     * the allocation has already been done.
751c06b6b69Smrg     */
752c06b6b69Smrg    if (pScrn->driverPrivate != NULL)
753c06b6b69Smrg	return TRUE;
754c06b6b69Smrg
755c06b6b69Smrg    pScrn->driverPrivate = xnfcalloc(sizeof(CHIPSRec), 1);
756c06b6b69Smrg
757c06b6b69Smrg    if (pScrn->driverPrivate == NULL)
758c06b6b69Smrg	return FALSE;
759c06b6b69Smrg
760c06b6b69Smrg    return TRUE;
761c06b6b69Smrg}
762c06b6b69Smrg
763c06b6b69Smrgstatic void
764c06b6b69SmrgCHIPSFreeRec(ScrnInfoPtr pScrn)
765c06b6b69Smrg{
766c06b6b69Smrg    if (pScrn->driverPrivate == NULL)
767c06b6b69Smrg	return;
7688e91ec4dSmrg    free(pScrn->driverPrivate);
769c06b6b69Smrg    pScrn->driverPrivate = NULL;
770c06b6b69Smrg}
771c06b6b69Smrg
772c06b6b69Smrg/* Mandatory */
773c06b6b69Smrgstatic void
774c06b6b69SmrgCHIPSIdentify(int flags)
775c06b6b69Smrg{
776c06b6b69Smrg    xf86PrintChipsets(CHIPS_NAME, "Driver for Chips and Technologies chipsets",
777c06b6b69Smrg			CHIPSChipsets);
778c06b6b69Smrg}
779c06b6b69Smrg
780c06b6b69Smrgstatic const OptionInfoRec *
781c06b6b69SmrgCHIPSAvailableOptions(int chipid, int busid)
782c06b6b69Smrg{
783c06b6b69Smrg    int chip = chipid & 0x0000ffff;
784c06b6b69Smrg
785f44ff811Smrg#ifdef HAVE_ISA
786c06b6b69Smrg    if (busid == BUS_ISA) {
787c06b6b69Smrg    	if ((chip == CHIPS_CT64200) || (chip == CHIPS_CT64300))
788c06b6b69Smrg	    return ChipsWingineOptions;
789c06b6b69Smrg    }
790f44ff811Smrg#endif
791c06b6b69Smrg    if (busid == BUS_PCI) {
792c06b6b69Smrg    	if ((chip >= CHIPS_CT65550) && (chip <= CHIPS_CT69030))
793c06b6b69Smrg	    return ChipsHiQVOptions;
794c06b6b69Smrg    }
795c06b6b69Smrg    return Chips655xxOptions;
796c06b6b69Smrg}
797c06b6b69Smrg
798c06b6b69Smrg/* Mandatory */
7999f4658d1SmrgBool
8009f4658d1SmrgCHIPSPciProbe(DriverPtr drv, int entity_num, struct pci_device * dev,
8019f4658d1Smrg	    intptr_t match_data)
8029f4658d1Smrg{
8039f4658d1Smrg    ScrnInfoPtr pScrn = NULL;
8049f4658d1Smrg    CHIPSPtr cPtr;
8059f4658d1Smrg
8069f4658d1Smrg    /* Allocate a ScrnInfoRec and claim the slot */
8079f4658d1Smrg    pScrn = xf86ConfigPciEntity(pScrn, 0, entity_num, CHIPSPCIchipsets, NULL,
8089f4658d1Smrg				NULL, NULL, NULL, NULL);
8099f4658d1Smrg    if (pScrn != NULL) {
8109f4658d1Smrg	/* Fill in what we can of the ScrnInfoRec */
8119f4658d1Smrg	pScrn->driverVersion	= CHIPS_VERSION;
8129f4658d1Smrg	pScrn->driverName	= CHIPS_DRIVER_NAME;
8139f4658d1Smrg	pScrn->name		= CHIPS_NAME;
8149f4658d1Smrg	pScrn->Probe		= NULL;
8159f4658d1Smrg	pScrn->PreInit		= CHIPSPreInit;
8169f4658d1Smrg	pScrn->ScreenInit	= CHIPSScreenInit;
8179f4658d1Smrg	pScrn->SwitchMode	= CHIPSSwitchMode;
8189f4658d1Smrg	pScrn->AdjustFrame	= CHIPSAdjustFrame;
8199f4658d1Smrg	pScrn->EnterVT		= CHIPSEnterVT;
8209f4658d1Smrg	pScrn->LeaveVT		= CHIPSLeaveVT;
8219f4658d1Smrg	pScrn->FreeScreen	= CHIPSFreeScreen;
8229f4658d1Smrg	pScrn->ValidMode	= CHIPSValidMode;
8239f4658d1Smrg
824a349cb8cSmrg	if (!CHIPSGetRec(pScrn)) {
825a57c46e8Schristos		return 0;
826a349cb8cSmrg	}
827a349cb8cSmrg	cPtr = CHIPSPTR(pScrn);
828a349cb8cSmrg	cPtr->Chipset = match_data;
8299f4658d1Smrg	/*
8309f4658d1Smrg	 * For cards that can do dual head per entity, mark the entity
8319f4658d1Smrg	 * as sharable.
8329f4658d1Smrg	 */
833a349cb8cSmrg	if (match_data == CHIPS_CT69030) {
8349f4658d1Smrg	    CHIPSEntPtr cPtrEnt = NULL;
8359f4658d1Smrg	    DevUnion *pPriv;
8369f4658d1Smrg
8379f4658d1Smrg	    xf86SetEntitySharable(entity_num);
8389f4658d1Smrg	    /* Allocate an entity private if necessary */
8399f4658d1Smrg	    if (CHIPSEntityIndex < 0)
8409f4658d1Smrg	      CHIPSEntityIndex = xf86AllocateEntityPrivateIndex();
8419f4658d1Smrg	    pPriv = xf86GetEntityPrivate(pScrn->entityList[0], CHIPSEntityIndex);
8429f4658d1Smrg	    if (!pPriv->ptr) {
8439f4658d1Smrg		pPriv->ptr = xnfcalloc(sizeof(CHIPSEntRec), 1);
8449f4658d1Smrg		cPtrEnt = pPriv->ptr;
8459f4658d1Smrg		cPtrEnt->lastInstance = -1;
8469f4658d1Smrg	    } else {
8479f4658d1Smrg		cPtrEnt = pPriv->ptr;
8489f4658d1Smrg	    }
8499f4658d1Smrg	    /*
8509f4658d1Smrg	     * Set the entity instance for this instance of the driver.  For
8519f4658d1Smrg	     * dual head per card, instance 0 is the "master" instance, driving
8529f4658d1Smrg	     * the primary head, and instance 1 is the "slave".
8539f4658d1Smrg	     */
8549f4658d1Smrg	    cPtrEnt->lastInstance++;
8559f4658d1Smrg	    xf86SetEntityInstanceForScreen(pScrn, pScrn->entityList[0],
8569f4658d1Smrg					   cPtrEnt->lastInstance);
8579f4658d1Smrg	}
8589f4658d1Smrg    }
8599f4658d1Smrg
8609f4658d1Smrg    return (pScrn != NULL);
8619f4658d1Smrg}
8624cac844dSmacallan
8636e2341cfSmrg#if defined(HAVE_ISA)
864c06b6b69Smrgstatic Bool
865c06b6b69SmrgCHIPSProbe(DriverPtr drv, int flags)
866c06b6b69Smrg{
8674cac844dSmacallan    ScrnInfoPtr pScrn = NULL;
8684cac844dSmacallan    CHIPSPtr cPtr;
869c06b6b69Smrg    Bool foundScreen = FALSE;
870c06b6b69Smrg    int numDevSections, numUsed;
871c06b6b69Smrg    GDevPtr *devSections;
8724cac844dSmacallan    int i, chipset, entity;
873c06b6b69Smrg
874c06b6b69Smrg    /*
875c06b6b69Smrg     * Find the config file Device sections that match this
876c06b6b69Smrg     * driver, and return if there are none.
877c06b6b69Smrg     */
878c06b6b69Smrg    if ((numDevSections = xf86MatchDevice(CHIPS_DRIVER_NAME,
879c06b6b69Smrg					  &devSections)) <= 0) {
880c06b6b69Smrg	return FALSE;
881c06b6b69Smrg    }
882c06b6b69Smrg
8834cac844dSmacallan    /* Isa Bus */
8844cac844dSmacallan    if ((numDevSections =
8854cac844dSmacallan      xf86MatchDevice(CHIPS_DRIVER_NAME, &devSections)) > 0) {
8864cac844dSmacallan	for (i = 0; i < numDevSections; i++) {
8874cac844dSmacallan	    if ((chipset = chipsFindIsaDevice(devSections[i])) > -1) {
8884cac844dSmacallan		if ( xf86DoConfigure && xf86DoConfigurePass1 ) {
8894cac844dSmacallan		    xf86AddBusDeviceToConfigure(CHIPS_DRIVER_NAME, BUS_ISA,
8904cac844dSmacallan			  NULL, chipset);
8914cac844dSmacallan		}
8924cac844dSmacallan		if (flags & PROBE_DETECT) {
8934cac844dSmacallan		    return TRUE;
8944cac844dSmacallan		}
8954cac844dSmacallan		if (!xf86CheckStrOption(devSections[i]->options, "BusID",
8964cac844dSmacallan		  "ISA")) {
8974cac844dSmacallan		    continue;
898c06b6b69Smrg		}
899c06b6b69Smrg
9006e2341cfSmrg		pScrn = NULL;
9016e2341cfSmrg		entity = xf86ClaimFbSlot(drv, 0, devSections[i], TRUE);
9026e2341cfSmrg		pScrn = xf86ConfigFbEntity(NULL, 0, entity, NULL, NULL,
9036e2341cfSmrg		  NULL, NULL);
9046e2341cfSmrg		pScrn->driverVersion = CHIPS_VERSION;
9056e2341cfSmrg		pScrn->driverName    = CHIPS_DRIVER_NAME;
9066e2341cfSmrg		pScrn->name          = CHIPS_NAME;
9076e2341cfSmrg		pScrn->Probe         = CHIPSProbe;
9086e2341cfSmrg		pScrn->PreInit       = CHIPSPreInit;
9096e2341cfSmrg		pScrn->ScreenInit    = CHIPSScreenInit;
9106e2341cfSmrg		pScrn->SwitchMode    = CHIPSSwitchMode;
9116e2341cfSmrg		pScrn->AdjustFrame   = CHIPSAdjustFrame;
9126e2341cfSmrg		pScrn->EnterVT       = CHIPSEnterVT;
9136e2341cfSmrg		pScrn->LeaveVT       = CHIPSLeaveVT;
9146e2341cfSmrg		pScrn->FreeScreen    = CHIPSFreeScreen;
9156e2341cfSmrg		pScrn->ValidMode     = CHIPSValidMode;
9166e2341cfSmrg		if (!CHIPSGetRec(pScrn)) {
9176e2341cfSmrg		   return FALSE;
9186e2341cfSmrg		}
9196e2341cfSmrg		cPtr = CHIPSPTR(pScrn);
9206e2341cfSmrg		cPtr->Chipset = chipset;
921c06b6b69Smrg	    }
922c06b6b69Smrg	}
923c06b6b69Smrg    }
924c06b6b69Smrg
925d51ac6bdSmrg    free(devSections);
926c06b6b69Smrg    return foundScreen;
927c06b6b69Smrg}
928c06b6b69Smrg
929c06b6b69Smrgstatic int
930c06b6b69SmrgchipsFindIsaDevice(GDevPtr dev)
931c06b6b69Smrg{
932c06b6b69Smrg    int found = -1;
933c06b6b69Smrg    unsigned char tmp;
934c06b6b69Smrg
935c06b6b69Smrg    /*
936c06b6b69Smrg     * This function has the only direct register access in the C&T driver.
937c06b6b69Smrg     * All other register access through functions to allow for full MMIO.
938c06b6b69Smrg     */
939c06b6b69Smrg    outb(0x3D6, 0x00);
940c06b6b69Smrg    tmp = inb(0x3D7);
941c06b6b69Smrg
942c06b6b69Smrg    switch (tmp & 0xF0) {
943c06b6b69Smrg    case 0x70: 		/* CT65520 */
944c06b6b69Smrg	found = CHIPS_CT65520; break;
945c06b6b69Smrg    case 0x80:		/* CT65525 or CT65530 */
946c06b6b69Smrg	found = CHIPS_CT65530; break;
947c06b6b69Smrg    case 0xA0:		/* CT64200 */
948c06b6b69Smrg	found = CHIPS_CT64200; break;
949c06b6b69Smrg    case 0xB0:		/* CT64300 */
950c06b6b69Smrg	found = CHIPS_CT64300; break;
951c06b6b69Smrg    case 0xC0:		/* CT65535 */
952c06b6b69Smrg	found = CHIPS_CT65535; break;
953c06b6b69Smrg    default:
954c06b6b69Smrg	switch (tmp & 0xF8) {
955c06b6b69Smrg	    case 0xD0:		/* CT65540 */
956c06b6b69Smrg		found = CHIPS_CT65540; break;
957c06b6b69Smrg	    case 0xD8:		/* CT65545 or CT65546 or CT65548 */
958c06b6b69Smrg		switch (tmp & 7) {
959c06b6b69Smrg		case 3:
960c06b6b69Smrg		    found = CHIPS_CT65546; break;
961c06b6b69Smrg		case 4:
962c06b6b69Smrg		    found = CHIPS_CT65548; break;
963c06b6b69Smrg		default:
964c06b6b69Smrg		    found = CHIPS_CT65545; break;
965c06b6b69Smrg
966c06b6b69Smrg		}
967c06b6b69Smrg		break;
968c06b6b69Smrg	    default:
969c06b6b69Smrg		if (tmp == 0x2C) {
970c06b6b69Smrg		    outb(0x3D6, 0x01);
971c06b6b69Smrg		    tmp = inb(0x3D7);
972c06b6b69Smrg		    if (tmp != 0x10) break;
973c06b6b69Smrg		    outb(0x3D6, 0x02);
974c06b6b69Smrg		    tmp = inb(0x3D7);
975c06b6b69Smrg		    switch (tmp) {
976c06b6b69Smrg		    case 0xE0:		/* CT65550 */
977c06b6b69Smrg			found = CHIPS_CT65550; break;
978c06b6b69Smrg		    case 0xE4:		/* CT65554 */
979c06b6b69Smrg			found = CHIPS_CT65554; break;
980c06b6b69Smrg		    case 0xE5:		/* CT65555 */
981c06b6b69Smrg			found = CHIPS_CT65555; break;
982c06b6b69Smrg		    case 0xF4:		/* CT68554 */
983c06b6b69Smrg			found = CHIPS_CT68554; break;
984c06b6b69Smrg		    case 0xC0:		/* CT69000 */
985c06b6b69Smrg			found = CHIPS_CT69000; break;
986c06b6b69Smrg		    case 0x30:		/* CT69030 */
987c06b6b69Smrg			outb(0x3D6, 0x03);
988c06b6b69Smrg			tmp = inb(0x3D7);
989c06b6b69Smrg			if (tmp == 0xC)
990c06b6b69Smrg			    found = CHIPS_CT69030;
991c06b6b69Smrg			break;
992c06b6b69Smrg		    default:
993c06b6b69Smrg			break;
994c06b6b69Smrg		    }
995c06b6b69Smrg		}
996c06b6b69Smrg		break;
997c06b6b69Smrg	}
998c06b6b69Smrg	break;
999c06b6b69Smrg    }
1000c06b6b69Smrg    /* We only want ISA/VL Bus - so check for PCI Bus */
1001c06b6b69Smrg    if(found > CHIPS_CT65548) {
1002c06b6b69Smrg	outb(0x3D6, 0x08);
1003c06b6b69Smrg	tmp = inb(0x3D7);
1004c06b6b69Smrg	if(tmp & 0x01) found = -1;
1005c06b6b69Smrg    } else if(found > CHIPS_CT65535) {
1006c06b6b69Smrg	outb(0x3D6, 0x01);
1007c06b6b69Smrg	tmp = inb(0x3D7);
1008c06b6b69Smrg	if ((tmp & 0x07) == 0x06) found = -1;
1009c06b6b69Smrg    }
1010c06b6b69Smrg    return found;
1011c06b6b69Smrg}
10129f4658d1Smrg#endif
1013c06b6b69Smrg
1014c06b6b69Smrg/* Mandatory */
1015c06b6b69SmrgBool
1016c06b6b69SmrgCHIPSPreInit(ScrnInfoPtr pScrn, int flags)
1017c06b6b69Smrg{
1018c06b6b69Smrg    pciVideoPtr pciPtr;
1019c06b6b69Smrg    ClockRangePtr clockRanges;
1020c06b6b69Smrg    int i;
1021c06b6b69Smrg    CHIPSPtr cPtr;
1022c06b6b69Smrg    Bool res = FALSE;
1023c06b6b69Smrg    CHIPSEntPtr cPtrEnt = NULL;
1024c06b6b69Smrg
1025c06b6b69Smrg    if (flags & PROBE_DETECT) return FALSE;
1026c06b6b69Smrg
1027c06b6b69Smrg    /* The vgahw module should be loaded here when needed */
1028c06b6b69Smrg    if (!xf86LoadSubModule(pScrn, "vgahw"))
1029c06b6b69Smrg	return FALSE;
1030c06b6b69Smrg
1031c06b6b69Smrg    /* Allocate the ChipsRec driverPrivate */
1032c06b6b69Smrg    if (!CHIPSGetRec(pScrn)) {
1033c06b6b69Smrg	return FALSE;
1034c06b6b69Smrg    }
1035c06b6b69Smrg    cPtr = CHIPSPTR(pScrn);
1036c06b6b69Smrg
1037c06b6b69Smrg    /* XXX Check the number of entities, and fail if it isn't one. */
1038c06b6b69Smrg    if (pScrn->numEntities != 1)
1039c06b6b69Smrg	return FALSE;
1040c06b6b69Smrg
1041c06b6b69Smrg    /* Since the capabilities are determined by the chipset the very
1042c06b6b69Smrg     * first thing to do is, figure out the chipset and its capabilities
1043c06b6b69Smrg     */
1044c06b6b69Smrg
1045c06b6b69Smrg    /* This is the general case */
1046c06b6b69Smrg    for (i = 0; i<pScrn->numEntities; i++) {
1047c06b6b69Smrg	cPtr->pEnt = xf86GetEntityInfo(pScrn->entityList[i]);
1048a349cb8cSmrg#ifndef XSERVER_LIBPCIACCESS
1049c06b6b69Smrg	if (cPtr->pEnt->resources) return FALSE;
1050a349cb8cSmrg#endif
1051a349cb8cSmrg	/* If we are using libpciaccess this is already set in CHIPSPciProbe.
1052a349cb8cSmrg	 * If we are using something else we need to set it here.
1053a349cb8cSmrg	 */
1054a349cb8cSmrg	if (!cPtr->Chipset)
1055a349cb8cSmrg		cPtr->Chipset = cPtr->pEnt->chipset;
1056c06b6b69Smrg	pScrn->chipset = (char *)xf86TokenToString(CHIPSChipsets,
1057c06b6b69Smrg						   cPtr->pEnt->chipset);
1058c06b6b69Smrg	if ((cPtr->Chipset == CHIPS_CT64200) ||
1059c06b6b69Smrg	    (cPtr->Chipset == CHIPS_CT64300)) cPtr->Flags |= ChipsWingine;
1060c06b6b69Smrg	if ((cPtr->Chipset >= CHIPS_CT65550) &&
1061c06b6b69Smrg	    (cPtr->Chipset <= CHIPS_CT69030)) cPtr->Flags |= ChipsHiQV;
1062c06b6b69Smrg
1063c06b6b69Smrg	/* This driver can handle ISA and PCI buses */
1064c06b6b69Smrg	if (cPtr->pEnt->location.type == BUS_PCI) {
1065c06b6b69Smrg	    pciPtr = xf86GetPciInfoForEntity(cPtr->pEnt->index);
1066c06b6b69Smrg	    cPtr->PciInfo = pciPtr;
10679f4658d1Smrg#ifndef XSERVER_LIBPCIACCESS
1068c06b6b69Smrg	    cPtr->PciTag = pciTag(cPtr->PciInfo->bus,
1069c06b6b69Smrg				  cPtr->PciInfo->device,
1070c06b6b69Smrg				  cPtr->PciInfo->func);
10719f4658d1Smrg#endif
1072c06b6b69Smrg	}
1073c06b6b69Smrg    }
1074c06b6b69Smrg    /* INT10 */
1075c06b6b69Smrg#if 0
1076c06b6b69Smrg    if (xf86LoadSubModule(pScrn, "int10")) {
1077c06b6b69Smrg 	xf86Int10InfoPtr pInt;
1078c06b6b69Smrg#if 1
1079c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex,X_INFO,"initializing int10\n");
1080c06b6b69Smrg	pInt = xf86InitInt10(cPtr->pEnt->index);
1081c06b6b69Smrg	xf86FreeInt10(pInt);
1082c06b6b69Smrg#endif
1083c06b6b69Smrg    }
1084c06b6b69Smrg#endif
1085c06b6b69Smrg
1086c06b6b69Smrg    if (xf86LoadSubModule(pScrn, "vbe")) {
1087c06b6b69Smrg	cPtr->pVbe =  VBEInit(NULL,cPtr->pEnt->index);
1088c06b6b69Smrg    }
1089c06b6b69Smrg
1090c06b6b69Smrg    /* Now that we've identified the chipset, setup the capabilities flags */
1091c06b6b69Smrg    switch (cPtr->Chipset) {
1092c06b6b69Smrg    case CHIPS_CT69030:
1093c06b6b69Smrg	cPtr->Flags |= ChipsDualChannelSupport;
1094c06b6b69Smrg    case CHIPS_CT69000:
1095c06b6b69Smrg	cPtr->Flags |= ChipsFullMMIOSupport;
1096c06b6b69Smrg	/* Fall through */
1097c06b6b69Smrg    case CHIPS_CT65555:
1098c06b6b69Smrg	cPtr->Flags |= ChipsImageReadSupport; /* Does the 69000 support it? */
1099c06b6b69Smrg	/* Fall through */
1100c06b6b69Smrg    case CHIPS_CT68554:
1101c06b6b69Smrg	cPtr->Flags |= ChipsTMEDSupport;
1102c06b6b69Smrg	/* Fall through */
1103c06b6b69Smrg    case CHIPS_CT65554:
1104c06b6b69Smrg    case CHIPS_CT65550:
1105c06b6b69Smrg	cPtr->Flags |= ChipsGammaSupport;
1106c06b6b69Smrg	cPtr->Flags |= ChipsVideoSupport;
1107c06b6b69Smrg	/* Fall through */
1108c06b6b69Smrg    case CHIPS_CT65548:
1109c06b6b69Smrg    case CHIPS_CT65546:
1110c06b6b69Smrg    case CHIPS_CT65545:
1111c06b6b69Smrg	cPtr->Flags |= ChipsMMIOSupport;
1112c06b6b69Smrg	/* Fall through */
1113c06b6b69Smrg    case CHIPS_CT64300:
1114c06b6b69Smrg	cPtr->Flags |= ChipsAccelSupport;
1115c06b6b69Smrg	/* Fall through */
1116c06b6b69Smrg    case CHIPS_CT65540:
1117c06b6b69Smrg	cPtr->Flags |= ChipsHDepthSupport;
1118c06b6b69Smrg	cPtr->Flags |= ChipsDPMSSupport;
1119c06b6b69Smrg	/* Fall through */
1120c06b6b69Smrg    case CHIPS_CT65535:
1121c06b6b69Smrg    case CHIPS_CT65530:
1122c06b6b69Smrg    case CHIPS_CT65525:
1123c06b6b69Smrg	cPtr->Flags |= ChipsLinearSupport;
1124c06b6b69Smrg	/* Fall through */
1125c06b6b69Smrg    case CHIPS_CT64200:
1126c06b6b69Smrg    case CHIPS_CT65520:
1127c06b6b69Smrg	break;
1128c06b6b69Smrg    }
1129c06b6b69Smrg
1130c06b6b69Smrg    /* Check for shared entities */
1131c06b6b69Smrg    if (xf86IsEntityShared(pScrn->entityList[0])) {
1132c06b6b69Smrg        if (!(cPtr->Flags & ChipsDualChannelSupport))
1133c06b6b69Smrg	    return FALSE;
1134c06b6b69Smrg
1135c06b6b69Smrg	/* Make sure entity is PCI for now, though this might not be needed. */
1136c06b6b69Smrg	if (cPtr->pEnt->location.type != BUS_PCI)
1137c06b6b69Smrg	    return FALSE;
1138c06b6b69Smrg
1139c06b6b69Smrg	/* Allocate an entity private if necessary */
1140c06b6b69Smrg	if (xf86IsEntityShared(pScrn->entityList[0])) {
1141c06b6b69Smrg	    cPtrEnt = xf86GetEntityPrivate(pScrn->entityList[0],
1142c06b6b69Smrg					CHIPSEntityIndex)->ptr;
1143c06b6b69Smrg	    cPtr->entityPrivate = cPtrEnt;
1144c06b6b69Smrg	}
1145c06b6b69Smrg#if 0
1146c06b6b69Smrg	/* Set cPtr->device to the relevant Device section */
1147c06b6b69Smrg	cPtr->device = xf86GetDevFromEntity(pScrn->entityList[0],
1148c06b6b69Smrg					    pScrn->entityInstanceList[0]);
1149c06b6b69Smrg#endif
1150c06b6b69Smrg    }
1151c06b6b69Smrg
1152c06b6b69Smrg    /* Set the driver to use the PIO register functions by default */
1153c06b6b69Smrg    CHIPSSetStdExtFuncs(cPtr);
1154c06b6b69Smrg
1155c06b6b69Smrg    /* Call the device specific PreInit */
1156c06b6b69Smrg    if (IS_HiQV(cPtr))
1157c06b6b69Smrg	res = chipsPreInitHiQV(pScrn, flags);
1158c06b6b69Smrg    else if (IS_Wingine(cPtr))
1159c06b6b69Smrg	res = chipsPreInitWingine(pScrn, flags);
1160c06b6b69Smrg    else
1161c06b6b69Smrg	res = chipsPreInit655xx(pScrn, flags);
1162c06b6b69Smrg
1163c06b6b69Smrg    if (cPtr->UseFullMMIO)
1164c06b6b69Smrg	chipsUnmapMem(pScrn);
1165c06b6b69Smrg
1166c06b6b69Smrg    if (!res) {
1167c06b6b69Smrg	vbeFree(cPtr->pVbe);
1168c06b6b69Smrg	cPtr->pVbe = NULL;
1169c06b6b69Smrg	return FALSE;
1170c06b6b69Smrg    }
1171c06b6b69Smrg
1172c06b6b69Smrg/*********/
1173c06b6b69Smrg    /*
1174c06b6b69Smrg     * Setup the ClockRanges, which describe what clock ranges are available,
1175c06b6b69Smrg     * and what sort of modes they can be used for.
1176c06b6b69Smrg     */
1177c06b6b69Smrg    clockRanges = xnfcalloc(sizeof(ClockRange), 1);
1178c06b6b69Smrg    clockRanges->next = NULL;
1179c06b6b69Smrg    clockRanges->ClockMulFactor = cPtr->ClockMulFactor;
1180c06b6b69Smrg    clockRanges->minClock = cPtr->MinClock;
1181c06b6b69Smrg    clockRanges->maxClock = cPtr->MaxClock;
1182c06b6b69Smrg    clockRanges->clockIndex = -1;		/* programmable */
1183c06b6b69Smrg    if (cPtr->PanelType & ChipsLCD) {
1184c06b6b69Smrg	clockRanges->interlaceAllowed = FALSE;
1185c06b6b69Smrg	clockRanges->doubleScanAllowed = FALSE;
1186c06b6b69Smrg    } else {
1187c06b6b69Smrg	clockRanges->interlaceAllowed = TRUE;
1188c06b6b69Smrg        clockRanges->doubleScanAllowed = TRUE;
1189c06b6b69Smrg    }
1190c06b6b69Smrg    /*
1191c06b6b69Smrg     * Reduce the amount of video ram for the modes, so that they
1192c06b6b69Smrg     * don't overlap with the DSTN framebuffer
1193c06b6b69Smrg     */
1194c06b6b69Smrg    pScrn->videoRam -= (cPtr->FrameBufferSize + 1023) / 1024;
1195c06b6b69Smrg
1196c06b6b69Smrg    cPtr->Rounding = 8 * (pScrn->bitsPerPixel <= 8 ? 8
1197c06b6b69Smrg			  : pScrn->bitsPerPixel);
1198c06b6b69Smrg
1199c06b6b69Smrg    i = xf86ValidateModes(pScrn, pScrn->monitor->Modes,
1200c06b6b69Smrg			  pScrn->display->modes, clockRanges,
1201c06b6b69Smrg			  NULL, 256, 2048, cPtr->Rounding,
1202c06b6b69Smrg			  128, 2048, pScrn->display->virtualX,
1203c06b6b69Smrg			  pScrn->display->virtualY, cPtr->FbMapSize,
1204c06b6b69Smrg			  LOOKUP_BEST_REFRESH);
1205c06b6b69Smrg
1206c06b6b69Smrg    if (i == -1) {
1207c06b6b69Smrg	vbeFree(cPtr->pVbe);
1208c06b6b69Smrg	cPtr->pVbe = NULL;
1209c06b6b69Smrg	CHIPSFreeRec(pScrn);
1210c06b6b69Smrg	return FALSE;
1211c06b6b69Smrg    }
1212c06b6b69Smrg
1213c06b6b69Smrg    /*
1214c06b6b69Smrg     * Put the DSTN framebuffer back into the video ram
1215c06b6b69Smrg     */
1216c06b6b69Smrg    pScrn->videoRam += (cPtr->FrameBufferSize + 1023) / 1024;
1217c06b6b69Smrg
1218c06b6b69Smrg    /* Prune the modes marked as invalid */
1219c06b6b69Smrg    xf86PruneDriverModes(pScrn);
1220c06b6b69Smrg
1221c06b6b69Smrg    if (i == 0 || pScrn->modes == NULL) {
1222c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "No valid modes found\n");
1223c06b6b69Smrg	vbeFree(cPtr->pVbe);
1224c06b6b69Smrg	cPtr->pVbe = NULL;
1225c06b6b69Smrg	CHIPSFreeRec(pScrn);
1226c06b6b69Smrg	return FALSE;
1227c06b6b69Smrg    }
1228c06b6b69Smrg
1229c06b6b69Smrg    /*
1230c06b6b69Smrg     * Set the CRTC parameters for all of the modes based on the type
1231c06b6b69Smrg     * of mode, and the chipset's interlace requirements.
1232c06b6b69Smrg     *
1233c06b6b69Smrg     * Calling this is required if the mode->Crtc* values are used by the
1234c06b6b69Smrg     * driver and if the driver doesn't provide code to set them.  They
1235c06b6b69Smrg     * are not pre-initialised at all.
1236c06b6b69Smrg     */
1237c06b6b69Smrg    xf86SetCrtcForModes(pScrn, INTERLACE_HALVE_V);
1238c06b6b69Smrg
1239c06b6b69Smrg    /* Set the current mode to the first in the list */
1240c06b6b69Smrg    pScrn->currentMode = pScrn->modes;
1241c06b6b69Smrg
1242c06b6b69Smrg    /* Print the list of modes being used */
1243c06b6b69Smrg    xf86PrintModes(pScrn);
1244c06b6b69Smrg
1245c06b6b69Smrg    /* If monitor resolution is set on the command line, use it */
1246c06b6b69Smrg    xf86SetDpi(pScrn, 0, 0);
1247c06b6b69Smrg
1248c06b6b69Smrg    /* Load bpp-specific modules */
1249c06b6b69Smrg    switch (pScrn->bitsPerPixel) {
12509f4658d1Smrg#ifdef HAVE_XF1BPP
1251c06b6b69Smrg    case 1:
1252c06b6b69Smrg	if (xf86LoadSubModule(pScrn, "xf1bpp") == NULL) {
1253c06b6b69Smrg	    vbeFree(cPtr->pVbe);
1254c06b6b69Smrg	    cPtr->pVbe = NULL;
1255c06b6b69Smrg	    CHIPSFreeRec(pScrn);
1256c06b6b69Smrg	    return FALSE;
1257c06b6b69Smrg	}
1258c06b6b69Smrg	break;
12599f4658d1Smrg#endif
12609f4658d1Smrg#ifdef HAVE_XF4BPP
1261c06b6b69Smrg    case 4:
1262c06b6b69Smrg	if (xf86LoadSubModule(pScrn, "xf4bpp") == NULL) {
1263c06b6b69Smrg	    vbeFree(cPtr->pVbe);
1264c06b6b69Smrg	    cPtr->pVbe = NULL;
1265c06b6b69Smrg	    CHIPSFreeRec(pScrn);
1266c06b6b69Smrg	    return FALSE;
1267c06b6b69Smrg	}
1268c06b6b69Smrg	break;
12699f4658d1Smrg#endif
1270c06b6b69Smrg    default:
1271c06b6b69Smrg	if (xf86LoadSubModule(pScrn, "fb") == NULL) {
1272c06b6b69Smrg	    vbeFree(cPtr->pVbe);
1273c06b6b69Smrg	    cPtr->pVbe = NULL;
1274c06b6b69Smrg	    CHIPSFreeRec(pScrn);
1275c06b6b69Smrg	    return FALSE;
1276c06b6b69Smrg	}
1277c06b6b69Smrg	break;
1278c06b6b69Smrg    }
1279c06b6b69Smrg
1280c06b6b69Smrg    if (cPtr->Flags & ChipsAccelSupport) {
1281c06b6b69Smrg	if (!xf86LoadSubModule(pScrn, "xaa")) {
1282d51ac6bdSmrg	    xf86DrvMsg(pScrn->scrnIndex, X_INFO, "Falling back to shadowfb\n");
1283d51ac6bdSmrg	    cPtr->Flags &= ~(ChipsAccelSupport);
1284d51ac6bdSmrg	    cPtr->Flags |= ChipsShadowFB;
1285c06b6b69Smrg	}
1286c06b6b69Smrg    }
1287c06b6b69Smrg
1288c06b6b69Smrg    if (cPtr->Flags & ChipsShadowFB) {
1289c06b6b69Smrg	if (!xf86LoadSubModule(pScrn, "shadowfb")) {
1290c06b6b69Smrg	    vbeFree(cPtr->pVbe);
1291c06b6b69Smrg	    cPtr->pVbe = NULL;
1292c06b6b69Smrg	    CHIPSFreeRec(pScrn);
1293c06b6b69Smrg	    return FALSE;
1294c06b6b69Smrg	}
1295c06b6b69Smrg    }
1296c06b6b69Smrg
1297c06b6b69Smrg    if (cPtr->Accel.UseHWCursor) {
1298c06b6b69Smrg	if (!xf86LoadSubModule(pScrn, "ramdac")) {
1299c06b6b69Smrg	    vbeFree(cPtr->pVbe);
1300c06b6b69Smrg	    cPtr->pVbe = NULL;
1301c06b6b69Smrg	    CHIPSFreeRec(pScrn);
1302c06b6b69Smrg	    return FALSE;
1303c06b6b69Smrg	}
1304c06b6b69Smrg    }
1305c06b6b69Smrg
1306a349cb8cSmrg#ifndef XSERVER_LIBPCIACCESS
1307c06b6b69Smrg    if (cPtr->Flags & ChipsLinearSupport)
1308c06b6b69Smrg 	xf86SetOperatingState(resVgaMem, cPtr->pEnt->index, ResDisableOpr);
1309c06b6b69Smrg
1310c06b6b69Smrg    if (cPtr->MMIOBaseVGA)
1311c06b6b69Smrg 	xf86SetOperatingState(resVgaIo, cPtr->pEnt->index, ResDisableOpr);
1312a349cb8cSmrg#endif
1313a349cb8cSmrg
1314c06b6b69Smrg    vbeFree(cPtr->pVbe);
1315c06b6b69Smrg    cPtr->pVbe = NULL;
1316c06b6b69Smrg    return TRUE;
1317c06b6b69Smrg}
1318c06b6b69Smrg
1319c06b6b69Smrgstatic Bool
1320c06b6b69SmrgchipsPreInitHiQV(ScrnInfoPtr pScrn, int flags)
1321c06b6b69Smrg{
1322c06b6b69Smrg    int bytesPerPixel;
1323c06b6b69Smrg    unsigned char tmp;
1324c06b6b69Smrg    MessageType from;
1325c06b6b69Smrg    int i;
1326c06b6b69Smrg    unsigned int Probed[3], FPclkI, CRTclkI;
1327c06b6b69Smrg    double real;
1328c06b6b69Smrg    int val, indx;
1329c06b6b69Smrg    const char *s;
1330c06b6b69Smrg    pointer pVbeModule = NULL;
1331c06b6b69Smrg
1332c06b6b69Smrg    vgaHWPtr hwp;
1333c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
1334c06b6b69Smrg    CHIPSEntPtr cPtrEnt = NULL;
1335c06b6b69Smrg    CHIPSPanelSizePtr Size = &cPtr->PanelSize;
1336c06b6b69Smrg    CHIPSMemClockPtr MemClk = &cPtr->MemClock;
1337c06b6b69Smrg    CHIPSClockPtr SaveClk = &(cPtr->SavedReg.Clock);
1338a349cb8cSmrg#ifndef XSERVER_LIBPCIACCESS
1339c06b6b69Smrg    resRange linearRes[] = { {ResExcMemBlock|ResBios|ResBus,0,0},_END };
1340a349cb8cSmrg#endif
1341c06b6b69Smrg
1342c06b6b69Smrg    /* Set pScrn->monitor */
1343c06b6b69Smrg    pScrn->monitor = pScrn->confScreen->monitor;
1344c06b6b69Smrg
1345c06b6b69Smrg    /* All HiQV chips support 16/24/32 bpp */
1346c06b6b69Smrg    if (!xf86SetDepthBpp(pScrn, 0, 0, 0, Support24bppFb | Support32bppFb |
1347c06b6b69Smrg				SupportConvert32to24 | PreferConvert32to24))
1348c06b6b69Smrg	return FALSE;
1349c06b6b69Smrg    else {
1350c06b6b69Smrg	/* Check that the returned depth is one we support */
1351c06b6b69Smrg	switch (pScrn->depth) {
1352c06b6b69Smrg	case 1:
1353c06b6b69Smrg	case 4:
1354c06b6b69Smrg	case 8:
1355c06b6b69Smrg	case 15:
1356c06b6b69Smrg	case 16:
1357c06b6b69Smrg	case 24:
1358c06b6b69Smrg	case 32:
1359c06b6b69Smrg	    /* OK */
1360c06b6b69Smrg	    break;
1361c06b6b69Smrg	default:
1362c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
1363c06b6b69Smrg		       "Given depth (%d) is not supported by this driver\n",
1364c06b6b69Smrg		       pScrn->depth);
1365c06b6b69Smrg	    return FALSE;
1366c06b6b69Smrg	}
1367c06b6b69Smrg    }
1368c06b6b69Smrg    xf86PrintDepthBpp(pScrn);
1369c06b6b69Smrg
1370c06b6b69Smrg    /* Get the depth24 pixmap format */
1371c06b6b69Smrg    if (pScrn->depth == 24 && pix24bpp == 0)
1372c06b6b69Smrg	pix24bpp = xf86GetBppFromDepth(pScrn, 24);
1373c06b6b69Smrg
1374c06b6b69Smrg    /*
1375c06b6b69Smrg     * Allocate a vgaHWRec, this must happen after xf86SetDepthBpp for 1bpp
1376c06b6b69Smrg     */
1377c06b6b69Smrg    if (!vgaHWGetHWRec(pScrn))
1378c06b6b69Smrg        return FALSE;
1379c06b6b69Smrg
1380c06b6b69Smrg    hwp = VGAHWPTR(pScrn);
1381d51ac6bdSmrg    vgaHWSetStdFuncs(hwp);
1382c06b6b69Smrg    vgaHWGetIOBase(hwp);
1383d51ac6bdSmrg#if GET_ABI_MAJOR(ABI_VIDEODRV_VERSION) < 12
1384c06b6b69Smrg    cPtr->PIOBase = hwp->PIOOffset;
1385d51ac6bdSmrg#else
1386d51ac6bdSmrg    cPtr->PIOBase = 0;
1387d51ac6bdSmrg#endif
1388d51ac6bdSmrg
1389c06b6b69Smrg    /*
1390c06b6b69Smrg     * Must allow ensure that storage for the 2nd set of vga registers is
1391c06b6b69Smrg     * allocated for dual channel cards
1392c06b6b69Smrg     */
1393c06b6b69Smrg    if ((cPtr->Flags & ChipsDualChannelSupport) &&
1394c06b6b69Smrg		(! xf86IsEntityShared(pScrn->entityList[0])))
1395c06b6b69Smrg	vgaHWAllocDefaultRegs(&(cPtr->VgaSavedReg2));
1396c06b6b69Smrg
1397c06b6b69Smrg    /*
1398c06b6b69Smrg     * This must happen after pScrn->display has been set because
1399c06b6b69Smrg     * xf86SetWeight references it.
1400c06b6b69Smrg     */
1401c06b6b69Smrg    if (pScrn->depth > 8) {
1402c06b6b69Smrg	/* The defaults are OK for us */
1403c06b6b69Smrg	rgb zeros = {0, 0, 0};
1404c06b6b69Smrg
1405c06b6b69Smrg	if (!xf86SetWeight(pScrn, zeros, zeros)) {
1406c06b6b69Smrg	    return FALSE;
1407c06b6b69Smrg	} else {
1408c06b6b69Smrg	    /* XXX check that weight returned is supported */
1409c06b6b69Smrg            ;
1410c06b6b69Smrg        }
1411c06b6b69Smrg    }
1412c06b6b69Smrg
1413c06b6b69Smrg    if (!xf86SetDefaultVisual(pScrn, -1))
1414c06b6b69Smrg	return FALSE;
1415c06b6b69Smrg
1416c06b6b69Smrg    /* The gamma fields must be initialised when using the new cmap code */
1417c06b6b69Smrg    if (pScrn->depth > 1) {
1418c06b6b69Smrg	Gamma zeros = {0.0, 0.0, 0.0};
1419c06b6b69Smrg
1420c06b6b69Smrg	if (!xf86SetGamma(pScrn, zeros))
1421c06b6b69Smrg	    return FALSE;
1422c06b6b69Smrg    }
1423c06b6b69Smrg
1424c06b6b69Smrg    bytesPerPixel = max(1, pScrn->bitsPerPixel >> 3);
1425c06b6b69Smrg
1426c06b6b69Smrg    /* Collect all of the relevant option flags (fill in pScrn->options) */
1427c06b6b69Smrg    xf86CollectOptions(pScrn, NULL);
1428c06b6b69Smrg    /* Process the options */
14298e91ec4dSmrg    if (!(cPtr->Options = malloc(sizeof(ChipsHiQVOptions))))
1430c06b6b69Smrg	return FALSE;
1431c06b6b69Smrg    memcpy(cPtr->Options, ChipsHiQVOptions, sizeof(ChipsHiQVOptions));
1432c06b6b69Smrg    xf86ProcessOptions(pScrn->scrnIndex, pScrn->options, cPtr->Options);
1433c06b6b69Smrg
1434c06b6b69Smrg    /* Set the bits per RGB */
1435c06b6b69Smrg    if (pScrn->depth > 1) {
1436c06b6b69Smrg	/* Default to 6, is this right for HiQV?? */
1437c06b6b69Smrg	pScrn->rgbBits = 8;
1438c06b6b69Smrg	if (xf86GetOptValInteger(cPtr->Options, OPTION_RGB_BITS, &val)) {
1439c06b6b69Smrg	    if (val == 6 || val == 8) {
1440c06b6b69Smrg		pScrn->rgbBits = val;
1441c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Bits per RGB set to "
1442c06b6b69Smrg			   "%d\n", pScrn->rgbBits);
1443c06b6b69Smrg	    } else
1444c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_WARNING, "Invalid number of "
1445c06b6b69Smrg			   "rgb bits %d\n", val);
1446c06b6b69Smrg	}
1447c06b6b69Smrg    }
1448c06b6b69Smrg    if ((cPtr->Flags & ChipsAccelSupport) &&
1449c06b6b69Smrg	(xf86ReturnOptValBool(cPtr->Options, OPTION_NOACCEL, FALSE))) {
1450c06b6b69Smrg	cPtr->Flags &= ~ChipsAccelSupport;
1451c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Acceleration disabled\n");
1452c06b6b69Smrg    }
1453c06b6b69Smrg
1454c06b6b69Smrg    from = X_DEFAULT;
1455c06b6b69Smrg    if (pScrn->bitsPerPixel < 8) {
1456c06b6b69Smrg	/* Default to SW cursor for 1/4 bpp */
1457c06b6b69Smrg	cPtr->Accel.UseHWCursor = FALSE;
1458c06b6b69Smrg    } else {
1459c06b6b69Smrg	cPtr->Accel.UseHWCursor = TRUE;
1460c06b6b69Smrg    }
1461c06b6b69Smrg    if (xf86GetOptValBool(cPtr->Options, OPTION_HW_CURSOR,
1462c06b6b69Smrg			  &cPtr->Accel.UseHWCursor))
1463c06b6b69Smrg	from = X_CONFIG;
1464c06b6b69Smrg    if (xf86GetOptValBool(cPtr->Options, OPTION_SW_CURSOR,
1465c06b6b69Smrg			  &cPtr->Accel.UseHWCursor)) {
1466c06b6b69Smrg	from = X_CONFIG;
1467c06b6b69Smrg	cPtr->Accel.UseHWCursor = !cPtr->Accel.UseHWCursor;
1468c06b6b69Smrg    }
1469c06b6b69Smrg    xf86DrvMsg(pScrn->scrnIndex, from, "Using %s cursor\n",
1470c06b6b69Smrg	       (cPtr->Accel.UseHWCursor) ? "HW" : "SW");
1471c06b6b69Smrg
1472c06b6b69Smrg    /* Default to nonlinear for < 8bpp and linear for >= 8bpp. */
1473c06b6b69Smrg    if (pScrn->bitsPerPixel < 8) {
1474c06b6b69Smrg	if (!xf86ReturnOptValBool(cPtr->Options, OPTION_LINEAR, FALSE)) {
1475c06b6b69Smrg	cPtr->Flags &= ~ChipsLinearSupport;
1476c06b6b69Smrg	from = X_CONFIG;
1477c06b6b69Smrg	}
1478c06b6b69Smrg    } else if (!xf86ReturnOptValBool(cPtr->Options, OPTION_LINEAR, TRUE)) {
1479c06b6b69Smrg	cPtr->Flags &= ~ChipsLinearSupport;
1480c06b6b69Smrg	from = X_CONFIG;
1481c06b6b69Smrg    }
1482c06b6b69Smrg
1483f44ff811Smrg#ifndef HAVE_ISA
1484f44ff811Smrg    if (!(cPtr->Flags & ChipsLinearSupport)) {
1485f44ff811Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "Linear framebuffer required\n");
1486f44ff811Smrg	return FALSE;
1487f44ff811Smrg    }
1488f44ff811Smrg#endif
1489f44ff811Smrg
1490c06b6b69Smrg    /* linear base */
1491c06b6b69Smrg    if (cPtr->Flags & ChipsLinearSupport) {
1492c06b6b69Smrg	if (cPtr->pEnt->location.type == BUS_PCI) {
1493c06b6b69Smrg	    /* Tack on 0x800000 to access the big-endian aperture? */
1494c06b6b69Smrg#if X_BYTE_ORDER == X_BIG_ENDIAN
1495c06b6b69Smrg	    if (BE_SWAP_APRETURE(pScrn,cPtr))
14969f4658d1Smrg	        cPtr->FbAddress =  (PCI_REGION_BASE(cPtr->PciInfo, 0, REGION_MEM) & 0xff800000) + 0x800000L;
1497c06b6b69Smrg	    else
1498c06b6b69Smrg#endif
14999f4658d1Smrg	        cPtr->FbAddress =  PCI_REGION_BASE(cPtr->PciInfo, 0, REGION_MEM) & 0xff800000;
1500c06b6b69Smrg
1501c06b6b69Smrg	    from = X_PROBED;
1502a349cb8cSmrg#ifndef XSERVER_LIBPCIACCESS
1503c06b6b69Smrg	    if (xf86RegisterResources(cPtr->pEnt->index,NULL,ResNone))
1504c06b6b69Smrg		cPtr->Flags &= ~ChipsLinearSupport;
1505a349cb8cSmrg#endif
1506c06b6b69Smrg	} else 	{
1507c06b6b69Smrg	    if (cPtr->pEnt->device->MemBase) {
1508c06b6b69Smrg		cPtr->FbAddress = cPtr->pEnt->device->MemBase;
1509c06b6b69Smrg		from = X_CONFIG;
1510c06b6b69Smrg	    } else {
1511c06b6b69Smrg		cPtr->FbAddress = ((unsigned int)
1512c06b6b69Smrg				   (cPtr->readXR(cPtr, 0x06))) << 24;
1513c06b6b69Smrg		cPtr->FbAddress |= ((unsigned int)
1514c06b6b69Smrg				    (0x80 & (cPtr->readXR(cPtr, 0x05)))) << 16;
1515c06b6b69Smrg		from = X_PROBED;
1516c06b6b69Smrg	    }
1517a349cb8cSmrg#ifndef XSERVER_LIBPCIACCESS
1518c06b6b69Smrg	    linearRes[0].rBegin = cPtr->FbAddress;
1519c06b6b69Smrg	    linearRes[0].rEnd = cPtr->FbAddress + 0x800000;
1520c06b6b69Smrg	    if (xf86RegisterResources(cPtr->pEnt->index,linearRes,ResNone)) {
1521c06b6b69Smrg		cPtr->Flags &= ~ChipsLinearSupport;
1522c06b6b69Smrg		from = X_PROBED;
1523c06b6b69Smrg	    }
1524a349cb8cSmrg#endif
1525c06b6b69Smrg	}
1526c06b6b69Smrg    }
1527c06b6b69Smrg    if (cPtr->Flags & ChipsLinearSupport) {
1528c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
1529c06b6b69Smrg		   "Enabling linear addressing\n");
1530c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, from,
1531c06b6b69Smrg		   "base address is set at 0x%lX.\n", cPtr->FbAddress);
1532c06b6b69Smrg#if X_BYTE_ORDER == X_BIG_ENDIAN
1533c06b6b69Smrg	if (BE_SWAP_APRETURE(pScrn,cPtr))
1534c06b6b69Smrg	    cPtr->IOAddress = cPtr->FbAddress - 0x400000L;
1535c06b6b69Smrg	else
1536c06b6b69Smrg#endif
1537c06b6b69Smrg	    cPtr->IOAddress = cPtr->FbAddress + 0x400000L;
1538c06b6b69Smrg 	xf86DrvMsg(pScrn->scrnIndex, X_DEFAULT,
15398e91ec4dSmrg		   "IOAddress is set at 0x%lX.\n",(unsigned long)cPtr->IOAddress);
1540c06b6b69Smrg
1541c06b6b69Smrg    } else
1542c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, from,
1543c06b6b69Smrg		   "Disabling linear addressing\n");
1544c06b6b69Smrg
1545c06b6b69Smrg    if ((s = xf86GetOptValString(cPtr->Options, OPTION_ROTATE))
1546c06b6b69Smrg	|| xf86ReturnOptValBool(cPtr->Options, OPTION_SHADOW_FB, FALSE)) {
1547c06b6b69Smrg	if (!(cPtr->Flags & ChipsLinearSupport)) {
1548c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
1549c06b6b69Smrg		    "Option \"ShadowFB\" ignored. Not supported without linear addressing\n");
1550c06b6b69Smrg	} else if (pScrn->depth < 8) {
1551c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
1552c06b6b69Smrg		    "Option \"ShadowFB\" ignored. Not supported at this depth.\n");
1553c06b6b69Smrg	} else {
1554c06b6b69Smrg	    cPtr->Rotate = 0;
1555c06b6b69Smrg	    if (s) {
1556c06b6b69Smrg		if(!xf86NameCmp(s, "CW")) {
1557c06b6b69Smrg		    /* accel is disabled below for shadowFB */
1558c06b6b69Smrg		    cPtr->Flags |= ChipsShadowFB;
1559c06b6b69Smrg		    cPtr->Rotate = 1;
1560c06b6b69Smrg		    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
1561c06b6b69Smrg			       "Rotating screen clockwise\n");
1562c06b6b69Smrg		} else if(!xf86NameCmp(s, "CCW")) {
1563c06b6b69Smrg		    cPtr->Flags |= ChipsShadowFB;
1564c06b6b69Smrg		    cPtr->Rotate = -1;
1565c06b6b69Smrg		    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,  "Rotating screen"
1566c06b6b69Smrg			       "counter clockwise\n");
1567c06b6b69Smrg		} else {
1568c06b6b69Smrg		    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "\"%s\" is not a valid"
1569c06b6b69Smrg			       "value for Option \"Rotate\"\n", s);
1570c06b6b69Smrg		    xf86DrvMsg(pScrn->scrnIndex, X_INFO,
1571c06b6b69Smrg			       "Valid options are \"CW\" or \"CCW\"\n");
1572c06b6b69Smrg		}
1573c06b6b69Smrg	    } else {
1574c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
1575c06b6b69Smrg			   "Using \"Shadow Framebuffer\"\n");
1576c06b6b69Smrg		cPtr->Flags |= ChipsShadowFB;
1577c06b6b69Smrg	    }
1578c06b6b69Smrg	}
1579c06b6b69Smrg    }
1580c06b6b69Smrg
1581d51ac6bdSmrg    if(xf86GetOptValInteger(cPtr->Options, OPTION_VIDEO_KEY,
1582d51ac6bdSmrg	&(cPtr->videoKey))) {
1583d51ac6bdSmrg         xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "video key set to 0x%x\n",
1584c06b6b69Smrg		cPtr->videoKey);
1585d51ac6bdSmrg    } else {
1586d51ac6bdSmrg       cPtr->videoKey =  (1 << pScrn->offset.red) |
1587c06b6b69Smrg			(1 << pScrn->offset.green) |
1588c06b6b69Smrg			(((pScrn->mask.blue >> pScrn->offset.blue) - 1)
1589c06b6b69Smrg			<< pScrn->offset.blue);
1590c06b6b69Smrg    }
1591c06b6b69Smrg
1592c06b6b69Smrg    if (cPtr->Flags & ChipsShadowFB) {
1593c06b6b69Smrg	if (cPtr->Flags & ChipsAccelSupport) {
1594c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
1595c06b6b69Smrg		"HW acceleration is not supported with shadow fb\n");
1596c06b6b69Smrg	    cPtr->Flags &= ~ChipsAccelSupport;
1597c06b6b69Smrg	}
1598c06b6b69Smrg	if (cPtr->Rotate && cPtr->Accel.UseHWCursor) {
1599c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
1600c06b6b69Smrg		"HW cursor is not supported with rotate\n");
1601c06b6b69Smrg	    cPtr->Accel.UseHWCursor = FALSE;
1602c06b6b69Smrg	}
1603c06b6b69Smrg    }
1604c06b6b69Smrg
1605c06b6b69Smrg    if (xf86ReturnOptValBool(cPtr->Options, OPTION_MMIO, TRUE)) {
1606c06b6b69Smrg        cPtr->UseMMIO = TRUE;
1607c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
1608c06b6b69Smrg		   "Using MMIO\n");
1609c06b6b69Smrg
1610c06b6b69Smrg	/* Are we using MMIO mapping of VGA registers */
1611c06b6b69Smrg	if (xf86ReturnOptValBool(cPtr->Options, OPTION_FULL_MMIO, FALSE)) {
1612c06b6b69Smrg	    if ((cPtr->Flags & ChipsLinearSupport)
1613c06b6b69Smrg		&& (cPtr->Flags & ChipsFullMMIOSupport)
1614c06b6b69Smrg		&& (cPtr->pEnt->location.type == BUS_PCI)) {
1615c06b6b69Smrg
1616c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
1617c06b6b69Smrg			   "Enabling Full MMIO\n");
1618c06b6b69Smrg		cPtr->UseFullMMIO = TRUE;
1619c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
1620c06b6b69Smrg			   "Using Full MMIO\n");
1621c06b6b69Smrg
1622c06b6b69Smrg		/*
1623c06b6b69Smrg		 * We need to map the framebuffer to read/write regs.
1624c06b6b69Smrg		 * but can't do that without the FbMapSize. So need to
1625c06b6b69Smrg		 * fake value for PreInit. This isn't a problem as
1626c06b6b69Smrg		 * framebuffer isn't actually used in PreInit
1627c06b6b69Smrg		 */
1628c06b6b69Smrg		cPtr->FbMapSize = 1024 * 1024;
1629c06b6b69Smrg
1630c06b6b69Smrg		/* Map the linear framebuffer */
1631c06b6b69Smrg		if (!chipsMapMem(pScrn))
1632c06b6b69Smrg		  return FALSE;
1633c06b6b69Smrg
1634c06b6b69Smrg		/* Setup the MMIO register functions */
1635c06b6b69Smrg		if (cPtr->MMIOBaseVGA) {
1636c06b6b69Smrg		  CHIPSSetMmioExtFuncs(cPtr);
1637c06b6b69Smrg		  CHIPSHWSetMmioFuncs(pScrn, cPtr->MMIOBaseVGA, 0x0);
1638c06b6b69Smrg		}
1639c06b6b69Smrg	    } else {
1640c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
1641c06b6b69Smrg			   "FULL_MMIO option ignored\n");
1642c06b6b69Smrg	    }
1643c06b6b69Smrg	}
1644c06b6b69Smrg    } else {
1645c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,"Disabling MMIO: "
1646c06b6b69Smrg		   "no acceleration, no hw_cursor\n");
1647c06b6b69Smrg	cPtr->UseMMIO = FALSE;
1648c06b6b69Smrg	cPtr->Accel.UseHWCursor = FALSE;
1649c06b6b69Smrg	cPtr->Flags &= ~ChipsAccelSupport;
1650c06b6b69Smrg    }
1651c06b6b69Smrg
1652c06b6b69Smrg
1653c06b6b69Smrg    if (cPtr->Flags & ChipsDualChannelSupport) {
1654c06b6b69Smrg
1655c06b6b69Smrg	if (xf86IsEntityShared(pScrn->entityList[0])) {
1656c06b6b69Smrg	    cPtrEnt = xf86GetEntityPrivate(pScrn->entityList[0],
1657c06b6b69Smrg					CHIPSEntityIndex)->ptr;
1658c06b6b69Smrg#if 1
1659c06b6b69Smrg	    /*
1660c06b6b69Smrg	     * XXX This assumes that the lower number screen is always the
1661c06b6b69Smrg	     * "master" head, and that the "master" is the first CRTC.  This
1662c06b6b69Smrg	     * can result in unexpected behaviour when the config file marks
1663c06b6b69Smrg	     * the primary CRTC as the second screen.
1664c06b6b69Smrg	     */
1665c06b6b69Smrg	    if (xf86IsPrimInitDone(pScrn->entityList[0]))
1666c06b6b69Smrg#else
1667c06b6b69Smrg	    /*
1668c06b6b69Smrg	     * This is an alternative version that determines which is the
1669c06b6b69Smrg	     * secondary CRTC from the screen field in cPtr->pEnt->device.
1670c06b6b69Smrg	     * It doesn't currently work because there are things that assume
1671c06b6b69Smrg	     * the primary CRTC is initialised first.
1672c06b6b69Smrg	     */
1673c06b6b69Smrg	    if (cPtr->pEnt->device->screen == 1)
1674c06b6b69Smrg
1675c06b6b69Smrg#endif
1676c06b6b69Smrg	    {
1677c06b6b69Smrg		/* This is the second crtc */
1678c06b6b69Smrg		cPtr->SecondCrtc = TRUE;
1679c06b6b69Smrg		cPtr->UseDualChannel = TRUE;
1680c06b6b69Smrg	    } else
1681c06b6b69Smrg		cPtr->SecondCrtc = FALSE;
1682c06b6b69Smrg
1683c06b6b69Smrg	} else {
1684c06b6b69Smrg	    if (xf86ReturnOptValBool(cPtr->Options,
1685c06b6b69Smrg				   OPTION_DUAL_REFRESH, FALSE)) {
1686c06b6b69Smrg		cPtr->Flags |= ChipsDualRefresh;
1687c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
1688c06b6b69Smrg			   "Dual Refresh mode enabled\n");
1689c06b6b69Smrg		cPtr->UseDualChannel = TRUE;
1690c06b6b69Smrg	    }
1691c06b6b69Smrg	}
1692c06b6b69Smrg
1693c06b6b69Smrg	/* Store IOSS/MSS so that we can restore them */
1694c06b6b69Smrg	cPtr->storeIOSS = cPtr->readIOSS(cPtr);
1695c06b6b69Smrg	cPtr->storeMSS = cPtr->readMSS(cPtr);
1696c06b6b69Smrg        DUALOPEN;
1697c06b6b69Smrg    }
1698c06b6b69Smrg
1699c06b6b69Smrg	    /* memory size */
1700c06b6b69Smrg    if (cPtr->pEnt->device->videoRam != 0) {
1701c06b6b69Smrg	pScrn->videoRam = cPtr->pEnt->device->videoRam;
1702c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "VideoRAM: %d kByte\n",
1703c06b6b69Smrg		   pScrn->videoRam);
1704c06b6b69Smrg    } else {
1705c06b6b69Smrg        /* not given, probe it    */
1706c06b6b69Smrg	switch (cPtr->Chipset) {
1707c06b6b69Smrg	case CHIPS_CT69030:
1708c06b6b69Smrg	    /* The ct69030 has 4Mb of SGRAM integrated */
1709c06b6b69Smrg	    pScrn->videoRam = 4096;
1710c06b6b69Smrg	    cPtr->Flags |= Chips64BitMemory;
1711c06b6b69Smrg	    break;
1712c06b6b69Smrg	case CHIPS_CT69000:
1713c06b6b69Smrg	    /* The ct69000 has 2Mb of SGRAM integrated */
1714c06b6b69Smrg	    pScrn->videoRam = 2048;
1715c06b6b69Smrg	    cPtr->Flags |= Chips64BitMemory;
1716c06b6b69Smrg	    break;
1717c06b6b69Smrg	case CHIPS_CT65550:
1718c06b6b69Smrg	    /* XR43: DRAM interface   */
1719c06b6b69Smrg	    /* bit 2-1: memory size   */
1720c06b6b69Smrg	    /*          0: 1024 kB    */
1721c06b6b69Smrg	    /*          1: 2048 kB    */
1722c06b6b69Smrg	    /*          2:  reserved  */
1723c06b6b69Smrg	    /*          3: reserved   */
1724c06b6b69Smrg	    switch (((cPtr->readXR(cPtr, 0x43)) & 0x06) >> 1) {
1725c06b6b69Smrg	    case 0:
1726c06b6b69Smrg		pScrn->videoRam = 1024;
1727c06b6b69Smrg		break;
1728c06b6b69Smrg	    case 1:
1729c06b6b69Smrg	    case 2:
1730c06b6b69Smrg	    case 3:
1731c06b6b69Smrg		pScrn->videoRam = 2048;
1732c06b6b69Smrg		break;
1733c06b6b69Smrg	    }
1734c06b6b69Smrg	    break;
1735c06b6b69Smrg	default:
1736c06b6b69Smrg	    /* XRE0: Software reg     */
1737c06b6b69Smrg	    /* bit 3-0: memory size   */
1738c06b6b69Smrg	    /*          0: 512k       */
1739c06b6b69Smrg	    /*          1: 1024k      */
1740c06b6b69Smrg	    /*          2: 1536k(1.5M)*/
1741c06b6b69Smrg	    /*          3: 2048k      */
1742c06b6b69Smrg	    /*          7: 4096k      */
1743c06b6b69Smrg	    tmp = (cPtr->readXR(cPtr, 0xE0)) & 0xF;
1744c06b6b69Smrg	    switch (tmp) {
1745c06b6b69Smrg	    case 0:
1746c06b6b69Smrg		pScrn->videoRam = 512;
1747c06b6b69Smrg		break;
1748c06b6b69Smrg	    case 1:
1749c06b6b69Smrg		pScrn->videoRam = 1024;
1750c06b6b69Smrg		break;
1751c06b6b69Smrg	    case 2:
1752c06b6b69Smrg		pScrn->videoRam = 1536;
1753c06b6b69Smrg		break;
1754c06b6b69Smrg	    case 3:
1755c06b6b69Smrg		pScrn->videoRam = 2048;
1756c06b6b69Smrg		break;
1757c06b6b69Smrg	    case 7:
1758c06b6b69Smrg		pScrn->videoRam = 4096;
1759c06b6b69Smrg		break;
1760c06b6b69Smrg	    default:
1761c06b6b69Smrg		pScrn->videoRam = 1024;
1762c06b6b69Smrg		break;
1763c06b6b69Smrg	    }
1764c06b6b69Smrg	    /* XR43: DRAM interface        */
1765c06b6b69Smrg	    /* bit 4-5 mem interface width */
1766c06b6b69Smrg	    /* 00: 32Bit		   */
1767c06b6b69Smrg	    /* 01: 64Bit		   */
1768c06b6b69Smrg	    tmp = cPtr->readXR(cPtr, 0x43);
1769c06b6b69Smrg	    if ((tmp & 0x10) == 0x10)
1770c06b6b69Smrg		cPtr->Flags |= Chips64BitMemory;
1771c06b6b69Smrg	    break;
1772c06b6b69Smrg	}
1773c06b6b69Smrg    }
1774c06b6b69Smrg
1775c06b6b69Smrg#if X_BYTE_ORDER == X_BIG_ENDIAN
1776c06b6b69Smrg    if (cPtr->pEnt->chipset == CHIPS_CT69030 && ((cPtr->readXR(cPtr, 0x71) & 0x2)) == 0) /* CFG9: Pipeline variable ByteSwap mapping */
1777c06b6b69Smrg	cPtr->dualEndianAp = TRUE;
1778c06b6b69Smrg    else  /* CFG9: Pipeline A/B mapping */
1779c06b6b69Smrg	cPtr->dualEndianAp = FALSE;
1780c06b6b69Smrg#endif
1781c06b6b69Smrg
1782c06b6b69Smrg    if ((cPtr->Flags & ChipsDualChannelSupport) &&
1783c06b6b69Smrg		(xf86IsEntityShared(pScrn->entityList[0]))) {
1784c06b6b69Smrg       /*
1785c06b6b69Smrg	* This takes gives either half or the amount of memory specified
1786c06b6b69Smrg        * with the Crt2Memory option
1787c06b6b69Smrg        */
1788c06b6b69Smrg	pScrn->memPhysBase = cPtr->FbAddress;
1789c06b6b69Smrg
1790c06b6b69Smrg        if(cPtr->SecondCrtc == FALSE) {
1791c06b6b69Smrg	    int crt2mem = -1, adjust;
1792c06b6b69Smrg
1793c06b6b69Smrg	    xf86GetOptValInteger(cPtr->Options, OPTION_CRT2_MEM, &crt2mem);
1794c06b6b69Smrg	    if (crt2mem > 0) {
1795c06b6b69Smrg		adjust = crt2mem;
1796c06b6b69Smrg		from = X_CONFIG;
1797c06b6b69Smrg	    } else {
1798c06b6b69Smrg		adjust = pScrn->videoRam / 2;
1799c06b6b69Smrg		from = X_DEFAULT;
1800c06b6b69Smrg	    }
1801c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, from,
1802c06b6b69Smrg			   "CRT2 will use %dK of VideoRam\n",
1803c06b6b69Smrg			   adjust);
1804c06b6b69Smrg
1805c06b6b69Smrg	    cPtrEnt->mastervideoRam = pScrn->videoRam - adjust;
1806c06b6b69Smrg	    pScrn->videoRam = cPtrEnt->mastervideoRam;
1807c06b6b69Smrg	    cPtrEnt->slavevideoRam = adjust;
1808c06b6b69Smrg	    cPtrEnt->masterFbAddress = cPtr->FbAddress;
1809c06b6b69Smrg	    cPtr->FbMapSize =
1810c06b6b69Smrg	       cPtrEnt->masterFbMapSize = pScrn->videoRam * 1024;
1811c06b6b69Smrg	    cPtrEnt->slaveFbMapSize = cPtrEnt->slavevideoRam * 1024;
1812c06b6b69Smrg	    pScrn->fbOffset = 0;
1813c06b6b69Smrg	} else {
1814c06b6b69Smrg	    cPtrEnt->slaveFbAddress = cPtr->FbAddress +
1815c06b6b69Smrg				cPtrEnt->masterFbMapSize;
1816c06b6b69Smrg	    cPtr->FbMapSize = cPtrEnt->slaveFbMapSize;
1817c06b6b69Smrg	    pScrn->videoRam = cPtrEnt->slavevideoRam;
1818c06b6b69Smrg	    pScrn->fbOffset = cPtrEnt->masterFbMapSize;
1819c06b6b69Smrg	}
1820c06b6b69Smrg
1821c06b6b69Smrg        cPtrEnt->refCount++;
1822c06b6b69Smrg    } else {
1823c06b6b69Smrg        /* Normal Handling of video ram etc */
1824c06b6b69Smrg        cPtr->FbMapSize = pScrn->videoRam * 1024;
1825c06b6b69Smrg    }
1826c06b6b69Smrg
1827c06b6b69Smrg    xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "VideoRAM: %d kByte\n",
1828c06b6b69Smrg		   pScrn->videoRam);
1829c06b6b69Smrg
1830c06b6b69Smrg    /* Store register values that might be messed up by a suspend resume */
1831c06b6b69Smrg    /* Do this early as some of the other code in PreInit relies on it   */
1832c06b6b69Smrg    cPtr->SuspendHack.vgaIOBaseFlag = ((hwp->readMiscOut(hwp)) & 0x01);
1833c06b6b69Smrg    cPtr->IOBase = (unsigned int)(cPtr->SuspendHack.vgaIOBaseFlag ?
1834c06b6b69Smrg				  0x3D0 : 0x3B0);
1835c06b6b69Smrg
1836c06b6b69Smrg    /*
1837c06b6b69Smrg     * Do DDC here: if VESA BIOS detects an external monitor it
1838c06b6b69Smrg     * might switch. SetPanelType() will detect this.
1839c06b6b69Smrg     */
1840c06b6b69Smrg    if ((pVbeModule = xf86LoadSubModule(pScrn, "ddc"))) {
1841c06b6b69Smrg	Bool ddc_done = FALSE;
1842c06b6b69Smrg	xf86MonPtr pMon;
1843c06b6b69Smrg
1844c06b6b69Smrg	if (cPtr->pVbe) {
1845c06b6b69Smrg	    if ((pMon
1846c06b6b69Smrg		 = xf86PrintEDID(vbeDoEDID(cPtr->pVbe, pVbeModule))) != NULL) {
1847c06b6b69Smrg		ddc_done = TRUE;
1848c06b6b69Smrg		xf86SetDDCproperties(pScrn,pMon);
1849c06b6b69Smrg	    }
1850c06b6b69Smrg	}
1851c06b6b69Smrg
1852c06b6b69Smrg	if (!ddc_done)
1853c06b6b69Smrg	    if (xf86LoadSubModule(pScrn, "i2c")) {
1854c06b6b69Smrg		if (chips_i2cInit(pScrn)) {
1855d51ac6bdSmrg		    if ((pMon = xf86PrintEDID(xf86DoEDID_DDC2(XF86_SCRN_ARG(pScrn),
1856c06b6b69Smrg						      cPtr->I2C))) != NULL)
1857c06b6b69Smrg		       ddc_done = TRUE;
1858c06b6b69Smrg		       xf86SetDDCproperties(pScrn,pMon);
1859c06b6b69Smrg		}
1860c06b6b69Smrg	    }
1861c06b6b69Smrg	if (!ddc_done)
1862c06b6b69Smrg	    chips_ddc1(pScrn);
1863c06b6b69Smrg    }
1864c06b6b69Smrg
1865c06b6b69Smrg    /*test STN / TFT */
1866c06b6b69Smrg    tmp = cPtr->readFR(cPtr, 0x10);
1867c06b6b69Smrg
1868c06b6b69Smrg    /* XR51 or FR10: DISPLAY TYPE REGISTER                      */
1869c06b6b69Smrg    /* XR51[1-0] or FR10[1:0] for ct65550 : PanelType,          */
1870c06b6b69Smrg    /* 0 = Single Panel Single Drive, 3 = Dual Panel Dual Drive */
1871c06b6b69Smrg    switch (tmp & 0x3) {
1872c06b6b69Smrg    case 0:
1873c06b6b69Smrg	if (xf86ReturnOptValBool(cPtr->Options, OPTION_STN, FALSE)) {
1874c06b6b69Smrg	    cPtr->PanelType |= ChipsSS;
1875c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "SS-STN probed\n");
1876c06b6b69Smrg	} else {
1877c06b6b69Smrg	    cPtr->PanelType |= ChipsTFT;
1878c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "TFT probed\n");
1879c06b6b69Smrg	}
1880c06b6b69Smrg	break;
1881c06b6b69Smrg    case 2:
1882c06b6b69Smrg	cPtr->PanelType |= ChipsDS;
1883c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "DS-STN probed\n");
1884c06b6b69Smrg    case 3:
1885c06b6b69Smrg	cPtr->PanelType |= ChipsDD;
1886c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "DD-STN probed\n");
1887c06b6b69Smrg	break;
1888c06b6b69Smrg    default:
1889c06b6b69Smrg	break;
1890c06b6b69Smrg    }
1891c06b6b69Smrg
1892c06b6b69Smrg    chipsSetPanelType(cPtr);
1893c06b6b69Smrg    from = X_PROBED;
1894c06b6b69Smrg    {
1895c06b6b69Smrg      Bool fp_mode;
1896c06b6b69Smrg      if (xf86GetOptValBool(cPtr->Options, OPTION_FP_MODE, &fp_mode)) {
1897c06b6b69Smrg	if (fp_mode) {
1898c06b6b69Smrg	  xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Forcing FP Mode on\n");
1899c06b6b69Smrg	  cPtr->PanelType |= ChipsLCD;
1900c06b6b69Smrg	} else {
1901c06b6b69Smrg	  xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Forcing FP Mode off\n");
1902c06b6b69Smrg	  cPtr->PanelType = ~ChipsLCD;
1903c06b6b69Smrg	}
1904c06b6b69Smrg	from = X_CONFIG;
1905c06b6b69Smrg      }
1906c06b6b69Smrg    }
1907c06b6b69Smrg    if ((cPtr->PanelType & ChipsLCD) && (cPtr->PanelType & ChipsCRT))
1908c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, from, "LCD/CRT\n");
1909c06b6b69Smrg    else if (cPtr->PanelType & ChipsLCD)
1910c06b6b69Smrg        xf86DrvMsg(pScrn->scrnIndex, from, "LCD\n");
1911c06b6b69Smrg    else if (cPtr->PanelType & ChipsCRT) {
1912c06b6b69Smrg        xf86DrvMsg(pScrn->scrnIndex, from, "CRT\n");
1913c06b6b69Smrg	/* monitor info */
1914c06b6b69Smrg#if 1
1915c06b6b69Smrg	cPtr->Monitor = chipsSetMonitor(pScrn);
1916c06b6b69Smrg#endif
1917c06b6b69Smrg    }
1918c06b6b69Smrg    /* screen size */
1919c06b6b69Smrg    /*
1920c06b6b69Smrg     * In LCD mode / dual mode we want to derive the timing values from
1921c06b6b69Smrg     * the ones preset by bios
1922c06b6b69Smrg     */
1923c06b6b69Smrg    if (cPtr->PanelType & ChipsLCD) {
1924c06b6b69Smrg
1925c06b6b69Smrg	/* for 65550 we only need H/VDisplay values for screen size */
1926c06b6b69Smrg	unsigned char fr25, tmp1;
1927c06b6b69Smrg#ifdef DEBUG
1928c06b6b69Smrg	unsigned char fr26;
1929c06b6b69Smrg	char tmp2;
1930c06b6b69Smrg#endif
1931c06b6b69Smrg 	fr25 = cPtr->readFR(cPtr, 0x25);
1932c06b6b69Smrg 	tmp = cPtr->readFR(cPtr, 0x20);
1933c06b6b69Smrg	Size->HDisplay = ((tmp + ((fr25 & 0x0F) << 8)) + 1) << 3;
1934c06b6b69Smrg 	tmp = cPtr->readFR(cPtr, 0x30);
1935c06b6b69Smrg 	tmp1 = cPtr->readFR(cPtr, 0x35);
1936c06b6b69Smrg	Size->VDisplay = ((tmp1 & 0x0F) << 8) + tmp + 1;
1937c06b6b69Smrg#ifdef DEBUG
1938c06b6b69Smrg 	tmp = cPtr->readFR(cPtr, 0x21);
1939c06b6b69Smrg	Size->HRetraceStart = ((tmp + ((fr25 & 0xF0) << 4)) + 1) << 3;
1940c06b6b69Smrg 	tmp1 = cPtr->readFR(cPtr, 0x22);
1941c06b6b69Smrg	tmp2 = (tmp1 & 0x1F) - (tmp & 0x3F);
1942c06b6b69Smrg	Size->HRetraceEnd = ((((tmp2 < 0) ? (tmp2 + 0x40) : tmp2) << 3)
1943c06b6b69Smrg			     + Size->HRetraceStart);
1944c06b6b69Smrg 	tmp = cPtr->readFR(cPtr, 0x23);
1945c06b6b69Smrg 	fr26 = cPtr->readFR(cPtr, 0x26);
1946c06b6b69Smrg	Size->HTotal = ((tmp + ((fr26 & 0x0F) << 8)) + 5) << 3;
1947c06b6b69Smrg	xf86ErrorF("x=%i, y=%i; xSync=%i, xSyncEnd=%i, xTotal=%i\n",
1948c06b6b69Smrg	       Size->HDisplay, Size->VDisplay,
1949c06b6b69Smrg	       Size->HRetraceStart,Size->HRetraceEnd,
1950c06b6b69Smrg	       Size->HTotal);
1951c06b6b69Smrg#endif
1952c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "Display Size: x=%i; y=%i\n",
1953c06b6b69Smrg		   Size->HDisplay, Size->VDisplay);
1954c06b6b69Smrg	/* Warn the user if the panel size has been overridden by
1955c06b6b69Smrg	 * the modeline values
1956c06b6b69Smrg	 */
1957c06b6b69Smrg	if (xf86ReturnOptValBool(cPtr->Options, OPTION_PANEL_SIZE, FALSE)) {
1958c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
1959c06b6b69Smrg		       "Display size overridden by modelines.\n");
1960c06b6b69Smrg	}
1961c06b6b69Smrg    }
1962c06b6b69Smrg
1963c06b6b69Smrg    /* Frame Buffer */                 /* for LCDs          */
1964c06b6b69Smrg    if (IS_STN(cPtr->PanelType)) {
1965c06b6b69Smrg	tmp = cPtr->readFR(cPtr, 0x1A); /*Frame Buffer Ctrl. */
1966c06b6b69Smrg	if (tmp & 1) {
1967c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "Frame Buffer used\n");
1968c06b6b69Smrg	    if (!(tmp & 0x80)) {
1969c06b6b69Smrg		/* Formula for calculating the size of the framebuffer. 3
1970c06b6b69Smrg		 * bits per pixel 10 pixels per 32 bit dword. If frame
1971c06b6b69Smrg		 * acceleration is enabled the size can be halved.
1972c06b6b69Smrg		 */
1973c06b6b69Smrg		cPtr->FrameBufferSize = ( Size->HDisplay *
1974c06b6b69Smrg				  Size->VDisplay / 5 ) * ((tmp & 2) ? 1 : 2);
1975c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
1976c06b6b69Smrg			   "Using embedded Frame Buffer, size %d bytes\n",
1977c06b6b69Smrg			   cPtr->FrameBufferSize);
1978c06b6b69Smrg	    } else
1979c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
1980c06b6b69Smrg			   "Using external Frame Buffer used\n");
1981c06b6b69Smrg	}
1982c06b6b69Smrg	if (tmp & 2)
1983c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
1984c06b6b69Smrg		       "Frame accelerator enabled\n");
1985c06b6b69Smrg    }
1986c06b6b69Smrg
1987c06b6b69Smrg    /* bus type */
1988c06b6b69Smrg    tmp = (cPtr->readXR(cPtr, 0x08)) & 1;
1989c06b6b69Smrg    if (tmp == 1) {	       /*PCI */
1990c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "PCI Bus\n");
1991c06b6b69Smrg	cPtr->Bus = ChipsPCI;
1992c06b6b69Smrg    } else {   /* XR08: Linear addressing base, not for PCI */
1993c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "VL Bus\n");
1994c06b6b69Smrg	cPtr->Bus = ChipsVLB;
1995c06b6b69Smrg    }
1996c06b6b69Smrg
1997c06b6b69Smrg    /* disable acceleration for 1 and 4 bpp */
1998c06b6b69Smrg    if (pScrn->bitsPerPixel < 8) {
1999c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
2000c06b6b69Smrg		   "Disabling acceleration for %d bpp\n", pScrn->bitsPerPixel);
2001c06b6b69Smrg	cPtr->Flags &= ~ChipsAccelSupport;
2002c06b6b69Smrg    }
2003c06b6b69Smrg
2004c06b6b69Smrg    /* Set the flags for Colour transparency. This is dependent
2005c06b6b69Smrg     * on the revision on the chip. Until exactly which chips
2006c06b6b69Smrg     * have this bug are found, only allow 8bpp Colour transparency */
2007c06b6b69Smrg    if ((pScrn->bitsPerPixel == 8) || ((cPtr->Chipset >= CHIPS_CT65555) &&
2008c06b6b69Smrg	    (pScrn->bitsPerPixel >= 8) && (pScrn->bitsPerPixel <= 24)))
2009c06b6b69Smrg        cPtr->Flags |= ChipsColorTransparency;
2010c06b6b69Smrg    else
2011c06b6b69Smrg        cPtr->Flags &= ~ChipsColorTransparency;
2012c06b6b69Smrg
2013c06b6b69Smrg    /* DAC info */
2014c06b6b69Smrg    if (!((cPtr->readXR(cPtr, 0xD0)) & 0x01))
2015c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "Internal DAC disabled\n");
2016c06b6b69Smrg
2017c06b6b69Smrg    /* MMIO address offset */
2018c06b6b69Smrg    cPtr->Regs32 = ChipsReg32HiQV;
2019c06b6b69Smrg
2020c06b6b69Smrg    /* sync reset ignored on this chipset */
2021c06b6b69Smrg    cPtr->SyncResetIgn = TRUE;   /* !! */
2022c06b6b69Smrg
2023c06b6b69Smrg    /* We use a programmable clock */
2024c06b6b69Smrg    pScrn->numClocks = 26;		/* Some number */
2025c06b6b69Smrg    pScrn->progClock = TRUE;
2026c06b6b69Smrg    cPtr->ClockType = HiQV_STYLE | TYPE_PROGRAMMABLE;
2027c06b6b69Smrg
2028c06b6b69Smrg    if (cPtr->pEnt->device->textClockFreq > 0) {
2029c06b6b69Smrg	SaveClk->Clock = cPtr->pEnt->device->textClockFreq;
2030c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2031c06b6b69Smrg		   "Using textclock freq: %7.3f.\n",
2032c06b6b69Smrg		   SaveClk->Clock/1000.0);
2033c06b6b69Smrg    } else
2034c06b6b69Smrg	SaveClk->Clock = 0;
2035c06b6b69Smrg
2036c06b6b69Smrg    xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "Using programmable clocks\n");
2037c06b6b69Smrg
2038c06b6b69Smrg    /* Set the maximum memory clock. */
2039c06b6b69Smrg    switch (cPtr->Chipset) {
2040c06b6b69Smrg    case CHIPS_CT65550:
2041c06b6b69Smrg	if (((cPtr->readXR(cPtr, 0x04)) & 0xF) < 6)
2042c06b6b69Smrg	    MemClk->Max = 38000; /* Revision A chips */
2043c06b6b69Smrg	else
2044c06b6b69Smrg	    MemClk->Max = 50000; /* Revision B chips */
2045c06b6b69Smrg	break;
2046c06b6b69Smrg    case CHIPS_CT65554:
2047c06b6b69Smrg    case CHIPS_CT65555:
2048c06b6b69Smrg    case CHIPS_CT68554:
2049c06b6b69Smrg	MemClk->Max = 55000;
2050c06b6b69Smrg	break;
2051c06b6b69Smrg    case CHIPS_CT69000:
2052c06b6b69Smrg	MemClk->Max = 83000;
2053c06b6b69Smrg	break;
2054c06b6b69Smrg    case CHIPS_CT69030:
2055c06b6b69Smrg	MemClk->Max = 100000;
2056c06b6b69Smrg	break;
2057c06b6b69Smrg    }
2058c06b6b69Smrg
2059c06b6b69Smrg    /* Probe the dot clocks */
2060c06b6b69Smrg    for (i = 0; i < 3; i++) {
2061c06b6b69Smrg      unsigned int N,M,PSN,P,VCO_D;
2062c06b6b69Smrg      int offset = i * 4;
2063c06b6b69Smrg
2064c06b6b69Smrg      tmp = cPtr->readXR(cPtr,0xC2 + offset);
2065c06b6b69Smrg      M = (cPtr->readXR(cPtr, 0xC0 + offset)
2066c06b6b69Smrg	   | (tmp & 0x03)) + 2;
2067c06b6b69Smrg      N = (cPtr->readXR(cPtr, 0xC1 + offset)
2068c06b6b69Smrg	| (( tmp >> 4) & 0x03)) + 2;
2069c06b6b69Smrg      tmp = cPtr->readXR(cPtr, 0xC3 + offset);
2070c06b6b69Smrg      PSN = (cPtr->Chipset == CHIPS_CT69000 || cPtr->Chipset == CHIPS_CT69030)
2071c06b6b69Smrg		? 1 : (((tmp & 0x1) ? 1 : 4) * ((tmp & 0x02) ? 5 : 1));
2072c06b6b69Smrg      VCO_D = ((tmp & 0x04) ? ((cPtr->Chipset == CHIPS_CT69000 ||
2073c06b6b69Smrg				cPtr->Chipset == CHIPS_CT69030) ? 1 : 16) : 4);
2074c06b6b69Smrg      P = ((tmp & 0x70) >> 4);
2075c06b6b69Smrg      Probed[i] = VCO_D * Fref / N;
2076c06b6b69Smrg      Probed[i] = Probed[i] * M / (PSN * (1 << P));
2077c06b6b69Smrg      Probed[i] = Probed[i] / 1000;
2078c06b6b69Smrg    }
2079c06b6b69Smrg    CRTclkI = (hwp->readMiscOut(hwp) >> 2) & 0x03;
2080c06b6b69Smrg    if (CRTclkI == 3) CRTclkI = 2;
2081c06b6b69Smrg    if (cPtr->Chipset == CHIPS_CT69030)
2082c06b6b69Smrg	FPclkI = (cPtr->readFR(cPtr, 0x01) >> 2) & 0x3;
2083c06b6b69Smrg    else
2084c06b6b69Smrg	FPclkI = (cPtr->readFR(cPtr, 0x03) >> 2) & 0x3;
2085c06b6b69Smrg    if (FPclkI == 3) FPclkI = 2;
2086c06b6b69Smrg    for (i = 0; i < 3; i++) {
2087c06b6b69Smrg      xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
2088c06b6b69Smrg		 "Dot clock %i: %7.3f MHz",i,
2089c06b6b69Smrg		 (float)(Probed[i])/1000.);
2090c06b6b69Smrg      if (FPclkI == i) xf86ErrorF(" FPclk");
2091c06b6b69Smrg      if (CRTclkI == i) xf86ErrorF(" CRTclk");
2092c06b6b69Smrg      xf86ErrorF("\n");
2093c06b6b69Smrg    }
2094c06b6b69Smrg    cPtr->FPclock = Probed[FPclkI];
2095c06b6b69Smrg    cPtr->FPclkInx = FPclkI;
2096c06b6b69Smrg    if (CRTclkI == FPclkI) {
2097c06b6b69Smrg      if (FPclkI == 2)
2098c06b6b69Smrg	CRTclkI = 1;
2099c06b6b69Smrg      else
2100c06b6b69Smrg	CRTclkI = 2;
2101c06b6b69Smrg    }
2102c06b6b69Smrg    cPtr->CRTclkInx = CRTclkI;
2103c06b6b69Smrg
2104c06b6b69Smrg
2105c06b6b69Smrg    /*
2106c06b6b69Smrg     * Some chips seem to dislike some clocks in one of the PLL's. Give
2107c06b6b69Smrg     * the user the oppurtunity to change it
2108c06b6b69Smrg     */
2109c06b6b69Smrg    if (xf86GetOptValInteger(cPtr->Options, OPTION_CRT_CLK_INDX, &indx)) {
2110c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Force CRT Clock index to %d\n",
2111c06b6b69Smrg		 indx);
2112c06b6b69Smrg	cPtr->CRTclkInx = indx;
2113c06b6b69Smrg
2114c06b6b69Smrg	if (xf86GetOptValInteger(cPtr->Options, OPTION_FP_CLK_INDX, &indx)) {
2115c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2116c06b6b69Smrg		       "Force FP Clock index to %d\n", indx);
2117c06b6b69Smrg	    cPtr->FPclkInx = indx;
2118c06b6b69Smrg	} else {
2119c06b6b69Smrg	    if (indx == cPtr->FPclkInx) {
2120c06b6b69Smrg		if (indx == 2)
2121c06b6b69Smrg		    cPtr->FPclkInx = 1;
2122c06b6b69Smrg		else
2123c06b6b69Smrg		    cPtr->FPclkInx = indx + 1;
2124c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2125c06b6b69Smrg			   "FP Clock index forced to %d\n", cPtr->FPclkInx);
2126c06b6b69Smrg	    }
2127c06b6b69Smrg	}
2128c06b6b69Smrg    } else if (xf86GetOptValInteger(cPtr->Options, OPTION_FP_CLK_INDX,
2129c06b6b69Smrg				    &indx)) {
2130c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2131c06b6b69Smrg		   "Force FP Clock index to %d\n", indx);
2132c06b6b69Smrg	cPtr->FPclkInx = indx;
2133c06b6b69Smrg	if (indx == cPtr->CRTclkInx) {
2134c06b6b69Smrg	    if (indx == 2)
2135c06b6b69Smrg		cPtr->CRTclkInx = 1;
2136c06b6b69Smrg	    else
2137c06b6b69Smrg		cPtr->CRTclkInx = indx + 1;
2138c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2139c06b6b69Smrg		       "CRT Clock index forced to %d\n", cPtr->CRTclkInx);
2140c06b6b69Smrg	}
2141c06b6b69Smrg    }
2142c06b6b69Smrg
2143c06b6b69Smrg
2144c06b6b69Smrg    /* Probe the memory clock currently in use */
2145c06b6b69Smrg    MemClk->xrCC = cPtr->readXR(cPtr, 0xCC);
2146c06b6b69Smrg    MemClk->M = (MemClk->xrCC  & 0x7F) + 2;
2147c06b6b69Smrg    MemClk->xrCD = cPtr->readXR(cPtr, 0xCD);
2148c06b6b69Smrg    MemClk->N = (MemClk->xrCD & 0x7F) + 2;
2149c06b6b69Smrg    MemClk->xrCE = cPtr->readXR(cPtr, 0xCE);
2150c06b6b69Smrg    MemClk->PSN = (MemClk->xrCE & 0x1) ? 1 : 4;
2151c06b6b69Smrg    MemClk->P = ((MemClk->xrCE & 0x70) >> 4);
2152c06b6b69Smrg    /* Be careful with the calculation of ProbeClk as it can overflow */
2153c06b6b69Smrg    MemClk->ProbedClk = 4 * Fref / MemClk->N;
2154c06b6b69Smrg    MemClk->ProbedClk = MemClk->ProbedClk * MemClk->M / (MemClk->PSN *
2155c06b6b69Smrg							 (1 << MemClk->P));
2156c06b6b69Smrg    MemClk->ProbedClk = MemClk->ProbedClk / 1000;
2157c06b6b69Smrg    MemClk->Clk = MemClk->ProbedClk;
2158c06b6b69Smrg
2159c06b6b69Smrg    if (xf86GetOptValFreq(cPtr->Options, OPTION_SET_MCLK, OPTUNITS_MHZ, &real)) {
2160c06b6b69Smrg	int mclk = (int)(real * 1000.0);
2161c06b6b69Smrg	if (mclk <= MemClk->Max) {
2162c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2163c06b6b69Smrg		       "Using memory clock of %7.3f MHz\n",
2164c06b6b69Smrg		       (float)(mclk/1000.));
2165c06b6b69Smrg
2166c06b6b69Smrg	    /* Only alter the memory clock if the desired memory clock differs
2167c06b6b69Smrg	     * by 50kHz from the one currently being used.
2168c06b6b69Smrg	     */
21692f9f5fecSjoerg	    if ((mclk - MemClk->ProbedClk) > 50U) {
2170c06b6b69Smrg		unsigned char vclk[3];
2171c06b6b69Smrg
2172c06b6b69Smrg		MemClk->Clk = mclk;
2173c06b6b69Smrg		chipsCalcClock(pScrn, MemClk->Clk, vclk);
2174c06b6b69Smrg		MemClk->M = vclk[1] + 2;
2175c06b6b69Smrg		MemClk->N = vclk[2] + 2;
2176c06b6b69Smrg		MemClk->P = (vclk[0] & 0x70) >> 4;
2177c06b6b69Smrg		MemClk->PSN = (vclk[0] & 0x1) ? 1 : 4;
2178c06b6b69Smrg		MemClk->xrCC = vclk[1];
2179c06b6b69Smrg		MemClk->xrCD = vclk[2];
2180c06b6b69Smrg		MemClk->xrCE = 0x80 || vclk[0];
2181c06b6b69Smrg	    }
2182c06b6b69Smrg	} else
2183c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
2184c06b6b69Smrg		       "Memory clock of %7.3f MHz exceeds limit of %7.3f MHz\n",
2185c06b6b69Smrg		       (float)(mclk/1000.),
2186c06b6b69Smrg		       (float)(MemClk->Max/1000.));
2187c06b6b69Smrg    } else
2188c06b6b69Smrg        xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
2189c06b6b69Smrg		   "Probed memory clock of %7.3f MHz\n",
2190c06b6b69Smrg		   (float)(MemClk->ProbedClk/1000.));
2191c06b6b69Smrg
2192c06b6b69Smrg    cPtr->ClockMulFactor = 1;
2193c06b6b69Smrg
2194c06b6b69Smrg    /* Set the min/max pixel clock */
2195c06b6b69Smrg    switch (cPtr->Chipset) {
2196c06b6b69Smrg    case CHIPS_CT69030:
2197c06b6b69Smrg	cPtr->MinClock = 3000;
2198c06b6b69Smrg	cPtr->MaxClock = 170000;
2199c06b6b69Smrg	break;
2200c06b6b69Smrg    case CHIPS_CT69000:
2201c06b6b69Smrg	cPtr->MinClock = 3000;
2202c06b6b69Smrg	cPtr->MaxClock = 135000;
2203c06b6b69Smrg	break;
2204c06b6b69Smrg    case CHIPS_CT68554:
2205c06b6b69Smrg    case CHIPS_CT65555:
2206c06b6b69Smrg	cPtr->MinClock = 1000;
2207c06b6b69Smrg	cPtr->MaxClock = 110000;
2208c06b6b69Smrg	break;
2209c06b6b69Smrg    case CHIPS_CT65554:
2210c06b6b69Smrg	cPtr->MinClock = 1000;
2211c06b6b69Smrg	cPtr->MaxClock = 95000;
2212c06b6b69Smrg	break;
2213c06b6b69Smrg    case CHIPS_CT65550:
2214c06b6b69Smrg	cPtr->MinClock = 1000;
2215c06b6b69Smrg	if (((cPtr->readXR(cPtr, 0x04)) & 0xF) < 6) {
2216c06b6b69Smrg   if ((cPtr->readFR(cPtr, 0x0A)) & 2) {
2217c06b6b69Smrg		/*5V Vcc */
2218c06b6b69Smrg		cPtr->MaxClock = 100000;
2219c06b6b69Smrg	    } else {
2220c06b6b69Smrg		/*3.3V Vcc */
2221c06b6b69Smrg		cPtr->MaxClock = 80000;
2222c06b6b69Smrg	    }
2223c06b6b69Smrg	} else
2224c06b6b69Smrg	    cPtr->MaxClock = 95000; /* Revision B */
2225c06b6b69Smrg	break;
2226c06b6b69Smrg    }
2227c06b6b69Smrg    xf86DrvMsg(pScrn->scrnIndex, X_DEFAULT, "Min pixel clock is %7.3f MHz\n",
2228c06b6b69Smrg	       (float)(cPtr->MinClock / 1000.));
2229c06b6b69Smrg
2230c06b6b69Smrg    /* Check if maxClock is limited by the MemClk. Only 70% to allow for */
2231c06b6b69Smrg    /* RAS/CAS. Extra byte per memory clock needed if framebuffer used   */
2232c06b6b69Smrg    /* Extra byte if the overlay plane is activated                      */
2233c06b6b69Smrg    /* If flag Chips64BitMemory is set assume a 64bitmemory interface,   */
2234c06b6b69Smrg    /* and 32bits on the others. Thus multiply by a suitable factor      */
2235c06b6b69Smrg    if (cPtr->Flags & Chips64BitMemory) {
2236c06b6b69Smrg	if (cPtr->FrameBufferSize && (cPtr->PanelType & ChipsLCD))
2237c06b6b69Smrg		cPtr->MaxClock = min(cPtr->MaxClock,
2238c06b6b69Smrg			     MemClk->Clk * 8 * 0.7 / (bytesPerPixel + 1));
2239c06b6b69Smrg	else
2240c06b6b69Smrg		cPtr->MaxClock = min(cPtr->MaxClock,
2241c06b6b69Smrg			     MemClk->Clk * 8 * 0.7 / bytesPerPixel);
2242c06b6b69Smrg    } else {
2243c06b6b69Smrg	if (cPtr->FrameBufferSize && (cPtr->PanelType & ChipsLCD))
2244c06b6b69Smrg		cPtr->MaxClock = min(cPtr->MaxClock,
2245c06b6b69Smrg			     MemClk->Clk * 4 * 0.7 / (bytesPerPixel + 1));
2246c06b6b69Smrg	else
2247c06b6b69Smrg		cPtr->MaxClock = min(cPtr->MaxClock,
2248c06b6b69Smrg			     MemClk->Clk * 4 * 0.7 / bytesPerPixel);
2249c06b6b69Smrg    }
2250c06b6b69Smrg
2251c06b6b69Smrg
2252c06b6b69Smrg
2253c06b6b69Smrg    if (cPtr->pEnt->device->dacSpeeds[0]) {
2254c06b6b69Smrg	int speed = 0;
2255c06b6b69Smrg	switch (pScrn->bitsPerPixel) {
2256c06b6b69Smrg	case 1:
2257c06b6b69Smrg	case 4:
2258c06b6b69Smrg	case 8:
2259c06b6b69Smrg	    speed = cPtr->pEnt->device->dacSpeeds[DAC_BPP8];
2260c06b6b69Smrg	    break;
2261c06b6b69Smrg	case 16:
2262c06b6b69Smrg	    speed = cPtr->pEnt->device->dacSpeeds[DAC_BPP16];
2263c06b6b69Smrg	    break;
2264c06b6b69Smrg	case 24:
2265c06b6b69Smrg	    speed = cPtr->pEnt->device->dacSpeeds[DAC_BPP24];
2266c06b6b69Smrg	    break;
2267c06b6b69Smrg	case 32:
2268c06b6b69Smrg	    speed = cPtr->pEnt->device->dacSpeeds[DAC_BPP32];
2269c06b6b69Smrg	    break;
2270c06b6b69Smrg	}
2271c06b6b69Smrg
2272c06b6b69Smrg	if (speed == 0)
2273c06b6b69Smrg	    speed = cPtr->pEnt->device->dacSpeeds[0];
2274c06b6b69Smrg	from = X_CONFIG;
2275c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2276c06b6b69Smrg		   "User max pixel clock of %7.3f MHz overrides %7.3f MHz limit\n",
2277c06b6b69Smrg		   (float)(speed / 1000.), (float)(cPtr->MaxClock / 1000.));
2278c06b6b69Smrg	cPtr->MaxClock = speed;
2279c06b6b69Smrg    } else {
2280c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
2281c06b6b69Smrg		   "Max pixel clock is %7.3f MHz\n",
2282c06b6b69Smrg		   (float)(cPtr->MaxClock / 1000.));
2283c06b6b69Smrg    }
2284c06b6b69Smrg    /*
2285c06b6b69Smrg     * Prepare the FPclock:
2286c06b6b69Smrg     *    if FPclock <= MaxClock : don't modify the FP clock.
2287c06b6b69Smrg     *    else set FPclock to 90% of MaxClock.
2288c06b6b69Smrg     */
2289c06b6b69Smrg    real = 0.;
2290c06b6b69Smrg    switch(bytesPerPixel) {
2291c06b6b69Smrg    case 1:
2292c06b6b69Smrg        if (xf86GetOptValFreq(cPtr->Options, OPTION_FP_CLOCK_8, OPTUNITS_MHZ, &real))
2293c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2294c06b6b69Smrg		       "FP clock %7.3f MHz requested\n",real);
2295c06b6b69Smrg	break;
2296c06b6b69Smrg    case 2:
2297c06b6b69Smrg        if (xf86GetOptValFreq(cPtr->Options, OPTION_FP_CLOCK_16, OPTUNITS_MHZ, &real))
2298c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2299c06b6b69Smrg		       "FP clock %7.3f MHz requested\n",real);
2300c06b6b69Smrg	break;
2301c06b6b69Smrg    case 3:
2302c06b6b69Smrg        if (xf86GetOptValFreq(cPtr->Options, OPTION_FP_CLOCK_24, OPTUNITS_MHZ, &real))
2303c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2304c06b6b69Smrg		       "FP clock %7.3f MHz requested\n",real);
2305c06b6b69Smrg	break;
2306c06b6b69Smrg    case 4:
2307c06b6b69Smrg        if (xf86GetOptValFreq(cPtr->Options, OPTION_FP_CLOCK_32, OPTUNITS_MHZ, &real))
2308c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2309c06b6b69Smrg		       "FP clock %7.3f MHz requested\n",real);
2310c06b6b69Smrg	break;
2311c06b6b69Smrg    }
2312c06b6b69Smrg    val = (int) (real * 1000.);
2313c06b6b69Smrg    if (val && val >= cPtr->MinClock && val <= cPtr->MaxClock)
2314c06b6b69Smrg      cPtr->FPclock = val;
2315c06b6b69Smrg    else if (cPtr->FPclock > cPtr->MaxClock)
2316c06b6b69Smrg        cPtr->FPclock = (int)((float)cPtr->MaxClock * 0.9);
2317c06b6b69Smrg    else
2318c06b6b69Smrg        cPtr->FPclock = 0; /* special value */
2319c06b6b69Smrg    cPtr->FPClkModified = FALSE;
2320c06b6b69Smrg    if (cPtr->FPclock)
2321c06b6b69Smrg        xf86DrvMsg(pScrn->scrnIndex, X_INFO,
2322c06b6b69Smrg		   "FP clock set to %7.3f MHz\n",
2323c06b6b69Smrg		   (float)(cPtr->FPclock / 1000.));
2324c06b6b69Smrg
23254cac844dSmacallan#if defined(__arm__) && defined(__NetBSD__)
2326c06b6b69Smrg    ChipsPALMode.next = pScrn->monitor->Modes;
2327c06b6b69Smrg    pScrn->monitor->Modes = &ChipsNTSCMode;
2328c06b6b69Smrg#endif
2329c06b6b69Smrg
2330c06b6b69Smrg
2331c06b6b69Smrg    if (cPtr->Flags & ChipsDualChannelSupport) {
2332c06b6b69Smrg	if (xf86IsEntityShared(pScrn->entityList[0])) {
2333c06b6b69Smrg	    if (cPtr->SecondCrtc == TRUE) {
2334c06b6b69Smrg		cPtrEnt->slaveActive = FALSE;
2335c06b6b69Smrg	    } else {
2336c06b6b69Smrg		cPtrEnt->masterActive = FALSE;
2337c06b6b69Smrg	    }
2338c06b6b69Smrg	}
2339c06b6b69Smrg	/* Put IOSS/MSS back to normal */
2340c06b6b69Smrg	cPtr->writeIOSS(cPtr, cPtr->storeIOSS);
2341c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, cPtr->storeMSS);
2342c06b6b69Smrg
2343c06b6b69Smrg	xf86SetPrimInitDone(pScrn->entityList[0]);
2344c06b6b69Smrg    }
2345c06b6b69Smrg
2346c06b6b69Smrg    return TRUE;
2347c06b6b69Smrg}
2348c06b6b69Smrg
2349c06b6b69Smrgstatic Bool
2350c06b6b69SmrgchipsPreInitWingine(ScrnInfoPtr pScrn, int flags)
2351c06b6b69Smrg{
2352c06b6b69Smrg    int i, bytesPerPixel, NoClocks = 0;
2353c06b6b69Smrg    unsigned char tmp;
2354c06b6b69Smrg    MessageType from;
2355c06b6b69Smrg    vgaHWPtr hwp;
2356c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
2357c06b6b69Smrg    CHIPSClockPtr SaveClk = &(cPtr->SavedReg.Clock);
2358c06b6b69Smrg    Bool useLinear = FALSE;
2359c06b6b69Smrg    char *s;
2360a349cb8cSmrg#ifndef XSERVER_LIBPCIACCESS
2361c06b6b69Smrg    resRange linearRes[] = { {ResExcMemBlock|ResBios|ResBus,0,0},_END };
2362a349cb8cSmrg#endif
2363c06b6b69Smrg
2364c06b6b69Smrg    /* Set pScrn->monitor */
2365c06b6b69Smrg    pScrn->monitor = pScrn->confScreen->monitor;
2366c06b6b69Smrg
2367c06b6b69Smrg    if (cPtr->Flags & ChipsHDepthSupport)
2368c06b6b69Smrg	i = xf86SetDepthBpp(pScrn, 0, 0, 0, Support24bppFb |
2369c06b6b69Smrg				SupportConvert32to24 | PreferConvert32to24);
2370c06b6b69Smrg    else
2371c06b6b69Smrg	i = xf86SetDepthBpp(pScrn, 8, 0, 0, NoDepth24Support);
2372c06b6b69Smrg
2373c06b6b69Smrg    if (!i)
2374c06b6b69Smrg	return FALSE;
2375c06b6b69Smrg    else {
2376c06b6b69Smrg	/* Check that the returned depth is one we support */
2377c06b6b69Smrg	switch (pScrn->depth) {
2378c06b6b69Smrg	case 1:
2379c06b6b69Smrg	case 4:
2380c06b6b69Smrg	case 8:
2381c06b6b69Smrg	    /* OK */
2382c06b6b69Smrg	    break;
2383c06b6b69Smrg	case 15:
2384c06b6b69Smrg	case 16:
2385c06b6b69Smrg	case 24:
2386c06b6b69Smrg	    if (cPtr->Flags & ChipsHDepthSupport)
2387c06b6b69Smrg		break; /* OK */
2388c06b6b69Smrg	    /* fall through */
2389c06b6b69Smrg	default:
2390c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
2391c06b6b69Smrg		       "Given depth (%d) is not supported by this driver\n",
2392c06b6b69Smrg		       pScrn->depth);
2393c06b6b69Smrg	    return FALSE;
2394c06b6b69Smrg	}
2395c06b6b69Smrg    }
2396c06b6b69Smrg
2397c06b6b69Smrg    xf86PrintDepthBpp(pScrn);
2398c06b6b69Smrg
2399c06b6b69Smrg    /* Get the depth24 pixmap format */
2400c06b6b69Smrg    if (pScrn->depth == 24 && pix24bpp == 0)
2401c06b6b69Smrg	pix24bpp = xf86GetBppFromDepth(pScrn, 24);
2402c06b6b69Smrg
2403c06b6b69Smrg    /*
2404c06b6b69Smrg     * Allocate a vgaHWRec, this must happen after xf86SetDepthBpp for 1bpp
2405c06b6b69Smrg     */
2406c06b6b69Smrg    if (!vgaHWGetHWRec(pScrn))
2407c06b6b69Smrg        return FALSE;
2408c06b6b69Smrg
2409c06b6b69Smrg    hwp = VGAHWPTR(pScrn);
2410c06b6b69Smrg    vgaHWGetIOBase(hwp);
2411c06b6b69Smrg
2412c06b6b69Smrg    /*
2413c06b6b69Smrg     * This must happen after pScrn->display has been set because
2414c06b6b69Smrg     * xf86SetWeight references it.
2415c06b6b69Smrg     */
2416c06b6b69Smrg    if (pScrn->depth > 8) {
2417c06b6b69Smrg	/* The defaults are OK for us */
2418c06b6b69Smrg	rgb zeros = {0, 0, 0};
2419c06b6b69Smrg
2420c06b6b69Smrg	if (!xf86SetWeight(pScrn, zeros, zeros)) {
2421c06b6b69Smrg	    return FALSE;
2422c06b6b69Smrg	} else {
2423c06b6b69Smrg	    /* XXX check that weight returned is supported */
2424c06b6b69Smrg            ;
2425c06b6b69Smrg        }
2426c06b6b69Smrg    }
2427c06b6b69Smrg
2428c06b6b69Smrg    if (!xf86SetDefaultVisual(pScrn, -1))
2429c06b6b69Smrg	return FALSE;
2430c06b6b69Smrg
2431c06b6b69Smrg    /* The gamma fields must be initialised when using the new cmap code */
2432c06b6b69Smrg    if (pScrn->depth > 1) {
2433c06b6b69Smrg	Gamma zeros = {0.0, 0.0, 0.0};
2434c06b6b69Smrg
2435c06b6b69Smrg	if (!xf86SetGamma(pScrn, zeros))
2436c06b6b69Smrg	    return FALSE;
2437c06b6b69Smrg    }
2438c06b6b69Smrg
2439c06b6b69Smrg    /* Store register values that might be messed up by a suspend resume */
2440c06b6b69Smrg    /* Do this early as some of the other code in PreInit relies on it   */
2441c06b6b69Smrg    cPtr->SuspendHack.xr02 = (cPtr->readXR(cPtr, 0x02)) & 0x18;
2442c06b6b69Smrg    cPtr->SuspendHack.xr03 = (cPtr->readXR(cPtr, 0x03)) & 0x0A;
2443c06b6b69Smrg    cPtr->SuspendHack.xr14 = (cPtr->readXR(cPtr, 0x14)) & 0x20;
2444c06b6b69Smrg    cPtr->SuspendHack.xr15 = cPtr->readXR(cPtr, 0x15);
2445c06b6b69Smrg
2446c06b6b69Smrg    cPtr->SuspendHack.vgaIOBaseFlag = ((hwp->readMiscOut(hwp)) & 0x01);
2447c06b6b69Smrg    cPtr->IOBase = (unsigned int)(cPtr->SuspendHack.vgaIOBaseFlag ?
2448c06b6b69Smrg				  0x3D0 : 0x3B0);
2449c06b6b69Smrg
2450c06b6b69Smrg    bytesPerPixel = max(1, pScrn->bitsPerPixel >> 3);
2451c06b6b69Smrg
2452c06b6b69Smrg    /* Collect all of the relevant option flags (fill in pScrn->options) */
2453c06b6b69Smrg    xf86CollectOptions(pScrn, NULL);
2454c06b6b69Smrg
2455c06b6b69Smrg    /* Process the options */
24568e91ec4dSmrg    if (!(cPtr->Options = malloc(sizeof(ChipsWingineOptions))))
2457c06b6b69Smrg	return FALSE;
2458c06b6b69Smrg    memcpy(cPtr->Options, ChipsWingineOptions, sizeof(ChipsWingineOptions));
2459c06b6b69Smrg    xf86ProcessOptions(pScrn->scrnIndex, pScrn->options, cPtr->Options);
2460c06b6b69Smrg
2461c06b6b69Smrg    /* Set the bits per RGB */
2462c06b6b69Smrg    if (pScrn->depth > 1) {
2463c06b6b69Smrg	/* Default to 6, is this right?? */
2464c06b6b69Smrg	pScrn->rgbBits = 6;
2465c06b6b69Smrg#if 0
2466c06b6b69Smrg	if (xf86GetOptValInteger(cPtr->Options, OPTION_RGB_BITS,
2467c06b6b69Smrg				 &pScrn->rgbBits)) {
2468c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Bits per RGB set to %d\n",
2469c06b6b69Smrg		       pScrn->rgbBits);
2470c06b6b69Smrg	}
2471c06b6b69Smrg#endif
2472c06b6b69Smrg    }
2473c06b6b69Smrg    if ((cPtr->Flags & ChipsAccelSupport) &&
2474c06b6b69Smrg	    (xf86ReturnOptValBool(cPtr->Options, OPTION_NOACCEL, FALSE))) {
2475c06b6b69Smrg	cPtr->Flags &= ~ChipsAccelSupport;
2476c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Acceleration disabled\n");
2477c06b6b69Smrg    }
2478c06b6b69Smrg
2479c06b6b69Smrg    from = X_DEFAULT;
2480c06b6b69Smrg    if (pScrn->bitsPerPixel < 8) {
2481c06b6b69Smrg	/* Default to SW cursor for 1/4 bpp */
2482c06b6b69Smrg	cPtr->Accel.UseHWCursor = FALSE;
2483c06b6b69Smrg    } else {
2484c06b6b69Smrg	cPtr->Accel.UseHWCursor = TRUE;
2485c06b6b69Smrg    }
2486c06b6b69Smrg    if (xf86GetOptValBool(cPtr->Options, OPTION_HW_CURSOR,
2487c06b6b69Smrg			  &cPtr->Accel.UseHWCursor))
2488c06b6b69Smrg	from = X_CONFIG;
2489c06b6b69Smrg    if (xf86GetOptValBool(cPtr->Options, OPTION_SW_CURSOR,
2490c06b6b69Smrg			  &cPtr->Accel.UseHWCursor)) {
2491c06b6b69Smrg	from = X_CONFIG;
2492c06b6b69Smrg	cPtr->Accel.UseHWCursor = !cPtr->Accel.UseHWCursor;
2493c06b6b69Smrg    }
2494c06b6b69Smrg    xf86DrvMsg(pScrn->scrnIndex, from, "Using %s cursor\n",
2495c06b6b69Smrg	       (cPtr->Accel.UseHWCursor) ? "HW" : "SW");
2496c06b6b69Smrg
2497c06b6b69Smrg    /* memory size */
2498c06b6b69Smrg    if (cPtr->pEnt->device->videoRam != 0) {
2499c06b6b69Smrg	pScrn->videoRam = cPtr->pEnt->device->videoRam;
2500c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "VideoRAM: %d kByte\n",
2501c06b6b69Smrg               pScrn->videoRam);
2502c06b6b69Smrg    } else {
2503c06b6b69Smrg	/* not given, probe it    */
2504c06b6b69Smrg	/* XR0F: Software flags 0 */
2505c06b6b69Smrg	/* bit 1-0: memory size   */
2506c06b6b69Smrg	/*          0: 256 kB     */
2507c06b6b69Smrg	/*          1: 512 kB     */
2508c06b6b69Smrg	/*          2: 1024 kB    */
2509c06b6b69Smrg	/*          3: 1024 kB    */
2510c06b6b69Smrg
2511c06b6b69Smrg	switch ((cPtr->readXR(cPtr, 0x0F)) & 3) {
2512c06b6b69Smrg	case 0:
2513c06b6b69Smrg	    pScrn->videoRam = 256;
2514c06b6b69Smrg	    break;
2515c06b6b69Smrg	case 1:
2516c06b6b69Smrg	    pScrn->videoRam = 512;
2517c06b6b69Smrg	    break;
2518c06b6b69Smrg	case 2:
2519c06b6b69Smrg	    pScrn->videoRam = 1024;
2520c06b6b69Smrg	    break;
2521c06b6b69Smrg	case 3:
2522c06b6b69Smrg	    pScrn->videoRam = 2048;
2523c06b6b69Smrg	    break;
2524c06b6b69Smrg	}
2525c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "VideoRAM: %d kByte\n",
2526c06b6b69Smrg               pScrn->videoRam);
2527c06b6b69Smrg    }
2528c06b6b69Smrg    cPtr->FbMapSize = pScrn->videoRam * 1024;
2529c06b6b69Smrg
2530c06b6b69Smrg    /* Default to nonlinear for < 8bpp and linear for >= 8bpp. */
2531c06b6b69Smrg    if (cPtr->Flags & ChipsLinearSupport) useLinear = TRUE;
2532c06b6b69Smrg    if (pScrn->bitsPerPixel < 8) {
2533c06b6b69Smrg	if (!xf86ReturnOptValBool(cPtr->Options, OPTION_LINEAR, FALSE)) {
2534c06b6b69Smrg	    useLinear = FALSE;
2535c06b6b69Smrg	    from = X_CONFIG;
2536c06b6b69Smrg	}
2537c06b6b69Smrg    } else if (!xf86ReturnOptValBool(cPtr->Options, OPTION_LINEAR, TRUE)) {
2538c06b6b69Smrg	useLinear = FALSE;
2539c06b6b69Smrg	from = X_CONFIG;
2540c06b6b69Smrg    }
2541c06b6b69Smrg
2542f44ff811Smrg#ifndef HAVE_ISA
2543f44ff811Smrg    if (!(cPtr->Flags & ChipsLinearSupport)) {
2544f44ff811Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "Linear framebuffer required\n");
2545f44ff811Smrg	return FALSE;
2546f44ff811Smrg    }
2547f44ff811Smrg#endif
2548f44ff811Smrg
2549c06b6b69Smrg    /* linear base */
2550c06b6b69Smrg    if (useLinear) {
2551c06b6b69Smrg	unsigned char mask = 0xF8;
2552c06b6b69Smrg	if (pScrn->videoRam == 1024)
2553c06b6b69Smrg	    mask = 0xF0;
2554c06b6b69Smrg	else if (pScrn->videoRam == 2048)
2555c06b6b69Smrg	    mask = 0xE0;
2556c06b6b69Smrg	if (cPtr->pEnt->device->MemBase) {
2557c06b6b69Smrg	    cPtr->FbAddress = cPtr->pEnt->device->MemBase
2558c06b6b69Smrg		& ((0xFF << 24) | (mask << 16));
2559c06b6b69Smrg	    from = X_CONFIG;
2560c06b6b69Smrg	} else {
2561c06b6b69Smrg	    cPtr->FbAddress = ((0xFF & (cPtr->readXR(cPtr, 0x09))) << 24);
2562c06b6b69Smrg	    cPtr->FbAddress |= ((mask  & (cPtr->readXR(cPtr, 0x08))) << 16);
2563c06b6b69Smrg	    from = X_PROBED;
2564c06b6b69Smrg	}
2565a349cb8cSmrg#ifndef XSERVER_LIBPCIACCESS
2566c06b6b69Smrg	linearRes[0].rBegin = cPtr->FbAddress;
2567c06b6b69Smrg	linearRes[0].rEnd = cPtr->FbAddress + 0x800000;
2568c06b6b69Smrg	if (xf86RegisterResources(cPtr->pEnt->index,linearRes,ResNone)) {
2569c06b6b69Smrg	    useLinear = FALSE;
2570c06b6b69Smrg	    from = X_PROBED;
2571c06b6b69Smrg	}
2572a349cb8cSmrg#endif
2573c06b6b69Smrg    }
2574c06b6b69Smrg
2575c06b6b69Smrg    if (useLinear) {
2576c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2577c06b6b69Smrg		   "Enabling linear addressing\n");
2578c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, from,
2579c06b6b69Smrg		   "base address is set at 0x%lX.\n", cPtr->FbAddress);
2580c06b6b69Smrg	if (xf86ReturnOptValBool(cPtr->Options, OPTION_MMIO, FALSE) &&
2581c06b6b69Smrg	    (cPtr->Flags & ChipsMMIOSupport)) {
2582c06b6b69Smrg	    cPtr->UseMMIO = TRUE;
2583c06b6b69Smrg	    cPtr->IOAddress = cPtr->FbAddress + 0x200000L;
2584c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Enabling MMIO\n");
2585c06b6b69Smrg	}
2586c06b6b69Smrg    } else {
2587c06b6b69Smrg	if (cPtr->Flags & ChipsLinearSupport)
2588c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, from,
2589c06b6b69Smrg		       "Disabling linear addressing\n");
2590c06b6b69Smrg	cPtr->Flags &= ~ChipsLinearSupport;
2591c06b6b69Smrg    }
2592c06b6b69Smrg
2593c06b6b69Smrg    if ((s = xf86GetOptValString(cPtr->Options, OPTION_ROTATE))
2594c06b6b69Smrg	|| xf86ReturnOptValBool(cPtr->Options, OPTION_SHADOW_FB, FALSE)) {
2595c06b6b69Smrg	if (!(cPtr->Flags & ChipsLinearSupport)) {
2596c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
2597c06b6b69Smrg		    "Option \"ShadowFB\" ignored. Not supported without linear addressing\n");
2598c06b6b69Smrg	} else if (pScrn->depth < 8) {
2599c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
2600c06b6b69Smrg		    "Option \"ShadowFB\" ignored. Not supported at this depth.\n");
2601c06b6b69Smrg	} else {
2602c06b6b69Smrg	    cPtr->Rotate = 0;
2603c06b6b69Smrg	    if (s) {
2604c06b6b69Smrg		if(!xf86NameCmp(s, "CW")) {
2605c06b6b69Smrg		    /* accel is disabled below for shadowFB */
2606c06b6b69Smrg		    cPtr->Flags |= ChipsShadowFB;
2607c06b6b69Smrg		    cPtr->Rotate = 1;
2608c06b6b69Smrg		    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2609c06b6b69Smrg			       "Rotating screen clockwise\n");
2610c06b6b69Smrg		} else if(!xf86NameCmp(s, "CCW")) {
2611c06b6b69Smrg		    cPtr->Flags |= ChipsShadowFB;
2612c06b6b69Smrg		    cPtr->Rotate = -1;
2613c06b6b69Smrg		    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,  "Rotating screen"
2614c06b6b69Smrg			       "counter clockwise\n");
2615c06b6b69Smrg		} else {
2616c06b6b69Smrg		    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "\"%s\" is not a valid"
2617c06b6b69Smrg			       "value for Option \"Rotate\"\n", s);
2618c06b6b69Smrg		    xf86DrvMsg(pScrn->scrnIndex, X_INFO,
2619c06b6b69Smrg			       "Valid options are \"CW\" or \"CCW\"\n");
2620c06b6b69Smrg		}
2621c06b6b69Smrg	    } else {
2622c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2623c06b6b69Smrg			   "Using \"Shadow Framebuffer\"\n");
2624c06b6b69Smrg		cPtr->Flags |= ChipsShadowFB;
2625c06b6b69Smrg	    }
2626c06b6b69Smrg	}
2627c06b6b69Smrg    }
2628c06b6b69Smrg    if (cPtr->Flags & ChipsShadowFB) {
2629c06b6b69Smrg	if (cPtr->Flags & ChipsAccelSupport) {
2630c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
2631c06b6b69Smrg		"HW acceleration is not supported with shadow fb\n");
2632c06b6b69Smrg	    cPtr->Flags &= ~ChipsAccelSupport;
2633c06b6b69Smrg	}
2634c06b6b69Smrg	if (cPtr->Rotate && cPtr->Accel.UseHWCursor) {
2635c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
2636c06b6b69Smrg		"HW cursor is not supported with rotate\n");
2637c06b6b69Smrg	    cPtr->Accel.UseHWCursor = FALSE;
2638c06b6b69Smrg	}
2639c06b6b69Smrg    }
2640c06b6b69Smrg
2641c06b6b69Smrg    cPtr->PanelType |= ChipsCRT;
2642c06b6b69Smrg    xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "CRT\n");
2643c06b6b69Smrg
2644c06b6b69Smrg    /* monitor info */
2645c06b6b69Smrg    cPtr->Monitor = chipsSetMonitor(pScrn);
2646c06b6b69Smrg
2647c06b6b69Smrg    /* bus type */
2648c06b6b69Smrg    tmp = cPtr->readXR(cPtr, 0x01) & 3;
2649c06b6b69Smrg    switch (tmp) {
2650c06b6b69Smrg    case 0:
2651c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "ISA Bus\n");
2652c06b6b69Smrg	cPtr->Bus = ChipsISA;
2653c06b6b69Smrg	break;
2654c06b6b69Smrg    case 3:
2655c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "VL Bus\n");
2656c06b6b69Smrg	cPtr->Bus = ChipsVLB;
2657c06b6b69Smrg	break;
2658c06b6b69Smrg    default:
2659c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "Unknown Bus\n");
2660c06b6b69Smrg	cPtr->Bus = ChipsUnknown;
2661c06b6b69Smrg	break;
2662c06b6b69Smrg    }
2663c06b6b69Smrg
2664c06b6b69Smrg    /* disable acceleration for 1 and 4 bpp */
2665c06b6b69Smrg    if (pScrn->bitsPerPixel < 8) {
2666c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
2667c06b6b69Smrg		 "Disabling acceleration for %d bpp\n", pScrn->bitsPerPixel);
2668c06b6b69Smrg	cPtr->Flags &= ~ChipsAccelSupport;
2669c06b6b69Smrg    }
2670c06b6b69Smrg
2671c06b6b69Smrg    /* 32bit register address offsets */
2672c06b6b69Smrg    if ((cPtr->Flags & ChipsAccelSupport) ||
2673c06b6b69Smrg	    (cPtr->Accel.UseHWCursor)) {
2674c06b6b69Smrg	cPtr->Regs32 = xnfalloc(sizeof(ChipsReg32));
2675c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x07);
2676c06b6b69Smrg	for( i = 0; i < (sizeof(ChipsReg32) / sizeof(ChipsReg32[0])); i++) {
2677c06b6b69Smrg	    cPtr->Regs32[i] =  ((ChipsReg32[i] & 0x7E03)) | ((tmp & 0x80)
2678c06b6b69Smrg		<< 8)| ((tmp & 0x7F) << 2);
2679c06b6b69Smrg#ifdef DEBUG
2680c06b6b69Smrg	    ErrorF("DR[%X] = %X\n",i,cPtr->Regs32[i]);
2681c06b6b69Smrg#endif
2682c06b6b69Smrg	}
2683a349cb8cSmrg#ifndef XSERVER_LIBPCIACCESS
2684c06b6b69Smrg	linearRes[0].type = ResExcIoSparse | ResBios | ResBus;
2685c06b6b69Smrg	linearRes[0].rBase = cPtr->Regs32[0];
2686c06b6b69Smrg	linearRes[0].rMask = 0x83FC;
2687c06b6b69Smrg	if (xf86RegisterResources(cPtr->pEnt->index,linearRes,ResNone)) {
2688c06b6b69Smrg	    if (cPtr->Flags & ChipsAccelSupport) {
2689c06b6b69Smrg		cPtr->Flags &= ~ChipsAccelSupport;
2690c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
2691c06b6b69Smrg			   "Cannot allocate IO registers: "
2692c06b6b69Smrg			   "Disabling acceleration\n");
2693c06b6b69Smrg	    }
2694c06b6b69Smrg	    if (cPtr->Accel.UseHWCursor) {
2695c06b6b69Smrg		cPtr->Accel.UseHWCursor = FALSE;
2696c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
2697c06b6b69Smrg			   "Cannot allocate IO registers: "
2698c06b6b69Smrg			   "Disabling HWCursor\n");
2699c06b6b69Smrg	    }
2700c06b6b69Smrg	}
2701a349cb8cSmrg#endif
2702c06b6b69Smrg    }
2703c06b6b69Smrg
2704c06b6b69Smrg    cPtr->ClockMulFactor = ((pScrn->bitsPerPixel >= 8) ? bytesPerPixel : 1);
2705c06b6b69Smrg    if (cPtr->ClockMulFactor != 1)
2706c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
2707c06b6b69Smrg	       "Clocks scaled by %d\n", cPtr->ClockMulFactor);
2708c06b6b69Smrg
2709c06b6b69Smrg    /* Clock type */
2710c06b6b69Smrg    switch (cPtr->Chipset) {
2711c06b6b69Smrg    case CHIPS_CT64200:
2712c06b6b69Smrg	NoClocks = 4;
2713c06b6b69Smrg	cPtr->ClockType = WINGINE_1_STYLE | TYPE_HW;
2714c06b6b69Smrg	break;
2715c06b6b69Smrg    default:
2716c06b6b69Smrg	if (!((cPtr->readXR(cPtr, 0x01)) & 0x10)) {
2717c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
2718c06b6b69Smrg		       "Using external clock generator\n");
2719c06b6b69Smrg	    NoClocks = 4;
2720c06b6b69Smrg	    cPtr->ClockType = WINGINE_1_STYLE | TYPE_HW;
2721c06b6b69Smrg	} else {
2722c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
2723c06b6b69Smrg		       "Using internal clock generator\n");
2724c06b6b69Smrg	    if (xf86ReturnOptValBool(cPtr->Options, OPTION_HW_CLKS, FALSE)) {
2725c06b6b69Smrg		NoClocks = 3;
2726c06b6b69Smrg		cPtr->ClockType = WINGINE_2_STYLE | TYPE_HW;
2727c06b6b69Smrg	    } else {
2728c06b6b69Smrg		NoClocks = 26; /* some number */
2729c06b6b69Smrg		cPtr->ClockType = WINGINE_2_STYLE | TYPE_PROGRAMMABLE;
2730c06b6b69Smrg		pScrn->progClock = TRUE;
2731c06b6b69Smrg	    }
2732c06b6b69Smrg	}
2733c06b6b69Smrg    }
2734c06b6b69Smrg
2735c06b6b69Smrg    if (cPtr->ClockType & TYPE_PROGRAMMABLE) {
2736c06b6b69Smrg	pScrn->numClocks = NoClocks;
2737c06b6b69Smrg	if(cPtr->pEnt->device->textClockFreq > 0) {
2738c06b6b69Smrg	    SaveClk->Clock = cPtr->pEnt->device->textClockFreq;
2739c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2740c06b6b69Smrg		       "Using textclock freq: %7.3f.\n",
2741c06b6b69Smrg		       SaveClk->Clock/1000.0);
2742c06b6b69Smrg	} else
2743c06b6b69Smrg	   SaveClk->Clock = CRT_TEXT_CLK_FREQ;
2744c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "Using programmable clocks\n");
2745c06b6b69Smrg    } else {  /* TYPE_PROGRAMMABLE */
2746c06b6b69Smrg	SaveClk->Clock = chipsGetHWClock(pScrn);
2747c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Using textclock clock %i.\n",
2748c06b6b69Smrg	       SaveClk->Clock);
2749c06b6b69Smrg	if (!cPtr->pEnt->device->numclocks) {
2750c06b6b69Smrg	    pScrn->numClocks = NoClocks;
2751c06b6b69Smrg	    xf86GetClocks(pScrn, NoClocks, chipsClockSelect,
2752c06b6b69Smrg			  chipsProtect, chipsBlankScreen,
2753c06b6b69Smrg			  cPtr->IOBase + 0x0A, 0x08, 1, 28322);
2754c06b6b69Smrg	    from = X_PROBED;
2755c06b6b69Smrg	} else {
2756c06b6b69Smrg	    pScrn->numClocks = cPtr->pEnt->device->numclocks;
2757c06b6b69Smrg	    if (pScrn->numClocks > NoClocks) {
2758c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2759c06b6b69Smrg			   "Too many Clocks specified in configuration file.\n");
2760c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2761c06b6b69Smrg			   "\t\tAt most %d clocks may be specified\n", NoClocks);
2762c06b6b69Smrg		pScrn->numClocks= NoClocks;
2763c06b6b69Smrg	    }
2764c06b6b69Smrg	    for (i = 0; i < pScrn->numClocks; i++)
2765c06b6b69Smrg		pScrn->clock[i] = cPtr->pEnt->device->clock[i];
2766c06b6b69Smrg	    from = X_CONFIG;
2767c06b6b69Smrg	}
2768c06b6b69Smrg	xf86ShowClocks(pScrn, from);
2769c06b6b69Smrg    }
2770c06b6b69Smrg
2771c06b6b69Smrg    /* Set the min pixel clock */
2772c06b6b69Smrg    /* XXX Guess, need to check this */
2773c06b6b69Smrg    cPtr->MinClock = 11000 / cPtr->ClockMulFactor;
2774c06b6b69Smrg    xf86DrvMsg(pScrn->scrnIndex, X_DEFAULT, "Min pixel clock is %7.3f MHz\n",
2775c06b6b69Smrg	       (float)(cPtr->MinClock / 1000.));
2776c06b6b69Smrg    /* maximal clock */
2777c06b6b69Smrg    switch (cPtr->Chipset) {
2778c06b6b69Smrg    case CHIPS_CT64200:
2779c06b6b69Smrg	cPtr->MaxClock = 80000 / cPtr->ClockMulFactor;
2780c06b6b69Smrg	break;
2781c06b6b69Smrg    case CHIPS_CT64300:
2782c06b6b69Smrg	cPtr->MaxClock = 85000 / cPtr->ClockMulFactor;
2783c06b6b69Smrg	break;
2784c06b6b69Smrg    }
2785c06b6b69Smrg
2786c06b6b69Smrg    if (cPtr->pEnt->device->dacSpeeds[0]) {
2787c06b6b69Smrg	int speed = 0;
2788c06b6b69Smrg	switch (pScrn->bitsPerPixel) {
2789c06b6b69Smrg	case 1:
2790c06b6b69Smrg	case 4:
2791c06b6b69Smrg	case 8:
2792c06b6b69Smrg	   speed = cPtr->pEnt->device->dacSpeeds[DAC_BPP8];
2793c06b6b69Smrg	   break;
2794c06b6b69Smrg	case 16:
2795c06b6b69Smrg	   speed = cPtr->pEnt->device->dacSpeeds[DAC_BPP16];
2796c06b6b69Smrg	   break;
2797c06b6b69Smrg	case 24:
2798c06b6b69Smrg	   speed = cPtr->pEnt->device->dacSpeeds[DAC_BPP24];
2799c06b6b69Smrg	   break;
2800c06b6b69Smrg	}
2801c06b6b69Smrg	if (speed == 0)
2802c06b6b69Smrg	    cPtr->MaxClock = cPtr->pEnt->device->dacSpeeds[0];
2803c06b6b69Smrg	from = X_CONFIG;
2804c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
2805c06b6b69Smrg	    "User max pixel clock of %7.3f MHz overrides %7.3f MHz limit\n",
2806c06b6b69Smrg	    (float)(cPtr->MaxClock / 1000.), (float)(speed / 1000.));
2807c06b6b69Smrg	cPtr->MaxClock = speed;
2808c06b6b69Smrg    } else {
2809c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
2810c06b6b69Smrg		"Max pixel clock is %7.3f MHz\n",
2811c06b6b69Smrg		(float)(cPtr->MaxClock / 1000.));
2812c06b6b69Smrg    }
2813c06b6b69Smrg
2814c06b6b69Smrg    if (xf86LoadSubModule(pScrn, "ddc")) {
2815c06b6b69Smrg	if (cPtr->pVbe)
2816c06b6b69Smrg	    xf86SetDDCproperties(pScrn,xf86PrintEDID(vbeDoEDID(cPtr->pVbe, NULL)));
2817c06b6b69Smrg    }
2818c06b6b69Smrg    return TRUE;
2819c06b6b69Smrg}
2820c06b6b69Smrg
2821c06b6b69Smrgstatic Bool
2822c06b6b69SmrgchipsPreInit655xx(ScrnInfoPtr pScrn, int flags)
2823c06b6b69Smrg{
2824c06b6b69Smrg    int i, bytesPerPixel, NoClocks = 0;
2825c06b6b69Smrg    unsigned char tmp;
2826c06b6b69Smrg    MessageType from;
2827c06b6b69Smrg    vgaHWPtr hwp;
2828c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
2829c06b6b69Smrg    CHIPSPanelSizePtr Size = &cPtr->PanelSize;
2830c06b6b69Smrg    CHIPSClockPtr SaveClk = &(cPtr->SavedReg.Clock);
2831c06b6b69Smrg    Bool useLinear = FALSE;
2832c06b6b69Smrg    char *s;
2833a349cb8cSmrg#ifndef XSERVER_LIBPCIACCESS
2834c06b6b69Smrg    resRange linearRes[] = { {ResExcMemBlock|ResBios|ResBus,0,0},_END };
2835a349cb8cSmrg#endif
2836c06b6b69Smrg
2837c06b6b69Smrg    /* Set pScrn->monitor */
2838c06b6b69Smrg    pScrn->monitor = pScrn->confScreen->monitor;
2839c06b6b69Smrg
2840c06b6b69Smrg    if (cPtr->Flags & ChipsHDepthSupport)
2841c06b6b69Smrg	i = xf86SetDepthBpp(pScrn, 0, 0, 0, Support24bppFb |
2842c06b6b69Smrg				SupportConvert32to24 | PreferConvert32to24);
2843c06b6b69Smrg    else
2844c06b6b69Smrg	i = xf86SetDepthBpp(pScrn, 8, 0, 0, NoDepth24Support);
2845c06b6b69Smrg
2846c06b6b69Smrg    if (!i)
2847c06b6b69Smrg	return FALSE;
2848c06b6b69Smrg    else {
2849c06b6b69Smrg	/* Check that the returned depth is one we support */
2850c06b6b69Smrg	switch (pScrn->depth) {
2851c06b6b69Smrg	case 1:
2852c06b6b69Smrg	case 4:
2853c06b6b69Smrg	case 8:
2854c06b6b69Smrg	    /* OK */
2855c06b6b69Smrg	    break;
2856c06b6b69Smrg	case 15:
2857c06b6b69Smrg	case 16:
2858c06b6b69Smrg	case 24:
2859c06b6b69Smrg	    if (cPtr->Flags & ChipsHDepthSupport)
2860c06b6b69Smrg		break; /* OK */
2861c06b6b69Smrg	    /* fall through */
2862c06b6b69Smrg	default:
2863c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
2864c06b6b69Smrg		       "Given depth (%d) is not supported by this driver\n",
2865c06b6b69Smrg		       pScrn->depth);
2866c06b6b69Smrg	    return FALSE;
2867c06b6b69Smrg	}
2868c06b6b69Smrg    }
2869c06b6b69Smrg    xf86PrintDepthBpp(pScrn);
2870c06b6b69Smrg
2871c06b6b69Smrg    /* Get the depth24 pixmap format */
2872c06b6b69Smrg    if (pScrn->depth == 24 && pix24bpp == 0)
2873c06b6b69Smrg	pix24bpp = xf86GetBppFromDepth(pScrn, 24);
2874c06b6b69Smrg
2875c06b6b69Smrg    /*
2876c06b6b69Smrg     * Allocate a vgaHWRec, this must happen after xf86SetDepthBpp for 1bpp
2877c06b6b69Smrg     */
2878c06b6b69Smrg    if (!vgaHWGetHWRec(pScrn))
2879c06b6b69Smrg        return FALSE;
2880c06b6b69Smrg
2881c06b6b69Smrg    hwp = VGAHWPTR(pScrn);
2882c06b6b69Smrg    vgaHWGetIOBase(hwp);
2883c06b6b69Smrg
2884c06b6b69Smrg    /*
2885c06b6b69Smrg     * This must happen after pScrn->display has been set because
2886c06b6b69Smrg     * xf86SetWeight references it.
2887c06b6b69Smrg     */
2888c06b6b69Smrg    if (pScrn->depth > 8) {
2889c06b6b69Smrg	/* The defaults are OK for us */
2890c06b6b69Smrg	rgb zeros = {0, 0, 0};
2891c06b6b69Smrg
2892c06b6b69Smrg	if (!xf86SetWeight(pScrn, zeros, zeros)) {
2893c06b6b69Smrg	    return FALSE;
2894c06b6b69Smrg	} else {
2895c06b6b69Smrg	    /* XXX check that weight returned is supported */
2896c06b6b69Smrg            ;
2897c06b6b69Smrg        }
2898c06b6b69Smrg    }
2899c06b6b69Smrg
2900c06b6b69Smrg    if (!xf86SetDefaultVisual(pScrn, -1))
2901c06b6b69Smrg	return FALSE;
2902c06b6b69Smrg
2903c06b6b69Smrg    /* The gamma fields must be initialised when using the new cmap code */
2904c06b6b69Smrg    if (pScrn->depth > 1) {
2905c06b6b69Smrg	Gamma zeros = {0.0, 0.0, 0.0};
2906c06b6b69Smrg
2907c06b6b69Smrg	if (!xf86SetGamma(pScrn, zeros))
2908c06b6b69Smrg	    return FALSE;
2909c06b6b69Smrg    }
2910c06b6b69Smrg
2911c06b6b69Smrg    /* Store register values that might be messed up by a suspend resume */
2912c06b6b69Smrg    /* Do this early as some of the other code in PreInit relies on it   */
2913c06b6b69Smrg    cPtr->SuspendHack.xr02 = (cPtr->readXR(cPtr, 0x02)) & 0x18;
2914c06b6b69Smrg    cPtr->SuspendHack.xr03 = (cPtr->readXR(cPtr, 0x03)) & 0x0A;
2915c06b6b69Smrg    cPtr->SuspendHack.xr14 = (cPtr->readXR(cPtr, 0x14)) & 0x20;
2916c06b6b69Smrg    cPtr->SuspendHack.xr15 = cPtr->readXR(cPtr, 0x15);
2917c06b6b69Smrg
2918c06b6b69Smrg    cPtr->SuspendHack.vgaIOBaseFlag = ((hwp->readMiscOut(hwp)) & 0x01);
2919c06b6b69Smrg    cPtr->IOBase = cPtr->SuspendHack.vgaIOBaseFlag ? 0x3D0 : 0x3B0;
2920c06b6b69Smrg
2921c06b6b69Smrg    bytesPerPixel = max(1, pScrn->bitsPerPixel >> 3);
2922c06b6b69Smrg
2923c06b6b69Smrg    /* Collect all of the relevant option flags (fill in pScrn->options) */
2924c06b6b69Smrg    xf86CollectOptions(pScrn, NULL);
2925c06b6b69Smrg
2926c06b6b69Smrg    /* Process the options */
29278e91ec4dSmrg    if (!(cPtr->Options = malloc(sizeof(Chips655xxOptions))))
2928c06b6b69Smrg	return FALSE;
2929c06b6b69Smrg    memcpy(cPtr->Options, Chips655xxOptions, sizeof(Chips655xxOptions));
2930c06b6b69Smrg    xf86ProcessOptions(pScrn->scrnIndex, pScrn->options, cPtr->Options);
2931c06b6b69Smrg
2932c06b6b69Smrg    /* Set the bits per RGB */
2933c06b6b69Smrg    if (pScrn->depth > 1) {
2934c06b6b69Smrg	/* Default to 6, is this right */
2935c06b6b69Smrg	pScrn->rgbBits = 6;
2936c06b6b69Smrg#if 0
2937c06b6b69Smrg	if (xf86GetOptValInteger(cPtr->Options, OPTION_RGB_BITS,
2938c06b6b69Smrg				 &pScrn->rgbBits)) {
2939c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Bits per RGB set to %d\n",
2940c06b6b69Smrg		       pScrn->rgbBits);
2941c06b6b69Smrg	}
2942c06b6b69Smrg#endif
2943c06b6b69Smrg    }
2944c06b6b69Smrg    if ((cPtr->Flags & ChipsAccelSupport) &&
2945c06b6b69Smrg	    (xf86ReturnOptValBool(cPtr->Options, OPTION_NOACCEL, FALSE))) {
2946c06b6b69Smrg	cPtr->Flags &= ~ChipsAccelSupport;
2947c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Acceleration disabled\n");
2948c06b6b69Smrg    }
2949c06b6b69Smrg
2950c06b6b69Smrg    from = X_DEFAULT;
2951c06b6b69Smrg    if (pScrn->bitsPerPixel < 8) {
2952c06b6b69Smrg	/* Default to SW cursor for 1/4 bpp */
2953c06b6b69Smrg	cPtr->Accel.UseHWCursor = FALSE;
2954c06b6b69Smrg    } else {
2955c06b6b69Smrg	cPtr->Accel.UseHWCursor = TRUE;
2956c06b6b69Smrg    }
2957c06b6b69Smrg    if (xf86GetOptValBool(cPtr->Options, OPTION_HW_CURSOR,
2958c06b6b69Smrg			  &cPtr->Accel.UseHWCursor))
2959c06b6b69Smrg	from = X_CONFIG;
2960c06b6b69Smrg    if (xf86GetOptValBool(cPtr->Options, OPTION_SW_CURSOR,
2961c06b6b69Smrg			  &cPtr->Accel.UseHWCursor)) {
2962c06b6b69Smrg	from = X_CONFIG;
2963c06b6b69Smrg	cPtr->Accel.UseHWCursor = !cPtr->Accel.UseHWCursor;
2964c06b6b69Smrg    }
2965c06b6b69Smrg    xf86DrvMsg(pScrn->scrnIndex, from, "Using %s cursor\n",
2966c06b6b69Smrg	       (cPtr->Accel.UseHWCursor) ? "HW" : "SW");
2967c06b6b69Smrg
2968c06b6b69Smrg    /* memory size */
2969c06b6b69Smrg    if (cPtr->pEnt->device->videoRam != 0) {
2970c06b6b69Smrg	pScrn->videoRam = cPtr->pEnt->device->videoRam;
2971c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "VideoRAM: %d kByte\n",
2972c06b6b69Smrg               pScrn->videoRam);
2973c06b6b69Smrg    } else {
2974c06b6b69Smrg        /* not given, probe it    */
2975c06b6b69Smrg	/* XR0F: Software flags 0 */
2976c06b6b69Smrg	/* bit 1-0: memory size   */
2977c06b6b69Smrg	/*          0: 256 kB     */
2978c06b6b69Smrg	/*          1: 512 kB     */
2979c06b6b69Smrg	/*          2: 1024 kB    */
2980c06b6b69Smrg	/*          3: 1024 kB    */
2981c06b6b69Smrg
2982c06b6b69Smrg	switch ((cPtr->readXR(cPtr, 0x0F)) & 3) {
2983c06b6b69Smrg	case 0:
2984c06b6b69Smrg	    pScrn->videoRam = 256;
2985c06b6b69Smrg	    break;
2986c06b6b69Smrg	case 1:
2987c06b6b69Smrg	    pScrn->videoRam = 512;
2988c06b6b69Smrg	    break;
2989c06b6b69Smrg	case 2:
2990c06b6b69Smrg	case 3:
2991c06b6b69Smrg	    pScrn->videoRam = 1024;
2992c06b6b69Smrg	    break;
2993c06b6b69Smrg	}
2994c06b6b69Smrg
2995c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "VideoRAM: %d kByte\n",
2996c06b6b69Smrg               pScrn->videoRam);
2997c06b6b69Smrg    }
2998c06b6b69Smrg    cPtr->FbMapSize = pScrn->videoRam * 1024;
2999c06b6b69Smrg
3000c06b6b69Smrg    /* Default to nonlinear for < 8bpp and linear for >= 8bpp. */
3001c06b6b69Smrg    if (cPtr->Flags & ChipsLinearSupport) useLinear = TRUE;
3002c06b6b69Smrg    if (pScrn->bitsPerPixel < 8) {
3003c06b6b69Smrg	if (!xf86ReturnOptValBool(cPtr->Options, OPTION_LINEAR, FALSE)) {
3004c06b6b69Smrg	    useLinear = FALSE;
3005c06b6b69Smrg	    from = X_CONFIG;
3006c06b6b69Smrg	}
3007c06b6b69Smrg    } else if (!xf86ReturnOptValBool(cPtr->Options, OPTION_LINEAR, TRUE)) {
3008c06b6b69Smrg	useLinear = FALSE;
3009c06b6b69Smrg	from = X_CONFIG;
3010c06b6b69Smrg    }
3011c06b6b69Smrg
3012f44ff811Smrg#ifndef HAVE_ISA
3013f44ff811Smrg    if (!(cPtr->Flags & ChipsLinearSupport)) {
3014f44ff811Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "Linear framebuffer required\n");
3015f44ff811Smrg	return FALSE;
3016f44ff811Smrg    }
3017f44ff811Smrg#endif
3018f44ff811Smrg
3019c06b6b69Smrg    /* linear base */
3020c06b6b69Smrg    if (useLinear) {
3021c06b6b69Smrg	unsigned char mask;
3022c06b6b69Smrg	if (cPtr->Chipset == CHIPS_CT65535) {
3023c06b6b69Smrg	    mask = (pScrn->videoRam > 512) ? 0xF8 :0xFC;
3024c06b6b69Smrg	    if (cPtr->Bus == ChipsISA)
3025c06b6b69Smrg	    mask &= 0x7F;
3026c06b6b69Smrg	} else if (cPtr->Bus == ChipsISA) {
3027c06b6b69Smrg	    mask = 0x0F;
3028c06b6b69Smrg	} else {
3029c06b6b69Smrg	    mask = 0xFF;
3030c06b6b69Smrg	    tmp = cPtr->readXR(cPtr, 0x01);
3031c06b6b69Smrg	    if(tmp & 0x40)
3032c06b6b69Smrg		mask &= 0x3F;
3033c06b6b69Smrg	    if(!(tmp & 0x80))
3034c06b6b69Smrg		mask &= 0xCF;
3035c06b6b69Smrg	}
3036c06b6b69Smrg	if (cPtr->pEnt->location.type == BUS_PCI) {
30379f4658d1Smrg	    cPtr->FbAddress =  PCI_REGION_BASE(cPtr->PciInfo, 0, REGION_MEM) & 0xff800000;
3038a349cb8cSmrg#ifndef XSERVER_LIBPCIACCESS
3039a349cb8cSmrg	    if (xf86RegisterResources(cPtr->pEnt->index,NULL,ResNone)) {
3040a349cb8cSmrg	        useLinear = FALSE;
3041c06b6b69Smrg		from = X_PROBED;
3042a349cb8cSmrg	    }
3043a349cb8cSmrg#endif
3044c06b6b69Smrg	} else {
3045c06b6b69Smrg	    if (cPtr->pEnt->device->MemBase) {
3046c06b6b69Smrg		cPtr->FbAddress = cPtr->pEnt->device->MemBase;
3047c06b6b69Smrg		if (cPtr->Chipset == CHIPS_CT65535)
3048c06b6b69Smrg		    cPtr->FbAddress &= (mask << 17);
3049c06b6b69Smrg		else if (cPtr->Chipset > CHIPS_CT65535)
3050c06b6b69Smrg		    cPtr->FbAddress &= (mask << 20);
3051c06b6b69Smrg		from = X_CONFIG;
3052c06b6b69Smrg	    } else {
3053c06b6b69Smrg		if (cPtr->Chipset <= CHIPS_CT65530) {
3054c06b6b69Smrg		    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
3055c06b6b69Smrg			       "base address assumed at  0xC00000!\n");
3056c06b6b69Smrg		    cPtr->FbAddress = 0xC00000;
3057c06b6b69Smrg		    from = X_CONFIG;
3058c06b6b69Smrg		} else if (cPtr->Chipset == CHIPS_CT65535) {
3059c06b6b69Smrg		    cPtr->FbAddress =
3060c06b6b69Smrg			((mask & (cPtr->readXR(cPtr, 0x08))) << 17);
3061c06b6b69Smrg		} else {
3062c06b6b69Smrg		    cPtr->FbAddress =
3063c06b6b69Smrg			((mask & (cPtr->readXR(cPtr, 0x08))) << 20);
3064c06b6b69Smrg		}
3065c06b6b69Smrg		from = X_PROBED;
3066c06b6b69Smrg	    }
3067a349cb8cSmrg#ifndef XSERVER_LIBPCIACCESS
3068c06b6b69Smrg	    linearRes[0].rBegin = cPtr->FbAddress;
3069c06b6b69Smrg	    linearRes[0].rEnd = cPtr->FbAddress + 0x800000;
3070c06b6b69Smrg	    if (xf86RegisterResources(cPtr->pEnt->index,linearRes,ResNone)) {
3071c06b6b69Smrg		useLinear = FALSE;
3072c06b6b69Smrg		from = X_PROBED;
3073c06b6b69Smrg	    }
3074a349cb8cSmrg#endif
3075c06b6b69Smrg	}
3076c06b6b69Smrg    }
3077c06b6b69Smrg
3078c06b6b69Smrg    if (useLinear) {
3079c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
3080c06b6b69Smrg		   "Enabling linear addressing\n");
3081c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, from,
3082c06b6b69Smrg		   "base address is set at 0x%lX.\n", cPtr->FbAddress);
3083c06b6b69Smrg	if (xf86ReturnOptValBool(cPtr->Options, OPTION_MMIO, FALSE) &&
3084c06b6b69Smrg	    (cPtr->Flags & ChipsMMIOSupport)) {
3085c06b6b69Smrg	    cPtr->UseMMIO = TRUE;
3086c06b6b69Smrg	    cPtr->IOAddress = cPtr->FbAddress + 0x200000L;
3087c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Enabling MMIO\n");
3088c06b6b69Smrg	}
3089c06b6b69Smrg    } else {
3090c06b6b69Smrg	if (cPtr->Flags & ChipsLinearSupport)
3091c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, from,
3092c06b6b69Smrg		       "Disabling linear addressing\n");
3093c06b6b69Smrg	cPtr->Flags &= ~ChipsLinearSupport;
3094c06b6b69Smrg    }
3095c06b6b69Smrg
3096c06b6b69Smrg    if ((s = xf86GetOptValString(cPtr->Options, OPTION_ROTATE))
3097c06b6b69Smrg	|| xf86ReturnOptValBool(cPtr->Options, OPTION_SHADOW_FB, FALSE)) {
3098c06b6b69Smrg	if (!(cPtr->Flags & ChipsLinearSupport)) {
3099c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
3100c06b6b69Smrg		    "Option \"ShadowFB\" ignored. Not supported without linear addressing\n");
3101c06b6b69Smrg	} else if (pScrn->depth < 8) {
3102c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
3103c06b6b69Smrg		    "Option \"ShadowFB\" ignored. Not supported at this depth.\n");
3104c06b6b69Smrg	} else {
3105c06b6b69Smrg	    cPtr->Rotate = 0;
3106c06b6b69Smrg	    if (s) {
3107c06b6b69Smrg		if(!xf86NameCmp(s, "CW")) {
3108c06b6b69Smrg		    /* accel is disabled below for shadowFB */
3109c06b6b69Smrg		    cPtr->Flags |= ChipsShadowFB;
3110c06b6b69Smrg		    cPtr->Rotate = 1;
3111c06b6b69Smrg		    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
3112c06b6b69Smrg			       "Rotating screen clockwise\n");
3113c06b6b69Smrg		} else if(!xf86NameCmp(s, "CCW")) {
3114c06b6b69Smrg		    cPtr->Flags |= ChipsShadowFB;
3115c06b6b69Smrg		    cPtr->Rotate = -1;
3116c06b6b69Smrg		    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,  "Rotating screen"
3117c06b6b69Smrg			       "counter clockwise\n");
3118c06b6b69Smrg		} else {
3119c06b6b69Smrg		    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "\"%s\" is not a valid"
3120c06b6b69Smrg			       "value for Option \"Rotate\"\n", s);
3121c06b6b69Smrg		    xf86DrvMsg(pScrn->scrnIndex, X_INFO,
3122c06b6b69Smrg			       "Valid options are \"CW\" or \"CCW\"\n");
3123c06b6b69Smrg		}
3124c06b6b69Smrg	    } else {
3125c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
3126c06b6b69Smrg			   "Using \"Shadow Framebuffer\"\n");
3127c06b6b69Smrg		cPtr->Flags |= ChipsShadowFB;
3128c06b6b69Smrg	    }
3129c06b6b69Smrg	}
3130c06b6b69Smrg    }
3131c06b6b69Smrg    if (cPtr->Flags & ChipsShadowFB) {
3132c06b6b69Smrg	if (cPtr->Flags & ChipsAccelSupport) {
3133c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
3134c06b6b69Smrg		"HW acceleration is not supported with shadow fb\n");
3135c06b6b69Smrg	    cPtr->Flags &= ~ChipsAccelSupport;
3136c06b6b69Smrg	}
3137c06b6b69Smrg	if (cPtr->Rotate && cPtr->Accel.UseHWCursor) {
3138c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
3139c06b6b69Smrg		"HW cursor is not supported with rotate\n");
3140c06b6b69Smrg	    cPtr->Accel.UseHWCursor = FALSE;
3141c06b6b69Smrg	}
3142c06b6b69Smrg    }
3143c06b6b69Smrg
3144c06b6b69Smrg    /*test STN / TFT */
3145c06b6b69Smrg    tmp = cPtr->readXR(cPtr, 0x51);
3146c06b6b69Smrg
3147c06b6b69Smrg    /* XR51 or FR10: DISPLAY TYPE REGISTER                      */
3148c06b6b69Smrg    /* XR51[1-0] or FR10[1:0] for ct65550 : PanelType,          */
3149c06b6b69Smrg    /* 0 = Single Panel Single Drive, 3 = Dual Panel Dual Drive */
3150c06b6b69Smrg    switch (tmp & 0x3) {
3151c06b6b69Smrg    case 0:
3152c06b6b69Smrg	if (xf86ReturnOptValBool(cPtr->Options, OPTION_STN, FALSE)) {
3153c06b6b69Smrg	    cPtr->PanelType |= ChipsSS;
3154c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "SS-STN probed\n");
3155c06b6b69Smrg	} else {
3156c06b6b69Smrg	    cPtr->PanelType |= ChipsTFT;
3157c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "TFT probed\n");
3158c06b6b69Smrg	}
3159c06b6b69Smrg	break;
3160c06b6b69Smrg    case 2:
3161c06b6b69Smrg	cPtr->PanelType |= ChipsDS;
3162c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "DS-STN probed\n");
3163c06b6b69Smrg    case 3:
3164c06b6b69Smrg	cPtr->PanelType |= ChipsDD;
3165c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "DD-STN probed\n");
3166c06b6b69Smrg	break;
3167c06b6b69Smrg    default:
3168c06b6b69Smrg	break;
3169c06b6b69Smrg    }
3170c06b6b69Smrg
3171c06b6b69Smrg    chipsSetPanelType(cPtr);
3172c06b6b69Smrg    from = X_PROBED;
3173c06b6b69Smrg    {
3174c06b6b69Smrg        Bool fp_mode;
3175c06b6b69Smrg	if (xf86GetOptValBool(cPtr->Options, OPTION_FP_MODE, &fp_mode)) {
3176c06b6b69Smrg	    if (fp_mode) {
3177c06b6b69Smrg	        xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Forcing FP Mode on\n");
3178c06b6b69Smrg		cPtr->PanelType |= ChipsLCD;
3179c06b6b69Smrg	    } else {
3180c06b6b69Smrg	       xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Forcing FP Mode off\n");
3181c06b6b69Smrg	       cPtr->PanelType = ~ChipsLCD;
3182c06b6b69Smrg	    }
3183c06b6b69Smrg	    from = X_CONFIG;
3184c06b6b69Smrg	}
3185c06b6b69Smrg    }
3186c06b6b69Smrg    if ((cPtr->PanelType & ChipsLCD) && (cPtr->PanelType & ChipsCRT))
3187c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, from, "LCD/CRT\n");
3188c06b6b69Smrg    else if (cPtr->PanelType & ChipsLCD)
3189c06b6b69Smrg        xf86DrvMsg(pScrn->scrnIndex, from, "LCD\n");
3190c06b6b69Smrg    else if (cPtr->PanelType & ChipsCRT) {
3191c06b6b69Smrg        xf86DrvMsg(pScrn->scrnIndex, from, "CRT\n");
3192c06b6b69Smrg	/* monitor info */
3193c06b6b69Smrg	cPtr->Monitor = chipsSetMonitor(pScrn);
3194c06b6b69Smrg    }
3195c06b6b69Smrg
3196c06b6b69Smrg    /* screen size */
3197c06b6b69Smrg    /*
3198c06b6b69Smrg     * In LCD mode / dual mode we want to derive the timing values from
3199c06b6b69Smrg     * the ones preset by bios
3200c06b6b69Smrg     */
3201c06b6b69Smrg    if (cPtr->PanelType & ChipsLCD) {
3202c06b6b69Smrg	unsigned char xr17, tmp1;
3203c06b6b69Smrg	char tmp2;
3204c06b6b69Smrg
3205c06b6b69Smrg	xr17 = cPtr->readXR(cPtr, 0x17);
3206c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x1B);
3207c06b6b69Smrg	Size->HTotal =((tmp + ((xr17 & 0x01) << 8)) + 5) << 3;
3208c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x1C);
3209c06b6b69Smrg	Size->HDisplay = ((tmp + ((xr17 & 0x02) << 7)) + 1) << 3;
3210c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x19);
3211c06b6b69Smrg	Size->HRetraceStart = ((tmp + ((xr17 & 0x04) << 9)) + 1) << 3;
3212c06b6b69Smrg	tmp1 = cPtr->readXR(cPtr, 0x1A);
3213c06b6b69Smrg	tmp2 = (tmp1 & 0x1F) + ((xr17 & 0x08) << 2) - (tmp & 0x3F);
3214c06b6b69Smrg	Size->HRetraceEnd = ((((tmp2 & 0x080u) ? (tmp2 + 0x40) : tmp2) << 3)
3215c06b6b69Smrg		+ Size->HRetraceStart);
3216c06b6b69Smrg	tmp1 = cPtr->readXR(cPtr, 0x65);
3217c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x68);
3218c06b6b69Smrg	Size->VDisplay = ((tmp1 & 0x02) << 7)
3219c06b6b69Smrg	      + ((tmp1 & 0x40) << 3) + tmp + 1;
3220c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x66);
3221c06b6b69Smrg	Size->VRetraceStart = ((tmp1 & 0x04) << 6)
3222c06b6b69Smrg	      + ((tmp1 & 0x80) << 2) + tmp + 1;
3223c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x64);
3224c06b6b69Smrg	Size->VTotal = ((tmp1 & 0x01) << 8)
3225c06b6b69Smrg	      + ((tmp1 & 0x20) << 4) + tmp + 2;
3226c06b6b69Smrg#ifdef DEBUG
3227c06b6b69Smrg	ErrorF("x=%i, y=%i; xSync=%i, xSyncEnd=%i, xTotal=%i\n",
3228c06b6b69Smrg	       Size->HDisplay, Size->VDisplay,
3229c06b6b69Smrg	       Size->HRetraceStart, Size->HRetraceEnd,
3230c06b6b69Smrg	       Size->HTotal);
3231c06b6b69Smrg#endif
3232c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "Display Size: x=%i; y=%i\n",
3233c06b6b69Smrg		Size->HDisplay, Size->VDisplay);
3234c06b6b69Smrg	/* Warn the user if the panel size has been overridden by
3235c06b6b69Smrg	 * the modeline values
3236c06b6b69Smrg	 */
3237c06b6b69Smrg	if (xf86ReturnOptValBool(cPtr->Options, OPTION_PANEL_SIZE, FALSE)) {
3238c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
3239c06b6b69Smrg		       "Display size overridden by modelines.\n");
3240c06b6b69Smrg	}
3241c06b6b69Smrg    }
3242c06b6b69Smrg
3243c06b6b69Smrg    /* Frame Buffer */                 /* for LCDs          */
3244c06b6b69Smrg    if (IS_STN(cPtr->PanelType)) {
3245c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x6F); /*Frame Buffer Ctrl. */
3246c06b6b69Smrg	if (tmp & 1) {
3247c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "Frame Buffer used\n");
3248c06b6b69Smrg	    if ((cPtr->Chipset > CHIPS_CT65530) && !(tmp & 0x80)) {
3249c06b6b69Smrg		/* Formula for calculating the size of the framebuffer. 3
3250c06b6b69Smrg		 * bits per pixel 10 pixels per 32 bit dword. If frame
3251c06b6b69Smrg		 * acceleration is enabled the size can be halved.
3252c06b6b69Smrg		 */
3253c06b6b69Smrg		cPtr->FrameBufferSize = ( Size->HDisplay *
3254c06b6b69Smrg			Size->VDisplay / 5 ) * ((tmp & 2) ? 1 : 2);
3255c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
3256c06b6b69Smrg			   "Using embedded Frame Buffer, size %d bytes\n",
3257c06b6b69Smrg			   cPtr->FrameBufferSize);
3258c06b6b69Smrg	    } else
3259c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
3260c06b6b69Smrg			   "Using external Frame Buffer used\n");
3261c06b6b69Smrg	}
3262c06b6b69Smrg	if (tmp & 2)
3263c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
3264c06b6b69Smrg		       "Frame accelerator enabled\n");
3265c06b6b69Smrg    }
3266c06b6b69Smrg
3267c06b6b69Smrg    /* bus type */
3268c06b6b69Smrg    if (cPtr->Chipset > CHIPS_CT65535) {
3269c06b6b69Smrg	tmp = (cPtr->readXR(cPtr, 0x01)) & 7;
3270c06b6b69Smrg	if (tmp == 6) {	       /*PCI */
3271c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "PCI Bus\n");
3272c06b6b69Smrg	    cPtr->Bus = ChipsPCI;
3273c06b6b69Smrg	    if ((cPtr->Chipset == CHIPS_CT65545) ||
3274c06b6b69Smrg		    (cPtr->Chipset == CHIPS_CT65546)) {
3275c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
3276c06b6b69Smrg			   "32Bit IO not supported on 65545 PCI\n");
3277c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "\tenabling MMIO\n");
3278c06b6b69Smrg		cPtr->UseMMIO = TRUE;
3279c06b6b69Smrg		cPtr->IOAddress = cPtr->FbAddress + 0x200000L;
3280c06b6b69Smrg	    }
3281c06b6b69Smrg
3282c06b6b69Smrg	} else {   /* XR08: Linear addressing base, not for PCI */
3283c06b6b69Smrg	    switch (tmp) {
3284c06b6b69Smrg	    case 3:
3285c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "CPU Direct\n");
3286c06b6b69Smrg		cPtr->Bus = ChipsCPUDirect;
3287c06b6b69Smrg		break;
3288c06b6b69Smrg	    case 5:
3289c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "ISA Bus\n");
3290c06b6b69Smrg		cPtr->Bus = ChipsISA;
3291c06b6b69Smrg		break;
3292c06b6b69Smrg	    case 7:
3293c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "VL Bus\n");
3294c06b6b69Smrg		cPtr->Bus = ChipsVLB;
3295c06b6b69Smrg		break;
3296c06b6b69Smrg	    default:
3297c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "Unknown Bus\n");
3298c06b6b69Smrg	    }
3299c06b6b69Smrg	}
3300c06b6b69Smrg    } else {
3301c06b6b69Smrg	tmp = (cPtr->readXR(cPtr, 0x01)) & 3;
3302c06b6b69Smrg	switch (tmp) {
3303c06b6b69Smrg	case 0:
3304c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "PI Bus\n");
3305c06b6b69Smrg	    cPtr->Bus = ChipsPIB;
3306c06b6b69Smrg	    break;
3307c06b6b69Smrg	case 1:
3308c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "MC Bus\n");
3309c06b6b69Smrg	    cPtr->Bus = ChipsMCB;
3310c06b6b69Smrg	    break;
3311c06b6b69Smrg	case 2:
3312c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "VL Bus\n");
3313c06b6b69Smrg	    cPtr->Bus = ChipsVLB;
3314c06b6b69Smrg	    break;
3315c06b6b69Smrg	case 3:
3316c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "ISA Bus\n");
3317c06b6b69Smrg	    cPtr->Bus = ChipsISA;
3318c06b6b69Smrg	    break;
3319c06b6b69Smrg	}
3320c06b6b69Smrg    }
3321c06b6b69Smrg
3322c06b6b69Smrg    if (!(cPtr->Bus == ChipsPCI) && (cPtr->UseMMIO)) {
3323c06b6b69Smrg	cPtr->UseMMIO = FALSE;
3324c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
3325c06b6b69Smrg		   "MMIO only supported on PCI Bus. Disabling MMIO\n");
3326c06b6b69Smrg    }
3327c06b6b69Smrg
3328c06b6b69Smrg    /* disable acceleration for 1 and 4 bpp */
3329c06b6b69Smrg    if (pScrn->bitsPerPixel < 8) {
3330c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
3331c06b6b69Smrg		 "Disabling acceleration for %d bpp\n", pScrn->bitsPerPixel);
3332c06b6b69Smrg	cPtr->Flags &= ~ChipsAccelSupport;
3333c06b6b69Smrg    }
3334c06b6b69Smrg
3335c06b6b69Smrg    if ((cPtr->Chipset == CHIPS_CT65530) &&
3336c06b6b69Smrg	    (cPtr->Flags & ChipsLinearSupport)) {
3337c06b6b69Smrg	/* linear mode is no longer default on ct65530 since it */
3338c06b6b69Smrg	/* requires additional hardware which some manufacturers*/
3339c06b6b69Smrg	/* might not provide.                                   */
3340c06b6b69Smrg	if (!xf86ReturnOptValBool(cPtr->Options, OPTION_LINEAR, FALSE))
3341c06b6b69Smrg	    cPtr->Flags &= ~ChipsLinearSupport;
3342c06b6b69Smrg
3343c06b6b69Smrg	/* Test wether linear addressing is possible on 65530 */
3344c06b6b69Smrg	/* on the 65530 only the A19 select scheme can be used*/
3345c06b6b69Smrg	/* for linear addressing since MEMW is used on ISA bus*/
3346c06b6b69Smrg	/* systems.                                           */
3347c06b6b69Smrg	/* A19 however is used if video memory is > 512 Mb    */
3348c06b6b69Smrg	if ((cPtr->Bus == ChipsISA) && (pScrn->videoRam > 512)) {
3349c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
3350c06b6b69Smrg		       "User selected linear fb not supported by HW!\n");
3351c06b6b69Smrg	    cPtr->Flags &= ~ChipsLinearSupport;
3352c06b6b69Smrg	}
3353c06b6b69Smrg    }
3354c06b6b69Smrg
3355c06b6b69Smrg    /* DAC info */
3356c06b6b69Smrg    if ((cPtr->readXR(cPtr, 0x06)) & 0x02)
3357c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "Internal DAC disabled\n");
3358c06b6b69Smrg
3359c06b6b69Smrg    /* MMIO address offset */
3360c06b6b69Smrg    if (cPtr->UseMMIO)
3361c06b6b69Smrg	cPtr->Regs32 = ChipsReg32;
3362c06b6b69Smrg    else if ((cPtr->Flags & ChipsAccelSupport) ||
3363c06b6b69Smrg	     (cPtr->Accel.UseHWCursor)) {
3364c06b6b69Smrg	cPtr->Regs32 = xnfalloc(sizeof(ChipsReg32));
3365c06b6b69Smrg	tmp =  cPtr->readXR(cPtr, 0x07);
3366c06b6b69Smrg	for (i = 0; i < (sizeof(ChipsReg32)/sizeof(ChipsReg32[0])); i++) {
3367c06b6b69Smrg	    cPtr->Regs32[i] =
3368c06b6b69Smrg		((ChipsReg32[i] & 0x7E03)) | ((tmp & 0x80)<< 8)
3369c06b6b69Smrg		| ((tmp & 0x7F) << 2);
3370c06b6b69Smrg#ifdef DEBUG
3371c06b6b69Smrg	    ErrorF("DR[%X] = %X\n",i,cPtr->Regs32[i]);
3372c06b6b69Smrg#endif
3373c06b6b69Smrg	}
3374a349cb8cSmrg#ifndef XSERVER_LIBPCIACCESS
3375c06b6b69Smrg	linearRes[0].type = ResExcIoSparse | ResBios | ResBus;
3376c06b6b69Smrg	linearRes[0].rBase = cPtr->Regs32[0];
3377c06b6b69Smrg	linearRes[0].rMask = 0x83FC;
3378c06b6b69Smrg	if (xf86RegisterResources(cPtr->pEnt->index,linearRes,ResNone)) {
3379c06b6b69Smrg	    if (cPtr->Flags & ChipsAccelSupport) {
3380c06b6b69Smrg		cPtr->Flags &= ~ChipsAccelSupport;
3381c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
3382c06b6b69Smrg			   "Cannot allocate IO registers: "
3383c06b6b69Smrg			   "Disabling acceleration\n");
3384c06b6b69Smrg	    }
3385c06b6b69Smrg	    if (cPtr->Accel.UseHWCursor) {
3386c06b6b69Smrg		cPtr->Accel.UseHWCursor = FALSE;
3387c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
3388c06b6b69Smrg			   "Cannot allocate IO registers: "
3389c06b6b69Smrg			   "Disabling HWCursor\n");
3390c06b6b69Smrg	    }
3391c06b6b69Smrg	}
3392a349cb8cSmrg#endif
3393c06b6b69Smrg    }
3394c06b6b69Smrg
3395c06b6b69Smrg    /* sync reset ignored on this chipset */
3396c06b6b69Smrg    if (cPtr->Chipset > CHIPS_CT65530) {
3397c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x0E);
3398c06b6b69Smrg	if (tmp & 0x80)
3399c06b6b69Smrg	    cPtr->SyncResetIgn = TRUE;
3400c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
3401c06b6b69Smrg		   "Synchronous reset %signored.\n",
3402c06b6b69Smrg		   (cPtr->SyncResetIgn ? "" : "not "));
3403c06b6b69Smrg    }
3404c06b6b69Smrg
3405c06b6b69Smrg    cPtr->ClockMulFactor = ((pScrn->bitsPerPixel >= 8) ? bytesPerPixel : 1);
3406c06b6b69Smrg    if (cPtr->ClockMulFactor != 1)
3407c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
3408c06b6b69Smrg	       "Clocks scaled by %d\n", cPtr->ClockMulFactor);
3409c06b6b69Smrg    /* We use a programmable clock */
3410c06b6b69Smrg    switch (cPtr->Chipset) {
3411c06b6b69Smrg    case CHIPS_CT65520:
3412c06b6b69Smrg    case CHIPS_CT65525:
3413c06b6b69Smrg    case CHIPS_CT65530:
3414c06b6b69Smrg	NoClocks = 4;		/* Some number */
3415c06b6b69Smrg	cPtr->ClockType = OLD_STYLE | TYPE_HW;
3416c06b6b69Smrg	break;
3417c06b6b69Smrg    default:
3418c06b6b69Smrg	if (xf86ReturnOptValBool(cPtr->Options, OPTION_HW_CLKS, FALSE)) {
3419c06b6b69Smrg	    NoClocks = 5;		/* Some number */
3420c06b6b69Smrg	    cPtr->ClockType = NEW_STYLE | TYPE_HW;
3421c06b6b69Smrg	} else {
3422c06b6b69Smrg	    NoClocks = 26;		/* Some number */
3423c06b6b69Smrg	    cPtr->ClockType = NEW_STYLE | TYPE_PROGRAMMABLE;
3424c06b6b69Smrg	    pScrn->progClock = TRUE;
3425c06b6b69Smrg	}
3426c06b6b69Smrg    }
3427c06b6b69Smrg
3428c06b6b69Smrg    if (cPtr->ClockType & TYPE_PROGRAMMABLE) {
3429c06b6b69Smrg	pScrn->numClocks = NoClocks;
3430c06b6b69Smrg	if (cPtr->pEnt->device->textClockFreq > 0) {
3431c06b6b69Smrg	    SaveClk->Clock = cPtr->pEnt->device->textClockFreq;
3432c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
3433c06b6b69Smrg		       "Using textclock freq: %7.3f.\n",
3434c06b6b69Smrg		       SaveClk->Clock/1000.0);
3435c06b6b69Smrg	} else
3436c06b6b69Smrg	   SaveClk->Clock = ((cPtr->PanelType & ChipsLCDProbed) ?
3437c06b6b69Smrg				 LCD_TEXT_CLK_FREQ : CRT_TEXT_CLK_FREQ);
3438c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "Using programmable clocks\n");
3439c06b6b69Smrg    } else {  /* TYPE_PROGRAMMABLE */
3440c06b6b69Smrg	SaveClk->Clock = chipsGetHWClock(pScrn);
3441c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Using textclock clock %i.\n",
3442c06b6b69Smrg	       SaveClk->Clock);
3443c06b6b69Smrg	if (!cPtr->pEnt->device->numclocks) {
3444c06b6b69Smrg	    pScrn->numClocks = NoClocks;
3445c06b6b69Smrg	    xf86GetClocks(pScrn, NoClocks, chipsClockSelect,
3446c06b6b69Smrg			  chipsProtect, chipsBlankScreen,
3447c06b6b69Smrg			  cPtr->IOBase + 0x0A, 0x08, 1, 28322);
3448c06b6b69Smrg	    from = X_PROBED;
3449c06b6b69Smrg	} else {
3450c06b6b69Smrg	    pScrn->numClocks = cPtr->pEnt->device->numclocks;
3451c06b6b69Smrg	    if (pScrn->numClocks > NoClocks) {
3452c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
3453c06b6b69Smrg			   "Too many Clocks specified in configuration file.\n");
3454c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
3455c06b6b69Smrg			   "\t\tAt most %d clocks may be specified\n", NoClocks);
3456c06b6b69Smrg		pScrn->numClocks = NoClocks;
3457c06b6b69Smrg	    }
3458c06b6b69Smrg	    for (i = 0; i < pScrn->numClocks; i++)
3459c06b6b69Smrg		pScrn->clock[i] = cPtr->pEnt->device->clock[i];
3460c06b6b69Smrg	    from = X_CONFIG;
3461c06b6b69Smrg	}
3462c06b6b69Smrg	xf86ShowClocks(pScrn, from);
3463c06b6b69Smrg    }
3464c06b6b69Smrg    /* Set the min pixel clock */
3465c06b6b69Smrg    /* XXX Guess, need to check this */
3466c06b6b69Smrg    cPtr->MinClock = 11000 / cPtr->ClockMulFactor;
3467c06b6b69Smrg    xf86DrvMsg(pScrn->scrnIndex, X_DEFAULT, "Min pixel clock is %7.3f MHz\n",
3468c06b6b69Smrg	       (float)(cPtr->MinClock / 1000.));
3469c06b6b69Smrg    /* Set the max pixel clock */
3470c06b6b69Smrg    switch (cPtr->Chipset) {
3471c06b6b69Smrg    case CHIPS_CT65546:
3472c06b6b69Smrg    case CHIPS_CT65548:
3473c06b6b69Smrg	/* max VCLK is 80 MHz, max MCLK is 75 MHz for CT65548 */
3474c06b6b69Smrg	/* It is not sure for CT65546, but it works with 60 nsec EDODRAM */
3475c06b6b69Smrg	cPtr->MaxClock = 80000 / cPtr->ClockMulFactor;
3476c06b6b69Smrg	break;
3477c06b6b69Smrg    default:
3478c06b6b69Smrg	if ((cPtr->readXR(cPtr, 0x6C)) & 2) {
3479c06b6b69Smrg	    /*5V Vcc */
3480c06b6b69Smrg	    cPtr->MaxClock = 68000 / cPtr->ClockMulFactor;
3481c06b6b69Smrg	} else {
3482c06b6b69Smrg	    /*3.3V Vcc */
3483c06b6b69Smrg	    cPtr->MaxClock = 56000 / cPtr->ClockMulFactor;
3484c06b6b69Smrg	}
3485c06b6b69Smrg    }
3486c06b6b69Smrg
3487c06b6b69Smrg    if (cPtr->pEnt->device->dacSpeeds[0]) {
3488c06b6b69Smrg	int speed = 0;
3489c06b6b69Smrg	switch (pScrn->bitsPerPixel) {
3490c06b6b69Smrg	case 1:
3491c06b6b69Smrg	case 4:
3492c06b6b69Smrg	case 8:
3493c06b6b69Smrg	    speed = cPtr->pEnt->device->dacSpeeds[DAC_BPP8];
3494c06b6b69Smrg	    break;
3495c06b6b69Smrg	case 16:
3496c06b6b69Smrg	    speed = cPtr->pEnt->device->dacSpeeds[DAC_BPP16];
3497c06b6b69Smrg	    break;
3498c06b6b69Smrg	case 24:
3499c06b6b69Smrg	    speed = cPtr->pEnt->device->dacSpeeds[DAC_BPP24];
3500c06b6b69Smrg	    break;
3501c06b6b69Smrg	}
3502c06b6b69Smrg	if (speed == 0)
3503c06b6b69Smrg	    cPtr->MaxClock = cPtr->pEnt->device->dacSpeeds[0];
3504c06b6b69Smrg	from = X_CONFIG;
3505c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
3506c06b6b69Smrg	    "User max pixel clock of %7.3f MHz overrides %7.3f MHz limit\n",
3507c06b6b69Smrg	    (float)(cPtr->MaxClock / 1000.), (float)(speed / 1000.));
3508c06b6b69Smrg	cPtr->MaxClock = speed;
3509c06b6b69Smrg    } else {
3510c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
3511c06b6b69Smrg		   "Max pixel clock is %7.3f MHz\n",
3512c06b6b69Smrg		   (float)(cPtr->MaxClock / 1000.));
3513c06b6b69Smrg    }
3514c06b6b69Smrg
3515c06b6b69Smrg    /* FP clock */
3516c06b6b69Smrg    if (cPtr->ClockType & TYPE_PROGRAMMABLE) {
3517c06b6b69Smrg	double real = 0;
3518c06b6b69Smrg
3519c06b6b69Smrg	switch(bytesPerPixel) {
3520c06b6b69Smrg	case 1:
3521c06b6b69Smrg	    xf86GetOptValFreq(cPtr->Options, OPTION_FP_CLOCK_8,
3522c06b6b69Smrg			      OPTUNITS_MHZ, &real);
3523c06b6b69Smrg	    break;
3524c06b6b69Smrg	case 2:
3525c06b6b69Smrg	    xf86GetOptValFreq(cPtr->Options, OPTION_FP_CLOCK_16,
3526c06b6b69Smrg			      OPTUNITS_MHZ, &real);
3527c06b6b69Smrg	    break;
3528c06b6b69Smrg	case 3:
3529c06b6b69Smrg	    xf86GetOptValFreq(cPtr->Options, OPTION_FP_CLOCK_24,
3530c06b6b69Smrg			      OPTUNITS_MHZ, &real);
3531c06b6b69Smrg	    break;
3532c06b6b69Smrg	}
3533c06b6b69Smrg
3534c06b6b69Smrg	if (real > 0) {
3535c06b6b69Smrg	    int val;
3536c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
3537c06b6b69Smrg		       "FP clock %7.3f MHz requested\n",real);
3538c06b6b69Smrg	    val = (int) (real * 1000.);
3539c06b6b69Smrg	    if (val && (val >= cPtr->MinClock)
3540c06b6b69Smrg		&& (val <= cPtr->MaxClock))
3541c06b6b69Smrg		cPtr->FPclock = val * cPtr->ClockMulFactor;
3542c06b6b69Smrg	    else if (val > cPtr->MaxClock)
3543c06b6b69Smrg		cPtr->FPclock = (int)((float)cPtr->MaxClock
3544c06b6b69Smrg				      * cPtr->ClockMulFactor * 0.9);
3545c06b6b69Smrg	    else
3546c06b6b69Smrg		cPtr->FPclock = 0; /* special value */
3547c06b6b69Smrg	}  else
3548c06b6b69Smrg	    cPtr->FPclock = 0; /* special value */
3549c06b6b69Smrg
3550c06b6b69Smrg	if (cPtr->FPclock)
3551c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_INFO,
3552c06b6b69Smrg		       "FP clock set to %7.3f MHz\n",
3553c06b6b69Smrg		       (float)(cPtr->FPclock / 1000.));
3554c06b6b69Smrg    } else {
3555c06b6b69Smrg	if (xf86IsOptionSet(cPtr->Options, OPTION_SET_MCLK))
3556c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
3557c06b6b69Smrg		       "FP clock option not supported for this chipset\n");
3558c06b6b69Smrg    }
3559c06b6b69Smrg
3560c06b6b69Smrg    /* Memory Clock */
3561c06b6b69Smrg    if (cPtr->ClockType & TYPE_PROGRAMMABLE) {
3562c06b6b69Smrg	double real;
3563c06b6b69Smrg
3564c06b6b69Smrg	switch (cPtr->Chipset) {
3565c06b6b69Smrg	case CHIPS_CT65546:
3566c06b6b69Smrg	case CHIPS_CT65548:
3567c06b6b69Smrg	    /* max MCLK is 75 MHz for CT65548 */
3568c06b6b69Smrg	    cPtr->MemClock.Max = 75000;
3569c06b6b69Smrg	    break;
3570c06b6b69Smrg	default:
3571c06b6b69Smrg	    if ((cPtr->readXR(cPtr, 0x6C)) & 2) {
3572c06b6b69Smrg		/*5V Vcc */
3573c06b6b69Smrg		cPtr->MemClock.Max = 68000;
3574c06b6b69Smrg	    } else {
3575c06b6b69Smrg		/*3.3V Vcc */
3576c06b6b69Smrg		cPtr->MemClock.Max = 56000;
3577c06b6b69Smrg	    }
3578c06b6b69Smrg	}
3579c06b6b69Smrg
3580c06b6b69Smrg	if (xf86GetOptValFreq(cPtr->Options, OPTION_SET_MCLK,
3581c06b6b69Smrg			      OPTUNITS_MHZ, &real)) {
3582c06b6b69Smrg	    int mclk = (int)(real * 1000.0);
3583c06b6b69Smrg	    if (mclk <= cPtr->MemClock.Max) {
3584c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
3585c06b6b69Smrg			   "Using memory clock of %7.3f MHz\n",
3586c06b6b69Smrg			   (float)(mclk/1000.));
3587c06b6b69Smrg		cPtr->MemClock.Clk = mclk;
3588c06b6b69Smrg	    } else {
3589c06b6b69Smrg		xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
3590c06b6b69Smrg			   "Memory clock of %7.3f MHz exceeds limit of "
3591c06b6b69Smrg			   "%7.3f MHz\n",(float)(mclk/1000.),
3592c06b6b69Smrg			   (float)(cPtr->MemClock.Max/1000.));
3593c06b6b69Smrg		cPtr->MemClock.Clk = cPtr->MemClock.Max * 0.9;
3594c06b6b69Smrg	    }
3595c06b6b69Smrg	} else
3596c06b6b69Smrg	    cPtr->MemClock.Clk = 0;
3597c06b6b69Smrg    } else
3598c06b6b69Smrg	if (xf86IsOptionSet(cPtr->Options, OPTION_SET_MCLK))
3599c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
3600c06b6b69Smrg		       "Memory clock option not supported for this chipset\n");
3601c06b6b69Smrg
3602c06b6b69Smrg    if (xf86LoadSubModule(pScrn, "ddc")) {
3603c06b6b69Smrg	if (cPtr->pVbe)
3604c06b6b69Smrg	    xf86SetDDCproperties(pScrn,xf86PrintEDID(vbeDoEDID(cPtr->pVbe, NULL)));
3605c06b6b69Smrg    }
3606c06b6b69Smrg    return TRUE;
3607c06b6b69Smrg}
3608c06b6b69Smrg
3609c06b6b69Smrg
3610c06b6b69Smrg/* Mandatory */
3611c06b6b69Smrgstatic Bool
3612d51ac6bdSmrgCHIPSEnterVT(VT_FUNC_ARGS_DECL)
3613c06b6b69Smrg{
3614d51ac6bdSmrg    SCRN_INFO_PTR(arg);
3615c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
3616c06b6b69Smrg    CHIPSEntPtr cPtrEnt;
3617c06b6b69Smrg
3618c06b6b69Smrg    if (cPtr->Flags & ChipsDualChannelSupport) {
3619c06b6b69Smrg        cPtrEnt = xf86GetEntityPrivate(pScrn->entityList[0],
3620c06b6b69Smrg					       CHIPSEntityIndex)->ptr;
3621c06b6b69Smrg	DUALOPEN;
3622c06b6b69Smrg    }
3623c06b6b69Smrg    /* Should we re-save the text mode on each VT enter? */
3624c06b6b69Smrg    if(!chipsModeInit(pScrn, pScrn->currentMode))
3625c06b6b69Smrg      return FALSE;
3626d51ac6bdSmrg    if ((cPtr->Flags & ChipsVideoSupport)
3627c06b6b69Smrg	&& (cPtr->Flags & ChipsLinearSupport))
3628c06b6b69Smrg        CHIPSResetVideo(pScrn);
3629c06b6b69Smrg
3630f44ff811Smrg    /*usleep(50000);*/
3631c06b6b69Smrg    chipsHWCursorOn(cPtr, pScrn);
3632c06b6b69Smrg    /* cursor settle delay */
3633f44ff811Smrg    usleep(50000);
3634d51ac6bdSmrg    CHIPSAdjustFrame(ADJUST_FRAME_ARGS(pScrn, pScrn->frameX0, pScrn->frameY0));
3635f44ff811Smrg    usleep(50000);
3636c06b6b69Smrg    return TRUE;
3637c06b6b69Smrg}
3638c06b6b69Smrg
3639c06b6b69Smrg/* Mandatory */
3640c06b6b69Smrgstatic void
3641d51ac6bdSmrgCHIPSLeaveVT(VT_FUNC_ARGS_DECL)
3642c06b6b69Smrg{
3643d51ac6bdSmrg    SCRN_INFO_PTR(arg);
3644c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
3645c06b6b69Smrg    CHIPSACLPtr cAcl = CHIPSACLPTR(pScrn);
3646c06b6b69Smrg    CHIPSEntPtr cPtrEnt;
3647c06b6b69Smrg
3648c06b6b69Smrg    /* Invalidate the cached acceleration registers */
3649c06b6b69Smrg    cAcl->planemask = -1;
3650c06b6b69Smrg    cAcl->fgColor = -1;
3651c06b6b69Smrg    cAcl->bgColor = -1;
3652c06b6b69Smrg
3653c06b6b69Smrg    if (cPtr->Flags & ChipsDualChannelSupport) {
3654c06b6b69Smrg        cPtrEnt = xf86GetEntityPrivate(pScrn->entityList[0],
3655c06b6b69Smrg				       CHIPSEntityIndex)->ptr;
3656c06b6b69Smrg	if (cPtr->UseDualChannel)
3657c06b6b69Smrg	    DUALREOPEN;
3658c06b6b69Smrg       	DUALCLOSE;
3659c06b6b69Smrg    } else {
3660c06b6b69Smrg	chipsHWCursorOff(cPtr, pScrn);
3661c06b6b69Smrg	chipsRestore(pScrn, &(VGAHWPTR(pScrn))->SavedReg, &cPtr->SavedReg,
3662c06b6b69Smrg					TRUE);
3663c06b6b69Smrg	chipsLock(pScrn);
3664c06b6b69Smrg    }
3665c06b6b69Smrg}
3666c06b6b69Smrg
3667c06b6b69Smrg
3668c06b6b69Smrgstatic void
3669c06b6b69SmrgchipsLoadPalette(ScrnInfoPtr pScrn, int numColors, int *indices, LOCO *colors,
3670c06b6b69Smrg		 VisualPtr pVisual)
3671c06b6b69Smrg{
3672c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
3673c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
3674c06b6b69Smrg    int i, index, shift ;
3675c06b6b69Smrg    CHIPSEntPtr cPtrEnt;
3676c06b6b69Smrg
3677d51ac6bdSmrg    shift = (pScrn->depth == 15) ? 3 : 0;
3678c06b6b69Smrg
3679c06b6b69Smrg    if (cPtr->UseDualChannel) {
3680c06b6b69Smrg        cPtrEnt = xf86GetEntityPrivate(pScrn->entityList[0],
3681c06b6b69Smrg					       CHIPSEntityIndex)->ptr;
3682c06b6b69Smrg	DUALREOPEN;
3683c06b6b69Smrg    }
3684c06b6b69Smrg
3685c06b6b69Smrg    for (i = 0; i < numColors; i++) {
3686c06b6b69Smrg	index = indices[i];
3687c06b6b69Smrg	hwp->writeDacWriteAddr(hwp,index << shift);
3688c06b6b69Smrg	DACDelay(hwp);
3689c06b6b69Smrg	hwp->writeDacData(hwp, colors[index].red);
3690c06b6b69Smrg	DACDelay(hwp);
3691c06b6b69Smrg	hwp->writeDacData(hwp, colors[index].green);
3692c06b6b69Smrg	DACDelay(hwp);
3693c06b6b69Smrg	hwp->writeDacData(hwp, colors[index].blue);
3694c06b6b69Smrg	DACDelay(hwp);
3695c06b6b69Smrg    }
3696c06b6b69Smrg
3697c06b6b69Smrg    if (cPtr->UseDualChannel &&
3698c06b6b69Smrg		(! xf86IsEntityShared(pScrn->entityList[0]))) {
3699c06b6b69Smrg	unsigned int IOSS, MSS;
3700c06b6b69Smrg	IOSS = cPtr->readIOSS(cPtr);
3701c06b6b69Smrg	MSS = cPtr->readMSS(cPtr);
3702c06b6b69Smrg	cPtr->writeIOSS(cPtr, ((cPtr->storeIOSS & IOSS_MASK) |
3703c06b6b69Smrg			       IOSS_PIPE_B));
3704c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, ((cPtr->storeMSS & MSS_MASK) | MSS_PIPE_B));
3705c06b6b69Smrg
3706c06b6b69Smrg	for (i = 0; i < numColors; i++) {
3707c06b6b69Smrg	    index = indices[i];
3708c06b6b69Smrg	    hwp->writeDacWriteAddr(hwp,index << shift);
3709c06b6b69Smrg	    DACDelay(hwp);
3710c06b6b69Smrg	    hwp->writeDacData(hwp, colors[index].red);
3711c06b6b69Smrg	    DACDelay(hwp);
3712c06b6b69Smrg	    hwp->writeDacData(hwp, colors[index].green);
3713c06b6b69Smrg	    DACDelay(hwp);
3714c06b6b69Smrg	    hwp->writeDacData(hwp, colors[index].blue);
3715c06b6b69Smrg	    DACDelay(hwp);
3716c06b6b69Smrg	}
3717c06b6b69Smrg	cPtr->writeIOSS(cPtr, IOSS);
3718c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, MSS);
3719c06b6b69Smrg    }
3720c06b6b69Smrg
3721c06b6b69Smrg    /* This shouldn't be necessary, but we'll play safe. */
3722c06b6b69Smrg    hwp->disablePalette(hwp);
3723c06b6b69Smrg}
3724c06b6b69Smrg
3725c06b6b69Smrgstatic void
3726c06b6b69SmrgchipsLoadPalette16(ScrnInfoPtr pScrn, int numColors, int *indices,
3727c06b6b69Smrg		 LOCO *colors, VisualPtr pVisual)
3728c06b6b69Smrg{
3729c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
3730c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
3731c06b6b69Smrg    CHIPSEntPtr cPtrEnt;
3732c06b6b69Smrg
3733c06b6b69Smrg    int i, index;
3734c06b6b69Smrg
3735c06b6b69Smrg    if (cPtr->UseDualChannel) {
3736c06b6b69Smrg        cPtrEnt = xf86GetEntityPrivate(pScrn->entityList[0],
3737c06b6b69Smrg					       CHIPSEntityIndex)->ptr;
3738c06b6b69Smrg	DUALREOPEN;
3739c06b6b69Smrg    }
3740c06b6b69Smrg
3741c06b6b69Smrg    for (i = 0; i < numColors; i++) {
3742c06b6b69Smrg	index = indices[i];
3743c06b6b69Smrg	hwp->writeDacWriteAddr(hwp, index << 2);
3744c06b6b69Smrg	DACDelay(hwp);
3745c06b6b69Smrg	hwp->writeDacData(hwp, colors[index >> 1].red);
3746c06b6b69Smrg	DACDelay(hwp);
3747c06b6b69Smrg	hwp->writeDacData(hwp, colors[index].green);
3748c06b6b69Smrg	DACDelay(hwp);
3749c06b6b69Smrg	hwp->writeDacData(hwp, colors[index >> 1].blue);
3750c06b6b69Smrg	DACDelay(hwp);
3751c06b6b69Smrg    }
3752c06b6b69Smrg
3753c06b6b69Smrg
3754c06b6b69Smrg    if (cPtr->UseDualChannel &&
3755c06b6b69Smrg		(! xf86IsEntityShared(pScrn->entityList[0]))) {
3756c06b6b69Smrg	unsigned int IOSS, MSS;
3757c06b6b69Smrg	IOSS = cPtr->readIOSS(cPtr);
3758c06b6b69Smrg	MSS = cPtr->readMSS(cPtr);
3759c06b6b69Smrg	cPtr->writeIOSS(cPtr, ((cPtr->storeIOSS & IOSS_MASK) |
3760c06b6b69Smrg			       IOSS_PIPE_B));
3761c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, ((cPtr->storeMSS & MSS_MASK) | MSS_PIPE_B));
3762c06b6b69Smrg
3763c06b6b69Smrg	for (i = 0; i < numColors; i++) {
3764c06b6b69Smrg	    index = indices[i];
3765c06b6b69Smrg	    hwp->writeDacWriteAddr(hwp, index << 2);
3766c06b6b69Smrg	    DACDelay(hwp);
3767c06b6b69Smrg	    hwp->writeDacData(hwp, colors[index >> 1].red);
3768c06b6b69Smrg	    DACDelay(hwp);
3769c06b6b69Smrg	    hwp->writeDacData(hwp, colors[index].green);
3770c06b6b69Smrg	    DACDelay(hwp);
3771c06b6b69Smrg	    hwp->writeDacData(hwp, colors[index >> 1].blue);
3772c06b6b69Smrg	    DACDelay(hwp);
3773c06b6b69Smrg	}
3774c06b6b69Smrg
3775c06b6b69Smrg	cPtr->writeIOSS(cPtr, IOSS);
3776c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, MSS);
3777c06b6b69Smrg    }
3778c06b6b69Smrg
3779c06b6b69Smrg    /* This shouldn't be necessary, but we'll play safe. */
3780c06b6b69Smrg    hwp->disablePalette(hwp);
3781c06b6b69Smrg}
3782c06b6b69Smrg
3783c06b6b69Smrg/* Mandatory */
3784c06b6b69Smrgstatic Bool
3785d51ac6bdSmrgCHIPSScreenInit(SCREEN_INIT_ARGS_DECL)
3786c06b6b69Smrg{
3787d51ac6bdSmrg    ScrnInfoPtr pScrn = xf86ScreenToScrn(pScreen);
3788c06b6b69Smrg    vgaHWPtr hwp;
3789c06b6b69Smrg    CHIPSPtr cPtr;
3790c06b6b69Smrg    CHIPSACLPtr cAcl;
3791c06b6b69Smrg    int ret;
3792c06b6b69Smrg    int init_picture = 0;
3793c06b6b69Smrg    VisualPtr visual;
3794c06b6b69Smrg    int allocatebase, freespace, currentaddr;
37958e91ec4dSmrg#ifndef XSERVER_LIBPCIACCESS
3796c06b6b69Smrg    unsigned int racflag = 0;
37978e91ec4dSmrg#endif
3798c06b6b69Smrg    unsigned char *FBStart;
3799c06b6b69Smrg    int height, width, displayWidth;
3800c06b6b69Smrg    CHIPSEntPtr cPtrEnt = NULL;
3801c06b6b69Smrg#ifdef DEBUG
3802c06b6b69Smrg    ErrorF("CHIPSScreenInit\n");
3803c06b6b69Smrg#endif
3804c06b6b69Smrg
3805c06b6b69Smrg    /*
3806c06b6b69Smrg     * we need to get the ScrnInfoRec for this screen, so let's allocate
3807c06b6b69Smrg     * one first thing
3808c06b6b69Smrg     */
3809c06b6b69Smrg    cPtr = CHIPSPTR(pScrn);
3810c06b6b69Smrg    cAcl = CHIPSACLPTR(pScrn);
3811c06b6b69Smrg
3812c06b6b69Smrg    hwp = VGAHWPTR(pScrn);
3813c06b6b69Smrg    hwp->MapSize = 0x10000;		/* Standard 64k VGA window */
3814c06b6b69Smrg
3815c06b6b69Smrg    /* Map the VGA memory */
3816c06b6b69Smrg    if (!vgaHWMapMem(pScrn))
3817c06b6b69Smrg	return FALSE;
3818c06b6b69Smrg
3819c06b6b69Smrg    /* Map the Chips memory and possible MMIO areas */
3820c06b6b69Smrg    if (!chipsMapMem(pScrn))
3821c06b6b69Smrg	return FALSE;
3822c06b6b69Smrg
3823c06b6b69Smrg    /* Setup the MMIO register access functions if need */
3824c06b6b69Smrg    if (cPtr->UseFullMMIO && cPtr->MMIOBaseVGA) {
3825c06b6b69Smrg	CHIPSSetMmioExtFuncs(cPtr);
3826c06b6b69Smrg	CHIPSHWSetMmioFuncs(pScrn, cPtr->MMIOBaseVGA, 0x0);
3827c06b6b69Smrg    }
3828c06b6b69Smrg
3829c06b6b69Smrg    if (cPtr->Flags & ChipsDualChannelSupport) {
3830c06b6b69Smrg        cPtrEnt = xf86GetEntityPrivate(pScrn->entityList[0],
3831c06b6b69Smrg					       CHIPSEntityIndex)->ptr;
3832c06b6b69Smrg	DUALOPEN;
3833c06b6b69Smrg    }
3834c06b6b69Smrg
38354cac844dSmacallan#if defined(__arm__) && defined(___NetBSD__)
3836c06b6b69Smrg    if (strcmp(pScrn->currentMode->name,"PAL") == 0) {
3837c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Using built-in PAL TV mode\n");
3838c06b6b69Smrg	cPtr->TVMode = XMODE_PAL;
3839c06b6b69Smrg    } else if (strcmp(pScrn->currentMode->name,"SECAM") == 0){
3840c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
3841c06b6b69Smrg		   "Using built-in SECAM TV mode\n");
3842c06b6b69Smrg	cPtr->TVMode = XMODE_SECAM;
3843c06b6b69Smrg    } else if (strcmp(pScrn->currentMode->name,"NTSC") == 0) {
3844c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_CONFIG,
3845c06b6b69Smrg		   "Using built-in NTSC TV mode\n");
3846c06b6b69Smrg	cPtr->TVMode = XMODE_NTSC;
3847c06b6b69Smrg    } else
3848c06b6b69Smrg	cPtr->TVMode = XMODE_RGB;
3849c06b6b69Smrg#endif
3850c06b6b69Smrg
3851c06b6b69Smrg    /*
3852c06b6b69Smrg     * next we save the current state and setup the first mode
3853c06b6b69Smrg     */
3854c06b6b69Smrg    if ((cPtr->Flags & ChipsDualChannelSupport) &&
3855c06b6b69Smrg		(! xf86IsEntityShared(pScrn->entityList[0]))) {
3856c06b6b69Smrg	unsigned int IOSS, MSS;
3857c06b6b69Smrg	IOSS = cPtr->readIOSS(cPtr);
3858c06b6b69Smrg	MSS = cPtr->readMSS(cPtr);
3859c06b6b69Smrg	cPtr->writeIOSS(cPtr, ((cPtr->storeIOSS & IOSS_MASK) |
3860c06b6b69Smrg					IOSS_PIPE_A));
3861c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, ((cPtr->storeMSS & MSS_MASK) | MSS_PIPE_A));
3862c06b6b69Smrg	chipsSave(pScrn, &hwp->SavedReg, &cPtr->SavedReg);
3863c06b6b69Smrg	cPtr->writeIOSS(cPtr, ((cPtr->storeIOSS & IOSS_MASK) |
3864c06b6b69Smrg			       IOSS_PIPE_B));
3865c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, ((cPtr->storeMSS & MSS_MASK) | MSS_PIPE_B));
3866c06b6b69Smrg	chipsSave(pScrn, &cPtr->VgaSavedReg2, &cPtr->SavedReg2);
3867c06b6b69Smrg	cPtr->writeIOSS(cPtr, IOSS);
3868c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, MSS);
3869c06b6b69Smrg    } else
3870c06b6b69Smrg	chipsSave(pScrn, &hwp->SavedReg, &cPtr->SavedReg);
3871c06b6b69Smrg
3872c06b6b69Smrg    if (!chipsModeInit(pScrn,pScrn->currentMode))
3873c06b6b69Smrg	return FALSE;
3874c06b6b69Smrg    CHIPSSaveScreen(pScreen,SCREEN_SAVER_ON);
3875d51ac6bdSmrg    CHIPSAdjustFrame(ADJUST_FRAME_ARGS(pScrn, pScrn->frameX0, pScrn->frameY0));
3876c06b6b69Smrg
3877c06b6b69Smrg    /*
3878c06b6b69Smrg     * The next step is to setup the screen's visuals, and initialise the
3879c06b6b69Smrg     * framebuffer code.  In cases where the framebuffer's default
3880c06b6b69Smrg     * choices for things like visual layouts and bits per RGB are OK,
3881c06b6b69Smrg     * this may be as simple as calling the framebuffer's ScreenInit()
3882c06b6b69Smrg     * function.  If not, the visuals will need to be setup before calling
3883c06b6b69Smrg     * a fb ScreenInit() function and fixed up after.
3884c06b6b69Smrg     *
3885c06b6b69Smrg     * For most PC hardware at depths >= 8, the defaults that cfb uses
3886c06b6b69Smrg     * are not appropriate.  In this driver, we fixup the visuals after.
3887c06b6b69Smrg     */
3888c06b6b69Smrg
3889c06b6b69Smrg    /*
3890c06b6b69Smrg     * Reset visual list.
3891c06b6b69Smrg     */
3892c06b6b69Smrg    miClearVisualTypes();
3893c06b6b69Smrg
3894c06b6b69Smrg    /* Setup the visuals we support. */
3895d51ac6bdSmrg    if (!miSetVisualTypes(pScrn->depth,
3896c06b6b69Smrg			    miGetDefaultVisualMask(pScrn->depth),
3897c06b6b69Smrg			    pScrn->rgbBits, pScrn->defaultVisual))
3898d51ac6bdSmrg        return FALSE;
3899c06b6b69Smrg    miSetPixmapDepths ();
3900c06b6b69Smrg
3901c06b6b69Smrg    /*
3902c06b6b69Smrg     * Call the framebuffer layer's ScreenInit function, and fill in other
3903c06b6b69Smrg     * pScreen fields.
3904c06b6b69Smrg     */
3905c06b6b69Smrg    if ((cPtr->Flags & ChipsShadowFB) && cPtr->Rotate) {
3906c06b6b69Smrg	height = pScrn->virtualX;
3907c06b6b69Smrg	width = pScrn->virtualY;
3908c06b6b69Smrg    } else {
3909c06b6b69Smrg	width = pScrn->virtualX;
3910c06b6b69Smrg	height = pScrn->virtualY;
3911c06b6b69Smrg    }
3912c06b6b69Smrg
3913c06b6b69Smrg    if(cPtr->Flags & ChipsShadowFB) {
3914c06b6b69Smrg	cPtr->ShadowPitch = BitmapBytePad(pScrn->bitsPerPixel * width);
39158e91ec4dSmrg	cPtr->ShadowPtr = malloc(cPtr->ShadowPitch * height);
3916c06b6b69Smrg	displayWidth = cPtr->ShadowPitch / (pScrn->bitsPerPixel >> 3);
3917c06b6b69Smrg	FBStart = cPtr->ShadowPtr;
3918c06b6b69Smrg    } else {
3919c06b6b69Smrg	cPtr->ShadowPtr = NULL;
3920c06b6b69Smrg	displayWidth = pScrn->displayWidth;
3921c06b6b69Smrg	FBStart = cPtr->FbBase;
3922c06b6b69Smrg    }
3923c06b6b69Smrg
3924c06b6b69Smrg    switch (pScrn->bitsPerPixel) {
39259f4658d1Smrg#ifdef HAVE_XF1BPP
3926c06b6b69Smrg    case 1:
3927c06b6b69Smrg	ret = xf1bppScreenInit(pScreen, FBStart,
3928c06b6b69Smrg 		        width,height,
3929c06b6b69Smrg			pScrn->xDpi, pScrn->yDpi,
3930c06b6b69Smrg			displayWidth);
3931c06b6b69Smrg	break;
39329f4658d1Smrg#endif
39339f4658d1Smrg#ifdef HAVE_XF4BPP
3934c06b6b69Smrg    case 4:
3935c06b6b69Smrg	ret = xf4bppScreenInit(pScreen, FBStart,
3936c06b6b69Smrg 		        width,height,
3937c06b6b69Smrg			pScrn->xDpi, pScrn->yDpi,
3938c06b6b69Smrg			displayWidth);
3939c06b6b69Smrg	break;
39409f4658d1Smrg#endif
3941c06b6b69Smrg    case 16:
3942c06b6b69Smrg    default:
3943c06b6b69Smrg	ret = fbScreenInit(pScreen, FBStart,
3944c06b6b69Smrg 		        width,height,
3945c06b6b69Smrg			pScrn->xDpi, pScrn->yDpi,
3946c06b6b69Smrg			displayWidth,pScrn->bitsPerPixel);
3947c06b6b69Smrg	init_picture = 1;
3948c06b6b69Smrg	break;
3949c06b6b69Smrg    }
3950c06b6b69Smrg
3951c06b6b69Smrg    if (!ret)
3952c06b6b69Smrg	return FALSE;
3953c06b6b69Smrg
3954c06b6b69Smrg#if X_BYTE_ORDER == X_BIG_ENDIAN
3955c06b6b69Smrg 	/* TODO : find a better way to do this */
3956c06b6b69Smrg 	if (pScrn->depth == 24) {
3957c06b6b69Smrg 		int dummy ;
3958c06b6b69Smrg 		  /* Fixup RGB ordering in 24 BPP */
3959c06b6b69Smrg 			dummy = pScrn->offset.red ;
3960c06b6b69Smrg 			pScrn->offset.red = pScrn->offset.blue;
3961c06b6b69Smrg 			pScrn->offset.blue = dummy ;
3962c06b6b69Smrg
3963c06b6b69Smrg 			dummy = pScrn->mask.red ;
3964c06b6b69Smrg 			pScrn->mask.red = pScrn->mask.blue;
3965c06b6b69Smrg 			pScrn->mask.blue = dummy ;
3966c06b6b69Smrg 	}
3967c06b6b69Smrg#endif
3968c06b6b69Smrg
3969c06b6b69Smrg    if (pScrn->depth > 8) {
3970c06b6b69Smrg        /* Fixup RGB ordering */
3971c06b6b69Smrg        visual = pScreen->visuals + pScreen->numVisuals;
3972c06b6b69Smrg        while (--visual >= pScreen->visuals) {
3973c06b6b69Smrg	    if ((visual->class | DynamicClass) == DirectColor) {
3974c06b6b69Smrg		visual->offsetRed = pScrn->offset.red;
3975c06b6b69Smrg		visual->offsetGreen = pScrn->offset.green;
3976c06b6b69Smrg		visual->offsetBlue = pScrn->offset.blue;
3977c06b6b69Smrg		visual->redMask = pScrn->mask.red;
3978c06b6b69Smrg		visual->greenMask = pScrn->mask.green;
3979c06b6b69Smrg		visual->blueMask = pScrn->mask.blue;
3980c06b6b69Smrg	    }
3981c06b6b69Smrg	}
3982c06b6b69Smrg    }
3983c06b6b69Smrg
3984c06b6b69Smrg    /* must be after RGB ordering fixed */
3985c06b6b69Smrg    if (init_picture)
3986c06b6b69Smrg	fbPictureInit (pScreen, 0, 0);
3987c06b6b69Smrg
3988c06b6b69Smrg    xf86SetBlackWhitePixels(pScreen);
3989c06b6b69Smrg
3990c06b6b69Smrg    cPtr->BlockHandler = pScreen->BlockHandler;
3991c06b6b69Smrg    pScreen->BlockHandler = chipsBlockHandler;
3992c06b6b69Smrg
3993c06b6b69Smrg    if ( (pScrn->depth >= 8))
3994c06b6b69Smrg	CHIPSDGAInit(pScreen);
3995c06b6b69Smrg
3996c06b6b69Smrg    cPtr->HWCursorShown = FALSE;
3997c06b6b69Smrg
3998a49f9f89Smacallan#if defined(USE_MIBANK)
3999c06b6b69Smrg    if (!(cPtr->Flags & ChipsLinearSupport)) {
4000c06b6b69Smrg	miBankInfoPtr pBankInfo;
4001c06b6b69Smrg
4002c06b6b69Smrg	/* Setup the vga banking variables */
4003c06b6b69Smrg	pBankInfo = (miBankInfoPtr)xnfcalloc(sizeof(miBankInfoRec),1);
4004c06b6b69Smrg	if (pBankInfo == NULL)
4005c06b6b69Smrg	    return FALSE;
4006c06b6b69Smrg
40074cac844dSmacallan#if defined(__arm__)
4008c06b6b69Smrg	cPtr->Bank = -1;
4009c06b6b69Smrg#endif
4010c06b6b69Smrg	pBankInfo->pBankA = hwp->Base;
4011c06b6b69Smrg	pBankInfo->pBankB = (unsigned char *)hwp->Base + 0x08000;
4012c06b6b69Smrg	pBankInfo->BankSize = 0x08000;
4013c06b6b69Smrg	pBankInfo->nBankDepth = (pScrn->depth == 4) ? 1 : pScrn->depth;
4014c06b6b69Smrg
4015c06b6b69Smrg	if (IS_HiQV(cPtr)) {
4016c06b6b69Smrg	    pBankInfo->pBankB = hwp->Base;
4017c06b6b69Smrg	    pBankInfo->BankSize = 0x10000;
4018c06b6b69Smrg	    if (pScrn->bitsPerPixel < 8) {
4019c06b6b69Smrg		pBankInfo->SetSourceBank =
4020c06b6b69Smrg			(miBankProcPtr)CHIPSHiQVSetReadWritePlanar;
4021c06b6b69Smrg		pBankInfo->SetDestinationBank =
4022c06b6b69Smrg			(miBankProcPtr)CHIPSHiQVSetReadWritePlanar;
4023c06b6b69Smrg		pBankInfo->SetSourceAndDestinationBanks =
4024c06b6b69Smrg			(miBankProcPtr)CHIPSHiQVSetReadWritePlanar;
4025c06b6b69Smrg	    } else {
4026c06b6b69Smrg		pBankInfo->SetSourceBank =
4027c06b6b69Smrg			(miBankProcPtr)CHIPSHiQVSetReadWrite;
4028c06b6b69Smrg		pBankInfo->SetDestinationBank =
4029c06b6b69Smrg			(miBankProcPtr)CHIPSHiQVSetReadWrite;
4030c06b6b69Smrg		pBankInfo->SetSourceAndDestinationBanks =
4031c06b6b69Smrg			(miBankProcPtr)CHIPSHiQVSetReadWrite;
4032c06b6b69Smrg	    }
4033c06b6b69Smrg	} else {
4034c06b6b69Smrg	    if (IS_Wingine(cPtr)) {
4035c06b6b69Smrg		if (pScrn->bitsPerPixel < 8) {
4036c06b6b69Smrg		    pBankInfo->SetSourceBank =
4037c06b6b69Smrg			    (miBankProcPtr)CHIPSWINSetReadPlanar;
4038c06b6b69Smrg		    pBankInfo->SetDestinationBank =
4039c06b6b69Smrg			    (miBankProcPtr)CHIPSWINSetWritePlanar;
4040c06b6b69Smrg		    pBankInfo->SetSourceAndDestinationBanks =
4041c06b6b69Smrg			    (miBankProcPtr)CHIPSWINSetReadWritePlanar;
4042c06b6b69Smrg		} else {
4043c06b6b69Smrg		    pBankInfo->SetSourceBank = (miBankProcPtr)CHIPSWINSetRead;
4044c06b6b69Smrg		    pBankInfo->SetDestinationBank =
4045c06b6b69Smrg			    (miBankProcPtr)CHIPSWINSetWrite;
4046c06b6b69Smrg		    pBankInfo->SetSourceAndDestinationBanks =
4047c06b6b69Smrg			    (miBankProcPtr)CHIPSWINSetReadWrite;
4048c06b6b69Smrg		}
4049c06b6b69Smrg	    } else {
4050c06b6b69Smrg		if (pScrn->bitsPerPixel < 8) {
4051c06b6b69Smrg		    pBankInfo->SetSourceBank =
4052c06b6b69Smrg			    (miBankProcPtr)CHIPSSetReadPlanar;
4053c06b6b69Smrg		    pBankInfo->SetDestinationBank =
4054c06b6b69Smrg			    (miBankProcPtr)CHIPSSetWritePlanar;
4055c06b6b69Smrg		    pBankInfo->SetSourceAndDestinationBanks =
4056c06b6b69Smrg			    (miBankProcPtr)CHIPSSetReadWritePlanar;
4057c06b6b69Smrg		} else {
4058c06b6b69Smrg		    pBankInfo->SetSourceBank = (miBankProcPtr)CHIPSSetRead;
4059c06b6b69Smrg		    pBankInfo->SetDestinationBank =
4060c06b6b69Smrg			    (miBankProcPtr)CHIPSSetWrite;
4061c06b6b69Smrg		    pBankInfo->SetSourceAndDestinationBanks =
4062c06b6b69Smrg			    (miBankProcPtr)CHIPSSetReadWrite;
4063c06b6b69Smrg		}
4064c06b6b69Smrg	    }
4065c06b6b69Smrg	}
4066c06b6b69Smrg	if (!miInitializeBanking(pScreen, pScrn->virtualX, pScrn->virtualY,
4067c06b6b69Smrg				 pScrn->displayWidth, pBankInfo)) {
4068d51ac6bdSmrg	    free(pBankInfo);
4069c06b6b69Smrg	    pBankInfo = NULL;
4070c06b6b69Smrg	    return FALSE;
4071c06b6b69Smrg	}
4072c06b6b69Smrg	miInitializeBackingStore(pScreen);
4073c06b6b69Smrg	xf86SetBackingStore(pScreen);
4074c06b6b69Smrg
4075c06b6b69Smrg	/* Initialise cursor functions */
4076c06b6b69Smrg	miDCInitialize (pScreen, xf86GetPointerScreenFuncs());
4077c06b6b69Smrg
4078f44ff811Smrg    } else
4079f44ff811Smrg#endif /* HAVE_ISA */
4080f44ff811Smrg    {
4081c06b6b69Smrg    /* !!! Only support linear addressing for now. This might change */
4082c06b6b69Smrg	/* Setup pointers to free space in video ram */
4083c06b6b69Smrg#define CHIPSALIGN(size, align) (currentaddr - ((currentaddr - size) & ~align))
4084c06b6b69Smrg	allocatebase = (pScrn->videoRam<<10) - cPtr->FrameBufferSize;
4085c06b6b69Smrg
4086c06b6b69Smrg	if (pScrn->bitsPerPixel < 8)
4087c06b6b69Smrg	    freespace = allocatebase - pScrn->displayWidth *
4088c06b6b69Smrg		    pScrn->virtualY / 2;
4089c06b6b69Smrg	else
4090c06b6b69Smrg	    freespace = allocatebase - pScrn->displayWidth *
4091c06b6b69Smrg		    pScrn->virtualY * (pScrn->bitsPerPixel >> 3);
4092c06b6b69Smrg
4093c06b6b69Smrg	if ((cPtr->Flags & ChipsDualChannelSupport) &&
4094c06b6b69Smrg	    (cPtr->SecondCrtc == TRUE)) {
4095c06b6b69Smrg	    currentaddr = allocatebase + cPtrEnt->masterFbMapSize;
4096c06b6b69Smrg	} else
4097c06b6b69Smrg	    currentaddr = allocatebase;
4098c06b6b69Smrg	if (serverGeneration == 1)
4099d51ac6bdSmrg	    xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
4100c06b6b69Smrg		   "%d bytes off-screen memory available\n", freespace);
4101c06b6b69Smrg
4102c06b6b69Smrg	/*
4103c06b6b69Smrg	 * Allocate video memory to store the hardware cursor. Allocate 1kB
4104c06b6b69Smrg	 * vram to the cursor, with 1kB alignment for 6554x's and 4kb alignment
4105c06b6b69Smrg	 * for 65550's. Wingine cursor is stored in registers and so no memory
4106c06b6b69Smrg	 * is needed.
4107c06b6b69Smrg	 */
4108c06b6b69Smrg	if (cAcl->UseHWCursor) {
4109c06b6b69Smrg	    cAcl->CursorAddress = -1;
4110c06b6b69Smrg	    if (IS_HiQV(cPtr)) {
4111c06b6b69Smrg		if (CHIPSALIGN(1024, 0xFFF) <= freespace) {
4112c06b6b69Smrg		    currentaddr -= CHIPSALIGN(1024, 0xFFF);
4113c06b6b69Smrg		    freespace -= CHIPSALIGN(1024, 0xFFF);
4114c06b6b69Smrg		    cAcl->CursorAddress = currentaddr;
4115c06b6b69Smrg		}
4116c06b6b69Smrg	    } else if (IS_Wingine(cPtr)) {
4117c06b6b69Smrg		cAcl->CursorAddress = 0;
4118c06b6b69Smrg	    } else if (CHIPSALIGN(1024, 0x3FF) <= freespace) {
4119c06b6b69Smrg		currentaddr -= CHIPSALIGN(1024, 0x3FF);
4120c06b6b69Smrg		freespace -= CHIPSALIGN(1024, 0x3FF);
4121c06b6b69Smrg		cAcl->CursorAddress = currentaddr;
4122c06b6b69Smrg	    }
4123c06b6b69Smrg	    if (cAcl->CursorAddress == -1)
4124d51ac6bdSmrg		xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
4125c06b6b69Smrg		       "Too little space for H/W cursor.\n");
4126c06b6b69Smrg	}
4127c06b6b69Smrg
4128c06b6b69Smrg	cAcl->CacheEnd = currentaddr;
4129c06b6b69Smrg
4130c06b6b69Smrg	/* Setup the acceleration primitives */
4131c06b6b69Smrg	/* Calculate space needed of offscreen pixmaps etc. */
4132c06b6b69Smrg	if (cPtr->Flags & ChipsAccelSupport) {
4133c06b6b69Smrg	    /*
4134c06b6b69Smrg	     * A scratch area is now allocated in the video ram. This is used
4135c06b6b69Smrg	     * at 8 and 16 bpp to simulate a planemask with a complex ROP, and
4136c06b6b69Smrg	     * at 24 and 32 bpp to aid in accelerating solid fills
4137c06b6b69Smrg	     */
4138c06b6b69Smrg	    cAcl->ScratchAddress = -1;
4139c06b6b69Smrg	    switch  (pScrn->bitsPerPixel) {
4140c06b6b69Smrg	    case 8:
4141c06b6b69Smrg		if (CHIPSALIGN(64, 0x3F) <= freespace) {
4142c06b6b69Smrg		    currentaddr -= CHIPSALIGN(64, 0x3F);
4143c06b6b69Smrg		    freespace -= CHIPSALIGN(64, 0x3F);
4144c06b6b69Smrg		    cAcl->ScratchAddress = currentaddr;
4145c06b6b69Smrg		}
4146c06b6b69Smrg		break;
4147c06b6b69Smrg	    case 16:
4148c06b6b69Smrg		if (CHIPSALIGN(128, 0x7F) <= freespace) {
4149c06b6b69Smrg		    currentaddr -= CHIPSALIGN(128, 0x7F);
4150c06b6b69Smrg		    freespace -= CHIPSALIGN(128, 0x7F);
4151c06b6b69Smrg		    cAcl->ScratchAddress = currentaddr;
4152c06b6b69Smrg		}
4153c06b6b69Smrg		break;
4154c06b6b69Smrg	    case 24:
4155c06b6b69Smrg		/* One scanline of data used for solid fill */
4156c06b6b69Smrg		if (!IS_HiQV(cPtr)) {
4157c06b6b69Smrg		    if (CHIPSALIGN(3 * (pScrn->displayWidth + 4), 0x3)
4158c06b6b69Smrg			<= freespace) {
4159c06b6b69Smrg			currentaddr -= CHIPSALIGN(3 * (pScrn->displayWidth
4160c06b6b69Smrg					       + 4), 0x3);
4161c06b6b69Smrg			freespace -= CHIPSALIGN(3 * (pScrn->displayWidth + 4),
4162c06b6b69Smrg						0x3);
4163c06b6b69Smrg			cAcl->ScratchAddress = currentaddr;
4164c06b6b69Smrg		    }
4165c06b6b69Smrg		}
4166c06b6b69Smrg		break;
4167c06b6b69Smrg	    case 32:
4168c06b6b69Smrg		/* 16bpp 8x8 mono pattern fill for solid fill. QWORD aligned */
4169c06b6b69Smrg		if (IS_HiQV(cPtr)) {
4170c06b6b69Smrg		    if (CHIPSALIGN(8, 0x7) <= freespace) {
4171c06b6b69Smrg			currentaddr -= CHIPSALIGN(8, 0x7);
4172c06b6b69Smrg			freespace -= CHIPSALIGN(8, 0x7);
4173c06b6b69Smrg			cAcl->ScratchAddress = currentaddr;
4174c06b6b69Smrg		    }
4175c06b6b69Smrg		}
4176c06b6b69Smrg		break;
4177c06b6b69Smrg	    }
4178c06b6b69Smrg
4179c06b6b69Smrg	    /* Setup the boundaries of the pixmap cache */
4180c06b6b69Smrg	    cAcl->CacheStart = currentaddr - freespace;
4181c06b6b69Smrg	    cAcl->CacheEnd = currentaddr;
4182c06b6b69Smrg
4183c06b6b69Smrg	    if (cAcl->CacheStart >= cAcl->CacheEnd) {
4184d51ac6bdSmrg		xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
4185c06b6b69Smrg		       "Too little space for pixmap cache.\n");
4186c06b6b69Smrg		cAcl->CacheStart = 0;
4187c06b6b69Smrg		cAcl->CacheEnd = 0;
4188c06b6b69Smrg	    }
4189c06b6b69Smrg
4190c06b6b69Smrg	    if (IS_HiQV(cPtr))
4191c06b6b69Smrg		cAcl->BltDataWindow = (unsigned char *)cPtr->MMIOBase
4192c06b6b69Smrg		    + 0x10000L;
4193c06b6b69Smrg	    else
4194c06b6b69Smrg		cAcl->BltDataWindow = cPtr->FbBase;
4195c06b6b69Smrg
4196c06b6b69Smrg	}
4197c06b6b69Smrg	/*
4198c06b6b69Smrg	 * Initialize FBManager:
4199c06b6b69Smrg	 * we do even with no acceleration enabled
4200c06b6b69Smrg	 * so that video support can allocate space.
4201c06b6b69Smrg	 */
4202c06b6b69Smrg
4203c06b6b69Smrg	{
4204c06b6b69Smrg	    BoxRec AvailFBArea;
4205c06b6b69Smrg	    AvailFBArea.x1 = 0;
4206c06b6b69Smrg	    AvailFBArea.y1 = 0;
4207c06b6b69Smrg	    AvailFBArea.x2 = pScrn->displayWidth;
4208c06b6b69Smrg	    AvailFBArea.y2 = cAcl->CacheEnd /
4209c06b6b69Smrg		(pScrn->displayWidth * (pScrn->bitsPerPixel >> 3));
4210c06b6b69Smrg
4211d51ac6bdSmrg	    xf86InitFBManager(pScreen, &AvailFBArea);
4212c06b6b69Smrg	}
4213c06b6b69Smrg	if (cPtr->Flags & ChipsAccelSupport) {
4214c06b6b69Smrg	    if (IS_HiQV(cPtr)) {
4215c06b6b69Smrg		CHIPSHiQVAccelInit(pScreen);
4216c06b6b69Smrg	    } else if (cPtr->UseMMIO) {
4217c06b6b69Smrg		CHIPSMMIOAccelInit(pScreen);
4218c06b6b69Smrg	    } else {
4219c06b6b69Smrg		CHIPSAccelInit(pScreen);
4220c06b6b69Smrg	    }
4221c06b6b69Smrg	}
4222c06b6b69Smrg
4223c06b6b69Smrg	miInitializeBackingStore(pScreen);
4224c06b6b69Smrg	xf86SetBackingStore(pScreen);
4225c06b6b69Smrg#ifdef ENABLE_SILKEN_MOUSE
4226c06b6b69Smrg	xf86SetSilkenMouse(pScreen);
4227c06b6b69Smrg#endif
4228c06b6b69Smrg
4229c06b6b69Smrg	/* Initialise cursor functions */
4230c06b6b69Smrg	miDCInitialize (pScreen, xf86GetPointerScreenFuncs());
4231c06b6b69Smrg
4232c06b6b69Smrg	if ((cAcl->UseHWCursor) && (cAcl->CursorAddress != -1)) {
4233c06b6b69Smrg	    /* HW cursor functions */
4234c06b6b69Smrg	    if (!CHIPSCursorInit(pScreen)) {
4235d51ac6bdSmrg		xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
4236c06b6b69Smrg		       "Hardware cursor initialization failed\n");
4237c06b6b69Smrg		return FALSE;
4238c06b6b69Smrg	    }
4239c06b6b69Smrg	}
4240c06b6b69Smrg    }
4241c06b6b69Smrg
4242c06b6b69Smrg    if (cPtr->Flags & ChipsShadowFB) {
4243c06b6b69Smrg	RefreshAreaFuncPtr refreshArea = chipsRefreshArea;
4244c06b6b69Smrg
4245c06b6b69Smrg	if(cPtr->Rotate) {
4246c06b6b69Smrg	    if (!cPtr->PointerMoved) {
4247c06b6b69Smrg		cPtr->PointerMoved = pScrn->PointerMoved;
4248c06b6b69Smrg		pScrn->PointerMoved = chipsPointerMoved;
4249c06b6b69Smrg	    }
4250c06b6b69Smrg
4251c06b6b69Smrg	   switch(pScrn->bitsPerPixel) {
4252c06b6b69Smrg	   case 8:	refreshArea = chipsRefreshArea8;	break;
4253c06b6b69Smrg	   case 16:	refreshArea = chipsRefreshArea16;	break;
4254c06b6b69Smrg	   case 24:	refreshArea = chipsRefreshArea24;	break;
4255c06b6b69Smrg	   case 32:	refreshArea = chipsRefreshArea32;	break;
4256c06b6b69Smrg	   }
4257c06b6b69Smrg	}
4258c06b6b69Smrg	ShadowFBInit(pScreen, refreshArea);
4259c06b6b69Smrg    }
4260c06b6b69Smrg
4261c06b6b69Smrg    /* Initialise default colourmap */
4262c06b6b69Smrg    if (!miCreateDefColormap(pScreen))
4263c06b6b69Smrg	return FALSE;
4264c06b6b69Smrg
4265d51ac6bdSmrg    if(!xf86HandleColormaps(pScreen, 256, pScrn->rgbBits,
4266c06b6b69Smrg		(pScrn->depth == 16 ? chipsLoadPalette16 : chipsLoadPalette),
4267c06b6b69Smrg		NULL, CMAP_RELOAD_ON_MODE_SWITCH | CMAP_PALETTED_TRUECOLOR))
4268d51ac6bdSmrg	return FALSE;
4269c06b6b69Smrg
4270a349cb8cSmrg#ifndef XSERVER_LIBPCIACCESS
4271c06b6b69Smrg    racflag = RAC_COLORMAP;
4272c06b6b69Smrg    if (cAcl->UseHWCursor)
4273c06b6b69Smrg        racflag |= RAC_CURSOR;
4274c06b6b69Smrg    racflag |= (RAC_FB | RAC_VIEWPORT);
4275c06b6b69Smrg    /* XXX Check if I/O and Mem flags need to be the same. */
4276c06b6b69Smrg    pScrn->racIoFlags = pScrn->racMemFlags = racflag;
4277a349cb8cSmrg#endif
4278c06b6b69Smrg#ifdef ENABLE_SILKEN_MOUSE
4279c06b6b69Smrg	xf86SetSilkenMouse(pScreen);
4280c06b6b69Smrg#endif
4281c06b6b69Smrg
4282d51ac6bdSmrg	if ((cPtr->Flags & ChipsVideoSupport)
4283c06b6b69Smrg	    && (cPtr->Flags & ChipsLinearSupport)) {
4284c06b6b69Smrg	    CHIPSInitVideo(pScreen);
4285c06b6b69Smrg    }
4286c06b6b69Smrg
4287c06b6b69Smrg    pScreen->SaveScreen = CHIPSSaveScreen;
4288c06b6b69Smrg
4289c06b6b69Smrg    /* Setup DPMS mode */
4290c06b6b69Smrg    if (cPtr->Flags & ChipsDPMSSupport)
4291c06b6b69Smrg	xf86DPMSInit(pScreen, (DPMSSetProcPtr)chipsDisplayPowerManagementSet,
4292c06b6b69Smrg		     0);
4293c06b6b69Smrg
4294c06b6b69Smrg    /* Wrap the current CloseScreen function */
4295c06b6b69Smrg    cPtr->CloseScreen = pScreen->CloseScreen;
4296c06b6b69Smrg    pScreen->CloseScreen = CHIPSCloseScreen;
4297c06b6b69Smrg
4298c06b6b69Smrg    /* Report any unused options (only for the first generation) */
4299c06b6b69Smrg    if (serverGeneration == 1) {
4300c06b6b69Smrg	xf86ShowUnusedOptions(pScrn->scrnIndex, pScrn->options);
4301c06b6b69Smrg    }
4302c06b6b69Smrg
4303c06b6b69Smrg    return TRUE;
4304c06b6b69Smrg}
4305c06b6b69Smrg
4306c06b6b69Smrg/* Mandatory */
4307c06b6b69SmrgBool
4308d51ac6bdSmrgCHIPSSwitchMode(SWITCH_MODE_ARGS_DECL)
4309c06b6b69Smrg{
4310d51ac6bdSmrg    SCRN_INFO_PTR(arg);
4311c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
4312c06b6b69Smrg    CHIPSEntPtr cPtrEnt;
4313c06b6b69Smrg
4314c06b6b69Smrg#ifdef DEBUG
4315c06b6b69Smrg    ErrorF("CHIPSSwitchMode\n");
4316c06b6b69Smrg#endif
4317c06b6b69Smrg    if (cPtr->UseDualChannel) {
4318c06b6b69Smrg        cPtrEnt = xf86GetEntityPrivate(pScrn->entityList[0],
4319c06b6b69Smrg					       CHIPSEntityIndex)->ptr;
4320c06b6b69Smrg	DUALREOPEN;
4321c06b6b69Smrg    }
4322c06b6b69Smrg
4323d51ac6bdSmrg    return chipsModeInit(pScrn, mode);
4324c06b6b69Smrg}
4325c06b6b69Smrg
4326c06b6b69Smrg/* Mandatory */
4327c06b6b69Smrgvoid
4328d51ac6bdSmrgCHIPSAdjustFrame(ADJUST_FRAME_ARGS_DECL)
4329c06b6b69Smrg{
4330d51ac6bdSmrg    SCRN_INFO_PTR(arg);
4331c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
4332c06b6b69Smrg    CHIPSEntPtr cPtrEnt;
4333c06b6b69Smrg
4334c06b6b69Smrg    int Base;
4335c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
4336c06b6b69Smrg    unsigned char tmp;
4337c06b6b69Smrg
4338c06b6b69Smrg    if (xf86ReturnOptValBool(cPtr->Options, OPTION_SHOWCACHE, FALSE) && y) {
4339c06b6b69Smrg	int lastline = cPtr->FbMapSize /
4340c06b6b69Smrg		((pScrn->displayWidth * pScrn->bitsPerPixel) / 8);
4341c06b6b69Smrg	lastline -= pScrn->currentMode->VDisplay;
4342c06b6b69Smrg	y += pScrn->virtualY - 1;
4343c06b6b69Smrg        if (y > lastline) y = lastline;
4344c06b6b69Smrg    }
4345c06b6b69Smrg
4346c06b6b69Smrg    Base = y * pScrn->displayWidth + x;
4347c06b6b69Smrg
4348c06b6b69Smrg    /* calculate base bpp dep. */
4349c06b6b69Smrg    switch (pScrn->bitsPerPixel) {
4350c06b6b69Smrg    case 1:
4351c06b6b69Smrg    case 4:
4352c06b6b69Smrg	Base >>= 3;
4353c06b6b69Smrg	break;
4354c06b6b69Smrg    case 16:
4355d51ac6bdSmrg	Base >>= 1;
4356c06b6b69Smrg	break;
4357c06b6b69Smrg    case 24:
4358c06b6b69Smrg	if (!IS_HiQV(cPtr))
4359c06b6b69Smrg	    Base = (Base >> 2) * 3;
4360c06b6b69Smrg	else
4361c06b6b69Smrg	    Base = (Base >> 3) * 6;  /* 65550 seems to need 64bit alignment */
4362c06b6b69Smrg	break;
4363c06b6b69Smrg    case 32:
4364c06b6b69Smrg	break;
4365c06b6b69Smrg    default:			     /* 8bpp */
4366c06b6b69Smrg	Base >>= 2;
4367c06b6b69Smrg	break;
4368c06b6b69Smrg    }
4369c06b6b69Smrg
4370c06b6b69Smrg    if (cPtr->UseDualChannel) {
4371c06b6b69Smrg        cPtrEnt = xf86GetEntityPrivate(pScrn->entityList[0],
4372c06b6b69Smrg					       CHIPSEntityIndex)->ptr;
4373c06b6b69Smrg	DUALREOPEN;
4374c06b6b69Smrg    }
4375c06b6b69Smrg
4376c06b6b69Smrg    /* write base to chip */
4377c06b6b69Smrg    /*
4378c06b6b69Smrg     * These are the generic starting address registers.
4379c06b6b69Smrg     */
4380c06b6b69Smrg    chipsFixResume(pScrn);
4381c06b6b69Smrg    hwp->writeCrtc(hwp, 0x0C, (Base & 0xFF00) >> 8);
4382c06b6b69Smrg    hwp->writeCrtc(hwp, 0x0D, Base & 0xFF);
4383c06b6b69Smrg    if (IS_HiQV(cPtr)) {
4384c06b6b69Smrg	if (((cPtr->readXR(cPtr, 0x09)) & 0x1) == 0x1)
4385c06b6b69Smrg	    hwp->writeCrtc(hwp, 0x40, ((Base & 0x0F0000) >> 16) | 0x80);
4386c06b6b69Smrg    } else {
4387c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x0C);
4388c06b6b69Smrg	cPtr->writeXR(cPtr, 0x0C, ((Base & (IS_Wingine(cPtr) ? 0x0F0000 :
4389c06b6b69Smrg	     0x030000)) >> 16) | (tmp & 0xF8));
4390c06b6b69Smrg    }
4391c06b6b69Smrg
4392c06b6b69Smrg    if (cPtr->UseDualChannel &&
4393c06b6b69Smrg		(! xf86IsEntityShared(pScrn->entityList[0]))) {
4394c06b6b69Smrg	unsigned int IOSS, MSS;
4395c06b6b69Smrg	IOSS = cPtr->readIOSS(cPtr);
4396c06b6b69Smrg	MSS = cPtr->readMSS(cPtr);
4397c06b6b69Smrg	cPtr->writeIOSS(cPtr, ((cPtr->storeIOSS & IOSS_MASK) |
4398c06b6b69Smrg			       IOSS_PIPE_B));
4399c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, ((cPtr->storeMSS & MSS_MASK) | MSS_PIPE_B));
4400c06b6b69Smrg
4401c06b6b69Smrg	chipsFixResume(pScrn);
4402c06b6b69Smrg	hwp->writeCrtc(hwp, 0x0C, (Base & 0xFF00) >> 8);
4403c06b6b69Smrg	hwp->writeCrtc(hwp, 0x0D, Base & 0xFF);
4404c06b6b69Smrg	if (((cPtr->readXR(cPtr, 0x09)) & 0x1) == 0x1)
4405c06b6b69Smrg	    hwp->writeCrtc(hwp, 0x40, ((Base & 0x0F0000) >> 16) | 0x80);
4406c06b6b69Smrg
4407c06b6b69Smrg	cPtr->writeIOSS(cPtr, IOSS);
4408c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, MSS);
4409c06b6b69Smrg    }
4410c06b6b69Smrg
4411c06b6b69Smrg}
4412c06b6b69Smrg
4413c06b6b69Smrg/* Mandatory */
4414c06b6b69Smrgstatic Bool
4415d51ac6bdSmrgCHIPSCloseScreen(CLOSE_SCREEN_ARGS_DECL)
4416c06b6b69Smrg{
4417d51ac6bdSmrg    ScrnInfoPtr pScrn = xf86ScreenToScrn(pScreen);
4418c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
4419c06b6b69Smrg    CHIPSEntPtr cPtrEnt;
4420c06b6b69Smrg
4421c06b6b69Smrg    if(pScrn->vtSema){   /*§§§*/
4422c06b6b69Smrg	if (cPtr->Flags & ChipsDualChannelSupport) {
4423c06b6b69Smrg  	    cPtrEnt = xf86GetEntityPrivate(pScrn->entityList[0],
4424c06b6b69Smrg					   CHIPSEntityIndex)->ptr;
4425c06b6b69Smrg	    if (cPtr->UseDualChannel)
4426c06b6b69Smrg		DUALREOPEN;
4427c06b6b69Smrg	    DUALCLOSE;
4428c06b6b69Smrg	} else {
4429c06b6b69Smrg	    chipsHWCursorOff(cPtr, pScrn);
4430c06b6b69Smrg	    chipsRestore(pScrn, &(VGAHWPTR(pScrn))->SavedReg, &cPtr->SavedReg,
4431c06b6b69Smrg					TRUE);
4432c06b6b69Smrg	    chipsLock(pScrn);
4433c06b6b69Smrg	}
4434c06b6b69Smrg	chipsUnmapMem(pScrn);
4435c06b6b69Smrg    }
4436c06b6b69Smrg
4437c06b6b69Smrg    if (xf86IsEntityShared(pScrn->entityList[0])) {
4438c06b6b69Smrg	DevUnion *pPriv;
4439c06b6b69Smrg	pPriv = xf86GetEntityPrivate(pScrn->entityList[0], CHIPSEntityIndex);
4440c06b6b69Smrg	cPtrEnt = pPriv->ptr;
4441c06b6b69Smrg	cPtrEnt->refCount--;
4442c06b6b69Smrg    }
4443d51ac6bdSmrg#ifdef HAVE_XAA_H
4444c06b6b69Smrg    if (cPtr->AccelInfoRec)
4445c06b6b69Smrg	XAADestroyInfoRec(cPtr->AccelInfoRec);
4446d51ac6bdSmrg#endif
4447c06b6b69Smrg    if (cPtr->CursorInfoRec)
4448c06b6b69Smrg	xf86DestroyCursorInfoRec(cPtr->CursorInfoRec);
44498e91ec4dSmrg    free(cPtr->ShadowPtr);
44508e91ec4dSmrg    free(cPtr->DGAModes);
4451c06b6b69Smrg    pScrn->vtSema = FALSE;
4452c06b6b69Smrg    if(cPtr->BlockHandler)
4453c06b6b69Smrg	pScreen->BlockHandler = cPtr->BlockHandler;
4454c06b6b69Smrg
4455c06b6b69Smrg    pScreen->CloseScreen = cPtr->CloseScreen; /*§§§*/
4456c06b6b69Smrg    xf86ClearPrimInitDone(pScrn->entityList[0]);
4457d51ac6bdSmrg    return (*pScreen->CloseScreen)(CLOSE_SCREEN_ARGS);/*§§§*/
4458c06b6b69Smrg}
4459c06b6b69Smrg
4460c06b6b69Smrg/* Optional */
4461c06b6b69Smrgstatic void
4462d51ac6bdSmrgCHIPSFreeScreen(FREE_SCREEN_ARGS_DECL)
4463c06b6b69Smrg{
4464d51ac6bdSmrg    SCRN_INFO_PTR(arg);
4465c06b6b69Smrg    if (xf86LoaderCheckSymbol("vgaHWFreeHWRec"))
4466d51ac6bdSmrg	vgaHWFreeHWRec(pScrn);
4467d51ac6bdSmrg    CHIPSFreeRec(pScrn);
4468c06b6b69Smrg}
4469c06b6b69Smrg
4470c06b6b69Smrg/* Optional */
4471c06b6b69Smrgstatic ModeStatus
4472d51ac6bdSmrgCHIPSValidMode(SCRN_ARG_TYPE arg, DisplayModePtr mode, Bool verbose, int flags)
4473c06b6b69Smrg{
4474d51ac6bdSmrg    SCRN_INFO_PTR(arg);
4475c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
4476c06b6b69Smrg
4477c06b6b69Smrg    /* The tests here need to be expanded */
4478c06b6b69Smrg    if ((mode->Flags & V_INTERLACE) && (cPtr->PanelType & ChipsLCD))
4479c06b6b69Smrg	return MODE_NO_INTERLACE;
4480c06b6b69Smrg    if ((cPtr->PanelType & ChipsLCD)
4481c06b6b69Smrg	&& !xf86ReturnOptValBool(cPtr->Options, OPTION_PANEL_SIZE, FALSE)
4482c06b6b69Smrg	&& ((cPtr->PanelSize.HDisplay < mode->HDisplay)
4483c06b6b69Smrg	    || (cPtr->PanelSize.VDisplay < mode->VDisplay)))
4484c06b6b69Smrg      return MODE_PANEL;
4485c06b6b69Smrg
4486c06b6b69Smrg    return MODE_OK;
4487c06b6b69Smrg}
4488c06b6b69Smrg
4489c06b6b69Smrg/*
4490c06b6b69Smrg * DPMS Control registers
4491c06b6b69Smrg *
4492c06b6b69Smrg * XR73 6554x and 64300 (what about 65535?)
4493c06b6b69Smrg * XR61 6555x
4494c06b6b69Smrg *    0   HSync Powerdown data
4495c06b6b69Smrg *    1   HSync Select 1=Powerdown
4496c06b6b69Smrg *    2   VSync Powerdown data
4497c06b6b69Smrg *    3   VSync Select 1=Powerdown
4498c06b6b69Smrg */
4499c06b6b69Smrg
4500c06b6b69Smrgstatic void
4501c06b6b69SmrgchipsDisplayPowerManagementSet(ScrnInfoPtr pScrn, int PowerManagementMode,
4502c06b6b69Smrg			       int flags)
4503c06b6b69Smrg{
4504c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
4505c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
4506c06b6b69Smrg    CHIPSEntPtr cPtrEnt;
4507c06b6b69Smrg
4508c06b6b69Smrg    unsigned char dpmsreg, seqreg, lcdoff, tmp;
4509c06b6b69Smrg
4510c06b6b69Smrg    if (!pScrn->vtSema)
4511c06b6b69Smrg	return;
4512c06b6b69Smrg
4513f44ff811Smrg#if GET_ABI_MAJOR(ABI_VIDEODRV_VERSION) < 8
4514c06b6b69Smrg    xf86EnableAccess(pScrn);
4515f44ff811Smrg#endif
4516c06b6b69Smrg    switch (PowerManagementMode) {
4517c06b6b69Smrg    case DPMSModeOn:
4518c06b6b69Smrg	/* Screen: On; HSync: On, VSync: On */
4519c06b6b69Smrg	dpmsreg = 0x00;
4520c06b6b69Smrg	seqreg = 0x00;
4521c06b6b69Smrg	lcdoff = 0x0;
4522c06b6b69Smrg	break;
4523c06b6b69Smrg    case DPMSModeStandby:
4524c06b6b69Smrg	/* Screen: Off; HSync: Off, VSync: On */
4525c06b6b69Smrg	dpmsreg = 0x02;
4526c06b6b69Smrg	seqreg = 0x20;
4527c06b6b69Smrg	lcdoff = 0x0;
4528c06b6b69Smrg	break;
4529c06b6b69Smrg    case DPMSModeSuspend:
4530c06b6b69Smrg	/* Screen: Off; HSync: On, VSync: Off */
4531c06b6b69Smrg	dpmsreg = 0x08;
4532c06b6b69Smrg	seqreg = 0x20;
4533c06b6b69Smrg	lcdoff = 0x1;
4534c06b6b69Smrg	break;
4535c06b6b69Smrg    case DPMSModeOff:
4536c06b6b69Smrg	/* Screen: Off; HSync: Off, VSync: Off */
4537c06b6b69Smrg	dpmsreg = 0x0A;
4538c06b6b69Smrg	seqreg = 0x20;
4539c06b6b69Smrg	lcdoff = 0x1;
4540c06b6b69Smrg	break;
4541c06b6b69Smrg    default:
4542c06b6b69Smrg	return;
4543c06b6b69Smrg    }
4544c06b6b69Smrg
4545c06b6b69Smrg    if (cPtr->UseDualChannel) {
4546c06b6b69Smrg        cPtrEnt = xf86GetEntityPrivate(pScrn->entityList[0],
4547c06b6b69Smrg					       CHIPSEntityIndex)->ptr;
4548c06b6b69Smrg	DUALREOPEN;
4549c06b6b69Smrg    }
4550c06b6b69Smrg
4551c06b6b69Smrg    seqreg |= hwp->readSeq(hwp, 0x01) & ~0x20;
4552c06b6b69Smrg    hwp->writeSeq(hwp, 0x01, seqreg);
4553c06b6b69Smrg    if (IS_HiQV(cPtr)) {
4554c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x61);
4555c06b6b69Smrg	cPtr->writeXR(cPtr, 0x61, (tmp & 0xF0) | dpmsreg);
4556c06b6b69Smrg    } else {
4557c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x73);
4558c06b6b69Smrg	cPtr->writeXR(cPtr, 0x73, (tmp & 0xF0) | dpmsreg);
4559c06b6b69Smrg    }
4560c06b6b69Smrg
4561c06b6b69Smrg    /* Turn off the flat panel */
4562c06b6b69Smrg    if (cPtr->PanelType & ChipsLCDProbed) {
4563c06b6b69Smrg	if (IS_HiQV(cPtr)) {
4564c06b6b69Smrg	    if (cPtr->Chipset == CHIPS_CT69030) {
4565c06b6b69Smrg#if 0
4566c06b6b69Smrg	        /* Where is this for the 69030?? */
4567c06b6b69Smrg		tmp = cPtr->readFR(cPtr, 0x05);
4568c06b6b69Smrg		if (lcdoff)
4569c06b6b69Smrg		    cPtr->writeFR(cPtr, 0x05, tmp | 0x08);
4570c06b6b69Smrg		else
4571c06b6b69Smrg		    cPtr->writeFR(cPtr, 0x05, tmp & 0xF7);
4572c06b6b69Smrg#endif
4573c06b6b69Smrg	    } else {
4574c06b6b69Smrg		tmp = cPtr->readFR(cPtr, 0x05);
4575c06b6b69Smrg		if (lcdoff)
4576c06b6b69Smrg		    cPtr->writeFR(cPtr, 0x05, tmp | 0x08);
4577c06b6b69Smrg		else
4578c06b6b69Smrg		    cPtr->writeFR(cPtr, 0x05, tmp & 0xF7);
4579c06b6b69Smrg	    }
4580c06b6b69Smrg	} else {
4581c06b6b69Smrg	    tmp = cPtr->readXR(cPtr, 0x52);
4582c06b6b69Smrg	    if (lcdoff)
4583c06b6b69Smrg		cPtr->writeXR(cPtr, 0x52, tmp | 0x08);
4584c06b6b69Smrg	    else
4585c06b6b69Smrg		cPtr->writeXR(cPtr, 0x52, tmp & 0xF7);
4586c06b6b69Smrg	}
4587c06b6b69Smrg    }
4588c06b6b69Smrg}
4589c06b6b69Smrg
4590c06b6b69Smrgstatic Bool
4591c06b6b69SmrgCHIPSSaveScreen(ScreenPtr pScreen, int mode)
4592c06b6b69Smrg{
4593c06b6b69Smrg    ScrnInfoPtr pScrn = NULL;            /* §§§ */
4594c06b6b69Smrg    Bool unblank;
4595c06b6b69Smrg
4596c06b6b69Smrg    unblank = xf86IsUnblank(mode);
4597c06b6b69Smrg
4598c06b6b69Smrg    if (pScreen != NULL)
4599d51ac6bdSmrg	pScrn = xf86ScreenToScrn(pScreen);
4600c06b6b69Smrg
4601c06b6b69Smrg    if (unblank)
4602c06b6b69Smrg	SetTimeSinceLastInputEvent();
4603c06b6b69Smrg
4604c06b6b69Smrg    if ((pScrn != NULL) && pScrn->vtSema) { /* §§§ */
4605c06b6b69Smrg	chipsBlankScreen(pScrn, unblank);
4606c06b6b69Smrg    }
4607c06b6b69Smrg    return (TRUE);
4608c06b6b69Smrg}
4609c06b6b69Smrg
4610c06b6b69Smrgstatic Bool
4611c06b6b69SmrgchipsClockSelect(ScrnInfoPtr pScrn, int no)
4612c06b6b69Smrg{
4613c06b6b69Smrg    CHIPSClockReg TmpClock;
4614c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
4615c06b6b69Smrg
4616c06b6b69Smrg    switch (no) {
4617c06b6b69Smrg    case CLK_REG_SAVE:
4618c06b6b69Smrg	chipsClockSave(pScrn, &cPtr->SaveClock);
4619c06b6b69Smrg	break;
4620c06b6b69Smrg
4621c06b6b69Smrg    case CLK_REG_RESTORE:
4622c06b6b69Smrg	chipsClockLoad(pScrn, &cPtr->SaveClock);
4623c06b6b69Smrg	break;
4624c06b6b69Smrg
4625c06b6b69Smrg    default:
4626c06b6b69Smrg	if (!chipsClockFind(pScrn, NULL, no, &TmpClock))
4627c06b6b69Smrg	    return (FALSE);
4628c06b6b69Smrg	chipsClockLoad(pScrn, &TmpClock);
4629c06b6b69Smrg    }
4630c06b6b69Smrg    return (TRUE);
4631c06b6b69Smrg}
4632c06b6b69Smrg
4633c06b6b69Smrg/*
4634c06b6b69Smrg *
4635c06b6b69Smrg * Fout = (Fref * 4 * M) / (PSN * N * (1 << P) )
4636c06b6b69Smrg * Fvco = (Fref * 4 * M) / (PSN * N)
4637c06b6b69Smrg * where
4638c06b6b69Smrg * M = XR31+2
4639c06b6b69Smrg * N = XR32+2
4640c06b6b69Smrg * P = XR30[3:1]
4641c06b6b69Smrg * PSN = XR30[0]? 1:4
4642c06b6b69Smrg *
4643c06b6b69Smrg * constraints:
4644c06b6b69Smrg * 4 MHz <= Fref <= 20 MHz (typ. 14.31818 MHz)
4645c06b6b69Smrg * 150 kHz <= Fref/(PSN * N) <= 2 MHz
4646c06b6b69Smrg * 48 MHz <= Fvco <= 220 MHz
4647c06b6b69Smrg * 2 < M < 128
4648c06b6b69Smrg * 2 < N < 128
4649c06b6b69Smrg */
4650c06b6b69Smrg
4651c06b6b69Smrgstatic void
4652c06b6b69SmrgchipsClockSave(ScrnInfoPtr pScrn, CHIPSClockPtr Clock)
4653c06b6b69Smrg{
4654c06b6b69Smrg    unsigned char tmp;
4655c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
4656c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
4657c06b6b69Smrg    unsigned char Type = cPtr->ClockType;
4658c06b6b69Smrg    CHIPSEntPtr cPtrEnt;
4659c06b6b69Smrg
4660c06b6b69Smrg    Clock->msr = hwp->readMiscOut(hwp)&0xFE; /* save standard VGA clock reg */
4661c06b6b69Smrg    switch (Type & GET_STYLE) {
4662c06b6b69Smrg    case HiQV_STYLE:
4663c06b6b69Smrg	/* save alternate clock select reg.*/
4664c06b6b69Smrg	/* The 69030 FP clock select is at FR01 instead */
4665c06b6b69Smrg      if (cPtr->UseDualChannel) {
4666c06b6b69Smrg        cPtrEnt = xf86GetEntityPrivate(pScrn->entityList[0],
4667c06b6b69Smrg					       CHIPSEntityIndex)->ptr;
4668c06b6b69Smrg	DUALREOPEN;
4669c06b6b69Smrg      }
4670c06b6b69Smrg
4671c06b6b69Smrg	if (cPtr->Flags & ChipsDualChannelSupport)
4672c06b6b69Smrg	    Clock->fr03 = cPtr->readFR(cPtr, 0x01);
4673c06b6b69Smrg	else
4674c06b6b69Smrg	    Clock->fr03 = cPtr->readFR(cPtr, 0x03);
4675c06b6b69Smrg	if (!Clock->Clock) {   /* save HiQV console clock           */
4676c06b6b69Smrg	    tmp = cPtr->CRTclkInx << 2;
4677c06b6b69Smrg	    cPtr->CRTClk[0] = cPtr->readXR(cPtr, 0xC0 + tmp);
4678c06b6b69Smrg	    cPtr->CRTClk[1] = cPtr->readXR(cPtr, 0xC1 + tmp);
4679c06b6b69Smrg	    cPtr->CRTClk[2] = cPtr->readXR(cPtr, 0xC2 + tmp);
4680c06b6b69Smrg	    cPtr->CRTClk[3] = cPtr->readXR(cPtr, 0xC3 + tmp);
4681c06b6b69Smrg	    tmp = cPtr->FPclkInx << 2;
4682c06b6b69Smrg	    cPtr->FPClk[0] = cPtr->readXR(cPtr, 0xC0 + tmp);
4683c06b6b69Smrg	    cPtr->FPClk[1] = cPtr->readXR(cPtr, 0xC1 + tmp);
4684c06b6b69Smrg	    cPtr->FPClk[2] = cPtr->readXR(cPtr, 0xC2 + tmp);
4685c06b6b69Smrg	    cPtr->FPClk[3] = cPtr->readXR(cPtr, 0xC3 + tmp);
4686c06b6b69Smrg	}
4687c06b6b69Smrg	break;
4688c06b6b69Smrg    case OLD_STYLE:
4689c06b6b69Smrg	Clock->fcr = hwp->readFCR(hwp);
4690c06b6b69Smrg	Clock->xr02 = cPtr->readXR(cPtr, 0x02);
4691c06b6b69Smrg	Clock->xr54 = cPtr->readXR(cPtr, 0x54); /* save alternate clock select reg.*/
4692c06b6b69Smrg	break;
4693c06b6b69Smrg    case WINGINE_1_STYLE:
4694c06b6b69Smrg    case WINGINE_2_STYLE:
4695c06b6b69Smrg	break;
4696c06b6b69Smrg    case NEW_STYLE:
4697c06b6b69Smrg	Clock->xr54 = cPtr->readXR(cPtr, 0x54); /* save alternate clock select reg.*/
4698c06b6b69Smrg	Clock->xr33 = cPtr->readXR(cPtr, 0x33); /* get status of MCLK/VCLK sel reg.*/
4699c06b6b69Smrg	break;
4700c06b6b69Smrg    }
4701c06b6b69Smrg#ifdef DEBUG
4702c06b6b69Smrg    ErrorF("saved \n");
4703c06b6b69Smrg#endif
4704c06b6b69Smrg}
4705c06b6b69Smrg
4706c06b6b69Smrgstatic Bool
4707c06b6b69SmrgchipsClockFind(ScrnInfoPtr pScrn, DisplayModePtr mode,
4708c06b6b69Smrg	       int no, CHIPSClockPtr Clock )
4709c06b6b69Smrg{
4710c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
4711c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
4712c06b6b69Smrg    unsigned char Type = cPtr->ClockType;
4713c06b6b69Smrg    CHIPSEntPtr cPtrEnt;
4714c06b6b69Smrg
4715c06b6b69Smrg    if (no > (pScrn->numClocks - 1))
4716c06b6b69Smrg	return (FALSE);
4717c06b6b69Smrg
4718c06b6b69Smrg    if (cPtr->UseDualChannel) {
4719c06b6b69Smrg        cPtrEnt = xf86GetEntityPrivate(pScrn->entityList[0],
4720c06b6b69Smrg					       CHIPSEntityIndex)->ptr;
4721c06b6b69Smrg	DUALREOPEN;
4722c06b6b69Smrg    }
4723c06b6b69Smrg
4724c06b6b69Smrg    switch (Type & GET_STYLE) {
4725c06b6b69Smrg    case HiQV_STYLE:
4726c06b6b69Smrg	Clock->msr = cPtr->CRTclkInx << 2;
4727c06b6b69Smrg	Clock->fr03 = cPtr->FPclkInx << 2;
4728c06b6b69Smrg	Clock->Clock = mode ? mode->Clock : 0;
4729c06b6b69Smrg	if (xf86ReturnOptValBool(cPtr->Options, OPTION_USE_MODELINE, FALSE)) {
4730c06b6b69Smrg	    Clock->FPClock = mode ? mode->Clock : 0;
4731c06b6b69Smrg	} else
4732c06b6b69Smrg	    Clock->FPClock = cPtr->FPclock;
4733c06b6b69Smrg	break;
4734c06b6b69Smrg    case NEW_STYLE:
4735c06b6b69Smrg	if (Type & TYPE_HW) {
4736c06b6b69Smrg	    Clock->msr = (no == 4 ? 3 << 2: (no & 0x01) << 2);
4737c06b6b69Smrg	    Clock->xr54 = Clock->msr;
4738c06b6b69Smrg	    Clock->xr33 = no > 1 ? 0x80 : 0;
4739c06b6b69Smrg	} else {
4740c06b6b69Smrg	    Clock->msr = 3 << 2;
4741c06b6b69Smrg	    Clock->xr33 = 0;
4742c06b6b69Smrg	    Clock->xr54 = Clock->msr;
4743c06b6b69Smrg	    /* update panel type in case somebody switched.
4744c06b6b69Smrg	     * This should be handled more generally:
4745c06b6b69Smrg	     * On mode switch DDC should be reread, all
4746c06b6b69Smrg	     * display dependent data should be reevaluated.
4747c06b6b69Smrg	     * This will be built in when we start Display
4748c06b6b69Smrg	     * HotPlug support.
4749c06b6b69Smrg	     * Until then we have to do it here as somebody
4750c06b6b69Smrg	     * might have switched displays on us and we only
4751c06b6b69Smrg	     * have one programmable clock which needs to
4752c06b6b69Smrg	     * be shared for CRT and LCD.
4753c06b6b69Smrg	     */
4754c06b6b69Smrg	    chipsSetPanelType(cPtr);
4755c06b6b69Smrg	    {
4756c06b6b69Smrg	      Bool fp_m;
4757c06b6b69Smrg	      if (cPtr->Options
4758c06b6b69Smrg		  && xf86GetOptValBool(cPtr->Options, OPTION_FP_MODE, &fp_m)) {
4759c06b6b69Smrg		   if (fp_m)
4760c06b6b69Smrg		       cPtr->PanelType |= ChipsLCD;
4761c06b6b69Smrg		   else
4762c06b6b69Smrg		       cPtr->PanelType = ~ChipsLCD;
4763c06b6b69Smrg	      }
4764c06b6b69Smrg	    }
4765c06b6b69Smrg
4766c06b6b69Smrg	    if ((cPtr->PanelType & ChipsLCD) && cPtr->FPclock)
4767c06b6b69Smrg		Clock->Clock = cPtr->FPclock;
4768c06b6b69Smrg	    else
4769c06b6b69Smrg		Clock->Clock = mode ? mode->SynthClock : 0;
4770c06b6b69Smrg	}
4771c06b6b69Smrg	break;
4772c06b6b69Smrg    case OLD_STYLE:
4773c06b6b69Smrg	if (no > 3) {
4774c06b6b69Smrg	    Clock->msr = 3 << 2;
4775c06b6b69Smrg	    Clock->fcr = no & 0x03;
4776c06b6b69Smrg	    Clock->xr02 = 0;
4777c06b6b69Smrg	    Clock->xr54 = Clock->msr & (Clock->fcr << 4);
4778c06b6b69Smrg	} else {
4779c06b6b69Smrg	    Clock->msr = (no << 2) & 0x4;
4780c06b6b69Smrg	    Clock->fcr = 0;
4781c06b6b69Smrg	    Clock->xr02 = no & 0x02;
4782c06b6b69Smrg	    Clock->xr54 = Clock->msr;
4783c06b6b69Smrg	}
4784c06b6b69Smrg	break;
4785c06b6b69Smrg    case WINGINE_1_STYLE:
4786c06b6b69Smrg	Clock->msr = no << 2;
4787c06b6b69Smrg    case WINGINE_2_STYLE:
4788c06b6b69Smrg	if (Type & TYPE_HW) {
4789c06b6b69Smrg	    Clock->msr = (no == 2 ? 3 << 2: (no & 0x01) << 2);
4790c06b6b69Smrg	    Clock->xr33 = 0;
4791c06b6b69Smrg	} else {
4792c06b6b69Smrg	    Clock->msr = 3 << 2;
4793c06b6b69Smrg	    Clock->xr33 = 0;
4794c06b6b69Smrg	    Clock->Clock = mode ? mode->SynthClock : 0;
4795c06b6b69Smrg	}
4796c06b6b69Smrg	break;
4797c06b6b69Smrg    }
4798c06b6b69Smrg    Clock->msr |= (hwp->readMiscOut(hwp) & 0xF2);
4799c06b6b69Smrg
4800c06b6b69Smrg#ifdef DEBUG
4801c06b6b69Smrg    ErrorF("found\n");
4802c06b6b69Smrg#endif
4803c06b6b69Smrg    return (TRUE);
4804c06b6b69Smrg}
4805c06b6b69Smrg
4806c06b6b69Smrg
4807c06b6b69Smrgstatic int
4808c06b6b69SmrgchipsGetHWClock(ScrnInfoPtr pScrn)
4809c06b6b69Smrg{
4810c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
4811c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
4812c06b6b69Smrg    unsigned char Type = cPtr->ClockType;
4813c06b6b69Smrg    unsigned char tmp, tmp1;
4814c06b6b69Smrg
4815c06b6b69Smrg    if (!(Type & TYPE_HW))
4816c06b6b69Smrg        return 0;		/* shouldn't happen                   */
4817c06b6b69Smrg
4818c06b6b69Smrg    switch (Type & GET_STYLE) {
4819c06b6b69Smrg    case WINGINE_1_STYLE:
4820c06b6b69Smrg	return ((hwp->readMiscOut(hwp) & 0x0C) >> 2);
4821c06b6b69Smrg    case WINGINE_2_STYLE:
4822c06b6b69Smrg	tmp = ((hwp->readMiscOut(hwp) & 0x04) >> 2);
4823c06b6b69Smrg	return (tmp > 2) ? 2 : tmp;
4824c06b6b69Smrg    case OLD_STYLE:
4825c06b6b69Smrg	if (!(cPtr->PanelType & ChipsLCDProbed))
4826c06b6b69Smrg	    tmp = hwp->readMiscOut(hwp);
4827c06b6b69Smrg	else
4828c06b6b69Smrg	    tmp = cPtr->readXR(cPtr, 0x54);
4829c06b6b69Smrg	if (tmp & 0x08) {
4830c06b6b69Smrg	    if (!(cPtr->PanelType & ChipsLCDProbed))
4831c06b6b69Smrg		tmp = hwp->readFCR(hwp) & 0x03;
4832c06b6b69Smrg	    else
4833c06b6b69Smrg		tmp = (tmp >> 4) & 0x03;
4834c06b6b69Smrg	    return (tmp + 4);
4835c06b6b69Smrg	} else {
4836c06b6b69Smrg	    tmp = (tmp >> 2) & 0x01;
4837c06b6b69Smrg	    tmp1 = cPtr->readXR(cPtr, 0x02);
4838c06b6b69Smrg	    return (tmp + (tmp1 & 0x02));
4839c06b6b69Smrg	}
4840c06b6b69Smrg    case NEW_STYLE:
4841c06b6b69Smrg	if (cPtr->PanelType & ChipsLCDProbed) {
4842c06b6b69Smrg	    tmp = cPtr->readXR(cPtr, 0x54);
4843c06b6b69Smrg	} else
4844c06b6b69Smrg	    tmp = hwp->readMiscOut(hwp);
4845c06b6b69Smrg	tmp = (tmp & 0x0C) >> 2;
4846c06b6b69Smrg	if (tmp > 1) return 4;
4847c06b6b69Smrg	tmp1 = cPtr->readXR(cPtr, 0x33);
4848c06b6b69Smrg	tmp1 = (tmp1 & 0x80) >> 6; /* iso mode 25.175/28.322 or 32/36 MHz  */
4849c06b6b69Smrg	return (tmp + tmp1);       /*            ^=0    ^=1     ^=4 ^=5    */
4850c06b6b69Smrg    default:		       /* we should never get here              */
4851c06b6b69Smrg	return (0);
4852c06b6b69Smrg    }
4853c06b6b69Smrg}
4854c06b6b69Smrg
4855c06b6b69Smrgstatic void
4856c06b6b69SmrgchipsClockLoad(ScrnInfoPtr pScrn, CHIPSClockPtr Clock)
4857c06b6b69Smrg{
4858c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
4859c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
4860c06b6b69Smrg    unsigned char Type = cPtr->ClockType;
4861c06b6b69Smrg    volatile unsigned char tmp, tmpmsr, tmpfcr, tmp02;
4862c06b6b69Smrg    volatile unsigned char tmp33, tmp54, tmpf03;
4863c06b6b69Smrg    unsigned char vclk[3];
4864c06b6b69Smrg
4865c06b6b69Smrg    tmpmsr = hwp->readMiscOut(hwp);  /* read msr, needed for all styles */
4866c06b6b69Smrg
4867c06b6b69Smrg    switch (Type & GET_STYLE) {
4868c06b6b69Smrg    case HiQV_STYLE:
4869c06b6b69Smrg	/* save alternate clock select reg.  */
4870c06b6b69Smrg	/* The 69030 FP clock select is at FR01 instead */
4871c06b6b69Smrg	if (cPtr->Flags & ChipsDualChannelSupport) {
4872c06b6b69Smrg	    tmpf03 = cPtr->readFR(cPtr, 0x01);
4873c06b6b69Smrg	} else
4874c06b6b69Smrg	    tmpf03 = cPtr->readFR(cPtr, 0x03);
4875c06b6b69Smrg	/* select fixed clock 0  before tampering with VCLK select */
4876c06b6b69Smrg	hwp->writeMiscOut(hwp, (tmpmsr & ~0x0D) |
4877c06b6b69Smrg			   cPtr->SuspendHack.vgaIOBaseFlag);
4878c06b6b69Smrg	/* The 69030 FP clock select is at FR01 instead */
4879c06b6b69Smrg	if (cPtr->Flags & ChipsDualChannelSupport) {
4880c06b6b69Smrg	    cPtr->writeFR(cPtr, 0x01, (tmpf03 & ~0x0C) | 0x04);
4881c06b6b69Smrg	} else
4882c06b6b69Smrg	    cPtr->writeFR(cPtr, 0x03, (tmpf03 & ~0x0C) | 0x04);
4883c06b6b69Smrg	if (!Clock->Clock) {      /* Hack to load saved console clock  */
4884c06b6b69Smrg	    tmp = cPtr->CRTclkInx << 2;
4885c06b6b69Smrg	    cPtr->writeXR(cPtr, 0xC0 + tmp, (cPtr->CRTClk[0] & 0xFF));
4886c06b6b69Smrg	    cPtr->writeXR(cPtr, 0xC1 + tmp, (cPtr->CRTClk[1] & 0xFF));
4887c06b6b69Smrg	    cPtr->writeXR(cPtr, 0xC2 + tmp, (cPtr->CRTClk[2] & 0xFF));
4888c06b6b69Smrg	    cPtr->writeXR(cPtr, 0xC3 + tmp, (cPtr->CRTClk[3] & 0xFF));
4889c06b6b69Smrg
4890c06b6b69Smrg	    if (cPtr->FPClkModified) {
4891c06b6b69Smrg	        usleep(10000); /* let VCO stabilize */
4892c06b6b69Smrg	        tmp = cPtr->FPclkInx << 2;
4893c06b6b69Smrg		cPtr->writeXR(cPtr, 0xC0 + tmp, (cPtr->FPClk[0] & 0xFF));
4894c06b6b69Smrg		cPtr->writeXR(cPtr, 0xC1 + tmp, (cPtr->FPClk[1] & 0xFF));
4895c06b6b69Smrg		cPtr->writeXR(cPtr, 0xC2 + tmp, (cPtr->FPClk[2] & 0xFF));
4896c06b6b69Smrg		cPtr->writeXR(cPtr, 0xC3 + tmp, (cPtr->FPClk[3] & 0xFF));
4897c06b6b69Smrg	    }
4898c06b6b69Smrg	} else {
4899c06b6b69Smrg	    /*
4900c06b6b69Smrg	     * Don't use the extra 2 bits in the M, N registers available
4901c06b6b69Smrg	     * on the HiQV, so write zero to 0xCA
4902c06b6b69Smrg	     */
4903c06b6b69Smrg	    chipsCalcClock(pScrn, Clock->Clock, vclk);
4904c06b6b69Smrg	    tmp = cPtr->CRTclkInx << 2;
4905c06b6b69Smrg	    cPtr->writeXR(cPtr, 0xC0 + tmp, (vclk[1] & 0xFF));
4906c06b6b69Smrg	    cPtr->writeXR(cPtr, 0xC1 + tmp, (vclk[2] & 0xFF));
4907c06b6b69Smrg	    cPtr->writeXR(cPtr, 0xC2 + tmp, 0x0);
4908c06b6b69Smrg	    cPtr->writeXR(cPtr, 0xC3 + tmp, (vclk[0] & 0xFF));
4909c06b6b69Smrg	    if (Clock->FPClock) {
4910c06b6b69Smrg	        usleep(10000); /* let VCO stabilize */
4911c06b6b69Smrg    	        chipsCalcClock(pScrn, Clock->FPClock, vclk);
4912c06b6b69Smrg	        tmp = cPtr->FPclkInx << 2;
4913c06b6b69Smrg		cPtr->writeXR(cPtr, 0xC0 + tmp, (vclk[1] & 0xFF));
4914c06b6b69Smrg		cPtr->writeXR(cPtr, 0xC1 + tmp, (vclk[2] & 0xFF));
4915c06b6b69Smrg		cPtr->writeXR(cPtr, 0xC2 + tmp, 0x0);
4916c06b6b69Smrg		cPtr->writeXR(cPtr, 0xC3 + tmp, (vclk[0] & 0xFF));
4917c06b6b69Smrg		cPtr->FPClkModified = TRUE;
4918c06b6b69Smrg	    }
4919c06b6b69Smrg	}
4920c06b6b69Smrg	usleep(10000);		         /* Let VCO stabilise    */
4921c06b6b69Smrg	/* The 69030 FP clock select is at FR01 instead */
4922c06b6b69Smrg	if (cPtr->Flags & ChipsDualChannelSupport) {
4923c06b6b69Smrg	    cPtr->writeFR(cPtr, 0x01, ((tmpf03 & ~0x0C) |
4924c06b6b69Smrg			(Clock->fr03 & 0x0C)));
4925c06b6b69Smrg	} else
4926c06b6b69Smrg	    cPtr->writeFR(cPtr, 0x03, ((tmpf03 & ~0x0C) |
4927c06b6b69Smrg			(Clock->fr03 & 0x0C)));
4928c06b6b69Smrg	break;
4929c06b6b69Smrg    case WINGINE_1_STYLE:
4930c06b6b69Smrg	break;
4931c06b6b69Smrg    case WINGINE_2_STYLE:
4932c06b6b69Smrg	/* Only write to soft clock registers if we really need to */
4933c06b6b69Smrg	if ((Type & GET_TYPE) == TYPE_PROGRAMMABLE) {
4934c06b6b69Smrg	    /* select fixed clock 0  before tampering with VCLK select */
4935c06b6b69Smrg	    hwp->writeMiscOut(hwp, (tmpmsr & ~0x0D) |
4936c06b6b69Smrg			       cPtr->SuspendHack.vgaIOBaseFlag);
4937c06b6b69Smrg	    chipsCalcClock(pScrn, Clock->Clock, vclk);
4938c06b6b69Smrg	    tmp33 = cPtr->readXR(cPtr, 0x33); /* get status of MCLK/VCLK select reg */
4939c06b6b69Smrg	    cPtr->writeXR(cPtr, 0x33, tmp33 & ~0x20);
4940c06b6b69Smrg	    cPtr->writeXR(cPtr, 0x30, vclk[0]);
4941c06b6b69Smrg	    cPtr->writeXR(cPtr, 0x31, vclk[1]);     /* restore VCLK regs.   */
4942c06b6b69Smrg	    cPtr->writeXR(cPtr, 0x32, vclk[2]);
4943c06b6b69Smrg	    /*  cPtr->writeXR(cPtr, 0x33, tmp33 & ~0x20);*/
4944c06b6b69Smrg	    usleep(10000);		     /* Let VCO stabilise    */
4945c06b6b69Smrg	}
4946c06b6b69Smrg	break;
4947c06b6b69Smrg    case OLD_STYLE:
4948c06b6b69Smrg	tmp02 = cPtr->readXR(cPtr, 0x02);
4949c06b6b69Smrg	tmp54 = cPtr->readXR(cPtr, 0x54);
4950c06b6b69Smrg	tmpfcr = hwp->readFCR(hwp);
4951c06b6b69Smrg	cPtr->writeXR(cPtr, 0x02, ((tmp02 & ~0x02) | (Clock->xr02 & 0x02)));
4952c06b6b69Smrg	cPtr->writeXR(cPtr, 0x54, ((tmp54 & 0xF0) | (Clock->xr54 & ~0xF0)));
4953c06b6b69Smrg	hwp->writeFCR(hwp, (tmpfcr & ~0x03) & Clock->fcr);
4954c06b6b69Smrg	break;
4955c06b6b69Smrg    case NEW_STYLE:
4956c06b6b69Smrg	tmp33 = cPtr->readXR(cPtr, 0x33); /* get status of MCLK/VCLK select reg */
4957c06b6b69Smrg	tmp54 = cPtr->readXR(cPtr, 0x54);
4958c06b6b69Smrg	/* Only write to soft clock registers if we really need to */
4959c06b6b69Smrg	if ((Type & GET_TYPE) == TYPE_PROGRAMMABLE) {
4960c06b6b69Smrg	    /* select fixed clock 0  before tampering with VCLK select */
4961c06b6b69Smrg	    hwp->writeMiscOut(hwp, (tmpmsr & ~0x0D) |
4962c06b6b69Smrg			   cPtr->SuspendHack.vgaIOBaseFlag);
4963c06b6b69Smrg	    cPtr->writeXR(cPtr, 0x54, (tmp54 & 0xF3));
4964c06b6b69Smrg	    /* if user wants to set the memory clock, do it first */
4965c06b6b69Smrg	    if (cPtr->MemClock.Clk) {
4966c06b6b69Smrg		chipsCalcClock(pScrn, cPtr->MemClock.Clk, vclk);
4967c06b6b69Smrg		/* close eyes, hold breath ....*/
4968c06b6b69Smrg		cPtr->writeXR(cPtr, 0x33, tmp33 | 0x20);
4969c06b6b69Smrg		cPtr->writeXR(cPtr, 0x30, vclk[0]);
4970c06b6b69Smrg		cPtr->writeXR(cPtr, 0x31, vclk[1]);
4971c06b6b69Smrg		cPtr->writeXR(cPtr, 0x32, vclk[2]);
4972c06b6b69Smrg		usleep(10000);
4973c06b6b69Smrg	    }
4974c06b6b69Smrg	    chipsCalcClock(pScrn, Clock->Clock, vclk);
4975c06b6b69Smrg	    cPtr->writeXR(cPtr, 0x33, tmp33 & ~0x20);
4976c06b6b69Smrg	    cPtr->writeXR(cPtr, 0x30, vclk[0]);
4977c06b6b69Smrg	    cPtr->writeXR(cPtr, 0x31, vclk[1]);     /* restore VCLK regs.   */
4978c06b6b69Smrg	    cPtr->writeXR(cPtr, 0x32, vclk[2]);
4979c06b6b69Smrg	    /*  cPtr->writeXR(cPtr, 0x33, tmp33 & ~0x20);*/
4980c06b6b69Smrg	    usleep(10000);		         /* Let VCO stabilise    */
4981c06b6b69Smrg	}
4982c06b6b69Smrg	cPtr->writeXR(cPtr, 0x33, ((tmp33 & ~0x80) | (Clock->xr33 & 0x80)));
4983c06b6b69Smrg	cPtr->writeXR(cPtr, 0x54, ((tmp54 & 0xF3) | (Clock->xr54 & ~0xF3)));
4984c06b6b69Smrg	break;
4985c06b6b69Smrg    }
4986c06b6b69Smrg    hwp->writeMiscOut(hwp, (Clock->msr & 0xFE) |
4987c06b6b69Smrg			   cPtr->SuspendHack.vgaIOBaseFlag);
4988c06b6b69Smrg#ifdef DEBUG
4989c06b6b69Smrg    ErrorF("restored\n");
4990c06b6b69Smrg#endif
4991c06b6b69Smrg}
4992c06b6b69Smrg
4993c06b6b69Smrg/*
4994c06b6b69Smrg * This is Ken Raeburn's <raeburn@raeburn.org> clock
4995c06b6b69Smrg * calculation code just modified a little bit to fit in here.
4996c06b6b69Smrg */
4997c06b6b69Smrg
4998c06b6b69Smrgstatic void
4999c06b6b69SmrgchipsCalcClock(ScrnInfoPtr pScrn, int Clock, unsigned char *vclk)
5000c06b6b69Smrg{
5001c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
5002c06b6b69Smrg    int M, N, P = 0, PSN = 0, PSNx = 0;
5003c06b6b69Smrg
5004c06b6b69Smrg    int bestM = 0, bestN = 0, bestP = 0, bestPSN = 0;
5005c06b6b69Smrg    double abest = 42;
5006c06b6b69Smrg#ifdef DEBUG
5007c06b6b69Smrg    double bestFout = 0;
5008c06b6b69Smrg#endif
5009c06b6b69Smrg    double target;
5010c06b6b69Smrg
5011c06b6b69Smrg    double Fvco, Fout;
5012c06b6b69Smrg    double error, aerror;
5013c06b6b69Smrg
5014c06b6b69Smrg    int M_min = 3;
5015c06b6b69Smrg
5016c06b6b69Smrg    /* Hack to deal with problem of Toshiba 720CDT clock */
5017c06b6b69Smrg    int M_max = (IS_HiQV(cPtr) && cPtr->Chipset != CHIPS_CT69000 &&
5018c06b6b69Smrg				   cPtr->Chipset != CHIPS_CT69030) ? 63 : 127;
5019c06b6b69Smrg
5020c06b6b69Smrg    /* @@@ < CHIPS_CT690x0 ?? */
5021c06b6b69Smrg
5022c06b6b69Smrg    /* Other parameters available on the 65548 but not the 65545, and
5023c06b6b69Smrg     * not documented in the Clock Synthesizer doc in rev 1.0 of the
5024c06b6b69Smrg     * 65548 datasheet:
5025c06b6b69Smrg     *
5026c06b6b69Smrg     * + XR30[4] = 0, VCO divider loop uses divide by 4 (same as 65545)
5027c06b6b69Smrg     * 1, VCO divider loop uses divide by 16
5028c06b6b69Smrg     *
5029c06b6b69Smrg     * + XR30[5] = 1, reference clock is divided by 5
5030c06b6b69Smrg     *
5031c06b6b69Smrg     * Other parameters available on the 65550 and not on the 65545
5032c06b6b69Smrg     *
5033c06b6b69Smrg     * + XRCB[2] = 0, VCO divider loop uses divide by 4 (same as 65545)
5034c06b6b69Smrg     * 1, VCO divider loop uses divide by 16
5035c06b6b69Smrg     *
5036c06b6b69Smrg     * + XRCB[1] = 1, reference clock is divided by 5
5037c06b6b69Smrg     *
5038c06b6b69Smrg     * + XRCB[7] = Vclk = Mclk
5039c06b6b69Smrg     *
5040c06b6b69Smrg     * + XRCA[0:1] = 2 MSB of a 10 bit M-Divisor
5041c06b6b69Smrg     *
5042c06b6b69Smrg     * + XRCA[4:5] = 2 MSB of a 10 bit N-Divisor
5043c06b6b69Smrg     *
5044c06b6b69Smrg     * I haven't put in any support for those here.  For simplicity,
5045c06b6b69Smrg     * they should be set to 0 on the 65548, and left untouched on
5046c06b6b69Smrg     * earlier chips.
5047c06b6b69Smrg     *
5048c06b6b69Smrg     * Other parameters available on the 690x0
5049c06b6b69Smrg     *
5050c06b6b69Smrg     * + The 690x0 has no reference clock divider, so PSN must
5051c06b6b69Smrg     *   always be 1.
5052c06b6b69Smrg     *   XRCB[0:1] are reserved according to the data book
5053c06b6b69Smrg     */
5054c06b6b69Smrg
5055c06b6b69Smrg
5056c06b6b69Smrg    target = Clock * 1000;
5057c06b6b69Smrg
5058c06b6b69Smrg    /* @@@ >= CHIPS_CT690x0 ?? */
5059c06b6b69Smrg    for (PSNx = ((cPtr->Chipset == CHIPS_CT69000) ||
5060c06b6b69Smrg		 (cPtr->Chipset == CHIPS_CT69030)) ? 1 : 0; PSNx <= 1; PSNx++) {
5061c06b6b69Smrg	int low_N, high_N;
5062c06b6b69Smrg	double Fref4PSN;
5063c06b6b69Smrg
5064c06b6b69Smrg	PSN = PSNx ? 1 : 4;
5065c06b6b69Smrg
5066c06b6b69Smrg	low_N = 3;
5067c06b6b69Smrg	high_N = 127;
5068c06b6b69Smrg
5069c06b6b69Smrg	while (Fref / (PSN * low_N) > (((cPtr->Chipset == CHIPS_CT69000) ||
5070c06b6b69Smrg					(cPtr->Chipset == CHIPS_CT69030)) ? 5.0e6 : 2.0e6))
5071c06b6b69Smrg	    low_N++;
5072c06b6b69Smrg	while (Fref / (PSN * high_N) < 150.0e3)
5073c06b6b69Smrg	    high_N--;
5074c06b6b69Smrg
5075c06b6b69Smrg	Fref4PSN = Fref * 4 / PSN;
5076c06b6b69Smrg	for (N = low_N; N <= high_N; N++) {
5077c06b6b69Smrg	    double tmp = Fref4PSN / N;
5078c06b6b69Smrg
5079c06b6b69Smrg	    /* @@@ < CHIPS_CT690x0 ?? */
5080c06b6b69Smrg	    for (P = (IS_HiQV(cPtr) && (cPtr->Chipset != CHIPS_CT69000) &&
5081c06b6b69Smrg				(cPtr->Chipset != CHIPS_CT69030)) ? 1 : 0;
5082c06b6b69Smrg		 P <= 5; P++) {
5083c06b6b69Smrg	        /* to force post divisor on Toshiba 720CDT */
5084c06b6b69Smrg		double Fvco_desired = target * (1 << P);
5085c06b6b69Smrg		double M_desired = Fvco_desired / tmp;
5086c06b6b69Smrg
5087c06b6b69Smrg		/* Which way will M_desired be rounded?  Do all three just to
5088c06b6b69Smrg		 * be safe.  */
5089c06b6b69Smrg		int M_low = M_desired - 1;
5090c06b6b69Smrg		int M_hi = M_desired + 1;
5091c06b6b69Smrg
5092c06b6b69Smrg		if (M_hi < M_min || M_low > M_max)
5093c06b6b69Smrg		    continue;
5094c06b6b69Smrg
5095c06b6b69Smrg		if (M_low < M_min)
5096c06b6b69Smrg		    M_low = M_min;
5097c06b6b69Smrg		if (M_hi > M_max)
5098c06b6b69Smrg		    M_hi = M_max;
5099c06b6b69Smrg
5100c06b6b69Smrg		for (M = M_low; M <= M_hi; M++) {
5101c06b6b69Smrg		    Fvco = tmp * M;
5102c06b6b69Smrg		    /* @@@ >= CHIPS_CT690x0 ?? */
5103c06b6b69Smrg		    if (Fvco <= ((cPtr->Chipset == CHIPS_CT69000 ||
5104c06b6b69Smrg			cPtr->Chipset == CHIPS_CT69030) ? 100.0e6 : 48.0e6))
5105c06b6b69Smrg			continue;
5106c06b6b69Smrg		    if (Fvco > 220.0e6)
5107c06b6b69Smrg			break;
5108c06b6b69Smrg
5109c06b6b69Smrg		    Fout = Fvco / (1 << P);
5110c06b6b69Smrg
5111c06b6b69Smrg		    error = (target - Fout) / target;
5112c06b6b69Smrg
5113c06b6b69Smrg		    aerror = (error < 0) ? -error : error;
5114c06b6b69Smrg		    if (aerror < abest) {
5115c06b6b69Smrg			abest = aerror;
5116c06b6b69Smrg			bestM = M;
5117c06b6b69Smrg			bestN = N;
5118c06b6b69Smrg			bestP = P;
5119c06b6b69Smrg			bestPSN = PSN;
5120c06b6b69Smrg#ifdef DEBUG
5121c06b6b69Smrg			bestFout = Fout;
5122c06b6b69Smrg#endif
5123c06b6b69Smrg		    }
5124c06b6b69Smrg		}
5125c06b6b69Smrg	    }
5126c06b6b69Smrg	}
5127c06b6b69Smrg    }
5128c06b6b69Smrg    /* @@@ >= CHIPS_CT690x0 ?? */
5129c06b6b69Smrg    vclk[0] = (bestP << (IS_HiQV(cPtr) ? 4 : 1)) +
5130c06b6b69Smrg	(((cPtr->Chipset == CHIPS_CT69000) || (cPtr->Chipset == CHIPS_CT69030))
5131c06b6b69Smrg	? 0 : (bestPSN == 1));
5132c06b6b69Smrg    vclk[1] = bestM - 2;
5133c06b6b69Smrg    vclk[2] = bestN - 2;
5134c06b6b69Smrg#ifdef DEBUG
5135c06b6b69Smrg    ErrorF("Freq. selected: %.2f MHz, vclk[0]=%X, vclk[1]=%X, vclk[2]=%X\n",
5136c06b6b69Smrg	(float)(Clock / 1000.), vclk[0], vclk[1], vclk[2]);
5137c06b6b69Smrg    ErrorF("Freq. set: %.2f MHz\n", bestFout / 1.0e6);
5138c06b6b69Smrg#endif
5139c06b6b69Smrg}
5140c06b6b69Smrg
5141c06b6b69Smrgstatic void
5142c06b6b69SmrgchipsSave(ScrnInfoPtr pScrn, vgaRegPtr VgaSave, CHIPSRegPtr ChipsSave)
5143c06b6b69Smrg{
5144c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
5145c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
5146c06b6b69Smrg    int i;
5147c06b6b69Smrg    unsigned char tmp;
5148c06b6b69Smrg#ifdef DEBUG
5149c06b6b69Smrg    ErrorF("chipsSave\n");
5150c06b6b69Smrg#endif
5151c06b6b69Smrg
5152c06b6b69Smrg    /* set registers that we can program the controller */
5153c06b6b69Smrg    /* bank 0 */
5154c06b6b69Smrg    if (IS_HiQV(cPtr)) {
5155c06b6b69Smrg	cPtr->writeXR(cPtr, 0x0E, 0x00);
5156c06b6b69Smrg    } else {
5157c06b6b69Smrg	cPtr->writeXR(cPtr, 0x10, 0x00);
5158c06b6b69Smrg	cPtr->writeXR(cPtr, 0x11, 0x00);
5159c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x0C) & ~0x50; /* WINgine stores MSB here */
5160c06b6b69Smrg	cPtr->writeXR(cPtr, 0x0C, tmp);
5161c06b6b69Smrg    }
5162c06b6b69Smrg    chipsFixResume(pScrn);
5163c06b6b69Smrg    tmp = cPtr->readXR(cPtr, 0x02);
5164c06b6b69Smrg    cPtr->writeXR(cPtr, 0x02, tmp & ~0x18);
5165c06b6b69Smrg    /* get generic registers */
5166c06b6b69Smrg    vgaHWSave(pScrn, VgaSave, VGA_SR_ALL);
5167c06b6b69Smrg
5168c06b6b69Smrg    /* save clock */
5169c06b6b69Smrg    chipsClockSave(pScrn, &ChipsSave->Clock);
5170c06b6b69Smrg
5171c06b6b69Smrg    /* save extended registers */
5172c06b6b69Smrg    if (IS_HiQV(cPtr)) {
5173c06b6b69Smrg	for (i = 0; i < 0xFF; i++) {
5174c06b6b69Smrg#ifdef SAR04
5175c06b6b69Smrg	    /* Save SAR04 multimedia register correctly */
5176c06b6b69Smrg	    if (i == 0x4F)
5177c06b6b69Smrg	        cPtr->writeXR(cPtr, 0x4E, 0x04);
5178c06b6b69Smrg#endif
5179c06b6b69Smrg	    ChipsSave->XR[i] = cPtr->readXR(cPtr,i);
5180c06b6b69Smrg#ifdef DEBUG
5181c06b6b69Smrg	    ErrorF("XS%X - %X\n", i, ChipsSave->XR[i]);
5182c06b6b69Smrg#endif
5183c06b6b69Smrg	}
5184c06b6b69Smrg	for (i = 0; i < 0x80; i++) {
5185c06b6b69Smrg	    ChipsSave->FR[i] = cPtr->readFR(cPtr, i);
5186c06b6b69Smrg#ifdef DEBUG
5187c06b6b69Smrg	    ErrorF("FS%X - %X\n", i, ChipsSave->FR[i]);
5188c06b6b69Smrg#endif
5189c06b6b69Smrg	}
5190c06b6b69Smrg	for (i = 0; i < 0x80; i++) {
5191c06b6b69Smrg		ChipsSave->MR[i] = cPtr->readMR(cPtr, i);
5192c06b6b69Smrg#ifdef DEBUG
5193c06b6b69Smrg	    ErrorF("MS%X - %X\n", i, ChipsSave->FR[i]);
5194c06b6b69Smrg#endif
5195c06b6b69Smrg	}
5196c06b6b69Smrg	/* Save CR0-CR40 even though we don't use them, so they can be
5197c06b6b69Smrg	 *  printed */
5198c06b6b69Smrg	for (i = 0x0; i < 0x80; i++) {
5199c06b6b69Smrg	    ChipsSave->CR[i] = hwp->readCrtc(hwp, i);
5200c06b6b69Smrg#ifdef DEBUG
5201c06b6b69Smrg	    ErrorF("CS%X - %X\n", i, ChipsSave->CR[i]);
5202c06b6b69Smrg#endif
5203c06b6b69Smrg	}
5204c06b6b69Smrg    } else {
5205c06b6b69Smrg	for (i = 0; i < 0x7D; i++) { /* don't touch XR7D and XR7F on WINGINE */
5206c06b6b69Smrg	    ChipsSave->XR[i] = cPtr->readXR(cPtr, i);
5207c06b6b69Smrg#ifdef DEBUG
5208c06b6b69Smrg	    ErrorF("XS%X - %X\n", i, ChipsSave->XR[i]);
5209c06b6b69Smrg#endif
5210c06b6b69Smrg	}
5211c06b6b69Smrg    }
5212c06b6b69Smrg}
5213c06b6b69Smrg
5214c06b6b69SmrgBool
5215c06b6b69SmrgchipsModeInit(ScrnInfoPtr pScrn, DisplayModePtr mode)
5216c06b6b69Smrg{
5217c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
5218c06b6b69Smrg#ifdef DEBUG
5219c06b6b69Smrg    ErrorF("chipsModeInit\n");
5220c06b6b69Smrg#endif
5221c06b6b69Smrg#if 0
5222c06b6b69Smrg    *(int*)0xFFFFFF0 = 0;
5223c06b6b69Smrg    ErrorF("done\n");
5224c06b6b69Smrg#endif
5225c06b6b69Smrg
5226c06b6b69Smrg    chipsUnlock(pScrn);
5227c06b6b69Smrg    chipsFixResume(pScrn);
5228c06b6b69Smrg
5229c06b6b69Smrg    if (cPtr->Accel.UseHWCursor)
5230c06b6b69Smrg	cPtr->Flags |= ChipsHWCursor;
5231c06b6b69Smrg    else
5232c06b6b69Smrg	cPtr->Flags &= ~ChipsHWCursor;
5233c06b6b69Smrg    /*
5234c06b6b69Smrg     * We need to delay cursor loading after resetting the video mode
5235c06b6b69Smrg     * to give the engine a chance to recover.
5236c06b6b69Smrg     */
5237c06b6b69Smrg    cPtr->cursorDelay = TRUE;
5238c06b6b69Smrg
5239c06b6b69Smrg    if (IS_HiQV(cPtr))
5240c06b6b69Smrg	return chipsModeInitHiQV(pScrn, mode);
5241c06b6b69Smrg    else if (IS_Wingine(cPtr))
5242c06b6b69Smrg        return chipsModeInitWingine(pScrn, mode);
5243c06b6b69Smrg    else
5244c06b6b69Smrg      return chipsModeInit655xx(pScrn, mode);
5245c06b6b69Smrg}
5246c06b6b69Smrg
5247c06b6b69Smrg/*
5248c06b6b69Smrg * The timing register of the C&T FP chipsets are organized
5249c06b6b69Smrg * as follows:
5250c06b6b69Smrg * The chipsets have two sets of timing registers:
5251c06b6b69Smrg * the standard horizontal and vertical timing registers for
5252c06b6b69Smrg * display size, blank start, sync start, sync end, blank end
5253c06b6b69Smrg * and total size at their default VGA locations and extensions
5254c06b6b69Smrg * and the alternate horizontal and vertical timing registers for
5255c06b6b69Smrg * display size, sync start, sync end and total size.
5256c06b6b69Smrg * In LCD and mixed (LCD+CRT) mode the alternate timing registers
5257c06b6b69Smrg * control the timing. The alternate horizontal and vertical display
5258c06b6b69Smrg * size registers are set to the physical pixel size of the display.
5259c06b6b69Smrg * Normally the alternalte registers are set by the BIOS to optimized
5260c06b6b69Smrg * values.
5261c06b6b69Smrg * While the horizontal an vertical refresh rates are fixed independent
5262c06b6b69Smrg * of the visible display size to ensure optimal performace of both
5263c06b6b69Smrg * displays they can be adapted to the screen resolution and CRT
5264c06b6b69Smrg * requirements in CRT mode by programming the standard timing registers
5265c06b6b69Smrg * in the VGA fashion.
5266c06b6b69Smrg * In LCD and mixed mode the _standard_ horizontal and vertical display
5267c06b6b69Smrg * size registers control the size of the _visible_ part of the display
5268c06b6b69Smrg * in contast to the _physical_ size of the display which is specified
5269c06b6b69Smrg * by the _alternate_ horizontal and vertical display size registers.
5270c06b6b69Smrg * The size of the visible should always be equal or less than the
5271c06b6b69Smrg * physical size.
5272c06b6b69Smrg * For the 69030 chipsets, the CRT and LCD display channels are seperate
5273c06b6b69Smrg * and so can be driven independently.
5274c06b6b69Smrg */
5275c06b6b69Smrgstatic Bool
5276c06b6b69SmrgchipsModeInitHiQV(ScrnInfoPtr pScrn, DisplayModePtr mode)
5277c06b6b69Smrg{
5278c06b6b69Smrg    int i;
5279c06b6b69Smrg    int lcdHTotal, lcdHDisplay;
5280c06b6b69Smrg    int lcdVTotal, lcdVDisplay;
5281c06b6b69Smrg    int lcdHRetraceStart, lcdHRetraceEnd;
5282c06b6b69Smrg    int lcdVRetraceStart, lcdVRetraceEnd;
5283c06b6b69Smrg    int lcdHSyncStart;
5284c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
5285c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
5286c06b6b69Smrg    CHIPSRegPtr ChipsNew;
5287c06b6b69Smrg    vgaRegPtr ChipsStd;
5288c06b6b69Smrg    unsigned int tmp;
5289c06b6b69Smrg
5290c06b6b69Smrg    ChipsNew = &cPtr->ModeReg;
5291c06b6b69Smrg    ChipsStd = &hwp->ModeReg;
5292c06b6b69Smrg
5293c06b6b69Smrg
5294c06b6b69Smrg    /*
5295c06b6b69Smrg     * Possibly fix up the panel size, if the manufacture is stupid
5296c06b6b69Smrg     * enough to set it incorrectly in text modes
5297c06b6b69Smrg     */
5298c06b6b69Smrg    if (xf86ReturnOptValBool(cPtr->Options, OPTION_PANEL_SIZE, FALSE)) {
5299c06b6b69Smrg	cPtr->PanelSize.HDisplay = mode->CrtcHDisplay;
5300c06b6b69Smrg	cPtr->PanelSize.VDisplay = mode->CrtcVDisplay;
5301c06b6b69Smrg    }
5302c06b6b69Smrg
5303c06b6b69Smrg    /* generic init */
5304c06b6b69Smrg    if (!vgaHWInit(pScrn, mode)) {
5305c06b6b69Smrg	ErrorF("bomb 1\n");
5306c06b6b69Smrg	return (FALSE);
5307c06b6b69Smrg    }
5308c06b6b69Smrg    pScrn->vtSema = TRUE;
5309c06b6b69Smrg
5310c06b6b69Smrg    /* init clock */
5311c06b6b69Smrg    if (!chipsClockFind(pScrn, mode, mode->ClockIndex, &ChipsNew->Clock)) {
5312c06b6b69Smrg	ErrorF("bomb 2\n");
5313c06b6b69Smrg	return (FALSE);
5314c06b6b69Smrg    }
5315c06b6b69Smrg
5316c06b6b69Smrg    /* Give Warning if the dual display mode will cause problems */
5317c06b6b69Smrg    /* Note 64bit wide memory bus assumed (as in 69000 and 69030 */
5318c06b6b69Smrg    if (cPtr->UseDualChannel && ((cPtr->SecondCrtc == TRUE) ||
5319c06b6b69Smrg				 (cPtr->Flags & ChipsDualRefresh))) {
5320c06b6b69Smrg	if (((ChipsNew->Clock.FPClock + ChipsNew->Clock.Clock) *
5321c06b6b69Smrg		(max(1, pScrn->bitsPerPixel >> 3) +
5322c06b6b69Smrg		((cPtr->FrameBufferSize && (cPtr->PanelType & ChipsLCD)) ?
5323c06b6b69Smrg		1 : 0)) / (8 * 0.7)) > cPtr->MemClock.Max) {
5324c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
5325c06b6b69Smrg		"Memory bandwidth requirements exceeded by dual-channel\n");
5326c06b6b69Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
5327c06b6b69Smrg		       "   mode. Display might be corrupted!!!\n");
5328c06b6b69Smrg	}
5329c06b6b69Smrg    }
5330c06b6b69Smrg
5331c06b6b69Smrg    /* get C&T Specific Registers */
5332c06b6b69Smrg    for (i = 0; i < 0xFF; i++) {
5333c06b6b69Smrg#ifdef SAR04
5334c06b6b69Smrg	/* Save SAR04 multimedia register correctly */
5335c06b6b69Smrg	if (i == 0x4F)
5336c06b6b69Smrg	    cPtr->writeXR(cPtr, 0x4E, 0x04);
5337c06b6b69Smrg#endif
5338c06b6b69Smrg	ChipsNew->XR[i] = cPtr->readXR(cPtr, i);
5339c06b6b69Smrg    }
5340c06b6b69Smrg    for (i = 0; i < 0x80; i++) {
5341c06b6b69Smrg	ChipsNew->FR[i] = cPtr->readFR(cPtr, i);
5342c06b6b69Smrg    }
5343c06b6b69Smrg    for (i = 0; i < 0x80; i++) {
5344c06b6b69Smrg	ChipsNew->MR[i] = cPtr->readMR(cPtr, i);
5345c06b6b69Smrg    }
5346c06b6b69Smrg    for (i = 0x30; i < 0x80; i++) {    /* These are the CT extended CRT regs */
5347c06b6b69Smrg	ChipsNew->CR[i] = hwp->readCrtc(hwp, i);
5348c06b6b69Smrg    }
5349c06b6b69Smrg
5350c06b6b69Smrg    /*
5351c06b6b69Smrg     * Here all of the other fields of 'ChipsNew' get filled in, to
5352c06b6b69Smrg     * handle the SVGA extended registers.  It is also allowable
5353c06b6b69Smrg     * to override generic registers whenever necessary.
5354c06b6b69Smrg     */
5355c06b6b69Smrg
5356c06b6b69Smrg    /* some generic settings */
5357c06b6b69Smrg    if (pScrn->depth == 1) {
5358c06b6b69Smrg	ChipsStd->Attribute[0x10] = 0x03;   /* mode */
5359c06b6b69Smrg    } else {
5360c06b6b69Smrg	ChipsStd->Attribute[0x10] = 0x01;   /* mode */
5361c06b6b69Smrg    }
5362d51ac6bdSmrg    ChipsStd->Attribute[0x11] = 0x00;   /* overscan (border) color */
5363c06b6b69Smrg    ChipsStd->Attribute[0x12] = 0x0F;   /* enable all color planes */
5364c06b6b69Smrg    ChipsStd->Attribute[0x13] = 0x00;   /* horiz pixel panning 0 */
5365c06b6b69Smrg
5366c06b6b69Smrg    ChipsStd->Graphics[0x05] = 0x00;    /* normal read/write mode */
5367c06b6b69Smrg
5368c06b6b69Smrg    /* set virtual screen width */
5369c06b6b69Smrg    tmp = pScrn->displayWidth >> 3;
5370c06b6b69Smrg    if (pScrn->bitsPerPixel == 16) {
5371d51ac6bdSmrg	tmp <<= 1;		       /* double the width of the buffer */
5372c06b6b69Smrg    } else if (pScrn->bitsPerPixel == 24) {
5373c06b6b69Smrg	tmp += tmp << 1;
5374c06b6b69Smrg    } else if (pScrn->bitsPerPixel == 32) {
5375c06b6b69Smrg	tmp <<= 2;
5376c06b6b69Smrg    } else if (pScrn->bitsPerPixel < 8) {
5377c06b6b69Smrg	tmp >>= 1;
5378c06b6b69Smrg    }
5379c06b6b69Smrg    ChipsStd->CRTC[0x13] = tmp & 0xFF;
5380c06b6b69Smrg    ChipsNew->CR[0x41] = (tmp >> 8) & 0x0F;
5381c06b6b69Smrg
5382c06b6b69Smrg    /* Set paging mode on the HiQV32 architecture, if required */
5383c06b6b69Smrg    if (!(cPtr->Flags & ChipsLinearSupport) || (pScrn->bitsPerPixel < 8))
5384c06b6b69Smrg	ChipsNew->XR[0x0A] |= 0x1;
5385c06b6b69Smrg
5386c06b6b69Smrg#if X_BYTE_ORDER == X_BIG_ENDIAN
5387c06b6b69Smrg    ChipsNew->XR[0x0A] &= 0xCF;
5388c06b6b69Smrg    if (pScrn->bitsPerPixel == 16) {
5389c06b6b69Smrg	if  (!cPtr->dualEndianAp)
5390c06b6b69Smrg	    ChipsNew->XR[0x0A] |= 0x10;
5391c06b6b69Smrg    }
5392c06b6b69Smrg#endif
5393c06b6b69Smrg    ChipsNew->XR[0x09] |= 0x1;	       /* Enable extended CRT registers */
5394c06b6b69Smrg    ChipsNew->XR[0x0E] = 0;           /* Single map */
5395c06b6b69Smrg    ChipsNew->XR[0x40] |= 0x2;	       /* Don't wrap at 256kb */
5396c06b6b69Smrg    ChipsNew->XR[0x81] &= 0xF8;
5397c06b6b69Smrg    if (pScrn->bitsPerPixel >= 8) {
5398c06b6b69Smrg        ChipsNew->XR[0x40] |= 0x1;    /* High Resolution. XR40[1] reserved? */
5399c06b6b69Smrg	ChipsNew->XR[0x81] |= 0x2;    /* 256 Color Video */
5400c06b6b69Smrg    }
5401c06b6b69Smrg    ChipsNew->XR[0x80] |= 0x10;       /* Enable cursor output on P0 and P1 */
5402c06b6b69Smrg    if (pScrn->depth > 1) {
5403c06b6b69Smrg	if (pScrn->rgbBits == 8)
5404c06b6b69Smrg	    ChipsNew->XR[0x80] |= 0x80;
5405c06b6b69Smrg	else
5406c06b6b69Smrg	    ChipsNew->XR[0x80] &= ~0x80;
5407c06b6b69Smrg    }
5408c06b6b69Smrg
54092f9f5fecSjoerg    if ((cPtr->MemClock.Clk - cPtr->MemClock.ProbedClk) > 50U) {
5410c06b6b69Smrg	/* set mem clk */
5411c06b6b69Smrg	ChipsNew->XR[0xCC] = cPtr->MemClock.xrCC;
5412c06b6b69Smrg	ChipsNew->XR[0xCD] = cPtr->MemClock.xrCD;
5413c06b6b69Smrg	ChipsNew->XR[0xCE] = cPtr->MemClock.xrCE;
5414c06b6b69Smrg    }
5415c06b6b69Smrg
5416c06b6b69Smrg    /* Set the 69030 dual channel settings */
5417c06b6b69Smrg    if (cPtr->Flags & ChipsDualChannelSupport) {
5418c06b6b69Smrg	ChipsNew->FR[0x01] &= 0xFC;
5419c06b6b69Smrg        if ((cPtr->SecondCrtc == FALSE) && (cPtr->PanelType & ChipsLCD))
5420c06b6b69Smrg	    ChipsNew->FR[0x01] |= 0x02;
5421c06b6b69Smrg	else
5422c06b6b69Smrg	    ChipsNew->FR[0x01] |= 0x01;
5423c06b6b69Smrg	ChipsNew->FR[0x02] &= 0xCC;
5424c06b6b69Smrg	if ((cPtr->SecondCrtc == TRUE) || (cPtr->Flags & ChipsDualRefresh))
5425c06b6b69Smrg	    ChipsNew->FR[0x02] |= 0x01;	/* Set DAC to pipe B */
5426c06b6b69Smrg	else
5427c06b6b69Smrg	    ChipsNew->FR[0x02] &= 0xFE;	/* Set DAC to pipe A */
5428c06b6b69Smrg
5429c06b6b69Smrg        if (cPtr->PanelType & ChipsLCD)
5430c06b6b69Smrg	    ChipsNew->FR[0x02] |= 0x20;	/* Enable the LCD output */
5431c06b6b69Smrg        if (cPtr->PanelType & ChipsCRT)
5432c06b6b69Smrg	    ChipsNew->FR[0x02] |= 0x10;	/* Enable the CRT output */
5433c06b6b69Smrg    }
5434c06b6b69Smrg
5435c06b6b69Smrg    /* linear specific */
5436c06b6b69Smrg    if (cPtr->Flags & ChipsLinearSupport) {
5437c06b6b69Smrg	ChipsNew->XR[0x0A] |= 0x02;   /* Linear Addressing Mode */
5438c06b6b69Smrg	ChipsNew->XR[0x20] = 0x0;     /*BitBLT Draw Mode for 8 */
5439c06b6b69Smrg	ChipsNew->XR[0x05] =
5440c06b6b69Smrg	    (unsigned char)((cPtr->FbAddress >> 16) & 0xFF);
5441c06b6b69Smrg	ChipsNew->XR[0x06] =
5442c06b6b69Smrg	    (unsigned char)((cPtr->FbAddress >> 24) & 0xFF);
5443c06b6b69Smrg    }
5444c06b6b69Smrg
5445c06b6b69Smrg    /* panel timing */
5446c06b6b69Smrg    /* By default don't set panel timings, but allow it as an option */
5447c06b6b69Smrg    if (xf86ReturnOptValBool(cPtr->Options, OPTION_USE_MODELINE, FALSE)) {
5448c06b6b69Smrg	lcdHTotal = (mode->CrtcHTotal >> 3) - 5;
5449c06b6b69Smrg	lcdHDisplay = (cPtr->PanelSize.HDisplay >> 3) - 1;
5450c06b6b69Smrg	lcdHRetraceStart = (mode->CrtcHSyncStart >> 3);
5451c06b6b69Smrg	lcdHRetraceEnd = (mode->CrtcHSyncEnd >> 3);
5452c06b6b69Smrg	lcdHSyncStart = lcdHRetraceStart - 2;
5453c06b6b69Smrg
5454c06b6b69Smrg	lcdVTotal = mode->CrtcVTotal - 2;
5455c06b6b69Smrg	lcdVDisplay = cPtr->PanelSize.VDisplay - 1;
5456c06b6b69Smrg	lcdVRetraceStart = mode->CrtcVSyncStart;
5457c06b6b69Smrg	lcdVRetraceEnd = mode->CrtcVSyncEnd;
5458c06b6b69Smrg
5459c06b6b69Smrg	ChipsNew->FR[0x20] = lcdHDisplay & 0xFF;
5460c06b6b69Smrg	ChipsNew->FR[0x21] = lcdHRetraceStart & 0xFF;
5461c06b6b69Smrg	ChipsNew->FR[0x25] = ((lcdHRetraceStart & 0xF00) >> 4) |
5462c06b6b69Smrg	    ((lcdHDisplay & 0xF00) >> 8);
5463c06b6b69Smrg	ChipsNew->FR[0x22] = lcdHRetraceEnd & 0x1F;
5464c06b6b69Smrg	ChipsNew->FR[0x23] = lcdHTotal & 0xFF;
5465c06b6b69Smrg	ChipsNew->FR[0x24] = (lcdHSyncStart >> 3) & 0xFF;
5466c06b6b69Smrg	ChipsNew->FR[0x26] = (ChipsNew->FR[0x26] & ~0x1F)
5467c06b6b69Smrg	    | ((lcdHTotal & 0xF00) >> 8)
5468c06b6b69Smrg	    | (((lcdHSyncStart >> 3) & 0x100) >> 4);
5469c06b6b69Smrg	ChipsNew->FR[0x27] &= 0x7F;
5470c06b6b69Smrg
5471c06b6b69Smrg	ChipsNew->FR[0x30] = lcdVDisplay & 0xFF;
5472c06b6b69Smrg	ChipsNew->FR[0x31] = lcdVRetraceStart & 0xFF;
5473c06b6b69Smrg	ChipsNew->FR[0x35] = ((lcdVRetraceStart & 0xF00) >> 4)
5474c06b6b69Smrg	    | ((lcdVDisplay & 0xF00) >> 8);
5475c06b6b69Smrg	ChipsNew->FR[0x32] = lcdVRetraceEnd & 0x0F;
5476c06b6b69Smrg	ChipsNew->FR[0x33] = lcdVTotal & 0xFF;
5477c06b6b69Smrg	ChipsNew->FR[0x34] = (lcdVTotal - lcdVRetraceStart) & 0xFF;
5478c06b6b69Smrg	ChipsNew->FR[0x36] = ((lcdVTotal & 0xF00) >> 8) |
5479c06b6b69Smrg	    (((lcdVTotal - lcdVRetraceStart) & 0x700) >> 4);
5480c06b6b69Smrg	ChipsNew->FR[0x37] |= 0x80;
5481c06b6b69Smrg    }
5482c06b6b69Smrg
5483c06b6b69Smrg    /* Set up the extended CRT registers of the HiQV32 chips */
5484c06b6b69Smrg    ChipsNew->CR[0x30] = ((mode->CrtcVTotal - 2) & 0xF00) >> 8;
5485c06b6b69Smrg    ChipsNew->CR[0x31] = ((mode->CrtcVDisplay - 1) & 0xF00) >> 8;
5486c06b6b69Smrg    ChipsNew->CR[0x32] = (mode->CrtcVSyncStart & 0xF00) >> 8;
5487c06b6b69Smrg    ChipsNew->CR[0x33] = (mode->CrtcVBlankStart & 0xF00) >> 8;
5488c06b6b69Smrg    if ((cPtr->Chipset == CHIPS_CT69000) || (cPtr->Chipset == CHIPS_CT69030)) {
5489c06b6b69Smrg	/* The 690xx has overflow bits for the horizontal values as well */
5490c06b6b69Smrg	ChipsNew->CR[0x38] = (((mode->CrtcHTotal >> 3) - 5) & 0x100) >> 8;
5491c06b6b69Smrg	ChipsNew->CR[0x3C] = vgaHWHBlankKGA(mode, ChipsStd, 8, 0) << 6;
5492c06b6b69Smrg    } else
5493c06b6b69Smrg      vgaHWHBlankKGA(mode, ChipsStd, 6, 0);
5494c06b6b69Smrg    vgaHWVBlankKGA(mode, ChipsStd, 8, 0);
5495c06b6b69Smrg
5496c06b6b69Smrg    ChipsNew->CR[0x40] |= 0x80;
5497c06b6b69Smrg
5498c06b6b69Smrg    /* centering/stretching */
5499c06b6b69Smrg    if (!xf86ReturnOptValBool(cPtr->Options, OPTION_SUSPEND_HACK, FALSE)) {
5500d51ac6bdSmrg	if (!xf86ReturnOptValBool(cPtr->Options, OPTION_LCD_STRETCH, FALSE)) {
5501c06b6b69Smrg	    ChipsNew->FR[0x40] &= 0xDF;    /* Disable Horizontal stretching */
5502c06b6b69Smrg	    ChipsNew->FR[0x48] &= 0xFB;    /* Disable vertical stretching */
5503c06b6b69Smrg	    ChipsNew->XR[0xA0] = 0x10;     /* Disable cursor stretching */
5504c06b6b69Smrg	} else {
5505c06b6b69Smrg	    ChipsNew->FR[0x40] |= 0x21;    /* Enable Horizontal stretching */
5506c06b6b69Smrg	    ChipsNew->FR[0x48] |= 0x05;    /* Enable vertical stretching */
5507c06b6b69Smrg	    ChipsNew->XR[0xA0] = 0x70;     /* Enable cursor stretching */
5508c06b6b69Smrg	    if (cPtr->Accel.UseHWCursor
5509c06b6b69Smrg		&& cPtr->PanelSize.HDisplay && cPtr->PanelSize.VDisplay
5510c06b6b69Smrg		&& (cPtr->PanelSize.HDisplay != mode->CrtcHDisplay)
5511c06b6b69Smrg		&& (cPtr->PanelSize.VDisplay != mode->CrtcVDisplay)) {
5512c06b6b69Smrg		if(cPtr->Accel.UseHWCursor)
5513c06b6b69Smrg		    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
5514c06b6b69Smrg			       "Disabling HW Cursor on stretched LCD\n");
5515c06b6b69Smrg		cPtr->Flags &= ~ChipsHWCursor;
5516c06b6b69Smrg	    }
5517c06b6b69Smrg	}
5518c06b6b69Smrg    }
5519c06b6b69Smrg
5520d51ac6bdSmrg    if (xf86ReturnOptValBool(cPtr->Options, OPTION_LCD_CENTER, TRUE)) {
5521c06b6b69Smrg	ChipsNew->FR[0x40] |= 0x3;    /* Enable Horizontal centering */
5522c06b6b69Smrg	ChipsNew->FR[0x48] |= 0x3;    /* Enable Vertical centering */
5523c06b6b69Smrg    } else {
5524c06b6b69Smrg	ChipsNew->FR[0x40] &= 0xFD;    /* Disable Horizontal centering */
5525c06b6b69Smrg	ChipsNew->FR[0x48] &= 0xFD;    /* Disable Vertical centering */
5526c06b6b69Smrg    }
5527c06b6b69Smrg
5528c06b6b69Smrg    /* sync on green */
5529c06b6b69Smrg    if (xf86ReturnOptValBool(cPtr->Options, OPTION_SYNC_ON_GREEN, FALSE))
5530c06b6b69Smrg	ChipsNew->XR[0x82] |=0x02;
5531c06b6b69Smrg
5532c06b6b69Smrg    /* software mode flag */
5533d51ac6bdSmrg    ChipsNew->XR[0xE2] = chipsVideoMode((pScrn->depth), (cPtr->PanelType & ChipsLCD) ?
5534c06b6b69Smrg	min(mode->CrtcHDisplay, cPtr->PanelSize.HDisplay) :
5535c06b6b69Smrg	mode->CrtcHDisplay, mode->CrtcVDisplay);
5536c06b6b69Smrg#ifdef DEBUG
5537c06b6b69Smrg    ErrorF("VESA Mode: %Xh\n", ChipsNew->XR[0xE2]);
5538c06b6b69Smrg#endif
5539c06b6b69Smrg
5540c06b6b69Smrg    /* sync. polarities */
5541c06b6b69Smrg    if ((mode->Flags & (V_PHSYNC | V_NHSYNC))
5542c06b6b69Smrg	&& (mode->Flags & (V_PVSYNC | V_NVSYNC))) {
5543c06b6b69Smrg	if (mode->Flags & (V_PHSYNC | V_NHSYNC)) {
5544c06b6b69Smrg	    if (mode->Flags & V_PHSYNC)
5545c06b6b69Smrg		ChipsNew->FR[0x08] &= 0xBF;	/* Alt. CRT Hsync positive */
5546c06b6b69Smrg	    else
5547c06b6b69Smrg		ChipsNew->FR[0x08] |= 0x40;	/* Alt. CRT Hsync negative */
5548c06b6b69Smrg	}
5549c06b6b69Smrg	if (mode->Flags & (V_PVSYNC | V_NVSYNC)) {
5550c06b6b69Smrg	    if (mode->Flags & V_PVSYNC)
5551c06b6b69Smrg		ChipsNew->FR[0x08] &= 0x7F;	/* Alt. CRT Vsync positive */
5552c06b6b69Smrg	    else
5553c06b6b69Smrg		ChipsNew->FR[0x08] |= 0x80;	/* Alt. CRT Vsync negative */
5554c06b6b69Smrg	}
5555c06b6b69Smrg    }
5556c06b6b69Smrg    if (mode->Flags & (V_PCSYNC | V_NCSYNC)) {
5557c06b6b69Smrg	ChipsNew->FR[0x0B] |= 0x20;
5558c06b6b69Smrg	if (mode->Flags & V_PCSYNC) {
5559c06b6b69Smrg	    ChipsNew->FR[0x08] &= 0x7F;	/* Alt. CRT Vsync positive */
5560c06b6b69Smrg	    ChipsNew->FR[0x08] &= 0xBF;	/* Alt. CRT Hsync positive */
5561c06b6b69Smrg	    ChipsStd->MiscOutReg &= 0x7F;
5562c06b6b69Smrg	    ChipsStd->MiscOutReg &= 0xBF;
5563c06b6b69Smrg	} else {
5564c06b6b69Smrg	    ChipsNew->FR[0x08] |= 0x80;	/* Alt. CRT Vsync negative */
5565c06b6b69Smrg	    ChipsNew->FR[0x08] |= 0x40;	/* Alt. CRT Hsync negative */
5566c06b6b69Smrg	    ChipsStd->MiscOutReg |= 0x40;
5567c06b6b69Smrg	    ChipsStd->MiscOutReg |= 0x80;
5568c06b6b69Smrg    	}
5569c06b6b69Smrg    }
5570c06b6b69Smrg    /* bpp depend */
5571d51ac6bdSmrg    if (pScrn->bitsPerPixel == 16) {
5572c06b6b69Smrg	ChipsNew->XR[0x81] = (ChipsNew->XR[0x81] & 0xF0) | 0x4;
5573c06b6b69Smrg	if (cPtr->Flags & ChipsGammaSupport)
5574c06b6b69Smrg	    ChipsNew->XR[0x82] |= 0x0C;
5575c06b6b69Smrg	/* 16bpp = 5-5-5             */
5576c06b6b69Smrg	ChipsNew->FR[0x10] |= 0x0C;   /*Colour Panel               */
5577c06b6b69Smrg	ChipsNew->XR[0x20] = 0x10;    /*BitBLT Draw Mode for 16 bpp */
5578c06b6b69Smrg	if (pScrn->weight.green != 5)
5579c06b6b69Smrg	    ChipsNew->XR[0x81] |= 0x01;	/*16bpp */
5580c06b6b69Smrg    } else if (pScrn->bitsPerPixel == 24) {
5581c06b6b69Smrg	ChipsNew->XR[0x81] = (ChipsNew->XR[0x81] & 0xF0) | 0x6;
5582c06b6b69Smrg	if (cPtr->Flags & ChipsGammaSupport)
5583c06b6b69Smrg	    ChipsNew->XR[0x82] |= 0x0C;
5584c06b6b69Smrg	/* 24bpp colour              */
5585c06b6b69Smrg	ChipsNew->XR[0x20] = 0x20;    /*BitBLT Draw Mode for 24 bpp */
5586c06b6b69Smrg    } else if (pScrn->bitsPerPixel == 32) {
5587c06b6b69Smrg	ChipsNew->XR[0x81] = (ChipsNew->XR[0x81] & 0xF0) | 0x7;
5588c06b6b69Smrg	if (cPtr->Flags & ChipsGammaSupport)
5589c06b6b69Smrg	    ChipsNew->XR[0x82] |= 0x0C;
5590c06b6b69Smrg	/* 32bpp colour              */
5591c06b6b69Smrg	ChipsNew->XR[0x20] = 0x10;    /*BitBLT Mode for 16bpp used at 32bpp */
5592c06b6b69Smrg    }
5593c06b6b69Smrg
5594c06b6b69Smrg    /*CRT only */
5595c06b6b69Smrg    if (!(cPtr->PanelType & ChipsLCD)) {
5596c06b6b69Smrg	if (mode->Flags & V_INTERLACE) {
5597c06b6b69Smrg	    ChipsNew->CR[0x70] = 0x80          /*   set interlace */
5598c06b6b69Smrg	      | (((((mode->CrtcHDisplay >> 3) - 1) >> 1) - 6) & 0x7F);
5599c06b6b69Smrg	    /*
5600c06b6b69Smrg	     ** Double VDisplay to get back the full screen value, otherwise
5601c06b6b69Smrg	     ** you only see half the picture.
5602c06b6b69Smrg	     */
5603c06b6b69Smrg	    mode->CrtcVDisplay = mode->VDisplay;
5604c06b6b69Smrg	    tmp = ChipsStd->CRTC[7] & ~0x42;
5605c06b6b69Smrg	    ChipsStd->CRTC[7] = (tmp |
5606c06b6b69Smrg				((((mode->CrtcVDisplay -1) & 0x100) >> 7 ) |
5607c06b6b69Smrg				 (((mode->CrtcVDisplay -1) & 0x200) >> 3 )));
5608c06b6b69Smrg	    ChipsStd->CRTC[0x12] = (mode->CrtcVDisplay -1) & 0xFF;
5609c06b6b69Smrg	    ChipsNew->CR[0x31] = ((mode->CrtcVDisplay - 1) & 0xF00) >> 8;
5610c06b6b69Smrg	} else {
5611c06b6b69Smrg	    ChipsNew->CR[0x70] &= ~0x80;	/* unset interlace */
5612c06b6b69Smrg	}
5613c06b6b69Smrg    }
5614c06b6b69Smrg
56154cac844dSmacallan#if defined(__arm__) && defined(___NetBSD__)
5616c06b6b69Smrg    if (cPtr->TVMode != XMODE_RGB) {
5617c06b6b69Smrg	/*
5618c06b6b69Smrg	 * Put the console into TV Out mode.
5619c06b6b69Smrg	 */
5620c06b6b69Smrg	xf86SetTVOut(cPtr->TVMode);
5621c06b6b69Smrg
5622c06b6b69Smrg	ChipsNew->CR[0x72] = (mode->CrtcHTotal >> 1) >> 3;/* First horizontal
5623c06b6b69Smrg							   * serration pulse */
5624c06b6b69Smrg	ChipsNew->CR[0x73] = mode->CrtcHTotal >> 3; /* Second pulse */
5625c06b6b69Smrg	ChipsNew->CR[0x74] = (((mode->HSyncEnd - mode->HSyncStart) >> 3) - 1)
5626c06b6b69Smrg					& 0x1F; /* equalization pulse */
5627c06b6b69Smrg
5628c06b6b69Smrg	if (cPtr->TVMode == XMODE_PAL || cPtr->TVMode == XMODE_SECAM) {
5629c06b6b69Smrg	    ChipsNew->CR[0x71] = 0xA0; /* PAL support with blanking delay */
5630c06b6b69Smrg	} else {
5631c06b6b69Smrg	    ChipsNew->CR[0x71] = 0x20; /* NTSC support with blanking delay */
5632c06b6b69Smrg	}
5633c06b6b69Smrg    } else {	/* XMODE_RGB */
5634c06b6b69Smrg	/*
5635c06b6b69Smrg	 * Put the console into RGB Out mode.
5636c06b6b69Smrg	 */
5637c06b6b69Smrg	xf86SetRGBOut();
5638c06b6b69Smrg    }
5639c06b6b69Smrg#endif
5640c06b6b69Smrg
5641c06b6b69Smrg    /* STN specific */
5642c06b6b69Smrg    if (IS_STN(cPtr->PanelType)) {
5643c06b6b69Smrg	ChipsNew->FR[0x11] &= ~0x03;	/* FRC clear                    */
5644c06b6b69Smrg	ChipsNew->FR[0x11] &= ~0x8C;	/* Dither clear                 */
5645c06b6b69Smrg	ChipsNew->FR[0x11] |= 0x01;	/* 16 frame FRC                 */
5646c06b6b69Smrg	ChipsNew->FR[0x11] |= 0x84;	/* Dither                       */
5647c06b6b69Smrg	if ((cPtr->Flags & ChipsTMEDSupport) &&
5648c06b6b69Smrg		!xf86ReturnOptValBool(cPtr->Options, OPTION_NO_TMED, FALSE)) {
5649c06b6b69Smrg	    ChipsNew->FR[0x73] &= 0x4F; /* Clear TMED                   */
5650c06b6b69Smrg	    ChipsNew->FR[0x73] |= 0x80; /* Enable TMED                  */
5651c06b6b69Smrg	    ChipsNew->FR[0x73] |= 0x30; /* TMED 256 Shades of RGB       */
5652c06b6b69Smrg	}
5653c06b6b69Smrg	if (cPtr->PanelType & ChipsDD)	/* Shift Clock Mask. Use to get */
5654c06b6b69Smrg	    ChipsNew->FR[0x12] |= 0x4;	/* rid of line in DSTN screens  */
5655c06b6b69Smrg    }
5656c06b6b69Smrg
5657c06b6b69Smrg    /*
5658c06b6b69Smrg     * The zero position of the overlay does not align with the zero
5659c06b6b69Smrg     * position of the display. The skew is dependent on the depth,
5660c06b6b69Smrg     * display type and refresh rate. Calculate the skew before setting
5661c06b6b69Smrg     * the X and Y dimensions of the overlay. These values are needed
5662c06b6b69Smrg     * both by the overlay and XvImages. So calculate and store them
5663c06b6b69Smrg     */
5664c06b6b69Smrg    if (cPtr->PanelType & ChipsLCD) {
5665c06b6b69Smrg	cPtr->OverlaySkewX = (((ChipsNew->FR[0x23] & 0xFF)
5666c06b6b69Smrg			    - (ChipsNew->FR[0x20] & 0xFF) + 3) << 3)
5667c06b6b69Smrg	    - 1;
5668c06b6b69Smrg	cPtr->OverlaySkewY = (ChipsNew->FR[0x33]
5669c06b6b69Smrg			    + ((ChipsNew->FR[0x36] & 0xF) << 8)
5670c06b6b69Smrg			    - (ChipsNew->FR[0x31] & 0xF0)
5671c06b6b69Smrg			    - (ChipsNew->FR[0x32] & 0x0F)
5672c06b6b69Smrg			    - ((ChipsNew->FR[0x35] & 0xF0) << 4));
5673c06b6b69Smrg	if (!xf86ReturnOptValBool(cPtr->Options, OPTION_LCD_STRETCH, FALSE)
5674c06b6b69Smrg	      && xf86ReturnOptValBool(cPtr->Options, OPTION_LCD_CENTER, TRUE))
5675c06b6b69Smrg	{
5676c06b6b69Smrg	    if (cPtr->PanelSize.HDisplay > mode->CrtcHDisplay)
5677c06b6b69Smrg		cPtr->OverlaySkewX += (cPtr->PanelSize.HDisplay -
5678c06b6b69Smrg				       mode->CrtcHDisplay) / 2;
5679c06b6b69Smrg	    if (cPtr->PanelSize.VDisplay > mode->CrtcVDisplay)
5680c06b6b69Smrg		cPtr->OverlaySkewY += (cPtr->PanelSize.VDisplay -
5681c06b6b69Smrg				       mode->CrtcVDisplay) / 2;
5682c06b6b69Smrg	}
5683c06b6b69Smrg    } else {
5684c06b6b69Smrg	cPtr->OverlaySkewX = mode->CrtcHTotal - mode->CrtcHBlankStart - 9;
5685c06b6b69Smrg	cPtr->OverlaySkewY = mode->CrtcVTotal - mode->CrtcVSyncEnd - 1;
5686c06b6b69Smrg
5687c06b6b69Smrg	if (mode->Flags & V_INTERLACE) {
5688c06b6b69Smrg	    /*
5689c06b6b69Smrg	     * This handles 1024 and 1280 interlaced modes only. Its
5690c06b6b69Smrg	     * pretty arbitrary, but its what C&T recommends
5691c06b6b69Smrg	     */
5692c06b6b69Smrg#if 0
5693c06b6b69Smrg	    if (mode->CrtcHDisplay == 1024)
5694c06b6b69Smrg		cPtr->OverlaySkewY += 5;
5695c06b6b69Smrg	    else  if (mode->CrtcHDisplay == 1280)
5696c06b6b69Smrg#endif
5697c06b6b69Smrg		cPtr->OverlaySkewY *= 2;
5698c06b6b69Smrg
5699c06b6b69Smrg	}
5700c06b6b69Smrg    }
5701c06b6b69Smrg
5702c06b6b69Smrg    /* mask for viewport granularity */
5703c06b6b69Smrg
5704c06b6b69Smrg    switch (pScrn->bitsPerPixel) {
5705c06b6b69Smrg    case 8:
5706c06b6b69Smrg	cPtr->viewportMask = ~7U;
5707c06b6b69Smrg	break;
5708c06b6b69Smrg    case 16:
5709c06b6b69Smrg	cPtr->viewportMask = ~3U;
5710c06b6b69Smrg	break;
5711c06b6b69Smrg    case 24:
5712c06b6b69Smrg	cPtr->viewportMask = ~7U;
5713c06b6b69Smrg	break;
5714c06b6b69Smrg    case 32:
5715c06b6b69Smrg	cPtr->viewportMask = ~0U;
5716c06b6b69Smrg	break;
5717c06b6b69Smrg    default:
5718c06b6b69Smrg	cPtr->viewportMask = ~7U;
5719c06b6b69Smrg    }
5720c06b6b69Smrg
5721c06b6b69Smrg    /* Turn off multimedia by default as it degrades performance */
5722c06b6b69Smrg    ChipsNew->XR[0xD0] &= 0x0f;
5723c06b6b69Smrg
5724d51ac6bdSmrg    if (cPtr->Flags & ChipsVideoSupport) {
5725c06b6b69Smrg#if 0   /* if we do this even though video isn't playing we kill performance */
5726c06b6b69Smrg	ChipsNew->XR[0xD0] |= 0x10;	/* Force the Multimedia engine on */
5727c06b6b69Smrg#endif
5728c06b6b69Smrg#ifdef SAR04
5729c06b6b69Smrg	ChipsNew->XR[0x4F] = 0x2A;	/* SAR04 >352 pixel overlay width */
5730c06b6b69Smrg#endif
5731c06b6b69Smrg	ChipsNew->MR[0x3C] &= 0x18;	/* Ensure that the overlay is off */
5732c06b6b69Smrg	cPtr->VideoZoomMax = 0x100;
5733c06b6b69Smrg
5734c06b6b69Smrg	if (cPtr->Chipset == CHIPS_CT65550) {
5735c06b6b69Smrg	    tmp = cPtr->readXR(cPtr, 0x04);
5736c06b6b69Smrg	    if (tmp < 0x02)				/* 65550 ES0 has */
5737c06b6b69Smrg		cPtr->VideoZoomMax = 0x40;		/* 0x40 max zoom */
5738c06b6b69Smrg	}
5739c06b6b69Smrg    }
5740c06b6b69Smrg
5741c06b6b69Smrg    /* Program the registers */
5742c06b6b69Smrg    /*vgaHWProtect(pScrn, TRUE);*/
5743c06b6b69Smrg
5744c06b6b69Smrg    if (cPtr->Chipset <= CHIPS_CT69000) {
5745c06b6b69Smrg        ChipsNew->FR[0x01] &= ~0x03;
5746c06b6b69Smrg	if (cPtr->PanelType & ChipsLCD)
5747c06b6b69Smrg	    ChipsNew->FR[0x01] |= 0x02;
5748c06b6b69Smrg	else
5749c06b6b69Smrg	    ChipsNew->FR[0x01] |= 0x01;
5750c06b6b69Smrg    }
5751c06b6b69Smrg    if ((cPtr->Flags & ChipsDualChannelSupport) &&
5752c06b6b69Smrg	(!xf86IsEntityShared(pScrn->entityList[0]))) {
5753c06b6b69Smrg	unsigned char IOSS, MSS, tmpfr01;
5754c06b6b69Smrg
5755c06b6b69Smrg
5756c06b6b69Smrg	IOSS = cPtr->readIOSS(cPtr);
5757c06b6b69Smrg	MSS = cPtr->readMSS(cPtr);
5758c06b6b69Smrg	cPtr->writeIOSS(cPtr, ((cPtr->storeIOSS & IOSS_MASK) |
5759c06b6b69Smrg			       IOSS_PIPE_A));
5760c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, ((cPtr->storeMSS & MSS_MASK) |
5761c06b6b69Smrg			      MSS_PIPE_A));
5762c06b6b69Smrg	chipsRestore(pScrn, ChipsStd, ChipsNew, FALSE);
5763c06b6b69Smrg	cPtr->writeIOSS(cPtr, ((cPtr->storeIOSS & IOSS_MASK) |
5764c06b6b69Smrg			       IOSS_PIPE_B));
5765c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, ((cPtr->storeMSS & MSS_MASK) |
5766c06b6b69Smrg			      MSS_PIPE_B));
5767c06b6b69Smrg	/*
5768c06b6b69Smrg	 * Hack:: Force Pipe-B on for dual refresh, and off elsewise
5769c06b6b69Smrg	 */
5770c06b6b69Smrg	tmpfr01 = ChipsNew->FR[0x01];
5771c06b6b69Smrg	ChipsNew->FR[0x01] &= 0xFC;
5772c06b6b69Smrg	if (cPtr->UseDualChannel)
5773c06b6b69Smrg	    ChipsNew->FR[0x01] |= 0x01;
5774c06b6b69Smrg	chipsRestore(pScrn, ChipsStd, ChipsNew, FALSE);
5775c06b6b69Smrg	ChipsNew->FR[0x01] = tmpfr01;
5776c06b6b69Smrg	cPtr->writeIOSS(cPtr, IOSS);
5777c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, MSS);
5778c06b6b69Smrg    } else {
5779c06b6b69Smrg	chipsRestore(pScrn, ChipsStd, ChipsNew, FALSE);
5780c06b6b69Smrg    }
5781c06b6b69Smrg
5782c06b6b69Smrg    /*vgaHWProtect(pScrn, FALSE);*/
5783c06b6b69Smrg    usleep(100000);  /* prevents cursor corruption seen on a TECRA 510 */
5784c06b6b69Smrg
5785c06b6b69Smrg    return(TRUE);
5786c06b6b69Smrg}
5787c06b6b69Smrg
5788c06b6b69Smrgstatic Bool
5789c06b6b69SmrgchipsModeInitWingine(ScrnInfoPtr pScrn, DisplayModePtr mode)
5790c06b6b69Smrg{
5791c06b6b69Smrg    int i, bytesPerPixel;
5792c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
5793c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
5794c06b6b69Smrg    CHIPSRegPtr ChipsNew;
5795c06b6b69Smrg    vgaRegPtr ChipsStd;
5796c06b6b69Smrg    unsigned int tmp;
5797c06b6b69Smrg
5798c06b6b69Smrg    ChipsNew = &cPtr->ModeReg;
5799c06b6b69Smrg    ChipsStd = &hwp->ModeReg;
5800c06b6b69Smrg
5801c06b6b69Smrg    bytesPerPixel = pScrn->bitsPerPixel >> 3;
5802c06b6b69Smrg
5803c06b6b69Smrg    /*
5804c06b6b69Smrg     * This chipset seems to have problems if
5805c06b6b69Smrg     * HBlankEnd is choosen equals HTotal
5806c06b6b69Smrg     */
5807c06b6b69Smrg    if (!mode->CrtcHAdjusted)
5808c06b6b69Smrg      mode->CrtcHBlankEnd = min(mode->CrtcHSyncEnd, mode->CrtcHTotal - 2);
5809c06b6b69Smrg
5810c06b6b69Smrg    /* correct the timings for 16/24 bpp */
5811c06b6b69Smrg    if (pScrn->bitsPerPixel == 16) {
5812c06b6b69Smrg	if (!mode->CrtcHAdjusted) {
5813c06b6b69Smrg	    mode->CrtcHDisplay++;
5814c06b6b69Smrg	    mode->CrtcHDisplay <<= 1;
5815c06b6b69Smrg	    mode->CrtcHDisplay--;
5816c06b6b69Smrg	    mode->CrtcHSyncStart <<= 1;
5817c06b6b69Smrg	    mode->CrtcHSyncEnd <<= 1;
5818c06b6b69Smrg	    mode->CrtcHBlankStart <<= 1;
5819c06b6b69Smrg	    mode->CrtcHBlankEnd <<= 1;
5820c06b6b69Smrg	    mode->CrtcHTotal <<= 1;
5821c06b6b69Smrg	    mode->CrtcHAdjusted = TRUE;
5822c06b6b69Smrg	}
5823c06b6b69Smrg    } else if (pScrn->bitsPerPixel == 24) {
5824c06b6b69Smrg	if (!mode->CrtcHAdjusted) {
5825c06b6b69Smrg	    mode->CrtcHDisplay++;
5826c06b6b69Smrg	    mode->CrtcHDisplay += ((mode->CrtcHDisplay) << 1);
5827c06b6b69Smrg	    mode->CrtcHDisplay--;
5828c06b6b69Smrg	    mode->CrtcHSyncStart += ((mode->CrtcHSyncStart) << 1);
5829c06b6b69Smrg	    mode->CrtcHSyncEnd += ((mode->CrtcHSyncEnd) << 1);
5830c06b6b69Smrg	    mode->CrtcHBlankStart += ((mode->CrtcHBlankStart) << 1);
5831c06b6b69Smrg	    mode->CrtcHBlankEnd += ((mode->CrtcHBlankEnd) << 1);
5832c06b6b69Smrg	    mode->CrtcHTotal += ((mode->CrtcHTotal) << 1);
5833c06b6b69Smrg	    mode->CrtcHAdjusted = TRUE;
5834c06b6b69Smrg	}
5835c06b6b69Smrg    }
5836c06b6b69Smrg
5837c06b6b69Smrg    /* generic init */
5838c06b6b69Smrg    if (!vgaHWInit(pScrn, mode)) {
5839c06b6b69Smrg	ErrorF("bomb 3\n");
5840c06b6b69Smrg	return (FALSE);
5841c06b6b69Smrg    }
5842c06b6b69Smrg    pScrn->vtSema = TRUE;
5843c06b6b69Smrg
5844c06b6b69Smrg    /* init clock */
5845c06b6b69Smrg    if (!chipsClockFind(pScrn, mode, mode->ClockIndex, &ChipsNew->Clock)) {
5846c06b6b69Smrg	ErrorF("bomb 4\n");
5847c06b6b69Smrg	return (FALSE);
5848c06b6b69Smrg    }
5849c06b6b69Smrg
5850c06b6b69Smrg    /* get  C&T Specific Registers */
5851c06b6b69Smrg    for (i = 0; i < 0x7D; i++) {   /* don't touch XR7D and XR7F on WINGINE */
5852c06b6b69Smrg	ChipsNew->XR[i] = cPtr->readXR(cPtr, i);
5853c06b6b69Smrg    }
5854c06b6b69Smrg
5855c06b6b69Smrg    /* some generic settings */
5856c06b6b69Smrg    if (pScrn->bitsPerPixel == 1) {
5857c06b6b69Smrg	ChipsStd->Attribute[0x10] = 0x03;   /* mode */
5858c06b6b69Smrg    } else {
5859c06b6b69Smrg	ChipsStd->Attribute[0x10] = 0x01;   /* mode */
5860c06b6b69Smrg    }
5861c06b6b69Smrg    ChipsStd->Attribute[0x11] = 0x00;   /* overscan (border) color */
5862c06b6b69Smrg    ChipsStd->Attribute[0x12] = 0x0F;   /* enable all color planes */
5863c06b6b69Smrg    ChipsStd->Attribute[0x13] = 0x00;   /* horiz pixel panning 0 */
5864c06b6b69Smrg
5865c06b6b69Smrg    ChipsStd->Graphics[0x05] = 0x00;    /* normal read/write mode */
5866c06b6b69Smrg
5867c06b6b69Smrg
5868c06b6b69Smrg    /* set virtual screen width */
5869c06b6b69Smrg    if (pScrn->bitsPerPixel >= 8)
5870c06b6b69Smrg	ChipsStd->CRTC[0x13] = (pScrn->displayWidth * bytesPerPixel) >> 3;
5871c06b6b69Smrg    else
5872c06b6b69Smrg	ChipsStd->CRTC[0x13] = pScrn->displayWidth >> 4;
5873c06b6b69Smrg
5874c06b6b69Smrg
5875c06b6b69Smrg    /* set C&T Specific Registers */
5876c06b6b69Smrg    /* set virtual screen width */
5877c06b6b69Smrg    if (pScrn->bitsPerPixel >= 8)
5878c06b6b69Smrg	tmp = (pScrn->displayWidth >> 4) * bytesPerPixel;
5879c06b6b69Smrg    else
5880c06b6b69Smrg	tmp = (pScrn->displayWidth >> 5);
5881c06b6b69Smrg    ChipsNew->XR[0x0D] = (tmp & 0x80) >> 5;
5882c06b6b69Smrg
5883c06b6b69Smrg    ChipsNew->XR[0x04] |= 4;	       /* enable addr counter bits 16-17 */
5884c06b6b69Smrg    /* XR04: Memory control 1 */
5885c06b6b69Smrg    /* bit 2: Memory Wraparound */
5886c06b6b69Smrg    /*        Enable CRTC addr counter bits 16-17 if set */
5887c06b6b69Smrg
5888c06b6b69Smrg    ChipsNew->XR[0x0B] |= 0x07;       /* extended mode, dual pages enabled */
5889c06b6b69Smrg    ChipsNew->XR[0x0B] &= ~0x10;      /* linear mode off */
5890c06b6b69Smrg    /* XR0B: CPU paging */
5891c06b6b69Smrg    /* bit 0: Memory mapping mode */
5892c06b6b69Smrg    /*        VGA compatible if 0 (default) */
5893c06b6b69Smrg    /*        Extended mode (mapping for > 256 kB mem) if 1 */
5894c06b6b69Smrg    /* bit 1: CPU single/dual mapping */
5895c06b6b69Smrg    /*        0, CPU uses only a single map to access (default) */
5896c06b6b69Smrg    /*        1, CPU uses two maps to access */
5897c06b6b69Smrg    /* bit 2: CPU address divide by 4 */
5898c06b6b69Smrg
5899c06b6b69Smrg    ChipsNew->XR[0x10] = 0;	       /* XR10: Single/low map */
5900c06b6b69Smrg    ChipsNew->XR[0x11] = 0;	       /* XR11: High map      */
5901c06b6b69Smrg    ChipsNew->XR[0x0C] &= ~0x50;       /* MSB for XR10 & XR11  */
5902c06b6b69Smrg    if (pScrn->bitsPerPixel >= 8) {
5903c06b6b69Smrg	ChipsNew->XR[0x28] |= 0x10;       /* 256-color video     */
5904c06b6b69Smrg    } else {
5905c06b6b69Smrg	ChipsNew->XR[0x28] &= 0xEF;       /* 16-color video      */
5906c06b6b69Smrg    }
5907c06b6b69Smrg    /* set up extended display timings */
5908c06b6b69Smrg    /* in CRTonly mode this is simple: only set overflow for CR00-CR06 */
5909c06b6b69Smrg    ChipsNew->XR[0x17] = ((((mode->CrtcHTotal >> 3) - 5) & 0x100) >> 8)
5910c06b6b69Smrg	| ((((mode->CrtcHDisplay >> 3) - 1) & 0x100) >> 7)
5911c06b6b69Smrg	| ((((mode->CrtcHSyncStart >> 3) - 1) & 0x100) >> 6)
5912c06b6b69Smrg	| ((((mode->CrtcHSyncEnd >> 3)) & 0x20) >> 2)
5913c06b6b69Smrg	| ((((mode->CrtcHBlankStart >> 3) - 1) & 0x100) >> 4)
5914c06b6b69Smrg	| ((((mode->CrtcHBlankEnd >> 3) - 1) & 0x40) >> 1);
5915c06b6b69Smrg
5916c06b6b69Smrg
5917c06b6b69Smrg    ChipsNew->XR[0x16]  = (((mode->CrtcVTotal -2) & 0x400) >> 10 )
5918c06b6b69Smrg	| (((mode->CrtcVDisplay -1) & 0x400) >> 9 )
5919c06b6b69Smrg	| ((mode->CrtcVSyncStart & 0x400) >> 8 )
5920c06b6b69Smrg	| (((mode->CrtcVBlankStart) & 0x400) >> 6 );
5921c06b6b69Smrg
5922c06b6b69Smrg    /* set video mode */
5923c06b6b69Smrg    ChipsNew->XR[0x2B] = chipsVideoMode(pScrn->depth, mode->CrtcHDisplay, mode->CrtcVDisplay);
5924c06b6b69Smrg#ifdef DEBUG
5925c06b6b69Smrg    ErrorF("VESA Mode: %Xh\n", ChipsNew->XR[0x2B]);
5926c06b6b69Smrg#endif
5927c06b6b69Smrg
5928c06b6b69Smrg    /* set some linear specific registers */
5929c06b6b69Smrg    if (cPtr->Flags & ChipsLinearSupport) {
5930c06b6b69Smrg	/* enable linear addressing  */
5931c06b6b69Smrg	ChipsNew->XR[0x0B] &= 0xFD;   /* dual page clear                */
5932c06b6b69Smrg	ChipsNew->XR[0x0B] |= 0x10;   /* linear mode on                 */
5933c06b6b69Smrg
5934c06b6b69Smrg	ChipsNew->XR[0x08] =
5935c06b6b69Smrg	  (unsigned char)((cPtr->FbAddress >> 16) & 0xFF);
5936c06b6b69Smrg	ChipsNew->XR[0x09] =
5937c06b6b69Smrg	  (unsigned char)((cPtr->FbAddress >> 24) & 0xFF);
5938c06b6b69Smrg
5939c06b6b69Smrg	/* general setup */
5940c06b6b69Smrg	ChipsNew->XR[0x40] = 0x01;    /*BitBLT Draw Mode for 8 and 24 bpp */
5941c06b6b69Smrg    }
5942c06b6b69Smrg
5943c06b6b69Smrg    /* common general setup */
5944c06b6b69Smrg    ChipsNew->XR[0x52] |= 0x01;       /* Refresh count                   */
5945c06b6b69Smrg    ChipsNew->XR[0x0F] &= 0xEF;       /* not Hi-/True-Colour             */
5946c06b6b69Smrg    ChipsNew->XR[0x02] &= 0xE7;       /* Attr. Cont. default access      */
5947c06b6b69Smrg                                       /* use ext. regs. for hor. in dual */
5948c06b6b69Smrg    ChipsNew->XR[0x06] &= 0xF3;       /* bpp clear                       */
5949c06b6b69Smrg
5950c06b6b69Smrg    /* bpp depend */
5951c06b6b69Smrg    /*XR06: Palette control */
5952c06b6b69Smrg    /* bit 0: Pixel Data Pin Diag, 0 for flat panel pix. data (def)  */
5953c06b6b69Smrg    /* bit 1: Internal DAC disable                                   */
5954c06b6b69Smrg    /* bit 3-2: Colour depth, 0 for 4 or 8 bpp, 1 for 16(5-5-5) bpp, */
5955c06b6b69Smrg    /*          2 for 24 bpp, 3 for 16(5-6-5)bpp                     */
5956c06b6b69Smrg    /* bit 4:   Enable PC Video Overlay on colour key                */
5957c06b6b69Smrg    /* bit 5:   Bypass Internal VGA palette                          */
5958c06b6b69Smrg    /* bit 7-6: Colour reduction select, 0 for NTSC (default),       */
5959c06b6b69Smrg    /*          1 for Equivalent weighting, 2 for green only,        */
5960c06b6b69Smrg    /*          3 for Colour w/o reduction                           */
5961c06b6b69Smrg    /* XR50 Panel Format Register 1                                  */
5962c06b6b69Smrg    /* bit 1-0: Frame Rate Control; 00, No FRC;                      */
5963c06b6b69Smrg    /*          01, 16-frame FRC for colour STN and monochrome       */
5964c06b6b69Smrg    /*          10, 2-frame FRC for colour TFT or monochrome;        */
5965c06b6b69Smrg    /*          11, reserved                                         */
5966c06b6b69Smrg    /* bit 3-2: Dither Enable                                        */
5967c06b6b69Smrg    /*          00, disable dithering; 01, enable dithering          */
5968c06b6b69Smrg    /*          for 256 mode                                         */
5969c06b6b69Smrg    /*          10, enable dithering for all modes; 11, reserved     */
5970c06b6b69Smrg    /* bit6-4: Clock Divide (CD)                                     */
5971c06b6b69Smrg    /*          000, Shift Clock Freq = Dot Clock Freq;              */
5972c06b6b69Smrg    /*          001, SClk = DClk/2; 010 SClk = DClk/4;               */
5973c06b6b69Smrg    /*          011, SClk = DClk/8; 100 SClk = DClk/16;              */
5974c06b6b69Smrg    /* bit 7: TFT data width                                         */
5975c06b6b69Smrg    /*          0, 16 bit(565RGB); 1, 24bit (888RGB)                 */
5976c06b6b69Smrg    if (pScrn->bitsPerPixel == 16) {
5977c06b6b69Smrg	ChipsNew->XR[0x06] |= 0xC4;   /*15 or 16 bpp colour         */
5978c06b6b69Smrg	ChipsNew->XR[0x0F] |= 0x10;   /*Hi-/True-Colour             */
5979c06b6b69Smrg	ChipsNew->XR[0x40] = 0x02;    /*BitBLT Draw Mode for 16 bpp */
5980c06b6b69Smrg	if (pScrn->weight.green != 5)
5981c06b6b69Smrg	    ChipsNew->XR[0x06] |= 0x08;	/*16bpp              */
5982c06b6b69Smrg    } else if (pScrn->bitsPerPixel == 24) {
5983c06b6b69Smrg	ChipsNew->XR[0x06] |= 0xC8;   /*24 bpp colour               */
5984c06b6b69Smrg	ChipsNew->XR[0x0F] |= 0x10;   /*Hi-/True-Colour             */
5985c06b6b69Smrg    }
5986c06b6b69Smrg
5987c06b6b69Smrg    /*CRT only: interlaced mode */
5988c06b6b69Smrg    if (mode->Flags & V_INTERLACE) {
5989c06b6b69Smrg	ChipsNew->XR[0x28] |= 0x20;    /* set interlace         */
5990c06b6b69Smrg	/* empirical value       */
5991c06b6b69Smrg	tmp = ((((mode->CrtcHDisplay >> 3) - 1) >> 1)
5992c06b6b69Smrg	       - 6 * (pScrn->bitsPerPixel >= 8 ? bytesPerPixel : 1 ));
5993c06b6b69Smrg	ChipsNew->XR[0x19] = tmp & 0xFF;
5994c06b6b69Smrg	ChipsNew->XR[0x17] |= ((tmp & 0x100) >> 1); /* overflow */
5995c06b6b69Smrg	ChipsNew->XR[0x0F] &= ~0x40;   /* set SW-Flag           */
5996c06b6b69Smrg    } else {
5997c06b6b69Smrg	ChipsNew->XR[0x28] &= ~0x20;   /* unset interlace       */
5998c06b6b69Smrg	ChipsNew->XR[0x0F] |=  0x40;   /* set SW-Flag           */
5999c06b6b69Smrg    }
6000c06b6b69Smrg
6001c06b6b69Smrg    /* Program the registers */
6002c06b6b69Smrg    /*vgaHWProtect(pScrn, TRUE);*/
6003c06b6b69Smrg    chipsRestore(pScrn, ChipsStd, ChipsNew, FALSE);
6004c06b6b69Smrg    /*vgaHWProtect(pScrn, FALSE);*/
6005c06b6b69Smrg
6006c06b6b69Smrg    return (TRUE);
6007c06b6b69Smrg}
6008c06b6b69Smrg
6009c06b6b69Smrgstatic Bool
6010c06b6b69SmrgchipsModeInit655xx(ScrnInfoPtr pScrn, DisplayModePtr mode)
6011c06b6b69Smrg{
6012c06b6b69Smrg    int i, bytesPerPixel;
6013c06b6b69Smrg    int lcdHTotal, lcdHDisplay;
6014c06b6b69Smrg    int lcdVTotal, lcdVDisplay;
6015c06b6b69Smrg    int lcdHRetraceStart, lcdHRetraceEnd;
6016c06b6b69Smrg    int lcdVRetraceStart, lcdVRetraceEnd;
6017c06b6b69Smrg    int HSyncStart, HDisplay;
6018c06b6b69Smrg    int CrtcHDisplay;
6019c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
6020c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
6021c06b6b69Smrg    CHIPSRegPtr ChipsNew;
6022c06b6b69Smrg    vgaRegPtr ChipsStd;
6023c06b6b69Smrg    unsigned int tmp;
6024c06b6b69Smrg
6025c06b6b69Smrg    ChipsNew = &cPtr->ModeReg;
6026c06b6b69Smrg    ChipsStd = &hwp->ModeReg;
6027c06b6b69Smrg
6028c06b6b69Smrg    bytesPerPixel = pScrn->bitsPerPixel >> 3;
6029c06b6b69Smrg
6030c06b6b69Smrg    /*
6031c06b6b69Smrg     * Possibly fix up the panel size, if the manufacture is stupid
6032c06b6b69Smrg     * enough to set it incorrectly in text modes
6033c06b6b69Smrg     */
6034c06b6b69Smrg    if (xf86ReturnOptValBool(cPtr->Options, OPTION_PANEL_SIZE, FALSE)) {
6035c06b6b69Smrg	cPtr->PanelSize.HDisplay = mode->CrtcHDisplay;
6036c06b6b69Smrg	cPtr->PanelSize.VDisplay = mode->CrtcVDisplay;
6037c06b6b69Smrg    }
6038c06b6b69Smrg
6039c06b6b69Smrg    /*
6040c06b6b69Smrg     * This chipset seems to have problems if
6041c06b6b69Smrg     * HBlankEnd is choosen equals HTotal
6042c06b6b69Smrg     */
6043c06b6b69Smrg    if (!mode->CrtcHAdjusted)
6044c06b6b69Smrg      mode->CrtcHBlankEnd = min(mode->CrtcHSyncEnd, mode->CrtcHTotal - 2);
6045c06b6b69Smrg
6046c06b6b69Smrg    /* correct the timings for 16/24 bpp */
6047c06b6b69Smrg    if (pScrn->bitsPerPixel == 16) {
6048c06b6b69Smrg	if (!mode->CrtcHAdjusted) {
6049c06b6b69Smrg	    mode->CrtcHDisplay++;
6050c06b6b69Smrg	    mode->CrtcHDisplay <<= 1;
6051c06b6b69Smrg	    mode->CrtcHDisplay--;
6052c06b6b69Smrg	    mode->CrtcHSyncStart <<= 1;
6053c06b6b69Smrg	    mode->CrtcHSyncEnd <<= 1;
6054c06b6b69Smrg	    mode->CrtcHBlankStart <<= 1;
6055c06b6b69Smrg	    mode->CrtcHBlankEnd <<= 1;
6056c06b6b69Smrg	    mode->CrtcHTotal <<= 1;
6057c06b6b69Smrg	    mode->CrtcHAdjusted = TRUE;
6058c06b6b69Smrg	}
6059c06b6b69Smrg    } else if (pScrn->bitsPerPixel == 24) {
6060c06b6b69Smrg	if (!mode->CrtcHAdjusted) {
6061c06b6b69Smrg	    mode->CrtcHDisplay++;
6062c06b6b69Smrg	    mode->CrtcHDisplay += ((mode->CrtcHDisplay) << 1);
6063c06b6b69Smrg	    mode->CrtcHDisplay--;
6064c06b6b69Smrg	    mode->CrtcHSyncStart += ((mode->CrtcHSyncStart) << 1);
6065c06b6b69Smrg	    mode->CrtcHSyncEnd += ((mode->CrtcHSyncEnd) << 1);
6066c06b6b69Smrg	    mode->CrtcHBlankStart += ((mode->CrtcHBlankStart) << 1);
6067c06b6b69Smrg	    mode->CrtcHBlankEnd += ((mode->CrtcHBlankEnd) << 1);
6068c06b6b69Smrg	    mode->CrtcHTotal += ((mode->CrtcHTotal) << 1);
6069c06b6b69Smrg	    mode->CrtcHAdjusted = TRUE;
6070c06b6b69Smrg	}
6071c06b6b69Smrg    }
6072c06b6b69Smrg
6073c06b6b69Smrg    /* store orig. HSyncStart needed for flat panel mode */
6074c06b6b69Smrg    HSyncStart = mode->CrtcHSyncStart / (pScrn->bitsPerPixel >= 8 ?
6075c06b6b69Smrg					 bytesPerPixel : 1 ) - 16;
6076c06b6b69Smrg    HDisplay = (mode->CrtcHDisplay + 1) /  (pScrn->bitsPerPixel >= 8 ?
6077c06b6b69Smrg					 bytesPerPixel : 1 );
6078c06b6b69Smrg
6079c06b6b69Smrg    /* generic init */
6080c06b6b69Smrg    if (!vgaHWInit(pScrn, mode)) {
6081c06b6b69Smrg	ErrorF("bomb 5\n");
6082c06b6b69Smrg	return (FALSE);
6083c06b6b69Smrg    }
6084c06b6b69Smrg    pScrn->vtSema = TRUE;
6085c06b6b69Smrg
6086c06b6b69Smrg    /* init clock */
6087c06b6b69Smrg    if (!chipsClockFind(pScrn, mode, mode->ClockIndex, &ChipsNew->Clock)) {
6088c06b6b69Smrg	ErrorF("bomb 6\n");
6089c06b6b69Smrg	return (FALSE);
6090c06b6b69Smrg    }
6091c06b6b69Smrg
6092c06b6b69Smrg    /* get  C&T Specific Registers */
6093c06b6b69Smrg    for (i = 0; i < 0x80; i++) {
6094c06b6b69Smrg	ChipsNew->XR[i] = cPtr->readXR(cPtr, i);
6095c06b6b69Smrg    }
6096c06b6b69Smrg
6097c06b6b69Smrg    /* some generic settings */
6098c06b6b69Smrg    if (pScrn->bitsPerPixel == 1) {
6099c06b6b69Smrg	ChipsStd->Attribute[0x10] = 0x03;   /* mode */
6100c06b6b69Smrg    } else {
6101c06b6b69Smrg	ChipsStd->Attribute[0x10] = 0x01;   /* mode */
6102c06b6b69Smrg    }
6103c06b6b69Smrg    ChipsStd->Attribute[0x11] = 0x00;   /* overscan (border) color */
6104c06b6b69Smrg    ChipsStd->Attribute[0x12] = 0x0F;   /* enable all color planes */
6105c06b6b69Smrg    ChipsStd->Attribute[0x13] = 0x00;   /* horiz pixel panning 0 */
6106c06b6b69Smrg
6107c06b6b69Smrg    ChipsStd->Graphics[0x05] = 0x00;    /* normal read/write mode */
6108c06b6b69Smrg
6109c06b6b69Smrg    /* set virtual screen width */
6110c06b6b69Smrg    if (pScrn->bitsPerPixel >= 8)
6111c06b6b69Smrg	ChipsStd->CRTC[0x13] = (pScrn->displayWidth * bytesPerPixel) >> 3;
6112c06b6b69Smrg    else
6113c06b6b69Smrg	ChipsStd->CRTC[0x13] = pScrn->displayWidth >> 4;
6114c06b6b69Smrg
6115c06b6b69Smrg
6116c06b6b69Smrg    /* set C&T Specific Registers */
6117c06b6b69Smrg    /* set virtual screen width */
6118c06b6b69Smrg    ChipsNew->XR[0x1E] = ChipsStd->CRTC[0x13];	/* alternate offset */
6119c06b6b69Smrg    /*databook is not clear about 0x1E might be needed for 65520/30 */
6120c06b6b69Smrg    if (pScrn->bitsPerPixel >= 8)
6121c06b6b69Smrg	tmp = (pScrn->displayWidth * bytesPerPixel) >> 2;
6122c06b6b69Smrg    else
6123c06b6b69Smrg	tmp = pScrn->displayWidth >> 3;
6124c06b6b69Smrg    ChipsNew->XR[0x0D] = (tmp & 0x01) | ((tmp << 1) & 0x02)  ;
6125c06b6b69Smrg
6126c06b6b69Smrg    ChipsNew->XR[0x04] |= 4;	       /* enable addr counter bits 16-17 */
6127c06b6b69Smrg    /* XR04: Memory control 1 */
6128c06b6b69Smrg    /* bit 2: Memory Wraparound */
6129c06b6b69Smrg    /*        Enable CRTC addr counter bits 16-17 if set */
6130c06b6b69Smrg
6131c06b6b69Smrg    ChipsNew->XR[0x0B] |= 0x07;       /* extended mode, dual pages enabled */
6132c06b6b69Smrg    ChipsNew->XR[0x0B] &= ~0x10;      /* linear mode off */
6133c06b6b69Smrg    /* XR0B: CPU paging */
6134c06b6b69Smrg    /* bit 0: Memory mapping mode */
6135c06b6b69Smrg    /*        VGA compatible if 0 (default) */
6136c06b6b69Smrg    /*        Extended mode (mapping for > 256 kB mem) if 1 */
6137c06b6b69Smrg    /* bit 1: CPU single/dual mapping */
6138c06b6b69Smrg    /*        0, CPU uses only a single map to access (default) */
6139c06b6b69Smrg    /*        1, CPU uses two maps to access */
6140c06b6b69Smrg    /* bit 2: CPU address divide by 4 */
6141c06b6b69Smrg
6142c06b6b69Smrg    ChipsNew->XR[0x10] = 0;	       /* XR10: Single/low map */
6143c06b6b69Smrg    ChipsNew->XR[0x11] = 0;	       /* XR11: High map      */
6144c06b6b69Smrg    if (pScrn->bitsPerPixel >= 8) {
6145c06b6b69Smrg	ChipsNew->XR[0x28] |= 0x10;       /* 256-color video     */
6146c06b6b69Smrg    } else {
6147c06b6b69Smrg	ChipsNew->XR[0x28] &= 0xEF;       /* 16-color video      */
6148c06b6b69Smrg    }
6149c06b6b69Smrg    /* set up extended display timings */
6150c06b6b69Smrg    if (!(cPtr->PanelType & ChipsLCD)) {
6151c06b6b69Smrg	/* in CRTonly mode this is simple: only set overflow for CR00-CR06 */
6152c06b6b69Smrg	ChipsNew->XR[0x17] = ((((mode->CrtcHTotal >> 3) - 5) & 0x100) >> 8)
6153c06b6b69Smrg	    | ((((mode->CrtcHDisplay >> 3) - 1) & 0x100) >> 7)
6154c06b6b69Smrg	    | ((((mode->CrtcHSyncStart >> 3) - 1) & 0x100) >> 6)
6155c06b6b69Smrg	    | ((((mode->CrtcHSyncEnd >> 3)) & 0x20) >> 2)
6156c06b6b69Smrg	    | ((((mode->CrtcHBlankStart >> 3) - 1) & 0x100) >> 4)
6157c06b6b69Smrg	    | ((((mode->CrtcHBlankEnd >> 3) - 1) & 0x40) >> 1);
6158c06b6b69Smrg
6159c06b6b69Smrg	ChipsNew->XR[0x16]  = (((mode->CrtcVTotal -2) & 0x400) >> 10 )
6160c06b6b69Smrg	    | (((mode->CrtcVDisplay -1) & 0x400) >> 9 )
6161c06b6b69Smrg	    | ((mode->CrtcVSyncStart & 0x400) >> 8 )
6162c06b6b69Smrg	    | (((mode->CrtcVBlankStart) & 0x400) >> 6 );
6163c06b6b69Smrg    } else {
6164c06b6b69Smrg	/* horizontal timing registers */
6165c06b6b69Smrg	/* in LCD/dual mode use saved bios values to derive timing values if
6166c06b6b69Smrg	 * not told otherwise */
6167c06b6b69Smrg	if (!xf86ReturnOptValBool(cPtr->Options, OPTION_USE_MODELINE, FALSE)) {
6168c06b6b69Smrg	    lcdHTotal = cPtr->PanelSize.HTotal;
6169c06b6b69Smrg	    lcdHRetraceStart = cPtr->PanelSize.HRetraceStart;
6170c06b6b69Smrg	    lcdHRetraceEnd = cPtr->PanelSize.HRetraceEnd;
6171c06b6b69Smrg	    if (pScrn->bitsPerPixel == 16) {
6172c06b6b69Smrg		lcdHRetraceStart <<= 1;
6173c06b6b69Smrg		lcdHRetraceEnd <<= 1;
6174c06b6b69Smrg		lcdHTotal <<= 1;
6175c06b6b69Smrg	    } else if (pScrn->bitsPerPixel == 24) {
6176c06b6b69Smrg		lcdHRetraceStart += (lcdHRetraceStart << 1);
6177c06b6b69Smrg		lcdHRetraceEnd += (lcdHRetraceEnd << 1);
6178c06b6b69Smrg		lcdHTotal += (lcdHTotal << 1);
6179c06b6b69Smrg	    }
6180c06b6b69Smrg 	    lcdHRetraceStart -=8;       /* HBlank =  HRetrace - 1: for */
6181c06b6b69Smrg 	    lcdHRetraceEnd   -=8;       /* compatibility with vgaHW.c  */
6182c06b6b69Smrg	} else {
6183c06b6b69Smrg	    /* use modeline values if bios values don't work */
6184c06b6b69Smrg	    lcdHTotal = mode->CrtcHTotal;
6185c06b6b69Smrg	    lcdHRetraceStart = mode->CrtcHSyncStart;
6186c06b6b69Smrg	    lcdHRetraceEnd = mode->CrtcHSyncEnd;
6187c06b6b69Smrg	}
6188c06b6b69Smrg	/* The chip takes the size of the visible display area from the
6189c06b6b69Smrg	 * CRTC values. We use bios screensize for LCD in LCD/dual mode
6190c06b6b69Smrg	 * wether or not we use modeline for LCD. This way we can specify
6191c06b6b69Smrg	 * always specify a smaller than default display size on LCD
6192c06b6b69Smrg	 * by writing it to the CRTC registers. */
6193c06b6b69Smrg	lcdHDisplay = cPtr->PanelSize.HDisplay;
6194c06b6b69Smrg	if (pScrn->bitsPerPixel == 16) {
6195c06b6b69Smrg	    lcdHDisplay++;
6196c06b6b69Smrg	    lcdHDisplay <<= 1;
6197c06b6b69Smrg	    lcdHDisplay--;
6198c06b6b69Smrg	} else if (pScrn->bitsPerPixel == 24) {
6199c06b6b69Smrg	    lcdHDisplay++;
6200c06b6b69Smrg	    lcdHDisplay += (lcdHDisplay << 1);
6201c06b6b69Smrg	    lcdHDisplay--;
6202c06b6b69Smrg	}
6203c06b6b69Smrg	lcdHTotal = (lcdHTotal >> 3) - 5;
6204c06b6b69Smrg	lcdHDisplay = (lcdHDisplay >> 3) - 1;
6205c06b6b69Smrg	lcdHRetraceStart = (lcdHRetraceStart >> 3);
6206c06b6b69Smrg	lcdHRetraceEnd = (lcdHRetraceEnd >> 3);
6207c06b6b69Smrg	/* This ugly hack is needed because CR01 and XR1C share the 8th bit!*/
6208c06b6b69Smrg	CrtcHDisplay = ((mode->CrtcHDisplay >> 3) - 1);
6209c06b6b69Smrg	if ((lcdHDisplay & 0x100) != (CrtcHDisplay & 0x100)) {
6210c06b6b69Smrg	    xf86ErrorF("This display configuration might cause problems !\n");
6211c06b6b69Smrg	    lcdHDisplay = 255;
6212c06b6b69Smrg	}
6213c06b6b69Smrg
6214c06b6b69Smrg	/* now init register values */
6215c06b6b69Smrg	ChipsNew->XR[0x17] = (((lcdHTotal) & 0x100) >> 8)
6216c06b6b69Smrg	    | ((lcdHDisplay & 0x100) >> 7)
6217c06b6b69Smrg	    | ((lcdHRetraceStart & 0x100) >> 6)
6218c06b6b69Smrg	    | (((lcdHRetraceEnd) & 0x20) >> 2);
6219c06b6b69Smrg
6220c06b6b69Smrg	ChipsNew->XR[0x19] = lcdHRetraceStart & 0xFF;
6221c06b6b69Smrg	ChipsNew->XR[0x1A] = lcdHRetraceEnd & 0x1F;
6222c06b6b69Smrg
6223c06b6b69Smrg	/* XR1B: Alternate horizontal total */
6224c06b6b69Smrg	/* used in all flat panel mode with horiz. compression disabled, */
6225c06b6b69Smrg	/* CRT CGA text and graphic modes and Hercules graphics mode */
6226c06b6b69Smrg	/* similar to CR00, actual value - 5 */
6227c06b6b69Smrg	ChipsNew->XR[0x1B] = lcdHTotal & 0xFF;
6228c06b6b69Smrg
6229c06b6b69Smrg	/*XR1C: Alternate horizontal blank start (CRT mode) */
6230c06b6b69Smrg	/*      /horizontal panel size (FP mode) */
6231c06b6b69Smrg	/* FP horizontal panel size (FP mode), */
6232c06b6b69Smrg	/* actual value - 1 (in characters unit) */
6233c06b6b69Smrg	/* CRT horizontal blank start (CRT mode) */
6234c06b6b69Smrg	/* similar to CR02, actual value - 1 */
6235c06b6b69Smrg	ChipsNew->XR[0x1C] = lcdHDisplay & 0xFF;
6236c06b6b69Smrg
6237c06b6b69Smrg	if (xf86ReturnOptValBool(cPtr->Options, OPTION_USE_MODELINE, FALSE)) {
6238c06b6b69Smrg	    /* for ext. packed pixel mode on 64520/64530 */
6239c06b6b69Smrg	    /* no need to rescale: used only in 65530    */
6240c06b6b69Smrg	    ChipsNew->XR[0x21] = lcdHRetraceStart & 0xFF;
6241c06b6b69Smrg	    ChipsNew->XR[0x22] = lcdHRetraceEnd & 0x1F;
6242c06b6b69Smrg	    ChipsNew->XR[0x23] = lcdHTotal & 0xFF;
6243c06b6b69Smrg
6244c06b6b69Smrg	    /* vertical timing registers */
6245c06b6b69Smrg	    lcdVTotal = mode->CrtcVTotal - 2;
6246c06b6b69Smrg	    lcdVDisplay = cPtr->PanelSize.VDisplay - 1;
6247c06b6b69Smrg	    lcdVRetraceStart = mode->CrtcVSyncStart;
6248c06b6b69Smrg	    lcdVRetraceEnd = mode->CrtcVSyncEnd;
6249c06b6b69Smrg
6250c06b6b69Smrg	    ChipsNew->XR[0x64] = lcdVTotal & 0xFF;
6251c06b6b69Smrg	    ChipsNew->XR[0x66] = lcdVRetraceStart & 0xFF;
6252c06b6b69Smrg	    ChipsNew->XR[0x67] = lcdVRetraceEnd & 0x0F;
6253c06b6b69Smrg	    ChipsNew->XR[0x68] = lcdVDisplay & 0xFF;
6254c06b6b69Smrg	    ChipsNew->XR[0x65] = ((lcdVTotal & 0x100) >> 8)
6255c06b6b69Smrg		| ((lcdVDisplay & 0x100) >> 7)
6256c06b6b69Smrg		| ((lcdVRetraceStart & 0x100) >> 6)
6257c06b6b69Smrg		| ((lcdVRetraceStart & 0x400) >> 7)
6258c06b6b69Smrg		| ((lcdVTotal & 0x400) >> 6)
6259c06b6b69Smrg		| ((lcdVTotal & 0x200) >> 4)
6260c06b6b69Smrg		| ((lcdVDisplay & 0x200) >> 3)
6261c06b6b69Smrg		| ((lcdVRetraceStart & 0x200) >> 2);
6262c06b6b69Smrg
6263c06b6b69Smrg	    /*
6264c06b6b69Smrg	     * These are important: 0x2C specifies the numbers of lines
6265c06b6b69Smrg	     * (hsync pulses) between vertical blank start and vertical
6266c06b6b69Smrg	     * line total, 0x2D specifies the number of clock ticks? to
6267c06b6b69Smrg	     * horiz. blank start ( caution ! 16bpp/24bpp modes: that's
6268c06b6b69Smrg	     * why we need HSyncStart - can't use mode->CrtcHSyncStart)
6269c06b6b69Smrg	     */
6270c06b6b69Smrg	    tmp = ((cPtr->PanelType & ChipsDD) && !(ChipsNew->XR[0x6F] & 0x02))
6271c06b6b69Smrg	      ? 1 : 0; /* double LP delay, FLM: 2 lines iff DD+no acc*/
6272c06b6b69Smrg	    /* Currently we support 2 FLM schemes: #1: FLM coincides with
6273c06b6b69Smrg	     * VTotal ie. the delay is programmed to the difference bet-
6274c06b6b69Smrg	     * ween lctVTotal and lcdVRetraceStart.    #2: FLM coincides
6275c06b6b69Smrg	     * lcdVRetraceStart - in this case FLM delay will be turned
6276c06b6b69Smrg	     * off. To decide which scheme to use we compare the value of
6277c06b6b69Smrg	     * XR2C set by the bios to the two schemes. The one that fits
6278c06b6b69Smrg	     * better will be used.
6279c06b6b69Smrg	     */
6280c06b6b69Smrg
62812f9f5fecSjoerg	    if ((unsigned)ChipsNew->XR[0x2C]  < ((cPtr->PanelSize.VTotal -
6282c06b6b69Smrg		    cPtr->PanelSize.VRetraceStart - tmp - 1) -
6283c06b6b69Smrg		    ChipsNew->XR[0x2C]))
6284c06b6b69Smrg	        ChipsNew->XR[0x2F] |= 0x80;   /* turn FLM delay off */
6285c06b6b69Smrg	    ChipsNew->XR[0x2C] = lcdVTotal - lcdVRetraceStart - tmp;
6286c06b6b69Smrg	    /*ChipsNew->XR[0x2D] = (HSyncStart >> (3 - tmp)) & 0xFF;*/
6287c06b6b69Smrg	    ChipsNew->XR[0x2D] = (HDisplay >> (3 - tmp)) & 0xFF;
6288c06b6b69Smrg	    ChipsNew->XR[0x2F] = (ChipsNew->XR[0x2F] & 0xDF)
6289c06b6b69Smrg		| (((HSyncStart >> (3 - tmp)) & 0x100) >> 3);
6290c06b6b69Smrg	}
6291c06b6b69Smrg
6292c06b6b69Smrg	/* set stretching/centering */
6293c06b6b69Smrg	if (!xf86ReturnOptValBool(cPtr->Options, OPTION_SUSPEND_HACK, FALSE)) {
6294c06b6b69Smrg	    ChipsNew->XR[0x51] |= 0x40;   /* enable FP compensation          */
6295c06b6b69Smrg	    ChipsNew->XR[0x55] |= 0x01;   /* enable horiz. compensation      */
6296c06b6b69Smrg	    ChipsNew->XR[0x57] |= 0x01;   /* enable horiz. compensation      */
6297c06b6b69Smrg	    if (!xf86ReturnOptValBool(cPtr->Options, OPTION_LCD_STRETCH,
6298c06b6b69Smrg				     FALSE)) {
6299c06b6b69Smrg		if (mode->CrtcHDisplay < 1489)      /* HWBug                 */
6300c06b6b69Smrg		    ChipsNew->XR[0x55] |= 0x02;	/* enable auto h-centering   */
6301c06b6b69Smrg		else {
6302c06b6b69Smrg		    ChipsNew->XR[0x55] &= 0xFD;	/* disable auto h-centering  */
6303c06b6b69Smrg		    if (pScrn->bitsPerPixel == 24) /* ? */
6304c06b6b69Smrg			ChipsNew->XR[0x56] = (lcdHDisplay - CrtcHDisplay) >> 1;
6305c06b6b69Smrg		}
6306c06b6b69Smrg	    } else {
6307c06b6b69Smrg	      ChipsNew->XR[0x55] &= 0xFD;	/* disable h-centering    */
6308c06b6b69Smrg	      ChipsNew->XR[0x56] = 0;
6309c06b6b69Smrg	    }
6310c06b6b69Smrg	    ChipsNew->XR[0x57] = 0x03;    /* enable v-comp disable v-stretch */
6311c06b6b69Smrg	    if (!xf86ReturnOptValBool(cPtr->Options, OPTION_LCD_STRETCH,
6312c06b6b69Smrg				      FALSE)) {
6313c06b6b69Smrg		ChipsNew->XR[0x55] |= 0x20; /* enable h-comp disable h-double*/
6314c06b6b69Smrg		ChipsNew->XR[0x57] |= 0x60; /* Enable vertical stretching    */
6315c06b6b69Smrg		tmp = (mode->CrtcVDisplay / (cPtr->PanelSize.VDisplay -
6316c06b6b69Smrg		    mode->CrtcVDisplay + 1));
6317c06b6b69Smrg		if (tmp) {
6318c06b6b69Smrg			if (cPtr->PanelSize.HDisplay
6319c06b6b69Smrg			    && cPtr->PanelSize.VDisplay
6320c06b6b69Smrg			    && (cPtr->PanelSize.HDisplay != mode->CrtcHDisplay)
6321c06b6b69Smrg			 && (cPtr->PanelSize.VDisplay != mode->CrtcVDisplay)) {
6322c06b6b69Smrg			    /* Possible H/W bug? */
6323c06b6b69Smrg			    if(cPtr->Accel.UseHWCursor)
6324c06b6b69Smrg				xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
6325c06b6b69Smrg				    "Disabling HW Cursor on stretched LCD\n");
6326c06b6b69Smrg			    cPtr->Flags &= ~ChipsHWCursor;
6327c06b6b69Smrg			}
6328c06b6b69Smrg		    }
6329c06b6b69Smrg		if (cPtr->Flags & ChipsHWCursor)
6330c06b6b69Smrg		    tmp = (tmp == 0 ? 1 : tmp);  /* Bug when doubling */
6331c06b6b69Smrg		ChipsNew->XR[0x5A] = tmp > 0x0F ? 0 : (unsigned char)tmp;
6332c06b6b69Smrg	    } else {
6333c06b6b69Smrg		ChipsNew->XR[0x55] &= 0xDF; /* disable h-comp, h-double */
6334c06b6b69Smrg		ChipsNew->XR[0x57] &= 0x9F; /* disable vertical stretching  */
6335c06b6b69Smrg	    }
6336c06b6b69Smrg	}
6337c06b6b69Smrg    }
6338c06b6b69Smrg
6339c06b6b69Smrg    /* set video mode */
6340c06b6b69Smrg    ChipsNew->XR[0x2B] = chipsVideoMode(pScrn->depth, (cPtr->PanelType & ChipsLCD) ?
6341c06b6b69Smrg	min(HDisplay, cPtr->PanelSize.HDisplay) : HDisplay,cPtr->PanelSize.VDisplay);
6342c06b6b69Smrg#ifdef DEBUG
6343c06b6b69Smrg    ErrorF("VESA Mode: %Xh\n", ChipsNew->XR[0x2B]);
6344c06b6b69Smrg#endif
6345c06b6b69Smrg
6346c06b6b69Smrg    /* set some linear specific registers */
6347c06b6b69Smrg    if (cPtr->Flags & ChipsLinearSupport) {
6348c06b6b69Smrg	/* enable linear addressing  */
6349c06b6b69Smrg	ChipsNew->XR[0x0B] &= 0xFD;   /* dual page clear                */
6350c06b6b69Smrg	ChipsNew->XR[0x0B] |= 0x10;   /* linear mode on                 */
6351c06b6b69Smrg 	if (cPtr->Chipset == CHIPS_CT65535)
6352c06b6b69Smrg 	    ChipsNew->XR[0x08] = (unsigned char)(cPtr->FbAddress >> 17);
6353c06b6b69Smrg 	else if (cPtr->Chipset > CHIPS_CT65535)
6354c06b6b69Smrg 	    ChipsNew->XR[0x08] = (unsigned char)(cPtr->FbAddress >> 20);
6355c06b6b69Smrg	else {
6356c06b6b69Smrg            /* Its probably set correctly by BIOS anyway. Leave it alone    */
6357c06b6b69Smrg	    /* 65525 - 65530 require XR04[6] set for greater than 512k of   */
6358c06b6b69Smrg            /* ram. We only correct obvious bugs; VL probably uses MEMR/MEMW*/
6359c06b6b69Smrg	    if (cPtr->Bus == ChipsISA)
6360c06b6b69Smrg		ChipsNew->XR[0x04] &= ~0x40;  /* A19 sceme       */
6361c06b6b69Smrg	    if (pScrn->videoRam > 512)
6362c06b6b69Smrg		ChipsNew->XR[0x04] |= 0x40;   /* MEMR/MEMW sceme */
6363c06b6b69Smrg	}
6364c06b6b69Smrg
6365c06b6b69Smrg	/* general setup */
6366c06b6b69Smrg	ChipsNew->XR[0x03] |= 0x08;   /* High bandwidth on 65548         */
6367c06b6b69Smrg	ChipsNew->XR[0x40] = 0x01;    /*BitBLT Draw Mode for 8 and 24 bpp */
6368c06b6b69Smrg    }
6369c06b6b69Smrg
6370c06b6b69Smrg    /* common general setup */
6371c06b6b69Smrg    ChipsNew->XR[0x52] |= 0x01;       /* Refresh count                   */
6372c06b6b69Smrg    ChipsNew->XR[0x0F] &= 0xEF;       /* not Hi-/True-Colour             */
6373c06b6b69Smrg    ChipsNew->XR[0x02] |= 0x01;       /* 16bit CPU Memory Access         */
6374c06b6b69Smrg    ChipsNew->XR[0x02] &= 0xE3;       /* Attr. Cont. default access      */
6375c06b6b69Smrg                                      /* use ext. regs. for hor. in dual */
6376c06b6b69Smrg    ChipsNew->XR[0x06] &= 0xF3;       /* bpp clear                       */
6377c06b6b69Smrg
6378c06b6b69Smrg    /* PCI */
6379c06b6b69Smrg    if (cPtr->Bus == ChipsPCI)
6380c06b6b69Smrg	ChipsNew->XR[0x03] |= 0x40;   /*PCI burst */
6381c06b6b69Smrg
6382c06b6b69Smrg    /* sync. polarities */
6383c06b6b69Smrg    if ((mode->Flags & (V_PHSYNC | V_NHSYNC))
6384c06b6b69Smrg	&& (mode->Flags & (V_PVSYNC | V_NVSYNC))) {
6385c06b6b69Smrg	if (mode->Flags & (V_PHSYNC | V_NHSYNC)) {
6386c06b6b69Smrg	    if (mode->Flags & V_PHSYNC) {
6387c06b6b69Smrg		ChipsNew->XR[0x55] &= 0xBF;	/* CRT Hsync positive */
6388c06b6b69Smrg	    } else {
6389c06b6b69Smrg		ChipsNew->XR[0x55] |= 0x40;	/* CRT Hsync negative */
6390c06b6b69Smrg	    }
6391c06b6b69Smrg	}
6392c06b6b69Smrg	if (mode->Flags & (V_PVSYNC | V_NVSYNC)) {
6393c06b6b69Smrg	    if (mode->Flags & V_PVSYNC) {
6394c06b6b69Smrg		ChipsNew->XR[0x55] &= 0x7F;	/* CRT Vsync positive */
6395c06b6b69Smrg	    } else {
6396c06b6b69Smrg		ChipsNew->XR[0x55] |= 0x80;	/* CRT Vsync negative */
6397c06b6b69Smrg	    }
6398c06b6b69Smrg	}
6399c06b6b69Smrg    }
6400c06b6b69Smrg
6401c06b6b69Smrg    /* bpp depend */
6402c06b6b69Smrg    /*XR06: Palette control */
6403c06b6b69Smrg    /* bit 0: Pixel Data Pin Diag, 0 for flat panel pix. data (def)  */
6404c06b6b69Smrg    /* bit 1: Internal DAC disable                                   */
6405c06b6b69Smrg    /* bit 3-2: Colour depth, 0 for 4 or 8 bpp, 1 for 16(5-5-5) bpp, */
6406c06b6b69Smrg    /*          2 for 24 bpp, 3 for 16(5-6-5)bpp                     */
6407c06b6b69Smrg    /* bit 4:   Enable PC Video Overlay on colour key                */
6408c06b6b69Smrg    /* bit 5:   Bypass Internal VGA palette                          */
6409c06b6b69Smrg    /* bit 7-6: Colour reduction select, 0 for NTSC (default),       */
6410c06b6b69Smrg    /*          1 for Equivalent weighting, 2 for green only,        */
6411c06b6b69Smrg    /*          3 for Colour w/o reduction                           */
6412c06b6b69Smrg    /* XR50 Panel Format Register 1                                  */
6413c06b6b69Smrg    /* bit 1-0: Frame Rate Control; 00, No FRC;                      */
6414c06b6b69Smrg    /*          01, 16-frame FRC for colour STN and monochrome       */
6415c06b6b69Smrg    /*          10, 2-frame FRC for colour TFT or monochrome;        */
6416c06b6b69Smrg    /*          11, reserved                                         */
6417c06b6b69Smrg    /* bit 3-2: Dither Enable                                        */
6418c06b6b69Smrg    /*          00, disable dithering; 01, enable dithering          */
6419c06b6b69Smrg    /*          for 256 mode                                         */
6420c06b6b69Smrg    /*          10, enable dithering for all modes; 11, reserved     */
6421c06b6b69Smrg    /* bit6-4: Clock Divide (CD)                                     */
6422c06b6b69Smrg    /*          000, Shift Clock Freq = Dot Clock Freq;              */
6423c06b6b69Smrg    /*          001, SClk = DClk/2; 010 SClk = DClk/4;               */
6424c06b6b69Smrg    /*          011, SClk = DClk/8; 100 SClk = DClk/16;              */
6425c06b6b69Smrg    /* bit 7: TFT data width                                         */
6426c06b6b69Smrg    /*          0, 16 bit(565RGB); 1, 24bit (888RGB)                 */
6427c06b6b69Smrg    if (pScrn->bitsPerPixel == 16) {
6428c06b6b69Smrg	ChipsNew->XR[0x06] |= 0xC4;   /*15 or 16 bpp colour         */
6429c06b6b69Smrg	ChipsNew->XR[0x0F] |= 0x10;   /*Hi-/True-Colour             */
6430c06b6b69Smrg	ChipsNew->XR[0x40] = 0x02;    /*BitBLT Draw Mode for 16 bpp */
6431c06b6b69Smrg	if (pScrn->weight.green != 5)
6432c06b6b69Smrg	    ChipsNew->XR[0x06] |= 0x08;	/*16bpp              */
6433c06b6b69Smrg    } else if (pScrn->bitsPerPixel == 24) {
6434c06b6b69Smrg	ChipsNew->XR[0x06] |= 0xC8;   /*24 bpp colour               */
6435c06b6b69Smrg	ChipsNew->XR[0x0F] |= 0x10;   /*Hi-/True-Colour             */
6436c06b6b69Smrg	if (xf86ReturnOptValBool(cPtr->Options, OPTION_18_BIT_BUS, FALSE)) {
6437c06b6b69Smrg	    ChipsNew->XR[0x50] &= 0x7F;   /*18 bit TFT data width   */
6438c06b6b69Smrg	} else {
6439c06b6b69Smrg	    ChipsNew->XR[0x50] |= 0x80;   /*24 bit TFT data width   */
6440c06b6b69Smrg	}
6441c06b6b69Smrg    }
6442c06b6b69Smrg
6443c06b6b69Smrg    /*CRT only: interlaced mode */
6444c06b6b69Smrg    if (!(cPtr->PanelType & ChipsLCD)) {
6445c06b6b69Smrg	if (mode->Flags & V_INTERLACE){
6446c06b6b69Smrg	    ChipsNew->XR[0x28] |= 0x20;    /* set interlace         */
6447c06b6b69Smrg	    /* empirical value       */
6448c06b6b69Smrg	    tmp = ((((mode->CrtcHDisplay >> 3) - 1) >> 1)
6449c06b6b69Smrg		- 6 * (pScrn->bitsPerPixel >= 8 ? bytesPerPixel : 1 ));
6450c06b6b69Smrg	    if(cPtr->Chipset < CHIPS_CT65535)
6451c06b6b69Smrg		ChipsNew->XR[0x19] = tmp & 0xFF;
6452c06b6b69Smrg	    else
6453c06b6b69Smrg		ChipsNew->XR[0x29] = tmp & 0xFF;
6454c06b6b69Smrg 	    ChipsNew->XR[0x0F] &= ~0x40;   /* set SW-Flag           */
6455c06b6b69Smrg	} else {
6456c06b6b69Smrg	    ChipsNew->XR[0x28] &= ~0x20;   /* unset interlace       */
6457c06b6b69Smrg 	    ChipsNew->XR[0x0F] |=  0x40;   /* set SW-Flag           */
6458c06b6b69Smrg	}
6459c06b6b69Smrg    }
6460c06b6b69Smrg
6461c06b6b69Smrg    /* STN specific */
6462c06b6b69Smrg    if (IS_STN(cPtr->PanelType)) {
6463c06b6b69Smrg	ChipsNew->XR[0x50] &= ~0x03;  /* FRC clear                  */
6464c06b6b69Smrg	ChipsNew->XR[0x50] |= 0x01;   /* 16 frame FRC               */
6465c06b6b69Smrg	ChipsNew->XR[0x50] &= ~0x0C;  /* Dither clear               */
6466c06b6b69Smrg	ChipsNew->XR[0x50] |= 0x08;   /* Dither all modes           */
6467c06b6b69Smrg 	if (cPtr->Chipset == CHIPS_CT65548) {
6468c06b6b69Smrg	    ChipsNew->XR[0x03] |= 0x20; /* CRT I/F priority           */
6469c06b6b69Smrg	    ChipsNew->XR[0x04] |= 0x10; /* RAS precharge 65548        */
6470c06b6b69Smrg	}
6471c06b6b69Smrg    }
6472c06b6b69Smrg
6473c06b6b69Smrg    /* This stuff was emprically derived several years ago. Not sure its
6474c06b6b69Smrg     * still needed, and I'd love to get rid of it as its ugly
6475c06b6b69Smrg     */
6476c06b6b69Smrg    switch (cPtr->Chipset) {
6477c06b6b69Smrg    case CHIPS_CT65545:		  /*jet mini *//*DEC HighNote Ultra DSTN */
6478c06b6b69Smrg	ChipsNew->XR[0x03] |= 0x10;   /* do not hold off CPU for palette acc*/
6479c06b6b69Smrg	break;
6480c06b6b69Smrg    case CHIPS_CT65546:			       /*CT 65546, only for Toshiba */
6481c06b6b69Smrg	ChipsNew->XR[0x05] |= 0x80;   /* EDO RAM enable */
6482c06b6b69Smrg	break;
6483c06b6b69Smrg    }
6484c06b6b69Smrg
6485c06b6b69Smrg    if (cPtr->PanelType & ChipsLCD)
6486c06b6b69Smrg        ChipsNew->XR[0x51] |= 0x04;
6487c06b6b69Smrg    else
6488c06b6b69Smrg        ChipsNew->XR[0x51] &= ~0x04;
6489c06b6b69Smrg
6490c06b6b69Smrg    /* Program the registers */
6491c06b6b69Smrg    /*vgaHWProtect(pScrn, TRUE);*/
6492c06b6b69Smrg    chipsRestore(pScrn, ChipsStd, ChipsNew, FALSE);
6493c06b6b69Smrg    /*vgaHWProtect(pScrn, FALSE);*/
6494c06b6b69Smrg
6495c06b6b69Smrg    return (TRUE);
6496c06b6b69Smrg}
6497c06b6b69Smrg
6498c06b6b69Smrgstatic void
6499c06b6b69SmrgchipsRestore(ScrnInfoPtr pScrn, vgaRegPtr VgaReg, CHIPSRegPtr ChipsReg,
6500c06b6b69Smrg	     Bool restoreFonts)
6501c06b6b69Smrg{
6502c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
6503c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
6504c06b6b69Smrg    unsigned char tmp = 0;
6505c06b6b69Smrg
6506c06b6b69Smrg    /*vgaHWProtect(pScrn, TRUE);*/
6507c06b6b69Smrg
6508c06b6b69Smrg    /* set registers so that we can program the controller */
6509c06b6b69Smrg    if (IS_HiQV(cPtr)) {
6510c06b6b69Smrg	cPtr->writeXR(cPtr, 0x0E, 0x00);
6511c06b6b69Smrg	if (cPtr->Flags & ChipsDualChannelSupport) {
6512c06b6b69Smrg	    tmp = cPtr->readFR(cPtr, 0x01);		/* Disable pipeline */
6513c06b6b69Smrg	    cPtr->writeFR(cPtr, 0x01, (tmp & 0xFC));
6514c06b6b69Smrg	    cPtr->writeFR(cPtr, 0x02, 0x00);		/* CRT/FP off */
6515c06b6b69Smrg	}
6516c06b6b69Smrg    } else {
6517c06b6b69Smrg	cPtr->writeXR(cPtr, 0x10, 0x00);
6518c06b6b69Smrg	cPtr->writeXR(cPtr, 0x11, 0x00);
6519c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x0C) & ~0x50; /* WINgine stores MSB here */
6520c06b6b69Smrg	cPtr->writeXR(cPtr, 0x0C, tmp);
6521c06b6b69Smrg	cPtr->writeXR(cPtr, 0x15, 0x00); /* unprotect all registers */
6522c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x14);
6523c06b6b69Smrg	cPtr->writeXR(cPtr, 0x14, tmp & ~0x20);  /* enable vsync on ST01 */
6524c06b6b69Smrg    }
6525c06b6b69Smrg
6526c06b6b69Smrg    chipsFixResume(pScrn);
6527c06b6b69Smrg
6528c06b6b69Smrg    /*
6529c06b6b69Smrg     * Wait for vsync if sequencer is running - stop sequencer.
6530c06b6b69Smrg     * Only do if sync reset is ignored. Dual pipeline capable
6531c06b6b69Smrg     * chips have pipeline forced off here, so we don't care.
6532c06b6b69Smrg     */
6533c06b6b69Smrg    if ((cPtr->SyncResetIgn)  && (!(cPtr->Flags & ChipsDualChannelSupport))) {
6534c06b6b69Smrg	while (((hwp->readST01(hwp)) & 0x08) == 0x08); /* VSync off */
6535c06b6b69Smrg	while (((hwp->readST01(hwp)) & 0x08) == 0x00); /* VSync on  */
6536c06b6b69Smrg	hwp->writeSeq(hwp, 0x07, 0x00); /* reset hsync - just in case...  */
6537c06b6b69Smrg    }
6538c06b6b69Smrg
6539c06b6b69Smrg    /* set the clock */
6540c06b6b69Smrg    chipsClockLoad(pScrn, &ChipsReg->Clock);
6541c06b6b69Smrg    /* chipsClockLoad() sets this so we don't want vgaHWRestore() change it */
6542c06b6b69Smrg    VgaReg->MiscOutReg = inb(cPtr->PIOBase + 0x3CC);
6543c06b6b69Smrg
6544c06b6b69Smrg    /* set extended regs */
6545c06b6b69Smrg    chipsRestoreExtendedRegs(pScrn, ChipsReg);
6546c06b6b69Smrg#if 0
6547c06b6b69Smrg    /* if people complain about lock ups or blank screens -- reenable */
6548c06b6b69Smrg    /* set CRTC registers - do it before sequencer restarts */
6549c06b6b69Smrg    for (i=0; i<25; i++)
6550c06b6b69Smrg	hwp->writeCrtc(hwp, i, VgaReg->CRTC[i]);
6551c06b6b69Smrg#endif
6552c06b6b69Smrg    /* set generic registers */
6553c06b6b69Smrg    /*
6554c06b6b69Smrg     * Enabling writing to the colourmap causes 69030's to lock.
6555c06b6b69Smrg     * Anyone care to explain to me why ????
6556c06b6b69Smrg     */
6557c06b6b69Smrg    if (cPtr->Flags & ChipsDualChannelSupport) {
6558c06b6b69Smrg        /* Enable pipeline if needed */
6559c06b6b69Smrg        cPtr->writeFR(cPtr, 0x01, ChipsReg->FR[0x01]);
6560c06b6b69Smrg	cPtr->writeFR(cPtr, 0x02, ChipsReg->FR[0x02]);
6561c06b6b69Smrg	vgaHWRestore(pScrn, VgaReg, VGA_SR_MODE |
6562c06b6b69Smrg		(restoreFonts ? VGA_SR_FONTS : 0));
6563c06b6b69Smrg    } else {
6564c06b6b69Smrg	vgaHWRestore(pScrn, VgaReg, VGA_SR_MODE | VGA_SR_CMAP |
6565c06b6b69Smrg		     (restoreFonts ? VGA_SR_FONTS : 0));
6566c06b6b69Smrg    }
6567c06b6b69Smrg
6568c06b6b69Smrg    /* set stretching registers */
6569c06b6b69Smrg    if (IS_HiQV(cPtr)) {
6570c06b6b69Smrg	chipsRestoreStretching(pScrn, (unsigned char)ChipsReg->FR[0x40],
6571c06b6b69Smrg			       (unsigned char)ChipsReg->FR[0x48]);
6572c06b6b69Smrg#if 0
6573c06b6b69Smrg	/* if people report about stretching not working -- reenable */
6574c06b6b69Smrg	/* why twice ? :
6575c06b6b69Smrg	 * sometimes the console is not well restored even if these registers
6576c06b6b69Smrg	 * are good, re-write the registers works around it
6577c06b6b69Smrg	 */
6578c06b6b69Smrg	chipsRestoreStretching(pScrn, (unsigned char)ChipsReg->FR[0x40],
6579c06b6b69Smrg			       (unsigned char)ChipsReg->FR[0x48]);
6580c06b6b69Smrg#endif
6581c06b6b69Smrg    } else if (!IS_Wingine(cPtr))
6582c06b6b69Smrg	chipsRestoreStretching(pScrn, (unsigned char)ChipsReg->XR[0x55],
6583c06b6b69Smrg			       (unsigned char)ChipsReg->XR[0x57]);
6584c06b6b69Smrg
6585c06b6b69Smrg    /* perform a synchronous reset */
6586c06b6b69Smrg    if (!cPtr->SyncResetIgn) {
6587c06b6b69Smrg	if (!IS_HiQV(cPtr)) {
6588c06b6b69Smrg	    /* enable syncronous reset on 655xx */
6589c06b6b69Smrg	    tmp = cPtr->readXR(cPtr, 0x0E);
6590c06b6b69Smrg	    cPtr->writeXR(cPtr, 0x0E, tmp & 0x7F);
6591c06b6b69Smrg	}
6592c06b6b69Smrg	hwp->writeSeq(hwp, 0x00, 0x01);
6593c06b6b69Smrg	usleep(10000);
6594c06b6b69Smrg	hwp->writeSeq(hwp, 0x00, 0x03);
6595c06b6b69Smrg	if (!IS_HiQV(cPtr))
6596c06b6b69Smrg	    cPtr->writeXR(cPtr, 0x0E, tmp);
6597c06b6b69Smrg    }
6598c06b6b69Smrg    /* Flag valid start address, if using CRT extensions */
6599c06b6b69Smrg    if (IS_HiQV(cPtr) && (ChipsReg->XR[0x09] & 0x1) == 0x1) {
6600c06b6b69Smrg	tmp = hwp->readCrtc(hwp, 0x40);
6601c06b6b69Smrg	hwp->writeCrtc(hwp, 0x40, tmp | 0x80);
6602c06b6b69Smrg    }
6603c06b6b69Smrg
6604c06b6b69Smrg    /* Fix resume again here, as Nozomi seems to need it          */
6605c06b6b69Smrg     chipsFixResume(pScrn);
6606c06b6b69Smrg    /*vgaHWProtect(pScrn, FALSE);*/
6607c06b6b69Smrg
6608c06b6b69Smrg#if 0
6609c06b6b69Smrg     /* Enable pipeline if needed */
6610c06b6b69Smrg     if (cPtr->Flags & ChipsDualChannelSupport) {
6611c06b6b69Smrg	cPtr->writeFR(cPtr, 0x01, ChipsReg->FR[0x01]);
6612c06b6b69Smrg	cPtr->writeFR(cPtr, 0x02, ChipsReg->FR[0x02]);
6613c06b6b69Smrg     }
6614c06b6b69Smrg#endif
6615c06b6b69Smrg}
6616c06b6b69Smrg
6617c06b6b69Smrgstatic void
6618c06b6b69SmrgchipsRestoreExtendedRegs(ScrnInfoPtr pScrn, CHIPSRegPtr Regs)
6619c06b6b69Smrg{
6620c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
6621c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
6622c06b6b69Smrg    int i;
6623c06b6b69Smrg    unsigned char tmp;
6624c06b6b69Smrg
6625c06b6b69Smrg    if (IS_HiQV(cPtr)) {
6626c06b6b69Smrg	/* set extended regs */
6627c06b6b69Smrg	for (i = 0; i < 0x43; i++) {
6628c06b6b69Smrg	    if ((cPtr->readXR(cPtr, i)) != Regs->XR[i])
6629c06b6b69Smrg		cPtr->writeXR(cPtr, i, Regs->XR[i]);
6630c06b6b69Smrg	}
6631c06b6b69Smrg
6632c06b6b69Smrg	/* Set SAR04 multimedia register correctly */
6633d51ac6bdSmrg	if ((cPtr->Flags & ChipsVideoSupport)) {
6634c06b6b69Smrg#ifdef SAR04
6635c06b6b69Smrg	    cPtr->writeXR(cPtr, 0x4E, 0x04);
6636c06b6b69Smrg	    if (cPtr->readXR(cPtr, 0x4F) != Regs->XR[0x4F])
6637c06b6b69Smrg		cPtr->writeXR(cPtr, 0x4F, Regs->XR[0x4F]);
6638c06b6b69Smrg#endif
6639c06b6b69Smrg	}
6640c06b6b69Smrg
6641c06b6b69Smrg	/* Don't touch reserved memory control registers */
6642c06b6b69Smrg	for (i = 0x50; i < 0xBF; i++) {
6643c06b6b69Smrg	    if ((cPtr->readXR(cPtr, i)) != Regs->XR[i])
6644c06b6b69Smrg		cPtr->writeXR(cPtr, i, Regs->XR[i]);
6645c06b6b69Smrg	}
6646c06b6b69Smrg	/* Don't touch VCLK regs, but fix up MClk */
6647c06b6b69Smrg
6648c06b6b69Smrg	/* set mem clock */
6649c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0xCE); /* Select Fixed MClk before */
6650c06b6b69Smrg	cPtr->writeXR(cPtr, 0xCE, tmp & 0x7F);
6651c06b6b69Smrg	if ((cPtr->readXR(cPtr, 0xCC)) != Regs->XR[0xCC])
6652c06b6b69Smrg	    cPtr->writeXR(cPtr, 0xCC, Regs->XR[0xCC]);
6653c06b6b69Smrg	if ((cPtr->readXR(cPtr, 0xCD)) != Regs->XR[0xCD])
6654c06b6b69Smrg	    cPtr->writeXR(cPtr, 0xCD, Regs->XR[0xCD]);
6655c06b6b69Smrg	if ((cPtr->readXR(cPtr, 0xCE)) != Regs->XR[0xCE])
6656c06b6b69Smrg	    cPtr->writeXR(cPtr, 0xCE, Regs->XR[0xCE]);
6657c06b6b69Smrg
6658c06b6b69Smrg	/* set flat panel regs. */
6659c06b6b69Smrg	for (i = 0xD0; i < 0xFF; i++) {
6660c06b6b69Smrg	    if ((cPtr->readXR(cPtr, i)) != Regs->XR[i])
6661c06b6b69Smrg		cPtr->writeXR(cPtr, i, Regs->XR[i]);
6662c06b6b69Smrg	}
6663c06b6b69Smrg
6664c06b6b69Smrg	for (i = 0; i < 0x80; i++) {
6665c06b6b69Smrg	    /* Don't touch alternate clock select reg. */
6666c06b6b69Smrg	    if ((i == 0x01) && (cPtr->Chipset == CHIPS_CT69030)) {
6667c06b6b69Smrg	    	/* restore the non clock bits */
6668c06b6b69Smrg		tmp = cPtr->readFR(cPtr, 0x01);
6669c06b6b69Smrg		cPtr->writeFR(cPtr, 0x01, ((Regs->FR[0x01] & 0xF0) |
6670c06b6b69Smrg				(tmp & ~0xF0)));
6671c06b6b69Smrg		continue;
6672c06b6b69Smrg	    }
6673c06b6b69Smrg
6674c06b6b69Smrg	    if ((i == 0x02) && (cPtr->Chipset == CHIPS_CT69030))
6675c06b6b69Smrg	    	/* keep pipeline disabled till we are ready */
6676c06b6b69Smrg		continue;
6677c06b6b69Smrg
6678c06b6b69Smrg	    if ((i == 0x03) && (cPtr->Chipset != CHIPS_CT69030)) {
6679c06b6b69Smrg	    	/* restore the non clock bits */
6680c06b6b69Smrg		tmp = cPtr->readFR(cPtr, 0x03);
6681c06b6b69Smrg		cPtr->writeFR(cPtr, 0x03, ((Regs->FR[0x03] & 0xC3) |
6682c06b6b69Smrg				(tmp & ~0xC3)));
6683c06b6b69Smrg		continue;
6684c06b6b69Smrg	    }
6685c06b6b69Smrg
6686c06b6b69Smrg	    if ((i > 0x03) && (cPtr->Chipset != CHIPS_CT69030) &&
6687c06b6b69Smrg				(cPtr->SecondCrtc == TRUE))
6688c06b6b69Smrg		continue;
6689c06b6b69Smrg
6690c06b6b69Smrg	    if ( (i == 0x40) || (i==0x48)) {
6691c06b6b69Smrg	      /* !! set stretching but disable compensation   */
6692c06b6b69Smrg	      cPtr->writeFR(cPtr, i, Regs->FR[i] & 0xFE);
6693c06b6b69Smrg	      continue ;     /* some registers must be set before FR40/FR48 */
6694c06b6b69Smrg	    }
6695c06b6b69Smrg	    if ((cPtr->readFR(cPtr, i)) != Regs->FR[i]) {
6696c06b6b69Smrg		cPtr->writeFR(cPtr, i, Regs->FR[i]);
6697c06b6b69Smrg	    }
6698c06b6b69Smrg	}
6699c06b6b69Smrg
6700c06b6b69Smrg	/* set the multimedia regs */
6701c06b6b69Smrg	for (i = 0x02; i < 0x80; i++) {
6702c06b6b69Smrg	    if ( (i == 0x43) || (i == 0x44))
6703c06b6b69Smrg		continue;
6704c06b6b69Smrg	    if ((cPtr->readMR(cPtr, i)) != Regs->MR[i])
6705c06b6b69Smrg		cPtr->writeMR(cPtr, i, Regs->MR[i]);
6706c06b6b69Smrg	}
6707c06b6b69Smrg
6708c06b6b69Smrg	/* set extended crtc regs. */
6709c06b6b69Smrg	for (i = 0x30; i < 0x80; i++) {
6710c06b6b69Smrg	    if ((hwp->readCrtc(hwp, i)) != Regs->CR[i])
6711c06b6b69Smrg		hwp->writeCrtc(hwp, i, Regs->CR[i]);
6712c06b6b69Smrg	}
6713c06b6b69Smrg    } else {
6714c06b6b69Smrg	/* set extended regs. */
6715c06b6b69Smrg	for (i = 0; i < 0x30; i++) {
6716c06b6b69Smrg	    if ((cPtr->readXR(cPtr, i)) != Regs->XR[i])
6717c06b6b69Smrg		cPtr->writeXR(cPtr, i, Regs->XR[i]);
6718c06b6b69Smrg	}
6719c06b6b69Smrg	cPtr->writeXR(cPtr, 0x15, 0x00); /* unprotect just in case ... */
6720c06b6b69Smrg	/* Don't touch MCLK/VCLK regs. */
6721c06b6b69Smrg	for (i = 0x34; i < 0x54; i++) {
6722c06b6b69Smrg	    if ((cPtr->readXR(cPtr, i)) != Regs->XR[i])
6723c06b6b69Smrg		cPtr->writeXR(cPtr, i, Regs->XR[i]);
6724c06b6b69Smrg	}
6725c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x54);	/*  restore the non clock bits     */
6726c06b6b69Smrg	cPtr->writeXR(cPtr, 0x54, ((Regs->XR[0x54] & 0xF3) | (tmp & ~0xF3)));
6727c06b6b69Smrg	cPtr->writeXR(cPtr, 0x55, Regs->XR[0x55] & 0xFE); /* h-comp off     */
6728c06b6b69Smrg	cPtr->writeXR(cPtr, 0x56, Regs->XR[0x56]);
6729c06b6b69Smrg	cPtr->writeXR(cPtr, 0x57, Regs->XR[0x57] & 0xFE); /* v-comp off     */
6730c06b6b69Smrg	for (i=0x58; i < 0x7D; i++) {/* don't touch XR7D and XR7F on WINGINE */
6731c06b6b69Smrg	    if ((cPtr->readXR(cPtr, i)) != Regs->XR[i])
6732c06b6b69Smrg		cPtr->writeXR(cPtr, i, Regs->XR[i]);
6733c06b6b69Smrg	}
6734c06b6b69Smrg    }
6735c06b6b69Smrg#ifdef DEBUG
6736c06b6b69Smrg    /* debug - dump out all the extended registers... */
6737c06b6b69Smrg    if (IS_HiQV(cPtr)) {
6738c06b6b69Smrg	for (i = 0; i < 0xFF; i++) {
6739c06b6b69Smrg	    ErrorF("XR%X - %X : %X\n", i, Regs->XR[i],
6740c06b6b69Smrg		   cPtr->readXR(cPtr, i));
6741c06b6b69Smrg	}
6742c06b6b69Smrg	for (i = 0; i < 0x80; i++) {
6743c06b6b69Smrg	    ErrorF("FR%X - %X : %X\n", i, Regs->FR[i],
6744c06b6b69Smrg		   cPtr->readFR(cPtr, i));
6745c06b6b69Smrg	}
6746c06b6b69Smrg    } else {
6747c06b6b69Smrg	for (i = 0; i < 0x80; i++) {
6748c06b6b69Smrg	    ErrorF("XR%X - %X : %X\n", i, Regs->XR[i],
6749c06b6b69Smrg		   cPtr->readXR(cPtr, i));
6750c06b6b69Smrg	}
6751c06b6b69Smrg    }
6752c06b6b69Smrg#endif
6753c06b6b69Smrg}
6754c06b6b69Smrg
6755c06b6b69Smrgstatic void
6756c06b6b69SmrgchipsRestoreStretching(ScrnInfoPtr pScrn, unsigned char ctHorizontalStretch,
6757c06b6b69Smrg		       unsigned char ctVerticalStretch)
6758c06b6b69Smrg{
6759c06b6b69Smrg    unsigned char tmp;
6760c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
6761c06b6b69Smrg
6762c06b6b69Smrg    /* write to regs. */
6763c06b6b69Smrg    if (IS_HiQV(cPtr)) {
6764c06b6b69Smrg	tmp = cPtr->readFR(cPtr, 0x48);
6765c06b6b69Smrg	cPtr->writeFR(cPtr, 0x48, (tmp & 0xFE) | (ctVerticalStretch & 0x01));
6766c06b6b69Smrg	tmp = cPtr->readFR(cPtr, 0x40);
6767c06b6b69Smrg	cPtr->writeFR(cPtr, 0x40, (tmp & 0xFE) | (ctHorizontalStretch & 0x01));
6768c06b6b69Smrg    } else {
6769c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x55);
6770c06b6b69Smrg	cPtr->writeXR(cPtr, 0x55, (tmp & 0xFE) | (ctHorizontalStretch & 0x01));
6771c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x57);
6772c06b6b69Smrg	cPtr->writeXR(cPtr, 0x57, (tmp & 0xFE) | (ctVerticalStretch & 0x01));
6773c06b6b69Smrg    }
6774c06b6b69Smrg
6775c06b6b69Smrg    usleep(20000);			/* to be active */
6776c06b6b69Smrg}
6777c06b6b69Smrg
6778c06b6b69Smrgstatic int
6779c06b6b69SmrgchipsVideoMode(int depth, int displayHSize,
6780c06b6b69Smrg	       int displayVSize)
6781c06b6b69Smrg{
6782c06b6b69Smrg    /*     4 bpp  8 bpp  16 bpp  18 bpp  24 bpp  32 bpp */
6783c06b6b69Smrg    /* 640  0x20   0x30    0x40    -      0x50     -    */
6784c06b6b69Smrg    /* 800  0x22   0x32    0x42    -      0x52     -    */
6785c06b6b69Smrg    /*1024  0x24   0x34    0x44    -      0x54     -    for 1024x768 */
6786c06b6b69Smrg    /*1024   -     0x36    0x47    -      0x56     -    for 1024x600 */
6787c06b6b69Smrg    /*1152  0x27   0x37    0x47    -      0x57     -    */
6788c06b6b69Smrg    /*1280  0x28   0x38    0x49    -        -      -    */
6789c06b6b69Smrg    /*1600  0x2C   0x3C    0x4C   0x5D      -      -    */
6790c06b6b69Smrg    /*This value is only for BIOS.... */
6791c06b6b69Smrg
6792c06b6b69Smrg    int videoMode = 0;
6793c06b6b69Smrg
6794c06b6b69Smrg    switch (depth) {
6795c06b6b69Smrg    case 1:
6796c06b6b69Smrg    case 4:
6797c06b6b69Smrg	videoMode = 0x20;
6798c06b6b69Smrg	break;
6799c06b6b69Smrg    case 8:
6800c06b6b69Smrg	videoMode = 0x30;
6801c06b6b69Smrg	break;
6802c06b6b69Smrg    case 15:
6803c06b6b69Smrg	videoMode = 0x40;
6804c06b6b69Smrg	break;
6805c06b6b69Smrg    case 16:
6806c06b6b69Smrg	videoMode = 0x41;
6807c06b6b69Smrg	break;
6808c06b6b69Smrg    default:
6809c06b6b69Smrg	videoMode = 0x50;
6810c06b6b69Smrg	break;
6811c06b6b69Smrg    }
6812c06b6b69Smrg
6813c06b6b69Smrg    switch (displayHSize) {
6814c06b6b69Smrg    case 800:
6815c06b6b69Smrg	videoMode |= 0x02;
6816c06b6b69Smrg	break;
6817c06b6b69Smrg    case 1024:
6818c06b6b69Smrg	videoMode |= 0x04;
6819c06b6b69Smrg	if(displayVSize < 768)
6820c06b6b69Smrg	    videoMode |= 0x02;
6821c06b6b69Smrg	break;
6822c06b6b69Smrg    case 1152:
6823c06b6b69Smrg	videoMode |= 0x07;
6824c06b6b69Smrg	break;
6825c06b6b69Smrg    case 1280:
6826c06b6b69Smrg	videoMode |= 0x08;
6827c06b6b69Smrg	break;
6828c06b6b69Smrg    case 1600:
6829c06b6b69Smrg	videoMode |= 0x0C; /*0x0A??*/
6830c06b6b69Smrg	break;
6831c06b6b69Smrg    }
6832c06b6b69Smrg
6833c06b6b69Smrg    return videoMode;
6834c06b6b69Smrg}
6835c06b6b69Smrg
6836c06b6b69Smrg
6837c06b6b69Smrg/*
6838c06b6b69Smrg * Map the framebuffer and MMIO memory.
6839c06b6b69Smrg */
6840c06b6b69Smrg
6841c06b6b69Smrgstatic Bool
6842c06b6b69SmrgchipsMapMem(ScrnInfoPtr pScrn)
6843c06b6b69Smrg{
6844c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
6845c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
6846c06b6b69Smrg    CHIPSEntPtr cPtrEnt;
6847c06b6b69Smrg
6848c06b6b69Smrg    if (cPtr->Flags & ChipsLinearSupport) {
6849c06b6b69Smrg	if (cPtr->UseMMIO) {
6850c06b6b69Smrg	    if (IS_HiQV(cPtr)) {
68519f4658d1Smrg#ifndef XSERVER_LIBPCIACCESS
6852c06b6b69Smrg		if (cPtr->pEnt->location.type == BUS_PCI)
6853c06b6b69Smrg		    cPtr->MMIOBase = xf86MapPciMem(pScrn->scrnIndex,
6854c06b6b69Smrg			   VIDMEM_MMIO_32BIT,cPtr->PciTag, cPtr->IOAddress,
6855c06b6b69Smrg			   0x20000L);
6856c06b6b69Smrg		 else
6857c06b6b69Smrg		    cPtr->MMIOBase = xf86MapVidMem(pScrn->scrnIndex,
6858c06b6b69Smrg			   VIDMEM_MMIO_32BIT, cPtr->IOAddress, 0x20000L);
68599f4658d1Smrg#else
68609f4658d1Smrg		{
68614cac844dSmacallan		    if (cPtr->pEnt->location.type == BUS_PCI) {
68624cac844dSmacallan		        void** result = (void**)&cPtr->MMIOBase;
68634cac844dSmacallan		        int err = pci_device_map_range(cPtr->PciInfo,
68649f4658d1Smrg						 cPtr->IOAddress,
68659f4658d1Smrg						 0x20000L,
68669f4658d1Smrg						 PCI_DEV_MAP_FLAG_WRITABLE,
68679f4658d1Smrg						 result);
68684cac844dSmacallan		        if (err) {
68694cac844dSmacallan			    xf86Msg(X_ERROR, "PCI mmap failed\n");
68704cac844dSmacallan		            return FALSE;
68714cac844dSmacallan			}
68724cac844dSmacallan		    } else
68734cac844dSmacallan			cPtr->MMIOBase = xf86MapVidMem(pScrn->scrnIndex,
68744cac844dSmacallan			   VIDMEM_MMIO_32BIT, cPtr->IOAddress, 0x20000L);
68754cac844dSmacallan
68769f4658d1Smrg		}
68779f4658d1Smrg#endif
6878c06b6b69Smrg	    } else {
68799f4658d1Smrg#ifndef XSERVER_LIBPCIACCESS
6880c06b6b69Smrg		if (cPtr->pEnt->location.type == BUS_PCI)
6881c06b6b69Smrg		    cPtr->MMIOBase = xf86MapPciMem(pScrn->scrnIndex,
6882c06b6b69Smrg			  VIDMEM_MMIO_32BIT, cPtr->PciTag, cPtr->IOAddress,
6883c06b6b69Smrg			  0x10000L);
6884c06b6b69Smrg		else
6885c06b6b69Smrg		    cPtr->MMIOBase = xf86MapVidMem(pScrn->scrnIndex,
6886c06b6b69Smrg			  VIDMEM_MMIO_32BIT, cPtr->IOAddress, 0x10000L);
68879f4658d1Smrg#else
68889f4658d1Smrg		{
68894cac844dSmacallan		    if (cPtr->pEnt->location.type == BUS_PCI) {
68904cac844dSmacallan			void** result = (void**)&cPtr->MMIOBase;
68914cac844dSmacallan			int err = pci_device_map_range(cPtr->PciInfo,
68929f4658d1Smrg						 cPtr->IOAddress,
68939f4658d1Smrg						 0x10000L,
68949f4658d1Smrg						 PCI_DEV_MAP_FLAG_WRITABLE,
68959f4658d1Smrg						 result);
68964cac844dSmacallan		        if (err) {
68974cac844dSmacallan			    xf86Msg(X_ERROR, "PCI mmap failed\n");
68984cac844dSmacallan		            return FALSE;
68994cac844dSmacallan			}
69004cac844dSmacallan		    } else
69014cac844dSmacallan		        cPtr->MMIOBase = xf86MapVidMem(pScrn->scrnIndex,
69024cac844dSmacallan			  VIDMEM_MMIO_32BIT, cPtr->IOAddress, 0x10000L);
69039f4658d1Smrg		}
69049f4658d1Smrg#endif
6905c06b6b69Smrg	    }
6906c06b6b69Smrg
6907c06b6b69Smrg	    if (cPtr->MMIOBase == NULL)
6908c06b6b69Smrg		return FALSE;
6909c06b6b69Smrg	}
6910c06b6b69Smrg	if (cPtr->FbMapSize) {
6911c06b6b69Smrg	  unsigned long Addr = (unsigned long)cPtr->FbAddress;
6912c06b6b69Smrg	  unsigned int Map =  cPtr->FbMapSize;
6913c06b6b69Smrg
6914c06b6b69Smrg	  if ((cPtr->Flags & ChipsDualChannelSupport) &&
6915c06b6b69Smrg	      (xf86IsEntityShared(pScrn->entityList[0]))) {
6916c06b6b69Smrg	      cPtrEnt = xf86GetEntityPrivate(pScrn->entityList[0],
6917c06b6b69Smrg					     CHIPSEntityIndex)->ptr;
6918c06b6b69Smrg	    if(cPtr->SecondCrtc == FALSE) {
6919c06b6b69Smrg	      Addr = cPtrEnt->masterFbAddress;
6920c06b6b69Smrg	      Map = cPtrEnt->masterFbMapSize;
6921c06b6b69Smrg	    } else {
6922c06b6b69Smrg	      Addr = cPtrEnt->slaveFbAddress;
6923c06b6b69Smrg	      Map = cPtrEnt->slaveFbMapSize;
6924c06b6b69Smrg	    }
6925c06b6b69Smrg	  }
6926c06b6b69Smrg
69279f4658d1Smrg#ifndef XSERVER_LIBPCIACCESS
6928c06b6b69Smrg	  if (cPtr->pEnt->location.type == BUS_PCI)
6929c06b6b69Smrg	      cPtr->FbBase = xf86MapPciMem(pScrn->scrnIndex,VIDMEM_FRAMEBUFFER,
6930c06b6b69Smrg 			          cPtr->PciTag, Addr, Map);
6931c06b6b69Smrg
6932c06b6b69Smrg	  else
6933c06b6b69Smrg	      cPtr->FbBase = xf86MapVidMem(pScrn->scrnIndex,VIDMEM_FRAMEBUFFER,
6934c06b6b69Smrg					   Addr, Map);
69359f4658d1Smrg#else
69364cac844dSmacallan	  if (cPtr->pEnt->location.type == BUS_PCI) {
69379f4658d1Smrg	    void** result = (void**)&cPtr->FbBase;
69389f4658d1Smrg	    int err = pci_device_map_range(cPtr->PciInfo,
69399f4658d1Smrg					   Addr,
69409f4658d1Smrg					   Map,
69419f4658d1Smrg					   PCI_DEV_MAP_FLAG_WRITABLE |
69429f4658d1Smrg					   PCI_DEV_MAP_FLAG_WRITE_COMBINE,
69439f4658d1Smrg					   result);
69444cac844dSmacallan		        if (err) {
69454cac844dSmacallan			    xf86Msg(X_ERROR, "PCI mmap fb failed\n");
69464cac844dSmacallan		            return FALSE;
69474cac844dSmacallan			}
69484cac844dSmacallan	  } else
69494cac844dSmacallan	      cPtr->FbBase = xf86MapVidMem(pScrn->scrnIndex,VIDMEM_FRAMEBUFFER,
69504cac844dSmacallan					   Addr, Map);
69519f4658d1Smrg
69529f4658d1Smrg#endif
6953c06b6b69Smrg
6954c06b6b69Smrg	  if (cPtr->FbBase == NULL)
6955c06b6b69Smrg	      return FALSE;
6956c06b6b69Smrg	}
6957c06b6b69Smrg	if (cPtr->Flags & ChipsFullMMIOSupport) {
69589f4658d1Smrg#ifndef XSERVER_LIBPCIACCESS
6959c06b6b69Smrg		cPtr->MMIOBaseVGA = xf86MapPciMem(pScrn->scrnIndex,
6960c06b6b69Smrg						  VIDMEM_MMIO,cPtr->PciTag,
6961c06b6b69Smrg						  cPtr->IOAddress, 0x2000L);
69629f4658d1Smrg#else
69639f4658d1Smrg		cPtr->MMIOBaseVGA = cPtr->MMIOBase;
69649f4658d1Smrg#endif
6965c06b6b69Smrg	    /* 69030 MMIO Fix.
6966c06b6b69Smrg	     *
6967c06b6b69Smrg	     * The hardware lets us map the PipeB data registers
6968c06b6b69Smrg	     * into the MMIO address space normally occupied by PipeA,
6969c06b6b69Smrg	     * but it doesn't allow remapping of the index registers.
6970c06b6b69Smrg	     * So we're forced to map a separate MMIO space for each
6971c06b6b69Smrg	     * pipe and to toggle between them as necessary. -GHB
6972c06b6b69Smrg	     */
6973c06b6b69Smrg	    if (cPtr->Flags & ChipsDualChannelSupport)
69749f4658d1Smrg#ifndef XSERVER_LIBPCIACCESS
6975c06b6b69Smrg	       	cPtr->MMIOBasePipeB = xf86MapPciMem(pScrn->scrnIndex,
6976c06b6b69Smrg				      VIDMEM_MMIO,cPtr->PciTag,
6977c06b6b69Smrg				      cPtr->IOAddress + 0x800000, 0x2000L);
69789f4658d1Smrg#else
69799f4658d1Smrg	    {
69809f4658d1Smrg	      void** result = (void**)&cPtr->MMIOBasePipeB;
69819f4658d1Smrg	      int err = pci_device_map_range(cPtr->PciInfo,
69829f4658d1Smrg					     cPtr->IOAddress + 0x800000,
69839f4658d1Smrg					     0x2000L,
69849f4658d1Smrg					     PCI_DEV_MAP_FLAG_WRITABLE,
69859f4658d1Smrg					     result);
69869f4658d1Smrg	      if (err)
69879f4658d1Smrg		return FALSE;
69889f4658d1Smrg	    }
69899f4658d1Smrg#endif
6990c06b6b69Smrg
6991c06b6b69Smrg	    cPtr->MMIOBasePipeA = cPtr->MMIOBaseVGA;
6992c06b6b69Smrg	}
6993c06b6b69Smrg    } else {
6994c06b6b69Smrg	/* In paged mode Base is the VGA window at 0xA0000 */
6995c06b6b69Smrg	cPtr->FbBase = hwp->Base;
6996c06b6b69Smrg    }
6997c06b6b69Smrg
6998c06b6b69Smrg    return TRUE;
6999c06b6b69Smrg}
7000c06b6b69Smrg
7001c06b6b69Smrg
7002c06b6b69Smrg/*
7003c06b6b69Smrg * Unmap the framebuffer and MMIO memory.
7004c06b6b69Smrg */
7005c06b6b69Smrg
7006c06b6b69Smrgstatic Bool
7007c06b6b69SmrgchipsUnmapMem(ScrnInfoPtr pScrn)
7008c06b6b69Smrg{
7009c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
7010c06b6b69Smrg
7011c06b6b69Smrg    if (cPtr->Flags & ChipsLinearSupport) {
7012c06b6b69Smrg	if (IS_HiQV(cPtr)) {
70139f4658d1Smrg#ifndef XSERVER_LIBPCIACCESS
7014c06b6b69Smrg	    if (cPtr->MMIOBase)
7015c06b6b69Smrg		xf86UnMapVidMem(pScrn->scrnIndex, (pointer)cPtr->MMIOBase,
7016c06b6b69Smrg				0x20000);
7017c06b6b69Smrg	    if (cPtr->MMIOBasePipeB)
7018c06b6b69Smrg		xf86UnMapVidMem(pScrn->scrnIndex, (pointer)cPtr->MMIOBasePipeB,
7019c06b6b69Smrg				0x20000);
70209f4658d1Smrg#else
70219f4658d1Smrg	    if (cPtr->MMIOBase)
70229f4658d1Smrg	      pci_device_unmap_range(cPtr->PciInfo, cPtr->MMIOBase, 0x20000);
70239f4658d1Smrg
70249f4658d1Smrg	    if (cPtr->MMIOBasePipeB)
70259f4658d1Smrg	      pci_device_unmap_range(cPtr->PciInfo, cPtr->MMIOBasePipeB, 0x2000);
70269f4658d1Smrg
70279f4658d1Smrg#endif
7028c06b6b69Smrg	    cPtr->MMIOBasePipeB = NULL;
7029c06b6b69Smrg	} else {
70309f4658d1Smrg#ifndef XSERVER_LIBPCIACCESS
7031c06b6b69Smrg	  if (cPtr->MMIOBase)
7032c06b6b69Smrg	      xf86UnMapVidMem(pScrn->scrnIndex, (pointer)cPtr->MMIOBase,
7033c06b6b69Smrg			      0x10000);
70349f4658d1Smrg#else
70359f4658d1Smrg	    if (cPtr->MMIOBase)
70369f4658d1Smrg	      pci_device_unmap_range(cPtr->PciInfo, cPtr->MMIOBase, 0x10000);
70379f4658d1Smrg#endif
7038c06b6b69Smrg	}
7039c06b6b69Smrg	cPtr->MMIOBase = NULL;
70409f4658d1Smrg#ifndef XSERVER_LIBPCIACCESS
7041c06b6b69Smrg	xf86UnMapVidMem(pScrn->scrnIndex, (pointer)cPtr->FbBase,
7042c06b6b69Smrg			cPtr->FbMapSize);
70439f4658d1Smrg#else
70449f4658d1Smrg	pci_device_unmap_range(cPtr->PciInfo, cPtr->FbBase, cPtr->FbMapSize);
70459f4658d1Smrg#endif
7046c06b6b69Smrg    }
7047c06b6b69Smrg    cPtr->FbBase = NULL;
7048c06b6b69Smrg
7049c06b6b69Smrg    return TRUE;
7050c06b6b69Smrg}
7051c06b6b69Smrg
7052c06b6b69Smrgstatic void
7053c06b6b69SmrgchipsProtect(ScrnInfoPtr pScrn, Bool on)
7054c06b6b69Smrg{
7055c06b6b69Smrg    vgaHWProtect(pScrn, on);
7056c06b6b69Smrg}
7057c06b6b69Smrg
7058c06b6b69Smrgstatic void
7059c06b6b69SmrgchipsBlankScreen(ScrnInfoPtr pScrn, Bool unblank)
7060c06b6b69Smrg{
7061c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
7062c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
7063c06b6b69Smrg    unsigned char scrn;
7064c06b6b69Smrg    CHIPSEntPtr cPtrEnt;
7065c06b6b69Smrg
7066c06b6b69Smrg    if (cPtr->UseDualChannel) {
7067c06b6b69Smrg        cPtrEnt = xf86GetEntityPrivate(pScrn->entityList[0],
7068c06b6b69Smrg					       CHIPSEntityIndex)->ptr;
7069c06b6b69Smrg	DUALREOPEN;
7070c06b6b69Smrg    }
7071c06b6b69Smrg
7072c06b6b69Smrg    /* fix things that could be messed up by suspend/resume */
7073c06b6b69Smrg    if (!IS_HiQV(cPtr))
7074c06b6b69Smrg	cPtr->writeXR(cPtr, 0x15, 0x00);
7075c06b6b69Smrg
7076c06b6b69Smrg    scrn = hwp->readSeq(hwp, 0x01);
7077c06b6b69Smrg
7078c06b6b69Smrg    if (unblank) {
7079c06b6b69Smrg	scrn &= 0xDF;                       /* enable screen */
7080c06b6b69Smrg    } else {
7081c06b6b69Smrg	scrn |= 0x20;                       /* blank screen */
7082c06b6b69Smrg    }
7083c06b6b69Smrg
7084c06b6b69Smrg    /* synchronous reset - stop counters */
7085c06b6b69Smrg    if (!cPtr->SyncResetIgn) {
7086c06b6b69Smrg	hwp->writeSeq(hwp, 0x00, 0x01);
7087c06b6b69Smrg    }
7088c06b6b69Smrg
7089c06b6b69Smrg    hwp->writeSeq(hwp, 0x01, scrn); /* change mode */
7090c06b6b69Smrg
7091c06b6b69Smrg    /* end reset - start counters */
7092c06b6b69Smrg    if (!cPtr->SyncResetIgn) {
7093c06b6b69Smrg	hwp->writeSeq(hwp, 0x00, 0x03);
7094c06b6b69Smrg    }
7095c06b6b69Smrg
7096c06b6b69Smrg    if ((cPtr->UseDualChannel) &&
7097c06b6b69Smrg		(! xf86IsEntityShared(pScrn->entityList[0]))) {
7098c06b6b69Smrg	unsigned int IOSS, MSS;
7099c06b6b69Smrg	IOSS = cPtr->readIOSS(cPtr);
7100c06b6b69Smrg	MSS = cPtr->readMSS(cPtr);
7101c06b6b69Smrg	cPtr->writeIOSS(cPtr, ((cPtr->storeIOSS & IOSS_MASK) |
7102c06b6b69Smrg			       IOSS_PIPE_B));
7103c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, ((cPtr->storeMSS & MSS_MASK) | MSS_PIPE_B));
7104c06b6b69Smrg
7105c06b6b69Smrg	/* fix things that could be messed up by suspend/resume */
7106c06b6b69Smrg	if (!IS_HiQV(cPtr))
7107c06b6b69Smrg	    cPtr->writeXR(cPtr, 0x15, 0x00);
7108c06b6b69Smrg
7109c06b6b69Smrg	scrn = hwp->readSeq(hwp, 0x01);
7110c06b6b69Smrg
7111c06b6b69Smrg	if (unblank) {
7112c06b6b69Smrg	    scrn &= 0xDF;                       /* enable screen */
7113c06b6b69Smrg	} else {
7114c06b6b69Smrg	    scrn |= 0x20;                       /* blank screen */
7115c06b6b69Smrg	}
7116c06b6b69Smrg
7117c06b6b69Smrg	/* synchronous reset - stop counters */
7118c06b6b69Smrg	if (!cPtr->SyncResetIgn) {
7119c06b6b69Smrg	    hwp->writeSeq(hwp, 0x00, 0x01);
7120c06b6b69Smrg	}
7121c06b6b69Smrg
7122c06b6b69Smrg	hwp->writeSeq(hwp, 0x01, scrn); /* change mode */
7123c06b6b69Smrg
7124c06b6b69Smrg	/* end reset - start counters */
7125c06b6b69Smrg	if (!cPtr->SyncResetIgn) {
7126c06b6b69Smrg	    hwp->writeSeq(hwp, 0x00, 0x03);
7127c06b6b69Smrg	}
7128c06b6b69Smrg
7129c06b6b69Smrg	cPtr->writeIOSS(cPtr, IOSS);
7130c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, MSS);
7131c06b6b69Smrg    }
7132c06b6b69Smrg
7133c06b6b69Smrg}
7134c06b6b69Smrg
7135c06b6b69Smrgstatic void
7136c06b6b69SmrgchipsLock(ScrnInfoPtr pScrn)
7137c06b6b69Smrg{
7138c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
7139c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
7140c06b6b69Smrg    unsigned char tmp;
7141c06b6b69Smrg
7142c06b6b69Smrg    vgaHWLock(hwp);
7143c06b6b69Smrg
7144c06b6b69Smrg    if (!IS_HiQV(cPtr)) {
7145c06b6b69Smrg	/* group protection attribute controller access */
7146c06b6b69Smrg	cPtr->writeXR(cPtr, 0x15, cPtr->SuspendHack.xr15);
7147c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x02);
7148c06b6b69Smrg	cPtr->writeXR(cPtr, 0x02, (tmp & ~0x18) | cPtr->SuspendHack.xr02);
7149c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x14);
7150c06b6b69Smrg	cPtr->writeXR(cPtr, 0x14, (tmp & ~0x20) | cPtr->SuspendHack.xr14);
7151c06b6b69Smrg
7152c06b6b69Smrg	/* reset 32 bit register access */
7153c06b6b69Smrg	if (cPtr->Chipset > CHIPS_CT65540) {
7154c06b6b69Smrg	    tmp = cPtr->readXR(cPtr, 0x03);
7155c06b6b69Smrg	    cPtr->writeXR(cPtr, 0x03, (tmp & ~0x0A) | cPtr->SuspendHack.xr03);
7156c06b6b69Smrg	}
7157c06b6b69Smrg    }
7158c06b6b69Smrg}
7159c06b6b69Smrg
7160c06b6b69Smrgstatic void
7161c06b6b69SmrgchipsUnlock(ScrnInfoPtr pScrn)
7162c06b6b69Smrg{
7163c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
7164c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
7165c06b6b69Smrg    unsigned char tmp;
7166c06b6b69Smrg
7167c06b6b69Smrg    if (!IS_HiQV(cPtr)) {
7168c06b6b69Smrg	/* group protection attribute controller access */
7169c06b6b69Smrg	cPtr->writeXR(cPtr, 0x15, 0x00);
7170c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x02);
7171c06b6b69Smrg	cPtr->writeXR(cPtr, 0x02, (tmp & ~0x18));
7172c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x14);
7173c06b6b69Smrg	cPtr->writeXR(cPtr, 0x14, (tmp & ~0x20));
7174c06b6b69Smrg	/* enable 32 bit register access */
7175c06b6b69Smrg	if (cPtr->Chipset > CHIPS_CT65540) {
7176c06b6b69Smrg	    cPtr->writeXR(cPtr, 0x03, cPtr->SuspendHack.xr03 | 0x0A);
7177c06b6b69Smrg	}
7178c06b6b69Smrg    }
7179c06b6b69Smrg    vgaHWUnlock(hwp);
7180c06b6b69Smrg}
7181c06b6b69Smrg
7182c06b6b69Smrgstatic void
7183c06b6b69SmrgchipsHWCursorOn(CHIPSPtr cPtr, ScrnInfoPtr pScrn)
7184c06b6b69Smrg{
7185c06b6b69Smrg    /* enable HW cursor */
7186c06b6b69Smrg    if (cPtr->HWCursorShown) {
7187c06b6b69Smrg	if (IS_HiQV(cPtr)) {
7188c06b6b69Smrg	    cPtr->writeXR(cPtr, 0xA0, cPtr->HWCursorContents & 0xFF);
7189c06b6b69Smrg	    if (cPtr->UseDualChannel &&
7190c06b6b69Smrg		(! xf86IsEntityShared(pScrn->entityList[0]))) {
7191c06b6b69Smrg		unsigned int IOSS, MSS;
7192c06b6b69Smrg		IOSS = cPtr->readIOSS(cPtr);
7193c06b6b69Smrg		MSS = cPtr->readMSS(cPtr);
7194c06b6b69Smrg		cPtr->writeIOSS(cPtr, ((cPtr->storeIOSS & IOSS_MASK) |
7195c06b6b69Smrg				       IOSS_PIPE_B));
7196c06b6b69Smrg		cPtr->writeMSS(cPtr, VGAHWPTR(pScrn), ((cPtr->storeMSS &
7197c06b6b69Smrg					  MSS_MASK) | MSS_PIPE_B));
7198c06b6b69Smrg		cPtr->writeXR(cPtr, 0xA0, cPtr->HWCursorContents & 0xFF);
7199c06b6b69Smrg		cPtr->writeIOSS(cPtr, IOSS);
7200c06b6b69Smrg		cPtr->writeMSS(cPtr, VGAHWPTR(pScrn), MSS);
7201c06b6b69Smrg	    }
7202c06b6b69Smrg	} else {
7203c06b6b69Smrg	    HW_DEBUG(0x8);
7204c06b6b69Smrg	    if (cPtr->UseMMIO) {
7205c06b6b69Smrg		MMIOmeml(DR(0x8)) = cPtr->HWCursorContents;
7206c06b6b69Smrg	    } else {
7207c06b6b69Smrg		outl(cPtr->PIOBase + DR(0x8), cPtr->HWCursorContents);
7208c06b6b69Smrg	    }
7209c06b6b69Smrg	}
7210c06b6b69Smrg    }
7211c06b6b69Smrg}
7212c06b6b69Smrg
7213c06b6b69Smrgstatic void
7214c06b6b69SmrgchipsHWCursorOff(CHIPSPtr cPtr, ScrnInfoPtr pScrn)
7215c06b6b69Smrg{
7216c06b6b69Smrg    /* disable HW cursor */
7217c06b6b69Smrg    if (cPtr->HWCursorShown) {
7218c06b6b69Smrg	if (IS_HiQV(cPtr)) {
7219c06b6b69Smrg	    cPtr->HWCursorContents = cPtr->readXR(cPtr, 0xA0);
7220c06b6b69Smrg	    cPtr->writeXR(cPtr, 0xA0, cPtr->HWCursorContents & 0xF8);
7221c06b6b69Smrg	} else {
7222c06b6b69Smrg	    HW_DEBUG(0x8);
7223c06b6b69Smrg	    if (cPtr->UseMMIO) {
7224c06b6b69Smrg		cPtr->HWCursorContents = MMIOmeml(DR(0x8));
7225c06b6b69Smrg		/* Below used to be MMIOmemw() change back if problem!!! */
7226c06b6b69Smrg		/* Also see ct_cursor.c */
7227c06b6b69Smrg		MMIOmeml(DR(0x8)) = cPtr->HWCursorContents & 0xFFFE;
7228c06b6b69Smrg	    } else {
7229c06b6b69Smrg		cPtr->HWCursorContents = inl(cPtr->PIOBase + DR(0x8));
7230c06b6b69Smrg		outw(cPtr->PIOBase + DR(0x8), cPtr->HWCursorContents & 0xFFFE);
7231c06b6b69Smrg	    }
7232c06b6b69Smrg	}
7233c06b6b69Smrg    }
7234c06b6b69Smrg}
7235c06b6b69Smrg
7236c06b6b69Smrgvoid
7237c06b6b69SmrgchipsFixResume(ScrnInfoPtr pScrn)
7238c06b6b69Smrg{
7239c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
7240c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
7241c06b6b69Smrg    unsigned char tmp;
7242c06b6b69Smrg
7243c06b6b69Smrg    /* fix things that could be messed up by suspend/resume */
7244c06b6b69Smrg    if (!IS_HiQV(cPtr))
7245c06b6b69Smrg	cPtr->writeXR(cPtr, 0x15, 0x00);
7246c06b6b69Smrg    tmp = hwp->readMiscOut(hwp);
7247c06b6b69Smrg    hwp->writeMiscOut(hwp, (tmp & 0xFE) | cPtr->SuspendHack.vgaIOBaseFlag);
7248c06b6b69Smrg    tmp = hwp->readCrtc(hwp, 0x11);
7249c06b6b69Smrg    hwp->writeCrtc(hwp, 0x11, (tmp & 0x7F));
7250c06b6b69Smrg}
7251c06b6b69Smrg
7252c06b6b69Smrgstatic char
7253c06b6b69SmrgchipsTestDACComp(ScrnInfoPtr pScrn, unsigned char a, unsigned char b,
7254c06b6b69Smrg		 unsigned char c)
7255c06b6b69Smrg{
7256c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
7257c06b6b69Smrg    unsigned char type;
7258c06b6b69Smrg
7259c06b6b69Smrg    hwp->writeDacWriteAddr(hwp, 0x00);
7260c06b6b69Smrg    while ((hwp->readST01(hwp)) & 0x08){};    /* wait for vsync to end */
72618e91ec4dSmrg    while (!((hwp->readST01(hwp)) & 0x08)){}; /* wait for new vsync  */
7262c06b6b69Smrg    hwp->writeDacData(hwp, a);                /* set pattern */
7263c06b6b69Smrg    hwp->writeDacData(hwp, b);
7264c06b6b69Smrg    hwp->writeDacData(hwp, c);
7265c06b6b69Smrg    while (!(hwp->readST01(hwp)) & 0x01){};   /* wait for hsync to end  */
7266c06b6b69Smrg    while ((hwp->readST01(hwp)) & 0x01){};    /* wait for hsync to end  */
7267c06b6b69Smrg    type = hwp->readST00(hwp);                /* read comparator        */
7268c06b6b69Smrg    return (type & 0x10);
7269c06b6b69Smrg}
7270c06b6b69Smrg
7271c06b6b69Smrgstatic int
7272c06b6b69SmrgchipsProbeMonitor(ScrnInfoPtr pScrn)
7273c06b6b69Smrg{
7274c06b6b69Smrg    CHIPSPtr cPtr = CHIPSPTR(pScrn);
7275c06b6b69Smrg    vgaHWPtr hwp = VGAHWPTR(pScrn);
7276c06b6b69Smrg    unsigned char dacmask;
7277c06b6b69Smrg    unsigned char dacdata[3];
7278c06b6b69Smrg    unsigned char xr1, xr2;
7279c06b6b69Smrg    int type = 2;  /* no monitor */
7280c06b6b69Smrg    unsigned char IOSS=0, MSS=0, tmpfr02=0, tmpfr01a=0, tmpfr01b=0;
7281c06b6b69Smrg
7282c06b6b69Smrg    /* Dual channel display, enable both pipelines */
7283c06b6b69Smrg    if (cPtr->Flags & ChipsDualChannelSupport) {
7284c06b6b69Smrg	IOSS = cPtr->readIOSS(cPtr);
7285c06b6b69Smrg	MSS = cPtr->readMSS(cPtr);
7286c06b6b69Smrg	tmpfr02 = cPtr->readFR(cPtr,0x02);
7287c06b6b69Smrg	cPtr->writeFR(cPtr, 0x02, (tmpfr02 & 0xCF)); /* CRT/FP off */
7288c06b6b69Smrg	usleep(1000);
7289c06b6b69Smrg	cPtr->writeIOSS(cPtr, ((IOSS & IOSS_MASK) | IOSS_PIPE_A));
7290c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, ((MSS & MSS_MASK) | MSS_PIPE_A));
7291c06b6b69Smrg	tmpfr01a = cPtr->readFR(cPtr,0x01);
7292c06b6b69Smrg	if ((tmpfr01a & 0x3) != 0x01)
7293c06b6b69Smrg	  cPtr->writeFR(cPtr, 0x01, ((tmpfr01a & 0xFC) | 0x1));
7294c06b6b69Smrg	cPtr->writeIOSS(cPtr, ((IOSS & IOSS_MASK) | IOSS_PIPE_B));
7295c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, ((MSS & MSS_MASK) | MSS_PIPE_B));
7296c06b6b69Smrg	tmpfr01b = cPtr->readFR(cPtr,0x01);
7297c06b6b69Smrg	if ((tmpfr01b & 0x3) != 0x01)
7298c06b6b69Smrg	  cPtr->writeFR(cPtr, 0x01, ((tmpfr01b & 0xFC) | 0x1));
7299c06b6b69Smrg	cPtr->writeIOSS(cPtr, IOSS);
7300c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, MSS);
7301c06b6b69Smrg	cPtr->writeFR(cPtr, 0x02, (tmpfr02 & 0xCF) | 0x10); /* CRT on/FP off*/
7302c06b6b69Smrg    }
7303c06b6b69Smrg
7304c06b6b69Smrg    dacmask = hwp->readDacMask(hwp);    /* save registers */
7305c06b6b69Smrg    hwp->writeDacMask(hwp, 0x00);
7306c06b6b69Smrg    hwp->writeDacReadAddr(hwp, 0x00);
7307c06b6b69Smrg
7308c06b6b69Smrg    dacdata[0]=hwp->readDacData(hwp);
7309c06b6b69Smrg    dacdata[1]=hwp->readDacData(hwp);
7310c06b6b69Smrg    dacdata[2]=hwp->readDacData(hwp);
7311c06b6b69Smrg
7312c06b6b69Smrg    if (!IS_HiQV(cPtr)) {
7313c06b6b69Smrg	xr1 = cPtr->readXR(cPtr, 0x06);
7314c06b6b69Smrg	xr2 = cPtr->readXR(cPtr, 0x1F);
7315c06b6b69Smrg	cPtr->writeXR(cPtr, 0x06, xr1 & 0xF1);  /* turn on dac */
7316c06b6b69Smrg	cPtr->writeXR(cPtr, 0x1F, xr2 & 0x7F);  /* enable comp */
7317c06b6b69Smrg    } else {
7318c06b6b69Smrg	xr1 = cPtr->readXR(cPtr, 0x81);
7319c06b6b69Smrg	xr2 = cPtr->readXR(cPtr, 0xD0);
7320c06b6b69Smrg	cPtr->writeXR(cPtr, 0x81,(xr1 & 0xF0));
7321c06b6b69Smrg	cPtr->writeXR(cPtr, 0xD0,(xr2 | 0x03));
7322c06b6b69Smrg    }
7323c06b6b69Smrg    if (chipsTestDACComp(pScrn, 0x12,0x12,0x12)) {         /* test patterns */
7324c06b6b69Smrg	if (chipsTestDACComp(pScrn,0x14,0x14,0x14))        /* taken  from   */
7325c06b6b69Smrg	    if (!chipsTestDACComp(pScrn,0x2D,0x14,0x14))   /* BIOS          */
7326c06b6b69Smrg		if (!chipsTestDACComp(pScrn,0x14,0x2D,0x14))
7327c06b6b69Smrg		    if (!chipsTestDACComp(pScrn,0x14,0x14,0x2D))
7328c06b6b69Smrg			if (!chipsTestDACComp(pScrn,0x2D,0x2D,0x2D))
7329c06b6b69Smrg			    type = 0;    /* color monitor */
7330c06b6b69Smrg    } else {
7331c06b6b69Smrg	if (chipsTestDACComp(pScrn,0x04,0x12,0x04))
7332c06b6b69Smrg	    if (!chipsTestDACComp(pScrn,0x1E,0x12,0x04))
7333c06b6b69Smrg		if (!chipsTestDACComp(pScrn,0x04,0x2D,0x04))
7334c06b6b69Smrg		    if (!chipsTestDACComp(pScrn,0x1E,0x16,0x15))
7335c06b6b69Smrg			if (chipsTestDACComp(pScrn,0x00,0x00,0x00))
7336c06b6b69Smrg			    type = 1;    /* monochrome */
7337c06b6b69Smrg    }
7338c06b6b69Smrg
7339c06b6b69Smrg    hwp->writeDacWriteAddr(hwp, 0x00);         /* restore registers */
7340c06b6b69Smrg    hwp->writeDacData(hwp, dacdata[0]);
7341c06b6b69Smrg    hwp->writeDacData(hwp, dacdata[1]);
7342c06b6b69Smrg    hwp->writeDacData(hwp, dacdata[2]);
7343c06b6b69Smrg    hwp->writeDacMask(hwp, dacmask);
7344c06b6b69Smrg    if (!IS_HiQV(cPtr)) {
7345c06b6b69Smrg	cPtr->writeXR(cPtr,0x06,xr1);
7346c06b6b69Smrg	cPtr->writeXR(cPtr,0x1F,xr2);
7347c06b6b69Smrg    } else {
7348c06b6b69Smrg	cPtr->writeXR(cPtr,0x81,xr1);
7349c06b6b69Smrg	cPtr->writeXR(cPtr,0xD0,xr2);
7350c06b6b69Smrg    }
7351c06b6b69Smrg
7352c06b6b69Smrg    if (cPtr->Flags & ChipsDualChannelSupport) {
7353c06b6b69Smrg	cPtr->writeIOSS(cPtr, ((IOSS & IOSS_MASK) | IOSS_PIPE_A));
7354c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, ((MSS & MSS_MASK) | MSS_PIPE_A));
7355c06b6b69Smrg	cPtr->writeFR(cPtr, 0x01, tmpfr01a);
7356c06b6b69Smrg	cPtr->writeIOSS(cPtr, ((IOSS & IOSS_MASK) | IOSS_PIPE_B));
7357c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, ((MSS & MSS_MASK) | MSS_PIPE_B));
7358c06b6b69Smrg	cPtr->writeFR(cPtr, 0x01, tmpfr01b);
7359c06b6b69Smrg	usleep(1000);
7360c06b6b69Smrg	cPtr->writeIOSS(cPtr, IOSS);
7361c06b6b69Smrg	cPtr->writeMSS(cPtr, hwp, MSS);
7362c06b6b69Smrg	cPtr->writeFR(cPtr, 0x02, tmpfr02);
7363c06b6b69Smrg    }
7364c06b6b69Smrg
7365c06b6b69Smrg    return type;
7366c06b6b69Smrg}
7367c06b6b69Smrg
7368c06b6b69Smrgstatic int
7369c06b6b69SmrgchipsSetMonitor(ScrnInfoPtr pScrn)
7370c06b6b69Smrg{
7371c06b6b69Smrg    int tmp= chipsProbeMonitor(pScrn);
7372c06b6b69Smrg
7373c06b6b69Smrg    switch (tmp) {
7374c06b6b69Smrg    case 0:
7375c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "Color monitor detected\n");
7376c06b6b69Smrg	break;
7377c06b6b69Smrg    case 1:
7378c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "Monochrome monitor detected\n");
7379c06b6b69Smrg	break;
7380c06b6b69Smrg    default:
7381c06b6b69Smrg	xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "No monitor detected\n");
7382c06b6b69Smrg    }
7383c06b6b69Smrg    return (tmp);
7384c06b6b69Smrg}
7385c06b6b69Smrg
7386c06b6b69Smrgstatic void
7387c06b6b69SmrgchipsSetPanelType(CHIPSPtr cPtr)
7388c06b6b69Smrg{
7389c06b6b69Smrg    CARD8 tmp;
7390c06b6b69Smrg
7391c06b6b69Smrg    if (IS_HiQV(cPtr)) {
7392c06b6b69Smrg	if (cPtr->Chipset == CHIPS_CT69030) {
7393c06b6b69Smrg	    tmp = cPtr->readFR(cPtr, 0x00);
7394c06b6b69Smrg	    if (tmp & 0x20) {
7395c06b6b69Smrg		/* FR02: DISPLAY TYPE REGISTER                         */
7396c06b6b69Smrg		/* FR02[4] = CRT, FR02[5] = FlatPanel                  */
7397c06b6b69Smrg		tmp = cPtr->readFR(cPtr, 0x02);
7398c06b6b69Smrg		if (tmp & 0x10)
7399c06b6b69Smrg		    cPtr->PanelType |= ChipsCRT;
7400c06b6b69Smrg		if (tmp & 0x20)
7401c06b6b69Smrg		    cPtr->PanelType |= ChipsLCD | ChipsLCDProbed;
7402c06b6b69Smrg	    } else {
7403c06b6b69Smrg		cPtr->PanelType |= ChipsCRT;
7404c06b6b69Smrg	    }
7405c06b6b69Smrg	} else {
7406c06b6b69Smrg	    /* test LCD */
7407c06b6b69Smrg	    /* FR01: DISPLAY TYPE REGISTER                         */
7408c06b6b69Smrg	    /* FR01[1:0]:   Display Type, 01 = CRT, 10 = FlatPanel */
7409c06b6b69Smrg	    /* LCD                                                 */
7410c06b6b69Smrg	    tmp = cPtr->readFR(cPtr, 0x01);
7411c06b6b69Smrg	    if ((tmp & 0x03) == 0x02) {
7412c06b6b69Smrg	        cPtr->PanelType |= ChipsLCD | ChipsLCDProbed;
7413c06b6b69Smrg	    }
7414c06b6b69Smrg	    tmp = cPtr->readXR(cPtr,0xD0);
7415c06b6b69Smrg	    if (tmp & 0x01) {
7416c06b6b69Smrg	        cPtr->PanelType |= ChipsCRT;
7417c06b6b69Smrg	    }
7418c06b6b69Smrg	}
7419c06b6b69Smrg    } else {
7420c06b6b69Smrg	tmp = cPtr->readXR(cPtr, 0x51);
7421c06b6b69Smrg	/* test LCD */
7422c06b6b69Smrg	/* XR51: DISPLAY TYPE REGISTER                     */
7423c06b6b69Smrg	/* XR51[2]:   Display Type, 0 = CRT, 1 = FlatPanel */
7424c06b6b69Smrg	if (tmp & 0x04) {
7425c06b6b69Smrg	    cPtr->PanelType |= ChipsLCD | ChipsLCDProbed;
7426c06b6b69Smrg	}
7427c06b6b69Smrg	if ((cPtr->readXR(cPtr, 0x06)) & 0x02) {
7428c06b6b69Smrg	    cPtr->PanelType |= ChipsCRT;
7429c06b6b69Smrg	}
7430c06b6b69Smrg    }
7431c06b6b69Smrg}
7432c06b6b69Smrg
7433c06b6b69Smrgstatic void
7434d51ac6bdSmrgchipsBlockHandler (BLOCKHANDLER_ARGS_DECL)
7435d51ac6bdSmrg{
7436d51ac6bdSmrg    SCREEN_PTR(arg);
7437d51ac6bdSmrg    ScrnInfoPtr pScrn = xf86ScreenToScrn(pScreen);
7438c06b6b69Smrg    CHIPSPtr    cPtr = CHIPSPTR(pScrn);
7439c06b6b69Smrg
7440c06b6b69Smrg    pScreen->BlockHandler = cPtr->BlockHandler;
7441d51ac6bdSmrg    (*pScreen->BlockHandler) (BLOCKHANDLER_ARGS);
7442c06b6b69Smrg    pScreen->BlockHandler = chipsBlockHandler;
7443c06b6b69Smrg
7444c06b6b69Smrg    if(cPtr->VideoTimerCallback) {
7445c06b6b69Smrg	UpdateCurrentTime();
7446c06b6b69Smrg	(*cPtr->VideoTimerCallback)(pScrn, currentTime.milliseconds);
7447c06b6b69Smrg    }
7448c06b6b69Smrg}
7449