1428d7b3dSmrg/**************************************************************************
2428d7b3dSmrg
3428d7b3dSmrgCopyright 1998-1999 Precision Insight, Inc., Cedar Park, Texas.
4428d7b3dSmrgAll Rights Reserved.
5428d7b3dSmrg
6428d7b3dSmrgPermission is hereby granted, free of charge, to any person obtaining a
7428d7b3dSmrgcopy of this software and associated documentation files (the
8428d7b3dSmrg"Software"), to deal in the Software without restriction, including
9428d7b3dSmrgwithout limitation the rights to use, copy, modify, merge, publish,
10428d7b3dSmrgdistribute, sub license, and/or sell copies of the Software, and to
11428d7b3dSmrgpermit persons to whom the Software is furnished to do so, subject to
12428d7b3dSmrgthe following conditions:
13428d7b3dSmrg
14428d7b3dSmrgThe above copyright notice and this permission notice (including the
15428d7b3dSmrgnext paragraph) shall be included in all copies or substantial portions
16428d7b3dSmrgof the Software.
17428d7b3dSmrg
18428d7b3dSmrgTHE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19428d7b3dSmrgOR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20428d7b3dSmrgMERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21428d7b3dSmrgIN NO EVENT SHALL PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR
22428d7b3dSmrgANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23428d7b3dSmrgTORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24428d7b3dSmrgSOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25428d7b3dSmrg
26428d7b3dSmrg**************************************************************************/
27428d7b3dSmrg
28428d7b3dSmrg/** @file
29428d7b3dSmrg * Register names and fields for Intel graphics.
30428d7b3dSmrg */
31428d7b3dSmrg
32428d7b3dSmrg/*
33428d7b3dSmrg * Authors:
34428d7b3dSmrg *   Keith Whitwell <keith@tungstengraphics.com>
35428d7b3dSmrg *   Eric Anholt <eric@anholt.net>
36428d7b3dSmrg *
37428d7b3dSmrg *   based on the i740 driver by
38428d7b3dSmrg *        Kevin E. Martin <kevin@precisioninsight.com>
39428d7b3dSmrg *
40428d7b3dSmrg *
41428d7b3dSmrg */
42428d7b3dSmrg
43428d7b3dSmrg#ifndef _I810_REG_H
44428d7b3dSmrg#define _I810_REG_H
45428d7b3dSmrg
46428d7b3dSmrg/* I/O register offsets
47428d7b3dSmrg */
48428d7b3dSmrg#define SRX 0x3C4		/* p208 */
49428d7b3dSmrg#define GRX 0x3CE		/* p213 */
50428d7b3dSmrg#define ARX 0x3C0		/* p224 */
51428d7b3dSmrg
52428d7b3dSmrg/* VGA Color Palette Registers */
53428d7b3dSmrg#define DACMASK  0x3C6		/* p232 */
54428d7b3dSmrg#define DACSTATE 0x3C7		/* p232 */
55428d7b3dSmrg#define DACRX    0x3C7		/* p233 */
56428d7b3dSmrg#define DACWX    0x3C8		/* p233 */
57428d7b3dSmrg#define DACDATA  0x3C9		/* p233 */
58428d7b3dSmrg
59428d7b3dSmrg/* CRT Controller Registers (CRX) */
60428d7b3dSmrg#define START_ADDR_HI        0x0C /* p246 */
61428d7b3dSmrg#define START_ADDR_LO        0x0D /* p247 */
62428d7b3dSmrg#define VERT_SYNC_END        0x11 /* p249 */
63428d7b3dSmrg#define EXT_VERT_TOTAL       0x30 /* p257 */
64428d7b3dSmrg#define EXT_VERT_DISPLAY     0x31 /* p258 */
65428d7b3dSmrg#define EXT_VERT_SYNC_START  0x32 /* p259 */
66428d7b3dSmrg#define EXT_VERT_BLANK_START 0x33 /* p260 */
67428d7b3dSmrg#define EXT_HORIZ_TOTAL      0x35 /* p261 */
68428d7b3dSmrg#define EXT_HORIZ_BLANK      0x39 /* p261 */
69428d7b3dSmrg#define EXT_START_ADDR       0x40 /* p262 */
70428d7b3dSmrg#define EXT_START_ADDR_ENABLE    0x80
71428d7b3dSmrg#define EXT_OFFSET           0x41 /* p263 */
72428d7b3dSmrg#define EXT_START_ADDR_HI    0x42 /* p263 */
73428d7b3dSmrg#define INTERLACE_CNTL       0x70 /* p264 */
74428d7b3dSmrg#define INTERLACE_ENABLE         0x80
75428d7b3dSmrg#define INTERLACE_DISABLE        0x00
76428d7b3dSmrg
77428d7b3dSmrg/* Miscellaneous Output Register
78428d7b3dSmrg */
79428d7b3dSmrg#define MSR_R          0x3CC	/* p207 */
80428d7b3dSmrg#define MSR_W          0x3C2	/* p207 */
81428d7b3dSmrg#define IO_ADDR_SELECT     0x01
82428d7b3dSmrg
83428d7b3dSmrg#define MDA_BASE       0x3B0	/* p207 */
84428d7b3dSmrg#define CGA_BASE       0x3D0	/* p207 */
85428d7b3dSmrg
86428d7b3dSmrg/* CR80 - IO Control, p264
87428d7b3dSmrg */
88428d7b3dSmrg#define IO_CTNL            0x80
89428d7b3dSmrg#define EXTENDED_ATTR_CNTL     0x02
90428d7b3dSmrg#define EXTENDED_CRTC_CNTL     0x01
91428d7b3dSmrg
92428d7b3dSmrg/* GR10 - Address mapping, p221
93428d7b3dSmrg */
94428d7b3dSmrg#define ADDRESS_MAPPING    0x10
95428d7b3dSmrg#define PAGE_TO_LOCAL_MEM_ENABLE 0x10
96428d7b3dSmrg#define GTT_MEM_MAP_ENABLE     0x08
97428d7b3dSmrg#define PACKED_MODE_ENABLE     0x04
98428d7b3dSmrg#define LINEAR_MODE_ENABLE     0x02
99428d7b3dSmrg#define PAGE_MAPPING_ENABLE    0x01
100428d7b3dSmrg
101428d7b3dSmrg#define HOTKEY_VBIOS_SWITCH_BLOCK	0x80
102428d7b3dSmrg#define HOTKEY_SWITCH			0x20
103428d7b3dSmrg#define HOTKEY_TOGGLE			0x10
104428d7b3dSmrg
105428d7b3dSmrg/* Blitter control, p378
106428d7b3dSmrg */
107428d7b3dSmrg#define BITBLT_CNTL        0x7000c
108428d7b3dSmrg#define COLEXP_MODE            0x30
109428d7b3dSmrg#define COLEXP_8BPP            0x00
110428d7b3dSmrg#define COLEXP_16BPP           0x10
111428d7b3dSmrg#define COLEXP_24BPP           0x20
112428d7b3dSmrg#define COLEXP_RESERVED        0x30
113428d7b3dSmrg#define BITBLT_STATUS          0x01
114428d7b3dSmrg
115428d7b3dSmrg#define CHDECMISC	0x10111
116428d7b3dSmrg#define DCC			0x10200
117428d7b3dSmrg#define C0DRB0			0x10200
118428d7b3dSmrg#define C0DRB1			0x10202
119428d7b3dSmrg#define C0DRB2			0x10204
120428d7b3dSmrg#define C0DRB3			0x10206
121428d7b3dSmrg#define C0DRA01			0x10208
122428d7b3dSmrg#define C0DRA23			0x1020a
123428d7b3dSmrg#define C1DRB0			0x10600
124428d7b3dSmrg#define C1DRB1			0x10602
125428d7b3dSmrg#define C1DRB2			0x10604
126428d7b3dSmrg#define C1DRB3			0x10606
127428d7b3dSmrg#define C1DRA01			0x10608
128428d7b3dSmrg#define C1DRA23			0x1060a
129428d7b3dSmrg
130428d7b3dSmrg/* p375.
131428d7b3dSmrg */
132428d7b3dSmrg#define DISPLAY_CNTL       0x70008
133428d7b3dSmrg#define VGA_WRAP_MODE          0x02
134428d7b3dSmrg#define VGA_WRAP_AT_256KB      0x00
135428d7b3dSmrg#define VGA_NO_WRAP            0x02
136428d7b3dSmrg#define GUI_MODE               0x01
137428d7b3dSmrg#define STANDARD_VGA_MODE      0x00
138428d7b3dSmrg#define HIRES_MODE             0x01
139428d7b3dSmrg
140428d7b3dSmrg/* p375
141428d7b3dSmrg */
142428d7b3dSmrg#define PIXPIPE_CONFIG_0   0x70009
143428d7b3dSmrg#define DAC_8_BIT              0x80
144428d7b3dSmrg#define DAC_6_BIT              0x00
145428d7b3dSmrg#define HW_CURSOR_ENABLE       0x10
146428d7b3dSmrg#define EXTENDED_PALETTE       0x01
147428d7b3dSmrg
148428d7b3dSmrg/* p375
149428d7b3dSmrg */
150428d7b3dSmrg#define PIXPIPE_CONFIG_1   0x7000a
151428d7b3dSmrg#define DISPLAY_COLOR_MODE     0x0F
152428d7b3dSmrg#define DISPLAY_VGA_MODE       0x00
153428d7b3dSmrg#define DISPLAY_8BPP_MODE      0x02
154428d7b3dSmrg#define DISPLAY_15BPP_MODE     0x04
155428d7b3dSmrg#define DISPLAY_16BPP_MODE     0x05
156428d7b3dSmrg#define DISPLAY_24BPP_MODE     0x06
157428d7b3dSmrg#define DISPLAY_32BPP_MODE     0x07
158428d7b3dSmrg
159428d7b3dSmrg/* p375
160428d7b3dSmrg */
161428d7b3dSmrg#define PIXPIPE_CONFIG_2   0x7000b
162428d7b3dSmrg#define DISPLAY_GAMMA_ENABLE   0x08
163428d7b3dSmrg#define DISPLAY_GAMMA_DISABLE  0x00
164428d7b3dSmrg#define OVERLAY_GAMMA_ENABLE   0x04
165428d7b3dSmrg#define OVERLAY_GAMMA_DISABLE  0x00
166428d7b3dSmrg
167428d7b3dSmrg
168428d7b3dSmrg/* p380
169428d7b3dSmrg */
170428d7b3dSmrg#define DISPLAY_BASE       0x70020
171428d7b3dSmrg#define DISPLAY_BASE_MASK  0x03fffffc
172428d7b3dSmrg
173428d7b3dSmrg
174428d7b3dSmrg/* Cursor control registers, pp383-384
175428d7b3dSmrg */
176428d7b3dSmrg/* Desktop (845G, 865G) */
177428d7b3dSmrg#define CURSOR_CONTROL     0x70080
178428d7b3dSmrg#define CURSOR_ENABLE          0x80000000
179428d7b3dSmrg#define CURSOR_GAMMA_ENABLE    0x40000000
180428d7b3dSmrg#define CURSOR_STRIDE_MASK     0x30000000
181428d7b3dSmrg#define CURSOR_FORMAT_SHIFT    24
182428d7b3dSmrg#define CURSOR_FORMAT_MASK     (0x07 << CURSOR_FORMAT_SHIFT)
183428d7b3dSmrg#define CURSOR_FORMAT_2C       (0x00 << CURSOR_FORMAT_SHIFT)
184428d7b3dSmrg#define CURSOR_FORMAT_3C       (0x01 << CURSOR_FORMAT_SHIFT)
185428d7b3dSmrg#define CURSOR_FORMAT_4C       (0x02 << CURSOR_FORMAT_SHIFT)
186428d7b3dSmrg#define CURSOR_FORMAT_ARGB     (0x04 << CURSOR_FORMAT_SHIFT)
187428d7b3dSmrg#define CURSOR_FORMAT_XRGB     (0x05 << CURSOR_FORMAT_SHIFT)
188428d7b3dSmrg
189428d7b3dSmrg/* Mobile and i810 */
190428d7b3dSmrg#define CURSOR_A_CONTROL   CURSOR_CONTROL
191428d7b3dSmrg#define CURSOR_ORIGIN_SCREEN   0x00	/* i810 only */
192428d7b3dSmrg#define CURSOR_ORIGIN_DISPLAY  0x1	/* i810 only */
193428d7b3dSmrg#define CURSOR_MODE            0x27
194428d7b3dSmrg#define CURSOR_MODE_DISABLE    0x00
195428d7b3dSmrg#define CURSOR_MODE_32_4C_AX   0x01	/* i810 only */
196428d7b3dSmrg#define CURSOR_MODE_64_3C      0x04
197428d7b3dSmrg#define CURSOR_MODE_64_4C_AX   0x05
198428d7b3dSmrg#define CURSOR_MODE_64_4C      0x06
199428d7b3dSmrg#define CURSOR_MODE_64_32B_AX  0x07
200428d7b3dSmrg#define CURSOR_MODE_64_ARGB_AX (0x20 | CURSOR_MODE_64_32B_AX)
201428d7b3dSmrg#define MCURSOR_PIPE_SELECT    (1 << 28)
202428d7b3dSmrg#define MCURSOR_PIPE_A         0x00
203428d7b3dSmrg#define MCURSOR_PIPE_B         (1 << 28)
204428d7b3dSmrg#define MCURSOR_GAMMA_ENABLE   (1 << 26)
205428d7b3dSmrg#define MCURSOR_MEM_TYPE_LOCAL (1 << 25)
206428d7b3dSmrg
207428d7b3dSmrg
208428d7b3dSmrg#define CURSOR_BASEADDR    0x70084
209428d7b3dSmrg#define CURSOR_A_BASE      CURSOR_BASEADDR
210428d7b3dSmrg#define CURSOR_BASEADDR_MASK 0x1FFFFF00
211428d7b3dSmrg#define CURSOR_A_POSITION  0x70088
212428d7b3dSmrg#define CURSOR_POS_SIGN        0x8000
213428d7b3dSmrg#define CURSOR_POS_MASK        0x007FF
214428d7b3dSmrg#define CURSOR_X_SHIFT	       0
215428d7b3dSmrg#define CURSOR_Y_SHIFT         16
216428d7b3dSmrg#define CURSOR_X_LO        0x70088
217428d7b3dSmrg#define CURSOR_X_HI        0x70089
218428d7b3dSmrg#define CURSOR_X_POS           0x00
219428d7b3dSmrg#define CURSOR_X_NEG           0x80
220428d7b3dSmrg#define CURSOR_Y_LO        0x7008A
221428d7b3dSmrg#define CURSOR_Y_HI        0x7008B
222428d7b3dSmrg#define CURSOR_Y_POS           0x00
223428d7b3dSmrg#define CURSOR_Y_NEG           0x80
224428d7b3dSmrg
225428d7b3dSmrg#define CURSOR_A_PALETTE0  0x70090
226428d7b3dSmrg#define CURSOR_A_PALETTE1  0x70094
227428d7b3dSmrg#define CURSOR_A_PALETTE2  0x70098
228428d7b3dSmrg#define CURSOR_A_PALETTE3  0x7009C
229428d7b3dSmrg
230428d7b3dSmrg#define CURSOR_SIZE	   0x700A0
231428d7b3dSmrg#define CURSOR_SIZE_MASK       0x3FF
232428d7b3dSmrg#define CURSOR_SIZE_HSHIFT     0
233428d7b3dSmrg#define CURSOR_SIZE_VSHIFT     12
234428d7b3dSmrg
235428d7b3dSmrg#define CURSOR_B_CONTROL   0x700C0
236428d7b3dSmrg#define CURSOR_B_BASE      0x700C4
237428d7b3dSmrg#define CURSOR_B_POSITION  0x700C8
238428d7b3dSmrg#define CURSOR_B_PALETTE0  0x700D0
239428d7b3dSmrg#define CURSOR_B_PALETTE1  0x700D4
240428d7b3dSmrg#define CURSOR_B_PALETTE2  0x700D8
241428d7b3dSmrg#define CURSOR_B_PALETTE3  0x700DC
242428d7b3dSmrg
243428d7b3dSmrg
244428d7b3dSmrg/* Similar registers exist in Device 0 on the i810 (pp55-65), but I'm
245428d7b3dSmrg * not sure they refer to local (graphics) memory.
246428d7b3dSmrg *
247428d7b3dSmrg * These details are for the local memory control registers,
248428d7b3dSmrg * (pp301-310).  The test machines are not equiped with local memory,
249428d7b3dSmrg * so nothing is tested.  Only a single row seems to be supported.
250428d7b3dSmrg */
251428d7b3dSmrg#define DRAM_ROW_TYPE      0x3000
252428d7b3dSmrg#define DRAM_ROW_0             0x01
253428d7b3dSmrg#define DRAM_ROW_0_SDRAM       0x01
254428d7b3dSmrg#define DRAM_ROW_0_EMPTY       0x00
255428d7b3dSmrg#define DRAM_ROW_CNTL_LO   0x3001
256428d7b3dSmrg#define DRAM_PAGE_MODE_CTRL    0x10
257428d7b3dSmrg#define DRAM_RAS_TO_CAS_OVRIDE 0x08
258428d7b3dSmrg#define DRAM_CAS_LATENCY       0x04
259428d7b3dSmrg#define DRAM_RAS_TIMING        0x02
260428d7b3dSmrg#define DRAM_RAS_PRECHARGE     0x01
261428d7b3dSmrg#define DRAM_ROW_CNTL_HI   0x3002
262428d7b3dSmrg#define DRAM_REFRESH_RATE      0x18
263428d7b3dSmrg#define DRAM_REFRESH_DISABLE   0x00
264428d7b3dSmrg#define DRAM_REFRESH_60HZ      0x08
265428d7b3dSmrg#define DRAM_REFRESH_FAST_TEST 0x10
266428d7b3dSmrg#define DRAM_REFRESH_RESERVED  0x18
267428d7b3dSmrg#define DRAM_SMS               0x07
268428d7b3dSmrg#define DRAM_SMS_NORMAL        0x00
269428d7b3dSmrg#define DRAM_SMS_NOP_ENABLE    0x01
270428d7b3dSmrg#define DRAM_SMS_ABPCE         0x02
271428d7b3dSmrg#define DRAM_SMS_MRCE          0x03
272428d7b3dSmrg#define DRAM_SMS_CBRCE         0x04
273428d7b3dSmrg
274428d7b3dSmrg/* p307
275428d7b3dSmrg */
276428d7b3dSmrg#define DPMS_SYNC_SELECT   0x5002
277428d7b3dSmrg#define VSYNC_CNTL             0x08
278428d7b3dSmrg#define VSYNC_ON               0x00
279428d7b3dSmrg#define VSYNC_OFF              0x08
280428d7b3dSmrg#define HSYNC_CNTL             0x02
281428d7b3dSmrg#define HSYNC_ON               0x00
282428d7b3dSmrg#define HSYNC_OFF              0x02
283428d7b3dSmrg
284428d7b3dSmrg#define GPIOA			0x5010
285428d7b3dSmrg#define GPIOB			0x5014
286428d7b3dSmrg#define GPIOC			0x5018
287428d7b3dSmrg#define GPIOD			0x501c
288428d7b3dSmrg#define GPIOE			0x5020
289428d7b3dSmrg#define GPIOF			0x5024
290428d7b3dSmrg#define GPIOG			0x5028
291428d7b3dSmrg#define GPIOH			0x502c
292428d7b3dSmrg# define GPIO_CLOCK_DIR_MASK		(1 << 0)
293428d7b3dSmrg# define GPIO_CLOCK_DIR_IN		(0 << 1)
294428d7b3dSmrg# define GPIO_CLOCK_DIR_OUT		(1 << 1)
295428d7b3dSmrg# define GPIO_CLOCK_VAL_MASK		(1 << 2)
296428d7b3dSmrg# define GPIO_CLOCK_VAL_OUT		(1 << 3)
297428d7b3dSmrg# define GPIO_CLOCK_VAL_IN		(1 << 4)
298428d7b3dSmrg# define GPIO_CLOCK_PULLUP_DISABLE	(1 << 5)
299428d7b3dSmrg# define GPIO_DATA_DIR_MASK		(1 << 8)
300428d7b3dSmrg# define GPIO_DATA_DIR_IN		(0 << 9)
301428d7b3dSmrg# define GPIO_DATA_DIR_OUT		(1 << 9)
302428d7b3dSmrg# define GPIO_DATA_VAL_MASK		(1 << 10)
303428d7b3dSmrg# define GPIO_DATA_VAL_OUT		(1 << 11)
304428d7b3dSmrg# define GPIO_DATA_VAL_IN		(1 << 12)
305428d7b3dSmrg# define GPIO_DATA_PULLUP_DISABLE	(1 << 13)
306428d7b3dSmrg
307428d7b3dSmrg/* GMBus registers for hardware-assisted (non-bitbanging) I2C access */
308428d7b3dSmrg#define GMBUS0			0x5100
309428d7b3dSmrg#define GMBUS1			0x5104
310428d7b3dSmrg#define GMBUS2			0x5108
311428d7b3dSmrg#define GMBUS3			0x510c
312428d7b3dSmrg#define GMBUS4			0x5110
313428d7b3dSmrg#define GMBUS5			0x5120
314428d7b3dSmrg
315428d7b3dSmrg/* p317, 319
316428d7b3dSmrg */
317428d7b3dSmrg#define VCLK2_VCO_M        0x6008 /* treat as 16 bit? (includes msbs) */
318428d7b3dSmrg#define VCLK2_VCO_N        0x600a
319428d7b3dSmrg#define VCLK2_VCO_DIV_SEL  0x6012
320428d7b3dSmrg
321428d7b3dSmrg#define VCLK_DIVISOR_VGA0   0x6000
322428d7b3dSmrg#define VCLK_DIVISOR_VGA1   0x6004
323428d7b3dSmrg#define VCLK_POST_DIV	    0x6010
324428d7b3dSmrg/** Selects a post divisor of 4 instead of 2. */
325428d7b3dSmrg# define VGA1_PD_P2_DIV_4	(1 << 15)
326428d7b3dSmrg/** Overrides the p2 post divisor field */
327428d7b3dSmrg# define VGA1_PD_P1_DIV_2	(1 << 13)
328428d7b3dSmrg# define VGA1_PD_P1_SHIFT	8
329428d7b3dSmrg/** P1 value is 2 greater than this field */
330428d7b3dSmrg# define VGA1_PD_P1_MASK	(0x1f << 8)
331428d7b3dSmrg/** Selects a post divisor of 4 instead of 2. */
332428d7b3dSmrg# define VGA0_PD_P2_DIV_4	(1 << 7)
333428d7b3dSmrg/** Overrides the p2 post divisor field */
334428d7b3dSmrg# define VGA0_PD_P1_DIV_2	(1 << 5)
335428d7b3dSmrg# define VGA0_PD_P1_SHIFT	0
336428d7b3dSmrg/** P1 value is 2 greater than this field */
337428d7b3dSmrg# define VGA0_PD_P1_MASK	(0x1f << 0)
338428d7b3dSmrg
339428d7b3dSmrg#define POST_DIV_SELECT        0x70
340428d7b3dSmrg#define POST_DIV_1             0x00
341428d7b3dSmrg#define POST_DIV_2             0x10
342428d7b3dSmrg#define POST_DIV_4             0x20
343428d7b3dSmrg#define POST_DIV_8             0x30
344428d7b3dSmrg#define POST_DIV_16            0x40
345428d7b3dSmrg#define POST_DIV_32            0x50
346428d7b3dSmrg#define VCO_LOOP_DIV_BY_4M     0x00
347428d7b3dSmrg#define VCO_LOOP_DIV_BY_16M    0x04
348428d7b3dSmrg
349428d7b3dSmrg
350428d7b3dSmrg/* Instruction Parser Mode Register
351428d7b3dSmrg *    - p281
352428d7b3dSmrg *    - 2 new bits.
353428d7b3dSmrg */
354428d7b3dSmrg#define INST_PM                  0x20c0
355428d7b3dSmrg#define AGP_SYNC_PACKET_FLUSH_ENABLE 0x20 /* reserved */
356428d7b3dSmrg#define SYNC_PACKET_FLUSH_ENABLE     0x10
357428d7b3dSmrg#define TWO_D_INST_DISABLE           0x08
358428d7b3dSmrg#define THREE_D_INST_DISABLE         0x04
359428d7b3dSmrg#define STATE_VAR_UPDATE_DISABLE     0x02
360428d7b3dSmrg#define PAL_STIP_DISABLE             0x01
361428d7b3dSmrg
362428d7b3dSmrg
363428d7b3dSmrg#define MEMMODE                  0x20dc
364428d7b3dSmrg
365428d7b3dSmrg
366428d7b3dSmrg/* Instruction parser error register.  p279
367428d7b3dSmrg */
368428d7b3dSmrg#define IPEIR                  0x2088
369428d7b3dSmrg#define IPEHR                  0x208C
370428d7b3dSmrg
371428d7b3dSmrg#define INST_DONE                0x2090
372428d7b3dSmrg# define IDCT_DONE			(1 << 30)
373428d7b3dSmrg# define IQ_DONE			(1 << 29)
374428d7b3dSmrg# define PR_DONE			(1 << 28)
375428d7b3dSmrg# define VLD_DONE			(1 << 27)
376428d7b3dSmrg# define IP_DONE			(1 << 26)
377428d7b3dSmrg# define FBC_DONE			(1 << 25)
378428d7b3dSmrg# define BINNER_DONE			(1 << 24)
379428d7b3dSmrg# define SF_DONE			(1 << 23)
380428d7b3dSmrg# define SE_DONE			(1 << 22)
381428d7b3dSmrg# define WM_DONE			(1 << 21)
382428d7b3dSmrg# define IZ_DONE			(1 << 20)
383428d7b3dSmrg# define PERSPECTIVE_INTERP_DONE	(1 << 19)
384428d7b3dSmrg# define DISPATCHER_DONE		(1 << 18)
385428d7b3dSmrg# define PROJECTION_DONE		(1 << 17)
386428d7b3dSmrg# define DEPENDENT_ADDRESS_DONE		(1 << 16)
387428d7b3dSmrg# define QUAD_CACHE_DONE		(1 << 15)
388428d7b3dSmrg# define TEXTURE_FETCH_DONE		(1 << 14)
389428d7b3dSmrg# define TEXTURE_DECOMPRESS_DONE	(1 << 13)
390428d7b3dSmrg# define SAMPLER_CACHE_DONE		(1 << 12)
391428d7b3dSmrg# define FILTER_DONE			(1 << 11)
392428d7b3dSmrg# define BYPASS_FIFO_DONE		(1 << 10)
393428d7b3dSmrg# define PS_DONE			(1 << 9)
394428d7b3dSmrg# define CC_DONE			(1 << 8)
395428d7b3dSmrg# define MAP_FILTER_DONE		(1 << 7)
396428d7b3dSmrg# define MAP_L2_IDLE			(1 << 6)
397428d7b3dSmrg# define RING_2_ENABLE			(1 << 2)
398428d7b3dSmrg# define RING_1_ENABLE			(1 << 1)
399428d7b3dSmrg# define RING_0_ENABLE			(1 << 0)
400428d7b3dSmrg
401428d7b3dSmrg#define SCPD0                    0x209c	/* debug */
402428d7b3dSmrg#define INST_PS                  0x20c4
403428d7b3dSmrg#define IPEIR_I965                  0x2064 /* i965 */
404428d7b3dSmrg#define IPEHR_I965                  0x2068 /* i965 */
405428d7b3dSmrg#define INST_DONE_I965              0x206c
406428d7b3dSmrg# define I965_SF_DONE			(1 << 23)
407428d7b3dSmrg# define I965_SE_DONE			(1 << 22)
408428d7b3dSmrg# define I965_WM_DONE			(1 << 21)
409428d7b3dSmrg# define I965_TEXTURE_FETCH_DONE	(1 << 14)
410428d7b3dSmrg# define I965_SAMPLER_CACHE_DONE	(1 << 12)
411428d7b3dSmrg# define I965_FILTER_DONE		(1 << 11)
412428d7b3dSmrg# define I965_PS_DONE			(1 << 9)
413428d7b3dSmrg# define I965_CC_DONE			(1 << 8)
414428d7b3dSmrg# define I965_MAP_FILTER_DONE		(1 << 7)
415428d7b3dSmrg# define I965_MAP_L2_IDLE		(1 << 6)
416428d7b3dSmrg# define I965_CP_DONE			(1 << 1)
417428d7b3dSmrg# define I965_RING_0_ENABLE		(1 << 0)
418428d7b3dSmrg#define INST_PS_I965                0x2070
419428d7b3dSmrg
420428d7b3dSmrg/* Current active ring head address:
421428d7b3dSmrg */
422428d7b3dSmrg#define ACTHD_I965                 0x2074
423428d7b3dSmrg#define ACTHD			   0x20C8
424428d7b3dSmrg
425428d7b3dSmrg/* Current primary/secondary DMA fetch addresses:
426428d7b3dSmrg */
427428d7b3dSmrg#define DMA_FADD_P             0x2078
428428d7b3dSmrg#define DMA_FADD_S               0x20d4
429428d7b3dSmrg#define INST_DONE_1              0x207c
430428d7b3dSmrg
431428d7b3dSmrg#define CACHE_MODE_0           0x2120
432428d7b3dSmrg#define CACHE_MODE_1           0x2124
433428d7b3dSmrg#define MI_MODE		       0x209c
434428d7b3dSmrg#define MI_DISPLAY_POWER_DOWN  0x20e0
435428d7b3dSmrg#define MI_ARB_STATE           0x20e4
436428d7b3dSmrg#define MI_RDRET_STATE	       0x20fc
437428d7b3dSmrg
438428d7b3dSmrg/* Start addresses for each of the primary rings:
439428d7b3dSmrg */
440428d7b3dSmrg#define PR0_STR                  0x20f0
441428d7b3dSmrg#define PR1_STR                  0x20f4
442428d7b3dSmrg#define PR2_STR                  0x20f8
443428d7b3dSmrg
444428d7b3dSmrg#define WIZ_CTL                0x7c00
445428d7b3dSmrg#define WIZ_CTL_SINGLE_SUBSPAN  (1<<6)
446428d7b3dSmrg#define WIZ_CTL_IGNORE_STALLS  (1<<5)
447428d7b3dSmrg
448428d7b3dSmrg#define SVG_WORK_CTL           0x7408
449428d7b3dSmrg
450428d7b3dSmrg#define TS_CTL                 0x7e00
451428d7b3dSmrg#define TS_MUX_ERR_CODE        (0<<8)
452428d7b3dSmrg#define TS_MUX_URB_0           (1<<8)
453428d7b3dSmrg#define TS_MUX_DISPATCH_ID_0   (10<<8)
454428d7b3dSmrg#define TS_MUX_ERR_CODE_VALID  (15<<8)
455428d7b3dSmrg#define TS_MUX_TID_0           (16<<8)
456428d7b3dSmrg#define TS_MUX_EUID_0          (18<<8)
457428d7b3dSmrg#define TS_MUX_FFID_0          (22<<8)
458428d7b3dSmrg#define TS_MUX_EOT             (26<<8)
459428d7b3dSmrg#define TS_MUX_SIDEBAND_0      (27<<8)
460428d7b3dSmrg#define TS_SNAP_ALL_CHILD      (1<<2)
461428d7b3dSmrg#define TS_SNAP_ALL_ROOT       (1<<1)
462428d7b3dSmrg#define TS_SNAP_ENABLE         (1<<0)
463428d7b3dSmrg
464428d7b3dSmrg#define TS_DEBUG_DATA          0x7e0c
465428d7b3dSmrg
466428d7b3dSmrg#define TD_CTL                 0x8000
467428d7b3dSmrg#define TD_CTL2                0x8004
468428d7b3dSmrg
469428d7b3dSmrg
470428d7b3dSmrg#define ECOSKPD 0x21d0
471428d7b3dSmrg#define EXCC    0x2028
472428d7b3dSmrg
473428d7b3dSmrg/* I965 debug regs:
474428d7b3dSmrg */
475428d7b3dSmrg#define IA_VERTICES_COUNT_QW   0x2310
476428d7b3dSmrg#define IA_PRIMITIVES_COUNT_QW 0x2318
477428d7b3dSmrg#define VS_INVOCATION_COUNT_QW 0x2320
478428d7b3dSmrg#define GS_INVOCATION_COUNT_QW 0x2328
479428d7b3dSmrg#define GS_PRIMITIVES_COUNT_QW 0x2330
480428d7b3dSmrg#define CL_INVOCATION_COUNT_QW 0x2338
481428d7b3dSmrg#define CL_PRIMITIVES_COUNT_QW 0x2340
482428d7b3dSmrg#define PS_INVOCATION_COUNT_QW 0x2348
483428d7b3dSmrg#define PS_DEPTH_COUNT_QW      0x2350
484428d7b3dSmrg#define TIMESTAMP_QW           0x2358
485428d7b3dSmrg#define CLKCMP_QW              0x2360
486428d7b3dSmrg
487428d7b3dSmrg
488428d7b3dSmrg
489428d7b3dSmrg
490428d7b3dSmrg
491428d7b3dSmrg
492428d7b3dSmrg/* General error reporting regs, p296
493428d7b3dSmrg */
494428d7b3dSmrg#define EIR               0x20B0
495428d7b3dSmrg#define EMR               0x20B4
496428d7b3dSmrg#define ESR               0x20B8
497428d7b3dSmrg# define ERR_VERTEX_MAX				(1 << 5) /* lpt/cst */
498428d7b3dSmrg# define ERR_PGTBL_ERROR			(1 << 4)
499428d7b3dSmrg# define ERR_DISPLAY_OVERLAY_UNDERRUN		(1 << 3)
500428d7b3dSmrg# define ERR_MAIN_MEMORY_REFRESH		(1 << 1)
501428d7b3dSmrg# define ERR_INSTRUCTION_ERROR			(1 << 0)
502428d7b3dSmrg
503428d7b3dSmrg
504428d7b3dSmrg/* Interrupt Control Registers
505428d7b3dSmrg *   - new bits for i810
506428d7b3dSmrg *   - new register hwstam (mask)
507428d7b3dSmrg */
508428d7b3dSmrg#define HWS_PGA		     0x2080
509428d7b3dSmrg#define PWRCTXA		     0x2088 /* 965GM+ only */
510428d7b3dSmrg#define   PWRCTX_EN	     (1<<0)
511428d7b3dSmrg#define HWSTAM               0x2098 /* p290 */
512428d7b3dSmrg#define IER                  0x20a0 /* p291 */
513428d7b3dSmrg#define IIR                  0x20a4 /* p292 */
514428d7b3dSmrg#define IMR                  0x20a8 /* p293 */
515428d7b3dSmrg#define ISR                  0x20ac /* p294 */
516428d7b3dSmrg#define HW_ERROR                 0x8000
517428d7b3dSmrg#define SYNC_STATUS_TOGGLE       0x1000
518428d7b3dSmrg#define DPY_0_FLIP_PENDING       0x0800
519428d7b3dSmrg#define DPY_1_FLIP_PENDING       0x0400	/* not implemented on i810 */
520428d7b3dSmrg#define OVL_0_FLIP_PENDING       0x0200
521428d7b3dSmrg#define OVL_1_FLIP_PENDING       0x0100	/* not implemented on i810 */
522428d7b3dSmrg#define DPY_0_VBLANK             0x0080
523428d7b3dSmrg#define DPY_0_EVENT              0x0040
524428d7b3dSmrg#define DPY_1_VBLANK             0x0020	/* not implemented on i810 */
525428d7b3dSmrg#define DPY_1_EVENT              0x0010	/* not implemented on i810 */
526428d7b3dSmrg#define HOST_PORT_EVENT          0x0008	/*  */
527428d7b3dSmrg#define CAPTURE_EVENT            0x0004	/*  */
528428d7b3dSmrg#define USER_DEFINED             0x0002
529428d7b3dSmrg#define BREAKPOINT               0x0001
530428d7b3dSmrg
531428d7b3dSmrg
532428d7b3dSmrg#define INTR_RESERVED            (0x6000 | 		\
533428d7b3dSmrg				  DPY_1_FLIP_PENDING |	\
534428d7b3dSmrg				  OVL_1_FLIP_PENDING |	\
535428d7b3dSmrg				  DPY_1_VBLANK |	\
536428d7b3dSmrg				  DPY_1_EVENT |		\
537428d7b3dSmrg				  HOST_PORT_EVENT |	\
538428d7b3dSmrg				  CAPTURE_EVENT )
539428d7b3dSmrg
540428d7b3dSmrg/* FIFO Watermark and Burst Length Control Register
541428d7b3dSmrg *
542428d7b3dSmrg * - different offset and contents on i810 (p299) (fewer bits per field)
543428d7b3dSmrg * - some overlay fields added
544428d7b3dSmrg * - what does it all mean?
545428d7b3dSmrg */
546428d7b3dSmrg#define FWATER_BLC       0x20d8
547428d7b3dSmrg#define FWATER_BLC2	 0x20dc
548428d7b3dSmrg#define MM_BURST_LENGTH     0x00700000
549428d7b3dSmrg#define MM_FIFO_WATERMARK   0x0001F000
550428d7b3dSmrg#define LM_BURST_LENGTH     0x00000700
551428d7b3dSmrg#define LM_FIFO_WATERMARK   0x0000001F
552428d7b3dSmrg
553428d7b3dSmrg
554428d7b3dSmrg/* Fence/Tiling ranges [0..7]
555428d7b3dSmrg */
556428d7b3dSmrg#define FENCE            0x2000
557428d7b3dSmrg#define FENCE_NR         8
558428d7b3dSmrg
559428d7b3dSmrg#define FENCE_NEW        0x3000
560428d7b3dSmrg#define FENCE_NEW_NR     16
561428d7b3dSmrg
562428d7b3dSmrg#define FENCE_LINEAR     0
563428d7b3dSmrg#define FENCE_XMAJOR	 1
564428d7b3dSmrg#define FENCE_YMAJOR  	 2
565428d7b3dSmrg
566428d7b3dSmrg#define I915G_FENCE_START_MASK	0x0ff00000
567428d7b3dSmrg
568428d7b3dSmrg#define I830_FENCE_START_MASK	0x07f80000
569428d7b3dSmrg
570428d7b3dSmrg#define FENCE_START_MASK    0x03F80000
571428d7b3dSmrg#define FENCE_X_MAJOR       0x00000000
572428d7b3dSmrg#define FENCE_Y_MAJOR       0x00001000
573428d7b3dSmrg#define FENCE_SIZE_MASK     0x00000700
574428d7b3dSmrg#define FENCE_SIZE_512K     0x00000000
575428d7b3dSmrg#define FENCE_SIZE_1M       0x00000100
576428d7b3dSmrg#define FENCE_SIZE_2M       0x00000200
577428d7b3dSmrg#define FENCE_SIZE_4M       0x00000300
578428d7b3dSmrg#define FENCE_SIZE_8M       0x00000400
579428d7b3dSmrg#define FENCE_SIZE_16M      0x00000500
580428d7b3dSmrg#define FENCE_SIZE_32M      0x00000600
581428d7b3dSmrg#define FENCE_SIZE_64M	    0x00000700
582428d7b3dSmrg#define I915G_FENCE_SIZE_1M       0x00000000
583428d7b3dSmrg#define I915G_FENCE_SIZE_2M       0x00000100
584428d7b3dSmrg#define I915G_FENCE_SIZE_4M       0x00000200
585428d7b3dSmrg#define I915G_FENCE_SIZE_8M       0x00000300
586428d7b3dSmrg#define I915G_FENCE_SIZE_16M      0x00000400
587428d7b3dSmrg#define I915G_FENCE_SIZE_32M      0x00000500
588428d7b3dSmrg#define I915G_FENCE_SIZE_64M	0x00000600
589428d7b3dSmrg#define I915G_FENCE_SIZE_128M	0x00000700
590428d7b3dSmrg#define I965_FENCE_X_MAJOR	0x00000000
591428d7b3dSmrg#define I965_FENCE_Y_MAJOR	0x00000002
592428d7b3dSmrg#define FENCE_PITCH_1       0x00000000
593428d7b3dSmrg#define FENCE_PITCH_2       0x00000010
594428d7b3dSmrg#define FENCE_PITCH_4       0x00000020
595428d7b3dSmrg#define FENCE_PITCH_8       0x00000030
596428d7b3dSmrg#define FENCE_PITCH_16      0x00000040
597428d7b3dSmrg#define FENCE_PITCH_32      0x00000050
598428d7b3dSmrg#define FENCE_PITCH_64	    0x00000060
599428d7b3dSmrg#define FENCE_VALID         0x00000001
600428d7b3dSmrg
601428d7b3dSmrg
602428d7b3dSmrg/* Registers to control page table, p274
603428d7b3dSmrg */
604428d7b3dSmrg#define PGETBL_CTL       0x2020
605428d7b3dSmrg#define PGETBL_ADDR_MASK    0xFFFFF000
606428d7b3dSmrg#define PGETBL_ENABLE_MASK  0x00000001
607428d7b3dSmrg#define PGETBL_ENABLED      0x00000001
608428d7b3dSmrg/** Added in 965G, this field has the actual size of the global GTT */
609428d7b3dSmrg#define PGETBL_SIZE_MASK    0x0000000e
610428d7b3dSmrg#define PGETBL_SIZE_512KB   (0 << 1)
611428d7b3dSmrg#define PGETBL_SIZE_256KB   (1 << 1)
612428d7b3dSmrg#define PGETBL_SIZE_128KB   (2 << 1)
613428d7b3dSmrg#define PGETBL_SIZE_1MB     (3 << 1)
614428d7b3dSmrg#define PGETBL_SIZE_2MB     (4 << 1)
615428d7b3dSmrg#define PGETBL_SIZE_1_5MB   (5 << 1)
616428d7b3dSmrg#define G33_PGETBL_SIZE_MASK		(3 << 8)
617428d7b3dSmrg#define G33_PGETBL_SIZE_1M		(1 << 8)
618428d7b3dSmrg#define G33_PGETBL_SIZE_2M		(2 << 8)
619428d7b3dSmrg
620428d7b3dSmrg#define I830_PTE_BASE			0x10000
621428d7b3dSmrg#define PTE_ADDRESS_MASK		0xfffff000
622428d7b3dSmrg#define PTE_ADDRESS_MASK_HIGH		0x000000f0 /* i915+ */
623428d7b3dSmrg#define PTE_MAPPING_TYPE_UNCACHED	(0 << 1)
624428d7b3dSmrg#define PTE_MAPPING_TYPE_DCACHE		(1 << 1) /* i830 only */
625428d7b3dSmrg#define PTE_MAPPING_TYPE_CACHED		(3 << 1)
626428d7b3dSmrg#define PTE_MAPPING_TYPE_MASK		(3 << 1)
627428d7b3dSmrg#define PTE_VALID			(1 << 0)
628428d7b3dSmrg
629428d7b3dSmrg/** @defgroup PGE_ERR
630428d7b3dSmrg * @{
631428d7b3dSmrg */
632428d7b3dSmrg/** Page table debug register for i845 */
633428d7b3dSmrg#define PGE_ERR          0x2024
634428d7b3dSmrg#define PGE_ERR_ADDR_MASK   0xFFFFF000
635428d7b3dSmrg#define PGE_ERR_ID_MASK     0x00000038
636428d7b3dSmrg#define PGE_ERR_CAPTURE     0x00000000
637428d7b3dSmrg#define PGE_ERR_OVERLAY     0x00000008
638428d7b3dSmrg#define PGE_ERR_DISPLAY     0x00000010
639428d7b3dSmrg#define PGE_ERR_HOST        0x00000018
640428d7b3dSmrg#define PGE_ERR_RENDER      0x00000020
641428d7b3dSmrg#define PGE_ERR_BLITTER     0x00000028
642428d7b3dSmrg#define PGE_ERR_MAPPING     0x00000030
643428d7b3dSmrg#define PGE_ERR_CMD_PARSER  0x00000038
644428d7b3dSmrg#define PGE_ERR_TYPE_MASK   0x00000007
645428d7b3dSmrg#define PGE_ERR_INV_TABLE   0x00000000
646428d7b3dSmrg#define PGE_ERR_INV_PTE     0x00000001
647428d7b3dSmrg#define PGE_ERR_MIXED_TYPES 0x00000002
648428d7b3dSmrg#define PGE_ERR_PAGE_MISS   0x00000003
649428d7b3dSmrg#define PGE_ERR_ILLEGAL_TRX 0x00000004
650428d7b3dSmrg#define PGE_ERR_LOCAL_MEM   0x00000005
651428d7b3dSmrg#define PGE_ERR_TILED       0x00000006
652428d7b3dSmrg/** @} */
653428d7b3dSmrg
654428d7b3dSmrg/** @defgroup PGTBL_ER
655428d7b3dSmrg * @{
656428d7b3dSmrg */
657428d7b3dSmrg/** Page table debug register for i945 */
658428d7b3dSmrg# define PGTBL_ER	0x2024
659428d7b3dSmrg# define PGTBL_ERR_MT_TILING			(1 << 27)
660428d7b3dSmrg# define PGTBL_ERR_MT_GTT_PTE			(1 << 26)
661428d7b3dSmrg# define PGTBL_ERR_LC_TILING			(1 << 25)
662428d7b3dSmrg# define PGTBL_ERR_LC_GTT_PTE			(1 << 24)
663428d7b3dSmrg# define PGTBL_ERR_BIN_VERTEXDATA_GTT_PTE	(1 << 23)
664428d7b3dSmrg# define PGTBL_ERR_BIN_INSTRUCTION_GTT_PTE	(1 << 22)
665428d7b3dSmrg# define PGTBL_ERR_CS_VERTEXDATA_GTT_PTE	(1 << 21)
666428d7b3dSmrg# define PGTBL_ERR_CS_INSTRUCTION_GTT_PTE	(1 << 20)
667428d7b3dSmrg# define PGTBL_ERR_CS_GTT		(1 << 19)
668428d7b3dSmrg# define PGTBL_ERR_OVERLAY_TILING		(1 << 18)
669428d7b3dSmrg# define PGTBL_ERR_OVERLAY_GTT_PTE		(1 << 16)
670428d7b3dSmrg# define PGTBL_ERR_DISPC_TILING			(1 << 14)
671428d7b3dSmrg# define PGTBL_ERR_DISPC_GTT_PTE		(1 << 12)
672428d7b3dSmrg# define PGTBL_ERR_DISPB_TILING			(1 << 10)
673428d7b3dSmrg# define PGTBL_ERR_DISPB_GTT_PTE		(1 << 8)
674428d7b3dSmrg# define PGTBL_ERR_DISPA_TILING			(1 << 6)
675428d7b3dSmrg# define PGTBL_ERR_DISPA_GTT_PTE		(1 << 4)
676428d7b3dSmrg# define PGTBL_ERR_HOST_PTE_DATA		(1 << 1)
677428d7b3dSmrg# define PGTBL_ERR_HOST_GTT_PTE			(1 << 0)
678428d7b3dSmrg/** @} */
679428d7b3dSmrg
680428d7b3dSmrg/* Ring buffer registers, p277, overview p19
681428d7b3dSmrg */
682428d7b3dSmrg#define LP_RING     0x2030
683428d7b3dSmrg#define HP_RING     0x2040
684428d7b3dSmrg
685428d7b3dSmrg#define RING_TAIL      0x00
686428d7b3dSmrg#define TAIL_ADDR           0x000FFFF8
687428d7b3dSmrg#define I830_TAIL_MASK	    0x001FFFF8
688428d7b3dSmrg
689428d7b3dSmrg#define RING_HEAD      0x04
690428d7b3dSmrg#define HEAD_WRAP_COUNT     0xFFE00000
691428d7b3dSmrg#define HEAD_WRAP_ONE       0x00200000
692428d7b3dSmrg#define HEAD_ADDR           0x001FFFFC
693428d7b3dSmrg#define I830_HEAD_MASK      0x001FFFFC
694428d7b3dSmrg
695428d7b3dSmrg#define RING_START     0x08
696428d7b3dSmrg#define START_ADDR          0x03FFFFF8
697428d7b3dSmrg#define I830_RING_START_MASK	0xFFFFF000
698428d7b3dSmrg
699428d7b3dSmrg#define RING_LEN       0x0C
700428d7b3dSmrg#define RING_NR_PAGES       0x001FF000
701428d7b3dSmrg#define I830_RING_NR_PAGES	0x001FF000
702428d7b3dSmrg#define RING_REPORT_MASK    0x00000006
703428d7b3dSmrg#define RING_REPORT_64K     0x00000002
704428d7b3dSmrg#define RING_REPORT_128K    0x00000004
705428d7b3dSmrg#define RING_NO_REPORT      0x00000000
706428d7b3dSmrg#define RING_VALID_MASK     0x00000001
707428d7b3dSmrg#define RING_VALID          0x00000001
708428d7b3dSmrg#define RING_INVALID        0x00000000
709428d7b3dSmrg
710428d7b3dSmrg
711428d7b3dSmrg
712428d7b3dSmrg/* BitBlt Instructions
713428d7b3dSmrg *
714428d7b3dSmrg * There are many more masks & ranges yet to add.
715428d7b3dSmrg */
716428d7b3dSmrg#define BR00_BITBLT_CLIENT   0x40000000
717428d7b3dSmrg#define BR00_OP_COLOR_BLT    0x10000000
718428d7b3dSmrg#define BR00_OP_SRC_COPY_BLT 0x10C00000
719428d7b3dSmrg#define BR00_OP_FULL_BLT     0x11400000
720428d7b3dSmrg#define BR00_OP_MONO_SRC_BLT 0x11800000
721428d7b3dSmrg#define BR00_OP_MONO_SRC_COPY_BLT 0x11000000
722428d7b3dSmrg#define BR00_OP_MONO_PAT_BLT 0x11C00000
723428d7b3dSmrg#define BR00_OP_MONO_SRC_COPY_IMMEDIATE_BLT (0x61 << 22)
724428d7b3dSmrg#define BR00_OP_TEXT_IMMEDIATE_BLT 0xc000000
725428d7b3dSmrg
726428d7b3dSmrg
727428d7b3dSmrg#define BR00_TPCY_DISABLE    0x00000000
728428d7b3dSmrg#define BR00_TPCY_ENABLE     0x00000010
729428d7b3dSmrg
730428d7b3dSmrg#define BR00_TPCY_ROP        0x00000000
731428d7b3dSmrg#define BR00_TPCY_NO_ROP     0x00000020
732428d7b3dSmrg#define BR00_TPCY_EQ         0x00000000
733428d7b3dSmrg#define BR00_TPCY_NOT_EQ     0x00000040
734428d7b3dSmrg
735428d7b3dSmrg#define BR00_PAT_MSB_FIRST   0x00000000	/* ? */
736428d7b3dSmrg
737428d7b3dSmrg#define BR00_PAT_VERT_ALIGN  0x000000e0
738428d7b3dSmrg
739428d7b3dSmrg#define BR00_LENGTH          0x0000000F
740428d7b3dSmrg
741428d7b3dSmrg#define BR09_DEST_ADDR       0x03FFFFFF
742428d7b3dSmrg
743428d7b3dSmrg#define BR11_SOURCE_PITCH    0x00003FFF
744428d7b3dSmrg
745428d7b3dSmrg#define BR12_SOURCE_ADDR     0x03FFFFFF
746428d7b3dSmrg
747428d7b3dSmrg#define BR13_SOLID_PATTERN   0x80000000
748428d7b3dSmrg#define BR13_RIGHT_TO_LEFT   0x40000000
749428d7b3dSmrg#define BR13_LEFT_TO_RIGHT   0x00000000
750428d7b3dSmrg#define BR13_MONO_TRANSPCY   0x20000000
751428d7b3dSmrg#define BR13_MONO_PATN_TRANS 0x10000000
752428d7b3dSmrg#define BR13_USE_DYN_DEPTH   0x04000000
753428d7b3dSmrg#define BR13_DYN_8BPP        0x00000000
754428d7b3dSmrg#define BR13_DYN_16BPP       0x01000000
755428d7b3dSmrg#define BR13_DYN_24BPP       0x02000000
756428d7b3dSmrg#define BR13_ROP_MASK        0x00FF0000
757428d7b3dSmrg#define BR13_DEST_PITCH      0x0000FFFF
758428d7b3dSmrg#define BR13_PITCH_SIGN_BIT  0x00008000
759428d7b3dSmrg
760428d7b3dSmrg#define BR14_DEST_HEIGHT     0xFFFF0000
761428d7b3dSmrg#define BR14_DEST_WIDTH      0x0000FFFF
762428d7b3dSmrg
763428d7b3dSmrg#define BR15_PATTERN_ADDR    0x03FFFFFF
764428d7b3dSmrg
765428d7b3dSmrg#define BR16_SOLID_PAT_COLOR 0x00FFFFFF
766428d7b3dSmrg#define BR16_BACKGND_PAT_CLR 0x00FFFFFF
767428d7b3dSmrg
768428d7b3dSmrg#define BR17_FGND_PAT_CLR    0x00FFFFFF
769428d7b3dSmrg
770428d7b3dSmrg#define BR18_SRC_BGND_CLR    0x00FFFFFF
771428d7b3dSmrg#define BR19_SRC_FGND_CLR    0x00FFFFFF
772428d7b3dSmrg
773428d7b3dSmrg
774428d7b3dSmrg/* Instruction parser instructions
775428d7b3dSmrg */
776428d7b3dSmrg
777428d7b3dSmrg#define INST_PARSER_CLIENT   0x00000000
778428d7b3dSmrg#define INST_OP_FLUSH        0x02000000
779428d7b3dSmrg#define INST_FLUSH_MAP_CACHE 0x00000001
780428d7b3dSmrg
781428d7b3dSmrg
782428d7b3dSmrg#define GFX_OP_USER_INTERRUPT ((0<<29)|(2<<23))
783428d7b3dSmrg
784428d7b3dSmrg
785428d7b3dSmrg/* Registers in the i810 host-pci bridge pci config space which affect
786428d7b3dSmrg * the i810 graphics operations.
787428d7b3dSmrg */
788428d7b3dSmrg#define SMRAM_MISCC         0x70
789428d7b3dSmrg#define GMS                    0x000000c0
790428d7b3dSmrg#define GMS_DISABLE            0x00000000
791428d7b3dSmrg#define GMS_ENABLE_BARE        0x00000040
792428d7b3dSmrg#define GMS_ENABLE_512K        0x00000080
793428d7b3dSmrg#define GMS_ENABLE_1M          0x000000c0
794428d7b3dSmrg#define USMM                   0x00000030
795428d7b3dSmrg#define USMM_DISABLE           0x00000000
796428d7b3dSmrg#define USMM_TSEG_ZERO         0x00000010
797428d7b3dSmrg#define USMM_TSEG_512K         0x00000020
798428d7b3dSmrg#define USMM_TSEG_1M           0x00000030
799428d7b3dSmrg#define GFX_MEM_WIN_SIZE       0x00010000
800428d7b3dSmrg#define GFX_MEM_WIN_32M        0x00010000
801428d7b3dSmrg#define GFX_MEM_WIN_64M        0x00000000
802428d7b3dSmrg
803428d7b3dSmrg/* Overkill?  I don't know.  Need to figure out top of mem to make the
804428d7b3dSmrg * SMRAM calculations come out.  Linux seems to have problems
805428d7b3dSmrg * detecting it all on its own, so this seems a reasonable double
806428d7b3dSmrg * check to any user supplied 'mem=...' boot param.
807428d7b3dSmrg *
808428d7b3dSmrg * ... unfortunately this reg doesn't work according to spec on the
809428d7b3dSmrg * test hardware.
810428d7b3dSmrg */
811428d7b3dSmrg#define WHTCFG_PAMR_DRP      0x50
812428d7b3dSmrg#define SYS_DRAM_ROW_0_SHIFT    16
813428d7b3dSmrg#define SYS_DRAM_ROW_1_SHIFT    20
814428d7b3dSmrg#define DRAM_MASK           0x0f
815428d7b3dSmrg#define DRAM_VALUE_0        0
816428d7b3dSmrg#define DRAM_VALUE_1        8
817428d7b3dSmrg/* No 2 value defined */
818428d7b3dSmrg#define DRAM_VALUE_3        16
819428d7b3dSmrg#define DRAM_VALUE_4        16
820428d7b3dSmrg#define DRAM_VALUE_5        24
821428d7b3dSmrg#define DRAM_VALUE_6        32
822428d7b3dSmrg#define DRAM_VALUE_7        32
823428d7b3dSmrg#define DRAM_VALUE_8        48
824428d7b3dSmrg#define DRAM_VALUE_9        64
825428d7b3dSmrg#define DRAM_VALUE_A        64
826428d7b3dSmrg#define DRAM_VALUE_B        96
827428d7b3dSmrg#define DRAM_VALUE_C        128
828428d7b3dSmrg#define DRAM_VALUE_D        128
829428d7b3dSmrg#define DRAM_VALUE_E        192
830428d7b3dSmrg#define DRAM_VALUE_F        256	/* nice one, geezer */
831428d7b3dSmrg#define LM_FREQ_MASK        0x10
832428d7b3dSmrg#define LM_FREQ_133         0x10
833428d7b3dSmrg#define LM_FREQ_100         0x00
834428d7b3dSmrg
835428d7b3dSmrg
836428d7b3dSmrg
837428d7b3dSmrg
838428d7b3dSmrg/* These are 3d state registers, but the state is invarient, so we let
839428d7b3dSmrg * the X server handle it:
840428d7b3dSmrg */
841428d7b3dSmrg
842428d7b3dSmrg
843428d7b3dSmrg
844428d7b3dSmrg/* GFXRENDERSTATE_COLOR_CHROMA_KEY, p135
845428d7b3dSmrg */
846428d7b3dSmrg#define GFX_OP_COLOR_CHROMA_KEY  ((0x3<<29)|(0x1d<<24)|(0x2<<16)|0x1)
847428d7b3dSmrg#define CC1_UPDATE_KILL_WRITE    (1<<28)
848428d7b3dSmrg#define CC1_ENABLE_KILL_WRITE    (1<<27)
849428d7b3dSmrg#define CC1_DISABLE_KILL_WRITE    0
850428d7b3dSmrg#define CC1_UPDATE_COLOR_IDX     (1<<26)
851428d7b3dSmrg#define CC1_UPDATE_CHROMA_LOW    (1<<25)
852428d7b3dSmrg#define CC1_UPDATE_CHROMA_HI     (1<<24)
853428d7b3dSmrg#define CC1_CHROMA_LOW_MASK      ((1<<24)-1)
854428d7b3dSmrg#define CC2_COLOR_IDX_SHIFT      24
855428d7b3dSmrg#define CC2_COLOR_IDX_MASK       (0xff<<24)
856428d7b3dSmrg#define CC2_CHROMA_HI_MASK       ((1<<24)-1)
857428d7b3dSmrg
858428d7b3dSmrg
859428d7b3dSmrg#define GFX_CMD_CONTEXT_SEL      ((0<<29)|(0x5<<23))
860428d7b3dSmrg#define CS_UPDATE_LOAD           (1<<17)
861428d7b3dSmrg#define CS_UPDATE_USE            (1<<16)
862428d7b3dSmrg#define CS_UPDATE_LOAD           (1<<17)
863428d7b3dSmrg#define CS_LOAD_CTX0             0
864428d7b3dSmrg#define CS_LOAD_CTX1             (1<<8)
865428d7b3dSmrg#define CS_USE_CTX0              0
866428d7b3dSmrg#define CS_USE_CTX1              (1<<0)
867428d7b3dSmrg
868428d7b3dSmrg/* I810 LCD/TV registers */
869428d7b3dSmrg#define LCD_TV_HTOTAL	0x60000
870428d7b3dSmrg#define LCD_TV_C	0x60018
871428d7b3dSmrg#define LCD_TV_OVRACT   0x6001C
872428d7b3dSmrg
873428d7b3dSmrg#define LCD_TV_ENABLE (1 << 31)
874428d7b3dSmrg#define LCD_TV_VGAMOD (1 << 28)
875428d7b3dSmrg
876428d7b3dSmrg/* I830 CRTC registers */
877428d7b3dSmrg#define HTOTAL_A	0x60000
878428d7b3dSmrg#define HBLANK_A	0x60004
879428d7b3dSmrg#define HSYNC_A 	0x60008
880428d7b3dSmrg#define VTOTAL_A	0x6000c
881428d7b3dSmrg#define VBLANK_A	0x60010
882428d7b3dSmrg#define VSYNC_A 	0x60014
883428d7b3dSmrg#define PIPEASRC	0x6001c
884428d7b3dSmrg#define BCLRPAT_A	0x60020
885428d7b3dSmrg#define VSYNCSHIFT_A	0x60028
886428d7b3dSmrg
887428d7b3dSmrg#define HTOTAL_B	0x61000
888428d7b3dSmrg#define HBLANK_B	0x61004
889428d7b3dSmrg#define HSYNC_B 	0x61008
890428d7b3dSmrg#define VTOTAL_B	0x6100c
891428d7b3dSmrg#define VBLANK_B	0x61010
892428d7b3dSmrg#define VSYNC_B 	0x61014
893428d7b3dSmrg#define PIPEBSRC	0x6101c
894428d7b3dSmrg#define BCLRPAT_B	0x61020
895428d7b3dSmrg#define VSYNCSHIFT_B	0x61028
896428d7b3dSmrg
897428d7b3dSmrg#define PP_STATUS	0x61200
898428d7b3dSmrg# define PP_ON					(1 << 31)
899428d7b3dSmrg/**
900428d7b3dSmrg * Indicates that all dependencies of the panel are on:
901428d7b3dSmrg *
902428d7b3dSmrg * - PLL enabled
903428d7b3dSmrg * - pipe enabled
904428d7b3dSmrg * - LVDS/DVOB/DVOC on
905428d7b3dSmrg */
906428d7b3dSmrg# define PP_READY				(1 << 30)
907428d7b3dSmrg# define PP_SEQUENCE_NONE			(0 << 28)
908428d7b3dSmrg# define PP_SEQUENCE_ON				(1 << 28)
909428d7b3dSmrg# define PP_SEQUENCE_OFF			(2 << 28)
910428d7b3dSmrg# define PP_SEQUENCE_MASK			0x30000000
911428d7b3dSmrg
912428d7b3dSmrg#define PP_CONTROL	0x61204
913428d7b3dSmrg# define POWER_DOWN_ON_RESET			(1 << 1)
914428d7b3dSmrg# define POWER_TARGET_ON			(1 << 0)
915428d7b3dSmrg
916428d7b3dSmrg#define PP_ON_DELAYS	0x61208
917428d7b3dSmrg#define PP_OFF_DELAYS	0x6120c
918428d7b3dSmrg#define PP_DIVISOR	0x61210
919428d7b3dSmrg
920428d7b3dSmrg#define PFIT_CONTROL	0x61230
921428d7b3dSmrg# define PFIT_ENABLE				(1 << 31)
922428d7b3dSmrg/* Pre-965 */
923428d7b3dSmrg# define VERT_INTERP_DISABLE			(0 << 10)
924428d7b3dSmrg# define VERT_INTERP_BILINEAR			(1 << 10)
925428d7b3dSmrg# define VERT_INTERP_MASK			(3 << 10)
926428d7b3dSmrg# define VERT_AUTO_SCALE			(1 << 9)
927428d7b3dSmrg# define HORIZ_INTERP_DISABLE			(0 << 6)
928428d7b3dSmrg# define HORIZ_INTERP_BILINEAR			(1 << 6)
929428d7b3dSmrg# define HORIZ_INTERP_MASK			(3 << 6)
930428d7b3dSmrg# define HORIZ_AUTO_SCALE			(1 << 5)
931428d7b3dSmrg# define PANEL_8TO6_DITHER_ENABLE		(1 << 3)
932428d7b3dSmrg/* 965+ */
933428d7b3dSmrg# define PFIT_PIPE_MASK				(3 << 29)
934428d7b3dSmrg# define PFIT_PIPE_SHIFT			29
935428d7b3dSmrg# define PFIT_SCALING_MODE_MASK			(7 << 26)
936428d7b3dSmrg#  define PFIT_SCALING_AUTO			(0 << 26)
937428d7b3dSmrg#  define PFIT_SCALING_PROGRAMMED		(1 << 26)
938428d7b3dSmrg#  define PFIT_SCALING_PILLAR			(2 << 26)
939428d7b3dSmrg#  define PFIT_SCALING_LETTER			(3 << 26)
940428d7b3dSmrg# define PFIT_FILTER_SELECT_MASK		(3 << 24)
941428d7b3dSmrg#  define PFIT_FILTER_FUZZY			(0 << 24)
942428d7b3dSmrg#  define PFIT_FILTER_CRISP			(1 << 24)
943428d7b3dSmrg#  define PFIT_FILTER_MEDIAN			(2 << 24)
944428d7b3dSmrg
945428d7b3dSmrg#define PFIT_PGM_RATIOS	0x61234
946428d7b3dSmrg/* Pre-965 */
947428d7b3dSmrg# define PFIT_VERT_SCALE_SHIFT			20
948428d7b3dSmrg# define PFIT_VERT_SCALE_MASK			0xfff00000
949428d7b3dSmrg# define PFIT_HORIZ_SCALE_SHIFT			4
950428d7b3dSmrg# define PFIT_HORIZ_SCALE_MASK			0x0000fff0
951428d7b3dSmrg/* 965+ */
952428d7b3dSmrg# define PFIT_VERT_SCALE_SHIFT_965		16
953428d7b3dSmrg# define PFIT_VERT_SCALE_MASK_965		0x1fff0000
954428d7b3dSmrg# define PFIT_HORIZ_SCALE_SHIFT_965		0
955428d7b3dSmrg# define PFIT_HORIZ_SCALE_MASK_965		0x00001fff
956428d7b3dSmrg
957428d7b3dSmrg#define DPLL_A		0x06014
958428d7b3dSmrg#define DPLL_B		0x06018
959428d7b3dSmrg# define DPLL_VCO_ENABLE			(1 << 31)
960428d7b3dSmrg# define DPLL_DVO_HIGH_SPEED			(1 << 30)
961428d7b3dSmrg# define DPLL_SYNCLOCK_ENABLE			(1 << 29)
962428d7b3dSmrg# define DPLL_VGA_MODE_DIS			(1 << 28)
963428d7b3dSmrg# define DPLLB_MODE_DAC_SERIAL			(1 << 26) /* i915 */
964428d7b3dSmrg# define DPLLB_MODE_LVDS			(2 << 26) /* i915 */
965428d7b3dSmrg# define DPLL_MODE_MASK				(3 << 26)
966428d7b3dSmrg# define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10	(0 << 24) /* i915 */
967428d7b3dSmrg# define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5		(1 << 24) /* i915 */
968428d7b3dSmrg# define DPLLB_LVDS_P2_CLOCK_DIV_14		(0 << 24) /* i915 */
969428d7b3dSmrg# define DPLLB_LVDS_P2_CLOCK_DIV_7		(1 << 24) /* i915 */
970428d7b3dSmrg# define DPLL_P2_CLOCK_DIV_MASK			0x03000000 /* i915 */
971428d7b3dSmrg# define DPLL_FPA01_P1_POST_DIV_MASK		0x00ff0000 /* i915 */
972428d7b3dSmrg# define DPLL_FPA01_P1_POST_DIV_MASK_IGD	0x00ff8000 /* IGD */
973428d7b3dSmrg/**
974428d7b3dSmrg *  The i830 generation, in DAC/serial mode, defines p1 as two plus this
975428d7b3dSmrg * bitfield, or just 2 if PLL_P1_DIVIDE_BY_TWO is set.
976428d7b3dSmrg */
977428d7b3dSmrg# define DPLL_FPA01_P1_POST_DIV_MASK_I830	0x001f0000
978428d7b3dSmrg/**
979428d7b3dSmrg * The i830 generation, in LVDS mode, defines P1 as the bit number set within
980428d7b3dSmrg * this field (only one bit may be set).
981428d7b3dSmrg */
982428d7b3dSmrg# define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS	0x003f0000
983428d7b3dSmrg# define DPLL_FPA01_P1_POST_DIV_SHIFT		16
984428d7b3dSmrg# define DPLL_FPA01_P1_POST_DIV_SHIFT_IGD	15
985428d7b3dSmrg/* Ironlake */
986428d7b3dSmrg# define DPLL_FPA0_P1_POST_DIV_SHIFT		16
987428d7b3dSmrg
988428d7b3dSmrg# define PLL_P2_DIVIDE_BY_4			(1 << 23) /* i830, required in DVO non-gang */
989428d7b3dSmrg# define PLL_P1_DIVIDE_BY_TWO			(1 << 21) /* i830 */
990428d7b3dSmrg# define PLL_REF_INPUT_DREFCLK			(0 << 13)
991428d7b3dSmrg# define PLL_REF_INPUT_TVCLKINA			(1 << 13) /* i830 */
992428d7b3dSmrg# define PLL_REF_INPUT_SUPER_SSC		(1 << 13) /* Ironlake: 120M SSC */
993428d7b3dSmrg# define PLL_REF_INPUT_TVCLKINBC		(2 << 13) /* SDVO TVCLKIN */
994428d7b3dSmrg# define PLLB_REF_INPUT_SPREADSPECTRUMIN	(3 << 13)
995428d7b3dSmrg# define PLL_REF_INPUT_MASK			(3 << 13)
996428d7b3dSmrg# define PLL_REF_INPUT_DMICLK			(5 << 13) /* Ironlake: DMI refclk */
997428d7b3dSmrg# define PLL_LOAD_PULSE_PHASE_SHIFT		9
998428d7b3dSmrg/*
999428d7b3dSmrg * Parallel to Serial Load Pulse phase selection.
1000428d7b3dSmrg * Selects the phase for the 10X DPLL clock for the PCIe
1001428d7b3dSmrg * digital display port. The range is 4 to 13; 10 or more
1002428d7b3dSmrg * is just a flip delay. The default is 6
1003428d7b3dSmrg */
1004428d7b3dSmrg# define PLL_LOAD_PULSE_PHASE_MASK		(0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1005428d7b3dSmrg# define DISPLAY_RATE_SELECT_FPA1		(1 << 8)
1006428d7b3dSmrg/* Ironlake */
1007428d7b3dSmrg# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT	9
1008428d7b3dSmrg# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK	(7 << 9)
1009428d7b3dSmrg# define PLL_REF_SDVO_HDMI_MULTIPLIER(x)	(((x)-1)<< PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT)
1010428d7b3dSmrg# define DPLL_FPA1_P1_POST_DIV_SHIFT		0
1011428d7b3dSmrg# define DPLL_FPA1_P1_POST_DIV_MASK		0xff
1012428d7b3dSmrg
1013428d7b3dSmrg/**
1014428d7b3dSmrg * SDVO multiplier for 945G/GM. Not used on 965.
1015428d7b3dSmrg *
1016428d7b3dSmrg * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1017428d7b3dSmrg */
1018428d7b3dSmrg# define SDVO_MULTIPLIER_MASK			0x000000ff
1019428d7b3dSmrg# define SDVO_MULTIPLIER_SHIFT_HIRES		4
1020428d7b3dSmrg# define SDVO_MULTIPLIER_SHIFT_VGA		0
1021428d7b3dSmrg
1022428d7b3dSmrg/** @defgroup DPLL_MD
1023428d7b3dSmrg * @{
1024428d7b3dSmrg */
1025428d7b3dSmrg/** Pipe A SDVO/UDI clock multiplier/divider register for G965. */
1026428d7b3dSmrg#define DPLL_A_MD		0x0601c
1027428d7b3dSmrg/** Pipe B SDVO/UDI clock multiplier/divider register for G965. */
1028428d7b3dSmrg#define DPLL_B_MD		0x06020
1029428d7b3dSmrg/**
1030428d7b3dSmrg * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1031428d7b3dSmrg *
1032428d7b3dSmrg * Value is pixels minus 1.  Must be set to 1 pixel for SDVO.
1033428d7b3dSmrg */
1034428d7b3dSmrg# define DPLL_MD_UDI_DIVIDER_MASK		0x3f000000
1035428d7b3dSmrg# define DPLL_MD_UDI_DIVIDER_SHIFT		24
1036428d7b3dSmrg/** UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1037428d7b3dSmrg# define DPLL_MD_VGA_UDI_DIVIDER_MASK		0x003f0000
1038428d7b3dSmrg# define DPLL_MD_VGA_UDI_DIVIDER_SHIFT		16
1039428d7b3dSmrg/**
1040428d7b3dSmrg * SDVO/UDI pixel multiplier.
1041428d7b3dSmrg *
1042428d7b3dSmrg * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1043428d7b3dSmrg * clock rate is 10 times the DPLL clock.  At low resolution/refresh rate
1044428d7b3dSmrg * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1045428d7b3dSmrg * dummy bytes in the datastream at an increased clock rate, with both sides of
1046428d7b3dSmrg * the link knowing how many bytes are fill.
1047428d7b3dSmrg *
1048428d7b3dSmrg * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1049428d7b3dSmrg * rate to 130Mhz to get a bus rate of 1.30Ghz.  The DPLL clock rate would be
1050428d7b3dSmrg * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1051428d7b3dSmrg * through an SDVO command.
1052428d7b3dSmrg *
1053428d7b3dSmrg * This register field has values of multiplication factor minus 1, with
1054428d7b3dSmrg * a maximum multiplier of 5 for SDVO.
1055428d7b3dSmrg */
1056428d7b3dSmrg# define DPLL_MD_UDI_MULTIPLIER_MASK		0x00003f00
1057428d7b3dSmrg# define DPLL_MD_UDI_MULTIPLIER_SHIFT		8
1058428d7b3dSmrg/** SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1059428d7b3dSmrg * This best be set to the default value (3) or the CRT won't work. No,
1060428d7b3dSmrg * I don't entirely understand what this does...
1061428d7b3dSmrg */
1062428d7b3dSmrg# define DPLL_MD_VGA_UDI_MULTIPLIER_MASK	0x0000003f
1063428d7b3dSmrg# define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT	0
1064428d7b3dSmrg/** @} */
1065428d7b3dSmrg
1066428d7b3dSmrg#define DPLL_TEST		0x606c
1067428d7b3dSmrg# define DPLLB_TEST_SDVO_DIV_1			(0 << 22)
1068428d7b3dSmrg# define DPLLB_TEST_SDVO_DIV_2			(1 << 22)
1069428d7b3dSmrg# define DPLLB_TEST_SDVO_DIV_4			(2 << 22)
1070428d7b3dSmrg# define DPLLB_TEST_SDVO_DIV_MASK		(3 << 22)
1071428d7b3dSmrg# define DPLLB_TEST_N_BYPASS			(1 << 19)
1072428d7b3dSmrg# define DPLLB_TEST_M_BYPASS			(1 << 18)
1073428d7b3dSmrg# define DPLLB_INPUT_BUFFER_ENABLE		(1 << 16)
1074428d7b3dSmrg# define DPLLA_TEST_N_BYPASS			(1 << 3)
1075428d7b3dSmrg# define DPLLA_TEST_M_BYPASS			(1 << 2)
1076428d7b3dSmrg# define DPLLA_INPUT_BUFFER_ENABLE		(1 << 0)
1077428d7b3dSmrg
1078428d7b3dSmrg#define D_STATE			0x6104
1079428d7b3dSmrg#define DSPCLK_GATE_D		0x6200
1080428d7b3dSmrg# define DPUNIT_B_CLOCK_GATE_DISABLE		(1 << 30) /* 965 */
1081428d7b3dSmrg# define VSUNIT_CLOCK_GATE_DISABLE		(1 << 29) /* 965 */
1082428d7b3dSmrg# define VRHUNIT_CLOCK_GATE_DISABLE		(1 << 28) /* 965 */
1083428d7b3dSmrg# define VRDUNIT_CLOCK_GATE_DISABLE		(1 << 27) /* 965 */
1084428d7b3dSmrg# define AUDUNIT_CLOCK_GATE_DISABLE		(1 << 26) /* 965 */
1085428d7b3dSmrg# define DPUNIT_A_CLOCK_GATE_DISABLE		(1 << 25) /* 965 */
1086428d7b3dSmrg# define DPCUNIT_CLOCK_GATE_DISABLE		(1 << 24) /* 965 */
1087428d7b3dSmrg# define TVRUNIT_CLOCK_GATE_DISABLE		(1 << 23) /* 915-945 */
1088428d7b3dSmrg# define TVCUNIT_CLOCK_GATE_DISABLE		(1 << 22) /* 915-945 */
1089428d7b3dSmrg# define TVFUNIT_CLOCK_GATE_DISABLE		(1 << 21) /* 915-945 */
1090428d7b3dSmrg# define TVEUNIT_CLOCK_GATE_DISABLE		(1 << 20) /* 915-945 */
1091428d7b3dSmrg# define DVSUNIT_CLOCK_GATE_DISABLE		(1 << 19) /* 915-945 */
1092428d7b3dSmrg# define DSSUNIT_CLOCK_GATE_DISABLE		(1 << 18) /* 915-945 */
1093428d7b3dSmrg# define DDBUNIT_CLOCK_GATE_DISABLE		(1 << 17) /* 915-945 */
1094428d7b3dSmrg# define DPRUNIT_CLOCK_GATE_DISABLE		(1 << 16) /* 915-945 */
1095428d7b3dSmrg# define DPFUNIT_CLOCK_GATE_DISABLE		(1 << 15) /* 915-945 */
1096428d7b3dSmrg# define DPBMUNIT_CLOCK_GATE_DISABLE		(1 << 14) /* 915-945 */
1097428d7b3dSmrg# define DPLSUNIT_CLOCK_GATE_DISABLE		(1 << 13) /* 915-945 */
1098428d7b3dSmrg# define DPLUNIT_CLOCK_GATE_DISABLE		(1 << 12) /* 915-945 */
1099428d7b3dSmrg# define DPOUNIT_CLOCK_GATE_DISABLE		(1 << 11)
1100428d7b3dSmrg# define DPBUNIT_CLOCK_GATE_DISABLE		(1 << 10)
1101428d7b3dSmrg# define DCUNIT_CLOCK_GATE_DISABLE		(1 << 9)
1102428d7b3dSmrg# define DPUNIT_CLOCK_GATE_DISABLE		(1 << 8)
1103428d7b3dSmrg# define VRUNIT_CLOCK_GATE_DISABLE		(1 << 7) /* 915+: reserved */
1104428d7b3dSmrg# define OVHUNIT_CLOCK_GATE_DISABLE		(1 << 6) /* 830-865 */
1105428d7b3dSmrg# define DPIOUNIT_CLOCK_GATE_DISABLE		(1 << 6) /* 915-945 */
1106428d7b3dSmrg# define OVFUNIT_CLOCK_GATE_DISABLE		(1 << 5)
1107428d7b3dSmrg# define OVBUNIT_CLOCK_GATE_DISABLE		(1 << 4)
1108428d7b3dSmrg/**
1109428d7b3dSmrg * This bit must be set on the 830 to prevent hangs when turning off the
1110428d7b3dSmrg * overlay scaler.
1111428d7b3dSmrg */
1112428d7b3dSmrg# define OVRUNIT_CLOCK_GATE_DISABLE		(1 << 3)
1113428d7b3dSmrg# define OVCUNIT_CLOCK_GATE_DISABLE		(1 << 2)
1114428d7b3dSmrg# define OVUUNIT_CLOCK_GATE_DISABLE		(1 << 1)
1115428d7b3dSmrg# define ZVUNIT_CLOCK_GATE_DISABLE		(1 << 0) /* 830 */
1116428d7b3dSmrg# define OVLUNIT_CLOCK_GATE_DISABLE		(1 << 0) /* 845,865 */
1117428d7b3dSmrg
1118428d7b3dSmrg#define RENCLK_GATE_D1		0x6204
1119428d7b3dSmrg# define BLITTER_CLOCK_GATE_DISABLE		(1 << 13) /* 945GM only */
1120428d7b3dSmrg# define MPEG_CLOCK_GATE_DISABLE		(1 << 12) /* 945GM only */
1121428d7b3dSmrg# define PC_FE_CLOCK_GATE_DISABLE		(1 << 11)
1122428d7b3dSmrg# define PC_BE_CLOCK_GATE_DISABLE		(1 << 10)
1123428d7b3dSmrg# define WINDOWER_CLOCK_GATE_DISABLE		(1 << 9)
1124428d7b3dSmrg# define INTERPOLATOR_CLOCK_GATE_DISABLE	(1 << 8)
1125428d7b3dSmrg# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE	(1 << 7)
1126428d7b3dSmrg# define MOTION_COMP_CLOCK_GATE_DISABLE		(1 << 6)
1127428d7b3dSmrg# define MAG_CLOCK_GATE_DISABLE			(1 << 5)
1128428d7b3dSmrg/** This bit must be unset on 855,865 */
1129428d7b3dSmrg# define MECI_CLOCK_GATE_DISABLE		(1 << 4)
1130428d7b3dSmrg# define DCMP_CLOCK_GATE_DISABLE		(1 << 3)
1131428d7b3dSmrg# define MEC_CLOCK_GATE_DISABLE			(1 << 2)
1132428d7b3dSmrg# define MECO_CLOCK_GATE_DISABLE		(1 << 1)
1133428d7b3dSmrg/** This bit must be set on 855,865. */
1134428d7b3dSmrg# define SV_CLOCK_GATE_DISABLE			(1 << 0)
1135428d7b3dSmrg# define I915_MPEG_CLOCK_GATE_DISABLE		(1 << 16)
1136428d7b3dSmrg# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE	(1 << 15)
1137428d7b3dSmrg# define I915_MOTION_COMP_CLOCK_GATE_DISABLE	(1 << 14)
1138428d7b3dSmrg# define I915_BD_BF_CLOCK_GATE_DISABLE		(1 << 13)
1139428d7b3dSmrg# define I915_SF_SE_CLOCK_GATE_DISABLE		(1 << 12)
1140428d7b3dSmrg# define I915_WM_CLOCK_GATE_DISABLE		(1 << 11)
1141428d7b3dSmrg# define I915_IZ_CLOCK_GATE_DISABLE		(1 << 10)
1142428d7b3dSmrg# define I915_PI_CLOCK_GATE_DISABLE		(1 << 9)
1143428d7b3dSmrg# define I915_DI_CLOCK_GATE_DISABLE		(1 << 8)
1144428d7b3dSmrg# define I915_SH_SV_CLOCK_GATE_DISABLE		(1 << 7)
1145428d7b3dSmrg# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE	(1 << 6)
1146428d7b3dSmrg# define I915_SC_CLOCK_GATE_DISABLE		(1 << 5)
1147428d7b3dSmrg# define I915_FL_CLOCK_GATE_DISABLE		(1 << 4)
1148428d7b3dSmrg# define I915_DM_CLOCK_GATE_DISABLE		(1 << 3)
1149428d7b3dSmrg# define I915_PS_CLOCK_GATE_DISABLE		(1 << 2)
1150428d7b3dSmrg# define I915_CC_CLOCK_GATE_DISABLE		(1 << 1)
1151428d7b3dSmrg# define I915_BY_CLOCK_GATE_DISABLE		(1 << 0)
1152428d7b3dSmrg
1153428d7b3dSmrg# define I965_RCZ_CLOCK_GATE_DISABLE		(1 << 30)
1154428d7b3dSmrg/** This bit must always be set on 965G/965GM */
1155428d7b3dSmrg# define I965_RCC_CLOCK_GATE_DISABLE		(1 << 29)
1156428d7b3dSmrg# define I965_RCPB_CLOCK_GATE_DISABLE		(1 << 28)
1157428d7b3dSmrg# define I965_DAP_CLOCK_GATE_DISABLE		(1 << 27)
1158428d7b3dSmrg# define I965_ROC_CLOCK_GATE_DISABLE		(1 << 26)
1159428d7b3dSmrg# define I965_GW_CLOCK_GATE_DISABLE		(1 << 25)
1160428d7b3dSmrg# define I965_TD_CLOCK_GATE_DISABLE		(1 << 24)
1161428d7b3dSmrg/** This bit must always be set on 965G */
1162428d7b3dSmrg# define I965_ISC_CLOCK_GATE_DISABLE		(1 << 23)
1163428d7b3dSmrg# define I965_IC_CLOCK_GATE_DISABLE		(1 << 22)
1164428d7b3dSmrg# define I965_EU_CLOCK_GATE_DISABLE		(1 << 21)
1165428d7b3dSmrg# define I965_IF_CLOCK_GATE_DISABLE		(1 << 20)
1166428d7b3dSmrg# define I965_TC_CLOCK_GATE_DISABLE		(1 << 19)
1167428d7b3dSmrg# define I965_SO_CLOCK_GATE_DISABLE		(1 << 17)
1168428d7b3dSmrg# define I965_FBC_CLOCK_GATE_DISABLE		(1 << 16)
1169428d7b3dSmrg# define I965_MARI_CLOCK_GATE_DISABLE		(1 << 15)
1170428d7b3dSmrg# define I965_MASF_CLOCK_GATE_DISABLE		(1 << 14)
1171428d7b3dSmrg# define I965_MAWB_CLOCK_GATE_DISABLE		(1 << 13)
1172428d7b3dSmrg# define I965_EM_CLOCK_GATE_DISABLE		(1 << 12)
1173428d7b3dSmrg# define I965_UC_CLOCK_GATE_DISABLE		(1 << 11)
1174428d7b3dSmrg# define I965_SI_CLOCK_GATE_DISABLE		(1 << 6)
1175428d7b3dSmrg# define I965_MT_CLOCK_GATE_DISABLE		(1 << 5)
1176428d7b3dSmrg# define I965_PL_CLOCK_GATE_DISABLE		(1 << 4)
1177428d7b3dSmrg# define I965_DG_CLOCK_GATE_DISABLE		(1 << 3)
1178428d7b3dSmrg# define I965_QC_CLOCK_GATE_DISABLE		(1 << 2)
1179428d7b3dSmrg# define I965_FT_CLOCK_GATE_DISABLE		(1 << 1)
1180428d7b3dSmrg# define I965_DM_CLOCK_GATE_DISABLE		(1 << 0)
1181428d7b3dSmrg
1182428d7b3dSmrg#define RENCLK_GATE_D2		0x6208
1183428d7b3dSmrg#define VF_UNIT_CLOCK_GATE_DISABLE		(1 << 9)
1184428d7b3dSmrg#define GS_UNIT_CLOCK_GATE_DISABLE		(1 << 7)
1185428d7b3dSmrg#define CL_UNIT_CLOCK_GATE_DISABLE		(1 << 6)
1186428d7b3dSmrg#define RAMCLK_GATE_D		0x6210		/* CRL only */
1187428d7b3dSmrg#define DEUC			0x6214          /* CRL only */
1188428d7b3dSmrg
1189428d7b3dSmrg/*
1190428d7b3dSmrg * This is a PCI config space register to manipulate backlight brightness
1191428d7b3dSmrg * It is used when the BLM_LEGACY_MODE is turned on. When enabled, the first
1192428d7b3dSmrg * byte of this config register sets brightness within the range from
1193428d7b3dSmrg * 0 to 0xff
1194428d7b3dSmrg */
1195428d7b3dSmrg#define LEGACY_BACKLIGHT_BRIGHTNESS 0xf4
1196428d7b3dSmrg
1197428d7b3dSmrg#define BLC_PWM_CTL		0x61254
1198428d7b3dSmrg#define BACKLIGHT_MODULATION_FREQ_SHIFT		(17)
1199428d7b3dSmrg#define BACKLIGHT_MODULATION_FREQ_SHIFT2	(16)
1200428d7b3dSmrg/**
1201428d7b3dSmrg * This is the most significant 15 bits of the number of backlight cycles in a
1202428d7b3dSmrg * complete cycle of the modulated backlight control.
1203428d7b3dSmrg *
1204428d7b3dSmrg * The actual value is this field multiplied by two.
1205428d7b3dSmrg */
1206428d7b3dSmrg#define BACKLIGHT_MODULATION_FREQ_MASK		(0x7fff << 17)
1207428d7b3dSmrg#define BACKLIGHT_MODULATION_FREQ_MASK2		(0xffff << 16)
1208428d7b3dSmrg#define BLM_LEGACY_MODE				(1 << 16)
1209428d7b3dSmrg
1210428d7b3dSmrg/**
1211428d7b3dSmrg * This is the number of cycles out of the backlight modulation cycle for which
1212428d7b3dSmrg * the backlight is on.
1213428d7b3dSmrg *
1214428d7b3dSmrg * This field must be no greater than the number of cycles in the complete
1215428d7b3dSmrg * backlight modulation cycle.
1216428d7b3dSmrg */
1217428d7b3dSmrg#define BACKLIGHT_DUTY_CYCLE_SHIFT		(0)
1218428d7b3dSmrg#define BACKLIGHT_DUTY_CYCLE_MASK		(0xffff)
1219428d7b3dSmrg
1220428d7b3dSmrg/* On 965+ backlight control is in another register */
1221428d7b3dSmrg#define BLC_PWM_CTL2			0x61250
1222428d7b3dSmrg#define 	BLM_LEGACY_MODE2	(1 << 30)
1223428d7b3dSmrg
1224428d7b3dSmrg#define BLM_CTL			0x61260
1225428d7b3dSmrg#define BLM_THRESHOLD_0		0x61270
1226428d7b3dSmrg#define BLM_THRESHOLD_1		0x61274
1227428d7b3dSmrg#define BLM_THRESHOLD_2		0x61278
1228428d7b3dSmrg#define BLM_THRESHOLD_3		0x6127c
1229428d7b3dSmrg#define BLM_THRESHOLD_4		0x61280
1230428d7b3dSmrg#define BLM_THRESHOLD_5		0x61284
1231428d7b3dSmrg
1232428d7b3dSmrg#define BLM_ACCUMULATOR_0	0x61290
1233428d7b3dSmrg#define BLM_ACCUMULATOR_1	0x61294
1234428d7b3dSmrg#define BLM_ACCUMULATOR_2	0x61298
1235428d7b3dSmrg#define BLM_ACCUMULATOR_3	0x6129c
1236428d7b3dSmrg#define BLM_ACCUMULATOR_4	0x612a0
1237428d7b3dSmrg#define BLM_ACCUMULATOR_5	0x612a4
1238428d7b3dSmrg
1239428d7b3dSmrg#define FPA0		0x06040
1240428d7b3dSmrg#define FPA1		0x06044
1241428d7b3dSmrg#define FPB0		0x06048
1242428d7b3dSmrg#define FPB1		0x0604c
1243428d7b3dSmrg# define FP_N_DIV_MASK				0x003f0000
1244428d7b3dSmrg# define FP_N_IGD_DIV_MASK			0x00ff0000
1245428d7b3dSmrg# define FP_N_DIV_SHIFT				16
1246428d7b3dSmrg# define FP_M1_DIV_MASK				0x00003f00
1247428d7b3dSmrg# define FP_M1_DIV_SHIFT			8
1248428d7b3dSmrg# define FP_M2_DIV_MASK				0x0000003f
1249428d7b3dSmrg# define FP_M2_IGD_DIV_MASK			0x000000ff
1250428d7b3dSmrg# define FP_M2_DIV_SHIFT			0
1251428d7b3dSmrg
1252428d7b3dSmrg#define PORT_HOTPLUG_EN		0x61110
1253428d7b3dSmrg# define HDMIB_HOTPLUG_INT_EN			(1 << 29)
1254428d7b3dSmrg# define HDMIC_HOTPLUG_INT_EN			(1 << 28)
1255428d7b3dSmrg# define HDMID_HOTPLUG_INT_EN			(1 << 27)
1256428d7b3dSmrg# define SDVOB_HOTPLUG_INT_EN			(1 << 26)
1257428d7b3dSmrg# define SDVOC_HOTPLUG_INT_EN			(1 << 25)
1258428d7b3dSmrg# define TV_HOTPLUG_INT_EN			(1 << 18)
1259428d7b3dSmrg# define CRT_HOTPLUG_INT_EN			(1 << 9)
1260428d7b3dSmrg# define CRT_HOTPLUG_ACTIVATION_PERIOD_32	(0 << 8)
1261428d7b3dSmrg/* must use period 64 on GM45 according to docs */
1262428d7b3dSmrg# define CRT_HOTPLUG_ACTIVATION_PERIOD_64	(1 << 8)
1263428d7b3dSmrg# define CRT_HOTPLUG_DAC_ON_TIME_2M		(0 << 7)
1264428d7b3dSmrg# define CRT_HOTPLUG_DAC_ON_TIME_4M		(1 << 7)
1265428d7b3dSmrg# define CRT_HOTPLUG_VOLTAGE_COMPARE_40		(0 << 5)
1266428d7b3dSmrg# define CRT_HOTPLUG_VOLTAGE_COMPARE_50		(1 << 5)
1267428d7b3dSmrg# define CRT_HOTPLUG_VOLTAGE_COMPARE_60		(2 << 5)
1268428d7b3dSmrg# define CRT_HOTPLUG_VOLTAGE_COMPARE_70		(3 << 5)
1269428d7b3dSmrg# define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK	(3 << 5)
1270428d7b3dSmrg# define CRT_HOTPLUG_DETECT_DELAY_1G		(0 << 4)
1271428d7b3dSmrg# define CRT_HOTPLUG_DETECT_DELAY_2G		(1 << 4)
1272428d7b3dSmrg# define CRT_HOTPLUG_FORCE_DETECT		(1 << 3)
1273428d7b3dSmrg# define CRT_HOTPLUG_DETECT_VOLTAGE_325MV	(0 << 2)
1274428d7b3dSmrg# define CRT_HOTPLUG_DETECT_VOLTAGE_475MV	(1 << 2)
1275428d7b3dSmrg# define CRT_HOTPLUG_MASK			(0x3fc)	/* Bits 9-2 */
1276428d7b3dSmrg# define CRT_FORCE_HOTPLUG_MASK                 0xfffffe1f
1277428d7b3dSmrg
1278428d7b3dSmrg#define PORT_HOTPLUG_STAT	0x61114
1279428d7b3dSmrg# define HDMIB_HOTPLUG_INT_STATUS		(1 << 29)
1280428d7b3dSmrg# define HDMIC_HOTPLUG_INT_STATUS		(1 << 28)
1281428d7b3dSmrg# define HDMID_HOTPLUG_INT_STATUS		(1 << 27)
1282428d7b3dSmrg# define CRT_HOTPLUG_INT_STATUS			(1 << 11)
1283428d7b3dSmrg# define TV_HOTPLUG_INT_STATUS			(1 << 10)
1284428d7b3dSmrg# define CRT_HOTPLUG_MONITOR_MASK		(3 << 8)
1285428d7b3dSmrg# define CRT_HOTPLUG_MONITOR_COLOR		(3 << 8)
1286428d7b3dSmrg# define CRT_HOTPLUG_MONITOR_MONO		(2 << 8)
1287428d7b3dSmrg# define CRT_HOTPLUG_MONITOR_NONE		(0 << 8)
1288428d7b3dSmrg# define SDVOC_HOTPLUG_INT_STATUS		(1 << 7)
1289428d7b3dSmrg# define SDVOB_HOTPLUG_INT_STATUS		(1 << 6)
1290428d7b3dSmrg
1291428d7b3dSmrg#define SDVOB			0x61140
1292428d7b3dSmrg#define SDVOC			0x61160
1293428d7b3dSmrg#define SDVO_ENABLE				(1 << 31)
1294428d7b3dSmrg#define SDVO_PIPE_B_SELECT			(1 << 30)
1295428d7b3dSmrg#define SDVO_STALL_SELECT			(1 << 29)
1296428d7b3dSmrg#define SDVO_INTERRUPT_ENABLE			(1 << 26)
1297428d7b3dSmrg/**
1298428d7b3dSmrg * 915G/GM SDVO pixel multiplier.
1299428d7b3dSmrg *
1300428d7b3dSmrg * Programmed value is multiplier - 1, up to 5x.
1301428d7b3dSmrg *
1302428d7b3dSmrg * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1303428d7b3dSmrg */
1304428d7b3dSmrg#define SDVO_PORT_MULTIPLY_MASK			(7 << 23)
1305428d7b3dSmrg#define SDVO_PORT_MULTIPLY_SHIFT		23
1306428d7b3dSmrg#define SDVO_PHASE_SELECT_MASK			(15 << 19)
1307428d7b3dSmrg#define SDVO_PHASE_SELECT_DEFAULT		(6 << 19)
1308428d7b3dSmrg#define SDVO_CLOCK_OUTPUT_INVERT		(1 << 18)
1309428d7b3dSmrg#define SDVOC_GANG_MODE				(1 << 16)
1310428d7b3dSmrg#define SDVO_ENCODING_SDVO			(0x0 << 10)
1311428d7b3dSmrg#define SDVO_ENCODING_HDMI			(0x2 << 10)
1312428d7b3dSmrg/** Requird for HDMI operation */
1313428d7b3dSmrg#define SDVO_NULL_PACKETS_DURING_VSYNC		(1 << 9)
1314428d7b3dSmrg#define SDVO_COLOR_NOT_FULL_RANGE		(1 << 8)
1315428d7b3dSmrg#define SDVO_BORDER_ENABLE			(1 << 7)
1316428d7b3dSmrg#define SDVO_AUDIO_ENABLE			(1 << 6)
1317428d7b3dSmrg/** New with 965, default is to be set */
1318428d7b3dSmrg#define SDVO_VSYNC_ACTIVE_HIGH			(1 << 4)
1319428d7b3dSmrg/** New with 965, default is to be set */
1320428d7b3dSmrg#define SDVO_HSYNC_ACTIVE_HIGH			(1 << 3)
1321428d7b3dSmrg/** 915/945 only, read-only bit */
1322428d7b3dSmrg#define SDVOB_PCIE_CONCURRENCY			(1 << 3)
1323428d7b3dSmrg#define SDVO_DETECTED				(1 << 2)
1324428d7b3dSmrg/* Bits to be preserved when writing */
1325428d7b3dSmrg#define SDVOB_PRESERVE_MASK			((1 << 17) | (1 << 16) | (1 << 14))
1326428d7b3dSmrg#define SDVOC_PRESERVE_MASK			(1 << 17)
1327428d7b3dSmrg
1328428d7b3dSmrg#define UDIB_SVB_SHB_CODES    		0x61144
1329428d7b3dSmrg#define UDIB_SHA_BLANK_CODES		0x61148
1330428d7b3dSmrg#define UDIB_START_END_FILL_CODES	0x6114c
1331428d7b3dSmrg
1332428d7b3dSmrg
1333428d7b3dSmrg#define SDVOUDI				0x61150
1334428d7b3dSmrg
1335428d7b3dSmrg#define I830_HTOTAL_MASK 	0xfff0000
1336428d7b3dSmrg#define I830_HACTIVE_MASK	0x7ff
1337428d7b3dSmrg
1338428d7b3dSmrg#define I830_HBLANKEND_MASK	0xfff0000
1339428d7b3dSmrg#define I830_HBLANKSTART_MASK    0xfff
1340428d7b3dSmrg
1341428d7b3dSmrg#define I830_HSYNCEND_MASK	0xfff0000
1342428d7b3dSmrg#define I830_HSYNCSTART_MASK    0xfff
1343428d7b3dSmrg
1344428d7b3dSmrg#define I830_VTOTAL_MASK 	0xfff0000
1345428d7b3dSmrg#define I830_VACTIVE_MASK	0x7ff
1346428d7b3dSmrg
1347428d7b3dSmrg#define I830_VBLANKEND_MASK	0xfff0000
1348428d7b3dSmrg#define I830_VBLANKSTART_MASK    0xfff
1349428d7b3dSmrg
1350428d7b3dSmrg#define I830_VSYNCEND_MASK	0xfff0000
1351428d7b3dSmrg#define I830_VSYNCSTART_MASK    0xfff
1352428d7b3dSmrg
1353428d7b3dSmrg#define I830_PIPEA_HORZ_MASK	0x7ff0000
1354428d7b3dSmrg#define I830_PIPEA_VERT_MASK	0x7ff
1355428d7b3dSmrg
1356428d7b3dSmrg#define ADPA			0x61100
1357428d7b3dSmrg#define ADPA_DAC_ENABLE 	(1<<31)
1358428d7b3dSmrg#define ADPA_DAC_DISABLE	0
1359428d7b3dSmrg#define ADPA_PIPE_SELECT_MASK	(1<<30)
1360428d7b3dSmrg#define ADPA_PIPE_A_SELECT	0
1361428d7b3dSmrg#define ADPA_PIPE_B_SELECT	(1<<30)
1362428d7b3dSmrg#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1363428d7b3dSmrg#define ADPA_SETS_HVPOLARITY	0
1364428d7b3dSmrg#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1365428d7b3dSmrg#define ADPA_VSYNC_CNTL_ENABLE	0
1366428d7b3dSmrg#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1367428d7b3dSmrg#define ADPA_HSYNC_CNTL_ENABLE	0
1368428d7b3dSmrg#define ADPA_VSYNC_ACTIVE_HIGH	(1<<4)
1369428d7b3dSmrg#define ADPA_VSYNC_ACTIVE_LOW	0
1370428d7b3dSmrg#define ADPA_HSYNC_ACTIVE_HIGH	(1<<3)
1371428d7b3dSmrg#define ADPA_HSYNC_ACTIVE_LOW	0
1372428d7b3dSmrg
1373428d7b3dSmrg
1374428d7b3dSmrg#define DVOA			0x61120
1375428d7b3dSmrg#define DVOB			0x61140
1376428d7b3dSmrg#define DVOC			0x61160
1377428d7b3dSmrg#define DVO_ENABLE			(1 << 31)
1378428d7b3dSmrg#define DVO_PIPE_B_SELECT		(1 << 30)
1379428d7b3dSmrg#define DVO_PIPE_STALL_UNUSED		(0 << 28)
1380428d7b3dSmrg#define DVO_PIPE_STALL			(1 << 28)
1381428d7b3dSmrg#define DVO_PIPE_STALL_TV		(2 << 28)
1382428d7b3dSmrg#define DVO_PIPE_STALL_MASK		(3 << 28)
1383428d7b3dSmrg#define DVO_USE_VGA_SYNC		(1 << 15)
1384428d7b3dSmrg#define DVO_DATA_ORDER_I740		(0 << 14)
1385428d7b3dSmrg#define DVO_DATA_ORDER_FP		(1 << 14)
1386428d7b3dSmrg#define DVO_VSYNC_DISABLE		(1 << 11)
1387428d7b3dSmrg#define DVO_HSYNC_DISABLE		(1 << 10)
1388428d7b3dSmrg#define DVO_VSYNC_TRISTATE		(1 << 9)
1389428d7b3dSmrg#define DVO_HSYNC_TRISTATE		(1 << 8)
1390428d7b3dSmrg#define DVO_BORDER_ENABLE		(1 << 7)
1391428d7b3dSmrg#define DVO_DATA_ORDER_GBRG		(1 << 6)
1392428d7b3dSmrg#define DVO_DATA_ORDER_RGGB		(0 << 6)
1393428d7b3dSmrg#define DVO_DATA_ORDER_GBRG_ERRATA	(0 << 6)
1394428d7b3dSmrg#define DVO_DATA_ORDER_RGGB_ERRATA	(1 << 6)
1395428d7b3dSmrg#define DVO_VSYNC_ACTIVE_HIGH		(1 << 4)
1396428d7b3dSmrg#define DVO_HSYNC_ACTIVE_HIGH		(1 << 3)
1397428d7b3dSmrg#define DVO_BLANK_ACTIVE_HIGH		(1 << 2)
1398428d7b3dSmrg#define DVO_OUTPUT_CSTATE_PIXELS	(1 << 1)	/* SDG only */
1399428d7b3dSmrg#define DVO_OUTPUT_SOURCE_SIZE_PIXELS	(1 << 0)	/* SDG only */
1400428d7b3dSmrg#define DVO_PRESERVE_MASK	(0x7<<24)
1401428d7b3dSmrg
1402428d7b3dSmrg#define DVOA_SRCDIM		0x61124
1403428d7b3dSmrg#define DVOB_SRCDIM		0x61144
1404428d7b3dSmrg#define DVOC_SRCDIM		0x61164
1405428d7b3dSmrg#define DVO_SRCDIM_HORIZONTAL_SHIFT	12
1406428d7b3dSmrg#define DVO_SRCDIM_VERTICAL_SHIFT	0
1407428d7b3dSmrg
1408428d7b3dSmrg/** @defgroup LVDS
1409428d7b3dSmrg * @{
1410428d7b3dSmrg */
1411428d7b3dSmrg/**
1412428d7b3dSmrg * This register controls the LVDS output enable, pipe selection, and data
1413428d7b3dSmrg * format selection.
1414428d7b3dSmrg *
1415428d7b3dSmrg * All of the clock/data pairs are force powered down by power sequencing.
1416428d7b3dSmrg */
1417428d7b3dSmrg#define LVDS			0x61180
1418428d7b3dSmrg/**
1419428d7b3dSmrg * Enables the LVDS port.  This bit must be set before DPLLs are enabled, as
1420428d7b3dSmrg * the DPLL semantics change when the LVDS is assigned to that pipe.
1421428d7b3dSmrg */
1422428d7b3dSmrg# define LVDS_PORT_EN			(1 << 31)
1423428d7b3dSmrg/** Selects pipe B for LVDS data.  Must be set on pre-965. */
1424428d7b3dSmrg# define LVDS_PIPEB_SELECT		(1 << 30)
1425428d7b3dSmrg
1426428d7b3dSmrg/* on 965, dithering is enabled in this register, not PFIT_CONTROL */
1427428d7b3dSmrg# define LVDS_DITHER_ENABLE		(1 << 25)
1428428d7b3dSmrg
1429428d7b3dSmrg/*
1430428d7b3dSmrg * Selects between .0 and .1 formats:
1431428d7b3dSmrg *
1432428d7b3dSmrg * 0 = 1x18.0, 2x18.0, 1x24.0 or 2x24.0
1433428d7b3dSmrg * 1 = 1x24.1 or 2x24.1
1434428d7b3dSmrg */
1435428d7b3dSmrg# define LVDS_DATA_FORMAT_DOT_ONE	(1 << 24)
1436428d7b3dSmrg
1437428d7b3dSmrg/* Using LE instead of HS on second channel control signal */
1438428d7b3dSmrg# define LVDS_LE_CONTROL_ENABLE		(1 << 23)
1439428d7b3dSmrg
1440428d7b3dSmrg/* Using LF instead of VS on second channel control signal */
1441428d7b3dSmrg# define LVDS_LF_CONTROL_ENABLE		(1 << 22)
1442428d7b3dSmrg
1443428d7b3dSmrg/* invert vsync signal polarity */
1444428d7b3dSmrg# define LVDS_VSYNC_POLARITY_INVERT	(1 << 21)
1445428d7b3dSmrg
1446428d7b3dSmrg/* invert hsync signal polarity */
1447428d7b3dSmrg# define LVDS_HSYNC_POLARITY_INVERT	(1 << 20)
1448428d7b3dSmrg
1449428d7b3dSmrg/* invert display enable signal polarity */
1450428d7b3dSmrg# define LVDS_DE_POLARITY_INVERT	(1 << 19)
1451428d7b3dSmrg
1452428d7b3dSmrg/*
1453428d7b3dSmrg * Control signals for second channel, ignored in single channel modes
1454428d7b3dSmrg */
1455428d7b3dSmrg
1456428d7b3dSmrg/* send DE, HS, VS on second channel */
1457428d7b3dSmrg# define LVDS_SECOND_CHANNEL_DE_HS_VS	(0 << 17)
1458428d7b3dSmrg
1459428d7b3dSmrg# define LVDS_SECOND_CHANNEL_RESERVED	(1 << 17)
1460428d7b3dSmrg
1461428d7b3dSmrg/* Send zeros instead of DE, HS, VS on second channel */
1462428d7b3dSmrg# define LVDS_SECOND_CHANNEL_ZEROS	(2 << 17)
1463428d7b3dSmrg
1464428d7b3dSmrg/* Set DE=0, HS=LE, VS=LF on second channel */
1465428d7b3dSmrg# define LVDS_SECOND_CHANNEL_HS_VS	(3 << 17)
1466428d7b3dSmrg
1467428d7b3dSmrg/*
1468428d7b3dSmrg * Send duplicate data for channel reserved bits, otherwise send zeros
1469428d7b3dSmrg */
1470428d7b3dSmrg# define LVDS_CHANNEL_DUP_RESERVED	(1 << 16)
1471428d7b3dSmrg
1472428d7b3dSmrg/*
1473428d7b3dSmrg * Enable border for unscaled (or aspect-scaled) display
1474428d7b3dSmrg */
1475428d7b3dSmrg# define LVDS_BORDER_ENABLE		(1 << 15)
1476428d7b3dSmrg
1477428d7b3dSmrg/*
1478428d7b3dSmrg * Tri-state the LVDS buffers when powered down, otherwise
1479428d7b3dSmrg * they are set to 0V
1480428d7b3dSmrg */
1481428d7b3dSmrg# define LVDS_POWER_DOWN_TRI_STATE	(1 << 10)
1482428d7b3dSmrg
1483428d7b3dSmrg/**
1484428d7b3dSmrg * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1485428d7b3dSmrg * pixel.
1486428d7b3dSmrg */
1487428d7b3dSmrg# define LVDS_A0A2_CLKA_POWER_MASK	(3 << 8)
1488428d7b3dSmrg# define LVDS_A0A2_CLKA_POWER_DOWN	(0 << 8)
1489428d7b3dSmrg# define LVDS_A0A2_CLKA_POWER_UP	(3 << 8)
1490428d7b3dSmrg/**
1491428d7b3dSmrg * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1492428d7b3dSmrg * mode.  Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1493428d7b3dSmrg * on.
1494428d7b3dSmrg */
1495428d7b3dSmrg# define LVDS_A3_POWER_MASK		(3 << 6)
1496428d7b3dSmrg# define LVDS_A3_POWER_DOWN		(0 << 6)
1497428d7b3dSmrg# define LVDS_A3_POWER_UP		(3 << 6)
1498428d7b3dSmrg/**
1499428d7b3dSmrg * Controls the CLKB pair.  This should only be set when LVDS_B0B3_POWER_UP
1500428d7b3dSmrg * is set.
1501428d7b3dSmrg */
1502428d7b3dSmrg# define LVDS_CLKB_POWER_MASK		(3 << 4)
1503428d7b3dSmrg# define LVDS_CLKB_POWER_DOWN		(0 << 4)
1504428d7b3dSmrg# define LVDS_CLKB_POWER_UP		(3 << 4)
1505428d7b3dSmrg
1506428d7b3dSmrg/**
1507428d7b3dSmrg * Controls the B0-B3 data pairs.  This must be set to match the DPLL p2
1508428d7b3dSmrg * setting for whether we are in dual-channel mode.  The B3 pair will
1509428d7b3dSmrg * additionally only be powered up when LVDS_A3_POWER_UP is set.
1510428d7b3dSmrg */
1511428d7b3dSmrg# define LVDS_B0B3_POWER_MASK		(3 << 2)
1512428d7b3dSmrg# define LVDS_B0B3_POWER_DOWN		(0 << 2)
1513428d7b3dSmrg# define LVDS_B0B3_POWER_UP		(3 << 2)
1514428d7b3dSmrg
1515428d7b3dSmrg/** @} */
1516428d7b3dSmrg
1517428d7b3dSmrg#define DP_B			0x64100
1518428d7b3dSmrg#define DPB_AUX_CH_CTL		0x64110
1519428d7b3dSmrg#define DPB_AUX_CH_DATA1	0x64114
1520428d7b3dSmrg#define DPB_AUX_CH_DATA2	0x64118
1521428d7b3dSmrg#define DPB_AUX_CH_DATA3	0x6411c
1522428d7b3dSmrg#define DPB_AUX_CH_DATA4	0x64120
1523428d7b3dSmrg#define DPB_AUX_CH_DATA5	0x64124
1524428d7b3dSmrg
1525428d7b3dSmrg#define DP_C			0x64200
1526428d7b3dSmrg#define DPC_AUX_CH_CTL		0x64210
1527428d7b3dSmrg#define DPC_AUX_CH_DATA1	0x64214
1528428d7b3dSmrg#define DPC_AUX_CH_DATA2	0x64218
1529428d7b3dSmrg#define DPC_AUX_CH_DATA3	0x6421c
1530428d7b3dSmrg#define DPC_AUX_CH_DATA4	0x64220
1531428d7b3dSmrg#define DPC_AUX_CH_DATA5	0x64224
1532428d7b3dSmrg
1533428d7b3dSmrg#define DP_D			0x64300
1534428d7b3dSmrg#define DPD_AUX_CH_CTL		0x64310
1535428d7b3dSmrg#define DPD_AUX_CH_DATA1	0x64314
1536428d7b3dSmrg#define DPD_AUX_CH_DATA2	0x64318
1537428d7b3dSmrg#define DPD_AUX_CH_DATA3	0x6431c
1538428d7b3dSmrg#define DPD_AUX_CH_DATA4	0x64320
1539428d7b3dSmrg#define DPD_AUX_CH_DATA5	0x64324
1540428d7b3dSmrg
1541428d7b3dSmrg/*
1542428d7b3dSmrg * Two channel clock control. Turn this on if you need clkb for two channel mode
1543428d7b3dSmrg * Overridden by global LVDS power sequencing
1544428d7b3dSmrg */
1545428d7b3dSmrg
1546428d7b3dSmrg/* clkb off */
1547428d7b3dSmrg# define LVDS_CLKB_POWER_DOWN		(0 << 4)
1548428d7b3dSmrg
1549428d7b3dSmrg/* powered up, but clkb forced to 0 */
1550428d7b3dSmrg# define LVDS_CLKB_POWER_PARTIAL	(1 << 4)
1551428d7b3dSmrg
1552428d7b3dSmrg/* clock B running */
1553428d7b3dSmrg# define LVDS_CLKB_POWER_UP		(3 << 4)
1554428d7b3dSmrg
1555428d7b3dSmrg/*
1556428d7b3dSmrg * Two channel mode B0-B2 control. Sets state when power is on.
1557428d7b3dSmrg * Set to POWER_DOWN in single channel mode, other settings enable
1558428d7b3dSmrg * two channel mode. The CLKB power control controls whether that clock
1559428d7b3dSmrg * is enabled during two channel mode.
1560428d7b3dSmrg *
1561428d7b3dSmrg */
1562428d7b3dSmrg/* Everything is off, including B3 and CLKB */
1563428d7b3dSmrg# define LVDS_B_POWER_DOWN		(0 << 2)
1564428d7b3dSmrg
1565428d7b3dSmrg/* B0, B1, B2 and data lines forced to 0. timing is active */
1566428d7b3dSmrg# define LVDS_B_POWER_PARTIAL		(1 << 2)
1567428d7b3dSmrg
1568428d7b3dSmrg/* data lines active (both timing and colour) */
1569428d7b3dSmrg# define LVDS_B_POWER_UP		(3 << 2)
1570428d7b3dSmrg
1571428d7b3dSmrg/** @defgroup TV_CTL
1572428d7b3dSmrg * @{
1573428d7b3dSmrg */
1574428d7b3dSmrg#define TV_CTL			0x68000
1575428d7b3dSmrg/** Enables the TV encoder */
1576428d7b3dSmrg# define TV_ENC_ENABLE			(1 << 31)
1577428d7b3dSmrg/** Sources the TV encoder input from pipe B instead of A. */
1578428d7b3dSmrg# define TV_ENC_PIPEB_SELECT		(1 << 30)
1579428d7b3dSmrg/** Outputs composite video (DAC A only) */
1580428d7b3dSmrg# define TV_ENC_OUTPUT_COMPOSITE	(0 << 28)
1581428d7b3dSmrg/** Outputs SVideo video (DAC B/C) */
1582428d7b3dSmrg# define TV_ENC_OUTPUT_SVIDEO		(1 << 28)
1583428d7b3dSmrg/** Outputs Component video (DAC A/B/C) */
1584428d7b3dSmrg# define TV_ENC_OUTPUT_COMPONENT	(2 << 28)
1585428d7b3dSmrg/** Outputs Composite and SVideo (DAC A/B/C) */
1586428d7b3dSmrg# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE	(3 << 28)
1587428d7b3dSmrg# define TV_TRILEVEL_SYNC		(1 << 21)
1588428d7b3dSmrg/** Enables slow sync generation (945GM only) */
1589428d7b3dSmrg# define TV_SLOW_SYNC			(1 << 20)
1590428d7b3dSmrg/** Selects 4x oversampling for 480i and 576p */
1591428d7b3dSmrg# define TV_OVERSAMPLE_4X		(0 << 18)
1592428d7b3dSmrg/** Selects 2x oversampling for 720p and 1080i */
1593428d7b3dSmrg# define TV_OVERSAMPLE_2X		(1 << 18)
1594428d7b3dSmrg/** Selects no oversampling for 1080p */
1595428d7b3dSmrg# define TV_OVERSAMPLE_NONE		(2 << 18)
1596428d7b3dSmrg/** Selects 8x oversampling */
1597428d7b3dSmrg# define TV_OVERSAMPLE_8X		(3 << 18)
1598428d7b3dSmrg/** Selects progressive mode rather than interlaced */
1599428d7b3dSmrg# define TV_PROGRESSIVE			(1 << 17)
1600428d7b3dSmrg/** Sets the colorburst to PAL mode.  Required for non-M PAL modes. */
1601428d7b3dSmrg# define TV_PAL_BURST			(1 << 16)
1602428d7b3dSmrg/** Field for setting delay of Y compared to C */
1603428d7b3dSmrg# define TV_YC_SKEW_MASK		(7 << 12)
1604428d7b3dSmrg/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1605428d7b3dSmrg# define TV_ENC_SDP_FIX			(1 << 11)
1606428d7b3dSmrg/**
1607428d7b3dSmrg * Enables a fix for the 915GM only.
1608428d7b3dSmrg *
1609428d7b3dSmrg * Not sure what it does.
1610428d7b3dSmrg */
1611428d7b3dSmrg# define TV_ENC_C0_FIX			(1 << 10)
1612428d7b3dSmrg/** Bits that must be preserved by software */
1613428d7b3dSmrg# define TV_CTL_SAVE			((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
1614428d7b3dSmrg# define TV_FUSE_STATE_MASK		(3 << 4)
1615428d7b3dSmrg/** Read-only state that reports all features enabled */
1616428d7b3dSmrg# define TV_FUSE_STATE_ENABLED		(0 << 4)
1617428d7b3dSmrg/** Read-only state that reports that Macrovision is disabled in hardware*/
1618428d7b3dSmrg# define TV_FUSE_STATE_NO_MACROVISION	(1 << 4)
1619428d7b3dSmrg/** Read-only state that reports that TV-out is disabled in hardware. */
1620428d7b3dSmrg# define TV_FUSE_STATE_DISABLED		(2 << 4)
1621428d7b3dSmrg/** Normal operation */
1622428d7b3dSmrg# define TV_TEST_MODE_NORMAL		(0 << 0)
1623428d7b3dSmrg/** Encoder test pattern 1 - combo pattern */
1624428d7b3dSmrg# define TV_TEST_MODE_PATTERN_1		(1 << 0)
1625428d7b3dSmrg/** Encoder test pattern 2 - full screen vertical 75% color bars */
1626428d7b3dSmrg# define TV_TEST_MODE_PATTERN_2		(2 << 0)
1627428d7b3dSmrg/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1628428d7b3dSmrg# define TV_TEST_MODE_PATTERN_3		(3 << 0)
1629428d7b3dSmrg/** Encoder test pattern 4 - random noise */
1630428d7b3dSmrg# define TV_TEST_MODE_PATTERN_4		(4 << 0)
1631428d7b3dSmrg/** Encoder test pattern 5 - linear color ramps */
1632428d7b3dSmrg# define TV_TEST_MODE_PATTERN_5		(5 << 0)
1633428d7b3dSmrg/**
1634428d7b3dSmrg * This test mode forces the DACs to 50% of full output.
1635428d7b3dSmrg *
1636428d7b3dSmrg * This is used for load detection in combination with TVDAC_SENSE_MASK
1637428d7b3dSmrg */
1638428d7b3dSmrg# define TV_TEST_MODE_MONITOR_DETECT	(7 << 0)
1639428d7b3dSmrg# define TV_TEST_MODE_MASK		(7 << 0)
1640428d7b3dSmrg/** @} */
1641428d7b3dSmrg
1642428d7b3dSmrg/** @defgroup TV_DAC
1643428d7b3dSmrg * @{
1644428d7b3dSmrg */
1645428d7b3dSmrg#define TV_DAC			0x68004
1646428d7b3dSmrg/**
1647428d7b3dSmrg * Reports that DAC state change logic has reported change (RO).
1648428d7b3dSmrg *
1649428d7b3dSmrg * This gets cleared when TV_DAC_STATE_EN is cleared
1650428d7b3dSmrg*/
1651428d7b3dSmrg# define TVDAC_STATE_CHG		(1 << 31)
1652428d7b3dSmrg# define TVDAC_SENSE_MASK		(7 << 28)
1653428d7b3dSmrg/** Reports that DAC A voltage is above the detect threshold */
1654428d7b3dSmrg# define TVDAC_A_SENSE			(1 << 30)
1655428d7b3dSmrg/** Reports that DAC B voltage is above the detect threshold */
1656428d7b3dSmrg# define TVDAC_B_SENSE			(1 << 29)
1657428d7b3dSmrg/** Reports that DAC C voltage is above the detect threshold */
1658428d7b3dSmrg# define TVDAC_C_SENSE			(1 << 28)
1659428d7b3dSmrg/**
1660428d7b3dSmrg * Enables DAC state detection logic, for load-based TV detection.
1661428d7b3dSmrg *
1662428d7b3dSmrg * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1663428d7b3dSmrg * to off, for load detection to work.
1664428d7b3dSmrg */
1665428d7b3dSmrg# define TVDAC_STATE_CHG_EN		(1 << 27)
1666428d7b3dSmrg/** Sets the DAC A sense value to high */
1667428d7b3dSmrg# define TVDAC_A_SENSE_CTL		(1 << 26)
1668428d7b3dSmrg/** Sets the DAC B sense value to high */
1669428d7b3dSmrg# define TVDAC_B_SENSE_CTL		(1 << 25)
1670428d7b3dSmrg/** Sets the DAC C sense value to high */
1671428d7b3dSmrg# define TVDAC_C_SENSE_CTL		(1 << 24)
1672428d7b3dSmrg/** Overrides the ENC_ENABLE and DAC voltage levels */
1673428d7b3dSmrg# define DAC_CTL_OVERRIDE		(1 << 7)
1674428d7b3dSmrg/** Sets the slew rate.  Must be preserved in software */
1675428d7b3dSmrg# define ENC_TVDAC_SLEW_FAST		(1 << 6)
1676428d7b3dSmrg# define DAC_A_1_3_V			(0 << 4)
1677428d7b3dSmrg# define DAC_A_1_1_V			(1 << 4)
1678428d7b3dSmrg# define DAC_A_0_7_V			(2 << 4)
1679428d7b3dSmrg# define DAC_A_MASK			(3 << 4)
1680428d7b3dSmrg# define DAC_B_1_3_V			(0 << 2)
1681428d7b3dSmrg# define DAC_B_1_1_V			(1 << 2)
1682428d7b3dSmrg# define DAC_B_0_7_V			(2 << 2)
1683428d7b3dSmrg# define DAC_B_MASK			(3 << 2)
1684428d7b3dSmrg# define DAC_C_1_3_V			(0 << 0)
1685428d7b3dSmrg# define DAC_C_1_1_V			(1 << 0)
1686428d7b3dSmrg# define DAC_C_0_7_V			(2 << 0)
1687428d7b3dSmrg# define DAC_C_MASK			(3 << 0)
1688428d7b3dSmrg/** @} */
1689428d7b3dSmrg
1690428d7b3dSmrg/**
1691428d7b3dSmrg * CSC coefficients are stored in a floating point format with 9 bits of
1692428d7b3dSmrg * mantissa and 2 or 3 bits of exponent.  The exponent is represented as 2**-n,
1693428d7b3dSmrg * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1694428d7b3dSmrg * -1 (0x3) being the only legal negative value.
1695428d7b3dSmrg */
1696428d7b3dSmrg#define TV_CSC_Y		0x68010
1697428d7b3dSmrg# define TV_RY_MASK			0x07ff0000
1698428d7b3dSmrg# define TV_RY_SHIFT			16
1699428d7b3dSmrg# define TV_GY_MASK			0x00000fff
1700428d7b3dSmrg# define TV_GY_SHIFT			0
1701428d7b3dSmrg
1702428d7b3dSmrg#define TV_CSC_Y2		0x68014
1703428d7b3dSmrg# define TV_BY_MASK			0x07ff0000
1704428d7b3dSmrg# define TV_BY_SHIFT			16
1705428d7b3dSmrg/**
1706428d7b3dSmrg * Y attenuation for component video.
1707428d7b3dSmrg *
1708428d7b3dSmrg * Stored in 1.9 fixed point.
1709428d7b3dSmrg */
1710428d7b3dSmrg# define TV_AY_MASK			0x000003ff
1711428d7b3dSmrg# define TV_AY_SHIFT			0
1712428d7b3dSmrg
1713428d7b3dSmrg#define TV_CSC_U		0x68018
1714428d7b3dSmrg# define TV_RU_MASK			0x07ff0000
1715428d7b3dSmrg# define TV_RU_SHIFT			16
1716428d7b3dSmrg# define TV_GU_MASK			0x000007ff
1717428d7b3dSmrg# define TV_GU_SHIFT			0
1718428d7b3dSmrg
1719428d7b3dSmrg#define TV_CSC_U2		0x6801c
1720428d7b3dSmrg# define TV_BU_MASK			0x07ff0000
1721428d7b3dSmrg# define TV_BU_SHIFT			16
1722428d7b3dSmrg/**
1723428d7b3dSmrg * U attenuation for component video.
1724428d7b3dSmrg *
1725428d7b3dSmrg * Stored in 1.9 fixed point.
1726428d7b3dSmrg */
1727428d7b3dSmrg# define TV_AU_MASK			0x000003ff
1728428d7b3dSmrg# define TV_AU_SHIFT			0
1729428d7b3dSmrg
1730428d7b3dSmrg#define TV_CSC_V		0x68020
1731428d7b3dSmrg# define TV_RV_MASK			0x0fff0000
1732428d7b3dSmrg# define TV_RV_SHIFT			16
1733428d7b3dSmrg# define TV_GV_MASK			0x000007ff
1734428d7b3dSmrg# define TV_GV_SHIFT			0
1735428d7b3dSmrg
1736428d7b3dSmrg#define TV_CSC_V2		0x68024
1737428d7b3dSmrg# define TV_BV_MASK			0x07ff0000
1738428d7b3dSmrg# define TV_BV_SHIFT			16
1739428d7b3dSmrg/**
1740428d7b3dSmrg * V attenuation for component video.
1741428d7b3dSmrg *
1742428d7b3dSmrg * Stored in 1.9 fixed point.
1743428d7b3dSmrg */
1744428d7b3dSmrg# define TV_AV_MASK			0x000007ff
1745428d7b3dSmrg# define TV_AV_SHIFT			0
1746428d7b3dSmrg
1747428d7b3dSmrg/** @defgroup TV_CSC_KNOBS
1748428d7b3dSmrg * @{
1749428d7b3dSmrg */
1750428d7b3dSmrg#define TV_CLR_KNOBS		0x68028
1751428d7b3dSmrg/** 2s-complement brightness adjustment */
1752428d7b3dSmrg# define TV_BRIGHTNESS_MASK		0xff000000
1753428d7b3dSmrg# define TV_BRIGHTNESS_SHIFT		24
1754428d7b3dSmrg/** Contrast adjustment, as a 2.6 unsigned floating point number */
1755428d7b3dSmrg# define TV_CONTRAST_MASK		0x00ff0000
1756428d7b3dSmrg# define TV_CONTRAST_SHIFT		16
1757428d7b3dSmrg/** Saturation adjustment, as a 2.6 unsigned floating point number */
1758428d7b3dSmrg# define TV_SATURATION_MASK		0x0000ff00
1759428d7b3dSmrg# define TV_SATURATION_SHIFT		8
1760428d7b3dSmrg/** Hue adjustment, as an integer phase angle in degrees */
1761428d7b3dSmrg# define TV_HUE_MASK			0x000000ff
1762428d7b3dSmrg# define TV_HUE_SHIFT			0
1763428d7b3dSmrg/** @} */
1764428d7b3dSmrg
1765428d7b3dSmrg/** @defgroup TV_CLR_LEVEL
1766428d7b3dSmrg * @{
1767428d7b3dSmrg */
1768428d7b3dSmrg#define TV_CLR_LEVEL		0x6802c
1769428d7b3dSmrg/** Controls the DAC level for black */
1770428d7b3dSmrg# define TV_BLACK_LEVEL_MASK		0x01ff0000
1771428d7b3dSmrg# define TV_BLACK_LEVEL_SHIFT		16
1772428d7b3dSmrg/** Controls the DAC level for blanking */
1773428d7b3dSmrg# define TV_BLANK_LEVEL_MASK		0x000001ff
1774428d7b3dSmrg# define TV_BLANK_LEVEL_SHIFT		0
1775428d7b3dSmrg/* @} */
1776428d7b3dSmrg
1777428d7b3dSmrg/** @defgroup TV_H_CTL_1
1778428d7b3dSmrg * @{
1779428d7b3dSmrg */
1780428d7b3dSmrg#define TV_H_CTL_1		0x68030
1781428d7b3dSmrg/** Number of pixels in the hsync. */
1782428d7b3dSmrg# define TV_HSYNC_END_MASK		0x1fff0000
1783428d7b3dSmrg# define TV_HSYNC_END_SHIFT		16
1784428d7b3dSmrg/** Total number of pixels minus one in the line (display and blanking). */
1785428d7b3dSmrg# define TV_HTOTAL_MASK			0x00001fff
1786428d7b3dSmrg# define TV_HTOTAL_SHIFT		0
1787428d7b3dSmrg/** @} */
1788428d7b3dSmrg
1789428d7b3dSmrg/** @defgroup TV_H_CTL_2
1790428d7b3dSmrg * @{
1791428d7b3dSmrg */
1792428d7b3dSmrg#define TV_H_CTL_2		0x68034
1793428d7b3dSmrg/** Enables the colorburst (needed for non-component color) */
1794428d7b3dSmrg# define TV_BURST_ENA			(1 << 31)
1795428d7b3dSmrg/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1796428d7b3dSmrg# define TV_HBURST_START_SHIFT		16
1797428d7b3dSmrg# define TV_HBURST_START_MASK		0x1fff0000
1798428d7b3dSmrg/** Length of the colorburst */
1799428d7b3dSmrg# define TV_HBURST_LEN_SHIFT		0
1800428d7b3dSmrg# define TV_HBURST_LEN_MASK		0x0001fff
1801428d7b3dSmrg/** @} */
1802428d7b3dSmrg
1803428d7b3dSmrg/** @defgroup TV_H_CTL_3
1804428d7b3dSmrg * @{
1805428d7b3dSmrg */
1806428d7b3dSmrg#define TV_H_CTL_3		0x68038
1807428d7b3dSmrg/** End of hblank, measured in pixels minus one from start of hsync */
1808428d7b3dSmrg# define TV_HBLANK_END_SHIFT		16
1809428d7b3dSmrg# define TV_HBLANK_END_MASK		0x1fff0000
1810428d7b3dSmrg/** Start of hblank, measured in pixels minus one from start of hsync */
1811428d7b3dSmrg# define TV_HBLANK_START_SHIFT		0
1812428d7b3dSmrg# define TV_HBLANK_START_MASK		0x0001fff
1813428d7b3dSmrg/** @} */
1814428d7b3dSmrg
1815428d7b3dSmrg/** @defgroup TV_V_CTL_1
1816428d7b3dSmrg * @{
1817428d7b3dSmrg */
1818428d7b3dSmrg#define TV_V_CTL_1		0x6803c
1819428d7b3dSmrg/** XXX */
1820428d7b3dSmrg# define TV_NBR_END_SHIFT		16
1821428d7b3dSmrg# define TV_NBR_END_MASK		0x07ff0000
1822428d7b3dSmrg/** XXX */
1823428d7b3dSmrg# define TV_VI_END_F1_SHIFT		8
1824428d7b3dSmrg# define TV_VI_END_F1_MASK		0x00003f00
1825428d7b3dSmrg/** XXX */
1826428d7b3dSmrg# define TV_VI_END_F2_SHIFT		0
1827428d7b3dSmrg# define TV_VI_END_F2_MASK		0x0000003f
1828428d7b3dSmrg/** @} */
1829428d7b3dSmrg
1830428d7b3dSmrg/** @defgroup TV_V_CTL_2
1831428d7b3dSmrg * @{
1832428d7b3dSmrg */
1833428d7b3dSmrg#define TV_V_CTL_2		0x68040
1834428d7b3dSmrg/** Length of vsync, in half lines */
1835428d7b3dSmrg# define TV_VSYNC_LEN_MASK		0x07ff0000
1836428d7b3dSmrg# define TV_VSYNC_LEN_SHIFT		16
1837428d7b3dSmrg/** Offset of the start of vsync in field 1, measured in one less than the
1838428d7b3dSmrg * number of half lines.
1839428d7b3dSmrg */
1840428d7b3dSmrg# define TV_VSYNC_START_F1_MASK		0x00007f00
1841428d7b3dSmrg# define TV_VSYNC_START_F1_SHIFT	8
1842428d7b3dSmrg/**
1843428d7b3dSmrg * Offset of the start of vsync in field 2, measured in one less than the
1844428d7b3dSmrg * number of half lines.
1845428d7b3dSmrg */
1846428d7b3dSmrg# define TV_VSYNC_START_F2_MASK		0x0000007f
1847428d7b3dSmrg# define TV_VSYNC_START_F2_SHIFT	0
1848428d7b3dSmrg/** @} */
1849428d7b3dSmrg
1850428d7b3dSmrg/** @defgroup TV_V_CTL_3
1851428d7b3dSmrg * @{
1852428d7b3dSmrg */
1853428d7b3dSmrg#define TV_V_CTL_3		0x68044
1854428d7b3dSmrg/** Enables generation of the equalization signal */
1855428d7b3dSmrg# define TV_EQUAL_ENA			(1 << 31)
1856428d7b3dSmrg/** Length of vsync, in half lines */
1857428d7b3dSmrg# define TV_VEQ_LEN_MASK		0x007f0000
1858428d7b3dSmrg# define TV_VEQ_LEN_SHIFT		16
1859428d7b3dSmrg/** Offset of the start of equalization in field 1, measured in one less than
1860428d7b3dSmrg * the number of half lines.
1861428d7b3dSmrg */
1862428d7b3dSmrg# define TV_VEQ_START_F1_MASK		0x0007f00
1863428d7b3dSmrg# define TV_VEQ_START_F1_SHIFT		8
1864428d7b3dSmrg/**
1865428d7b3dSmrg * Offset of the start of equalization in field 2, measured in one less than
1866428d7b3dSmrg * the number of half lines.
1867428d7b3dSmrg */
1868428d7b3dSmrg# define TV_VEQ_START_F2_MASK		0x000007f
1869428d7b3dSmrg# define TV_VEQ_START_F2_SHIFT		0
1870428d7b3dSmrg/** @} */
1871428d7b3dSmrg
1872428d7b3dSmrg/** @defgroup TV_V_CTL_4
1873428d7b3dSmrg * @{
1874428d7b3dSmrg */
1875428d7b3dSmrg#define TV_V_CTL_4		0x68048
1876428d7b3dSmrg/**
1877428d7b3dSmrg * Offset to start of vertical colorburst, measured in one less than the
1878428d7b3dSmrg * number of lines from vertical start.
1879428d7b3dSmrg */
1880428d7b3dSmrg# define TV_VBURST_START_F1_MASK	0x003f0000
1881428d7b3dSmrg# define TV_VBURST_START_F1_SHIFT	16
1882428d7b3dSmrg/**
1883428d7b3dSmrg * Offset to the end of vertical colorburst, measured in one less than the
1884428d7b3dSmrg * number of lines from the start of NBR.
1885428d7b3dSmrg */
1886428d7b3dSmrg# define TV_VBURST_END_F1_MASK		0x000000ff
1887428d7b3dSmrg# define TV_VBURST_END_F1_SHIFT		0
1888428d7b3dSmrg/** @} */
1889428d7b3dSmrg
1890428d7b3dSmrg/** @defgroup TV_V_CTL_5
1891428d7b3dSmrg * @{
1892428d7b3dSmrg */
1893428d7b3dSmrg#define TV_V_CTL_5		0x6804c
1894428d7b3dSmrg/**
1895428d7b3dSmrg * Offset to start of vertical colorburst, measured in one less than the
1896428d7b3dSmrg * number of lines from vertical start.
1897428d7b3dSmrg */
1898428d7b3dSmrg# define TV_VBURST_START_F2_MASK	0x003f0000
1899428d7b3dSmrg# define TV_VBURST_START_F2_SHIFT	16
1900428d7b3dSmrg/**
1901428d7b3dSmrg * Offset to the end of vertical colorburst, measured in one less than the
1902428d7b3dSmrg * number of lines from the start of NBR.
1903428d7b3dSmrg */
1904428d7b3dSmrg# define TV_VBURST_END_F2_MASK		0x000000ff
1905428d7b3dSmrg# define TV_VBURST_END_F2_SHIFT		0
1906428d7b3dSmrg/** @} */
1907428d7b3dSmrg
1908428d7b3dSmrg/** @defgroup TV_V_CTL_6
1909428d7b3dSmrg * @{
1910428d7b3dSmrg */
1911428d7b3dSmrg#define TV_V_CTL_6		0x68050
1912428d7b3dSmrg/**
1913428d7b3dSmrg * Offset to start of vertical colorburst, measured in one less than the
1914428d7b3dSmrg * number of lines from vertical start.
1915428d7b3dSmrg */
1916428d7b3dSmrg# define TV_VBURST_START_F3_MASK	0x003f0000
1917428d7b3dSmrg# define TV_VBURST_START_F3_SHIFT	16
1918428d7b3dSmrg/**
1919428d7b3dSmrg * Offset to the end of vertical colorburst, measured in one less than the
1920428d7b3dSmrg * number of lines from the start of NBR.
1921428d7b3dSmrg */
1922428d7b3dSmrg# define TV_VBURST_END_F3_MASK		0x000000ff
1923428d7b3dSmrg# define TV_VBURST_END_F3_SHIFT		0
1924428d7b3dSmrg/** @} */
1925428d7b3dSmrg
1926428d7b3dSmrg/** @defgroup TV_V_CTL_7
1927428d7b3dSmrg * @{
1928428d7b3dSmrg */
1929428d7b3dSmrg#define TV_V_CTL_7		0x68054
1930428d7b3dSmrg/**
1931428d7b3dSmrg * Offset to start of vertical colorburst, measured in one less than the
1932428d7b3dSmrg * number of lines from vertical start.
1933428d7b3dSmrg */
1934428d7b3dSmrg# define TV_VBURST_START_F4_MASK	0x003f0000
1935428d7b3dSmrg# define TV_VBURST_START_F4_SHIFT	16
1936428d7b3dSmrg/**
1937428d7b3dSmrg * Offset to the end of vertical colorburst, measured in one less than the
1938428d7b3dSmrg * number of lines from the start of NBR.
1939428d7b3dSmrg */
1940428d7b3dSmrg# define TV_VBURST_END_F4_MASK		0x000000ff
1941428d7b3dSmrg# define TV_VBURST_END_F4_SHIFT		0
1942428d7b3dSmrg/** @} */
1943428d7b3dSmrg
1944428d7b3dSmrg/** @defgroup TV_SC_CTL_1
1945428d7b3dSmrg * @{
1946428d7b3dSmrg */
1947428d7b3dSmrg#define TV_SC_CTL_1		0x68060
1948428d7b3dSmrg/** Turns on the first subcarrier phase generation DDA */
1949428d7b3dSmrg# define TV_SC_DDA1_EN			(1 << 31)
1950428d7b3dSmrg/** Turns on the first subcarrier phase generation DDA */
1951428d7b3dSmrg# define TV_SC_DDA2_EN			(1 << 30)
1952428d7b3dSmrg/** Turns on the first subcarrier phase generation DDA */
1953428d7b3dSmrg# define TV_SC_DDA3_EN			(1 << 29)
1954428d7b3dSmrg/** Sets the subcarrier DDA to reset frequency every other field */
1955428d7b3dSmrg# define TV_SC_RESET_EVERY_2		(0 << 24)
1956428d7b3dSmrg/** Sets the subcarrier DDA to reset frequency every fourth field */
1957428d7b3dSmrg# define TV_SC_RESET_EVERY_4		(1 << 24)
1958428d7b3dSmrg/** Sets the subcarrier DDA to reset frequency every eighth field */
1959428d7b3dSmrg# define TV_SC_RESET_EVERY_8		(2 << 24)
1960428d7b3dSmrg/** Sets the subcarrier DDA to never reset the frequency */
1961428d7b3dSmrg# define TV_SC_RESET_NEVER		(3 << 24)
1962428d7b3dSmrg/** Sets the peak amplitude of the colorburst.*/
1963428d7b3dSmrg# define TV_BURST_LEVEL_MASK		0x00ff0000
1964428d7b3dSmrg# define TV_BURST_LEVEL_SHIFT		16
1965428d7b3dSmrg/** Sets the increment of the first subcarrier phase generation DDA */
1966428d7b3dSmrg# define TV_SCDDA1_INC_MASK		0x00000fff
1967428d7b3dSmrg# define TV_SCDDA1_INC_SHIFT		0
1968428d7b3dSmrg/** @} */
1969428d7b3dSmrg
1970428d7b3dSmrg/** @defgroup TV_SC_CTL_2
1971428d7b3dSmrg * @{
1972428d7b3dSmrg */
1973428d7b3dSmrg#define TV_SC_CTL_2		0x68064
1974428d7b3dSmrg/** Sets the rollover for the second subcarrier phase generation DDA */
1975428d7b3dSmrg# define TV_SCDDA2_SIZE_MASK		0x7fff0000
1976428d7b3dSmrg# define TV_SCDDA2_SIZE_SHIFT		16
1977428d7b3dSmrg/** Sets the increent of the second subcarrier phase generation DDA */
1978428d7b3dSmrg# define TV_SCDDA2_INC_MASK		0x00007fff
1979428d7b3dSmrg# define TV_SCDDA2_INC_SHIFT		0
1980428d7b3dSmrg/** @} */
1981428d7b3dSmrg
1982428d7b3dSmrg/** @defgroup TV_SC_CTL_3
1983428d7b3dSmrg * @{
1984428d7b3dSmrg */
1985428d7b3dSmrg#define TV_SC_CTL_3		0x68068
1986428d7b3dSmrg/** Sets the rollover for the third subcarrier phase generation DDA */
1987428d7b3dSmrg# define TV_SCDDA3_SIZE_MASK		0x7fff0000
1988428d7b3dSmrg# define TV_SCDDA3_SIZE_SHIFT		16
1989428d7b3dSmrg/** Sets the increent of the third subcarrier phase generation DDA */
1990428d7b3dSmrg# define TV_SCDDA3_INC_MASK		0x00007fff
1991428d7b3dSmrg# define TV_SCDDA3_INC_SHIFT		0
1992428d7b3dSmrg/** @} */
1993428d7b3dSmrg
1994428d7b3dSmrg/** @defgroup TV_WIN_POS
1995428d7b3dSmrg * @{
1996428d7b3dSmrg */
1997428d7b3dSmrg#define TV_WIN_POS		0x68070
1998428d7b3dSmrg/** X coordinate of the display from the start of horizontal active */
1999428d7b3dSmrg# define TV_XPOS_MASK			0x1fff0000
2000428d7b3dSmrg# define TV_XPOS_SHIFT			16
2001428d7b3dSmrg/** Y coordinate of the display from the start of vertical active (NBR) */
2002428d7b3dSmrg# define TV_YPOS_MASK			0x00000fff
2003428d7b3dSmrg# define TV_YPOS_SHIFT			0
2004428d7b3dSmrg/** @} */
2005428d7b3dSmrg
2006428d7b3dSmrg/** @defgroup TV_WIN_SIZE
2007428d7b3dSmrg * @{
2008428d7b3dSmrg */
2009428d7b3dSmrg#define TV_WIN_SIZE		0x68074
2010428d7b3dSmrg/** Horizontal size of the display window, measured in pixels*/
2011428d7b3dSmrg# define TV_XSIZE_MASK			0x1fff0000
2012428d7b3dSmrg# define TV_XSIZE_SHIFT			16
2013428d7b3dSmrg/**
2014428d7b3dSmrg * Vertical size of the display window, measured in pixels.
2015428d7b3dSmrg *
2016428d7b3dSmrg * Must be even for interlaced modes.
2017428d7b3dSmrg */
2018428d7b3dSmrg# define TV_YSIZE_MASK			0x00000fff
2019428d7b3dSmrg# define TV_YSIZE_SHIFT			0
2020428d7b3dSmrg/** @} */
2021428d7b3dSmrg
2022428d7b3dSmrg/** @defgroup TV_FILTER_CTL_1
2023428d7b3dSmrg * @{
2024428d7b3dSmrg */
2025428d7b3dSmrg#define TV_FILTER_CTL_1		0x68080
2026428d7b3dSmrg/**
2027428d7b3dSmrg * Enables automatic scaling calculation.
2028428d7b3dSmrg *
2029428d7b3dSmrg * If set, the rest of the registers are ignored, and the calculated values can
2030428d7b3dSmrg * be read back from the register.
2031428d7b3dSmrg */
2032428d7b3dSmrg# define TV_AUTO_SCALE			(1 << 31)
2033428d7b3dSmrg/**
2034428d7b3dSmrg * Disables the vertical filter.
2035428d7b3dSmrg *
2036428d7b3dSmrg * This is required on modes more than 1024 pixels wide */
2037428d7b3dSmrg# define TV_V_FILTER_BYPASS		(1 << 29)
2038428d7b3dSmrg/** Enables adaptive vertical filtering */
2039428d7b3dSmrg# define TV_VADAPT			(1 << 28)
2040428d7b3dSmrg# define TV_VADAPT_MODE_MASK		(3 << 26)
2041428d7b3dSmrg/** Selects the least adaptive vertical filtering mode */
2042428d7b3dSmrg# define TV_VADAPT_MODE_LEAST		(0 << 26)
2043428d7b3dSmrg/** Selects the moderately adaptive vertical filtering mode */
2044428d7b3dSmrg# define TV_VADAPT_MODE_MODERATE	(1 << 26)
2045428d7b3dSmrg/** Selects the most adaptive vertical filtering mode */
2046428d7b3dSmrg# define TV_VADAPT_MODE_MOST		(3 << 26)
2047428d7b3dSmrg/**
2048428d7b3dSmrg * Sets the horizontal scaling factor.
2049428d7b3dSmrg *
2050428d7b3dSmrg * This should be the fractional part of the horizontal scaling factor divided
2051428d7b3dSmrg * by the oversampling rate.  TV_HSCALE should be less than 1, and set to:
2052428d7b3dSmrg *
2053428d7b3dSmrg * (src width - 1) / ((oversample * dest width) - 1)
2054428d7b3dSmrg */
2055428d7b3dSmrg# define TV_HSCALE_FRAC_MASK		0x00003fff
2056428d7b3dSmrg# define TV_HSCALE_FRAC_SHIFT		0
2057428d7b3dSmrg/** @} */
2058428d7b3dSmrg
2059428d7b3dSmrg/** @defgroup TV_FILTER_CTL_2
2060428d7b3dSmrg * @{
2061428d7b3dSmrg */
2062428d7b3dSmrg#define TV_FILTER_CTL_2		0x68084
2063428d7b3dSmrg/**
2064428d7b3dSmrg * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2065428d7b3dSmrg *
2066428d7b3dSmrg * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2067428d7b3dSmrg */
2068428d7b3dSmrg# define TV_VSCALE_INT_MASK		0x00038000
2069428d7b3dSmrg# define TV_VSCALE_INT_SHIFT		15
2070428d7b3dSmrg/**
2071428d7b3dSmrg * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2072428d7b3dSmrg *
2073428d7b3dSmrg * \sa TV_VSCALE_INT_MASK
2074428d7b3dSmrg */
2075428d7b3dSmrg# define TV_VSCALE_FRAC_MASK		0x00007fff
2076428d7b3dSmrg# define TV_VSCALE_FRAC_SHIFT		0
2077428d7b3dSmrg/** @} */
2078428d7b3dSmrg
2079428d7b3dSmrg/** @defgroup TV_FILTER_CTL_3
2080428d7b3dSmrg * @{
2081428d7b3dSmrg */
2082428d7b3dSmrg#define TV_FILTER_CTL_3		0x68088
2083428d7b3dSmrg/**
2084428d7b3dSmrg * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2085428d7b3dSmrg *
2086428d7b3dSmrg * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2087428d7b3dSmrg *
2088428d7b3dSmrg * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2089428d7b3dSmrg */
2090428d7b3dSmrg# define TV_VSCALE_IP_INT_MASK		0x00038000
2091428d7b3dSmrg# define TV_VSCALE_IP_INT_SHIFT		15
2092428d7b3dSmrg/**
2093428d7b3dSmrg * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2094428d7b3dSmrg *
2095428d7b3dSmrg * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2096428d7b3dSmrg *
2097428d7b3dSmrg * \sa TV_VSCALE_IP_INT_MASK
2098428d7b3dSmrg */
2099428d7b3dSmrg# define TV_VSCALE_IP_FRAC_MASK		0x00007fff
2100428d7b3dSmrg# define TV_VSCALE_IP_FRAC_SHIFT		0
2101428d7b3dSmrg/** @} */
2102428d7b3dSmrg
2103428d7b3dSmrg/** @defgroup TV_CC_CONTROL
2104428d7b3dSmrg * @{
2105428d7b3dSmrg */
2106428d7b3dSmrg#define TV_CC_CONTROL		0x68090
2107428d7b3dSmrg# define TV_CC_ENABLE			(1 << 31)
2108428d7b3dSmrg/**
2109428d7b3dSmrg * Specifies which field to send the CC data in.
2110428d7b3dSmrg *
2111428d7b3dSmrg * CC data is usually sent in field 0.
2112428d7b3dSmrg */
2113428d7b3dSmrg# define TV_CC_FID_MASK			(1 << 27)
2114428d7b3dSmrg# define TV_CC_FID_SHIFT		27
2115428d7b3dSmrg/** Sets the horizontal position of the CC data.  Usually 135. */
2116428d7b3dSmrg# define TV_CC_HOFF_MASK		0x03ff0000
2117428d7b3dSmrg# define TV_CC_HOFF_SHIFT		16
2118428d7b3dSmrg/** Sets the vertical position of the CC data.  Usually 21 */
2119428d7b3dSmrg# define TV_CC_LINE_MASK		0x0000003f
2120428d7b3dSmrg# define TV_CC_LINE_SHIFT		0
2121428d7b3dSmrg/** @} */
2122428d7b3dSmrg
2123428d7b3dSmrg/** @defgroup TV_CC_DATA
2124428d7b3dSmrg * @{
2125428d7b3dSmrg */
2126428d7b3dSmrg#define TV_CC_DATA		0x68094
2127428d7b3dSmrg# define TV_CC_RDY			(1 << 31)
2128428d7b3dSmrg/** Second word of CC data to be transmitted. */
2129428d7b3dSmrg# define TV_CC_DATA_2_MASK		0x007f0000
2130428d7b3dSmrg# define TV_CC_DATA_2_SHIFT		16
2131428d7b3dSmrg/** First word of CC data to be transmitted. */
2132428d7b3dSmrg# define TV_CC_DATA_1_MASK		0x0000007f
2133428d7b3dSmrg# define TV_CC_DATA_1_SHIFT		0
2134428d7b3dSmrg/** @}
2135428d7b3dSmrg */
2136428d7b3dSmrg
2137428d7b3dSmrg/** @{ */
2138428d7b3dSmrg#define TV_H_LUMA_0		0x68100
2139428d7b3dSmrg#define TV_H_LUMA_59		0x681ec
2140428d7b3dSmrg#define TV_H_CHROMA_0		0x68200
2141428d7b3dSmrg#define TV_H_CHROMA_59		0x682ec
2142428d7b3dSmrg#define TV_V_LUMA_0		0x68300
2143428d7b3dSmrg#define TV_V_LUMA_42		0x683a8
2144428d7b3dSmrg#define TV_V_CHROMA_0		0x68400
2145428d7b3dSmrg#define TV_V_CHROMA_42		0x684a8
2146428d7b3dSmrg/** @} */
2147428d7b3dSmrg
2148428d7b3dSmrg#define PIPEA_DSL		0x70000
2149428d7b3dSmrg
2150428d7b3dSmrg#define PIPEACONF 0x70008
2151428d7b3dSmrg#define PIPEACONF_ENABLE	(1<<31)
2152428d7b3dSmrg#define PIPEACONF_DISABLE	0
2153428d7b3dSmrg#define PIPEACONF_DOUBLE_WIDE	(1<<30)
2154428d7b3dSmrg#define I965_PIPECONF_ACTIVE	(1<<30)
2155428d7b3dSmrg#define PIPEACONF_SINGLE_WIDE	0
2156428d7b3dSmrg#define PIPEACONF_PIPE_UNLOCKED 0
2157428d7b3dSmrg#define PIPEACONF_PIPE_LOCKED	(1<<25)
2158428d7b3dSmrg#define PIPEACONF_PALETTE	0
2159428d7b3dSmrg#define PIPEACONF_GAMMA 	(1<<24)
2160428d7b3dSmrg/* Ironlake: gamma */
2161428d7b3dSmrg#define PIPECONF_PALETTE_8BIT	(0<<24)
2162428d7b3dSmrg#define PIPECONF_PALETTE_10BIT	(1<<24)
2163428d7b3dSmrg#define PIPECONF_PALETTE_12BIT	(2<<24)
2164428d7b3dSmrg#define PIPECONF_FORCE_BORDER	(1<<25)
2165428d7b3dSmrg#define PIPECONF_PROGRESSIVE	(0 << 21)
2166428d7b3dSmrg#define PIPECONF_INTERLACE_W_FIELD_INDICATION	(6 << 21)
2167428d7b3dSmrg#define PIPECONF_INTERLACE_FIELD_0_ONLY		(7 << 21)
2168428d7b3dSmrg/* Ironlake */
2169428d7b3dSmrg#define PIPECONF_MSA_TIMING_DELAY	(0<<18) /* for eDP */
2170428d7b3dSmrg#define PIPECONF_NO_DYNAMIC_RATE_CHANGE	(0 << 16)
2171428d7b3dSmrg#define PIPECONF_NO_ROTATION		(0<<14)
2172428d7b3dSmrg#define PIPECONF_FULL_COLOR_RANGE	(0<<13)
2173428d7b3dSmrg#define PIPECONF_CE_COLOR_RANGE		(1<<13)
2174428d7b3dSmrg#define PIPECONF_COLOR_SPACE_RGB	(0<<11)
2175428d7b3dSmrg#define PIPECONF_COLOR_SPACE_YUV601	(1<<11)
2176428d7b3dSmrg#define PIPECONF_COLOR_SPACE_YUV709	(2<<11)
2177428d7b3dSmrg#define PIPECONF_CONNECT_DEFAULT	(0<<9)
2178428d7b3dSmrg#define PIPECONF_8BPP			(0<<5)
2179428d7b3dSmrg#define PIPECONF_10BPP			(1<<5)
2180428d7b3dSmrg#define PIPECONF_6BPP			(2<<5)
2181428d7b3dSmrg#define PIPECONF_12BPP			(3<<5)
2182428d7b3dSmrg#define PIPECONF_ENABLE_DITHER		(1<<4)
2183428d7b3dSmrg#define PIPECONF_DITHER_SPATIAL		(0<<2)
2184428d7b3dSmrg#define PIPECONF_DITHER_ST1		(1<<2)
2185428d7b3dSmrg#define PIPECONF_DITHER_ST2		(2<<2)
2186428d7b3dSmrg#define PIPECONF_DITHER_TEMPORAL	(3<<2)
2187428d7b3dSmrg
2188428d7b3dSmrg#define PIPEAGCMAXRED		0x70010
2189428d7b3dSmrg#define PIPEAGCMAXGREEN		0x70014
2190428d7b3dSmrg#define PIPEAGCMAXBLUE		0x70018
2191428d7b3dSmrg#define PIPEASTAT		0x70024
2192428d7b3dSmrg# define FIFO_UNDERRUN		(1 << 31)
2193428d7b3dSmrg# define CRC_ERROR_ENABLE	(1 << 29)
2194428d7b3dSmrg# define CRC_DONE_ENABLE	(1 << 28)
2195428d7b3dSmrg# define GMBUS_EVENT_ENABLE	(1 << 27)
2196428d7b3dSmrg# define VSYNC_INT_ENABLE	(1 << 25)
2197428d7b3dSmrg# define DLINE_COMPARE_ENABLE	(1 << 24)
2198428d7b3dSmrg# define DPST_EVENT_ENABLE	(1 << 23)
2199428d7b3dSmrg# define LBLC_EVENT_ENABLE	(1 << 22)
2200428d7b3dSmrg# define OFIELD_INT_ENABLE	(1 << 21)
2201428d7b3dSmrg# define EFIELD_INT_ENABLE	(1 << 20)
2202428d7b3dSmrg# define SVBLANK_INT_ENABLE	(1 << 18)
2203428d7b3dSmrg# define VBLANK_INT_ENABLE	(1 << 17)
2204428d7b3dSmrg# define OREG_UPDATE_ENABLE	(1 << 16)
2205428d7b3dSmrg# define CRC_ERROR_INT_STATUS	(1 << 13)
2206428d7b3dSmrg# define CRC_DONE_INT_STATUS	(1 << 12)
2207428d7b3dSmrg# define GMBUS_INT_STATUS	(1 << 11)
2208428d7b3dSmrg# define VSYNC_INT_STATUS	(1 << 9)
2209428d7b3dSmrg# define DLINE_COMPARE_STATUS	(1 << 8)
2210428d7b3dSmrg# define DPST_EVENT_STATUS	(1 << 7)
2211428d7b3dSmrg# define LBLC_EVENT_STATUS	(1 << 6)
2212428d7b3dSmrg# define OFIELD_INT_STATUS	(1 << 5)
2213428d7b3dSmrg# define EFIELD_INT_STATUS	(1 << 4)
2214428d7b3dSmrg# define SVBLANK_INT_STATUS	(1 << 2)
2215428d7b3dSmrg# define VBLANK_INT_STATUS	(1 << 1)
2216428d7b3dSmrg# define OREG_UPDATE_STATUS	(1 << 0)
2217428d7b3dSmrg
2218428d7b3dSmrg
2219428d7b3dSmrg#define DSPARB			0x70030
2220428d7b3dSmrg#define   DSPARB_CSTART_SHIFT	7
2221428d7b3dSmrg#define   DSPARB_BSTART_SHIFT	0
2222428d7b3dSmrg#define   DSPARB_BEND_SHIFT	9 /* on 855 */
2223428d7b3dSmrg#define   DSPARB_AEND_SHIFT	0
2224428d7b3dSmrg#define DSPFW1			0x70034
2225428d7b3dSmrg#define DSPFW2			0x70038
2226428d7b3dSmrg#define DSPFW3			0x7003c
2227428d7b3dSmrg/*
2228428d7b3dSmrg * The two pipe frame counter registers are not synchronized, so
2229428d7b3dSmrg * reading a stable value is somewhat tricky. The following code
2230428d7b3dSmrg * should work:
2231428d7b3dSmrg *
2232428d7b3dSmrg *  do {
2233428d7b3dSmrg *    high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> PIPE_FRAME_HIGH_SHIFT;
2234428d7b3dSmrg *    low1 =  ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >> PIPE_FRAME_LOW_SHIFT);
2235428d7b3dSmrg *    high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> PIPE_FRAME_HIGH_SHIFT);
2236428d7b3dSmrg *  } while (high1 != high2);
2237428d7b3dSmrg *  frame = (high1 << 8) | low1;
2238428d7b3dSmrg */
2239428d7b3dSmrg#define PIPEAFRAMEHIGH		0x70040
2240428d7b3dSmrg#define PIPE_FRAME_HIGH_MASK	0x0000ffff
2241428d7b3dSmrg#define PIPE_FRAME_HIGH_SHIFT	0
2242428d7b3dSmrg#define PIPEAFRAMEPIXEL		0x70044
2243428d7b3dSmrg#define PIPE_FRAME_LOW_MASK	0xff000000
2244428d7b3dSmrg#define PIPE_FRAME_LOW_SHIFT	24
2245428d7b3dSmrg/*
2246428d7b3dSmrg * Pixel within the current frame is counted in the PIPEAFRAMEPIXEL register
2247428d7b3dSmrg * and is 24 bits wide.
2248428d7b3dSmrg */
2249428d7b3dSmrg#define PIPE_PIXEL_MASK		0x00ffffff
2250428d7b3dSmrg#define PIPE_PIXEL_SHIFT	0
2251428d7b3dSmrg
2252428d7b3dSmrg/*
2253428d7b3dSmrg * Computing GMCH M and N values.
2254428d7b3dSmrg *
2255428d7b3dSmrg * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2256428d7b3dSmrg *
2257428d7b3dSmrg * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2258428d7b3dSmrg *
2259428d7b3dSmrg * The GMCH value is used internally
2260428d7b3dSmrg */
2261428d7b3dSmrg#define PIPEA_GMCH_DATA_M	0x70050
2262428d7b3dSmrg
2263428d7b3dSmrg/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2264428d7b3dSmrg#define PIPE_GMCH_DATA_M_TU_SIZE_MASK	(0x3f << 25)
2265428d7b3dSmrg#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT	25
2266428d7b3dSmrg
2267428d7b3dSmrg#define PIPE_GMCH_DATA_M_MASK		(0xffffff)
2268428d7b3dSmrg
2269428d7b3dSmrg#define PIPEA_GMCH_DATA_N	0x70054
2270428d7b3dSmrg#define PIPE_GMCH_DATA_N_MASK		(0xffffff)
2271428d7b3dSmrg
2272428d7b3dSmrg/*
2273428d7b3dSmrg * Computing Link M and N values.
2274428d7b3dSmrg *
2275428d7b3dSmrg * Link M / N = pixel_clock / ls_clk
2276428d7b3dSmrg *
2277428d7b3dSmrg * (the DP spec calls pixel_clock the 'strm_clk')
2278428d7b3dSmrg *
2279428d7b3dSmrg * The Link value is transmitted in the Main Stream
2280428d7b3dSmrg * Attributes and VB-ID.
2281428d7b3dSmrg */
2282428d7b3dSmrg
2283428d7b3dSmrg#define PIPEA_DP_LINK_M		0x70060
2284428d7b3dSmrg#define PIPEA_DP_LINK_M_MASK	(0xffffff)
2285428d7b3dSmrg
2286428d7b3dSmrg#define PIPEA_DP_LINK_N		0x70064
2287428d7b3dSmrg#define PIPEA_DP_LINK_N_MASK	(0xffffff)
2288428d7b3dSmrg
2289428d7b3dSmrg#define PIPEB_DSL		0x71000
2290428d7b3dSmrg
2291428d7b3dSmrg#define PIPEBCONF 0x71008
2292428d7b3dSmrg#define PIPEBCONF_ENABLE	(1<<31)
2293428d7b3dSmrg#define PIPEBCONF_DISABLE	0
2294428d7b3dSmrg#define PIPEBCONF_DOUBLE_WIDE	(1<<30)
2295428d7b3dSmrg#define PIPEBCONF_DISABLE	0
2296428d7b3dSmrg#define PIPEBCONF_GAMMA 	(1<<24)
2297428d7b3dSmrg#define PIPEBCONF_PALETTE	0
2298428d7b3dSmrg
2299428d7b3dSmrg#define PIPEBGCMAXRED		0x71010
2300428d7b3dSmrg#define PIPEBGCMAXGREEN		0x71014
2301428d7b3dSmrg#define PIPEBGCMAXBLUE		0x71018
2302428d7b3dSmrg#define PIPEBSTAT		0x71024
2303428d7b3dSmrg#define PIPEBFRAMEHIGH		0x71040
2304428d7b3dSmrg#define PIPEBFRAMEPIXEL		0x71044
2305428d7b3dSmrg
2306428d7b3dSmrg#define PIPEB_GMCH_DATA_M	0x71050
2307428d7b3dSmrg#define PIPEB_GMCH_DATA_N	0x71054
2308428d7b3dSmrg#define PIPEB_DP_LINK_M		0x71060
2309428d7b3dSmrg#define PIPEB_DP_LINK_N		0x71064
2310428d7b3dSmrg
2311428d7b3dSmrg#define DSPACNTR		0x70180
2312428d7b3dSmrg#define DSPBCNTR		0x71180
2313428d7b3dSmrg#define DISPLAY_PLANE_ENABLE 			(1<<31)
2314428d7b3dSmrg#define DISPLAY_PLANE_DISABLE			0
2315428d7b3dSmrg#define DISPLAY_PLANE_TILED			(1<<10)
2316428d7b3dSmrg#define DISPPLANE_GAMMA_ENABLE			(1<<30)
2317428d7b3dSmrg#define DISPPLANE_GAMMA_DISABLE			0
2318428d7b3dSmrg#define DISPPLANE_PIXFORMAT_MASK		(0xf<<26)
2319428d7b3dSmrg#define DISPPLANE_8BPP				(0x2<<26)
2320428d7b3dSmrg#define DISPPLANE_15_16BPP			(0x4<<26)
2321428d7b3dSmrg#define DISPPLANE_16BPP				(0x5<<26)
2322428d7b3dSmrg#define DISPPLANE_32BPP_NO_ALPHA 		(0x6<<26) /* Ironlake: BGRX */
2323428d7b3dSmrg#define DISPPLANE_32BPP				(0x7<<26) /* Ironlake: not support */
2324428d7b3dSmrg/* Ironlake */
2325428d7b3dSmrg#define DISPPLANE_32BPP_10			(0x8<<26) /* 2:10:10:10 */
2326428d7b3dSmrg#define DISPPLANE_32BPP_BGRX			(0xa<<26)
2327428d7b3dSmrg#define DISPPLANE_64BPP				(0xc<<26)
2328428d7b3dSmrg#define DISPPLANE_32BPP_RGBX			(0xe<<26)
2329428d7b3dSmrg#define DISPPLANE_STEREO_ENABLE			(1<<25)
2330428d7b3dSmrg#define DISPPLANE_STEREO_DISABLE		0
2331428d7b3dSmrg#define DISPPLANE_SEL_PIPE_MASK			(1<<24)
2332428d7b3dSmrg#define DISPPLANE_SEL_PIPE_A			0	/* Ironlake: don't use */
2333428d7b3dSmrg#define DISPPLANE_SEL_PIPE_B			(1<<24)
2334428d7b3dSmrg#define DISPPLANE_NORMAL_RANGE			(0<<25)
2335428d7b3dSmrg#define DISPPLANE_EXT_RANGE			(1<<25)
2336428d7b3dSmrg/* Ironlake */
2337428d7b3dSmrg#define DISPPLANE_CSC_BYPASS			(0<<24)
2338428d7b3dSmrg#define DISPPLANE_CSC_PASSTHROUGH		(1<<24)
2339428d7b3dSmrg#define DISPPLANE_SRC_KEY_ENABLE		(1<<22)
2340428d7b3dSmrg#define DISPPLANE_SRC_KEY_DISABLE		0
2341428d7b3dSmrg#define DISPPLANE_LINE_DOUBLE			(1<<20)
2342428d7b3dSmrg#define DISPPLANE_NO_LINE_DOUBLE		0
2343428d7b3dSmrg#define DISPPLANE_STEREO_POLARITY_FIRST		0
2344428d7b3dSmrg#define DISPPLANE_STEREO_POLARITY_SECOND	(1<<18)
2345428d7b3dSmrg/* plane B only */
2346428d7b3dSmrg#define DISPPLANE_ALPHA_TRANS_ENABLE		(1<<15)
2347428d7b3dSmrg#define DISPPLANE_ALPHA_TRANS_DISABLE		0
2348428d7b3dSmrg#define DISPPLANE_SPRITE_ABOVE_DISPLAYA		0
2349428d7b3dSmrg#define DISPPLANE_SPRITE_ABOVE_OVERLAY		(1)
2350428d7b3dSmrg/* Ironlake */
2351428d7b3dSmrg#define DISPPLANE_X_TILE			(1<<10)
2352428d7b3dSmrg#define DISPPLANE_LINEAR			(0<<10)
2353428d7b3dSmrg
2354428d7b3dSmrg#define DSPABASE		0x70184
2355428d7b3dSmrg/* Ironlake */
2356428d7b3dSmrg#define DSPALINOFF		0x70184
2357428d7b3dSmrg#define DSPASTRIDE		0x70188
2358428d7b3dSmrg
2359428d7b3dSmrg#define DSPBBASE		0x71184
2360428d7b3dSmrg/* Ironlake */
2361428d7b3dSmrg#define DSPBLINOFF		0x71184
2362428d7b3dSmrg#define DSPBADDR		DSPBBASE
2363428d7b3dSmrg#define DSPBSTRIDE		0x71188
2364428d7b3dSmrg
2365428d7b3dSmrg#define DSPAKEYVAL		0x70194
2366428d7b3dSmrg#define DSPAKEYMASK		0x70198
2367428d7b3dSmrg
2368428d7b3dSmrg#define DSPAPOS			0x7018C /* reserved */
2369428d7b3dSmrg#define DSPASIZE		0x70190
2370428d7b3dSmrg#define DSPBPOS			0x7118C
2371428d7b3dSmrg#define DSPBSIZE		0x71190
2372428d7b3dSmrg
2373428d7b3dSmrg#define DSPASURF		0x7019C
2374428d7b3dSmrg#define DSPATILEOFF		0x701A4
2375428d7b3dSmrg
2376428d7b3dSmrg#define DSPBSURF		0x7119C
2377428d7b3dSmrg#define DSPBTILEOFF		0x711A4
2378428d7b3dSmrg
2379428d7b3dSmrg#define VGACNTRL		0x71400
2380428d7b3dSmrg# define VGA_DISP_DISABLE			(1 << 31)
2381428d7b3dSmrg# define VGA_2X_MODE				(1 << 30)
2382428d7b3dSmrg# define VGA_PIPE_B_SELECT			(1 << 29)
2383428d7b3dSmrg
2384428d7b3dSmrg/* Various masks for reserved bits, etc. */
2385428d7b3dSmrg#define I830_FWATER1_MASK        (~((1<<11)|(1<<10)|(1<<9)|      \
2386428d7b3dSmrg        (1<<8)|(1<<26)|(1<<25)|(1<<24)|(1<<5)|(1<<4)|(1<<3)|    \
2387428d7b3dSmrg        (1<<2)|(1<<1)|1|(1<<20)|(1<<19)|(1<<18)|(1<<17)|(1<<16)))
2388428d7b3dSmrg#define I830_FWATER2_MASK ~(0)
2389428d7b3dSmrg
2390428d7b3dSmrg#define DV0A_RESERVED ((1<<26)|(1<<25)|(1<<24)|(1<<23)|(1<<22)|(1<<21)|(1<<20)|(1<<19)|(1<<18)|(1<<16)|(1<<5)|(1<<1)|1)
2391428d7b3dSmrg#define DV0B_RESERVED ((1<<27)|(1<<26)|(1<<25)|(1<<24)|(1<<23)|(1<<22)|(1<<21)|(1<<20)|(1<<19)|(1<<18)|(1<<16)|(1<<5)|(1<<1)|1)
2392428d7b3dSmrg#define VGA0_N_DIVISOR_MASK     ((1<<21)|(1<<20)|(1<<19)|(1<<18)|(1<<17)|(1<<16))
2393428d7b3dSmrg#define VGA0_M1_DIVISOR_MASK    ((1<<13)|(1<<12)|(1<<11)|(1<<10)|(1<<9)|(1<<8))
2394428d7b3dSmrg#define VGA0_M2_DIVISOR_MASK    ((1<<5)|(1<<4)|(1<<3)|(1<<2)|(1<<1)|1)
2395428d7b3dSmrg#define VGA0_M1M2N_RESERVED	~(VGA0_N_DIVISOR_MASK|VGA0_M1_DIVISOR_MASK|VGA0_M2_DIVISOR_MASK)
2396428d7b3dSmrg#define VGA0_POSTDIV_MASK       ((1<<7)|(1<<5)|(1<<4)|(1<<3)|(1<<2)|(1<<1)|1)
2397428d7b3dSmrg#define VGA1_POSTDIV_MASK       ((1<<15)|(1<<13)|(1<<12)|(1<<11)|(1<<10)|(1<<9)|(1<<8))
2398428d7b3dSmrg#define VGA_POSTDIV_RESERVED	~(VGA0_POSTDIV_MASK|VGA1_POSTDIV_MASK|(1<<7)|(1<<15))
2399428d7b3dSmrg#define DPLLA_POSTDIV_MASK ((1<<23)|(1<<21)|(1<<20)|(1<<19)|(1<<18)|(1<<17)|(1<<16))
2400428d7b3dSmrg#define DPLLA_RESERVED     ((1<<27)|(1<<26)|(1<<25)|(1<<24)|(1<<22)|(1<<15)|(1<<12)|(1<<11)|(1<<10)|(1<<9)|(1<<8)|(1<<7)|(1<<6)|(1<<5)|(1<<4)|(1<<3)|(1<<2)|(1<<1)|1)
2401428d7b3dSmrg#define ADPA_RESERVED	((1<<2)|(1<<1)|1|(1<<9)|(1<<8)|(1<<7)|(1<<6)|(1<<5)|(1<<30)|(1<<29)|(1<<28)|(1<<27)|(1<<26)|(1<<25)|(1<<24)|(1<<23)|(1<<22)|(1<<21)|(1<<20)|(1<<19)|(1<<18)|(1<<17)|(1<<16))
2402428d7b3dSmrg#define SUPER_WORD              32
2403428d7b3dSmrg#define BURST_A_MASK    ((1<<11)|(1<<10)|(1<<9)|(1<<8))
2404428d7b3dSmrg#define BURST_B_MASK    ((1<<26)|(1<<25)|(1<<24))
2405428d7b3dSmrg#define WATER_A_MASK    ((1<<5)|(1<<4)|(1<<3)|(1<<2)|(1<<1)|1)
2406428d7b3dSmrg#define WATER_B_MASK    ((1<<20)|(1<<19)|(1<<18)|(1<<17)|(1<<16))
2407428d7b3dSmrg#define WATER_RESERVED	((1<<31)|(1<<30)|(1<<29)|(1<<28)|(1<<27)|(1<<23)|(1<<22)|(1<<21)|(1<<15)|(1<<14)|(1<<13)|(1<<12)|(1<<7)|(1<<6))
2408428d7b3dSmrg#define PIPEACONF_RESERVED ((1<<29)|(1<<28)|(1<<27)|(1<<23)|(1<<22)|(1<<21)|(1<<20)|(1<<19)|(1<<18)|(1<<17)|(1<<16)|0xffff)
2409428d7b3dSmrg#define PIPEBCONF_RESERVED ((1<<30)|(1<<29)|(1<<28)|(1<<27)|(1<<26)|(1<<25)|(1<<23)|(1<<22)|(1<<21)|(1<<20)|(1<<19)|(1<<18)|(1<<17)|(1<<16)|0xffff)
2410428d7b3dSmrg#define DSPACNTR_RESERVED ((1<<23)|(1<<19)|(1<<17)|(1<<16)|0xffff)
2411428d7b3dSmrg#define DSPBCNTR_RESERVED ((1<<23)|(1<<19)|(1<<17)|(1<<16)|0x7ffe)
2412428d7b3dSmrg
2413428d7b3dSmrg#define I830_GMCH_CTRL		0x52
2414428d7b3dSmrg
2415428d7b3dSmrg#define I830_GMCH_ENABLED	0x4
2416428d7b3dSmrg#define I830_GMCH_MEM_MASK	0x1
2417428d7b3dSmrg#define I830_GMCH_MEM_64M	0x1
2418428d7b3dSmrg#define I830_GMCH_MEM_128M	0
2419428d7b3dSmrg
2420428d7b3dSmrg#define I830_GMCH_GMS_MASK			0x70
2421428d7b3dSmrg#define I830_GMCH_GMS_DISABLED			0x00
2422428d7b3dSmrg#define I830_GMCH_GMS_LOCAL			0x10
2423428d7b3dSmrg#define I830_GMCH_GMS_STOLEN_512		0x20
2424428d7b3dSmrg#define I830_GMCH_GMS_STOLEN_1024		0x30
2425428d7b3dSmrg#define I830_GMCH_GMS_STOLEN_8192		0x40
2426428d7b3dSmrg
2427428d7b3dSmrg#define I830_RDRAM_CHANNEL_TYPE		0x03010
2428428d7b3dSmrg#define I830_RDRAM_ND(x)			(((x) & 0x20) >> 5)
2429428d7b3dSmrg#define I830_RDRAM_DDT(x)			(((x) & 0x18) >> 3)
2430428d7b3dSmrg
2431428d7b3dSmrg#define I855_GMCH_GMS_MASK			(0xF << 4)
2432428d7b3dSmrg#define I855_GMCH_GMS_DISABLED			0x00
2433428d7b3dSmrg#define I855_GMCH_GMS_STOLEN_1M			(0x1 << 4)
2434428d7b3dSmrg#define I855_GMCH_GMS_STOLEN_4M			(0x2 << 4)
2435428d7b3dSmrg#define I855_GMCH_GMS_STOLEN_8M			(0x3 << 4)
2436428d7b3dSmrg#define I855_GMCH_GMS_STOLEN_16M		(0x4 << 4)
2437428d7b3dSmrg#define I855_GMCH_GMS_STOLEN_32M		(0x5 << 4)
2438428d7b3dSmrg#define I915G_GMCH_GMS_STOLEN_48M		(0x6 << 4)
2439428d7b3dSmrg#define I915G_GMCH_GMS_STOLEN_64M		(0x7 << 4)
2440428d7b3dSmrg#define G33_GMCH_GMS_STOLEN_128M		(0x8 << 4)
2441428d7b3dSmrg#define G33_GMCH_GMS_STOLEN_256M		(0x9 << 4)
2442428d7b3dSmrg#define INTEL_GMCH_GMS_STOLEN_96M		(0xa << 4)
2443428d7b3dSmrg#define INTEL_GMCH_GMS_STOLEN_160M		(0xb << 4)
2444428d7b3dSmrg#define INTEL_GMCH_GMS_STOLEN_224M		(0xc << 4)
2445428d7b3dSmrg#define INTEL_GMCH_GMS_STOLEN_352M		(0xd << 4)
2446428d7b3dSmrg
2447428d7b3dSmrg
2448428d7b3dSmrg#define I915_GCFGC			0xf0
2449428d7b3dSmrg#define I915_LOW_FREQUENCY_ENABLE		(1 << 7)
2450428d7b3dSmrg#define I915_DISPLAY_CLOCK_190_200_MHZ		(0 << 4)
2451428d7b3dSmrg#define I915_DISPLAY_CLOCK_333_MHZ		(4 << 4)
2452428d7b3dSmrg#define I915_DISPLAY_CLOCK_MASK			(7 << 4)
2453428d7b3dSmrg
2454428d7b3dSmrg#define I855_HPLLCC			0xc0
2455428d7b3dSmrg#define I855_CLOCK_CONTROL_MASK			(3 << 0)
2456428d7b3dSmrg#define I855_CLOCK_133_200			(0 << 0)
2457428d7b3dSmrg#define I855_CLOCK_100_200			(1 << 0)
2458428d7b3dSmrg#define I855_CLOCK_100_133			(2 << 0)
2459428d7b3dSmrg#define I855_CLOCK_166_250			(3 << 0)
2460428d7b3dSmrg
2461428d7b3dSmrg/* BLT commands */
2462428d7b3dSmrg#define COLOR_BLT_CMD		((2<<29)|(0x40<<22)|(0x3))
2463428d7b3dSmrg#define COLOR_BLT_WRITE_ALPHA	(1<<21)
2464428d7b3dSmrg#define COLOR_BLT_WRITE_RGB	(1<<20)
2465428d7b3dSmrg
2466428d7b3dSmrg#define XY_COLOR_BLT_CMD		((2<<29)|(0x50<<22)|(0x4))
2467428d7b3dSmrg#define XY_COLOR_BLT_WRITE_ALPHA	(1<<21)
2468428d7b3dSmrg#define XY_COLOR_BLT_WRITE_RGB		(1<<20)
2469428d7b3dSmrg#define XY_COLOR_BLT_TILED		(1<<11)
2470428d7b3dSmrg
2471428d7b3dSmrg#define XY_SETUP_CLIP_BLT_CMD		((2<<29)|(3<<22)|1)
2472428d7b3dSmrg
2473428d7b3dSmrg#define XY_SRC_COPY_BLT_CMD		((2<<29)|(0x53<<22)|6)
2474428d7b3dSmrg#define XY_SRC_COPY_BLT_WRITE_ALPHA	(1<<21)
2475428d7b3dSmrg#define XY_SRC_COPY_BLT_WRITE_RGB	(1<<20)
2476428d7b3dSmrg#define XY_SRC_COPY_BLT_SRC_TILED	(1<<15)
2477428d7b3dSmrg#define XY_SRC_COPY_BLT_DST_TILED	(1<<11)
2478428d7b3dSmrg
2479428d7b3dSmrg#define SRC_COPY_BLT_CMD		((2<<29)|(0x43<<22)|0x4)
2480428d7b3dSmrg#define SRC_COPY_BLT_WRITE_ALPHA	(1<<21)
2481428d7b3dSmrg#define SRC_COPY_BLT_WRITE_RGB		(1<<20)
2482428d7b3dSmrg
2483428d7b3dSmrg#define XY_PAT_BLT_IMMEDIATE		((2<<29)|(0x72<<22))
2484428d7b3dSmrg
2485428d7b3dSmrg#define XY_MONO_PAT_BLT_CMD		((0x2<<29)|(0x52<<22)|0x7)
2486428d7b3dSmrg#define XY_MONO_PAT_VERT_SEED		((1<<10)|(1<<9)|(1<<8))
2487428d7b3dSmrg#define XY_MONO_PAT_HORT_SEED		((1<<14)|(1<<13)|(1<<12))
2488428d7b3dSmrg#define XY_MONO_PAT_BLT_WRITE_ALPHA	(1<<21)
2489428d7b3dSmrg#define XY_MONO_PAT_BLT_WRITE_RGB	(1<<20)
2490428d7b3dSmrg
2491428d7b3dSmrg#define XY_MONO_SRC_BLT_CMD		((0x2<<29)|(0x54<<22)|(0x6))
2492428d7b3dSmrg#define XY_MONO_SRC_BLT_WRITE_ALPHA	(1<<21)
2493428d7b3dSmrg#define XY_MONO_SRC_BLT_WRITE_RGB	(1<<20)
2494428d7b3dSmrg
2495428d7b3dSmrg#define STATE3D_FOG_MODE		((3<<29)|(0x1d<<24)|(0x89<<16)|2)
2496428d7b3dSmrg#define FOG_MODE_VERTEX 		(1<<31)
2497428d7b3dSmrg
2498428d7b3dSmrg#define DISABLE_TEX_TRANSFORM		(1<<28)
2499428d7b3dSmrg#define TEXTURE_SET(x)			(x<<29)
2500428d7b3dSmrg
2501428d7b3dSmrg#define STATE3D_VERTEX_TRANSFORM	((3<<29)|(0x1d<<24)|(0x8b<<16))
2502428d7b3dSmrg#define DISABLE_VIEWPORT_TRANSFORM	(1<<31)
2503428d7b3dSmrg#define DISABLE_PERSPECTIVE_DIVIDE	(1<<29)
2504428d7b3dSmrg
2505428d7b3dSmrg#define MI_SET_CONTEXT			(0x18<<23)
2506428d7b3dSmrg#define CTXT_NO_RESTORE 		(1)
2507428d7b3dSmrg#define CTXT_PALETTE_SAVE_DISABLE	(1<<3)
2508428d7b3dSmrg#define CTXT_PALETTE_RESTORE_DISABLE	(1<<2)
2509428d7b3dSmrg
2510428d7b3dSmrg/* Dword 0 */
2511428d7b3dSmrg#define MI_VERTEX_BUFFER		(0x17<<23)
2512428d7b3dSmrg#define MI_VERTEX_BUFFER_IDX(x) 	(x<<20)
2513428d7b3dSmrg#define MI_VERTEX_BUFFER_PITCH(x)	(x<<13)
2514428d7b3dSmrg#define MI_VERTEX_BUFFER_WIDTH(x)	(x<<6)
2515428d7b3dSmrg/* Dword 1 */
2516428d7b3dSmrg#define MI_VERTEX_BUFFER_DISABLE	(1)
2517428d7b3dSmrg
2518428d7b3dSmrg/* Overlay Flip */
2519428d7b3dSmrg#define MI_OVERLAY_FLIP			(0x11<<23)
2520428d7b3dSmrg#define MI_OVERLAY_FLIP_CONTINUE	(0<<21)
2521428d7b3dSmrg#define MI_OVERLAY_FLIP_ON		(1<<21)
2522428d7b3dSmrg#define MI_OVERLAY_FLIP_OFF		(2<<21)
2523428d7b3dSmrg
2524428d7b3dSmrg/* Wait for Events */
2525428d7b3dSmrg#define MI_WAIT_FOR_EVENT			(0x03<<23)
2526428d7b3dSmrg#define MI_WAIT_FOR_PIPEB_SVBLANK		(1<<18)
2527428d7b3dSmrg#define MI_WAIT_FOR_PIPEA_SVBLANK		(1<<17)
2528428d7b3dSmrg#define MI_WAIT_FOR_OVERLAY_FLIP		(1<<16)
2529428d7b3dSmrg#define MI_WAIT_FOR_PIPEB_VBLANK		(1<<7)
2530428d7b3dSmrg#define MI_WAIT_FOR_PIPEB_SCAN_LINE_WINDOW	(1<<5)
2531428d7b3dSmrg#define MI_WAIT_FOR_PIPEA_VBLANK		(1<<3)
2532428d7b3dSmrg#define MI_WAIT_FOR_PIPEA_SCAN_LINE_WINDOW	(1<<1)
2533428d7b3dSmrg
2534428d7b3dSmrg/* Set the scan line for MI_WAIT_FOR_PIPE?_SCAN_LINE_WINDOW */
2535428d7b3dSmrg#define MI_LOAD_SCAN_LINES_INCL			(0x12<<23)
2536428d7b3dSmrg#define MI_LOAD_SCAN_LINES_DISPLAY_PIPEA	(0)
2537428d7b3dSmrg#define MI_LOAD_SCAN_LINES_DISPLAY_PIPEB	(0x1<<20)
2538428d7b3dSmrg
2539428d7b3dSmrg/* Flush */
2540428d7b3dSmrg#define MI_FLUSH			(0x04<<23)
2541428d7b3dSmrg#define MI_WRITE_DIRTY_STATE		(1<<4)
2542428d7b3dSmrg#define MI_END_SCENE			(1<<3)
2543428d7b3dSmrg#define MI_GLOBAL_SNAPSHOT_COUNT_RESET	(1<<3)
2544428d7b3dSmrg#define MI_INHIBIT_RENDER_CACHE_FLUSH	(1<<2)
2545428d7b3dSmrg#define MI_STATE_INSTRUCTION_CACHE_FLUSH (1<<1)
2546428d7b3dSmrg#define MI_INVALIDATE_MAP_CACHE		(1<<0)
2547428d7b3dSmrg/* broadwater flush bits */
2548428d7b3dSmrg#define BRW_MI_GLOBAL_SNAPSHOT_RESET   (1 << 3)
2549428d7b3dSmrg
2550428d7b3dSmrg/* Noop */
2551428d7b3dSmrg#define MI_NOOP				0x00
2552428d7b3dSmrg#define MI_NOOP_WRITE_ID		(1<<22)
2553428d7b3dSmrg#define MI_NOOP_ID_MASK			(1<<22 - 1)
2554428d7b3dSmrg
2555428d7b3dSmrg#define STATE3D_COLOR_FACTOR	((0x3<<29)|(0x1d<<24)|(0x01<<16))
2556428d7b3dSmrg
2557428d7b3dSmrg/* Batch */
2558428d7b3dSmrg#define MI_BATCH_BUFFER		((0x30 << 23) | 1)
2559428d7b3dSmrg#define MI_BATCH_BUFFER_START	(0x31 << 23)
2560428d7b3dSmrg#define MI_BATCH_BUFFER_END	(0xA << 23)
2561428d7b3dSmrg#define MI_BATCH_NON_SECURE		(1)
2562428d7b3dSmrg#define MI_BATCH_NON_SECURE_I965	(1 << 8)
2563428d7b3dSmrg
2564428d7b3dSmrg/* STATE3D_FOG_MODE stuff */
2565428d7b3dSmrg#define ENABLE_FOG_SOURCE	(1<<27)
2566428d7b3dSmrg#define ENABLE_FOG_CONST	(1<<24)
2567428d7b3dSmrg#define ENABLE_FOG_DENSITY	(1<<23)
2568428d7b3dSmrg
2569428d7b3dSmrg#define MAX_DISPLAY_PIPES	2
2570428d7b3dSmrg
2571428d7b3dSmrgtypedef enum {
2572428d7b3dSmrg   CrtIndex = 0,
2573428d7b3dSmrg   TvIndex,
2574428d7b3dSmrg   DfpIndex,
2575428d7b3dSmrg   LfpIndex,
2576428d7b3dSmrg   Crt2Index,
2577428d7b3dSmrg   Tv2Index,
2578428d7b3dSmrg   Dfp2Index,
2579428d7b3dSmrg   Lfp2Index,
2580428d7b3dSmrg   NumDisplayTypes
2581428d7b3dSmrg} DisplayType;
2582428d7b3dSmrg
2583428d7b3dSmrg/* What's connected to the pipes (as reported by the BIOS) */
2584428d7b3dSmrg#define PIPE_ACTIVE_MASK		0xff
2585428d7b3dSmrg#define PIPE_CRT_ACTIVE			(1 << CrtIndex)
2586428d7b3dSmrg#define PIPE_TV_ACTIVE			(1 << TvIndex)
2587428d7b3dSmrg#define PIPE_DFP_ACTIVE			(1 << DfpIndex)
2588428d7b3dSmrg#define PIPE_LCD_ACTIVE			(1 << LfpIndex)
2589428d7b3dSmrg#define PIPE_CRT2_ACTIVE		(1 << Crt2Index)
2590428d7b3dSmrg#define PIPE_TV2_ACTIVE			(1 << Tv2Index)
2591428d7b3dSmrg#define PIPE_DFP2_ACTIVE		(1 << Dfp2Index)
2592428d7b3dSmrg#define PIPE_LCD2_ACTIVE		(1 << Lfp2Index)
2593428d7b3dSmrg
2594428d7b3dSmrg#define PIPE_SIZED_DISP_MASK		(PIPE_DFP_ACTIVE |	\
2595428d7b3dSmrg					 PIPE_LCD_ACTIVE |	\
2596428d7b3dSmrg					 PIPE_DFP2_ACTIVE)
2597428d7b3dSmrg
2598428d7b3dSmrg#define PIPE_A_SHIFT			0
2599428d7b3dSmrg#define PIPE_B_SHIFT			8
2600428d7b3dSmrg#define PIPE_SHIFT(n)			((n) == 0 ? \
2601428d7b3dSmrg					 PIPE_A_SHIFT : PIPE_B_SHIFT)
2602428d7b3dSmrg
2603428d7b3dSmrg/*
2604428d7b3dSmrg * Some BIOS scratch area registers.  The 845 (and 830?) store the amount
2605428d7b3dSmrg * of video memory available to the BIOS in SWF1.
2606428d7b3dSmrg */
2607428d7b3dSmrg
2608428d7b3dSmrg#define SWF0			0x71410
2609428d7b3dSmrg#define SWF1			0x71414
2610428d7b3dSmrg#define SWF2			0x71418
2611428d7b3dSmrg#define SWF3			0x7141c
2612428d7b3dSmrg#define SWF4			0x71420
2613428d7b3dSmrg#define SWF5			0x71424
2614428d7b3dSmrg#define SWF6			0x71428
2615428d7b3dSmrg
2616428d7b3dSmrg/*
2617428d7b3dSmrg * 855 scratch registers.
2618428d7b3dSmrg */
2619428d7b3dSmrg#define SWF00			0x70410
2620428d7b3dSmrg#define SWF01			0x70414
2621428d7b3dSmrg#define SWF02			0x70418
2622428d7b3dSmrg#define SWF03			0x7041c
2623428d7b3dSmrg#define SWF04			0x70420
2624428d7b3dSmrg#define SWF05			0x70424
2625428d7b3dSmrg#define SWF06			0x70428
2626428d7b3dSmrg
2627428d7b3dSmrg#define SWF10			SWF0
2628428d7b3dSmrg#define SWF11			SWF1
2629428d7b3dSmrg#define SWF12			SWF2
2630428d7b3dSmrg#define SWF13			SWF3
2631428d7b3dSmrg#define SWF14			SWF4
2632428d7b3dSmrg#define SWF15			SWF5
2633428d7b3dSmrg#define SWF16			SWF6
2634428d7b3dSmrg
2635428d7b3dSmrg#define SWF30			0x72414
2636428d7b3dSmrg#define SWF31			0x72418
2637428d7b3dSmrg#define SWF32			0x7241c
2638428d7b3dSmrg
2639428d7b3dSmrg/*
2640428d7b3dSmrg * Overlay registers.  These are overlay registers accessed via MMIO.
2641428d7b3dSmrg * Those loaded via the overlay register page are defined in i830_video.c.
2642428d7b3dSmrg */
2643428d7b3dSmrg#define OVADD			0x30000
2644428d7b3dSmrg
2645428d7b3dSmrg#define DOVSTA			0x30008
2646428d7b3dSmrg#define OC_BUF			(0x3<<20)
2647428d7b3dSmrg
2648428d7b3dSmrg#define OGAMC5			0x30010
2649428d7b3dSmrg#define OGAMC4			0x30014
2650428d7b3dSmrg#define OGAMC3			0x30018
2651428d7b3dSmrg#define OGAMC2			0x3001c
2652428d7b3dSmrg#define OGAMC1			0x30020
2653428d7b3dSmrg#define OGAMC0			0x30024
2654428d7b3dSmrg
2655428d7b3dSmrg
2656428d7b3dSmrg/*
2657428d7b3dSmrg * Palette registers
2658428d7b3dSmrg */
2659428d7b3dSmrg#define PALETTE_A		0x0a000
2660428d7b3dSmrg#define PALETTE_B		0x0a800
2661428d7b3dSmrg
2662428d7b3dSmrg/* Framebuffer compression */
2663428d7b3dSmrg#define FBC_CFB_BASE		0x03200 /* 4k page aligned */
2664428d7b3dSmrg#define FBC_LL_BASE		0x03204 /* 4k page aligned */
2665428d7b3dSmrg#define FBC_CONTROL		0x03208
2666428d7b3dSmrg#define   FBC_CTL_EN		(1<<31)
2667428d7b3dSmrg#define   FBC_CTL_PERIODIC	(1<<30)
2668428d7b3dSmrg#define   FBC_CTL_INTERVAL_SHIFT (16)
2669428d7b3dSmrg#define   FBC_CTL_UNCOMPRESSIBLE (1<<14)
2670428d7b3dSmrg#define   FBC_CTL_STRIDE_SHIFT	(5)
2671428d7b3dSmrg#define   FBC_CTL_FENCENO	(1<<0)
2672428d7b3dSmrg#define FBC_COMMAND		0x0320c
2673428d7b3dSmrg#define   FBC_CMD_COMPRESS	(1<<0)
2674428d7b3dSmrg#define FBC_STATUS		0x03210
2675428d7b3dSmrg#define   FBC_STAT_COMPRESSING	(1<<31)
2676428d7b3dSmrg#define   FBC_STAT_COMPRESSED	(1<<30)
2677428d7b3dSmrg#define   FBC_STAT_MODIFIED	(1<<29)
2678428d7b3dSmrg#define   FBC_STAT_CURRENT_LINE	(1<<0)
2679428d7b3dSmrg#define FBC_CONTROL2		0x03214
2680428d7b3dSmrg#define   FBC_CTL_FENCE_DBL	(0<<4)
2681428d7b3dSmrg#define   FBC_CTL_IDLE_IMM	(0<<2)
2682428d7b3dSmrg#define   FBC_CTL_IDLE_FULL	(1<<2)
2683428d7b3dSmrg#define   FBC_CTL_IDLE_LINE	(2<<2)
2684428d7b3dSmrg#define   FBC_CTL_IDLE_DEBUG	(3<<2)
2685428d7b3dSmrg#define   FBC_CTL_CPU_FENCE	(1<<1)
2686428d7b3dSmrg#define   FBC_CTL_PLANEA	(0<<0)
2687428d7b3dSmrg#define   FBC_CTL_PLANEB	(1<<0)
2688428d7b3dSmrg#define FBC_FENCE_OFF		0x0321b
2689428d7b3dSmrg#define FBC_MOD_NUM		0x03220
2690428d7b3dSmrg#define FBC_TAG_DEBUG		0x03300
2691428d7b3dSmrg
2692428d7b3dSmrg#define FBC_LL_SIZE		(1536)
2693428d7b3dSmrg#define FBC_LL_PAD		(32)
2694428d7b3dSmrg
2695428d7b3dSmrg/* Framebuffer compression version 2 */
2696428d7b3dSmrg#define DPFC_CB_BASE		0x3200
2697428d7b3dSmrg#define DPFC_CONTROL		0x3208
2698428d7b3dSmrg#define   DPFC_CTL_EN		(1<<31)
2699428d7b3dSmrg#define   DPFC_CTL_PLANEA	(0<<30)
2700428d7b3dSmrg#define   DPFC_CTL_PLANEB	(1<<30)
2701428d7b3dSmrg#define   DPFC_CTL_FENCE_EN	(1<<29)
2702428d7b3dSmrg#define   DPFC_CTL_LIMIT_1X	(0<<6)
2703428d7b3dSmrg#define   DPFC_CTL_LIMIT_2X	(1<<6)
2704428d7b3dSmrg#define   DPFC_CTL_LIMIT_4X	(2<<6)
2705428d7b3dSmrg#define DPFC_RECOMP_CTL		0x320c
2706428d7b3dSmrg#define   DPFC_RECOMP_STALL_EN	(1<<27)
2707428d7b3dSmrg#define   DPFC_RECOMP_STALL_WM_SHIFT (16)
2708428d7b3dSmrg#define   DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2709428d7b3dSmrg#define   DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2710428d7b3dSmrg#define   DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
2711428d7b3dSmrg#define DPFC_STATUS		0x3210
2712428d7b3dSmrg#define   DPFC_INVAL_SEG_SHIFT  (16)
2713428d7b3dSmrg#define   DPFC_INVAL_SEG_MASK	(0x07ff0000)
2714428d7b3dSmrg#define   DPFC_COMP_SEG_SHIFT	(0)
2715428d7b3dSmrg#define   DPFC_COMP_SEG_MASK	(0x000003ff)
2716428d7b3dSmrg#define DPFC_STATUS2		0x3214
2717428d7b3dSmrg#define DPFC_FENCE_YOFF		0x3218
2718428d7b3dSmrg
2719428d7b3dSmrg#define PEG_BAND_GAP_DATA	0x14d68
2720428d7b3dSmrg
2721428d7b3dSmrg#define MCHBAR_RENDER_STANDBY	0x111B8
2722428d7b3dSmrg#define RENDER_STANDBY_ENABLE	(1 << 30)
2723428d7b3dSmrg
2724428d7b3dSmrg/* Ironlake */
2725428d7b3dSmrg
2726428d7b3dSmrg/* warmup time in us */
2727428d7b3dSmrg#define WARMUP_PCH_REF_CLK_SSC_MOD	1
2728428d7b3dSmrg#define WARMUP_PCH_FDI_RECEIVER_PLL	25
2729428d7b3dSmrg#define WARMUP_PCH_DPLL			50
2730428d7b3dSmrg#define WARMUP_CPU_DP_PLL		20
2731428d7b3dSmrg#define WARMUP_CPU_FDI_TRANSMITTER_PLL	10
2732428d7b3dSmrg#define WARMUP_DMI_LATENCY		20
2733428d7b3dSmrg#define FDI_TRAIN_PATTERN_1_TIME	0.5
2734428d7b3dSmrg#define FDI_TRAIN_PATTERN_2_TIME	1.5
2735428d7b3dSmrg#define FDI_ONE_IDLE_PATTERN_TIME	31
2736428d7b3dSmrg
2737428d7b3dSmrg#define CPU_VGACNTRL		0x41000
2738428d7b3dSmrg
2739428d7b3dSmrg#define DIGITAL_PORT_HOTPLUG_CNTRL	0x44030
2740428d7b3dSmrg#define  DIGITAL_PORTA_HOTPLUG_ENABLE		(1 << 4)
2741428d7b3dSmrg#define  DIGITAL_PORTA_SHORT_PULSE_2MS		(0 << 2)
2742428d7b3dSmrg#define  DIGITAL_PORTA_SHORT_PULSE_4_5MS	(1 << 2)
2743428d7b3dSmrg#define  DIGITAL_PORTA_SHORT_PULSE_6MS		(2 << 2)
2744428d7b3dSmrg#define  DIGITAL_PORTA_SHORT_PULSE_100MS	(3 << 2)
2745428d7b3dSmrg#define  DIGITAL_PORTA_NO_DETECT		(0 << 0)
2746428d7b3dSmrg#define  DIGITAL_PORTA_LONG_PULSE_DETECT_MASK	(1 << 1)
2747428d7b3dSmrg#define  DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK	(1 << 0)
2748428d7b3dSmrg
2749428d7b3dSmrg/* refresh rate hardware control */
2750428d7b3dSmrg#define RR_HW_CTL	0x45300
2751428d7b3dSmrg#define  RR_HW_LOW_POWER_FRAMES_MASK	0xff
2752428d7b3dSmrg#define  RR_HW_HIGH_POWER_FRAMES_MASK	0xff00
2753428d7b3dSmrg
2754428d7b3dSmrg#define FDI_PLL_BIOS_0			0x46000
2755428d7b3dSmrg#define FDI_PLL_BIOS_1			0x46004
2756428d7b3dSmrg#define FDI_PLL_BIOS_2			0x46008
2757428d7b3dSmrg#define DISPLAY_PORT_PLL_BIOS_0		0x4600c
2758428d7b3dSmrg#define DISPLAY_PORT_PLL_BIOS_1		0x46010
2759428d7b3dSmrg#define DISPLAY_PORT_PLL_BIOS_2		0x46014
2760428d7b3dSmrg
2761428d7b3dSmrg#define FDI_PLL_FREQ_CTL	0x46030
2762428d7b3dSmrg#define  FDI_PLL_FREQ_CHANGE_REQUEST	(1<<24)
2763428d7b3dSmrg#define  FDI_PLL_FREQ_LOCK_LIMIT_MASK	0xfff00
2764428d7b3dSmrg#define  FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK	0xff
2765428d7b3dSmrg
2766428d7b3dSmrg#define PIPEA_DATA_M1		0x60030
2767428d7b3dSmrg#define  TU_SIZE(x)		(((x)-1) << 25) /* default size 64 */
2768428d7b3dSmrg#define  TU_SIZE_MASK		0x7e000000
2769428d7b3dSmrg#define  PIPEA_DATA_M1_OFFSET	0
2770428d7b3dSmrg#define PIPEA_DATA_N1		0x60034
2771428d7b3dSmrg#define  PIPEA_DATA_N1_OFFSET	0
2772428d7b3dSmrg
2773428d7b3dSmrg#define PIPEA_DATA_M2		0x60038
2774428d7b3dSmrg#define  PIPEA_DATA_M2_OFFSET	0
2775428d7b3dSmrg#define PIPEA_DATA_N2		0x6003c
2776428d7b3dSmrg#define  PIPEA_DATA_N2_OFFSET	0
2777428d7b3dSmrg
2778428d7b3dSmrg#define PIPEA_LINK_M1		0x60040
2779428d7b3dSmrg#define  PIPEA_LINK_M1_OFFSET	0
2780428d7b3dSmrg#define PIPEA_LINK_N1		0x60044
2781428d7b3dSmrg#define  PIPEA_LINK_N1_OFFSET	0
2782428d7b3dSmrg
2783428d7b3dSmrg#define PIPEA_LINK_M2		0x60048
2784428d7b3dSmrg#define  PIPEA_LINK_M2_OFFSET	0
2785428d7b3dSmrg#define PIPEA_LINK_N2		0x6004c
2786428d7b3dSmrg#define  PIPEA_LINK_N2_OFFSET	0
2787428d7b3dSmrg
2788428d7b3dSmrg/* PIPEB timing regs are same start from 0x61000 */
2789428d7b3dSmrg
2790428d7b3dSmrg#define PIPEB_DATA_M1		0x61030
2791428d7b3dSmrg#define  PIPEB_DATA_M1_OFFSET	0
2792428d7b3dSmrg#define PIPEB_DATA_N1		0x61034
2793428d7b3dSmrg#define  PIPEB_DATA_N1_OFFSET	0
2794428d7b3dSmrg
2795428d7b3dSmrg#define PIPEB_DATA_M2		0x61038
2796428d7b3dSmrg#define  PIPEB_DATA_M2_OFFSET	0
2797428d7b3dSmrg#define PIPEB_DATA_N2		0x6103c
2798428d7b3dSmrg#define  PIPEB_DATA_N2_OFFSET	0
2799428d7b3dSmrg
2800428d7b3dSmrg#define PIPEB_LINK_M1		0x61040
2801428d7b3dSmrg#define  PIPEB_LINK_M1_OFFSET	0
2802428d7b3dSmrg#define PIPEB_LINK_N1		0x61044
2803428d7b3dSmrg#define  PIPEB_LINK_N1_OFFSET	0
2804428d7b3dSmrg
2805428d7b3dSmrg#define PIPEB_LINK_M2		0x61048
2806428d7b3dSmrg#define  PIPEB_LINK_M2_OFFSET	0
2807428d7b3dSmrg#define PIPEB_LINK_N2		0x6104c
2808428d7b3dSmrg#define  PIPEB_LINK_N2_OFFSET	0
2809428d7b3dSmrg
2810428d7b3dSmrg/* PIPECONF for pipe A/B addr is same */
2811428d7b3dSmrg
2812428d7b3dSmrg/* cusor A is only connected to pipe A,
2813428d7b3dSmrg   cursor B is connected to pipe B. Otherwise no change. */
2814428d7b3dSmrg
2815428d7b3dSmrg/* Plane A/B, DSPACNTR/DSPBCNTR addr not changed */
2816428d7b3dSmrg
2817428d7b3dSmrg/* CPU panel fitter */
2818428d7b3dSmrg#define PFA_CTL_1		0x68080
2819428d7b3dSmrg#define PFB_CTL_1		0x68880
2820428d7b3dSmrg#define  PF_ENABLE		(1<<31)
2821428d7b3dSmrg
2822428d7b3dSmrg#define PFA_WIN_POS		0x68070
2823428d7b3dSmrg#define PFB_WIN_POS		0x68870
2824428d7b3dSmrg#define PFA_WIN_SIZE		0x68074
2825428d7b3dSmrg#define PFB_WIN_SIZE		0x68874
2826428d7b3dSmrg
2827428d7b3dSmrg/* legacy palette */
2828428d7b3dSmrg#define LGC_PALETTE_A		0x4a000
2829428d7b3dSmrg#define LGC_PALETTE_B		0x4a800
2830428d7b3dSmrg
2831428d7b3dSmrg/* interrupts */
2832428d7b3dSmrg#define DE_MASTER_IRQ_CONTROL	(1 << 31)
2833428d7b3dSmrg#define DE_SPRITEB_FLIP_DONE	(1 << 29)
2834428d7b3dSmrg#define DE_SPRITEA_FLIP_DONE	(1 << 28)
2835428d7b3dSmrg#define DE_PLANEB_FLIP_DONE	(1 << 27)
2836428d7b3dSmrg#define DE_PLANEA_FLIP_DONE	(1 << 26)
2837428d7b3dSmrg#define DE_PCU_EVENT		(1 << 25)
2838428d7b3dSmrg#define DE_GTT_FAULT		(1 << 24)
2839428d7b3dSmrg#define DE_POISON		(1 << 23)
2840428d7b3dSmrg#define DE_PERFORM_COUNTER	(1 << 22)
2841428d7b3dSmrg#define DE_PCH_EVENT		(1 << 21)
2842428d7b3dSmrg#define DE_AUX_CHANNEL_A	(1 << 20)
2843428d7b3dSmrg#define DE_DP_A_HOTPLUG		(1 << 19)
2844428d7b3dSmrg#define DE_GSE			(1 << 18)
2845428d7b3dSmrg#define DE_PIPEB_VBLANK		(1 << 15)
2846428d7b3dSmrg#define DE_PIPEB_EVEN_FIELD	(1 << 14)
2847428d7b3dSmrg#define DE_PIPEB_ODD_FIELD	(1 << 13)
2848428d7b3dSmrg#define DE_PIPEB_LINE_COMPARE	(1 << 12)
2849428d7b3dSmrg#define DE_PIPEB_VSYNC		(1 << 11)
2850428d7b3dSmrg#define DE_PIPEB_FIFO_UNDERRUN	(1 << 8)
2851428d7b3dSmrg#define DE_PIPEA_VBLANK		(1 << 7)
2852428d7b3dSmrg#define DE_PIPEA_EVEN_FIELD	(1 << 6)
2853428d7b3dSmrg#define DE_PIPEA_ODD_FIELD	(1 << 5)
2854428d7b3dSmrg#define DE_PIPEA_LINE_COMPARE	(1 << 4)
2855428d7b3dSmrg#define DE_PIPEA_VSYNC		(1 << 3)
2856428d7b3dSmrg#define DE_PIPEA_FIFO_UNDERRUN	(1 << 0)
2857428d7b3dSmrg
2858428d7b3dSmrg#define DEISR	0x44000
2859428d7b3dSmrg#define DEIMR	0x44004
2860428d7b3dSmrg#define DEIIR	0x44008
2861428d7b3dSmrg#define DEIER	0x4400c
2862428d7b3dSmrg
2863428d7b3dSmrg/* GT interrupt */
2864428d7b3dSmrg#define GT_SYNC_STATUS		(1 << 2)
2865428d7b3dSmrg#define GT_USER_INTERRUPT	(1 << 0)
2866428d7b3dSmrg
2867428d7b3dSmrg#define GTISR	0x44010
2868428d7b3dSmrg#define GTIMR	0x44014
2869428d7b3dSmrg#define GTIIR	0x44018
2870428d7b3dSmrg#define GTIER	0x4401c
2871428d7b3dSmrg
2872428d7b3dSmrg/* PCH */
2873428d7b3dSmrg
2874428d7b3dSmrg/* south display engine interrupt */
2875428d7b3dSmrg#define SDE_CRT_HOTPLUG		(1 << 11)
2876428d7b3dSmrg#define SDE_PORTD_HOTPLUG	(1 << 10)
2877428d7b3dSmrg#define SDE_PORTC_HOTPLUG	(1 << 9)
2878428d7b3dSmrg#define SDE_PORTB_HOTPLUG	(1 << 8)
2879428d7b3dSmrg#define SDE_SDVOB_HOTPLUG	(1 << 6)
2880428d7b3dSmrg
2881428d7b3dSmrg#define SDEISR	0xc4000
2882428d7b3dSmrg#define SDEIMR	0xc4004
2883428d7b3dSmrg#define SDEIIR	0xc4008
2884428d7b3dSmrg#define SDEIER	0xc400c
2885428d7b3dSmrg
2886428d7b3dSmrg/* digital port hotplug */
2887428d7b3dSmrg#define PCH_PORT_HOTPLUG	0xc4030
2888428d7b3dSmrg#define PORTD_HOTPLUG_ENABLE		(1 << 20)
2889428d7b3dSmrg#define PORTD_PULSE_DURATION_2ms	(0)
2890428d7b3dSmrg#define PORTD_PULSE_DURATION_4_5ms	(1 << 18)
2891428d7b3dSmrg#define PORTD_PULSE_DURATION_6ms	(2 << 18)
2892428d7b3dSmrg#define PORTD_PULSE_DURATION_100ms	(3 << 18)
2893428d7b3dSmrg#define PORTD_HOTPLUG_NO_DETECT		(0)
2894428d7b3dSmrg#define PORTD_HOTPLUG_SHORT_DETECT	(1 << 16)
2895428d7b3dSmrg#define PORTD_HOTPLUG_LONG_DETECT	(1 << 17)
2896428d7b3dSmrg#define PORTC_HOTPLUG_ENABLE		(1 << 12)
2897428d7b3dSmrg#define PORTC_PULSE_DURATION_2ms	(0)
2898428d7b3dSmrg#define PORTC_PULSE_DURATION_4_5ms	(1 << 10)
2899428d7b3dSmrg#define PORTC_PULSE_DURATION_6ms	(2 << 10)
2900428d7b3dSmrg#define PORTC_PULSE_DURATION_100ms	(3 << 10)
2901428d7b3dSmrg#define PORTC_HOTPLUG_NO_DETECT		(0)
2902428d7b3dSmrg#define PORTC_HOTPLUG_SHORT_DETECT	(1 << 8)
2903428d7b3dSmrg#define PORTC_HOTPLUG_LONG_DETECT	(1 << 9)
2904428d7b3dSmrg#define PORTB_HOTPLUG_ENABLE		(1 << 4)
2905428d7b3dSmrg#define PORTB_PULSE_DURATION_2ms	(0)
2906428d7b3dSmrg#define PORTB_PULSE_DURATION_4_5ms	(1 << 2)
2907428d7b3dSmrg#define PORTB_PULSE_DURATION_6ms	(2 << 2)
2908428d7b3dSmrg#define PORTB_PULSE_DURATION_100ms	(3 << 2)
2909428d7b3dSmrg#define PORTB_HOTPLUG_NO_DETECT		(0)
2910428d7b3dSmrg#define PORTB_HOTPLUG_SHORT_DETECT	(1 << 0)
2911428d7b3dSmrg#define PORTB_HOTPLUG_LONG_DETECT	(1 << 1)
2912428d7b3dSmrg
2913428d7b3dSmrg#define PCH_GPIOA		0xc5010
2914428d7b3dSmrg#define PCH_GPIOB		0xc5014
2915428d7b3dSmrg#define PCH_GPIOC		0xc5018
2916428d7b3dSmrg#define PCH_GPIOD		0xc501c
2917428d7b3dSmrg#define PCH_GPIOE		0xc5020
2918428d7b3dSmrg#define PCH_GPIOF		0xc5024
2919428d7b3dSmrg#define PCH_GMBUS0		0xc5100
2920428d7b3dSmrg#define PCH_GMBUS1		0xc5104
2921428d7b3dSmrg#define PCH_GMBUS2		0xc5108
2922428d7b3dSmrg#define PCH_GMBUS3		0xc510c
2923428d7b3dSmrg#define PCH_GMBUS4		0xc5110
2924428d7b3dSmrg#define PCH_GMBUS5		0xc5120
2925428d7b3dSmrg
2926428d7b3dSmrg#define PCH_DPLL_A		0xc6014
2927428d7b3dSmrg#define PCH_DPLL_B		0xc6018
2928428d7b3dSmrg
2929428d7b3dSmrg#define PCH_FPA0		0xc6040
2930428d7b3dSmrg#define PCH_FPA1		0xc6044
2931428d7b3dSmrg#define PCH_FPB0		0xc6048
2932428d7b3dSmrg#define PCH_FPB1		0xc604c
2933428d7b3dSmrg
2934428d7b3dSmrg#define PCH_DPLL_TEST		0xc606c
2935428d7b3dSmrg
2936428d7b3dSmrg#define PCH_DREF_CONTROL	0xC6200
2937428d7b3dSmrg#define  DREF_CONTROL_MASK	0x7fc3
2938428d7b3dSmrg#define  DREF_CPU_SOURCE_OUTPUT_DISABLE		(0<<13)
2939428d7b3dSmrg#define  DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD	(2<<13)
2940428d7b3dSmrg#define  DREF_CPU_SOURCE_OUTPUT_NONSPREAD	(3<<13)
2941428d7b3dSmrg#define  DREF_SSC_SOURCE_DISABLE		(0<<11)
2942428d7b3dSmrg#define  DREF_SSC_SOURCE_ENABLE			(2<<11)
2943428d7b3dSmrg#define  DREF_NONSPREAD_SOURCE_DISABLE		(0<<9)
2944428d7b3dSmrg#define  DREF_NONSPREAD_SOURCE_ENABLE		(2<<9)
2945428d7b3dSmrg#define  DREF_SUPERSPREAD_SOURCE_DISABLE	(0<<7)
2946428d7b3dSmrg#define  DREF_SUPERSPREAD_SOURCE_ENABLE		(2<<7)
2947428d7b3dSmrg#define  DREF_SSC4_DOWNSPREAD			(0<<6)
2948428d7b3dSmrg#define  DREF_SSC4_CENTERSPREAD			(1<<6)
2949428d7b3dSmrg#define  DREF_SSC1_DISABLE			(0<<1)
2950428d7b3dSmrg#define  DREF_SSC1_ENABLE			(1<<1)
2951428d7b3dSmrg#define  DREF_SSC4_DISABLE			(0)
2952428d7b3dSmrg#define  DREF_SSC4_ENABLE			(1)
2953428d7b3dSmrg
2954428d7b3dSmrg#define PCH_RAWCLK_FREQ		0xc6204
2955428d7b3dSmrg#define  FDL_TP1_TIMER_SHIFT	12
2956428d7b3dSmrg#define  FDL_TP1_TIMER_MASK	(3<<12)
2957428d7b3dSmrg#define  FDL_TP2_TIMER_SHIFT	10
2958428d7b3dSmrg#define  FDL_TP2_TIMER_MASK	(3<<10)
2959428d7b3dSmrg#define  RAWCLK_FREQ_MASK	0x3ff
2960428d7b3dSmrg
2961428d7b3dSmrg#define PCH_DPLL_TMR_CFG	0xc6208
2962428d7b3dSmrg
2963428d7b3dSmrg#define PCH_SSC4_PARMS		0xc6210
2964428d7b3dSmrg#define PCH_SSC4_AUX_PARMS	0xc6214
2965428d7b3dSmrg
2966428d7b3dSmrg/* transcoder */
2967428d7b3dSmrg
2968428d7b3dSmrg#define TRANS_HTOTAL_A		0xe0000
2969428d7b3dSmrg#define  TRANS_HTOTAL_SHIFT	16
2970428d7b3dSmrg#define  TRANS_HACTIVE_SHIFT	0
2971428d7b3dSmrg#define TRANS_HBLANK_A		0xe0004
2972428d7b3dSmrg#define  TRANS_HBLANK_END_SHIFT	16
2973428d7b3dSmrg#define  TRANS_HBLANK_START_SHIFT 0
2974428d7b3dSmrg#define TRANS_HSYNC_A		0xe0008
2975428d7b3dSmrg#define  TRANS_HSYNC_END_SHIFT	16
2976428d7b3dSmrg#define  TRANS_HSYNC_START_SHIFT 0
2977428d7b3dSmrg#define TRANS_VTOTAL_A		0xe000c
2978428d7b3dSmrg#define  TRANS_VTOTAL_SHIFT	16
2979428d7b3dSmrg#define  TRANS_VACTIVE_SHIFT	0
2980428d7b3dSmrg#define TRANS_VBLANK_A		0xe0010
2981428d7b3dSmrg#define  TRANS_VBLANK_END_SHIFT	16
2982428d7b3dSmrg#define  TRANS_VBLANK_START_SHIFT 0
2983428d7b3dSmrg#define TRANS_VSYNC_A		0xe0014
2984428d7b3dSmrg#define  TRANS_VSYNC_END_SHIFT	16
2985428d7b3dSmrg#define  TRANS_VSYNC_START_SHIFT 0
2986428d7b3dSmrg
2987428d7b3dSmrg#define TRANSA_DATA_M1		0xe0030
2988428d7b3dSmrg#define TRANSA_DATA_N1		0xe0034
2989428d7b3dSmrg#define TRANSA_DATA_M2		0xe0038
2990428d7b3dSmrg#define TRANSA_DATA_N2		0xe003c
2991428d7b3dSmrg#define TRANSA_DP_LINK_M1	0xe0040
2992428d7b3dSmrg#define TRANSA_DP_LINK_N1	0xe0044
2993428d7b3dSmrg#define TRANSA_DP_LINK_M2	0xe0048
2994428d7b3dSmrg#define TRANSA_DP_LINK_N2	0xe004c
2995428d7b3dSmrg
2996428d7b3dSmrg#define TRANS_HTOTAL_B		0xe1000
2997428d7b3dSmrg#define TRANS_HBLANK_B		0xe1004
2998428d7b3dSmrg#define TRANS_HSYNC_B		0xe1008
2999428d7b3dSmrg#define TRANS_VTOTAL_B		0xe100c
3000428d7b3dSmrg#define TRANS_VBLANK_B		0xe1010
3001428d7b3dSmrg#define TRANS_VSYNC_B		0xe1014
3002428d7b3dSmrg
3003428d7b3dSmrg#define TRANSB_DATA_M1		0xe1030
3004428d7b3dSmrg#define TRANSB_DATA_N1		0xe1034
3005428d7b3dSmrg#define TRANSB_DATA_M2		0xe1038
3006428d7b3dSmrg#define TRANSB_DATA_N2		0xe103c
3007428d7b3dSmrg#define TRANSB_DP_LINK_M1	0xe1040
3008428d7b3dSmrg#define TRANSB_DP_LINK_N1	0xe1044
3009428d7b3dSmrg#define TRANSB_DP_LINK_M2	0xe1048
3010428d7b3dSmrg#define TRANSB_DP_LINK_N2	0xe104c
3011428d7b3dSmrg
3012428d7b3dSmrg#define TRANSACONF		0xf0008
3013428d7b3dSmrg#define TRANSBCONF		0xf1008
3014428d7b3dSmrg#define  TRANS_DISABLE		(0<<31)
3015428d7b3dSmrg#define  TRANS_ENABLE		(1<<31)
3016428d7b3dSmrg#define  TRANS_STATE_MASK	(1<<30)
3017428d7b3dSmrg#define  TRANS_STATE_DISABLE	(0<<30)
3018428d7b3dSmrg#define  TRANS_STATE_ENABLE	(1<<30)
3019428d7b3dSmrg#define  TRANS_FSYNC_DELAY_HB1	(0<<27)
3020428d7b3dSmrg#define  TRANS_FSYNC_DELAY_HB2	(1<<27)
3021428d7b3dSmrg#define  TRANS_FSYNC_DELAY_HB3	(2<<27)
3022428d7b3dSmrg#define  TRANS_FSYNC_DELAY_HB4	(3<<27)
3023428d7b3dSmrg#define  TRANS_DP_AUDIO_ONLY	(1<<26)
3024428d7b3dSmrg#define  TRANS_DP_VIDEO_AUDIO	(0<<26)
3025428d7b3dSmrg#define  TRANS_PROGRESSIVE	(0<<21)
3026428d7b3dSmrg#define  TRANS_8BPC		(0<<5)
3027428d7b3dSmrg#define  TRANS_10BPC		(1<<5)
3028428d7b3dSmrg#define  TRANS_6BPC		(2<<5)
3029428d7b3dSmrg#define  TRANS_12BPC		(3<<5)
3030428d7b3dSmrg
3031428d7b3dSmrg#define FDI_RXA_CHICKEN		0xc200c
3032428d7b3dSmrg#define FDI_RXB_CHICKEN		0xc2010
3033428d7b3dSmrg#define  FDI_RX_PHASE_SYNC_POINTER_ENABLE	(1)
3034428d7b3dSmrg
3035428d7b3dSmrg/* CPU: FDI_TX */
3036428d7b3dSmrg#define FDI_TXA_CTL		0x60100
3037428d7b3dSmrg#define FDI_TXB_CTL		0x61100
3038428d7b3dSmrg#define  FDI_TX_DISABLE		(0<<31)
3039428d7b3dSmrg#define  FDI_TX_ENABLE		(1<<31)
3040428d7b3dSmrg#define  FDI_LINK_TRAIN_PATTERN_1	(0<<28)
3041428d7b3dSmrg#define  FDI_LINK_TRAIN_PATTERN_2	(1<<28)
3042428d7b3dSmrg#define  FDI_LINK_TRAIN_PATTERN_IDLE	(2<<28)
3043428d7b3dSmrg#define  FDI_LINK_TRAIN_NONE		(3<<28)
3044428d7b3dSmrg#define  FDI_LINK_TRAIN_VOLTAGE_0_4V	(0<<25)
3045428d7b3dSmrg#define  FDI_LINK_TRAIN_VOLTAGE_0_6V	(1<<25)
3046428d7b3dSmrg#define  FDI_LINK_TRAIN_VOLTAGE_0_8V	(2<<25)
3047428d7b3dSmrg#define  FDI_LINK_TRAIN_VOLTAGE_1_2V	(3<<25)
3048428d7b3dSmrg#define  FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3049428d7b3dSmrg#define  FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3050428d7b3dSmrg#define  FDI_LINK_TRAIN_PRE_EMPHASIS_2X	  (2<<22)
3051428d7b3dSmrg#define  FDI_LINK_TRAIN_PRE_EMPHASIS_3X	  (3<<22)
3052428d7b3dSmrg#define  FDI_DP_PORT_WIDTH_X1		(0<<19)
3053428d7b3dSmrg#define  FDI_DP_PORT_WIDTH_X2		(1<<19)
3054428d7b3dSmrg#define  FDI_DP_PORT_WIDTH_X3		(2<<19)
3055428d7b3dSmrg#define  FDI_DP_PORT_WIDTH_X4		(3<<19)
3056428d7b3dSmrg#define  FDI_TX_ENHANCE_FRAME_ENABLE	(1<<18)
3057428d7b3dSmrg/* Ironlake: hardwired to 1 */
3058428d7b3dSmrg#define  FDI_TX_PLL_ENABLE		(1<<14)
3059428d7b3dSmrg/* both Tx and Rx */
3060428d7b3dSmrg#define  FDI_SCRAMBLING_ENABLE		(0<<7)
3061428d7b3dSmrg#define  FDI_SCRAMBLING_DISABLE		(1<<7)
3062428d7b3dSmrg
3063428d7b3dSmrg/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
3064428d7b3dSmrg#define FDI_RXA_CTL		0xf000c
3065428d7b3dSmrg#define FDI_RXB_CTL		0xf100c
3066428d7b3dSmrg#define  FDI_RX_ENABLE		(1<<31)
3067428d7b3dSmrg#define  FDI_RX_DISABLE		(0<<31)
3068428d7b3dSmrg/* train, dp width same as FDI_TX */
3069428d7b3dSmrg#define  FDI_DP_PORT_WIDTH_X8		(7<<19)
3070428d7b3dSmrg#define  FDI_8BPC			(0<<16)
3071428d7b3dSmrg#define  FDI_10BPC			(1<<16)
3072428d7b3dSmrg#define  FDI_6BPC			(2<<16)
3073428d7b3dSmrg#define  FDI_12BPC			(3<<16)
3074428d7b3dSmrg#define  FDI_LINK_REVERSE_OVERWRITE	(1<<15)
3075428d7b3dSmrg#define  FDI_DMI_LINK_REVERSE_MASK	(1<<14)
3076428d7b3dSmrg#define  FDI_RX_PLL_ENABLE		(1<<13)
3077428d7b3dSmrg#define  FDI_FS_ERR_CORRECT_ENABLE	(1<<11)
3078428d7b3dSmrg#define  FDI_FE_ERR_CORRECT_ENABLE	(1<<10)
3079428d7b3dSmrg#define  FDI_FS_ERR_REPORT_ENABLE	(1<<9)
3080428d7b3dSmrg#define  FDI_FE_ERR_REPORT_ENABLE	(1<<8)
3081428d7b3dSmrg#define  FDI_RX_ENHANCE_FRAME_ENABLE	(1<<6)
3082428d7b3dSmrg#define  FDI_SEL_RAWCLK			(0<<4)
3083428d7b3dSmrg#define  FDI_SEL_PCDCLK			(1<<4)
3084428d7b3dSmrg
3085428d7b3dSmrg#define FDI_RXA_MISC		0xf0010
3086428d7b3dSmrg#define FDI_RXB_MISC		0xf1010
3087428d7b3dSmrg#define FDI_RXA_TUSIZE1		0xf0030
3088428d7b3dSmrg#define FDI_RXA_TUSIZE2		0xf0038
3089428d7b3dSmrg#define FDI_RXB_TUSIZE1		0xf1030
3090428d7b3dSmrg#define FDI_RXB_TUSIZE2		0xf1038
3091428d7b3dSmrg
3092428d7b3dSmrg/* FDI_RX interrupt register format */
3093428d7b3dSmrg#define FDI_RX_INTER_LANE_ALIGN		(1<<10)
3094428d7b3dSmrg#define FDI_RX_SYMBOL_LOCK		(1<<9) /* train 2 */
3095428d7b3dSmrg#define FDI_RX_BIT_LOCK			(1<<8) /* train 1 */
3096428d7b3dSmrg#define FDI_RX_TRAIN_PATTERN_2_FAIL	(1<<7)
3097428d7b3dSmrg#define FDI_RX_FS_CODE_ERR		(1<<6)
3098428d7b3dSmrg#define FDI_RX_FE_CODE_ERR		(1<<5)
3099428d7b3dSmrg#define FDI_RX_SYMBOL_ERR_RATE_ABOVE	(1<<4)
3100428d7b3dSmrg#define FDI_RX_HDCP_LINK_FAIL		(1<<3)
3101428d7b3dSmrg#define FDI_RX_PIXEL_FIFO_OVERFLOW	(1<<2)
3102428d7b3dSmrg#define FDI_RX_CROSS_CLOCK_OVERFLOW	(1<<1)
3103428d7b3dSmrg#define FDI_RX_SYMBOL_QUEUE_OVERFLOW	(1<<0)
3104428d7b3dSmrg
3105428d7b3dSmrg#define FDI_RXA_IIR		0xf0014
3106428d7b3dSmrg#define FDI_RXA_IMR		0xf0018
3107428d7b3dSmrg#define FDI_RXB_IIR		0xf1014
3108428d7b3dSmrg#define FDI_RXB_IMR		0xf1018
3109428d7b3dSmrg
3110428d7b3dSmrg#define FDI_PLL_CTL_1		0xfe000
3111428d7b3dSmrg#define FDI_PLL_CTL_2		0xfe004
3112428d7b3dSmrg
3113428d7b3dSmrg/* CRT */
3114428d7b3dSmrg#define PCH_ADPA		0xe1100
3115428d7b3dSmrg#define  ADPA_TRANS_SELECT_MASK	(1<<30)
3116428d7b3dSmrg#define  ADPA_TRANS_A_SELECT	0
3117428d7b3dSmrg#define  ADPA_TRANS_B_SELECT	(1<<30)
3118428d7b3dSmrg/* HPD is here */
3119428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_MASK	0x03ff0000 /* bit 25-16 */
3120428d7b3dSmrg#define	 ADPA_CRT_HOTPLUG_MONITOR_NONE	(0<<24)
3121428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_MONITOR_MASK	(3<<24)
3122428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_MONITOR_COLOR	(3<<24)
3123428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_MONITOR_MONO	(2<<24)
3124428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_ENABLE	(1<<23)
3125428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_PERIOD_64	(0<<22)
3126428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_PERIOD_128	(1<<22)
3127428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_WARMUP_5MS	(0<<21)
3128428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_WARMUP_10MS	(1<<21)
3129428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_SAMPLE_2S	(0<<20)
3130428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_SAMPLE_4S	(1<<20)
3131428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_VOLTAGE_40	(0<<18)
3132428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_VOLTAGE_50	(1<<18)
3133428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_VOLTAGE_60	(2<<18)
3134428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_VOLTAGE_70	(3<<18)
3135428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_VOLREF_325MV	(0<<17)
3136428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_VOLREF_475MV	(1<<17)
3137428d7b3dSmrg#define  ADPA_CRT_HOTPLUG_FORCE_TRIGGER	(1<<16)
3138428d7b3dSmrg/* polarity control not changed */
3139428d7b3dSmrg
3140428d7b3dSmrg/* or SDVOB */
3141428d7b3dSmrg#define HDMIB	0xe1140
3142428d7b3dSmrg#define  PORT_ENABLE	(1 << 31)
3143428d7b3dSmrg#define  TRANSCODER_A	(0)
3144428d7b3dSmrg#define  TRANSCODER_B	(1 << 30)
3145428d7b3dSmrg#define  COLOR_FORMAT_8bpc	(0)
3146428d7b3dSmrg#define  COLOR_FORMAT_12bpc	(3 << 26)
3147428d7b3dSmrg#define  SDVOB_HOTPLUG_ENABLE	(1 << 23)
3148428d7b3dSmrg#define  SDVO_ENCODING		(0)
3149428d7b3dSmrg#define  TMDS_ENCODING		(2 << 10)
3150428d7b3dSmrg#define  NULL_PACKET_VSYNC_ENABLE	(1 << 9)
3151428d7b3dSmrg#define  SDVOB_BORDER_ENABLE	(1 << 7)
3152428d7b3dSmrg#define  AUDIO_ENABLE		(1 << 6)
3153428d7b3dSmrg#define  VSYNC_ACTIVE_HIGH	(1 << 4)
3154428d7b3dSmrg#define  HSYNC_ACTIVE_HIGH	(1 << 3)
3155428d7b3dSmrg#define  PORT_DETECTED		(1 << 2)
3156428d7b3dSmrg
3157428d7b3dSmrg#define HDMIC	0xe1150
3158428d7b3dSmrg#define HDMID	0xe1160
3159428d7b3dSmrg#define PCH_LVDS		0xe1180
3160428d7b3dSmrg
3161428d7b3dSmrg#define AUD_CONFIG              0x62000
3162428d7b3dSmrg#define AUD_DEBUG               0x62010
3163428d7b3dSmrg#define AUD_VID_DID             0x62020
3164428d7b3dSmrg#define AUD_RID                 0x62024
3165428d7b3dSmrg#define AUD_SUBN_CNT            0x62028
3166428d7b3dSmrg#define AUD_FUNC_GRP            0x62040
3167428d7b3dSmrg#define AUD_SUBN_CNT2           0x62044
3168428d7b3dSmrg#define AUD_GRP_CAP             0x62048
3169428d7b3dSmrg#define AUD_PWRST               0x6204c
3170428d7b3dSmrg#define AUD_SUPPWR              0x62050
3171428d7b3dSmrg#define AUD_SID                 0x62054
3172428d7b3dSmrg#define AUD_OUT_CWCAP           0x62070
3173428d7b3dSmrg#define AUD_OUT_PCMSIZE         0x62074
3174428d7b3dSmrg#define AUD_OUT_STR             0x62078
3175428d7b3dSmrg#define AUD_OUT_DIG_CNVT        0x6207c
3176428d7b3dSmrg#define AUD_OUT_CH_STR          0x62080
3177428d7b3dSmrg#define AUD_OUT_STR_DESC        0x62084
3178428d7b3dSmrg#define AUD_PINW_CAP            0x620a0
3179428d7b3dSmrg#define AUD_PIN_CAP             0x620a4
3180428d7b3dSmrg#define AUD_PINW_CONNLNG        0x620a8
3181428d7b3dSmrg#define AUD_PINW_CONNLST        0x620ac
3182428d7b3dSmrg#define AUD_PINW_CNTR           0x620b0
3183428d7b3dSmrg#define AUD_PINW_UNSOLRESP      0x620b8
3184428d7b3dSmrg#define AUD_CNTL_ST             0x620b4
3185428d7b3dSmrg#define AUD_PINW_CONFIG         0x620bc
3186428d7b3dSmrg#define AUD_HDMIW_STATUS        0x620d4
3187428d7b3dSmrg#define AUD_HDMIW_HDMIEDID      0x6210c
3188428d7b3dSmrg#define AUD_HDMIW_INFOFR        0x62118
3189428d7b3dSmrg#define AUD_CONV_CHCNT          0x62120
3190428d7b3dSmrg#define AUD_CTS_ENABLE          0x62128
3191428d7b3dSmrg
3192428d7b3dSmrg#define VIDEO_DIP_CTL           0x61170
3193428d7b3dSmrg
3194428d7b3dSmrg#endif /* _I810_REG_H */
3195