103b705cfSriastradh/************************************************************************** 203b705cfSriastradh * 303b705cfSriastradh * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 403b705cfSriastradh * All Rights Reserved. 503b705cfSriastradh * 603b705cfSriastradh * Permission is hereby granted, free of charge, to any person obtaining a 703b705cfSriastradh * copy of this software and associated documentation files (the 803b705cfSriastradh * "Software"), to deal in the Software without restriction, including 903b705cfSriastradh * without limitation the rights to use, copy, modify, merge, publish, 1003b705cfSriastradh * distribute, sub license, and/or sell copies of the Software, and to 1103b705cfSriastradh * permit persons to whom the Software is furnished to do so, subject to 1203b705cfSriastradh * the following conditions: 1303b705cfSriastradh * 1403b705cfSriastradh * The above copyright notice and this permission notice (including the 1503b705cfSriastradh * next paragraph) shall be included in all copies or substantial portions 1603b705cfSriastradh * of the Software. 1703b705cfSriastradh * 1803b705cfSriastradh * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 1903b705cfSriastradh * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 2003b705cfSriastradh * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 2103b705cfSriastradh * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 2203b705cfSriastradh * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 2303b705cfSriastradh * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 2403b705cfSriastradh * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 2503b705cfSriastradh * 2603b705cfSriastradh **************************************************************************/ 2703b705cfSriastradh 2803b705cfSriastradh#ifndef _I915_REG_H_ 2903b705cfSriastradh#define _I915_REG_H_ 3003b705cfSriastradh 3103b705cfSriastradh#define CMD_3D (3 << 29) 3203b705cfSriastradh 3303b705cfSriastradh#define I915_SET_FIELD( var, mask, value ) (var &= ~(mask), var |= value) 3403b705cfSriastradh 3503b705cfSriastradh#define PRIM3D (CMD_3D | (0x1f<<24)) 3603b705cfSriastradh#define PRIM3D_INDIRECT_SEQUENTIAL ((1<<23) | (0<<17)) 3703b705cfSriastradh#define PRIM3D_TRILIST (PRIM3D | (0x0<<18)) 3803b705cfSriastradh#define PRIM3D_TRISTRIP (PRIM3D | (0x1<<18)) 3903b705cfSriastradh#define PRIM3D_TRISTRIP_RVRSE (PRIM3D | (0x2<<18)) 4003b705cfSriastradh#define PRIM3D_TRIFAN (PRIM3D | (0x3<<18)) 4103b705cfSriastradh#define PRIM3D_POLY (PRIM3D | (0x4<<18)) 4203b705cfSriastradh#define PRIM3D_LINELIST (PRIM3D | (0x5<<18)) 4303b705cfSriastradh#define PRIM3D_LINESTRIP (PRIM3D | (0x6<<18)) 4403b705cfSriastradh#define PRIM3D_RECTLIST (PRIM3D | (0x7<<18)) 4503b705cfSriastradh#define PRIM3D_POINTLIST (PRIM3D | (0x8<<18)) 4603b705cfSriastradh#define PRIM3D_DIB (PRIM3D | (0x9<<18)) 4703b705cfSriastradh#define PRIM3D_CLEAR_RECT (PRIM3D | (0xa<<18)) 4803b705cfSriastradh#define PRIM3D_ZONE_INIT (PRIM3D | (0xd<<18)) 4903b705cfSriastradh#define PRIM3D_MASK (0x1f<<18) 5003b705cfSriastradh 5103b705cfSriastradh 5203b705cfSriastradh/* p137 */ 5303b705cfSriastradh#define _3DSTATE_AA_CMD (CMD_3D | (0x06<<24)) 5403b705cfSriastradh#define AA_LINE_ECAAR_WIDTH_ENABLE (1<<16) 5503b705cfSriastradh#define AA_LINE_ECAAR_WIDTH_0_5 0 5603b705cfSriastradh#define AA_LINE_ECAAR_WIDTH_1_0 (1<<14) 5703b705cfSriastradh#define AA_LINE_ECAAR_WIDTH_2_0 (2<<14) 5803b705cfSriastradh#define AA_LINE_ECAAR_WIDTH_4_0 (3<<14) 5903b705cfSriastradh#define AA_LINE_REGION_WIDTH_ENABLE (1<<8) 6003b705cfSriastradh#define AA_LINE_REGION_WIDTH_0_5 0 6103b705cfSriastradh#define AA_LINE_REGION_WIDTH_1_0 (1<<6) 6203b705cfSriastradh#define AA_LINE_REGION_WIDTH_2_0 (2<<6) 6303b705cfSriastradh#define AA_LINE_REGION_WIDTH_4_0 (3<<6) 6403b705cfSriastradh 6503b705cfSriastradh/* 3DSTATE_BACKFACE_STENCIL_OPS, p138*/ 6603b705cfSriastradh#define _3DSTATE_BACKFACE_STENCIL_OPS (CMD_3D | (0x8<<24)) 6703b705cfSriastradh#define BFO_ENABLE_STENCIL_REF (1<<23) 6803b705cfSriastradh#define BFO_STENCIL_REF_SHIFT 15 6903b705cfSriastradh#define BFO_STENCIL_REF_MASK (0xff<<15) 7003b705cfSriastradh#define BFO_ENABLE_STENCIL_FUNCS (1<<14) 7103b705cfSriastradh#define BFO_STENCIL_TEST_SHIFT 11 7203b705cfSriastradh#define BFO_STENCIL_TEST_MASK (0x7<<11) 7303b705cfSriastradh#define BFO_STENCIL_FAIL_SHIFT 8 7403b705cfSriastradh#define BFO_STENCIL_FAIL_MASK (0x7<<8) 7503b705cfSriastradh#define BFO_STENCIL_PASS_Z_FAIL_SHIFT 5 7603b705cfSriastradh#define BFO_STENCIL_PASS_Z_FAIL_MASK (0x7<<5) 7703b705cfSriastradh#define BFO_STENCIL_PASS_Z_PASS_SHIFT 2 7803b705cfSriastradh#define BFO_STENCIL_PASS_Z_PASS_MASK (0x7<<2) 7903b705cfSriastradh#define BFO_ENABLE_STENCIL_TWO_SIDE (1<<1) 8003b705cfSriastradh#define BFO_STENCIL_TWO_SIDE (1<<0) 8103b705cfSriastradh 8203b705cfSriastradh/* 3DSTATE_BACKFACE_STENCIL_MASKS, p140 */ 8303b705cfSriastradh#define _3DSTATE_BACKFACE_STENCIL_MASKS (CMD_3D | (0x9<<24)) 8403b705cfSriastradh#define BFM_ENABLE_STENCIL_TEST_MASK (1<<17) 8503b705cfSriastradh#define BFM_ENABLE_STENCIL_WRITE_MASK (1<<16) 8603b705cfSriastradh#define BFM_STENCIL_TEST_MASK_SHIFT 8 8703b705cfSriastradh#define BFM_STENCIL_TEST_MASK_MASK (0xff<<8) 8803b705cfSriastradh#define BFM_STENCIL_WRITE_MASK_SHIFT 0 8903b705cfSriastradh#define BFM_STENCIL_WRITE_MASK_MASK (0xff<<0) 9003b705cfSriastradh 9103b705cfSriastradh/* 3DSTATE_BIN_CONTROL p141 */ 9203b705cfSriastradh 9303b705cfSriastradh/* p143 */ 9403b705cfSriastradh#define _3DSTATE_BUF_INFO_CMD (CMD_3D | (0x1d<<24) | (0x8e<<16) | 1) 9503b705cfSriastradh/* Dword 1 */ 9603b705cfSriastradh#define BUF_3D_ID_COLOR_BACK (0x3<<24) 9703b705cfSriastradh#define BUF_3D_ID_DEPTH (0x7<<24) 9803b705cfSriastradh#define BUF_3D_USE_FENCE (1<<23) 9903b705cfSriastradh#define BUF_3D_TILED_SURFACE (1<<22) 10003b705cfSriastradh#define BUF_3D_TILE_WALK_X 0 10103b705cfSriastradh#define BUF_3D_TILE_WALK_Y (1<<21) 10203b705cfSriastradh/* Dword 2 */ 10303b705cfSriastradh#define BUF_3D_ADDR(x) ((x) & ~0x3) 10403b705cfSriastradh 10503b705cfSriastradh/* 3DSTATE_CHROMA_KEY */ 10603b705cfSriastradh 10703b705cfSriastradh/* 3DSTATE_CLEAR_PARAMETERS, p150 */ 10803b705cfSriastradh#define _3DSTATE_CLEAR_PARAMETERS (CMD_3D | (0x1d<<24) | (0x9c<<16) | 5) 10903b705cfSriastradh/* Dword 1 */ 11003b705cfSriastradh#define CLEARPARAM_CLEAR_RECT (1 << 16) 11103b705cfSriastradh#define CLEARPARAM_ZONE_INIT (0 << 16) 11203b705cfSriastradh#define CLEARPARAM_WRITE_COLOR (1 << 2) 11303b705cfSriastradh#define CLEARPARAM_WRITE_DEPTH (1 << 1) 11403b705cfSriastradh#define CLEARPARAM_WRITE_STENCIL (1 << 0) 11503b705cfSriastradh 11603b705cfSriastradh/* 3DSTATE_CONSTANT_BLEND_COLOR, p153 */ 11703b705cfSriastradh#define _3DSTATE_CONST_BLEND_COLOR_CMD (CMD_3D | (0x1d<<24) | (0x88<<16)) 11803b705cfSriastradh 11903b705cfSriastradh/* 3DSTATE_COORD_SET_BINDINGS, p154 */ 12003b705cfSriastradh#define _3DSTATE_COORD_SET_BINDINGS (CMD_3D | (0x16<<24)) 12103b705cfSriastradh#define CSB_TCB(iunit, eunit) ((eunit)<<(iunit*3)) 12203b705cfSriastradh 12303b705cfSriastradh/* p156 */ 12403b705cfSriastradh#define _3DSTATE_DFLT_DIFFUSE_CMD (CMD_3D | (0x1d<<24) | (0x99<<16)) 12503b705cfSriastradh 12603b705cfSriastradh/* p157 */ 12703b705cfSriastradh#define _3DSTATE_DFLT_SPEC_CMD (CMD_3D | (0x1d<<24) | (0x9a<<16)) 12803b705cfSriastradh 12903b705cfSriastradh/* p158 */ 13003b705cfSriastradh#define _3DSTATE_DFLT_Z_CMD (CMD_3D | (0x1d<<24) | (0x98<<16)) 13103b705cfSriastradh 13203b705cfSriastradh/* 3DSTATE_DEPTH_OFFSET_SCALE, p159 */ 13303b705cfSriastradh#define _3DSTATE_DEPTH_OFFSET_SCALE (CMD_3D | (0x1d<<24) | (0x97<<16)) 13403b705cfSriastradh/* scale in dword 1 */ 13503b705cfSriastradh 13603b705cfSriastradh/* The depth subrectangle is not supported, but must be disabled. */ 13703b705cfSriastradh/* 3DSTATE_DEPTH_SUBRECT_DISABLE, p160 */ 13803b705cfSriastradh#define _3DSTATE_DEPTH_SUBRECT_DISABLE (CMD_3D | (0x1c<<24) | (0x11<<19) | (1 << 1) | (0 << 0)) 13903b705cfSriastradh 14003b705cfSriastradh/* p161 */ 14103b705cfSriastradh#define _3DSTATE_DST_BUF_VARS_CMD (CMD_3D | (0x1d<<24) | (0x85<<16)) 14203b705cfSriastradh/* Dword 1 */ 14303b705cfSriastradh#define TEX_DEFAULT_COLOR_OGL (0<<30) 14403b705cfSriastradh#define TEX_DEFAULT_COLOR_D3D (1<<30) 14503b705cfSriastradh#define ZR_EARLY_DEPTH (1<<29) 14603b705cfSriastradh#define LOD_PRECLAMP_OGL (1<<28) 14703b705cfSriastradh#define LOD_PRECLAMP_D3D (0<<28) 14803b705cfSriastradh#define DITHER_FULL_ALWAYS (0<<26) 14903b705cfSriastradh#define DITHER_FULL_ON_FB_BLEND (1<<26) 15003b705cfSriastradh#define DITHER_CLAMPED_ALWAYS (2<<26) 15103b705cfSriastradh#define LINEAR_GAMMA_BLEND_32BPP (1<<25) 15203b705cfSriastradh#define DEBUG_DISABLE_ENH_DITHER (1<<24) 15303b705cfSriastradh#define DSTORG_HORT_BIAS(x) ((x)<<20) 15403b705cfSriastradh#define DSTORG_VERT_BIAS(x) ((x)<<16) 15503b705cfSriastradh#define COLOR_4_2_2_CHNL_WRT_ALL 0 15603b705cfSriastradh#define COLOR_4_2_2_CHNL_WRT_Y (1<<12) 15703b705cfSriastradh#define COLOR_4_2_2_CHNL_WRT_CR (2<<12) 15803b705cfSriastradh#define COLOR_4_2_2_CHNL_WRT_CB (3<<12) 15903b705cfSriastradh#define COLOR_4_2_2_CHNL_WRT_CRCB (4<<12) 16003b705cfSriastradh#define COLR_BUF_8BIT 0 16103b705cfSriastradh#define COLR_BUF_RGB555 (1<<8) 16203b705cfSriastradh#define COLR_BUF_RGB565 (2<<8) 16303b705cfSriastradh#define COLR_BUF_ARGB8888 (3<<8) 16403b705cfSriastradh#define COLR_BUF_ARGB4444 (8<<8) 16503b705cfSriastradh#define COLR_BUF_ARGB1555 (9<<8) 16603b705cfSriastradh#define COLR_BUF_ARGB2AAA (0xa<<8) 16703b705cfSriastradh#define DEPTH_IS_Z 0 16803b705cfSriastradh#define DEPTH_IS_W (1<<6) 16903b705cfSriastradh#define DEPTH_FRMT_16_FIXED 0 17003b705cfSriastradh#define DEPTH_FRMT_16_FLOAT (1<<2) 17103b705cfSriastradh#define DEPTH_FRMT_24_FIXED_8_OTHER (2<<2) 17203b705cfSriastradh#define DEPTH_FRMT_24_FLOAT_8_OTHER (3<<2) 17303b705cfSriastradh#define VERT_LINE_STRIDE_1 (1<<1) 17403b705cfSriastradh#define VERT_LINE_STRIDE_0 0 17503b705cfSriastradh#define VERT_LINE_STRIDE_OFS_1 1 17603b705cfSriastradh#define VERT_LINE_STRIDE_OFS_0 0 17703b705cfSriastradh 17803b705cfSriastradh/* p166 */ 17903b705cfSriastradh#define _3DSTATE_DRAW_RECT_CMD (CMD_3D|(0x1d<<24)|(0x80<<16)|3) 18003b705cfSriastradh/* Dword 1 */ 18103b705cfSriastradh#define DRAW_RECT_DIS_DEPTH_OFS (1<<30) 18203b705cfSriastradh#define DRAW_DITHER_OFS_X(x) ((x)<<26) 18303b705cfSriastradh#define DRAW_DITHER_OFS_Y(x) ((x)<<24) 18403b705cfSriastradh/* Dword 2 */ 18503b705cfSriastradh#define DRAW_YMIN(x) ((uint16_t)(x)<<16) 18603b705cfSriastradh#define DRAW_XMIN(x) ((uint16_t)(x)) 18703b705cfSriastradh/* Dword 3 */ 18803b705cfSriastradh#define DRAW_YMAX(x) ((uint16_t)(x)<<16) 18903b705cfSriastradh#define DRAW_XMAX(x) ((uint16_t)(x)) 19003b705cfSriastradh/* Dword 4 */ 19103b705cfSriastradh#define DRAW_YORG(x) ((uint16_t)(x)<<16) 19203b705cfSriastradh#define DRAW_XORG(x) ((uint16_t)(x)) 19303b705cfSriastradh 19403b705cfSriastradh/* 3DSTATE_FILTER_COEFFICIENTS_4X4, p170 */ 19503b705cfSriastradh 19603b705cfSriastradh/* 3DSTATE_FILTER_COEFFICIENTS_6X5, p172 */ 19703b705cfSriastradh 19803b705cfSriastradh/* _3DSTATE_FOG_COLOR, p173 */ 19903b705cfSriastradh#define _3DSTATE_FOG_COLOR_CMD (CMD_3D|(0x15<<24)) 20003b705cfSriastradh#define FOG_COLOR_RED(x) ((x)<<16) 20103b705cfSriastradh#define FOG_COLOR_GREEN(x) ((x)<<8) 20203b705cfSriastradh#define FOG_COLOR_BLUE(x) (x) 20303b705cfSriastradh 20403b705cfSriastradh/* _3DSTATE_FOG_MODE, p174 */ 20503b705cfSriastradh#define _3DSTATE_FOG_MODE_CMD (CMD_3D|(0x1d<<24)|(0x89<<16)|2) 20603b705cfSriastradh/* Dword 1 */ 20703b705cfSriastradh#define FMC1_FOGFUNC_MODIFY_ENABLE (1<<31) 20803b705cfSriastradh#define FMC1_FOGFUNC_VERTEX (0<<28) 20903b705cfSriastradh#define FMC1_FOGFUNC_PIXEL_EXP (1<<28) 21003b705cfSriastradh#define FMC1_FOGFUNC_PIXEL_EXP2 (2<<28) 21103b705cfSriastradh#define FMC1_FOGFUNC_PIXEL_LINEAR (3<<28) 21203b705cfSriastradh#define FMC1_FOGFUNC_MASK (3<<28) 21303b705cfSriastradh#define FMC1_FOGINDEX_MODIFY_ENABLE (1<<27) 21403b705cfSriastradh#define FMC1_FOGINDEX_Z (0<<25) 21503b705cfSriastradh#define FMC1_FOGINDEX_W (1<<25) 21603b705cfSriastradh#define FMC1_C1_C2_MODIFY_ENABLE (1<<24) 21703b705cfSriastradh#define FMC1_DENSITY_MODIFY_ENABLE (1<<23) 21803b705cfSriastradh#define FMC1_C1_ONE (1<<13) 21903b705cfSriastradh#define FMC1_C1_MASK (0xffff<<4) 22003b705cfSriastradh/* Dword 2 */ 22103b705cfSriastradh#define FMC2_C2_ONE (1<<16) 22203b705cfSriastradh/* Dword 3 */ 22303b705cfSriastradh#define FMC3_D_ONE (1<<16) 22403b705cfSriastradh 22503b705cfSriastradh/* _3DSTATE_INDEPENDENT_ALPHA_BLEND, p177 */ 22603b705cfSriastradh#define _3DSTATE_INDEPENDENT_ALPHA_BLEND_CMD (CMD_3D|(0x0b<<24)) 22703b705cfSriastradh#define IAB_MODIFY_ENABLE (1<<23) 22803b705cfSriastradh#define IAB_ENABLE (1<<22) 22903b705cfSriastradh#define IAB_MODIFY_FUNC (1<<21) 23003b705cfSriastradh#define IAB_FUNC_SHIFT 16 23103b705cfSriastradh#define IAB_MODIFY_SRC_FACTOR (1<<11) 23203b705cfSriastradh#define IAB_SRC_FACTOR_SHIFT 6 23303b705cfSriastradh#define IAB_SRC_FACTOR_MASK (BLENDFACT_MASK<<6) 23403b705cfSriastradh#define IAB_MODIFY_DST_FACTOR (1<<5) 23503b705cfSriastradh#define IAB_DST_FACTOR_SHIFT 0 23603b705cfSriastradh#define IAB_DST_FACTOR_MASK (BLENDFACT_MASK<<0) 23703b705cfSriastradh 23803b705cfSriastradh#define BLENDFACT_ZERO 0x01 23903b705cfSriastradh#define BLENDFACT_ONE 0x02 24003b705cfSriastradh#define BLENDFACT_SRC_COLR 0x03 24103b705cfSriastradh#define BLENDFACT_INV_SRC_COLR 0x04 24203b705cfSriastradh#define BLENDFACT_SRC_ALPHA 0x05 24303b705cfSriastradh#define BLENDFACT_INV_SRC_ALPHA 0x06 24403b705cfSriastradh#define BLENDFACT_DST_ALPHA 0x07 24503b705cfSriastradh#define BLENDFACT_INV_DST_ALPHA 0x08 24603b705cfSriastradh#define BLENDFACT_DST_COLR 0x09 24703b705cfSriastradh#define BLENDFACT_INV_DST_COLR 0x0a 24803b705cfSriastradh#define BLENDFACT_SRC_ALPHA_SATURATE 0x0b 24903b705cfSriastradh#define BLENDFACT_CONST_COLOR 0x0c 25003b705cfSriastradh#define BLENDFACT_INV_CONST_COLOR 0x0d 25103b705cfSriastradh#define BLENDFACT_CONST_ALPHA 0x0e 25203b705cfSriastradh#define BLENDFACT_INV_CONST_ALPHA 0x0f 25303b705cfSriastradh#define BLENDFACT_MASK 0x0f 25403b705cfSriastradh 25503b705cfSriastradh#define BLENDFUNC_ADD 0x0 25603b705cfSriastradh#define BLENDFUNC_SUBTRACT 0x1 25703b705cfSriastradh#define BLENDFUNC_REVERSE_SUBTRACT 0x2 25803b705cfSriastradh#define BLENDFUNC_MIN 0x3 25903b705cfSriastradh#define BLENDFUNC_MAX 0x4 26003b705cfSriastradh#define BLENDFUNC_MASK 0x7 26103b705cfSriastradh 26203b705cfSriastradh/* 3DSTATE_LOAD_INDIRECT, p180 */ 26303b705cfSriastradh 26403b705cfSriastradh#define _3DSTATE_LOAD_INDIRECT (CMD_3D|(0x1d<<24)|(0x7<<16)) 26503b705cfSriastradh#define LI0_STATE_STATIC_INDIRECT (0x01<<8) 26603b705cfSriastradh#define LI0_STATE_DYNAMIC_INDIRECT (0x02<<8) 26703b705cfSriastradh#define LI0_STATE_SAMPLER (0x04<<8) 26803b705cfSriastradh#define LI0_STATE_MAP (0x08<<8) 26903b705cfSriastradh#define LI0_STATE_PROGRAM (0x10<<8) 27003b705cfSriastradh#define LI0_STATE_CONSTANTS (0x20<<8) 27103b705cfSriastradh 27203b705cfSriastradh#define SIS0_BUFFER_ADDRESS(x) ((x)&~0x3) 27303b705cfSriastradh#define SIS0_FORCE_LOAD (1<<1) 27403b705cfSriastradh#define SIS0_BUFFER_VALID (1<<0) 27503b705cfSriastradh#define SIS1_BUFFER_LENGTH(x) ((x)&0xff) 27603b705cfSriastradh 27703b705cfSriastradh#define DIS0_BUFFER_ADDRESS(x) ((x)&~0x3) 27803b705cfSriastradh#define DIS0_BUFFER_RESET (1<<1) 27903b705cfSriastradh#define DIS0_BUFFER_VALID (1<<0) 28003b705cfSriastradh 28103b705cfSriastradh#define SSB0_BUFFER_ADDRESS(x) ((x)&~0x3) 28203b705cfSriastradh#define SSB0_FORCE_LOAD (1<<1) 28303b705cfSriastradh#define SSB0_BUFFER_VALID (1<<0) 28403b705cfSriastradh#define SSB1_BUFFER_LENGTH(x) ((x)&0xff) 28503b705cfSriastradh 28603b705cfSriastradh#define MSB0_BUFFER_ADDRESS(x) ((x)&~0x3) 28703b705cfSriastradh#define MSB0_FORCE_LOAD (1<<1) 28803b705cfSriastradh#define MSB0_BUFFER_VALID (1<<0) 28903b705cfSriastradh#define MSB1_BUFFER_LENGTH(x) ((x)&0xff) 29003b705cfSriastradh 29103b705cfSriastradh#define PSP0_BUFFER_ADDRESS(x) ((x)&~0x3) 29203b705cfSriastradh#define PSP0_FORCE_LOAD (1<<1) 29303b705cfSriastradh#define PSP0_BUFFER_VALID (1<<0) 29403b705cfSriastradh#define PSP1_BUFFER_LENGTH(x) ((x)&0xff) 29503b705cfSriastradh 29603b705cfSriastradh#define PSC0_BUFFER_ADDRESS(x) ((x)&~0x3) 29703b705cfSriastradh#define PSC0_FORCE_LOAD (1<<1) 29803b705cfSriastradh#define PSC0_BUFFER_VALID (1<<0) 29903b705cfSriastradh#define PSC1_BUFFER_LENGTH(x) ((x)&0xff) 30003b705cfSriastradh 30103b705cfSriastradh/* _3DSTATE_RASTERIZATION_RULES */ 30203b705cfSriastradh#define _3DSTATE_RASTER_RULES_CMD (CMD_3D|(0x07<<24)) 30303b705cfSriastradh#define ENABLE_POINT_RASTER_RULE (1<<15) 30403b705cfSriastradh#define OGL_POINT_RASTER_RULE (1<<13) 30503b705cfSriastradh#define ENABLE_TEXKILL_3D_4D (1<<10) 30603b705cfSriastradh#define TEXKILL_3D (0<<9) 30703b705cfSriastradh#define TEXKILL_4D (1<<9) 30803b705cfSriastradh#define ENABLE_LINE_STRIP_PROVOKE_VRTX (1<<8) 30903b705cfSriastradh#define ENABLE_TRI_FAN_PROVOKE_VRTX (1<<5) 31003b705cfSriastradh#define LINE_STRIP_PROVOKE_VRTX(x) ((x)<<6) 31103b705cfSriastradh#define TRI_FAN_PROVOKE_VRTX(x) ((x)<<3) 31203b705cfSriastradh 31303b705cfSriastradh/* _3DSTATE_SCISSOR_ENABLE, p256 */ 31403b705cfSriastradh#define _3DSTATE_SCISSOR_ENABLE_CMD (CMD_3D|(0x1c<<24)|(0x10<<19)) 31503b705cfSriastradh#define ENABLE_SCISSOR_RECT ((1<<1) | 1) 31603b705cfSriastradh#define DISABLE_SCISSOR_RECT (1<<1) 31703b705cfSriastradh 31803b705cfSriastradh/* _3DSTATE_SCISSOR_RECTANGLE_0, p257 */ 31903b705cfSriastradh#define _3DSTATE_SCISSOR_RECT_0_CMD (CMD_3D|(0x1d<<24)|(0x81<<16)|1) 32003b705cfSriastradh/* Dword 1 */ 32103b705cfSriastradh#define SCISSOR_RECT_0_YMIN(x) ((x)<<16) 32203b705cfSriastradh#define SCISSOR_RECT_0_XMIN(x) (x) 32303b705cfSriastradh/* Dword 2 */ 32403b705cfSriastradh#define SCISSOR_RECT_0_YMAX(x) ((x)<<16) 32503b705cfSriastradh#define SCISSOR_RECT_0_XMAX(x) (x) 32603b705cfSriastradh 32703b705cfSriastradh/* p189 */ 32803b705cfSriastradh#define _3DSTATE_LOAD_STATE_IMMEDIATE_1 ((0x3<<29)|(0x1d<<24)|(0x04<<16)) 32903b705cfSriastradh#define I1_LOAD_S(n) (1<<(4+n)) 33003b705cfSriastradh 33103b705cfSriastradh#define S0_VB_OFFSET_MASK 0xffffffc 33203b705cfSriastradh#define S0_AUTO_CACHE_INV_DISABLE (1<<0) 33303b705cfSriastradh 33403b705cfSriastradh#define S1_VERTEX_WIDTH_SHIFT 24 33503b705cfSriastradh#define S1_VERTEX_WIDTH_MASK (0x3f<<24) 33603b705cfSriastradh#define S1_VERTEX_PITCH_SHIFT 16 33703b705cfSriastradh#define S1_VERTEX_PITCH_MASK (0x3f<<16) 33803b705cfSriastradh 33903b705cfSriastradh#define TEXCOORDFMT_2D 0x0 34003b705cfSriastradh#define TEXCOORDFMT_3D 0x1 34103b705cfSriastradh#define TEXCOORDFMT_4D 0x2 34203b705cfSriastradh#define TEXCOORDFMT_1D 0x3 34303b705cfSriastradh#define TEXCOORDFMT_2D_16 0x4 34403b705cfSriastradh#define TEXCOORDFMT_4D_16 0x5 34503b705cfSriastradh#define TEXCOORDFMT_NOT_PRESENT 0xf 34603b705cfSriastradh#define S2_TEXCOORD_FMT0_MASK 0xf 34703b705cfSriastradh#define S2_TEXCOORD_FMT1_SHIFT 4 34803b705cfSriastradh#define S2_TEXCOORD_FMT(unit, type) ((type)<<(unit*4)) 34903b705cfSriastradh#define S2_TEXCOORD_NONE (~0) 35003b705cfSriastradh 35103b705cfSriastradh#define TEXCOORD_WRAP_SHORTEST_TCX 8 35203b705cfSriastradh#define TEXCOORD_WRAP_SHORTEST_TCY 4 35303b705cfSriastradh#define TEXCOORD_WRAP_SHORTEST_TCZ 2 35403b705cfSriastradh#define TEXCOORD_PERSPECTIVE_DISABLE 1 35503b705cfSriastradh 35603b705cfSriastradh#define S3_WRAP_SHORTEST_TCX(unit) (TEXCOORD_WRAP_SHORTEST_TCX << ((unit) * 4)) 35703b705cfSriastradh#define S3_WRAP_SHORTEST_TCY(unit) (TEXCOORD_WRAP_SHORTEST_TCY << ((unit) * 4)) 35803b705cfSriastradh#define S3_WRAP_SHORTEST_TCZ(unit) (TEXCOORD_WRAP_SHORTEST_TCZ << ((unit) * 4)) 35903b705cfSriastradh#define S3_PERSPECTIVE_DISABLE(unit) (TEXCOORD_PERSPECTIVE_DISABLE << ((unit) * 4)) 36003b705cfSriastradh 36103b705cfSriastradh/* S3 not interesting */ 36203b705cfSriastradh 36303b705cfSriastradh#define S4_POINT_WIDTH_SHIFT 23 36403b705cfSriastradh#define S4_POINT_WIDTH_MASK (0x1ff<<23) 36503b705cfSriastradh#define S4_LINE_WIDTH_SHIFT 19 36603b705cfSriastradh#define S4_LINE_WIDTH_ONE (0x2<<19) 36703b705cfSriastradh#define S4_LINE_WIDTH_MASK (0xf<<19) 36803b705cfSriastradh#define S4_FLATSHADE_ALPHA (1<<18) 36903b705cfSriastradh#define S4_FLATSHADE_FOG (1<<17) 37003b705cfSriastradh#define S4_FLATSHADE_SPECULAR (1<<16) 37103b705cfSriastradh#define S4_FLATSHADE_COLOR (1<<15) 37203b705cfSriastradh#define S4_CULLMODE_BOTH (0<<13) 37303b705cfSriastradh#define S4_CULLMODE_NONE (1<<13) 37403b705cfSriastradh#define S4_CULLMODE_CW (2<<13) 37503b705cfSriastradh#define S4_CULLMODE_CCW (3<<13) 37603b705cfSriastradh#define S4_CULLMODE_MASK (3<<13) 37703b705cfSriastradh#define S4_VFMT_POINT_WIDTH (1<<12) 37803b705cfSriastradh#define S4_VFMT_SPEC_FOG (1<<11) 37903b705cfSriastradh#define S4_VFMT_COLOR (1<<10) 38003b705cfSriastradh#define S4_VFMT_DEPTH_OFFSET (1<<9) 38103b705cfSriastradh#define S4_VFMT_XYZ (1<<6) 38203b705cfSriastradh#define S4_VFMT_XYZW (2<<6) 38303b705cfSriastradh#define S4_VFMT_XY (3<<6) 38403b705cfSriastradh#define S4_VFMT_XYW (4<<6) 38503b705cfSriastradh#define S4_VFMT_XYZW_MASK (7<<6) 38603b705cfSriastradh#define S4_FORCE_DEFAULT_DIFFUSE (1<<5) 38703b705cfSriastradh#define S4_FORCE_DEFAULT_SPECULAR (1<<4) 38803b705cfSriastradh#define S4_LOCAL_DEPTH_OFFSET_ENABLE (1<<3) 38903b705cfSriastradh#define S4_VFMT_FOG_PARAM (1<<2) 39003b705cfSriastradh#define S4_SPRITE_POINT_ENABLE (1<<1) 39103b705cfSriastradh#define S4_LINE_ANTIALIAS_ENABLE (1<<0) 39203b705cfSriastradh 39303b705cfSriastradh#define S4_VFMT_MASK (S4_VFMT_POINT_WIDTH | \ 39403b705cfSriastradh S4_VFMT_SPEC_FOG | \ 39503b705cfSriastradh S4_VFMT_COLOR | \ 39603b705cfSriastradh S4_VFMT_DEPTH_OFFSET | \ 39703b705cfSriastradh S4_VFMT_XYZW_MASK | \ 39803b705cfSriastradh S4_VFMT_FOG_PARAM) 39903b705cfSriastradh 40003b705cfSriastradh#define S5_WRITEDISABLE_ALPHA (1<<31) 40103b705cfSriastradh#define S5_WRITEDISABLE_RED (1<<30) 40203b705cfSriastradh#define S5_WRITEDISABLE_GREEN (1<<29) 40303b705cfSriastradh#define S5_WRITEDISABLE_BLUE (1<<28) 40403b705cfSriastradh#define S5_WRITEDISABLE_MASK (0xf<<28) 40503b705cfSriastradh#define S5_FORCE_DEFAULT_POINT_SIZE (1<<27) 40603b705cfSriastradh#define S5_LAST_PIXEL_ENABLE (1<<26) 40703b705cfSriastradh#define S5_GLOBAL_DEPTH_OFFSET_ENABLE (1<<25) 40803b705cfSriastradh#define S5_FOG_ENABLE (1<<24) 40903b705cfSriastradh#define S5_STENCIL_REF_SHIFT 16 41003b705cfSriastradh#define S5_STENCIL_REF_MASK (0xff<<16) 41103b705cfSriastradh#define S5_STENCIL_TEST_FUNC_SHIFT 13 41203b705cfSriastradh#define S5_STENCIL_TEST_FUNC_MASK (0x7<<13) 41303b705cfSriastradh#define S5_STENCIL_FAIL_SHIFT 10 41403b705cfSriastradh#define S5_STENCIL_FAIL_MASK (0x7<<10) 41503b705cfSriastradh#define S5_STENCIL_PASS_Z_FAIL_SHIFT 7 41603b705cfSriastradh#define S5_STENCIL_PASS_Z_FAIL_MASK (0x7<<7) 41703b705cfSriastradh#define S5_STENCIL_PASS_Z_PASS_SHIFT 4 41803b705cfSriastradh#define S5_STENCIL_PASS_Z_PASS_MASK (0x7<<4) 41903b705cfSriastradh#define S5_STENCIL_WRITE_ENABLE (1<<3) 42003b705cfSriastradh#define S5_STENCIL_TEST_ENABLE (1<<2) 42103b705cfSriastradh#define S5_COLOR_DITHER_ENABLE (1<<1) 42203b705cfSriastradh#define S5_LOGICOP_ENABLE (1<<0) 42303b705cfSriastradh 42403b705cfSriastradh#define S6_ALPHA_TEST_ENABLE (1<<31) 42503b705cfSriastradh#define S6_ALPHA_TEST_FUNC_SHIFT 28 42603b705cfSriastradh#define S6_ALPHA_TEST_FUNC_MASK (0x7<<28) 42703b705cfSriastradh#define S6_ALPHA_REF_SHIFT 20 42803b705cfSriastradh#define S6_ALPHA_REF_MASK (0xff<<20) 42903b705cfSriastradh#define S6_DEPTH_TEST_ENABLE (1<<19) 43003b705cfSriastradh#define S6_DEPTH_TEST_FUNC_SHIFT 16 43103b705cfSriastradh#define S6_DEPTH_TEST_FUNC_MASK (0x7<<16) 43203b705cfSriastradh#define S6_CBUF_BLEND_ENABLE (1<<15) 43303b705cfSriastradh#define S6_CBUF_BLEND_FUNC_SHIFT 12 43403b705cfSriastradh#define S6_CBUF_BLEND_FUNC_MASK (0x7<<12) 43503b705cfSriastradh#define S6_CBUF_SRC_BLEND_FACT_SHIFT 8 43603b705cfSriastradh#define S6_CBUF_SRC_BLEND_FACT_MASK (0xf<<8) 43703b705cfSriastradh#define S6_CBUF_DST_BLEND_FACT_SHIFT 4 43803b705cfSriastradh#define S6_CBUF_DST_BLEND_FACT_MASK (0xf<<4) 43903b705cfSriastradh#define S6_DEPTH_WRITE_ENABLE (1<<3) 44003b705cfSriastradh#define S6_COLOR_WRITE_ENABLE (1<<2) 44103b705cfSriastradh#define S6_TRISTRIP_PV_SHIFT 0 44203b705cfSriastradh#define S6_TRISTRIP_PV_MASK (0x3<<0) 44303b705cfSriastradh 44403b705cfSriastradh#define S7_DEPTH_OFFSET_CONST_MASK ~0 44503b705cfSriastradh 44603b705cfSriastradh/* 3DSTATE_MAP_DEINTERLACER_PARAMETERS */ 44703b705cfSriastradh/* 3DSTATE_MAP_PALETTE_LOAD_32, p206 */ 44803b705cfSriastradh 44903b705cfSriastradh/* _3DSTATE_MODES_4, p218 */ 45003b705cfSriastradh#define _3DSTATE_MODES_4_CMD (CMD_3D|(0x0d<<24)) 45103b705cfSriastradh#define ENABLE_LOGIC_OP_FUNC (1<<23) 45203b705cfSriastradh#define LOGIC_OP_FUNC(x) ((x)<<18) 45303b705cfSriastradh#define LOGICOP_MASK (0xf<<18) 45403b705cfSriastradh#define LOGICOP_COPY 0xc 45503b705cfSriastradh#define MODE4_ENABLE_STENCIL_TEST_MASK ((1<<17)|(0xff00)) 45603b705cfSriastradh#define ENABLE_STENCIL_TEST_MASK (1<<17) 45703b705cfSriastradh#define STENCIL_TEST_MASK(x) ((x)<<8) 45803b705cfSriastradh#define MODE4_ENABLE_STENCIL_WRITE_MASK ((1<<16)|(0x00ff)) 45903b705cfSriastradh#define ENABLE_STENCIL_WRITE_MASK (1<<16) 46003b705cfSriastradh#define STENCIL_WRITE_MASK(x) ((x)&0xff) 46103b705cfSriastradh 46203b705cfSriastradh/* _3DSTATE_MODES_5, p220 */ 46303b705cfSriastradh#define _3DSTATE_MODES_5_CMD (CMD_3D|(0x0c<<24)) 46403b705cfSriastradh#define PIPELINE_FLUSH_RENDER_CACHE (1<<18) 46503b705cfSriastradh#define PIPELINE_FLUSH_TEXTURE_CACHE (1<<16) 46603b705cfSriastradh 46703b705cfSriastradh/* p221 */ 46803b705cfSriastradh#define _3DSTATE_PIXEL_SHADER_CONSTANTS (CMD_3D|(0x1d<<24)|(0x6<<16)) 46903b705cfSriastradh#define PS1_REG(n) (1<<(n)) 47003b705cfSriastradh#define PS2_CONST_X(n) (n) 47103b705cfSriastradh#define PS3_CONST_Y(n) (n) 47203b705cfSriastradh#define PS4_CONST_Z(n) (n) 47303b705cfSriastradh#define PS5_CONST_W(n) (n) 47403b705cfSriastradh 47503b705cfSriastradh/* p222 */ 47603b705cfSriastradh 47703b705cfSriastradh#define I915_MAX_TEX_INDIRECT 4 47803b705cfSriastradh#define I915_MAX_TEX_INSN 32 47903b705cfSriastradh#define I915_MAX_ALU_INSN 64 48003b705cfSriastradh#define I915_MAX_DECL_INSN 27 48103b705cfSriastradh#define I915_MAX_TEMPORARY 16 48203b705cfSriastradh 48303b705cfSriastradh/* Each instruction is 3 dwords long, though most don't require all 48403b705cfSriastradh * this space. Maximum of 123 instructions. Smaller maxes per insn 48503b705cfSriastradh * type. 48603b705cfSriastradh */ 48703b705cfSriastradh#define _3DSTATE_PIXEL_SHADER_PROGRAM (CMD_3D|(0x1d<<24)|(0x5<<16)) 48803b705cfSriastradh 48903b705cfSriastradh#define REG_TYPE_R 0 /* temporary regs, no need to 49003b705cfSriastradh * dcl, must be written before 49103b705cfSriastradh * read -- Preserved between 49203b705cfSriastradh * phases. 49303b705cfSriastradh */ 49403b705cfSriastradh#define REG_TYPE_T 1 /* Interpolated values, must be 49503b705cfSriastradh * dcl'ed before use. 49603b705cfSriastradh * 49703b705cfSriastradh * 0..7: texture coord, 49803b705cfSriastradh * 8: diffuse spec, 49903b705cfSriastradh * 9: specular color, 50003b705cfSriastradh * 10: fog parameter in w. 50103b705cfSriastradh */ 50203b705cfSriastradh#define REG_TYPE_CONST 2 /* Restriction: only one const 50303b705cfSriastradh * can be referenced per 50403b705cfSriastradh * instruction, though it may be 50503b705cfSriastradh * selected for multiple inputs. 50603b705cfSriastradh * Constants not initialized 50703b705cfSriastradh * default to zero. 50803b705cfSriastradh */ 50903b705cfSriastradh#define REG_TYPE_S 3 /* sampler */ 51003b705cfSriastradh#define REG_TYPE_OC 4 /* output color (rgba) */ 51103b705cfSriastradh#define REG_TYPE_OD 5 /* output depth (w), xyz are 51203b705cfSriastradh * temporaries. If not written, 51303b705cfSriastradh * interpolated depth is used? 51403b705cfSriastradh */ 51503b705cfSriastradh#define REG_TYPE_U 6 /* unpreserved temporaries */ 51603b705cfSriastradh#define REG_TYPE_MASK 0x7 51703b705cfSriastradh#define REG_NR_MASK 0xf 51803b705cfSriastradh 51903b705cfSriastradh/* REG_TYPE_T: 52003b705cfSriastradh */ 52103b705cfSriastradh#define T_TEX0 0 52203b705cfSriastradh#define T_TEX1 1 52303b705cfSriastradh#define T_TEX2 2 52403b705cfSriastradh#define T_TEX3 3 52503b705cfSriastradh#define T_TEX4 4 52603b705cfSriastradh#define T_TEX5 5 52703b705cfSriastradh#define T_TEX6 6 52803b705cfSriastradh#define T_TEX7 7 52903b705cfSriastradh#define T_DIFFUSE 8 53003b705cfSriastradh#define T_SPECULAR 9 53103b705cfSriastradh#define T_FOG_W 10 /* interpolated fog is in W coord */ 53203b705cfSriastradh 53303b705cfSriastradh/* Arithmetic instructions */ 53403b705cfSriastradh 53503b705cfSriastradh/* .replicate_swizzle == selection and replication of a particular 53603b705cfSriastradh * scalar channel, ie., .xxxx, .yyyy, .zzzz or .wwww 53703b705cfSriastradh */ 53803b705cfSriastradh#define A0_NOP (0x0<<24) /* no operation */ 53903b705cfSriastradh#define A0_ADD (0x1<<24) /* dst = src0 + src1 */ 54003b705cfSriastradh#define A0_MOV (0x2<<24) /* dst = src0 */ 54103b705cfSriastradh#define A0_MUL (0x3<<24) /* dst = src0 * src1 */ 54203b705cfSriastradh#define A0_MAD (0x4<<24) /* dst = src0 * src1 + src2 */ 54303b705cfSriastradh#define A0_DP2ADD (0x5<<24) /* dst.xyzw = src0.xy dot src1.xy + src2.replicate_swizzle */ 54403b705cfSriastradh#define A0_DP3 (0x6<<24) /* dst.xyzw = src0.xyz dot src1.xyz */ 54503b705cfSriastradh#define A0_DP4 (0x7<<24) /* dst.xyzw = src0.xyzw dot src1.xyzw */ 54603b705cfSriastradh#define A0_FRC (0x8<<24) /* dst = src0 - floor(src0) */ 54703b705cfSriastradh#define A0_RCP (0x9<<24) /* dst.xyzw = 1/(src0.replicate_swizzle) */ 54803b705cfSriastradh#define A0_RSQ (0xa<<24) /* dst.xyzw = 1/(sqrt(abs(src0.replicate_swizzle))) */ 54903b705cfSriastradh#define A0_EXP (0xb<<24) /* dst.xyzw = exp2(src0.replicate_swizzle) */ 55003b705cfSriastradh#define A0_LOG (0xc<<24) /* dst.xyzw = log2(abs(src0.replicate_swizzle)) */ 55103b705cfSriastradh#define A0_CMP (0xd<<24) /* dst = (src0 >= 0.0) ? src1 : src2 */ 55203b705cfSriastradh#define A0_MIN (0xe<<24) /* dst = (src0 < src1) ? src0 : src1 */ 55303b705cfSriastradh#define A0_MAX (0xf<<24) /* dst = (src0 >= src1) ? src0 : src1 */ 55403b705cfSriastradh#define A0_FLR (0x10<<24) /* dst = floor(src0) */ 55503b705cfSriastradh#define A0_MOD (0x11<<24) /* dst = src0 fmod 1.0 */ 55603b705cfSriastradh#define A0_TRC (0x12<<24) /* dst = int(src0) */ 55703b705cfSriastradh#define A0_SGE (0x13<<24) /* dst = src0 >= src1 ? 1.0 : 0.0 */ 55803b705cfSriastradh#define A0_SLT (0x14<<24) /* dst = src0 < src1 ? 1.0 : 0.0 */ 55903b705cfSriastradh#define A0_DEST_SATURATE (1<<22) 56003b705cfSriastradh#define A0_DEST_TYPE_SHIFT 19 56103b705cfSriastradh/* Allow: R, OC, OD, U */ 56203b705cfSriastradh#define A0_DEST_NR_SHIFT 14 56303b705cfSriastradh/* Allow R: 0..15, OC,OD: 0..0, U: 0..2 */ 56403b705cfSriastradh#define A0_DEST_CHANNEL_X (1<<10) 56503b705cfSriastradh#define A0_DEST_CHANNEL_Y (2<<10) 56603b705cfSriastradh#define A0_DEST_CHANNEL_Z (4<<10) 56703b705cfSriastradh#define A0_DEST_CHANNEL_W (8<<10) 56803b705cfSriastradh#define A0_DEST_CHANNEL_ALL (0xf<<10) 56903b705cfSriastradh#define A0_DEST_CHANNEL_SHIFT 10 57003b705cfSriastradh#define A0_SRC0_TYPE_SHIFT 7 57103b705cfSriastradh#define A0_SRC0_NR_SHIFT 2 57203b705cfSriastradh 57303b705cfSriastradh#define A0_DEST_CHANNEL_XY (A0_DEST_CHANNEL_X|A0_DEST_CHANNEL_Y) 57403b705cfSriastradh#define A0_DEST_CHANNEL_XYZ (A0_DEST_CHANNEL_XY|A0_DEST_CHANNEL_Z) 57503b705cfSriastradh 57603b705cfSriastradh#define SRC_X 0 57703b705cfSriastradh#define SRC_Y 1 57803b705cfSriastradh#define SRC_Z 2 57903b705cfSriastradh#define SRC_W 3 58003b705cfSriastradh#define SRC_ZERO 4 58103b705cfSriastradh#define SRC_ONE 5 58203b705cfSriastradh 58303b705cfSriastradh#define A1_SRC0_CHANNEL_X_NEGATE (1<<31) 58403b705cfSriastradh#define A1_SRC0_CHANNEL_X_SHIFT 28 58503b705cfSriastradh#define A1_SRC0_CHANNEL_Y_NEGATE (1<<27) 58603b705cfSriastradh#define A1_SRC0_CHANNEL_Y_SHIFT 24 58703b705cfSriastradh#define A1_SRC0_CHANNEL_Z_NEGATE (1<<23) 58803b705cfSriastradh#define A1_SRC0_CHANNEL_Z_SHIFT 20 58903b705cfSriastradh#define A1_SRC0_CHANNEL_W_NEGATE (1<<19) 59003b705cfSriastradh#define A1_SRC0_CHANNEL_W_SHIFT 16 59103b705cfSriastradh#define A1_SRC1_TYPE_SHIFT 13 59203b705cfSriastradh#define A1_SRC1_NR_SHIFT 8 59303b705cfSriastradh#define A1_SRC1_CHANNEL_X_NEGATE (1<<7) 59403b705cfSriastradh#define A1_SRC1_CHANNEL_X_SHIFT 4 59503b705cfSriastradh#define A1_SRC1_CHANNEL_Y_NEGATE (1<<3) 59603b705cfSriastradh#define A1_SRC1_CHANNEL_Y_SHIFT 0 59703b705cfSriastradh 59803b705cfSriastradh#define A2_SRC1_CHANNEL_Z_NEGATE (1<<31) 59903b705cfSriastradh#define A2_SRC1_CHANNEL_Z_SHIFT 28 60003b705cfSriastradh#define A2_SRC1_CHANNEL_W_NEGATE (1<<27) 60103b705cfSriastradh#define A2_SRC1_CHANNEL_W_SHIFT 24 60203b705cfSriastradh#define A2_SRC2_TYPE_SHIFT 21 60303b705cfSriastradh#define A2_SRC2_NR_SHIFT 16 60403b705cfSriastradh#define A2_SRC2_CHANNEL_X_NEGATE (1<<15) 60503b705cfSriastradh#define A2_SRC2_CHANNEL_X_SHIFT 12 60603b705cfSriastradh#define A2_SRC2_CHANNEL_Y_NEGATE (1<<11) 60703b705cfSriastradh#define A2_SRC2_CHANNEL_Y_SHIFT 8 60803b705cfSriastradh#define A2_SRC2_CHANNEL_Z_NEGATE (1<<7) 60903b705cfSriastradh#define A2_SRC2_CHANNEL_Z_SHIFT 4 61003b705cfSriastradh#define A2_SRC2_CHANNEL_W_NEGATE (1<<3) 61103b705cfSriastradh#define A2_SRC2_CHANNEL_W_SHIFT 0 61203b705cfSriastradh 61303b705cfSriastradh/* Texture instructions */ 61403b705cfSriastradh#define T0_TEXLD (0x15<<24) /* Sample texture using predeclared 61503b705cfSriastradh * sampler and address, and output 61603b705cfSriastradh * filtered texel data to destination 61703b705cfSriastradh * register */ 61803b705cfSriastradh#define T0_TEXLDP (0x16<<24) /* Same as texld but performs a 61903b705cfSriastradh * perspective divide of the texture 62003b705cfSriastradh * coordinate .xyz values by .w before 62103b705cfSriastradh * sampling. */ 62203b705cfSriastradh#define T0_TEXLDB (0x17<<24) /* Same as texld but biases the 62303b705cfSriastradh * computed LOD by w. Only S4.6 two's 62403b705cfSriastradh * comp is used. This implies that a 62503b705cfSriastradh * float to fixed conversion is 62603b705cfSriastradh * done. */ 62703b705cfSriastradh#define T0_TEXKILL (0x18<<24) /* Does not perform a sampling 62803b705cfSriastradh * operation. Simply kills the pixel 62903b705cfSriastradh * if any channel of the address 63003b705cfSriastradh * register is < 0.0. */ 63103b705cfSriastradh#define T0_DEST_TYPE_SHIFT 19 63203b705cfSriastradh/* Allow: R, OC, OD, U */ 63303b705cfSriastradh/* Note: U (unpreserved) regs do not retain their values between 63403b705cfSriastradh * phases (cannot be used for feedback) 63503b705cfSriastradh * 63603b705cfSriastradh * Note: oC and OD registers can only be used as the destination of a 63703b705cfSriastradh * texture instruction once per phase (this is an implementation 63803b705cfSriastradh * restriction). 63903b705cfSriastradh */ 64003b705cfSriastradh#define T0_DEST_NR_SHIFT 14 64103b705cfSriastradh/* Allow R: 0..15, OC,OD: 0..0, U: 0..2 */ 64203b705cfSriastradh#define T0_SAMPLER_NR_SHIFT 0 /* This field ignored for TEXKILL */ 64303b705cfSriastradh#define T0_SAMPLER_NR_MASK (0xf<<0) 64403b705cfSriastradh 64503b705cfSriastradh#define T1_ADDRESS_REG_TYPE_SHIFT 24 /* Reg to use as texture coord */ 64603b705cfSriastradh/* Allow R, T, OC, OD -- R, OC, OD are 'dependent' reads, new program phase */ 64703b705cfSriastradh#define T1_ADDRESS_REG_NR_SHIFT 17 64803b705cfSriastradh#define T2_MBZ 0 64903b705cfSriastradh 65003b705cfSriastradh/* Declaration instructions */ 65103b705cfSriastradh#define D0_DCL (0x19<<24) /* Declare a t (interpolated attrib) 65203b705cfSriastradh * register or an s (sampler) 65303b705cfSriastradh * register. */ 65403b705cfSriastradh#define D0_SAMPLE_TYPE_SHIFT 22 65503b705cfSriastradh#define D0_SAMPLE_TYPE_2D (0x0<<22) 65603b705cfSriastradh#define D0_SAMPLE_TYPE_CUBE (0x1<<22) 65703b705cfSriastradh#define D0_SAMPLE_TYPE_VOLUME (0x2<<22) 65803b705cfSriastradh#define D0_SAMPLE_TYPE_MASK (0x3<<22) 65903b705cfSriastradh 66003b705cfSriastradh#define D0_TYPE_SHIFT 19 66103b705cfSriastradh/* Allow: T, S */ 66203b705cfSriastradh#define D0_NR_SHIFT 14 66303b705cfSriastradh/* Allow T: 0..10, S: 0..15 */ 66403b705cfSriastradh#define D0_CHANNEL_X (1<<10) 66503b705cfSriastradh#define D0_CHANNEL_Y (2<<10) 66603b705cfSriastradh#define D0_CHANNEL_Z (4<<10) 66703b705cfSriastradh#define D0_CHANNEL_W (8<<10) 66803b705cfSriastradh#define D0_CHANNEL_ALL (0xf<<10) 66903b705cfSriastradh#define D0_CHANNEL_NONE (0<<10) 67003b705cfSriastradh 67103b705cfSriastradh#define D0_CHANNEL_XY (D0_CHANNEL_X|D0_CHANNEL_Y) 67203b705cfSriastradh#define D0_CHANNEL_XYZ (D0_CHANNEL_XY|D0_CHANNEL_Z) 67303b705cfSriastradh 67403b705cfSriastradh/* I915 Errata: Do not allow (xz), (xw), (xzw) combinations for diffuse 67503b705cfSriastradh * or specular declarations. 67603b705cfSriastradh * 67703b705cfSriastradh * For T dcls, only allow: (x), (xy), (xyz), (w), (xyzw) 67803b705cfSriastradh * 67903b705cfSriastradh * Must be zero for S (sampler) dcls 68003b705cfSriastradh */ 68103b705cfSriastradh#define D1_MBZ 0 68203b705cfSriastradh#define D2_MBZ 0 68303b705cfSriastradh 68403b705cfSriastradh/* p207. 68503b705cfSriastradh * The DWORD count is 3 times the number of bits set in MS1_MAPMASK_MASK 68603b705cfSriastradh */ 68703b705cfSriastradh#define _3DSTATE_MAP_STATE (CMD_3D|(0x1d<<24)|(0x0<<16)) 68803b705cfSriastradh 68903b705cfSriastradh#define MS1_MAPMASK_SHIFT 0 69003b705cfSriastradh#define MS1_MAPMASK_MASK (0x8fff<<0) 69103b705cfSriastradh 69203b705cfSriastradh#define MS2_UNTRUSTED_SURFACE (1<<31) 69303b705cfSriastradh#define MS2_ADDRESS_MASK 0xfffffffc 69403b705cfSriastradh#define MS2_VERTICAL_LINE_STRIDE (1<<1) 69503b705cfSriastradh#define MS2_VERTICAL_OFFSET (1<<1) 69603b705cfSriastradh 69703b705cfSriastradh#define MS3_HEIGHT_SHIFT 21 69803b705cfSriastradh#define MS3_WIDTH_SHIFT 10 69903b705cfSriastradh#define MS3_PALETTE_SELECT (1<<9) 70003b705cfSriastradh#define MS3_MAPSURF_FORMAT_SHIFT 7 70103b705cfSriastradh#define MS3_MAPSURF_FORMAT_MASK (0x7<<7) 70203b705cfSriastradh#define MAPSURF_8BIT (1<<7) 70303b705cfSriastradh#define MAPSURF_16BIT (2<<7) 70403b705cfSriastradh#define MAPSURF_32BIT (3<<7) 70503b705cfSriastradh#define MAPSURF_422 (5<<7) 70603b705cfSriastradh#define MAPSURF_COMPRESSED (6<<7) 70703b705cfSriastradh#define MAPSURF_4BIT_INDEXED (7<<7) 70803b705cfSriastradh#define MS3_MT_FORMAT_MASK (0x7 << 3) 70903b705cfSriastradh#define MS3_MT_FORMAT_SHIFT 3 71003b705cfSriastradh#define MT_4BIT_IDX_ARGB8888 (7<<3) /* SURFACE_4BIT_INDEXED */ 71103b705cfSriastradh#define MT_8BIT_I8 (0<<3) /* SURFACE_8BIT */ 71203b705cfSriastradh#define MT_8BIT_L8 (1<<3) 71303b705cfSriastradh#define MT_8BIT_A8 (4<<3) 71403b705cfSriastradh#define MT_8BIT_MONO8 (5<<3) 71503b705cfSriastradh#define MT_16BIT_RGB565 (0<<3) /* SURFACE_16BIT */ 71603b705cfSriastradh#define MT_16BIT_ARGB1555 (1<<3) 71703b705cfSriastradh#define MT_16BIT_ARGB4444 (2<<3) 71803b705cfSriastradh#define MT_16BIT_AY88 (3<<3) 71903b705cfSriastradh#define MT_16BIT_88DVDU (5<<3) 72003b705cfSriastradh#define MT_16BIT_BUMP_655LDVDU (6<<3) 72103b705cfSriastradh#define MT_16BIT_I16 (7<<3) 72203b705cfSriastradh#define MT_16BIT_L16 (8<<3) 72303b705cfSriastradh#define MT_16BIT_A16 (9<<3) 72403b705cfSriastradh#define MT_32BIT_ARGB8888 (0<<3) /* SURFACE_32BIT */ 72503b705cfSriastradh#define MT_32BIT_ABGR8888 (1<<3) 72603b705cfSriastradh#define MT_32BIT_XRGB8888 (2<<3) 72703b705cfSriastradh#define MT_32BIT_XBGR8888 (3<<3) 72803b705cfSriastradh#define MT_32BIT_QWVU8888 (4<<3) 72903b705cfSriastradh#define MT_32BIT_AXVU8888 (5<<3) 73003b705cfSriastradh#define MT_32BIT_LXVU8888 (6<<3) 73103b705cfSriastradh#define MT_32BIT_XLVU8888 (7<<3) 73203b705cfSriastradh#define MT_32BIT_ARGB2101010 (8<<3) 73303b705cfSriastradh#define MT_32BIT_ABGR2101010 (9<<3) 73403b705cfSriastradh#define MT_32BIT_AWVU2101010 (0xA<<3) 73503b705cfSriastradh#define MT_32BIT_GR1616 (0xB<<3) 73603b705cfSriastradh#define MT_32BIT_VU1616 (0xC<<3) 73703b705cfSriastradh#define MT_32BIT_xI824 (0xD<<3) 73803b705cfSriastradh#define MT_32BIT_xA824 (0xE<<3) 73903b705cfSriastradh#define MT_32BIT_xL824 (0xF<<3) 74003b705cfSriastradh#define MT_422_YCRCB_SWAPY (0<<3) /* SURFACE_422 */ 74103b705cfSriastradh#define MT_422_YCRCB_NORMAL (1<<3) 74203b705cfSriastradh#define MT_422_YCRCB_SWAPUV (2<<3) 74303b705cfSriastradh#define MT_422_YCRCB_SWAPUVY (3<<3) 74403b705cfSriastradh#define MT_COMPRESS_DXT1 (0<<3) /* SURFACE_COMPRESSED */ 74503b705cfSriastradh#define MT_COMPRESS_DXT2_3 (1<<3) 74603b705cfSriastradh#define MT_COMPRESS_DXT4_5 (2<<3) 74703b705cfSriastradh#define MT_COMPRESS_FXT1 (3<<3) 74803b705cfSriastradh#define MT_COMPRESS_DXT1_RGB (4<<3) 74903b705cfSriastradh#define MS3_USE_FENCE_REGS (1<<2) 75003b705cfSriastradh#define MS3_TILED_SURFACE (1<<1) 75103b705cfSriastradh#define MS3_TILE_WALK (1<<0) 75203b705cfSriastradh 75303b705cfSriastradh/* The pitch is the pitch measured in DWORDS, minus 1 */ 75403b705cfSriastradh#define MS4_PITCH_SHIFT 21 75503b705cfSriastradh#define MS4_CUBE_FACE_ENA_NEGX (1<<20) 75603b705cfSriastradh#define MS4_CUBE_FACE_ENA_POSX (1<<19) 75703b705cfSriastradh#define MS4_CUBE_FACE_ENA_NEGY (1<<18) 75803b705cfSriastradh#define MS4_CUBE_FACE_ENA_POSY (1<<17) 75903b705cfSriastradh#define MS4_CUBE_FACE_ENA_NEGZ (1<<16) 76003b705cfSriastradh#define MS4_CUBE_FACE_ENA_POSZ (1<<15) 76103b705cfSriastradh#define MS4_CUBE_FACE_ENA_MASK (0x3f<<15) 76203b705cfSriastradh#define MS4_MAX_LOD_SHIFT 9 76303b705cfSriastradh#define MS4_MAX_LOD_MASK (0x3f<<9) 76403b705cfSriastradh#define MS4_MIP_LAYOUT_LEGACY (0<<8) 76503b705cfSriastradh#define MS4_MIP_LAYOUT_BELOW_LPT (0<<8) 76603b705cfSriastradh#define MS4_MIP_LAYOUT_RIGHT_LPT (1<<8) 76703b705cfSriastradh#define MS4_VOLUME_DEPTH_SHIFT 0 76803b705cfSriastradh#define MS4_VOLUME_DEPTH_MASK (0xff<<0) 76903b705cfSriastradh 77003b705cfSriastradh/* p244. 77103b705cfSriastradh * The DWORD count is 3 times the number of bits set in SS1_MAPMASK_MASK. 77203b705cfSriastradh */ 77303b705cfSriastradh#define _3DSTATE_SAMPLER_STATE (CMD_3D|(0x1d<<24)|(0x1<<16)) 77403b705cfSriastradh 77503b705cfSriastradh#define SS1_MAPMASK_SHIFT 0 77603b705cfSriastradh#define SS1_MAPMASK_MASK (0x8fff<<0) 77703b705cfSriastradh 77803b705cfSriastradh#define SS2_REVERSE_GAMMA_ENABLE (1<<31) 77903b705cfSriastradh#define SS2_PACKED_TO_PLANAR_ENABLE (1<<30) 78003b705cfSriastradh#define SS2_COLORSPACE_CONVERSION (1<<29) 78103b705cfSriastradh#define SS2_CHROMAKEY_SHIFT 27 78203b705cfSriastradh#define SS2_BASE_MIP_LEVEL_SHIFT 22 78303b705cfSriastradh#define SS2_BASE_MIP_LEVEL_MASK (0x1f<<22) 78403b705cfSriastradh#define SS2_MIP_FILTER_SHIFT 20 78503b705cfSriastradh#define SS2_MIP_FILTER_MASK (0x3<<20) 78603b705cfSriastradh#define MIPFILTER_NONE 0 78703b705cfSriastradh#define MIPFILTER_NEAREST 1 78803b705cfSriastradh#define MIPFILTER_LINEAR 3 78903b705cfSriastradh#define SS2_MAG_FILTER_SHIFT 17 79003b705cfSriastradh#define SS2_MAG_FILTER_MASK (0x7<<17) 79103b705cfSriastradh#define FILTER_NEAREST 0 79203b705cfSriastradh#define FILTER_LINEAR 1 79303b705cfSriastradh#define FILTER_ANISOTROPIC 2 79403b705cfSriastradh#define FILTER_4X4_1 3 79503b705cfSriastradh#define FILTER_4X4_2 4 79603b705cfSriastradh#define FILTER_4X4_FLAT 5 79703b705cfSriastradh#define FILTER_6X5_MONO 6 /* XXX - check */ 79803b705cfSriastradh#define SS2_MIN_FILTER_SHIFT 14 79903b705cfSriastradh#define SS2_MIN_FILTER_MASK (0x7<<14) 80003b705cfSriastradh#define SS2_LOD_BIAS_SHIFT 5 80103b705cfSriastradh#define SS2_LOD_BIAS_ONE (0x10<<5) 80203b705cfSriastradh#define SS2_LOD_BIAS_MASK (0x1ff<<5) 80303b705cfSriastradh/* Shadow requires: 80403b705cfSriastradh * MT_X8{I,L,A}24 or MT_{I,L,A}16 texture format 80503b705cfSriastradh * FILTER_4X4_x MIN and MAG filters 80603b705cfSriastradh */ 80703b705cfSriastradh#define SS2_SHADOW_ENABLE (1<<4) 80803b705cfSriastradh#define SS2_MAX_ANISO_MASK (1<<3) 80903b705cfSriastradh#define SS2_MAX_ANISO_2 (0<<3) 81003b705cfSriastradh#define SS2_MAX_ANISO_4 (1<<3) 81103b705cfSriastradh#define SS2_SHADOW_FUNC_SHIFT 0 81203b705cfSriastradh#define SS2_SHADOW_FUNC_MASK (0x7<<0) 81303b705cfSriastradh/* SS2_SHADOW_FUNC values: see COMPAREFUNC_* */ 81403b705cfSriastradh 81503b705cfSriastradh#define SS3_MIN_LOD_SHIFT 24 81603b705cfSriastradh#define SS3_MIN_LOD_ONE (0x10<<24) 81703b705cfSriastradh#define SS3_MIN_LOD_MASK (0xff<<24) 81803b705cfSriastradh#define SS3_KILL_PIXEL_ENABLE (1<<17) 81903b705cfSriastradh#define SS3_TCX_ADDR_MODE_SHIFT 12 82003b705cfSriastradh#define SS3_TCX_ADDR_MODE_MASK (0x7<<12) 82103b705cfSriastradh#define TEXCOORDMODE_WRAP 0 82203b705cfSriastradh#define TEXCOORDMODE_MIRROR 1 82303b705cfSriastradh#define TEXCOORDMODE_CLAMP_EDGE 2 82403b705cfSriastradh#define TEXCOORDMODE_CUBE 3 82503b705cfSriastradh#define TEXCOORDMODE_CLAMP_BORDER 4 82603b705cfSriastradh#define TEXCOORDMODE_MIRROR_ONCE 5 82703b705cfSriastradh#define SS3_TCY_ADDR_MODE_SHIFT 9 82803b705cfSriastradh#define SS3_TCY_ADDR_MODE_MASK (0x7<<9) 82903b705cfSriastradh#define SS3_TCZ_ADDR_MODE_SHIFT 6 83003b705cfSriastradh#define SS3_TCZ_ADDR_MODE_MASK (0x7<<6) 83103b705cfSriastradh#define SS3_NORMALIZED_COORDS (1<<5) 83203b705cfSriastradh#define SS3_TEXTUREMAP_INDEX_SHIFT 1 83303b705cfSriastradh#define SS3_TEXTUREMAP_INDEX_MASK (0xf<<1) 83403b705cfSriastradh#define SS3_DEINTERLACER_ENABLE (1<<0) 83503b705cfSriastradh 83603b705cfSriastradh#define SS4_BORDER_COLOR_MASK (~0) 83703b705cfSriastradh 83803b705cfSriastradh/* 3DSTATE_SPAN_STIPPLE, p258 83903b705cfSriastradh */ 84003b705cfSriastradh#define _3DSTATE_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16)) 84103b705cfSriastradh#define ST1_ENABLE (1<<16) 84203b705cfSriastradh#define ST1_MASK (0xffff) 84303b705cfSriastradh 84403b705cfSriastradh#define FLUSH_MAP_CACHE (1<<0) 84503b705cfSriastradh#define FLUSH_RENDER_CACHE (1<<1) 84603b705cfSriastradh 84703b705cfSriastradh#endif 84803b705cfSriastradh/* -*- c-basic-offset: 4 -*- */ 84903b705cfSriastradh/* 85003b705cfSriastradh * Copyright © 2006,2010 Intel Corporation 85103b705cfSriastradh * 85203b705cfSriastradh * Permission is hereby granted, free of charge, to any person obtaining a 85303b705cfSriastradh * copy of this software and associated documentation files (the "Software"), 85403b705cfSriastradh * to deal in the Software without restriction, including without limitation 85503b705cfSriastradh * the rights to use, copy, modify, merge, publish, distribute, sublicense, 85603b705cfSriastradh * and/or sell copies of the Software, and to permit persons to whom the 85703b705cfSriastradh * Software is furnished to do so, subject to the following conditions: 85803b705cfSriastradh * 85903b705cfSriastradh * The above copyright notice and this permission notice (including the next 86003b705cfSriastradh * paragraph) shall be included in all copies or substantial portions of the 86103b705cfSriastradh * Software. 86203b705cfSriastradh * 86303b705cfSriastradh * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 86403b705cfSriastradh * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 86503b705cfSriastradh * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 86603b705cfSriastradh * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 86703b705cfSriastradh * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 86803b705cfSriastradh * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 86903b705cfSriastradh * SOFTWARE. 87003b705cfSriastradh * 87103b705cfSriastradh * Authors: 87203b705cfSriastradh * Eric Anholt <eric@anholt.net> 87303b705cfSriastradh * Chris Wilson <chris@chris-wilson.co.uk> 87403b705cfSriastradh * 87503b705cfSriastradh */ 87603b705cfSriastradh 87703b705cfSriastradh/* Each instruction is 3 dwords long, though most don't require all 87803b705cfSriastradh * this space. Maximum of 123 instructions. Smaller maxes per insn 87903b705cfSriastradh * type. 88003b705cfSriastradh */ 88103b705cfSriastradh#define _3DSTATE_PIXEL_SHADER_PROGRAM (CMD_3D|(0x1d<<24)|(0x5<<16)) 88203b705cfSriastradh 88303b705cfSriastradh#define REG_TYPE_R 0 /* temporary regs, no need to 88403b705cfSriastradh * dcl, must be written before 88503b705cfSriastradh * read -- Preserved between 88603b705cfSriastradh * phases. 88703b705cfSriastradh */ 88803b705cfSriastradh#define REG_TYPE_T 1 /* Interpolated values, must be 88903b705cfSriastradh * dcl'ed before use. 89003b705cfSriastradh * 89103b705cfSriastradh * 0..7: texture coord, 89203b705cfSriastradh * 8: diffuse spec, 89303b705cfSriastradh * 9: specular color, 89403b705cfSriastradh * 10: fog parameter in w. 89503b705cfSriastradh */ 89603b705cfSriastradh#define REG_TYPE_CONST 2 /* Restriction: only one const 89703b705cfSriastradh * can be referenced per 89803b705cfSriastradh * instruction, though it may be 89903b705cfSriastradh * selected for multiple inputs. 90003b705cfSriastradh * Constants not initialized 90103b705cfSriastradh * default to zero. 90203b705cfSriastradh */ 90303b705cfSriastradh#define REG_TYPE_S 3 /* sampler */ 90403b705cfSriastradh#define REG_TYPE_OC 4 /* output color (rgba) */ 90503b705cfSriastradh#define REG_TYPE_OD 5 /* output depth (w), xyz are 90603b705cfSriastradh * temporaries. If not written, 90703b705cfSriastradh * interpolated depth is used? 90803b705cfSriastradh */ 90903b705cfSriastradh#define REG_TYPE_U 6 /* unpreserved temporaries */ 91003b705cfSriastradh#define REG_TYPE_MASK 0x7 91103b705cfSriastradh#define REG_TYPE_SHIFT 4 91203b705cfSriastradh#define REG_NR_MASK 0xf 91303b705cfSriastradh 91403b705cfSriastradh/* REG_TYPE_T: 91503b705cfSriastradh*/ 91603b705cfSriastradh#define T_TEX0 0 91703b705cfSriastradh#define T_TEX1 1 91803b705cfSriastradh#define T_TEX2 2 91903b705cfSriastradh#define T_TEX3 3 92003b705cfSriastradh#define T_TEX4 4 92103b705cfSriastradh#define T_TEX5 5 92203b705cfSriastradh#define T_TEX6 6 92303b705cfSriastradh#define T_TEX7 7 92403b705cfSriastradh#define T_DIFFUSE 8 92503b705cfSriastradh#define T_SPECULAR 9 92603b705cfSriastradh#define T_FOG_W 10 /* interpolated fog is in W coord */ 92703b705cfSriastradh 92803b705cfSriastradh/* Arithmetic instructions */ 92903b705cfSriastradh 93003b705cfSriastradh/* .replicate_swizzle == selection and replication of a particular 93103b705cfSriastradh * scalar channel, ie., .xxxx, .yyyy, .zzzz or .wwww 93203b705cfSriastradh */ 93303b705cfSriastradh#define A0_NOP (0x0<<24) /* no operation */ 93403b705cfSriastradh#define A0_ADD (0x1<<24) /* dst = src0 + src1 */ 93503b705cfSriastradh#define A0_MOV (0x2<<24) /* dst = src0 */ 93603b705cfSriastradh#define A0_MUL (0x3<<24) /* dst = src0 * src1 */ 93703b705cfSriastradh#define A0_MAD (0x4<<24) /* dst = src0 * src1 + src2 */ 93803b705cfSriastradh#define A0_DP2ADD (0x5<<24) /* dst.xyzw = src0.xy dot src1.xy + src2.replicate_swizzle */ 93903b705cfSriastradh#define A0_DP3 (0x6<<24) /* dst.xyzw = src0.xyz dot src1.xyz */ 94003b705cfSriastradh#define A0_DP4 (0x7<<24) /* dst.xyzw = src0.xyzw dot src1.xyzw */ 94103b705cfSriastradh#define A0_FRC (0x8<<24) /* dst = src0 - floor(src0) */ 94203b705cfSriastradh#define A0_RCP (0x9<<24) /* dst.xyzw = 1/(src0.replicate_swizzle) */ 94303b705cfSriastradh#define A0_RSQ (0xa<<24) /* dst.xyzw = 1/(sqrt(abs(src0.replicate_swizzle))) */ 94403b705cfSriastradh#define A0_EXP (0xb<<24) /* dst.xyzw = exp2(src0.replicate_swizzle) */ 94503b705cfSriastradh#define A0_LOG (0xc<<24) /* dst.xyzw = log2(abs(src0.replicate_swizzle)) */ 94603b705cfSriastradh#define A0_CMP (0xd<<24) /* dst = (src0 >= 0.0) ? src1 : src2 */ 94703b705cfSriastradh#define A0_MIN (0xe<<24) /* dst = (src0 < src1) ? src0 : src1 */ 94803b705cfSriastradh#define A0_MAX (0xf<<24) /* dst = (src0 >= src1) ? src0 : src1 */ 94903b705cfSriastradh#define A0_FLR (0x10<<24) /* dst = floor(src0) */ 95003b705cfSriastradh#define A0_MOD (0x11<<24) /* dst = src0 fmod 1.0 */ 95103b705cfSriastradh#define A0_TRC (0x12<<24) /* dst = int(src0) */ 95203b705cfSriastradh#define A0_SGE (0x13<<24) /* dst = src0 >= src1 ? 1.0 : 0.0 */ 95303b705cfSriastradh#define A0_SLT (0x14<<24) /* dst = src0 < src1 ? 1.0 : 0.0 */ 95403b705cfSriastradh#define A0_DEST_SATURATE (1<<22) 95503b705cfSriastradh#define A0_DEST_TYPE_SHIFT 19 95603b705cfSriastradh/* Allow: R, OC, OD, U */ 95703b705cfSriastradh#define A0_DEST_NR_SHIFT 14 95803b705cfSriastradh/* Allow R: 0..15, OC,OD: 0..0, U: 0..2 */ 95903b705cfSriastradh#define A0_DEST_CHANNEL_X (1<<10) 96003b705cfSriastradh#define A0_DEST_CHANNEL_Y (2<<10) 96103b705cfSriastradh#define A0_DEST_CHANNEL_Z (4<<10) 96203b705cfSriastradh#define A0_DEST_CHANNEL_W (8<<10) 96303b705cfSriastradh#define A0_DEST_CHANNEL_ALL (0xf<<10) 96403b705cfSriastradh#define A0_DEST_CHANNEL_SHIFT 10 96503b705cfSriastradh#define A0_SRC0_TYPE_SHIFT 7 96603b705cfSriastradh#define A0_SRC0_NR_SHIFT 2 96703b705cfSriastradh 96803b705cfSriastradh#define A0_DEST_CHANNEL_XY (A0_DEST_CHANNEL_X|A0_DEST_CHANNEL_Y) 96903b705cfSriastradh#define A0_DEST_CHANNEL_XYZ (A0_DEST_CHANNEL_XY|A0_DEST_CHANNEL_Z) 97003b705cfSriastradh 97103b705cfSriastradh#define SRC_X 0 97203b705cfSriastradh#define SRC_Y 1 97303b705cfSriastradh#define SRC_Z 2 97403b705cfSriastradh#define SRC_W 3 97503b705cfSriastradh#define SRC_ZERO 4 97603b705cfSriastradh#define SRC_ONE 5 97703b705cfSriastradh 97803b705cfSriastradh#define A1_SRC0_CHANNEL_X_NEGATE (1<<31) 97903b705cfSriastradh#define A1_SRC0_CHANNEL_X_SHIFT 28 98003b705cfSriastradh#define A1_SRC0_CHANNEL_Y_NEGATE (1<<27) 98103b705cfSriastradh#define A1_SRC0_CHANNEL_Y_SHIFT 24 98203b705cfSriastradh#define A1_SRC0_CHANNEL_Z_NEGATE (1<<23) 98303b705cfSriastradh#define A1_SRC0_CHANNEL_Z_SHIFT 20 98403b705cfSriastradh#define A1_SRC0_CHANNEL_W_NEGATE (1<<19) 98503b705cfSriastradh#define A1_SRC0_CHANNEL_W_SHIFT 16 98603b705cfSriastradh#define A1_SRC1_TYPE_SHIFT 13 98703b705cfSriastradh#define A1_SRC1_NR_SHIFT 8 98803b705cfSriastradh#define A1_SRC1_CHANNEL_X_NEGATE (1<<7) 98903b705cfSriastradh#define A1_SRC1_CHANNEL_X_SHIFT 4 99003b705cfSriastradh#define A1_SRC1_CHANNEL_Y_NEGATE (1<<3) 99103b705cfSriastradh#define A1_SRC1_CHANNEL_Y_SHIFT 0 99203b705cfSriastradh 99303b705cfSriastradh#define A2_SRC1_CHANNEL_Z_NEGATE (1<<31) 99403b705cfSriastradh#define A2_SRC1_CHANNEL_Z_SHIFT 28 99503b705cfSriastradh#define A2_SRC1_CHANNEL_W_NEGATE (1<<27) 99603b705cfSriastradh#define A2_SRC1_CHANNEL_W_SHIFT 24 99703b705cfSriastradh#define A2_SRC2_TYPE_SHIFT 21 99803b705cfSriastradh#define A2_SRC2_NR_SHIFT 16 99903b705cfSriastradh#define A2_SRC2_CHANNEL_X_NEGATE (1<<15) 100003b705cfSriastradh#define A2_SRC2_CHANNEL_X_SHIFT 12 100103b705cfSriastradh#define A2_SRC2_CHANNEL_Y_NEGATE (1<<11) 100203b705cfSriastradh#define A2_SRC2_CHANNEL_Y_SHIFT 8 100303b705cfSriastradh#define A2_SRC2_CHANNEL_Z_NEGATE (1<<7) 100403b705cfSriastradh#define A2_SRC2_CHANNEL_Z_SHIFT 4 100503b705cfSriastradh#define A2_SRC2_CHANNEL_W_NEGATE (1<<3) 100603b705cfSriastradh#define A2_SRC2_CHANNEL_W_SHIFT 0 100703b705cfSriastradh 100803b705cfSriastradh/* Texture instructions */ 100903b705cfSriastradh#define T0_TEXLD (0x15<<24) /* Sample texture using predeclared 101003b705cfSriastradh * sampler and address, and output 101103b705cfSriastradh * filtered texel data to destination 101203b705cfSriastradh * register */ 101303b705cfSriastradh#define T0_TEXLDP (0x16<<24) /* Same as texld but performs a 101403b705cfSriastradh * perspective divide of the texture 101503b705cfSriastradh * coordinate .xyz values by .w before 101603b705cfSriastradh * sampling. */ 101703b705cfSriastradh#define T0_TEXLDB (0x17<<24) /* Same as texld but biases the 101803b705cfSriastradh * computed LOD by w. Only S4.6 two's 101903b705cfSriastradh * comp is used. This implies that a 102003b705cfSriastradh * float to fixed conversion is 102103b705cfSriastradh * done. */ 102203b705cfSriastradh#define T0_TEXKILL (0x18<<24) /* Does not perform a sampling 102303b705cfSriastradh * operation. Simply kills the pixel 102403b705cfSriastradh * if any channel of the address 102503b705cfSriastradh * register is < 0.0. */ 102603b705cfSriastradh#define T0_DEST_TYPE_SHIFT 19 102703b705cfSriastradh/* Allow: R, OC, OD, U */ 102803b705cfSriastradh/* Note: U (unpreserved) regs do not retain their values between 102903b705cfSriastradh * phases (cannot be used for feedback) 103003b705cfSriastradh * 103103b705cfSriastradh * Note: oC and OD registers can only be used as the destination of a 103203b705cfSriastradh * texture instruction once per phase (this is an implementation 103303b705cfSriastradh * restriction). 103403b705cfSriastradh */ 103503b705cfSriastradh#define T0_DEST_NR_SHIFT 14 103603b705cfSriastradh/* Allow R: 0..15, OC,OD: 0..0, U: 0..2 */ 103703b705cfSriastradh#define T0_SAMPLER_NR_SHIFT 0 /* This field ignored for TEXKILL */ 103803b705cfSriastradh#define T0_SAMPLER_NR_MASK (0xf<<0) 103903b705cfSriastradh 104003b705cfSriastradh#define T1_ADDRESS_REG_TYPE_SHIFT 24 /* Reg to use as texture coord */ 104103b705cfSriastradh/* Allow R, T, OC, OD -- R, OC, OD are 'dependent' reads, new program phase */ 104203b705cfSriastradh#define T1_ADDRESS_REG_NR_SHIFT 17 104303b705cfSriastradh#define T2_MBZ 0 104403b705cfSriastradh 104503b705cfSriastradh/* Declaration instructions */ 104603b705cfSriastradh#define D0_DCL (0x19<<24) /* Declare a t (interpolated attrib) 104703b705cfSriastradh * register or an s (sampler) 104803b705cfSriastradh * register. */ 104903b705cfSriastradh#define D0_SAMPLE_TYPE_SHIFT 22 105003b705cfSriastradh#define D0_SAMPLE_TYPE_2D (0x0<<22) 105103b705cfSriastradh#define D0_SAMPLE_TYPE_CUBE (0x1<<22) 105203b705cfSriastradh#define D0_SAMPLE_TYPE_VOLUME (0x2<<22) 105303b705cfSriastradh#define D0_SAMPLE_TYPE_MASK (0x3<<22) 105403b705cfSriastradh 105503b705cfSriastradh#define D0_TYPE_SHIFT 19 105603b705cfSriastradh/* Allow: T, S */ 105703b705cfSriastradh#define D0_NR_SHIFT 14 105803b705cfSriastradh/* Allow T: 0..10, S: 0..15 */ 105903b705cfSriastradh#define D0_CHANNEL_X (1<<10) 106003b705cfSriastradh#define D0_CHANNEL_Y (2<<10) 106103b705cfSriastradh#define D0_CHANNEL_Z (4<<10) 106203b705cfSriastradh#define D0_CHANNEL_W (8<<10) 106303b705cfSriastradh#define D0_CHANNEL_ALL (0xf<<10) 106403b705cfSriastradh#define D0_CHANNEL_NONE (0<<10) 106503b705cfSriastradh 106603b705cfSriastradh#define D0_CHANNEL_XY (D0_CHANNEL_X|D0_CHANNEL_Y) 106703b705cfSriastradh#define D0_CHANNEL_XYZ (D0_CHANNEL_XY|D0_CHANNEL_Z) 106803b705cfSriastradh 106903b705cfSriastradh/* I915 Errata: Do not allow (xz), (xw), (xzw) combinations for diffuse 107003b705cfSriastradh * or specular declarations. 107103b705cfSriastradh * 107203b705cfSriastradh * For T dcls, only allow: (x), (xy), (xyz), (w), (xyzw) 107303b705cfSriastradh * 107403b705cfSriastradh * Must be zero for S (sampler) dcls 107503b705cfSriastradh */ 107603b705cfSriastradh#define D1_MBZ 0 107703b705cfSriastradh#define D2_MBZ 0 107803b705cfSriastradh 107903b705cfSriastradh 108003b705cfSriastradh/* MASK_* are the unshifted bitmasks of the destination mask in arithmetic 108103b705cfSriastradh * operations 108203b705cfSriastradh */ 108303b705cfSriastradh#define MASK_X 0x1 108403b705cfSriastradh#define MASK_Y 0x2 108503b705cfSriastradh#define MASK_Z 0x4 108603b705cfSriastradh#define MASK_W 0x8 108703b705cfSriastradh#define MASK_XYZ (MASK_X | MASK_Y | MASK_Z) 108803b705cfSriastradh#define MASK_XYZW (MASK_XYZ | MASK_W) 108903b705cfSriastradh#define MASK_SATURATE 0x10 109003b705cfSriastradh 109103b705cfSriastradh/* Temporary, undeclared regs. Preserved between phases */ 109203b705cfSriastradh#define FS_R0 ((REG_TYPE_R << REG_TYPE_SHIFT) | 0) 109303b705cfSriastradh#define FS_R1 ((REG_TYPE_R << REG_TYPE_SHIFT) | 1) 109403b705cfSriastradh#define FS_R2 ((REG_TYPE_R << REG_TYPE_SHIFT) | 2) 109503b705cfSriastradh#define FS_R3 ((REG_TYPE_R << REG_TYPE_SHIFT) | 3) 109603b705cfSriastradh 109703b705cfSriastradh/* Texture coordinate regs. Must be declared. */ 109803b705cfSriastradh#define FS_T0 ((REG_TYPE_T << REG_TYPE_SHIFT) | 0) 109903b705cfSriastradh#define FS_T1 ((REG_TYPE_T << REG_TYPE_SHIFT) | 1) 110003b705cfSriastradh#define FS_T2 ((REG_TYPE_T << REG_TYPE_SHIFT) | 2) 110103b705cfSriastradh#define FS_T3 ((REG_TYPE_T << REG_TYPE_SHIFT) | 3) 110203b705cfSriastradh#define FS_T4 ((REG_TYPE_T << REG_TYPE_SHIFT) | 4) 110303b705cfSriastradh#define FS_T5 ((REG_TYPE_T << REG_TYPE_SHIFT) | 5) 110403b705cfSriastradh#define FS_T6 ((REG_TYPE_T << REG_TYPE_SHIFT) | 6) 110503b705cfSriastradh#define FS_T7 ((REG_TYPE_T << REG_TYPE_SHIFT) | 7) 110603b705cfSriastradh#define FS_T8 ((REG_TYPE_T << REG_TYPE_SHIFT) | 8) 110703b705cfSriastradh#define FS_T9 ((REG_TYPE_T << REG_TYPE_SHIFT) | 9) 110803b705cfSriastradh#define FS_T10 ((REG_TYPE_T << REG_TYPE_SHIFT) | 10) 110903b705cfSriastradh 111003b705cfSriastradh/* Constant values */ 111103b705cfSriastradh#define FS_C0 ((REG_TYPE_CONST << REG_TYPE_SHIFT) | 0) 111203b705cfSriastradh#define FS_C1 ((REG_TYPE_CONST << REG_TYPE_SHIFT) | 1) 111303b705cfSriastradh#define FS_C2 ((REG_TYPE_CONST << REG_TYPE_SHIFT) | 2) 111403b705cfSriastradh#define FS_C3 ((REG_TYPE_CONST << REG_TYPE_SHIFT) | 3) 111503b705cfSriastradh#define FS_C4 ((REG_TYPE_CONST << REG_TYPE_SHIFT) | 4) 111603b705cfSriastradh#define FS_C5 ((REG_TYPE_CONST << REG_TYPE_SHIFT) | 5) 111703b705cfSriastradh#define FS_C6 ((REG_TYPE_CONST << REG_TYPE_SHIFT) | 6) 111803b705cfSriastradh#define FS_C7 ((REG_TYPE_CONST << REG_TYPE_SHIFT) | 7) 111903b705cfSriastradh 112003b705cfSriastradh/* Sampler regs */ 112103b705cfSriastradh#define FS_S0 ((REG_TYPE_S << REG_TYPE_SHIFT) | 0) 112203b705cfSriastradh#define FS_S1 ((REG_TYPE_S << REG_TYPE_SHIFT) | 1) 112303b705cfSriastradh#define FS_S2 ((REG_TYPE_S << REG_TYPE_SHIFT) | 2) 112403b705cfSriastradh#define FS_S3 ((REG_TYPE_S << REG_TYPE_SHIFT) | 3) 112503b705cfSriastradh 112603b705cfSriastradh/* Output color */ 112703b705cfSriastradh#define FS_OC ((REG_TYPE_OC << REG_TYPE_SHIFT) | 0) 112803b705cfSriastradh 112903b705cfSriastradh/* Output depth */ 113003b705cfSriastradh#define FS_OD ((REG_TYPE_OD << REG_TYPE_SHIFT) | 0) 113103b705cfSriastradh 113203b705cfSriastradh/* Unpreserved temporary regs */ 113303b705cfSriastradh#define FS_U0 ((REG_TYPE_U << REG_TYPE_SHIFT) | 0) 113403b705cfSriastradh#define FS_U1 ((REG_TYPE_U << REG_TYPE_SHIFT) | 1) 113503b705cfSriastradh#define FS_U2 ((REG_TYPE_U << REG_TYPE_SHIFT) | 2) 113603b705cfSriastradh#define FS_U3 ((REG_TYPE_U << REG_TYPE_SHIFT) | 3) 113703b705cfSriastradh 113803b705cfSriastradh#define X_CHANNEL_SHIFT (REG_TYPE_SHIFT + 3) 113903b705cfSriastradh#define Y_CHANNEL_SHIFT (X_CHANNEL_SHIFT + 4) 114003b705cfSriastradh#define Z_CHANNEL_SHIFT (Y_CHANNEL_SHIFT + 4) 114103b705cfSriastradh#define W_CHANNEL_SHIFT (Z_CHANNEL_SHIFT + 4) 114203b705cfSriastradh 114303b705cfSriastradh#define REG_CHANNEL_MASK 0xf 114403b705cfSriastradh 114503b705cfSriastradh#define REG_NR(reg) ((reg) & REG_NR_MASK) 114603b705cfSriastradh#define REG_TYPE(reg) (((reg) >> REG_TYPE_SHIFT) & REG_TYPE_MASK) 114703b705cfSriastradh#define REG_X(reg) (((reg) >> X_CHANNEL_SHIFT) & REG_CHANNEL_MASK) 114803b705cfSriastradh#define REG_Y(reg) (((reg) >> Y_CHANNEL_SHIFT) & REG_CHANNEL_MASK) 114903b705cfSriastradh#define REG_Z(reg) (((reg) >> Z_CHANNEL_SHIFT) & REG_CHANNEL_MASK) 115003b705cfSriastradh#define REG_W(reg) (((reg) >> W_CHANNEL_SHIFT) & REG_CHANNEL_MASK) 115103b705cfSriastradh 115203b705cfSriastradhenum gen3_fs_channel { 115303b705cfSriastradh X_CHANNEL_VAL = 0, 115403b705cfSriastradh Y_CHANNEL_VAL, 115503b705cfSriastradh Z_CHANNEL_VAL, 115603b705cfSriastradh W_CHANNEL_VAL, 115703b705cfSriastradh ZERO_CHANNEL_VAL, 115803b705cfSriastradh ONE_CHANNEL_VAL, 115903b705cfSriastradh 116003b705cfSriastradh NEG_X_CHANNEL_VAL = X_CHANNEL_VAL | 0x8, 116103b705cfSriastradh NEG_Y_CHANNEL_VAL = Y_CHANNEL_VAL | 0x8, 116203b705cfSriastradh NEG_Z_CHANNEL_VAL = Z_CHANNEL_VAL | 0x8, 116303b705cfSriastradh NEG_W_CHANNEL_VAL = W_CHANNEL_VAL | 0x8, 116403b705cfSriastradh NEG_ONE_CHANNEL_VAL = ONE_CHANNEL_VAL | 0x8 116503b705cfSriastradh}; 116603b705cfSriastradh 116703b705cfSriastradh#define gen3_fs_operand(reg, x, y, z, w) \ 116803b705cfSriastradh (reg) | \ 116903b705cfSriastradh(x##_CHANNEL_VAL << X_CHANNEL_SHIFT) | \ 117003b705cfSriastradh(y##_CHANNEL_VAL << Y_CHANNEL_SHIFT) | \ 117103b705cfSriastradh(z##_CHANNEL_VAL << Z_CHANNEL_SHIFT) | \ 117203b705cfSriastradh(w##_CHANNEL_VAL << W_CHANNEL_SHIFT) 117303b705cfSriastradh 117403b705cfSriastradh/** 117503b705cfSriastradh * Construct an operand description for using a register with no swizzling 117603b705cfSriastradh */ 117703b705cfSriastradh#define gen3_fs_operand_reg(reg) \ 117803b705cfSriastradh gen3_fs_operand(reg, X, Y, Z, W) 117903b705cfSriastradh 118003b705cfSriastradh#define gen3_fs_operand_reg_negate(reg) \ 118103b705cfSriastradh gen3_fs_operand(reg, NEG_X, NEG_Y, NEG_Z, NEG_W) 118203b705cfSriastradh 118303b705cfSriastradh/** 118403b705cfSriastradh * Returns an operand containing (0.0, 0.0, 0.0, 0.0). 118503b705cfSriastradh */ 118603b705cfSriastradh#define gen3_fs_operand_zero() gen3_fs_operand(FS_R0, ZERO, ZERO, ZERO, ZERO) 118703b705cfSriastradh 118803b705cfSriastradh/** 118903b705cfSriastradh * Returns an unused operand 119003b705cfSriastradh */ 119103b705cfSriastradh#define gen3_fs_operand_none() gen3_fs_operand_zero() 119203b705cfSriastradh 119303b705cfSriastradh/** 119403b705cfSriastradh * Returns an operand containing (1.0, 1.0, 1.0, 1.0). 119503b705cfSriastradh */ 119603b705cfSriastradh#define gen3_fs_operand_one() gen3_fs_operand(FS_R0, ONE, ONE, ONE, ONE) 119703b705cfSriastradh 119803b705cfSriastradh#define gen3_get_hardware_channel_val(val, shift, negate) \ 119903b705cfSriastradh (((val & 0x7) << shift) | ((val & 0x8) ? negate : 0)) 120003b705cfSriastradh 120103b705cfSriastradh/** 120203b705cfSriastradh * Outputs a fragment shader command to declare a sampler or texture register. 120303b705cfSriastradh */ 120403b705cfSriastradh#define gen3_fs_dcl(reg) \ 120503b705cfSriastradh do { \ 120603b705cfSriastradh OUT_BATCH(D0_DCL | \ 120703b705cfSriastradh (REG_TYPE(reg) << D0_TYPE_SHIFT) | \ 120803b705cfSriastradh (REG_NR(reg) << D0_NR_SHIFT) | \ 120903b705cfSriastradh ((REG_TYPE(reg) != REG_TYPE_S) ? D0_CHANNEL_ALL : 0)); \ 121003b705cfSriastradh OUT_BATCH(0); \ 121103b705cfSriastradh OUT_BATCH(0); \ 121203b705cfSriastradh } while (0) 121303b705cfSriastradh 121403b705cfSriastradh#define gen3_fs_texld(dest_reg, sampler_reg, address_reg) \ 121503b705cfSriastradh do { \ 121603b705cfSriastradh OUT_BATCH(T0_TEXLD | \ 121703b705cfSriastradh (REG_TYPE(dest_reg) << T0_DEST_TYPE_SHIFT) | \ 121803b705cfSriastradh (REG_NR(dest_reg) << T0_DEST_NR_SHIFT) | \ 121903b705cfSriastradh (REG_NR(sampler_reg) << T0_SAMPLER_NR_SHIFT)); \ 122003b705cfSriastradh OUT_BATCH((REG_TYPE(address_reg) << T1_ADDRESS_REG_TYPE_SHIFT) | \ 122103b705cfSriastradh (REG_NR(address_reg) << T1_ADDRESS_REG_NR_SHIFT)); \ 122203b705cfSriastradh OUT_BATCH(0); \ 122303b705cfSriastradh } while (0) 122403b705cfSriastradh 122503b705cfSriastradh#define gen3_fs_texldp(dest_reg, sampler_reg, address_reg) \ 122603b705cfSriastradh do { \ 122703b705cfSriastradh OUT_BATCH(T0_TEXLDP | \ 122803b705cfSriastradh (REG_TYPE(dest_reg) << T0_DEST_TYPE_SHIFT) | \ 122903b705cfSriastradh (REG_NR(dest_reg) << T0_DEST_NR_SHIFT) | \ 123003b705cfSriastradh (REG_NR(sampler_reg) << T0_SAMPLER_NR_SHIFT)); \ 123103b705cfSriastradh OUT_BATCH((REG_TYPE(address_reg) << T1_ADDRESS_REG_TYPE_SHIFT) | \ 123203b705cfSriastradh (REG_NR(address_reg) << T1_ADDRESS_REG_NR_SHIFT)); \ 123303b705cfSriastradh OUT_BATCH(0); \ 123403b705cfSriastradh } while (0) 123503b705cfSriastradh 123603b705cfSriastradh#define gen3_fs_arith_masked(op, dest_reg, dest_mask, operand0, operand1, operand2) \ 123703b705cfSriastradh _gen3_fs_arith_masked(A0_##op, dest_reg, dest_mask, operand0, operand1, operand2) 123803b705cfSriastradh 123903b705cfSriastradh#define gen3_fs_arith(op, dest_reg, operand0, operand1, operand2) \ 124003b705cfSriastradh _gen3_fs_arith(A0_##op, dest_reg, operand0, operand1, operand2) 124103b705cfSriastradh 124203b705cfSriastradh#define _gen3_fs_arith_masked(cmd, dest_reg, dest_mask, operand0, operand1, operand2) \ 124303b705cfSriastradh do { \ 124403b705cfSriastradh /* Set up destination register and write mask */ \ 124503b705cfSriastradh OUT_BATCH(cmd | \ 124603b705cfSriastradh (REG_TYPE(dest_reg) << A0_DEST_TYPE_SHIFT) | \ 124703b705cfSriastradh (REG_NR(dest_reg) << A0_DEST_NR_SHIFT) | \ 124803b705cfSriastradh (((dest_mask) & ~MASK_SATURATE) << A0_DEST_CHANNEL_SHIFT) | \ 124903b705cfSriastradh (((dest_mask) & MASK_SATURATE) ? A0_DEST_SATURATE : 0) | \ 125003b705cfSriastradh /* Set up operand 0 */ \ 125103b705cfSriastradh (REG_TYPE(operand0) << A0_SRC0_TYPE_SHIFT) | \ 125203b705cfSriastradh (REG_NR(operand0) << A0_SRC0_NR_SHIFT)); \ 125303b705cfSriastradh OUT_BATCH(gen3_get_hardware_channel_val(REG_X(operand0), \ 125403b705cfSriastradh A1_SRC0_CHANNEL_X_SHIFT, \ 125503b705cfSriastradh A1_SRC0_CHANNEL_X_NEGATE) | \ 125603b705cfSriastradh gen3_get_hardware_channel_val(REG_Y(operand0), \ 125703b705cfSriastradh A1_SRC0_CHANNEL_Y_SHIFT, \ 125803b705cfSriastradh A1_SRC0_CHANNEL_Y_NEGATE) | \ 125903b705cfSriastradh gen3_get_hardware_channel_val(REG_Z(operand0), \ 126003b705cfSriastradh A1_SRC0_CHANNEL_Z_SHIFT, \ 126103b705cfSriastradh A1_SRC0_CHANNEL_Z_NEGATE) | \ 126203b705cfSriastradh gen3_get_hardware_channel_val(REG_W(operand0), \ 126303b705cfSriastradh A1_SRC0_CHANNEL_W_SHIFT, \ 126403b705cfSriastradh A1_SRC0_CHANNEL_W_NEGATE) | \ 126503b705cfSriastradh /* Set up operand 1 */ \ 126603b705cfSriastradh (REG_TYPE(operand1) << A1_SRC1_TYPE_SHIFT) | \ 126703b705cfSriastradh (REG_NR(operand1) << A1_SRC1_NR_SHIFT) | \ 126803b705cfSriastradh gen3_get_hardware_channel_val(REG_X(operand1), \ 126903b705cfSriastradh A1_SRC1_CHANNEL_X_SHIFT, \ 127003b705cfSriastradh A1_SRC1_CHANNEL_X_NEGATE) | \ 127103b705cfSriastradh gen3_get_hardware_channel_val(REG_Y(operand1), \ 127203b705cfSriastradh A1_SRC1_CHANNEL_Y_SHIFT, \ 127303b705cfSriastradh A1_SRC1_CHANNEL_Y_NEGATE)); \ 127403b705cfSriastradh OUT_BATCH(gen3_get_hardware_channel_val(REG_Z(operand1), \ 127503b705cfSriastradh A2_SRC1_CHANNEL_Z_SHIFT, \ 127603b705cfSriastradh A2_SRC1_CHANNEL_Z_NEGATE) | \ 127703b705cfSriastradh gen3_get_hardware_channel_val(REG_W(operand1), \ 127803b705cfSriastradh A2_SRC1_CHANNEL_W_SHIFT, \ 127903b705cfSriastradh A2_SRC1_CHANNEL_W_NEGATE) | \ 128003b705cfSriastradh /* Set up operand 2 */ \ 128103b705cfSriastradh (REG_TYPE(operand2) << A2_SRC2_TYPE_SHIFT) | \ 128203b705cfSriastradh (REG_NR(operand2) << A2_SRC2_NR_SHIFT) | \ 128303b705cfSriastradh gen3_get_hardware_channel_val(REG_X(operand2), \ 128403b705cfSriastradh A2_SRC2_CHANNEL_X_SHIFT, \ 128503b705cfSriastradh A2_SRC2_CHANNEL_X_NEGATE) | \ 128603b705cfSriastradh gen3_get_hardware_channel_val(REG_Y(operand2), \ 128703b705cfSriastradh A2_SRC2_CHANNEL_Y_SHIFT, \ 128803b705cfSriastradh A2_SRC2_CHANNEL_Y_NEGATE) | \ 128903b705cfSriastradh gen3_get_hardware_channel_val(REG_Z(operand2), \ 129003b705cfSriastradh A2_SRC2_CHANNEL_Z_SHIFT, \ 129103b705cfSriastradh A2_SRC2_CHANNEL_Z_NEGATE) | \ 129203b705cfSriastradh gen3_get_hardware_channel_val(REG_W(operand2), \ 129303b705cfSriastradh A2_SRC2_CHANNEL_W_SHIFT, \ 129403b705cfSriastradh A2_SRC2_CHANNEL_W_NEGATE)); \ 129503b705cfSriastradh } while (0) 129603b705cfSriastradh 129703b705cfSriastradh#define _gen3_fs_arith(cmd, dest_reg, operand0, operand1, operand2) do {\ 129803b705cfSriastradh /* Set up destination register and write mask */ \ 129903b705cfSriastradh OUT_BATCH(cmd | \ 130003b705cfSriastradh (REG_TYPE(dest_reg) << A0_DEST_TYPE_SHIFT) | \ 130103b705cfSriastradh (REG_NR(dest_reg) << A0_DEST_NR_SHIFT) | \ 130203b705cfSriastradh (A0_DEST_CHANNEL_ALL) | \ 130303b705cfSriastradh /* Set up operand 0 */ \ 130403b705cfSriastradh (REG_TYPE(operand0) << A0_SRC0_TYPE_SHIFT) | \ 130503b705cfSriastradh (REG_NR(operand0) << A0_SRC0_NR_SHIFT)); \ 130603b705cfSriastradh OUT_BATCH(gen3_get_hardware_channel_val(REG_X(operand0), \ 130703b705cfSriastradh A1_SRC0_CHANNEL_X_SHIFT, \ 130803b705cfSriastradh A1_SRC0_CHANNEL_X_NEGATE) | \ 130903b705cfSriastradh gen3_get_hardware_channel_val(REG_Y(operand0), \ 131003b705cfSriastradh A1_SRC0_CHANNEL_Y_SHIFT, \ 131103b705cfSriastradh A1_SRC0_CHANNEL_Y_NEGATE) | \ 131203b705cfSriastradh gen3_get_hardware_channel_val(REG_Z(operand0), \ 131303b705cfSriastradh A1_SRC0_CHANNEL_Z_SHIFT, \ 131403b705cfSriastradh A1_SRC0_CHANNEL_Z_NEGATE) | \ 131503b705cfSriastradh gen3_get_hardware_channel_val(REG_W(operand0), \ 131603b705cfSriastradh A1_SRC0_CHANNEL_W_SHIFT, \ 131703b705cfSriastradh A1_SRC0_CHANNEL_W_NEGATE) | \ 131803b705cfSriastradh /* Set up operand 1 */ \ 131903b705cfSriastradh (REG_TYPE(operand1) << A1_SRC1_TYPE_SHIFT) | \ 132003b705cfSriastradh (REG_NR(operand1) << A1_SRC1_NR_SHIFT) | \ 132103b705cfSriastradh gen3_get_hardware_channel_val(REG_X(operand1), \ 132203b705cfSriastradh A1_SRC1_CHANNEL_X_SHIFT, \ 132303b705cfSriastradh A1_SRC1_CHANNEL_X_NEGATE) | \ 132403b705cfSriastradh gen3_get_hardware_channel_val(REG_Y(operand1), \ 132503b705cfSriastradh A1_SRC1_CHANNEL_Y_SHIFT, \ 132603b705cfSriastradh A1_SRC1_CHANNEL_Y_NEGATE)); \ 132703b705cfSriastradh OUT_BATCH(gen3_get_hardware_channel_val(REG_Z(operand1), \ 132803b705cfSriastradh A2_SRC1_CHANNEL_Z_SHIFT, \ 132903b705cfSriastradh A2_SRC1_CHANNEL_Z_NEGATE) | \ 133003b705cfSriastradh gen3_get_hardware_channel_val(REG_W(operand1), \ 133103b705cfSriastradh A2_SRC1_CHANNEL_W_SHIFT, \ 133203b705cfSriastradh A2_SRC1_CHANNEL_W_NEGATE) | \ 133303b705cfSriastradh /* Set up operand 2 */ \ 133403b705cfSriastradh (REG_TYPE(operand2) << A2_SRC2_TYPE_SHIFT) | \ 133503b705cfSriastradh (REG_NR(operand2) << A2_SRC2_NR_SHIFT) | \ 133603b705cfSriastradh gen3_get_hardware_channel_val(REG_X(operand2), \ 133703b705cfSriastradh A2_SRC2_CHANNEL_X_SHIFT, \ 133803b705cfSriastradh A2_SRC2_CHANNEL_X_NEGATE) | \ 133903b705cfSriastradh gen3_get_hardware_channel_val(REG_Y(operand2), \ 134003b705cfSriastradh A2_SRC2_CHANNEL_Y_SHIFT, \ 134103b705cfSriastradh A2_SRC2_CHANNEL_Y_NEGATE) | \ 134203b705cfSriastradh gen3_get_hardware_channel_val(REG_Z(operand2), \ 134303b705cfSriastradh A2_SRC2_CHANNEL_Z_SHIFT, \ 134403b705cfSriastradh A2_SRC2_CHANNEL_Z_NEGATE) | \ 134503b705cfSriastradh gen3_get_hardware_channel_val(REG_W(operand2), \ 134603b705cfSriastradh A2_SRC2_CHANNEL_W_SHIFT, \ 134703b705cfSriastradh A2_SRC2_CHANNEL_W_NEGATE)); \ 134803b705cfSriastradh} while (0) 134903b705cfSriastradh 135003b705cfSriastradh#define gen3_fs_mov(dest_reg, operand0) \ 135103b705cfSriastradh gen3_fs_arith(MOV, dest_reg, \ 135203b705cfSriastradh operand0, \ 135303b705cfSriastradh gen3_fs_operand_none(), \ 135403b705cfSriastradh gen3_fs_operand_none()) 135503b705cfSriastradh 135603b705cfSriastradh#define gen3_fs_mov_masked(dest_reg, dest_mask, operand0) \ 135703b705cfSriastradh gen3_fs_arith_masked (MOV, dest_reg, dest_mask, \ 135803b705cfSriastradh operand0, \ 135903b705cfSriastradh gen3_fs_operand_none(), \ 136003b705cfSriastradh gen3_fs_operand_none()) 136103b705cfSriastradh 136203b705cfSriastradh 136303b705cfSriastradh#define gen3_fs_frc(dest_reg, operand0) \ 136403b705cfSriastradh gen3_fs_arith (FRC, dest_reg, \ 136503b705cfSriastradh operand0, \ 136603b705cfSriastradh gen3_fs_operand_none(), \ 136703b705cfSriastradh gen3_fs_operand_none()) 136803b705cfSriastradh 136903b705cfSriastradh/** Add operand0 and operand1 and put the result in dest_reg */ 137003b705cfSriastradh#define gen3_fs_add(dest_reg, operand0, operand1) \ 137103b705cfSriastradh gen3_fs_arith (ADD, dest_reg, \ 137203b705cfSriastradh operand0, operand1, \ 137303b705cfSriastradh gen3_fs_operand_none()) 137403b705cfSriastradh 137503b705cfSriastradh/** Multiply operand0 and operand1 and put the result in dest_reg */ 137603b705cfSriastradh#define gen3_fs_mul(dest_reg, operand0, operand1) \ 137703b705cfSriastradh gen3_fs_arith (MUL, dest_reg, \ 137803b705cfSriastradh operand0, operand1, \ 137903b705cfSriastradh gen3_fs_operand_none()) 138003b705cfSriastradh 138103b705cfSriastradh/** Computes 1/(operand0.replicate_swizzle) puts the result in dest_reg */ 138203b705cfSriastradh#define gen3_fs_rcp(dest_reg, dest_mask, operand0) \ 138303b705cfSriastradh do { \ 138403b705cfSriastradh if (dest_mask) { \ 138503b705cfSriastradh gen3_fs_arith_masked (RCP, dest_reg, dest_mask, \ 138603b705cfSriastradh operand0, \ 138703b705cfSriastradh gen3_fs_operand_none (), \ 138803b705cfSriastradh gen3_fs_operand_none ()); \ 138903b705cfSriastradh } else { \ 139003b705cfSriastradh gen3_fs_arith (RCP, dest_reg, \ 139103b705cfSriastradh operand0, \ 139203b705cfSriastradh gen3_fs_operand_none (), \ 139303b705cfSriastradh gen3_fs_operand_none ()); \ 139403b705cfSriastradh } \ 139503b705cfSriastradh } while (0) 139603b705cfSriastradh 139703b705cfSriastradh/** Computes 1/sqrt(operand0.replicate_swizzle) puts the result in dest_reg */ 139803b705cfSriastradh#define gen3_fs_rsq(dest_reg, dest_mask, operand0) \ 139903b705cfSriastradh do { \ 140003b705cfSriastradh if (dest_mask) { \ 140103b705cfSriastradh gen3_fs_arith_masked (RSQ, dest_reg, dest_mask, \ 140203b705cfSriastradh operand0, \ 140303b705cfSriastradh gen3_fs_operand_none (), \ 140403b705cfSriastradh gen3_fs_operand_none ()); \ 140503b705cfSriastradh } else { \ 140603b705cfSriastradh gen3_fs_arith (RSQ, dest_reg, \ 140703b705cfSriastradh operand0, \ 140803b705cfSriastradh gen3_fs_operand_none (), \ 140903b705cfSriastradh gen3_fs_operand_none ()); \ 141003b705cfSriastradh } \ 141103b705cfSriastradh } while (0) 141203b705cfSriastradh 141303b705cfSriastradh/** Puts the minimum of operand0 and operand1 in dest_reg */ 141403b705cfSriastradh#define gen3_fs_min(dest_reg, operand0, operand1) \ 141503b705cfSriastradh gen3_fs_arith (MIN, dest_reg, \ 141603b705cfSriastradh operand0, operand1, \ 141703b705cfSriastradh gen3_fs_operand_none()) 141803b705cfSriastradh 141903b705cfSriastradh/** Puts the maximum of operand0 and operand1 in dest_reg */ 142003b705cfSriastradh#define gen3_fs_max(dest_reg, operand0, operand1) \ 142103b705cfSriastradh gen3_fs_arith (MAX, dest_reg, \ 142203b705cfSriastradh operand0, operand1, \ 142303b705cfSriastradh gen3_fs_operand_none()) 142403b705cfSriastradh 142503b705cfSriastradh#define gen3_fs_cmp(dest_reg, operand0, operand1, operand2) \ 142603b705cfSriastradh gen3_fs_arith (CMP, dest_reg, operand0, operand1, operand2) 142703b705cfSriastradh 142803b705cfSriastradh/** Perform operand0 * operand1 + operand2 and put the result in dest_reg */ 142903b705cfSriastradh#define gen3_fs_mad(dest_reg, dest_mask, op0, op1, op2) \ 143003b705cfSriastradh do { \ 143103b705cfSriastradh if (dest_mask) { \ 143203b705cfSriastradh gen3_fs_arith_masked (MAD, dest_reg, dest_mask, op0, op1, op2); \ 143303b705cfSriastradh } else { \ 143403b705cfSriastradh gen3_fs_arith (MAD, dest_reg, op0, op1, op2); \ 143503b705cfSriastradh } \ 143603b705cfSriastradh } while (0) 143703b705cfSriastradh 143803b705cfSriastradh#define gen3_fs_dp2add(dest_reg, dest_mask, op0, op1, op2) \ 143903b705cfSriastradh do { \ 144003b705cfSriastradh if (dest_mask) { \ 144103b705cfSriastradh gen3_fs_arith_masked (DP2ADD, dest_reg, dest_mask, op0, op1, op2); \ 144203b705cfSriastradh } else { \ 144303b705cfSriastradh gen3_fs_arith (DP2ADD, dest_reg, op0, op1, op2); \ 144403b705cfSriastradh } \ 144503b705cfSriastradh } while (0) 144603b705cfSriastradh 144703b705cfSriastradh/** 144803b705cfSriastradh * Perform a 3-component dot-product of operand0 and operand1 and put the 144903b705cfSriastradh * resulting scalar in the channels of dest_reg specified by the dest_mask. 145003b705cfSriastradh */ 145103b705cfSriastradh#define gen3_fs_dp3(dest_reg, dest_mask, op0, op1) \ 145203b705cfSriastradh do { \ 145303b705cfSriastradh if (dest_mask) { \ 145403b705cfSriastradh gen3_fs_arith_masked (DP3, dest_reg, dest_mask, \ 145503b705cfSriastradh op0, op1,\ 145603b705cfSriastradh gen3_fs_operand_none()); \ 145703b705cfSriastradh } else { \ 145803b705cfSriastradh gen3_fs_arith (DP3, dest_reg, op0, op1,\ 145903b705cfSriastradh gen3_fs_operand_none()); \ 146003b705cfSriastradh } \ 146103b705cfSriastradh } while (0) 146203b705cfSriastradh 146303b705cfSriastradh/** 146403b705cfSriastradh * Perform a 4-component dot-product of operand0 and operand1 and put the 146503b705cfSriastradh * resulting scalar in the channels of dest_reg specified by the dest_mask. 146603b705cfSriastradh */ 146703b705cfSriastradh#define gen3_fs_dp4(dest_reg, dest_mask, op0, op1) \ 146803b705cfSriastradh do { \ 146903b705cfSriastradh if (dest_mask) { \ 147003b705cfSriastradh gen3_fs_arith_masked (DP4, dest_reg, dest_mask, \ 147103b705cfSriastradh op0, op1,\ 147203b705cfSriastradh gen3_fs_operand_none()); \ 147303b705cfSriastradh } else { \ 147403b705cfSriastradh gen3_fs_arith (DP4, dest_reg, op0, op1,\ 147503b705cfSriastradh gen3_fs_operand_none()); \ 147603b705cfSriastradh } \ 147703b705cfSriastradh } while (0) 147803b705cfSriastradh 147903b705cfSriastradh#define SHADER_TRAPEZOIDS (1 << 24) 1480