11d54945dSmrg
21d54945dSmrg/*
31d54945dSmrgCopyright (C) 1994-1999 The XFree86 Project, Inc.  All Rights Reserved.
41d54945dSmrg
51d54945dSmrgPermission is hereby granted, free of charge, to any person obtaining a copy of
61d54945dSmrgthis software and associated documentation files (the "Software"), to deal in
71d54945dSmrgthe Software without restriction, including without limitation the rights to
81d54945dSmrguse, copy, modify, merge, publish, distribute, sublicense, and/or sell copies
91d54945dSmrgof the Software, and to permit persons to whom the Software is furnished to do
101d54945dSmrgso, subject to the following conditions:
111d54945dSmrg
121d54945dSmrgThe above copyright notice and this permission notice shall be included in all
131d54945dSmrgcopies or substantial portions of the Software.
141d54945dSmrg
151d54945dSmrgTHE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
161d54945dSmrgIMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FIT-
171d54945dSmrgNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL THE
181d54945dSmrgXFREE86 PROJECT BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
191d54945dSmrgAN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
201d54945dSmrgWITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
211d54945dSmrg
221d54945dSmrgExcept as contained in this notice, the name of the XFree86 Project shall not
231d54945dSmrgbe used in advertising or otherwise to promote the sale, use or other dealings
241d54945dSmrgin this Software without prior written authorization from the XFree86 Project.
251d54945dSmrg*/
261d54945dSmrg
271d54945dSmrg/***************************************************************************
281d54945dSmrg *
291d54945dSmrg * typedefs and macros for MMIO mode, S3 ViRGE
301d54945dSmrg *
311d54945dSmrg *	who	when	vers
321d54945dSmrg *	HK	9609126	0.0
331d54945dSmrg *
341d54945dSmrg * based on:
351d54945dSmrg *
361d54945dSmrg * typedefs and macros for old and new MMIO mode, Trio64V+ and 868/968
371d54945dSmrg *
381d54945dSmrg *	who	when	vers
391d54945dSmrg *	BL	0300296	0.1
401d54945dSmrg *      SM      200497  0.2   Added Caching version of register macros.
411d54945dSmrg *	KJB	9/98	0.3   Added S3V_MMIO_REGSIZE
421d54945dSmrg ***************************************************************************/
431d54945dSmrg
441d54945dSmrg#ifndef _NEWMMIO_H
451d54945dSmrg#define _NEWMMIO_H
461d54945dSmrg
471d54945dSmrg/* base for S3_OUTW macro  */
481d54945dSmrg#define S3_NEWMMIO_REGBASE	0x1000000  /* 16MB */
491d54945dSmrg#define S3_NEWMMIO_REGSIZE	  0x10000  /* 64KB */
501d54945dSmrg#define S3V_MMIO_REGSIZE	   0x8000  /* 32KB */
511d54945dSmrg
521d54945dSmrg
531d54945dSmrg/* #include <Xmd.h> */
541d54945dSmrg
551d54945dSmrg
561d54945dSmrg#define int16	CARD16
571d54945dSmrg#define int32	CARD32
581d54945dSmrg
591d54945dSmrg#define S3_NEWMMIO_VGABASE	(S3_NEWMMIO_REGBASE + 0x8000)
601d54945dSmrg
611d54945dSmrg#if 0
621d54945dSmrgtypedef struct { int16 vendor_ID; int16 device_ID; } pci_id;
631d54945dSmrgtypedef struct { int16 cmd; int16 devsel; } cmd_devsel;
641d54945dSmrg
651d54945dSmrgtypedef struct  {
661d54945dSmrg        pci_id  pci_ident;
671d54945dSmrg        cmd_devsel cmd_device_sel;
681d54945dSmrg        int32 class_code;
691d54945dSmrg        char  dummy_0c;
701d54945dSmrg	char  latnecy_timer;
711d54945dSmrg	int16 dummy_0e;
721d54945dSmrg        int32 base0;
731d54945dSmrg        char  dummy_14[0x20-sizeof(int32)];
741d54945dSmrg        int32 bios_base;
751d54945dSmrg	int32 dummy_34;
761d54945dSmrg	int32 dummy_38;
771d54945dSmrg        char  int_line;
781d54945dSmrg        char  int_pin;
791d54945dSmrg        int16  latency_grant;
801d54945dSmrg} pci_conf_regs;
811d54945dSmrg
821d54945dSmrg
831d54945dSmrgtypedef struct  {
841d54945dSmrg        int32  prim_stream_cntl;
851d54945dSmrg        int32  col_chroma_key_cntl;
861d54945dSmrg        char    dummy1[0x8190 - 0x8184-sizeof(int32)];
871d54945dSmrg        int32  second_stream_cntl;
881d54945dSmrg        int32  chroma_key_upper_bound;
891d54945dSmrg        int32  second_stream_stretch;
901d54945dSmrg        char dummy2[0x81a0 - 0x8198-sizeof(int32)];
911d54945dSmrg        int32  blend_cntl;
921d54945dSmrg        char    dummy3[0x81c0 - 0x81a0-sizeof(int32)];
931d54945dSmrg        int32  prim_fbaddr0;
941d54945dSmrg        int32  prim_fbaddr1;
951d54945dSmrg        int32  prim_stream_stride;
961d54945dSmrg        int32  double_buffer;
971d54945dSmrg        int32  second_fbaddr0;
981d54945dSmrg        int32  second_fbaddr1;
991d54945dSmrg        int32  second_stream_stride;
1001d54945dSmrg        int32  opaq_overlay_cntl;
1011d54945dSmrg        int32  k1;
1021d54945dSmrg        int32  k2;
1031d54945dSmrg        int32  dda_vert;
1041d54945dSmrg        int32  streams_fifo;
1051d54945dSmrg        int32  prim_start_coord;
1061d54945dSmrg        int32  prim_window_size;
1071d54945dSmrg        int32  second_start_coord;
1081d54945dSmrg        int32  second_window_size;
1091d54945dSmrg} streams_proc_regs;
1101d54945dSmrg
1111d54945dSmrgtypedef struct {
1121d54945dSmrg   int32  fifo_control;
1131d54945dSmrg   int32  miu_control;
1141d54945dSmrg   int32  streams_timeout;
1151d54945dSmrg   int32  misc_timeout;
1161d54945dSmrg   int32  dummy_8210, dummy_8214, dummy_8218, dummy_821c;
1171d54945dSmrg   int32  dma_read_base_addr;
1181d54945dSmrg   int32  dma_read_stride_width;
1191d54945dSmrg} memport_proc_regs;
1201d54945dSmrg
1211d54945dSmrgtypedef struct {
1221d54945dSmrg   int32  subsystem_csr;
1231d54945dSmrg   int32  dummy_8508;
1241d54945dSmrg   int32  adv_func_cntl;
1251d54945dSmrg} subsys_regs;
1261d54945dSmrg
1271d54945dSmrgtypedef struct {
1281d54945dSmrg   int32  start_sysmem_addr;
1291d54945dSmrg   int32  transfer_length;
1301d54945dSmrg   int32  transfer_enable;
1311d54945dSmrg} video_dma_regs;
1321d54945dSmrg
1331d54945dSmrgtypedef struct {
1341d54945dSmrg   int32  base_addr;
1351d54945dSmrg   int32  write_pointer;
1361d54945dSmrg   int32  read_pointer;
1371d54945dSmrg   int32  dma_enable;
1381d54945dSmrg} cmd_dma_regs;
1391d54945dSmrg
1401d54945dSmrgtypedef struct {
1411d54945dSmrg   video_dma_regs video;
1421d54945dSmrg   int32  dummy_858c;
1431d54945dSmrg   cmd_dma_regs cmd;
1441d54945dSmrg} dma_regs;
1451d54945dSmrg
1461d54945dSmrgtypedef struct {
1471d54945dSmrg	int32	lpb_mode;
1481d54945dSmrg	int32	lpb_fifostat;
1491d54945dSmrg	int32	lpb_intflags;
1501d54945dSmrg	int32	lpb_fb0addr;
1511d54945dSmrg	int32	lpb_fb1addr;
1521d54945dSmrg	int32	lpb_direct_addr;
1531d54945dSmrg	int32	lpb_direct_data;
1541d54945dSmrg	int32	lpb_gpio;
1551d54945dSmrg	int32	lpb_serial_port;
1561d54945dSmrg	int32	lpb_input_winsize;
1571d54945dSmrg	int32	lpb_data_offsets;
1581d54945dSmrg	int32	lpb_hor_decimctl;
1591d54945dSmrg	int32	lpb_vert_decimctl;
1601d54945dSmrg	int32	lpb_line_stride;
1611d54945dSmrg	int32	lpb_output_fifo;
1621d54945dSmrg} lpbus_regs;
1631d54945dSmrg
1641d54945dSmrg
1651d54945dSmrgtypedef struct { char atr_cntl_ind; char attr_cntl_dat; char misc_out;
1661d54945dSmrg                 char viseo_enable; } v3c0;
1671d54945dSmrgtypedef struct { char seq_index; char seq_data; char dac_mask;
1681d54945dSmrg                      char dac_rd_index; } v3c4;
1691d54945dSmrgtypedef struct { char dac_wr_index; char dac_data; char feature_cntl;
1701d54945dSmrg                      char filler; } v3c8;
1711d54945dSmrgtypedef struct v3cc { char misc_out; char filler; char graph_cntl_index;
1721d54945dSmrg                      char graph_cntl_data; } v3cc;
1731d54945dSmrgtypedef struct {
1741d54945dSmrg        v3c0    v3c0_regs;
1751d54945dSmrg        v3c4    v3c4_regs;
1761d54945dSmrg        v3c8    v3c8_regs;
1771d54945dSmrg        v3cc    v3cc_regs;
1781d54945dSmrg} vga_3c_regs;
1791d54945dSmrg
1801d54945dSmrgtypedef struct { char crt_index; char crt_data; int16 filler; } v3d4;
1811d54945dSmrgtypedef struct { int16 filler1; char feature_cntl; char filler2;} v3d8;
1821d54945dSmrg
1831d54945dSmrgtypedef struct  {
1841d54945dSmrg        int32   filler;
1851d54945dSmrg        v3d4    v3d4_regs;
1861d54945dSmrg        v3d8    v3d8_regs;
1871d54945dSmrg} vga_3bd_regs ;
1881d54945dSmrg
1891d54945dSmrg
1901d54945dSmrg
1911d54945dSmrgtypedef struct  {
1921d54945dSmrg   char   filler1[-(0xa000-0xa100)];
1931d54945dSmrg   int32  patt[-(0xa100-0xa1bc) / sizeof(int32) + 1];
1941d54945dSmrg} colpatt_regs;
1951d54945dSmrg
1961d54945dSmrgtypedef struct  {
1971d54945dSmrg   char   filler1[-(0xa400-0xa4d4)];
1981d54945dSmrg   int32  src_base;
1991d54945dSmrg   int32  dest_base;
2001d54945dSmrg   int32  clip_l_r;
2011d54945dSmrg   int32  clip_t_b;
2021d54945dSmrg   int32  dest_src_str;
2031d54945dSmrg   int32  mono_pat0;
2041d54945dSmrg   int32  mono_pat1;
2051d54945dSmrg   int32  pat_bg_clr;
2061d54945dSmrg   int32  pat_fg_clr;
2071d54945dSmrg   int32  src_bg_clr;
2081d54945dSmrg   int32  src_fg_clr;
2091d54945dSmrg   int32  cmd_set;
2101d54945dSmrg   int32  rwidth_height;
2111d54945dSmrg   int32  rsrc_xy;
2121d54945dSmrg   int32  rdest_xy;
2131d54945dSmrg} bltfill_regs;
2141d54945dSmrg
2151d54945dSmrgtypedef struct  {
2161d54945dSmrg   char   filler1[-(0xa800-0xa8d4)];
2171d54945dSmrg   int32  src_base;
2181d54945dSmrg   int32  dest_base;
2191d54945dSmrg   int32  clip_l_r;
2201d54945dSmrg   int32  clip_t_b;
2211d54945dSmrg   int32  dest_src_str;
2221d54945dSmrg   int32  dummy1;
2231d54945dSmrg   int32  dummy2;
2241d54945dSmrg   int32  dummy3;
2251d54945dSmrg   int32  pat_fg_clr;
2261d54945dSmrg   int32  dummy4;
2271d54945dSmrg   int32  dummy5;
2281d54945dSmrg   int32  cmd_set;
2291d54945dSmrg   char   filler2[-(0xa904-0xa96c)];
2301d54945dSmrg   int32  lxend0_end1;
2311d54945dSmrg   int32  ldx;
2321d54945dSmrg   int32  lxstart;
2331d54945dSmrg   int32  lystart;
2341d54945dSmrg   int32  lycnt;
2351d54945dSmrg} line_regs;
2361d54945dSmrg
2371d54945dSmrgtypedef struct  {
2381d54945dSmrg   char   filler1[-(0xac00-0xacd4)];
2391d54945dSmrg   int32  src_base;
2401d54945dSmrg   int32  dest_base;
2411d54945dSmrg   int32  clip_l_r;
2421d54945dSmrg   int32  clip_t_b;
2431d54945dSmrg   int32  dest_src_str;
2441d54945dSmrg   int32  mono_pat0;
2451d54945dSmrg   int32  mono_pat1;
2461d54945dSmrg   int32  pat_bg_clr;
2471d54945dSmrg   int32  pat_fg_clr;
2481d54945dSmrg   int32  dummy1;
2491d54945dSmrg   int32  dummy2;
2501d54945dSmrg   int32  cmd_set;
2511d54945dSmrg   char   filler2[-(0xad04-0xad68)];
2521d54945dSmrg   int32  prdx;
2531d54945dSmrg   int32  prxstart;
2541d54945dSmrg   int32  pldx;
2551d54945dSmrg   int32  plxstart;
2561d54945dSmrg   int32  pystart;
2571d54945dSmrg   int32  pycnt;
2581d54945dSmrg} polyfill_regs;
2591d54945dSmrg
2601d54945dSmrgtypedef struct  {
2611d54945dSmrg   char   filler1[-(0xb000-0xb0d4)];
2621d54945dSmrg   int32  z_base;
2631d54945dSmrg   int32  dest_base;
2641d54945dSmrg   int32  clip_l_r;
2651d54945dSmrg   int32  clip_t_b;
2661d54945dSmrg   int32  dest_src_str;
2671d54945dSmrg   int32  z_stride;
2681d54945dSmrg   int32  dummy1;
2691d54945dSmrg   int32  dummy2;
2701d54945dSmrg   int32  fog_clr;
2711d54945dSmrg   int32  dummy3;
2721d54945dSmrg   int32  dummy4;
2731d54945dSmrg   int32  cmd_set;
2741d54945dSmrg   char   filler2[-(0xb104-0xb144)];
2751d54945dSmrg   int32  dgdy_dbdy;
2761d54945dSmrg   int32  dady_drdy;
2771d54945dSmrg   int32  gs_bs;
2781d54945dSmrg   int32  as_rs;
2791d54945dSmrg   int32  dummy5;
2801d54945dSmrg   int32  dz;
2811d54945dSmrg   int32  zstart;
2821d54945dSmrg   int32  dummy6;
2831d54945dSmrg   int32  dummy7;
2841d54945dSmrg   int32  dummy8;
2851d54945dSmrg   int32  xend0_end1;
2861d54945dSmrg   int32  dx;
2871d54945dSmrg   int32  xstart;
2881d54945dSmrg   int32  ystart;
2891d54945dSmrg   int32  ycnt;
2901d54945dSmrg} line3d_regs;
2911d54945dSmrg
2921d54945dSmrgtypedef struct  {
2931d54945dSmrg   char   filler1[-(0xb400-0xb4d4)];
2941d54945dSmrg   int32  z_base;
2951d54945dSmrg   int32  dest_base;
2961d54945dSmrg   int32  clip_l_r;
2971d54945dSmrg   int32  clip_t_b;
2981d54945dSmrg   int32  dest_src_str;
2991d54945dSmrg   int32  z_stride;
3001d54945dSmrg   int32  tex_base;
3011d54945dSmrg   int32  tex_bdr_clr;
3021d54945dSmrg   int32  fog_clr;
3031d54945dSmrg   int32  color0;
3041d54945dSmrg   int32  color1;
3051d54945dSmrg   int32  cmd_set;
3061d54945dSmrg   int32  bv;
3071d54945dSmrg   int32  bu;
3081d54945dSmrg   int32  dwdx;
3091d54945dSmrg   int32  dwdy;
3101d54945dSmrg   int32  ws;
3111d54945dSmrg   int32  dddx;
3121d54945dSmrg   int32  dvdx;
3131d54945dSmrg   int32  dudx;
3141d54945dSmrg   int32  dddy;
3151d54945dSmrg   int32  dvdy;
3161d54945dSmrg   int32  dudy;
3171d54945dSmrg   int32  ds;
3181d54945dSmrg   int32  vs;
3191d54945dSmrg   int32  us;
3201d54945dSmrg   int32  dgdx_dbdx;
3211d54945dSmrg   int32  dadx_drdx;
3221d54945dSmrg   int32  dgdy_dbdy;
3231d54945dSmrg   int32  dady_drdy;
3241d54945dSmrg   int32  gs_bs;
3251d54945dSmrg   int32  as_rs;
3261d54945dSmrg   int32  dzdx;
3271d54945dSmrg   int32  dzdy;
3281d54945dSmrg   int32  zs;
3291d54945dSmrg   int32  dxdy12;
3301d54945dSmrg   int32  xend12;
3311d54945dSmrg   int32  dxdy01;
3321d54945dSmrg   int32  xend01;
3331d54945dSmrg   int32  dxdy02;
3341d54945dSmrg   int32  xstart02;
3351d54945dSmrg   int32  ystart;
3361d54945dSmrg   int32  y01_y12;
3371d54945dSmrg} triangle3d_regs;
3381d54945dSmrg
3391d54945dSmrg
3401d54945dSmrgtypedef struct {
3411d54945dSmrg        int32 img[0x8000/4];
3421d54945dSmrg        union { pci_conf_regs regs;
3431d54945dSmrg                char dummy[-(0x8000 - 0x8180)];
3441d54945dSmrg        } pci_regs;
3451d54945dSmrg        union { streams_proc_regs regs;
3461d54945dSmrg                char dummy[-(0x8180 - 0x8200)];
3471d54945dSmrg        } streams_regs;
3481d54945dSmrg        union { memport_proc_regs regs;
3491d54945dSmrg                char dummy[-(0x8200 - 0x83b0)];
3501d54945dSmrg        } memport_regs;
3511d54945dSmrg        union { vga_3bd_regs    regs;
3521d54945dSmrg                char dummy[-(0x83b0 - 0x83c0)];
3531d54945dSmrg        } v3b_regs;
3541d54945dSmrg        union { vga_3c_regs     regs;
3551d54945dSmrg                char dummy[-(0x83c0 - 0x83d0)];
3561d54945dSmrg        } v3c_regs;
3571d54945dSmrg        union { vga_3bd_regs    regs;
3581d54945dSmrg                char dummy[-(0x83d0 - 0x8504)];
3591d54945dSmrg        } v3d_regs;
3601d54945dSmrg        union { subsys_regs     regs;
3611d54945dSmrg                char dummy[-(0x8504 - 0x8580)];
3621d54945dSmrg        } subsys_regs;
3631d54945dSmrg        union { dma_regs     regs;
3641d54945dSmrg                char dummy[-(0x8580 - 0xa000)];
3651d54945dSmrg        } dma_regs;
3661d54945dSmrg        union { colpatt_regs     regs;
3671d54945dSmrg                char dummy[-(0xa000 - 0xa400)];
3681d54945dSmrg        } colpatt_regs;
3691d54945dSmrg        union { bltfill_regs     regs;
3701d54945dSmrg                char dummy[-(0xa400 - 0xa800)];
3711d54945dSmrg        } bltfill_regs;
3721d54945dSmrg        union { line_regs     regs;
3731d54945dSmrg                char dummy[-(0xa800 - 0xac00)];
3741d54945dSmrg        } line_regs;
3751d54945dSmrg        union { polyfill_regs   regs;
3761d54945dSmrg                char dummy[-(0xac00 - 0xb000)];
3771d54945dSmrg        } polyfill_regs;
3781d54945dSmrg        union { line3d_regs   regs;
3791d54945dSmrg                char dummy[-(0xb000 - 0xb400)];
3801d54945dSmrg        } line3d_regs;
3811d54945dSmrg        union { triangle3d_regs   regs;
3821d54945dSmrg                char dummy[-(0xb400 - 0xff00)];
3831d54945dSmrg        } triangle3d_regs;
3841d54945dSmrg        union { lpbus_regs   regs;
3851d54945dSmrg                char dummy[-(0xff00 - 0xff5c)];
3861d54945dSmrg        } lbp_regs;
3871d54945dSmrg} mm_virge_regs ;
3881d54945dSmrg
3891d54945dSmrg
3901d54945dSmrg
3911d54945dSmrg#define mmtr	volatile mm_virge_regs *
3921d54945dSmrg
3931d54945dSmrg#define SET_WRT_MASK(msk)	/*  */
3941d54945dSmrg#define SET_RD_MASK(msk)	/*  */
3951d54945dSmrg#define SET_FRGD_COLOR(col)	/*  */
3961d54945dSmrg#define SET_BKGD_COLOR(col)	/*  */
3971d54945dSmrg#define SET_FRGD_MIX(fmix)	/*  */
3981d54945dSmrg#define SET_BKGD_MIX(bmix)	/*  */
3991d54945dSmrg#define SET_PIX_CNTL(val)	/*  */
4001d54945dSmrg#define SET_MIN_AXIS_PCNT(min)	/*  */
4011d54945dSmrg#define SET_MAJ_AXIS_PCNT(maj)	/*  */
4021d54945dSmrg#define SET_CURPT(c_x, c_y)	/*  */
4031d54945dSmrg#define SET_CUR_X(c_x)		/*  */
4041d54945dSmrg#define SET_CUR_Y(c_y)		/*  */
4051d54945dSmrg#define SET_DESTSTP(x,y)	/*  */
4061d54945dSmrg#define SET_AXIS_PCNT(maj, min)	/*  */
4071d54945dSmrg#define SET_CMD(c_d) 		/*  */
4081d54945dSmrg#define SET_ERR_TERM(e)		/*  */
4091d54945dSmrg#define SET_SCISSORS(x1,y1,x2,y2) /*  */
4101d54945dSmrg#define SET_SCISSORS_RB(x,y)	/*  */
4111d54945dSmrg#define SET_MULT_MISC(val)	/*  */
4121d54945dSmrg
4131d54945dSmrg#define SET_PIX_TRANS_W(val)	/*  */
4141d54945dSmrg#define SET_PIX_TRANS_L(val)	/*  */
4151d54945dSmrg#define SET_MIX(fmix,bmix) 	/*  */
4161d54945dSmrg
4171d54945dSmrg#endif /* 0 */
4181d54945dSmrg
4191d54945dSmrg/*
4201d54945dSmrg * reads from SUBSYS_STAT
4211d54945dSmrg */
4221d54945dSmrg#define IN_SUBSYS_STAT() (INREG(SUBSYS_STAT_REG))
4231d54945dSmrg#define SET_SUBSYS_CRTL(val) do { write_mem_barrier();\
4241d54945dSmrgOUTREG((val), SUBSYS_STAT_REG);\
4251d54945dSmrgwrite_mem_barrier(); } while (0)
4261d54945dSmrg
4271d54945dSmrg
4281d54945dSmrg#if 0
4291d54945dSmrg#define SET_DAC_W_INDEX(index)  OUTREG8(DAC_W_INDEX, index)
4301d54945dSmrg#define SET_DAC_DATA(val) 	OUTREG8(DAC_DATA,val)
4311d54945dSmrg#endif
4321d54945dSmrg
4331d54945dSmrg#if 0
4341d54945dSmrg
4351d54945dSmrg#define IMG_TRANS		(((mmtr)s3vMmioMem)->img)
4361d54945dSmrg#define SET_PIXTRANS(a,v)	IMG_TRANS[a] = (v)
4371d54945dSmrg#define COLOR_PATTERN           (((mmtr)s3vMmioMem)->colpatt_regs.regs)
4381d54945dSmrg
4391d54945dSmrg#define CMD_DMA_BASE(val)       (((mmtr)s3vMmioMem)->dma_regs.regs.cmd.base_addr) = (val)
4401d54945dSmrg#define CMD_DMA_WRITEP(val)     (((mmtr)s3vMmioMem)->dma_regs.regs.cmd.write_pointer) = (val)
4411d54945dSmrg#define CMD_DMA_READP(val)      (((mmtr)s3vMmioMem)->dma_regs.regs.cmd.read_pointer) = (val)
4421d54945dSmrg#define CMD_DMA_ENABLE(val)     (((mmtr)s3vMmioMem)->dma_regs.regs.cmd.dma_enable) = (val)
4431d54945dSmrg
4441d54945dSmrg#define SETB_SRC_BASE(val)	((mmtr)s3vMmioMem)->bltfill_regs.regs.src_base = (val)
4451d54945dSmrg#define SETB_DEST_BASE(val)	((mmtr)s3vMmioMem)->bltfill_regs.regs.dest_base = (val)
4461d54945dSmrg#define SETB_CLIP_L_R(l,r)	((mmtr)s3vMmioMem)->bltfill_regs.regs.clip_l_r = ((l)<<16 | (r))
4471d54945dSmrg#define SETB_CLIP_T_B(t,b)	((mmtr)s3vMmioMem)->bltfill_regs.regs.clip_t_b = ((t)<<16 | (b))
4481d54945dSmrg/*  #define SETB_DEST_SRC_STR(d,s)	((mmtr)s3vMmioMem)->bltfill_regs.regs.dest_src_str = ((d)<<16 | (s)) */
4491d54945dSmrg
4501d54945dSmrg#define SETB_DEST_SRC_STR(d, s) (OUTREG(DEST_SRC_STR, ((d) << 16 | (s))))
4511d54945dSmrg
4521d54945dSmrg#define SETB_MONO_PAT0(val)	((mmtr)s3vMmioMem)->bltfill_regs.regs.mono_pat0 = (val)
4531d54945dSmrg#define SETB_MONO_PAT1(val)	((mmtr)s3vMmioMem)->bltfill_regs.regs.mono_pat1 = (val)
4541d54945dSmrg#define SETB_PAT_BG_CLR(val)	((mmtr)s3vMmioMem)->bltfill_regs.regs.pat_bg_clr = (val)
4551d54945dSmrg#define SETB_PAT_FG_CLR(val)	((mmtr)s3vMmioMem)->bltfill_regs.regs.pat_fg_clr = (val)
4561d54945dSmrg#define SETB_SRC_BG_CLR(val)	((mmtr)s3vMmioMem)->bltfill_regs.regs.src_bg_clr = (val)
4571d54945dSmrg#define SETB_SRC_FG_CLR(val)	((mmtr)s3vMmioMem)->bltfill_regs.regs.src_fg_clr = (val)
4581d54945dSmrg#define SETB_CMD_SET(val)	do { write_mem_barrier(); ((mmtr)s3vMmioMem)->bltfill_regs.regs.cmd_set = (val); write_mem_barrier(); } while (0)
4591d54945dSmrg#define SETB_RWIDTH_HEIGHT(w,h)	((mmtr)s3vMmioMem)->bltfill_regs.regs.rwidth_height = ((w)<<16 | (h))
4601d54945dSmrg#define SETB_RSRC_XY(x,y)	((mmtr)s3vMmioMem)->bltfill_regs.regs.rsrc_xy = ((x)<<16 | (y))
4611d54945dSmrg#define SETB_RDEST_XY(x,y)	do { write_mem_barrier(); ((mmtr)s3vMmioMem)->bltfill_regs.regs.rdest_xy = ((x)<<16 | (y)); write_mem_barrier(); } while (0)
4621d54945dSmrg
4631d54945dSmrg/* Caching version of the same MACROs */
4641d54945dSmrg
4651d54945dSmrg#define CACHE_SETB_CLIP_L_R(l,r)	do { unsigned int clip = ((l)<<16 | (r)); if (s3vCached_CLIP_LR != clip) { ((mmtr)s3vMmioMem)->bltfill_regs.regs.clip_l_r = clip; s3vCached_CLIP_LR = clip; s3vCacheMiss++;} else s3vCacheHit++;} while(0)
4661d54945dSmrg#define CACHE_SETB_CLIP_T_B(t,b)	do { unsigned int clip = ((t)<<16 | (b)); if (s3vCached_CLIP_TB != clip) { ((mmtr)s3vMmioMem)->bltfill_regs.regs.clip_t_b = clip; s3vCached_CLIP_TB = clip; s3vCacheMiss++;} else s3vCacheHit++;} while(0)
4671d54945dSmrg#define CACHE_SETB_RSRC_XY(x,y)		do { unsigned int src = ((x)<<16 | (y)); if (s3vCached_RSRC_XY != src) { ((mmtr)s3vMmioMem)->bltfill_regs.regs.rsrc_xy = src; s3vCached_RSRC_XY = src; s3vCacheMiss++;} else s3vCacheHit++;} while(0)
4681d54945dSmrg#define CACHE_SETB_RWIDTH_HEIGHT(w,h)	do { unsigned int rwh = ((w)<<16 | (h)); if (s3vCached_RWIDTH_HEIGHT != rwh) { ((mmtr)s3vMmioMem)->bltfill_regs.regs.rwidth_height = rwh; s3vCached_RWIDTH_HEIGHT = rwh; s3vCacheMiss++;} else s3vCacheHit++;} while(0)
4691d54945dSmrg#define CACHE_SETB_MONO_PAT0(val) do { \
4701d54945dSmrg	if (s3vCached_MONO_PATTERN0 != (val)) { \
4711d54945dSmrg		((mmtr)s3vMmioMem)->bltfill_regs.regs.mono_pat0 = (val); \
4721d54945dSmrg		s3vCached_MONO_PATTERN0 = (val); \
4731d54945dSmrg		s3vCacheMiss++; \
4741d54945dSmrg	} else s3vCacheHit++; \
4751d54945dSmrg} while(0)
4761d54945dSmrg#define CACHE_SETB_MONO_PAT1(val) do { \
4771d54945dSmrg	if (s3vCached_MONO_PATTERN1 != (val)) { \
4781d54945dSmrg		((mmtr)s3vMmioMem)->bltfill_regs.regs.mono_pat1 = (val); \
4791d54945dSmrg		s3vCached_MONO_PATTERN1 = (val); \
4801d54945dSmrg		s3vCacheMiss++; \
4811d54945dSmrg	} else s3vCacheHit++;\
4821d54945dSmrg} while(0)
4831d54945dSmrg#define CACHE_SETB_PAT_FG_CLR(val) do { \
4841d54945dSmrg	if (s3vCached_PAT_FGCLR != (val)) { \
4851d54945dSmrg		((mmtr)s3vMmioMem)->bltfill_regs.regs.pat_fg_clr = (val); \
4861d54945dSmrg		s3vCached_PAT_FGCLR = (val); \
4871d54945dSmrg		s3vCacheMiss++; \
4881d54945dSmrg	} else s3vCacheHit++; \
4891d54945dSmrg} while(0)
4901d54945dSmrg#define CACHE_SETB_PAT_BG_CLR(val) do { \
4911d54945dSmrg	if (s3vCached_PAT_BGCLR != (val)) { \
4921d54945dSmrg		((mmtr)s3vMmioMem)->bltfill_regs.regs.pat_bg_clr = (val); \
4931d54945dSmrg		s3vCached_PAT_BGCLR = (val); \
4941d54945dSmrg		s3vCacheMiss++; \
4951d54945dSmrg	} else s3vCacheHit++; \
4961d54945dSmrg} while(0)
4971d54945dSmrg#define CACHE_SETB_CMD_SET(val) do { \
4981d54945dSmrg	if (s3vCached_CMD_SET != (val)) { \
4991d54945dSmrg		write_mem_barrier(); \
5001d54945dSmrg		((mmtr)s3vMmioMem)->bltfill_regs.regs.cmd_set = (val); \
5011d54945dSmrg		s3vCached_CMD_SET = (val); \
5021d54945dSmrg		s3vCacheMiss++; \
5031d54945dSmrg		write_mem_barrier(); \
5041d54945dSmrg	} else s3vCacheHit++; \
5051d54945dSmrg} while(0)
5061d54945dSmrg#define SETL_SRC_BASE(val)	((mmtr)s3vMmioMem)->line_regs.regs.src_base = (val)
5071d54945dSmrg#define SETL_DEST_BASE(val)	((mmtr)s3vMmioMem)->line_regs.regs.dest_base = (val)
5081d54945dSmrg#define SETL_CLIP_L_R(l,r)	((mmtr)s3vMmioMem)->line_regs.regs.clip_l_r = ((l)<<16 | (r))
5091d54945dSmrg#define SETL_CLIP_T_B(t,b)	((mmtr)s3vMmioMem)->line_regs.regs.clip_t_b = ((t)<<16 | (b))
5101d54945dSmrg#define SETL_DEST_SRC_STR(d,s)	((mmtr)s3vMmioMem)->line_regs.regs.dest_src_str = ((d)<<16 | (s))
5111d54945dSmrg#define SETL_PAT_FG_CLR(val)	((mmtr)s3vMmioMem)->line_regs.regs.pat_fg_clr = (val)
5121d54945dSmrg#define SETL_CMD_SET(val)	do { write_mem_barrier(); ((mmtr)s3vMmioMem)->line_regs.regs.cmd_set = (val); write_mem_barrier(); } while (0)
5131d54945dSmrg#define SETL_LXEND0_END1(e0,e1)	((mmtr)s3vMmioMem)->line_regs.regs.lxend0_end1 = ((e0)<<16 | (e1))
5141d54945dSmrg#define SETL_LDX(val)	((mmtr)s3vMmioMem)->line_regs.regs.ldx = (val)
5151d54945dSmrg#define SETL_LXSTART(val)	((mmtr)s3vMmioMem)->line_regs.regs.lxstart = (val)
5161d54945dSmrg#define SETL_LYSTART(val)	((mmtr)s3vMmioMem)->line_regs.regs.lystart = (val)
5171d54945dSmrg#define SETL_LYCNT(val)	do { write_mem_barrier(); ((mmtr)s3vMmioMem)->line_regs.regs.lycnt = (val); write_mem_barrier(); } while (0)
5181d54945dSmrg
5191d54945dSmrg/* Cache version */
5201d54945dSmrg#define CACHE_SETL_CMD_SET(val)		do { if (s3vCached_CMD_SET != val) { write_mem_barrier(); ((mmtr)s3vMmioMem)->line_regs.regs.cmd_set = val; s3vCached_CMD_SET = val; s3vCacheMiss++; write_mem_barrier(); } else s3vCacheHit++;} while(0)
5211d54945dSmrg
5221d54945dSmrg
5231d54945dSmrg
5241d54945dSmrg#define SETP_SRC_BASE(val)	((mmtr)s3vMmioMem)->polyfill_regs.regs.src_base = (val)
5251d54945dSmrg#define SETP_DEST_BASE(val)	((mmtr)s3vMmioMem)->polyfill_regs.regs.dest_base = (val)
5261d54945dSmrg#define SETP_CLIP_L_R(l,r)	((mmtr)s3vMmioMem)->polyfill_regs.regs.clip_l_r = ((l)<<16 | (r))
5271d54945dSmrg#define SETP_CLIP_T_B(t,b)	((mmtr)s3vMmioMem)->polyfill_regs.regs.clip_t_b = ((t)<<16 | (b))
5281d54945dSmrg#define SETP_DEST_SRC_STR(d,s)	((mmtr)s3vMmioMem)->polyfill_regs.regs.dest_src_str = ((d)<<16 | (s))
5291d54945dSmrg#define SETP_MONO_PAT0(val)	((mmtr)s3vMmioMem)->polyfill_regs.regs.mono_pat0 = (val)
5301d54945dSmrg#define SETP_MONO_PAT1(val)	((mmtr)s3vMmioMem)->polyfill_regs.regs.mono_pat1 = (val)
5311d54945dSmrg#define SETP_PAT_BG_CLR(val)	((mmtr)s3vMmioMem)->polyfill_regs.regs.pat_bg_clr = (val)
5321d54945dSmrg#define SETP_PAT_FG_CLR(val)	((mmtr)s3vMmioMem)->polyfill_regs.regs.pat_fg_clr = (val)
5331d54945dSmrg#define SETP_CMD_SET(val)	do { write_mem_barrier(); ((mmtr)s3vMmioMem)->polyfill_regs.regs.cmd_set = (val); write_mem_barrier(); } while (0)
5341d54945dSmrg#define SETP_RWIDTH_HEIGHT(w,h)	((mmtr)s3vMmioMem)->polyfill_regs.regs.rwidth_height = ((w)<<16 | (h))
5351d54945dSmrg#define SETP_PRDX(val)	((mmtr)s3vMmioMem)->polyfill_regs.regs.prdx = (val)
5361d54945dSmrg#define SETP_PRXSTART(val)	((mmtr)s3vMmioMem)->polyfill_regs.regs.prxstart = (val)
5371d54945dSmrg#define SETP_PLDX(val)	((mmtr)s3vMmioMem)->polyfill_regs.regs.pldx = (val)
5381d54945dSmrg#define SETP_PLXSTART(val)	((mmtr)s3vMmioMem)->polyfill_regs.regs.plxstart = (val)
5391d54945dSmrg#define SETP_PYSTART(val)	((mmtr)s3vMmioMem)->polyfill_regs.regs.pystart = (val)
5401d54945dSmrg#define SETP_PYCNT(val)	do { write_mem_barrier(); ((mmtr)s3vMmioMem)->polyfill_regs.regs.pycnt = (val); write_mem_barrier(); } while (0)
5411d54945dSmrg
5421d54945dSmrg/* Cache version */
5431d54945dSmrg#define CACHE_SETP_CMD_SET(val)		do { if (s3vCached_CMD_SET != val) { write_mem_barrier(); ((mmtr)s3vMmioMem)->polyfill_regs.regs.cmd_set = val; s3vCached_CMD_SET = val; s3vCacheMiss++; write_mem_barrier(); } else s3vCacheHit++;} while(0)
5441d54945dSmrg
5451d54945dSmrg
5461d54945dSmrg#define SETL3_Z_BASE(val)	((mmtr)s3vMmioMem)->line3d_regs.regs.z_base = (val)
5471d54945dSmrg#define SETL3_DEST_BASE(val)	((mmtr)s3vMmioMem)->line3d_regs.regs.dest_base = (val)
5481d54945dSmrg#define SETL3_CLIP_L_R(l,r)	((mmtr)s3vMmioMem)->line3d_regs.regs.clip_l_r = ((l)<<16 | (r))
5491d54945dSmrg#define SETL3_CLIP_T_B(t,b)	((mmtr)s3vMmioMem)->line3d_regs.regs.clip_t_b = ((t)<<16 | (b))
5501d54945dSmrg#define SETL3_DEST_SRC_STR(d,s)	((mmtr)s3vMmioMem)->line3d_regs.regs.dest_src_str = ((d)<<16 | (s))
5511d54945dSmrg#define SETL3_Z_STRIDE(val)	((mmtr)s3vMmioMem)->line3d_regs.regs.z_stride = (val)
5521d54945dSmrg#define SETL3_FOG_CLR(val)	((mmtr)s3vMmioMem)->line3d_regs.regs.fog_clr = (val)
5531d54945dSmrg#define SETL3_CMD_SET(val)	do { write_mem_barrier(); ((mmtr)s3vMmioMem)->line3d_regs.regs.cmd_set = (val); write_mem_barrier(); } while (0)
5541d54945dSmrg#define SETL3_DGDY_DBDY(dg,db)	((mmtr)s3vMmioMem)->line3d_regs.regs.dgdy_dbdy = ((dg)<<16 | (db))
5551d54945dSmrg#define SETL3_DADY_DRDY(da,dr)	((mmtr)s3vMmioMem)->line3d_regs.regs.dady_drdy = ((da)<<16 | (dr))
5561d54945dSmrg#define SETL3_GS_BS(gs,bs)	((mmtr)s3vMmioMem)->line3d_regs.regs.gs_bs = ((gs)<<16 | (bs))
5571d54945dSmrg#define SETL3_AS_RS(as,rs)	((mmtr)s3vMmioMem)->line3d_regs.regs.as_rs = ((as)<<16 | (rs))
5581d54945dSmrg#define SETL3_DZ(val)	((mmtr)s3vMmioMem)->line3d_regs.regs.dz = (val)
5591d54945dSmrg#define SETL3_ZSTART(val)	((mmtr)s3vMmioMem)->line3d_regs.regs.zstart = (val)
5601d54945dSmrg#define SETL3_XEND0_END1(e0,e1)	((mmtr)s3vMmioMem)->line3d_regs.regs.xend0_end1 = ((e0)<<16 | (e1))
5611d54945dSmrg#define SETL3_DX(val)	((mmtr)s3vMmioMem)->line3d_regs.regs.dx = (val)
5621d54945dSmrg#define SETL3_XSTART(val)	((mmtr)s3vMmioMem)->line3d_regs.regs.xstart = (val)
5631d54945dSmrg#define SETL3_YSTART(val)	((mmtr)s3vMmioMem)->line3d_regs.regs.ystart = (val)
5641d54945dSmrg#define SETL3_YCNT(val)	do { write_mem_barrier(); ((mmtr)s3vMmioMem)->line3d_regs.regs.ycnt = (val); write_mem_barrier(); } while (0)
5651d54945dSmrg
5661d54945dSmrg
5671d54945dSmrg
5681d54945dSmrg#define SETT3_Z_BASE(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.z_base = (val)
5691d54945dSmrg#define SETT3_DEST_BASE(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dest_base = (val)
5701d54945dSmrg#define SETT3_CLIP_L_R(l,r)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.clip_l_r = ((l)<<16 | (r))
5711d54945dSmrg#define SETT3_CLIP_T_B(t,b)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.clip_t_b = ((t)<<16 | (b))
5721d54945dSmrg#define SETT3_DEST_SRC_STR(d,s)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dest_src_str = ((d)<<16 | (s))
5731d54945dSmrg#define SETT3_Z_STRIDE(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.z_stride = (val)
5741d54945dSmrg#define SETT3_TEX_BASE(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.tex_base = (val)
5751d54945dSmrg#define SETT3_TEX_BDR_CLR(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.tex_bdr_clr = (val)
5761d54945dSmrg#define SETT3_FOG_CLR(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.fog_clr = (val)
5771d54945dSmrg#define SETT3_COLOR0(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.color0 = (val)
5781d54945dSmrg#define SETT3_COLOR1(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.color1 = (val)
5791d54945dSmrg#define SETT3_CMD_SET(val)	do { write_mem_barrier(); ((mmtr)s3vMmioMem)->triangle3d_regs.regs.cmd_set = (val); write_mem_barrier(); } while (0)
5801d54945dSmrg#define SETT3_BV(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.bv = (val)
5811d54945dSmrg#define SETT3_BU(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.bu = (val)
5821d54945dSmrg#define SETT3_DWDX(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dwdx = (val)
5831d54945dSmrg#define SETT3_DWDY(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dwdy = (val)
5841d54945dSmrg#define SETT3_WS(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.ws = (val)
5851d54945dSmrg#define SETT3_DDDX(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dddx = (val)
5861d54945dSmrg#define SETT3_DVDX(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dvdx = (val)
5871d54945dSmrg#define SETT3_DUDX(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dudx = (val)
5881d54945dSmrg#define SETT3_DDDY(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dddy = (val)
5891d54945dSmrg#define SETT3_DVDY(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dvdy = (val)
5901d54945dSmrg#define SETT3_DUDY(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dudy = (val)
5911d54945dSmrg#define SETT3_DS(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.ds = (val)
5921d54945dSmrg#define SETT3_VS(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.vs = (val)
5931d54945dSmrg#define SETT3_US(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.us = (val)
5941d54945dSmrg#define SETT3_DGDX_DBDX(gx,bx)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dgdx_dbdx = ((gx)<<16 | (bx))
5951d54945dSmrg#define SETT3_DADX_DRDX(ax,rx)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dadx_drdx = ((ax)<<16 | (rx))
5961d54945dSmrg#define SETT3_DGDY_DBDY(gy,by)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dgdy_dbdy = ((gy)<<16 | (by))
5971d54945dSmrg#define SETT3_DADY_DRDY(ay,ry)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dady_drdy = ((ay)<<16 | (ry))
5981d54945dSmrg#define SETT3_GS_BS(gs,bs)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.gs_bs = ((gs)<<16 | (bs))
5991d54945dSmrg#define SETT3_AS_RS(as,rs)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.as_rs = ((as)<<16 | (rs))
6001d54945dSmrg#define SETT3_DZDX(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dzdx = (val)
6011d54945dSmrg#define SETT3_DZDY(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dzdy = (val)
6021d54945dSmrg#define SETT3_ZS(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.zs = (val)
6031d54945dSmrg#define SETT3_DXDY12(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dxdy12 = (val)
6041d54945dSmrg#define SETT3_XEND12(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.xend12 = (val)
6051d54945dSmrg#define SETT3_DXDY01(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dxdy01 = (val)
6061d54945dSmrg#define SETT3_XEND01(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.xend01 = (val)
6071d54945dSmrg#define SETT3_DXDY02(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.dxdy02 = (val)
6081d54945dSmrg#define SETT3_XSTART02(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.xstart02 = (val)
6091d54945dSmrg#define SETT3_YSTART(val)	((mmtr)s3vMmioMem)->triangle3d_regs.regs.ystart = (val)
6101d54945dSmrg#define SETT3_Y01_Y12(y01,y12)	do { write_mem_barrier(); ((mmtr)s3vMmioMem)->triangle3d_regs.regs.y01_y12 = ((y01)<<16 | (y12)); write_mem_barrier(); } while (0)
6111d54945dSmrg
6121d54945dSmrg
6131d54945dSmrg
6141d54945dSmrg#define DBGOUT(p) /* OUTREG8(0x3bc,p) */
6151d54945dSmrg
6161d54945dSmrg#endif /* 0 */
6171d54945dSmrg
6181d54945dSmrg#endif /* _NEWMMIO_H */
619