savage_driver.c revision c744f008
1ab47cfaaSmrg/* 2ab47cfaaSmrg * Copyright (C) 1994-2000 The XFree86 Project, Inc. All Rights Reserved. 3ab47cfaaSmrg * Copyright (c) 2003-2006, X.Org Foundation 4ab47cfaaSmrg * 5ab47cfaaSmrg * Permission is hereby granted, free of charge, to any person obtaining a 6ab47cfaaSmrg * copy of this software and associated documentation files (the "Software"), 7ab47cfaaSmrg * to deal in the Software without restriction, including without limitation 8ab47cfaaSmrg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9ab47cfaaSmrg * and/or sell copies of the Software, and to permit persons to whom the 10ab47cfaaSmrg * Software is furnished to do so, subject to the following conditions: 11ab47cfaaSmrg * 12ab47cfaaSmrg * The above copyright notice and this permission notice shall be included in 13ab47cfaaSmrg * all copies or substantial portions of the Software. 14ab47cfaaSmrg * 15ab47cfaaSmrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16ab47cfaaSmrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17ab47cfaaSmrg * FITESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE 18ab47cfaaSmrg * COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19ab47cfaaSmrg * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 20ab47cfaaSmrg * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 21ab47cfaaSmrg * DEALINGS IN THE SOFTWARE. 22ab47cfaaSmrg * 23ab47cfaaSmrg * Except as contained in this notice, the name of the copyright holder(s) 24ab47cfaaSmrg * and author(s) shall not be used in advertising or otherwise to promote 25ab47cfaaSmrg * the sale, use or other dealings in this Software without prior written 26ab47cfaaSmrg * authorization from the copyright holder(s) and author(s). 27ab47cfaaSmrg */ 28ab47cfaaSmrg 29ab47cfaaSmrg/** 30ab47cfaaSmrg * \file savage_driver.c 31ab47cfaaSmrg * 32ab47cfaaSmrg * \author Tim Roberts <timr@probo.com> 33ab47cfaaSmrg * \author Ani Joshi <ajoshi@unixbox.com> 34ab47cfaaSmrg * 35ab47cfaaSmrg * \todo Add credits for the 3.3.x authors. 36ab47cfaaSmrg */ 37ab47cfaaSmrg 38ab47cfaaSmrg#ifdef HAVE_CONFIG_H 39ab47cfaaSmrg#include "config.h" 40ab47cfaaSmrg#endif 41ab47cfaaSmrg 428697ee19Smrg#include <unistd.h> 438697ee19Smrg#include <errno.h> 448697ee19Smrg 45ab47cfaaSmrg#include "shadowfb.h" 46ab47cfaaSmrg 47ab47cfaaSmrg#include "globals.h" 485c42550eSmrg#ifdef HAVE_XEXTPROTO_71 495c42550eSmrg#include <X11/extensions/dpmsconst.h> 505c42550eSmrg#else 51ab47cfaaSmrg#define DPMS_SERVER 52ab47cfaaSmrg#include <X11/extensions/dpms.h> 535c42550eSmrg#endif 545c42550eSmrg 55ab47cfaaSmrg 56ab47cfaaSmrg#include "xf86xv.h" 57ab47cfaaSmrg 58ab47cfaaSmrg#include "savage_driver.h" 59aa9e3350Smrg#include "savage_pciids.h" 60ab47cfaaSmrg#include "savage_regs.h" 61ab47cfaaSmrg#include "savage_bci.h" 62ab47cfaaSmrg#include "savage_streams.h" 63ab47cfaaSmrg 645c42550eSmrg#if GET_ABI_MAJOR(ABI_VIDEODRV_VERSION) < 6 655c42550eSmrg#include "xf86RAC.h" 665c42550eSmrg#endif 675c42550eSmrg 68ab47cfaaSmrg#define TRANSPARENCY_KEY 0xff; 69ab47cfaaSmrg 70aa9e3350Smrg#ifdef SAVAGEDRI 71ab47cfaaSmrg#define _XF86DRI_SERVER_ 72ab47cfaaSmrg#include "savage_dri.h" 73ab47cfaaSmrg#include "savage_sarea.h" 74ab47cfaaSmrg#endif 75ab47cfaaSmrg 76ab47cfaaSmrg/* 77ab47cfaaSmrg * prototypes 78ab47cfaaSmrg */ 79ab47cfaaSmrgstatic void SavageEnableMMIO(ScrnInfoPtr pScrn); 80ab47cfaaSmrgstatic void SavageDisableMMIO(ScrnInfoPtr pScrn); 81ab47cfaaSmrg 82ab47cfaaSmrgstatic const OptionInfoRec * SavageAvailableOptions(int chipid, int busid); 83ab47cfaaSmrgstatic void SavageIdentify(int flags); 848697ee19Smrg#ifdef XSERVER_LIBPCIACCESS 858697ee19Smrgstatic Bool SavagePciProbe(DriverPtr drv, int entity_num, 868697ee19Smrg struct pci_device *dev, intptr_t match_data); 878697ee19Smrg#else 88ab47cfaaSmrgstatic Bool SavageProbe(DriverPtr drv, int flags); 898697ee19Smrgstatic int LookupChipID(PciChipsets* pset, int ChipID); 908697ee19Smrg#endif 91ab47cfaaSmrgstatic Bool SavagePreInit(ScrnInfoPtr pScrn, int flags); 92ab47cfaaSmrg 93aa9e3350Smrgstatic Bool SavageEnterVT(VT_FUNC_ARGS_DECL); 94aa9e3350Smrgstatic void SavageLeaveVT(VT_FUNC_ARGS_DECL); 95ab47cfaaSmrgstatic void SavageSave(ScrnInfoPtr pScrn); 96ab47cfaaSmrgstatic void SavageWriteMode(ScrnInfoPtr pScrn, vgaRegPtr, SavageRegPtr, Bool); 97ab47cfaaSmrg 98ab47cfaaSmrgstatic void SavageInitStatus(ScrnInfoPtr pScrn); 99ab47cfaaSmrgstatic void SavageInitShadowStatus(ScrnInfoPtr pScrn); 100ab47cfaaSmrg 101aa9e3350Smrgstatic Bool SavageScreenInit(SCREEN_INIT_ARGS_DECL); 102aa9e3350Smrgstatic int SavageInternalScreenInit(ScreenPtr pScreen); 103aa9e3350Smrgstatic ModeStatus SavageValidMode(SCRN_ARG_TYPE arg, DisplayModePtr mode, 104ab47cfaaSmrg Bool verbose, int flags); 105ab47cfaaSmrg 106ab47cfaaSmrgvoid SavageDGAInit(ScreenPtr); 107ab47cfaaSmrgstatic Bool SavageMapMem(ScrnInfoPtr pScrn); 108ab47cfaaSmrgstatic void SavageUnmapMem(ScrnInfoPtr pScrn, int All); 109ab47cfaaSmrgstatic Bool SavageModeInit(ScrnInfoPtr pScrn, DisplayModePtr mode); 110aa9e3350Smrgstatic Bool SavageCloseScreen(CLOSE_SCREEN_ARGS_DECL); 111ab47cfaaSmrgstatic Bool SavageSaveScreen(ScreenPtr pScreen, int mode); 112ab47cfaaSmrgstatic void SavageLoadPalette(ScrnInfoPtr pScrn, int numColors, 113c744f008Smrg int *indices, LOCO *colors, 114ab47cfaaSmrg VisualPtr pVisual); 115ab47cfaaSmrgstatic void SavageLoadPaletteSavage4(ScrnInfoPtr pScrn, int numColors, 116c744f008Smrg int *indices, LOCO *colors, 117ab47cfaaSmrg VisualPtr pVisual); 118ab47cfaaSmrgstatic void SavageUpdateKey(ScrnInfoPtr pScrn, int r, int g, int b); 119ab47cfaaSmrgstatic void SavageCalcClock(long freq, int min_m, int min_n1, int max_n1, 120ab47cfaaSmrg int min_n2, int max_n2, long freq_min, 121ab47cfaaSmrg long freq_max, unsigned int *mdiv, 122ab47cfaaSmrg unsigned int *ndiv, unsigned int *r); 123c744f008Smrgvoid SavageGEReset(ScrnInfoPtr pScrn, int from_timeout, 124c744f008Smrg int line, const char *file); 125ab47cfaaSmrgvoid SavagePrintRegs(ScrnInfoPtr pScrn); 126ab47cfaaSmrgstatic void SavageDPMS(ScrnInfoPtr pScrn, int mode, int flags); 127aa9e3350Smrgstatic Bool SavageDDC1(ScrnInfoPtr pScrn); 128ab47cfaaSmrgstatic unsigned int SavageDDC1Read(ScrnInfoPtr pScrn); 129ab47cfaaSmrgstatic void SavageProbeDDC(ScrnInfoPtr pScrn, int index); 130ab47cfaaSmrgstatic void SavageGetTvMaxSize(SavagePtr psav); 1318697ee19Smrgstatic Bool SavagePanningCheck(ScrnInfoPtr pScrn, DisplayModePtr pMode); 132aa9e3350Smrg#ifdef SAVAGEDRI 133ab47cfaaSmrgstatic Bool SavageCheckAvailableRamFor3D(ScrnInfoPtr pScrn); 134ab47cfaaSmrg#endif 135ab47cfaaSmrgstatic void SavageResetStreams(ScrnInfoPtr pScrn); 136ab47cfaaSmrg 137ab47cfaaSmrgextern ScrnInfoPtr gpScrn; 138ab47cfaaSmrg 139ab47cfaaSmrg#define iabs(a) ((int)(a)>0?(a):(-(a))) 140ab47cfaaSmrg 141ab47cfaaSmrg/*#define TRACEON*/ 142ab47cfaaSmrg#ifdef TRACEON 143ab47cfaaSmrg#define TRACE(prms) ErrorF prms 144ab47cfaaSmrg#else 145ab47cfaaSmrg#define TRACE(prms) 146ab47cfaaSmrg#endif 147ab47cfaaSmrg 148ab47cfaaSmrgint gSavageEntityIndex = -1; 149ab47cfaaSmrg 1508697ee19Smrg#ifdef XSERVER_LIBPCIACCESS 1518697ee19Smrg#define SAVAGE_DEVICE_MATCH(d, i) \ 1528697ee19Smrg { 0x5333, (d), PCI_MATCH_ANY, PCI_MATCH_ANY, 0, 0, (i) } 1538697ee19Smrg 1548697ee19Smrgstatic const struct pci_id_match savage_device_match[] = { 1558697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_SAVAGE4, S3_SAVAGE4), 1568697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_SAVAGE3D, S3_SAVAGE3D), 1578697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_SAVAGE3D_MV, S3_SAVAGE3D), 1588697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_SAVAGE2000, S3_SAVAGE2000), 1598697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_SAVAGE_MX_MV, S3_SAVAGE_MX), 1608697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_SAVAGE_MX, S3_SAVAGE_MX), 1618697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_SAVAGE_IX_MV, S3_SAVAGE_MX), 1628697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_SAVAGE_IX, S3_SAVAGE_MX), 1638697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_PROSAVAGE_PM, S3_PROSAVAGE), 1648697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_PROSAVAGE_KM, S3_PROSAVAGE), 1658697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_S3TWISTER_P, S3_TWISTER), 1668697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_S3TWISTER_K, S3_TWISTER), 1678697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_SUPSAV_MX128, S3_SUPERSAVAGE), 1688697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_SUPSAV_MX64, S3_SUPERSAVAGE), 1698697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_SUPSAV_MX64C, S3_SUPERSAVAGE), 1708697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_SUPSAV_IX128SDR, S3_SUPERSAVAGE), 1718697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_SUPSAV_IX128DDR, S3_SUPERSAVAGE), 1728697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_SUPSAV_IX64SDR, S3_SUPERSAVAGE), 1738697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_SUPSAV_IX64DDR, S3_SUPERSAVAGE), 1748697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_SUPSAV_IXCSDR, S3_SUPERSAVAGE), 1758697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_SUPSAV_IXCDDR, S3_SUPERSAVAGE), 1768697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_PROSAVAGE_DDR, S3_PROSAVAGEDDR), 1778697ee19Smrg SAVAGE_DEVICE_MATCH(PCI_CHIP_PROSAVAGE_DDRK, S3_PROSAVAGEDDR), 1788697ee19Smrg 1798697ee19Smrg { 0, 0, 0 }, 180ab47cfaaSmrg}; 1818697ee19Smrg#endif 182ab47cfaaSmrg 183ab47cfaaSmrg/* Supported chipsets */ 184ab47cfaaSmrg 185ab47cfaaSmrgstatic SymTabRec SavageChips[] = { 186ab47cfaaSmrg { PCI_CHIP_SAVAGE4, "Savage4" }, 187ab47cfaaSmrg { PCI_CHIP_SAVAGE3D, "Savage3D" }, 188ab47cfaaSmrg { PCI_CHIP_SAVAGE3D_MV, "Savage3D-MV" }, 189ab47cfaaSmrg { PCI_CHIP_SAVAGE2000, "Savage2000" }, 190ab47cfaaSmrg { PCI_CHIP_SAVAGE_MX_MV, "Savage/MX-MV" }, 191ab47cfaaSmrg { PCI_CHIP_SAVAGE_MX, "Savage/MX" }, 192ab47cfaaSmrg { PCI_CHIP_SAVAGE_IX_MV, "Savage/IX-MV" }, 193ab47cfaaSmrg { PCI_CHIP_SAVAGE_IX, "Savage/IX" }, 194ab47cfaaSmrg { PCI_CHIP_PROSAVAGE_PM, "ProSavage PM133" }, 195ab47cfaaSmrg { PCI_CHIP_PROSAVAGE_KM, "ProSavage KM133" }, 196ab47cfaaSmrg { PCI_CHIP_S3TWISTER_P, "Twister PN133" }, 197ab47cfaaSmrg { PCI_CHIP_S3TWISTER_K, "Twister KN133" }, 198ab47cfaaSmrg { PCI_CHIP_SUPSAV_MX128, "SuperSavage/MX 128" }, 199ab47cfaaSmrg { PCI_CHIP_SUPSAV_MX64, "SuperSavage/MX 64" }, 200ab47cfaaSmrg { PCI_CHIP_SUPSAV_MX64C, "SuperSavage/MX 64C" }, 201ab47cfaaSmrg { PCI_CHIP_SUPSAV_IX128SDR, "SuperSavage/IX 128" }, 202ab47cfaaSmrg { PCI_CHIP_SUPSAV_IX128DDR, "SuperSavage/IX 128" }, 203ab47cfaaSmrg { PCI_CHIP_SUPSAV_IX64SDR, "SuperSavage/IX 64" }, 204ab47cfaaSmrg { PCI_CHIP_SUPSAV_IX64DDR, "SuperSavage/IX 64" }, 205ab47cfaaSmrg { PCI_CHIP_SUPSAV_IXCSDR, "SuperSavage/IXC 64" }, 206ab47cfaaSmrg { PCI_CHIP_SUPSAV_IXCDDR, "SuperSavage/IXC 64" }, 207ab47cfaaSmrg { PCI_CHIP_PROSAVAGE_DDR, "ProSavage DDR" }, 208ab47cfaaSmrg { PCI_CHIP_PROSAVAGE_DDRK, "ProSavage DDR-K" }, 209ab47cfaaSmrg { -1, NULL } 210ab47cfaaSmrg}; 211ab47cfaaSmrg 212ab47cfaaSmrgstatic SymTabRec SavageChipsets[] = { 213ab47cfaaSmrg { S3_SAVAGE3D, "Savage3D" }, 214ab47cfaaSmrg { S3_SAVAGE4, "Savage4" }, 215ab47cfaaSmrg { S3_SAVAGE2000, "Savage2000" }, 216ab47cfaaSmrg { S3_SAVAGE_MX, "MobileSavage" }, 217ab47cfaaSmrg { S3_PROSAVAGE, "ProSavage" }, 218ab47cfaaSmrg { S3_TWISTER, "Twister"}, 219ab47cfaaSmrg { S3_PROSAVAGEDDR, "ProSavageDDR"}, 220ab47cfaaSmrg { S3_SUPERSAVAGE, "SuperSavage" }, 221ab47cfaaSmrg { -1, NULL } 222ab47cfaaSmrg}; 223ab47cfaaSmrg 2248697ee19Smrg#ifndef XSERVER_LIBPCIACCESS 225ab47cfaaSmrg/* This table maps a PCI device ID to a chipset family identifier. */ 226ab47cfaaSmrg 227ab47cfaaSmrgstatic PciChipsets SavagePciChipsets[] = { 228ab47cfaaSmrg { S3_SAVAGE3D, PCI_CHIP_SAVAGE3D, RES_SHARED_VGA }, 229ab47cfaaSmrg { S3_SAVAGE3D, PCI_CHIP_SAVAGE3D_MV, RES_SHARED_VGA }, 230ab47cfaaSmrg { S3_SAVAGE4, PCI_CHIP_SAVAGE4, RES_SHARED_VGA }, 231ab47cfaaSmrg { S3_SAVAGE2000, PCI_CHIP_SAVAGE2000, RES_SHARED_VGA }, 232ab47cfaaSmrg { S3_SAVAGE_MX, PCI_CHIP_SAVAGE_MX_MV, RES_SHARED_VGA }, 233ab47cfaaSmrg { S3_SAVAGE_MX, PCI_CHIP_SAVAGE_MX, RES_SHARED_VGA }, 234ab47cfaaSmrg { S3_SAVAGE_MX, PCI_CHIP_SAVAGE_IX_MV, RES_SHARED_VGA }, 235ab47cfaaSmrg { S3_SAVAGE_MX, PCI_CHIP_SAVAGE_IX, RES_SHARED_VGA }, 236ab47cfaaSmrg { S3_PROSAVAGE, PCI_CHIP_PROSAVAGE_PM, RES_SHARED_VGA }, 237ab47cfaaSmrg { S3_PROSAVAGE, PCI_CHIP_PROSAVAGE_KM, RES_SHARED_VGA }, 238ab47cfaaSmrg { S3_TWISTER, PCI_CHIP_S3TWISTER_P, RES_SHARED_VGA }, 239ab47cfaaSmrg { S3_TWISTER, PCI_CHIP_S3TWISTER_K, RES_SHARED_VGA }, 240ab47cfaaSmrg { S3_PROSAVAGEDDR, PCI_CHIP_PROSAVAGE_DDR, RES_SHARED_VGA }, 241ab47cfaaSmrg { S3_PROSAVAGEDDR, PCI_CHIP_PROSAVAGE_DDRK, RES_SHARED_VGA }, 242ab47cfaaSmrg { S3_SUPERSAVAGE, PCI_CHIP_SUPSAV_MX128, RES_SHARED_VGA }, 243ab47cfaaSmrg { S3_SUPERSAVAGE, PCI_CHIP_SUPSAV_MX64, RES_SHARED_VGA }, 244ab47cfaaSmrg { S3_SUPERSAVAGE, PCI_CHIP_SUPSAV_MX64C, RES_SHARED_VGA }, 245ab47cfaaSmrg { S3_SUPERSAVAGE, PCI_CHIP_SUPSAV_IX128SDR, RES_SHARED_VGA }, 246ab47cfaaSmrg { S3_SUPERSAVAGE, PCI_CHIP_SUPSAV_IX128DDR, RES_SHARED_VGA }, 247ab47cfaaSmrg { S3_SUPERSAVAGE, PCI_CHIP_SUPSAV_IX64SDR, RES_SHARED_VGA }, 248ab47cfaaSmrg { S3_SUPERSAVAGE, PCI_CHIP_SUPSAV_IX64DDR, RES_SHARED_VGA }, 249ab47cfaaSmrg { S3_SUPERSAVAGE, PCI_CHIP_SUPSAV_IXCSDR, RES_SHARED_VGA }, 250ab47cfaaSmrg { S3_SUPERSAVAGE, PCI_CHIP_SUPSAV_IXCDDR, RES_SHARED_VGA }, 251ab47cfaaSmrg { -1, -1, RES_UNDEFINED } 252ab47cfaaSmrg}; 2538697ee19Smrg#endif 254ab47cfaaSmrg 255ab47cfaaSmrgtypedef enum { 256ab47cfaaSmrg OPTION_PCI_BURST 257ab47cfaaSmrg ,OPTION_PCI_RETRY 258ab47cfaaSmrg ,OPTION_NOACCEL 259ab47cfaaSmrg ,OPTION_ACCELMETHOD 260ab47cfaaSmrg ,OPTION_LCD_CENTER 261ab47cfaaSmrg ,OPTION_LCDCLOCK 262ab47cfaaSmrg ,OPTION_MCLK 263ab47cfaaSmrg ,OPTION_REFCLK 264ab47cfaaSmrg ,OPTION_SHOWCACHE 265ab47cfaaSmrg ,OPTION_SWCURSOR 266ab47cfaaSmrg ,OPTION_HWCURSOR 267ab47cfaaSmrg ,OPTION_SHADOW_FB 268ab47cfaaSmrg ,OPTION_ROTATE 269ab47cfaaSmrg ,OPTION_USEBIOS 270ab47cfaaSmrg ,OPTION_SHADOW_STATUS 271ab47cfaaSmrg ,OPTION_CRT_ONLY 272ab47cfaaSmrg ,OPTION_TV_ON 273ab47cfaaSmrg ,OPTION_TV_PAL 274ab47cfaaSmrg ,OPTION_FORCE_INIT 275ab47cfaaSmrg ,OPTION_OVERLAY 276ab47cfaaSmrg ,OPTION_T_KEY 277ab47cfaaSmrg ,OPTION_DISABLE_XVMC 278ab47cfaaSmrg ,OPTION_DISABLE_TILE 279ab47cfaaSmrg ,OPTION_DISABLE_COB 280ab47cfaaSmrg ,OPTION_BCI_FOR_XV 281ab47cfaaSmrg ,OPTION_DVI 282ab47cfaaSmrg ,OPTION_BUS_TYPE 283ab47cfaaSmrg ,OPTION_DMA_TYPE 284ab47cfaaSmrg ,OPTION_DMA_MODE 285ab47cfaaSmrg ,OPTION_AGP_MODE 286ab47cfaaSmrg ,OPTION_AGP_SIZE 287ab47cfaaSmrg ,OPTION_DRI 2888697ee19Smrg ,OPTION_IGNORE_EDID 2891473d951Smrg ,OPTION_AGP_FOR_XV 290ab47cfaaSmrg} SavageOpts; 291ab47cfaaSmrg 292ab47cfaaSmrg 293ab47cfaaSmrgstatic const OptionInfoRec SavageOptions[] = 294ab47cfaaSmrg{ 295ab47cfaaSmrg { OPTION_NOACCEL, "NoAccel", OPTV_BOOLEAN, {0}, FALSE }, 296ab47cfaaSmrg { OPTION_ACCELMETHOD, "AccelMethod", OPTV_STRING, {0}, FALSE }, 297ab47cfaaSmrg { OPTION_HWCURSOR, "HWCursor", OPTV_BOOLEAN, {0}, FALSE }, 298ab47cfaaSmrg { OPTION_SWCURSOR, "SWCursor", OPTV_BOOLEAN, {0}, FALSE }, 299ab47cfaaSmrg { OPTION_SHADOW_FB, "ShadowFB", OPTV_BOOLEAN, {0}, FALSE }, 300ab47cfaaSmrg { OPTION_ROTATE, "Rotate", OPTV_ANYSTR, {0}, FALSE }, 301ab47cfaaSmrg { OPTION_USEBIOS, "UseBIOS", OPTV_BOOLEAN, {0}, FALSE }, 302ab47cfaaSmrg { OPTION_LCDCLOCK, "LCDClock", OPTV_FREQ, {0}, FALSE }, 303ab47cfaaSmrg { OPTION_SHADOW_STATUS, "ShadowStatus", OPTV_BOOLEAN, {0}, FALSE }, 304ab47cfaaSmrg { OPTION_CRT_ONLY, "CrtOnly", OPTV_BOOLEAN, {0}, FALSE }, 305ab47cfaaSmrg { OPTION_TV_ON, "TvOn", OPTV_BOOLEAN, {0}, FALSE }, 306ab47cfaaSmrg { OPTION_TV_PAL, "PAL", OPTV_BOOLEAN, {0}, FALSE }, 307ab47cfaaSmrg { OPTION_FORCE_INIT,"ForceInit", OPTV_BOOLEAN, {0}, FALSE }, 308ab47cfaaSmrg { OPTION_OVERLAY, "Overlay", OPTV_ANYSTR, {0}, FALSE }, 309ab47cfaaSmrg { OPTION_T_KEY, "TransparencyKey", OPTV_ANYSTR, {0}, FALSE }, 310ab47cfaaSmrg { OPTION_FORCE_INIT, "ForceInit", OPTV_BOOLEAN, {0}, FALSE }, 311ab47cfaaSmrg { OPTION_DISABLE_XVMC, "DisableXVMC", OPTV_BOOLEAN, {0}, FALSE }, 312ab47cfaaSmrg { OPTION_DISABLE_TILE, "DisableTile", OPTV_BOOLEAN, {0}, FALSE }, 313ab47cfaaSmrg { OPTION_DISABLE_COB, "DisableCOB", OPTV_BOOLEAN, {0}, FALSE }, 314ab47cfaaSmrg { OPTION_BCI_FOR_XV, "BCIforXv", OPTV_BOOLEAN, {0}, FALSE }, 315ab47cfaaSmrg { OPTION_DVI, "DVI", OPTV_BOOLEAN, {0}, FALSE }, 3168697ee19Smrg { OPTION_IGNORE_EDID, "IgnoreEDID", OPTV_BOOLEAN, {0}, FALSE }, 317aa9e3350Smrg#ifdef SAVAGEDRI 318ab47cfaaSmrg { OPTION_BUS_TYPE, "BusType", OPTV_ANYSTR, {0}, FALSE }, 319ab47cfaaSmrg { OPTION_DMA_TYPE, "DmaType", OPTV_ANYSTR, {0}, FALSE }, 320ab47cfaaSmrg { OPTION_DMA_MODE, "DmaMode", OPTV_ANYSTR, {0}, FALSE }, 321ab47cfaaSmrg { OPTION_AGP_MODE, "AGPMode", OPTV_INTEGER, {0}, FALSE }, 322ab47cfaaSmrg { OPTION_AGP_SIZE, "AGPSize", OPTV_INTEGER, {0}, FALSE }, 323ab47cfaaSmrg { OPTION_DRI, "DRI", OPTV_BOOLEAN, {0}, TRUE }, 3241473d951Smrg { OPTION_AGP_FOR_XV, "AGPforXv", OPTV_BOOLEAN, {0}, FALSE }, 325ab47cfaaSmrg#endif 326ab47cfaaSmrg { -1, NULL, OPTV_NONE, {0}, FALSE } 327ab47cfaaSmrg}; 328ab47cfaaSmrg 3298697ee19Smrg_X_EXPORT DriverRec SAVAGE = 3308697ee19Smrg{ 3318697ee19Smrg SAVAGE_VERSION, 3328697ee19Smrg SAVAGE_DRIVER_NAME, 3338697ee19Smrg SavageIdentify, 3348697ee19Smrg#ifdef XSERVER_LIBPCIACCESS 3358697ee19Smrg NULL, 3368697ee19Smrg#else 3378697ee19Smrg SavageProbe, 3388697ee19Smrg#endif 3398697ee19Smrg SavageAvailableOptions, 3408697ee19Smrg NULL, 3418697ee19Smrg 0, 3428697ee19Smrg NULL, 3438697ee19Smrg 3448697ee19Smrg#ifdef XSERVER_LIBPCIACCESS 3458697ee19Smrg savage_device_match, 3468697ee19Smrg SavagePciProbe 3478697ee19Smrg#endif 3488697ee19Smrg}; 3498697ee19Smrg 350ab47cfaaSmrg#ifdef XFree86LOADER 351ab47cfaaSmrg 352ab47cfaaSmrgstatic MODULESETUPPROTO(SavageSetup); 353ab47cfaaSmrg 354ab47cfaaSmrgstatic XF86ModuleVersionInfo SavageVersRec = { 355ab47cfaaSmrg "savage", 356ab47cfaaSmrg MODULEVENDORSTRING, 357ab47cfaaSmrg MODINFOSTRING1, 358ab47cfaaSmrg MODINFOSTRING2, 359ab47cfaaSmrg XORG_VERSION_CURRENT, 360ab47cfaaSmrg SAVAGE_VERSION_MAJOR, SAVAGE_VERSION_MINOR, SAVAGE_PATCHLEVEL, 361ab47cfaaSmrg ABI_CLASS_VIDEODRV, 362ab47cfaaSmrg ABI_VIDEODRV_VERSION, 363ab47cfaaSmrg MOD_CLASS_VIDEODRV, 364ab47cfaaSmrg {0, 0, 0, 0} 365ab47cfaaSmrg}; 366ab47cfaaSmrg 367ab47cfaaSmrg_X_EXPORT XF86ModuleData savageModuleData = { 368ab47cfaaSmrg &SavageVersRec, 369ab47cfaaSmrg SavageSetup, 370ab47cfaaSmrg NULL 371ab47cfaaSmrg}; 372ab47cfaaSmrg 373ab47cfaaSmrgstatic pointer SavageSetup(pointer module, pointer opts, int *errmaj, 374ab47cfaaSmrg int *errmin) 375ab47cfaaSmrg{ 376ab47cfaaSmrg static Bool setupDone = FALSE; 377ab47cfaaSmrg 378ab47cfaaSmrg if (!setupDone) { 379ab47cfaaSmrg setupDone = TRUE; 380ab47cfaaSmrg xf86AddDriver(&SAVAGE, module, 1); 381ab47cfaaSmrg return (pointer) 1; 382ab47cfaaSmrg } else { 383ab47cfaaSmrg if (errmaj) 384ab47cfaaSmrg *errmaj = LDR_ONCEONLY; 385ab47cfaaSmrg return NULL; 386ab47cfaaSmrg } 387ab47cfaaSmrg} 388ab47cfaaSmrg 389ab47cfaaSmrg#endif /* XFree86LOADER */ 390ab47cfaaSmrg 391ab47cfaaSmrgstatic SavageEntPtr SavageEntPriv(ScrnInfoPtr pScrn) 392ab47cfaaSmrg{ 393ab47cfaaSmrg DevUnion *pPriv; 394ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 395ab47cfaaSmrg pPriv = xf86GetEntityPrivate(psav->pEnt->index, 396ab47cfaaSmrg gSavageEntityIndex); 397ab47cfaaSmrg return pPriv->ptr; 398ab47cfaaSmrg} 399ab47cfaaSmrg 400ab47cfaaSmrg 401ab47cfaaSmrg/* 402ab47cfaaSmrg * I'd rather have these wait macros be inline, but S3 has made it 403ab47cfaaSmrg * darned near impossible. The bit fields are in a different place in 404ab47cfaaSmrg * all three families, the status register has a different address in the 405ab47cfaaSmrg * three families, and even the idle vs busy sense flipped in the Sav2K. 406ab47cfaaSmrg */ 407ab47cfaaSmrg 408ab47cfaaSmrgstatic void 409ab47cfaaSmrgResetBCI2K( SavagePtr psav ) 410ab47cfaaSmrg{ 411ab47cfaaSmrg CARD32 cob = INREG( 0x48c18 ); 412ab47cfaaSmrg /* if BCI is enabled and BCI is busy... */ 413ab47cfaaSmrg 414ab47cfaaSmrg if( 415ab47cfaaSmrg (cob & 0x00000008) && 416ab47cfaaSmrg ! (ALT_STATUS_WORD0 & 0x00200000) 417ab47cfaaSmrg ) 418ab47cfaaSmrg { 419ab47cfaaSmrg ErrorF( "Resetting BCI, stat = %08lx...\n", 420ab47cfaaSmrg (unsigned long) ALT_STATUS_WORD0); 421ab47cfaaSmrg /* Turn off BCI */ 422ab47cfaaSmrg OUTREG( 0x48c18, cob & ~8 ); 423ab47cfaaSmrg usleep(10000); 424ab47cfaaSmrg /* Turn it back on */ 425ab47cfaaSmrg OUTREG( 0x48c18, cob ); 426ab47cfaaSmrg usleep(10000); 427ab47cfaaSmrg } 428ab47cfaaSmrg} 429ab47cfaaSmrg 430ab47cfaaSmrgstatic Bool 431ab47cfaaSmrgShadowWait( SavagePtr psav ) 432ab47cfaaSmrg{ 433ab47cfaaSmrg BCI_GET_PTR; 434ab47cfaaSmrg int loop = 0; 435ab47cfaaSmrg 436ab47cfaaSmrg if( !psav->NoPCIRetry ) 437ab47cfaaSmrg return 0; 438ab47cfaaSmrg 439ab47cfaaSmrg psav->ShadowCounter = (psav->ShadowCounter + 1) & 0xffff; 440ab47cfaaSmrg if (psav->ShadowCounter == 0) 441ab47cfaaSmrg psav->ShadowCounter++; /* 0 is reserved for the BIOS 442ab47cfaaSmrg to avoid confusion in the DRM */ 443ab47cfaaSmrg BCI_SEND( psav->dwBCIWait2DIdle ); 444ab47cfaaSmrg BCI_SEND( 0x98000000 + psav->ShadowCounter ); 445ab47cfaaSmrg 446ab47cfaaSmrg while( 447ab47cfaaSmrg (int)(psav->ShadowVirtual[psav->eventStatusReg] & 0xffff) != 448ab47cfaaSmrg psav->ShadowCounter && (loop++ < MAXLOOP) 449ab47cfaaSmrg ) 450ab47cfaaSmrg ; 451ab47cfaaSmrg 452ab47cfaaSmrg return loop >= MAXLOOP; 453ab47cfaaSmrg} 454ab47cfaaSmrg 455ab47cfaaSmrgstatic Bool 456ab47cfaaSmrgShadowWaitQueue( SavagePtr psav, int v ) 457ab47cfaaSmrg{ 458ab47cfaaSmrg int loop = 0; 459ab47cfaaSmrg CARD32 slots = MAXFIFO - v; 460ab47cfaaSmrg 461ab47cfaaSmrg if (slots >= psav->bciThresholdHi) 462ab47cfaaSmrg slots = psav->bciThresholdHi; 463ab47cfaaSmrg else 464ab47cfaaSmrg return ShadowWait( psav ); 465ab47cfaaSmrg 466ab47cfaaSmrg /* Savage 2000 reports only entries filled in the COB, not the on-chip 467ab47cfaaSmrg * queue. Also it reports in qword units instead of dwords. */ 468ab47cfaaSmrg if (psav->Chipset == S3_SAVAGE2000) 469ab47cfaaSmrg slots = (slots - 32) / 4; 470ab47cfaaSmrg 471ab47cfaaSmrg while( ((psav->ShadowVirtual[0] & psav->bciUsedMask) >= slots) && (loop++ < MAXLOOP)) 472ab47cfaaSmrg ; 473ab47cfaaSmrg 474ab47cfaaSmrg return loop >= MAXLOOP; 475ab47cfaaSmrg} 476ab47cfaaSmrg 477ab47cfaaSmrg/* Wait until "v" queue entries are free */ 478ab47cfaaSmrg 479ab47cfaaSmrgstatic int 480ab47cfaaSmrgWaitQueue3D( SavagePtr psav, int v ) 481ab47cfaaSmrg{ 482ab47cfaaSmrg int loop = 0; 483ab47cfaaSmrg CARD32 slots = MAXFIFO - v; 484ab47cfaaSmrg 485ab47cfaaSmrg mem_barrier(); 486ab47cfaaSmrg if( psav->ShadowVirtual ) 487ab47cfaaSmrg { 488ab47cfaaSmrg psav->WaitQueue = ShadowWaitQueue; 489ab47cfaaSmrg return ShadowWaitQueue(psav, v); 490ab47cfaaSmrg } 491ab47cfaaSmrg else 492ab47cfaaSmrg { 493ab47cfaaSmrg loop &= STATUS_WORD0; 494ab47cfaaSmrg while( ((STATUS_WORD0 & 0x0000ffff) > slots) && (loop++ < MAXLOOP)) 495ab47cfaaSmrg ; 496ab47cfaaSmrg } 497ab47cfaaSmrg return loop >= MAXLOOP; 498ab47cfaaSmrg} 499ab47cfaaSmrg 500ab47cfaaSmrgstatic int 501ab47cfaaSmrgWaitQueue4( SavagePtr psav, int v ) 502ab47cfaaSmrg{ 503ab47cfaaSmrg int loop = 0; 504ab47cfaaSmrg CARD32 slots = MAXFIFO - v; 505ab47cfaaSmrg 506ab47cfaaSmrg if( !psav->NoPCIRetry ) 507ab47cfaaSmrg return 0; 508ab47cfaaSmrg mem_barrier(); 509ab47cfaaSmrg if( psav->ShadowVirtual ) 510ab47cfaaSmrg { 511ab47cfaaSmrg psav->WaitQueue = ShadowWaitQueue; 512ab47cfaaSmrg return ShadowWaitQueue(psav, v); 513ab47cfaaSmrg } 514ab47cfaaSmrg else 515ab47cfaaSmrg while( ((ALT_STATUS_WORD0 & 0x001fffff) > slots) && (loop++ < MAXLOOP)); 516ab47cfaaSmrg return loop >= MAXLOOP; 517ab47cfaaSmrg} 518ab47cfaaSmrg 519ab47cfaaSmrgstatic int 520ab47cfaaSmrgWaitQueue2K( SavagePtr psav, int v ) 521ab47cfaaSmrg{ 522ab47cfaaSmrg int loop = 0; 523ab47cfaaSmrg CARD32 slots = (MAXFIFO - v) / 4; 524ab47cfaaSmrg 525ab47cfaaSmrg if( !psav->NoPCIRetry ) 526ab47cfaaSmrg return 0; 527ab47cfaaSmrg mem_barrier(); 528ab47cfaaSmrg if( psav->ShadowVirtual ) 529ab47cfaaSmrg { 530ab47cfaaSmrg psav->WaitQueue = ShadowWaitQueue; 531ab47cfaaSmrg return ShadowWaitQueue(psav, v); 532ab47cfaaSmrg } 533ab47cfaaSmrg else 534ab47cfaaSmrg while( ((ALT_STATUS_WORD0 & 0x000fffff) > slots) && (loop++ < MAXLOOP)) 535ab47cfaaSmrg ; 536ab47cfaaSmrg if( loop >= MAXLOOP ) 537ab47cfaaSmrg ResetBCI2K(psav); 538ab47cfaaSmrg return loop >= MAXLOOP; 539ab47cfaaSmrg} 540ab47cfaaSmrg 541ab47cfaaSmrg/* Wait until GP is idle and queue is empty */ 542ab47cfaaSmrg 543ab47cfaaSmrgstatic int 544ab47cfaaSmrgWaitIdleEmpty3D(SavagePtr psav) 545ab47cfaaSmrg{ 546ab47cfaaSmrg int loop = 0; 547ab47cfaaSmrg mem_barrier(); 548ab47cfaaSmrg if( psav->ShadowVirtual ) 549ab47cfaaSmrg { 550ab47cfaaSmrg psav->WaitIdleEmpty = ShadowWait; 551ab47cfaaSmrg return ShadowWait(psav); 552ab47cfaaSmrg } 553ab47cfaaSmrg loop &= STATUS_WORD0; 554ab47cfaaSmrg while( ((STATUS_WORD0 & 0x0008ffff) != 0x80000) && (loop++ < MAXLOOP) ); 555ab47cfaaSmrg return loop >= MAXLOOP; 556ab47cfaaSmrg} 557ab47cfaaSmrg 558ab47cfaaSmrgstatic int 559ab47cfaaSmrgWaitIdleEmpty4(SavagePtr psav) 560ab47cfaaSmrg{ 561ab47cfaaSmrg int loop = 0; 562ab47cfaaSmrg mem_barrier(); 563ab47cfaaSmrg if( psav->ShadowVirtual ) 564ab47cfaaSmrg { 565ab47cfaaSmrg psav->WaitIdleEmpty = ShadowWait; 566ab47cfaaSmrg return ShadowWait(psav); 567ab47cfaaSmrg } 568ab47cfaaSmrg /* which is right?*/ 569ab47cfaaSmrg /*while( ((ALT_STATUS_WORD0 & 0x00a1ffff) != 0x00a00000) && (loop++ < MAXLOOP) );*/ /* tim */ 570ab47cfaaSmrg while (((ALT_STATUS_WORD0 & 0x00e1ffff) != 0x00e00000) && (loop++ < MAXLOOP)); /* S3 */ 571ab47cfaaSmrg return loop >= MAXLOOP; 572ab47cfaaSmrg} 573ab47cfaaSmrg 574ab47cfaaSmrgstatic int 575ab47cfaaSmrgWaitIdleEmpty2K(SavagePtr psav) 576ab47cfaaSmrg{ 577ab47cfaaSmrg int loop = 0; 578ab47cfaaSmrg mem_barrier(); 579ab47cfaaSmrg if( psav->ShadowVirtual ) 580ab47cfaaSmrg { 581ab47cfaaSmrg psav->WaitIdleEmpty = ShadowWait; 582ab47cfaaSmrg return ShadowWait(psav); 583ab47cfaaSmrg } 584ab47cfaaSmrg loop &= ALT_STATUS_WORD0; 585ab47cfaaSmrg while( ((ALT_STATUS_WORD0 & 0x009fffff) != 0) && (loop++ < MAXLOOP) ); 586ab47cfaaSmrg if( loop >= MAXLOOP ) 587ab47cfaaSmrg ResetBCI2K(psav); 588ab47cfaaSmrg return loop >= MAXLOOP; 589ab47cfaaSmrg} 590ab47cfaaSmrg 591ab47cfaaSmrg/* Wait until GP is idle */ 592ab47cfaaSmrg 593ab47cfaaSmrgstatic int 594ab47cfaaSmrgWaitIdle3D(SavagePtr psav) 595ab47cfaaSmrg{ 596ab47cfaaSmrg int loop = 0; 597ab47cfaaSmrg mem_barrier(); 598ab47cfaaSmrg if( psav->ShadowVirtual ) 599ab47cfaaSmrg { 600ab47cfaaSmrg psav->WaitIdle = ShadowWait; 601ab47cfaaSmrg return ShadowWait(psav); 602ab47cfaaSmrg } 603ab47cfaaSmrg while( (!(STATUS_WORD0 & 0x00080000)) && (loop++ < MAXLOOP) ); 604ab47cfaaSmrg return loop >= MAXLOOP; 605ab47cfaaSmrg} 606ab47cfaaSmrg 607ab47cfaaSmrgstatic int 608ab47cfaaSmrgWaitIdle4(SavagePtr psav) 609ab47cfaaSmrg{ 610ab47cfaaSmrg int loop = 0; 611ab47cfaaSmrg mem_barrier(); 612ab47cfaaSmrg if( psav->ShadowVirtual ) 613ab47cfaaSmrg { 614ab47cfaaSmrg psav->WaitIdle = ShadowWait; 615ab47cfaaSmrg return ShadowWait(psav); 616ab47cfaaSmrg } 617ab47cfaaSmrg /* which is right?*/ 618ab47cfaaSmrg /*while( (!(ALT_STATUS_WORD0 & 0x00800000)) && (loop++ < MAXLOOP) );*/ /* tim */ 619ab47cfaaSmrg while (((ALT_STATUS_WORD0 & 0x00E00000)!=0x00E00000) && (loop++ < MAXLOOP)); /* S3 */ 620ab47cfaaSmrg return loop >= MAXLOOP; 621ab47cfaaSmrg} 622ab47cfaaSmrg 623ab47cfaaSmrgstatic int 624ab47cfaaSmrgWaitIdle2K(SavagePtr psav) 625ab47cfaaSmrg{ 626ab47cfaaSmrg int loop = 0; 627ab47cfaaSmrg mem_barrier(); 628ab47cfaaSmrg if( psav->ShadowVirtual ) 629ab47cfaaSmrg { 630ab47cfaaSmrg psav->WaitIdle = ShadowWait; 631ab47cfaaSmrg return ShadowWait(psav); 632ab47cfaaSmrg } 633ab47cfaaSmrg loop &= ALT_STATUS_WORD0; 634ab47cfaaSmrg while( (ALT_STATUS_WORD0 & 0x00900000) && (loop++ < MAXLOOP) ); 635ab47cfaaSmrg return loop >= MAXLOOP; 636ab47cfaaSmrg} 637ab47cfaaSmrg 638ab47cfaaSmrg 639ab47cfaaSmrgstatic Bool SavageGetRec(ScrnInfoPtr pScrn) 640ab47cfaaSmrg{ 641ab47cfaaSmrg if (pScrn->driverPrivate) 642ab47cfaaSmrg return TRUE; 643ab47cfaaSmrg 644ab47cfaaSmrg pScrn->driverPrivate = xnfcalloc(sizeof(SavageRec), 1); 645ab47cfaaSmrg return TRUE; 646ab47cfaaSmrg} 647ab47cfaaSmrg 648ab47cfaaSmrg 649ab47cfaaSmrgstatic void SavageFreeRec(ScrnInfoPtr pScrn) 650ab47cfaaSmrg{ 651aa9e3350Smrg TRACE(( "SavageFreeRec(%p)\n", pScrn->driverPrivate )); 652ab47cfaaSmrg if (!pScrn->driverPrivate) 653ab47cfaaSmrg return; 654ab47cfaaSmrg SavageUnmapMem(pScrn, 1); 655aa9e3350Smrg free(pScrn->driverPrivate); 656ab47cfaaSmrg pScrn->driverPrivate = NULL; 657ab47cfaaSmrg} 658ab47cfaaSmrg 659ab47cfaaSmrg 660ab47cfaaSmrgstatic const OptionInfoRec * SavageAvailableOptions(int chipid, int busid) 661ab47cfaaSmrg{ 662ab47cfaaSmrg return SavageOptions; 663ab47cfaaSmrg} 664ab47cfaaSmrg 665ab47cfaaSmrg 666ab47cfaaSmrgstatic void SavageIdentify(int flags) 667ab47cfaaSmrg{ 668ab47cfaaSmrg xf86PrintChipsets("SAVAGE", 669ab47cfaaSmrg "driver (version " SAVAGE_DRIVER_VERSION ") for S3 Savage chipsets", 670ab47cfaaSmrg SavageChips); 671ab47cfaaSmrg} 672ab47cfaaSmrg 673ab47cfaaSmrg 6748697ee19Smrg#ifdef XSERVER_LIBPCIACCESS 6758697ee19Smrgstatic Bool SavagePciProbe(DriverPtr drv, int entity_num, 6768697ee19Smrg struct pci_device *dev, intptr_t match_data) 6778697ee19Smrg{ 6788697ee19Smrg ScrnInfoPtr pScrn; 6798697ee19Smrg 6808697ee19Smrg 6818697ee19Smrg if ((match_data < S3_SAVAGE3D) || (match_data > S3_SAVAGE2000)) { 6828697ee19Smrg return FALSE; 6838697ee19Smrg } 6848697ee19Smrg 6858697ee19Smrg pScrn = xf86ConfigPciEntity(NULL, 0, entity_num, NULL, 6865c42550eSmrg NULL, NULL, NULL, NULL, NULL); 6878697ee19Smrg if (pScrn != NULL) { 6888697ee19Smrg EntityInfoPtr pEnt; 6898697ee19Smrg SavagePtr psav; 6908697ee19Smrg 6918697ee19Smrg 6928697ee19Smrg pScrn->driverVersion = SAVAGE_VERSION; 6938697ee19Smrg pScrn->driverName = SAVAGE_DRIVER_NAME; 6948697ee19Smrg pScrn->name = "SAVAGE"; 6958697ee19Smrg pScrn->Probe = NULL; 6968697ee19Smrg pScrn->PreInit = SavagePreInit; 6978697ee19Smrg pScrn->ScreenInit = SavageScreenInit; 6988697ee19Smrg pScrn->SwitchMode = SavageSwitchMode; 6998697ee19Smrg pScrn->AdjustFrame = SavageAdjustFrame; 7008697ee19Smrg pScrn->EnterVT = SavageEnterVT; 7018697ee19Smrg pScrn->LeaveVT = SavageLeaveVT; 7028697ee19Smrg pScrn->FreeScreen = NULL; 7038697ee19Smrg pScrn->ValidMode = SavageValidMode; 7048697ee19Smrg 7058697ee19Smrg if (!SavageGetRec(pScrn)) 7068697ee19Smrg return FALSE; 7078697ee19Smrg 7088697ee19Smrg psav = SAVPTR(pScrn); 7098697ee19Smrg 7108697ee19Smrg psav->PciInfo = dev; 7118697ee19Smrg psav->Chipset = match_data; 7128697ee19Smrg 7138697ee19Smrg pEnt = xf86GetEntityInfo(entity_num); 7148697ee19Smrg 7158697ee19Smrg /* MX, IX, SuperSavage cards support Dual-Head, mark the entity as 716c744f008Smrg * shareable. 7178697ee19Smrg */ 7188697ee19Smrg if (pEnt->chipset == S3_SAVAGE_MX || pEnt->chipset == S3_SUPERSAVAGE) { 7198697ee19Smrg DevUnion *pPriv; 7208697ee19Smrg SavageEntPtr pSavageEnt; 7218697ee19Smrg 7228697ee19Smrg xf86SetEntitySharable(entity_num); 7238697ee19Smrg 7248697ee19Smrg if (gSavageEntityIndex == -1) 7258697ee19Smrg gSavageEntityIndex = xf86AllocateEntityPrivateIndex(); 7268697ee19Smrg 7278697ee19Smrg pPriv = xf86GetEntityPrivate(pEnt->index, gSavageEntityIndex); 7288697ee19Smrg if (!pPriv->ptr) { 7298697ee19Smrg int j; 7308697ee19Smrg int instance = xf86GetNumEntityInstances(pEnt->index); 7318697ee19Smrg 7328697ee19Smrg for (j = 0; j < instance; j++) 7338697ee19Smrg xf86SetEntityInstanceForScreen(pScrn, pEnt->index, j); 7348697ee19Smrg 7358697ee19Smrg pPriv->ptr = xnfcalloc(sizeof(SavageEntRec), 1); 7368697ee19Smrg pSavageEnt = pPriv->ptr; 7378697ee19Smrg pSavageEnt->HasSecondary = FALSE; 7388697ee19Smrg } else { 7398697ee19Smrg pSavageEnt = pPriv->ptr; 7408697ee19Smrg pSavageEnt->HasSecondary = TRUE; 7418697ee19Smrg } 7428697ee19Smrg } 7438697ee19Smrg } 7448697ee19Smrg 7458697ee19Smrg return (pScrn != NULL); 7468697ee19Smrg} 7478697ee19Smrg 7488697ee19Smrg#else 7498697ee19Smrg 750ab47cfaaSmrgstatic Bool SavageProbe(DriverPtr drv, int flags) 751ab47cfaaSmrg{ 752ab47cfaaSmrg int i; 753ab47cfaaSmrg GDevPtr *devSections = NULL; 754ab47cfaaSmrg int *usedChips; 755ab47cfaaSmrg int numDevSections; 756ab47cfaaSmrg int numUsed; 757ab47cfaaSmrg Bool foundScreen = FALSE; 758ab47cfaaSmrg 759ab47cfaaSmrg /* sanity checks */ 760ab47cfaaSmrg if ((numDevSections = xf86MatchDevice("savage", &devSections)) <= 0) 761ab47cfaaSmrg return FALSE; 762ab47cfaaSmrg if (xf86GetPciVideoInfo() == NULL) { 763ab47cfaaSmrg if (devSections) 764aa9e3350Smrg free(devSections); 765ab47cfaaSmrg return FALSE; 766ab47cfaaSmrg } 767ab47cfaaSmrg 768ab47cfaaSmrg numUsed = xf86MatchPciInstances("SAVAGE", PCI_VENDOR_S3, 769ab47cfaaSmrg SavageChipsets, SavagePciChipsets, 770ab47cfaaSmrg devSections, numDevSections, drv, 771ab47cfaaSmrg &usedChips); 772ab47cfaaSmrg if (devSections) 773aa9e3350Smrg free(devSections); 774ab47cfaaSmrg devSections = NULL; 775ab47cfaaSmrg if (numUsed <= 0) 776ab47cfaaSmrg return FALSE; 777ab47cfaaSmrg 778ab47cfaaSmrg if (flags & PROBE_DETECT) 779ab47cfaaSmrg foundScreen = TRUE; 780ab47cfaaSmrg else 781ab47cfaaSmrg for (i=0; i<numUsed; i++) { 782ab47cfaaSmrg EntityInfoPtr pEnt = xf86GetEntityInfo(usedChips[i]);; 783ab47cfaaSmrg ScrnInfoPtr pScrn = xf86ConfigPciEntity(NULL, 0, usedChips[i], 784ab47cfaaSmrg NULL, RES_SHARED_VGA, 785ab47cfaaSmrg NULL, NULL, NULL, NULL); 786ab47cfaaSmrg 787ab47cfaaSmrg if (pScrn != NULL) { 7888697ee19Smrg SavagePtr psav; 7898697ee19Smrg 790ab47cfaaSmrg pScrn->driverVersion = SAVAGE_VERSION; 791ab47cfaaSmrg pScrn->driverName = SAVAGE_DRIVER_NAME; 792ab47cfaaSmrg pScrn->name = "SAVAGE"; 793ab47cfaaSmrg pScrn->Probe = SavageProbe; 794ab47cfaaSmrg pScrn->PreInit = SavagePreInit; 795ab47cfaaSmrg pScrn->ScreenInit = SavageScreenInit; 796ab47cfaaSmrg pScrn->SwitchMode = SavageSwitchMode; 797ab47cfaaSmrg pScrn->AdjustFrame = SavageAdjustFrame; 798ab47cfaaSmrg pScrn->EnterVT = SavageEnterVT; 799ab47cfaaSmrg pScrn->LeaveVT = SavageLeaveVT; 800ab47cfaaSmrg pScrn->FreeScreen = NULL; 801ab47cfaaSmrg pScrn->ValidMode = SavageValidMode; 802ab47cfaaSmrg foundScreen = TRUE; 8038697ee19Smrg 8048697ee19Smrg if (!SavageGetRec(pScrn)) 8058697ee19Smrg return FALSE; 8068697ee19Smrg 8078697ee19Smrg psav = SAVPTR(pScrn); 8088697ee19Smrg 8098697ee19Smrg psav->PciInfo = xf86GetPciInfoForEntity(pEnt->index); 8108697ee19Smrg if (pEnt->device->chipset && *pEnt->device->chipset) { 8118697ee19Smrg psav->Chipset = xf86StringToToken(SavageChipsets, 8128697ee19Smrg pEnt->device->chipset); 8138697ee19Smrg } else if (pEnt->device->chipID >= 0) { 8148697ee19Smrg psav->Chipset = LookupChipID(SavagePciChipsets, 8158697ee19Smrg pEnt->device->chipID); 8168697ee19Smrg } else { 8178697ee19Smrg psav->Chipset = LookupChipID(SavagePciChipsets, 8188697ee19Smrg psav->PciInfo->chipType); 8198697ee19Smrg } 820ab47cfaaSmrg } 821ab47cfaaSmrg 822ab47cfaaSmrg pEnt = xf86GetEntityInfo(usedChips[i]); 823ab47cfaaSmrg 824c744f008Smrg /* MX, IX, SuperSavage cards support Dual-Head, mark the entity as shareable*/ 825ab47cfaaSmrg if(pEnt->chipset == S3_SAVAGE_MX || pEnt->chipset == S3_SUPERSAVAGE) 826ab47cfaaSmrg { 827ab47cfaaSmrg DevUnion *pPriv; 828ab47cfaaSmrg SavageEntPtr pSavageEnt; 829ab47cfaaSmrg 830ab47cfaaSmrg xf86SetEntitySharable(usedChips[i]); 831ab47cfaaSmrg 832ab47cfaaSmrg if (gSavageEntityIndex == -1) 833ab47cfaaSmrg gSavageEntityIndex = xf86AllocateEntityPrivateIndex(); 834ab47cfaaSmrg 835ab47cfaaSmrg pPriv = xf86GetEntityPrivate(pEnt->index, 836ab47cfaaSmrg gSavageEntityIndex); 837ab47cfaaSmrg 838ab47cfaaSmrg if (!pPriv->ptr) { 839ab47cfaaSmrg int j; 840ab47cfaaSmrg int instance = xf86GetNumEntityInstances(pEnt->index); 841ab47cfaaSmrg 842ab47cfaaSmrg for (j = 0; j < instance; j++) 843ab47cfaaSmrg xf86SetEntityInstanceForScreen(pScrn, pEnt->index, j); 844ab47cfaaSmrg 845ab47cfaaSmrg pPriv->ptr = xnfcalloc(sizeof(SavageEntRec), 1); 846ab47cfaaSmrg pSavageEnt = pPriv->ptr; 847ab47cfaaSmrg pSavageEnt->HasSecondary = FALSE; 848ab47cfaaSmrg } else { 849ab47cfaaSmrg pSavageEnt = pPriv->ptr; 850ab47cfaaSmrg pSavageEnt->HasSecondary = TRUE; 851ab47cfaaSmrg } 852ab47cfaaSmrg } 853aa9e3350Smrg free(pEnt); 854ab47cfaaSmrg } 855ab47cfaaSmrg 856ab47cfaaSmrg 857aa9e3350Smrg free(usedChips); 858ab47cfaaSmrg return foundScreen; 859ab47cfaaSmrg} 860ab47cfaaSmrg 861ab47cfaaSmrgstatic int LookupChipID( PciChipsets* pset, int ChipID ) 862ab47cfaaSmrg{ 863ab47cfaaSmrg /* Is there a function to do this for me? */ 864ab47cfaaSmrg while( pset->numChipset >= 0 ) 865ab47cfaaSmrg { 866ab47cfaaSmrg if( pset->PCIid == ChipID ) 867ab47cfaaSmrg return pset->numChipset; 868ab47cfaaSmrg pset++; 869ab47cfaaSmrg } 870ab47cfaaSmrg 871ab47cfaaSmrg return -1; 872ab47cfaaSmrg} 8738697ee19Smrg#endif 874ab47cfaaSmrg 875ab47cfaaSmrgstatic void SavageDoDDC(ScrnInfoPtr pScrn) 876ab47cfaaSmrg{ 877ab47cfaaSmrg SavagePtr psav= SAVPTR(pScrn); 878ab47cfaaSmrg pointer ddc; 879ab47cfaaSmrg 880ab47cfaaSmrg /* Do the DDC dance. */ /* S3/VIA's DDC code */ 881ab47cfaaSmrg ddc = xf86LoadSubModule(pScrn, "ddc"); 882ab47cfaaSmrg if (ddc) { 883ab47cfaaSmrg switch( psav->Chipset ) { 884ab47cfaaSmrg case S3_SAVAGE3D: 885ab47cfaaSmrg case S3_SAVAGE_MX: 886ab47cfaaSmrg case S3_SUPERSAVAGE: 887ab47cfaaSmrg case S3_SAVAGE2000: 888ab47cfaaSmrg psav->DDCPort = 0xAA; 889ab47cfaaSmrg psav->I2CPort = 0xA0; 890ab47cfaaSmrg break; 891ab47cfaaSmrg 892ab47cfaaSmrg case S3_SAVAGE4: 893ab47cfaaSmrg case S3_PROSAVAGE: 894ab47cfaaSmrg case S3_TWISTER: 895ab47cfaaSmrg case S3_PROSAVAGEDDR: 896ab47cfaaSmrg psav->DDCPort = 0xB1; 897ab47cfaaSmrg psav->I2CPort = 0xA0; 898ab47cfaaSmrg break; 899ab47cfaaSmrg } 900ab47cfaaSmrg 901aa9e3350Smrg if (!SavageDDC1(pScrn)) { 902ab47cfaaSmrg /* DDC1 failed,switch to DDC2 */ 903ab47cfaaSmrg if (xf86LoadSubModule(pScrn, "i2c")) { 904ab47cfaaSmrg if (SavageI2CInit(pScrn)) { 905ab47cfaaSmrg unsigned char tmp; 9068697ee19Smrg xf86MonPtr pMon; 907ab47cfaaSmrg 908ab47cfaaSmrg InI2CREG(tmp,psav->DDCPort); 909ab47cfaaSmrg OutI2CREG(tmp | 0x13,psav->DDCPort); 910aa9e3350Smrg pMon = xf86PrintEDID(xf86DoEDID_DDC2(XF86_SCRN_ARG(pScrn),psav->I2C)); 9118697ee19Smrg if (!psav->IgnoreEDID) xf86SetDDCproperties(pScrn, pMon); 912ab47cfaaSmrg OutI2CREG(tmp,psav->DDCPort); 913ab47cfaaSmrg } 914ab47cfaaSmrg } 915ab47cfaaSmrg } 916ab47cfaaSmrg } 917ab47cfaaSmrg} 918ab47cfaaSmrg 919ab47cfaaSmrg/* Copied from ddc/Property.c via nv */ 920ab47cfaaSmrgstatic DisplayModePtr 921ab47cfaaSmrgSavageModesAdd(DisplayModePtr Modes, DisplayModePtr Additions) 922ab47cfaaSmrg{ 923ab47cfaaSmrg if (!Modes) { 924ab47cfaaSmrg if (Additions) 925ab47cfaaSmrg return Additions; 926ab47cfaaSmrg else 927ab47cfaaSmrg return NULL; 928ab47cfaaSmrg } 929ab47cfaaSmrg 930ab47cfaaSmrg if (Additions) { 931ab47cfaaSmrg DisplayModePtr Mode = Modes; 932ab47cfaaSmrg 933ab47cfaaSmrg while (Mode->next) 934ab47cfaaSmrg Mode = Mode->next; 935ab47cfaaSmrg 936ab47cfaaSmrg Mode->next = Additions; 937ab47cfaaSmrg Additions->prev = Mode; 938ab47cfaaSmrg } 939ab47cfaaSmrg 940ab47cfaaSmrg return Modes; 941ab47cfaaSmrg} 942ab47cfaaSmrg 943ab47cfaaSmrg/* borrowed from nv */ 944ab47cfaaSmrgstatic void 945ab47cfaaSmrgSavageAddPanelMode(ScrnInfoPtr pScrn) 946ab47cfaaSmrg{ 947ab47cfaaSmrg SavagePtr psav= SAVPTR(pScrn); 948ab47cfaaSmrg DisplayModePtr Mode = NULL; 949ab47cfaaSmrg 950ab47cfaaSmrg Mode = xf86CVTMode(psav->PanelX, psav->PanelY, 60.00, TRUE, FALSE); 951ab47cfaaSmrg Mode->type = M_T_DRIVER | M_T_PREFERRED; 9526e60514dSmacallan xf86SetModeDefaultName(Mode); 953ab47cfaaSmrg pScrn->monitor->Modes = SavageModesAdd(pScrn->monitor->Modes, Mode); 954ab47cfaaSmrg 955ab47cfaaSmrg if ((pScrn->monitor->nHsync == 0) && 956ab47cfaaSmrg (pScrn->monitor->nVrefresh == 0)) { 957ab47cfaaSmrg if (!Mode->HSync) 958ab47cfaaSmrg Mode->HSync = ((float) Mode->Clock ) / ((float) Mode->HTotal); 959ab47cfaaSmrg if (!Mode->VRefresh) 960ab47cfaaSmrg Mode->VRefresh = (1000.0 * ((float) Mode->Clock)) / 961ab47cfaaSmrg ((float) (Mode->HTotal * Mode->VTotal)); 962ab47cfaaSmrg 963ab47cfaaSmrg if (Mode->HSync < pScrn->monitor->hsync[0].lo) 964ab47cfaaSmrg pScrn->monitor->hsync[0].lo = Mode->HSync; 965ab47cfaaSmrg if (Mode->HSync > pScrn->monitor->hsync[0].hi) 966ab47cfaaSmrg pScrn->monitor->hsync[0].hi = Mode->HSync; 967ab47cfaaSmrg if (Mode->VRefresh < pScrn->monitor->vrefresh[0].lo) 968ab47cfaaSmrg pScrn->monitor->vrefresh[0].lo = Mode->VRefresh; 969ab47cfaaSmrg if (Mode->VRefresh > pScrn->monitor->vrefresh[0].hi) 970ab47cfaaSmrg pScrn->monitor->vrefresh[0].hi = Mode->VRefresh; 971ab47cfaaSmrg 972ab47cfaaSmrg pScrn->monitor->nHsync = 1; 973ab47cfaaSmrg pScrn->monitor->nVrefresh = 1; 974ab47cfaaSmrg } 975ab47cfaaSmrg} 976ab47cfaaSmrg 977ab47cfaaSmrgstatic void SavageGetPanelInfo(ScrnInfoPtr pScrn) 978ab47cfaaSmrg{ 979ab47cfaaSmrg SavagePtr psav= SAVPTR(pScrn); 980ab47cfaaSmrg vgaHWPtr hwp; 981ab47cfaaSmrg unsigned char cr6b; 982ab47cfaaSmrg int panelX, panelY; 983c744f008Smrg const char *sTechnology = "Unknown"; 984ab47cfaaSmrg enum ACTIVE_DISPLAYS { /* These are the bits in CR6B */ 985ab47cfaaSmrg ActiveCRT = 0x01, 986ab47cfaaSmrg ActiveLCD = 0x02, 987ab47cfaaSmrg ActiveTV = 0x04, 988ab47cfaaSmrg ActiveCRT2 = 0x20, 989ab47cfaaSmrg ActiveDUO = 0x80 990ab47cfaaSmrg }; 991ab47cfaaSmrg 992ab47cfaaSmrg hwp = VGAHWPTR(pScrn); 993ab47cfaaSmrg 994ab47cfaaSmrg /* Check LCD panel information */ 995ab47cfaaSmrg 996ab47cfaaSmrg cr6b = hwp->readCrtc( hwp, 0x6b ); 997ab47cfaaSmrg 998ab47cfaaSmrg panelX = (hwp->readSeq(hwp, 0x61) + 999ab47cfaaSmrg ((hwp->readSeq(hwp, 0x66) & 0x02) << 7) + 1) * 8; 1000ab47cfaaSmrg panelY = hwp->readSeq(hwp, 0x69) + 1001ab47cfaaSmrg ((hwp->readSeq(hwp, 0x6e) & 0x70) << 4) + 1; 1002ab47cfaaSmrg 1003ab47cfaaSmrg 1004ab47cfaaSmrg /* OK, I admit it. I don't know how to limit the max dot clock 1005ab47cfaaSmrg * for LCD panels of various sizes. I thought I copied the formula 1006ab47cfaaSmrg * from the BIOS, but many users have informed me of my folly. 1007ab47cfaaSmrg * 1008ab47cfaaSmrg * Instead, I'll abandon any attempt to automatically limit the 1009ab47cfaaSmrg * clock, and add an LCDClock option to XF86Config. Some day, 1010ab47cfaaSmrg * I should come back to this. 1011ab47cfaaSmrg */ 1012ab47cfaaSmrg 1013ab47cfaaSmrg 1014ab47cfaaSmrg if( (hwp->readSeq( hwp, 0x39 ) & 0x03) == 0 ) 1015ab47cfaaSmrg { 1016ab47cfaaSmrg sTechnology = "TFT"; 1017ab47cfaaSmrg } 1018ab47cfaaSmrg else if( (hwp->readSeq( hwp, 0x30 ) & 0x01) == 0 ) 1019ab47cfaaSmrg { 1020ab47cfaaSmrg sTechnology = "DSTN"; 1021ab47cfaaSmrg } 1022ab47cfaaSmrg else 1023ab47cfaaSmrg { 1024ab47cfaaSmrg sTechnology = "STN"; 1025ab47cfaaSmrg } 1026ab47cfaaSmrg 1027ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_PROBED, 1028ab47cfaaSmrg "%dx%d %s LCD panel detected %s\n", 1029ab47cfaaSmrg panelX, panelY, sTechnology, 1030ab47cfaaSmrg cr6b & ActiveLCD ? "and active" : "but not active"); 1031ab47cfaaSmrg 1032ab47cfaaSmrg if( cr6b & ActiveLCD ) { 1033ab47cfaaSmrg /* If the LCD is active and panel expansion is enabled, */ 1034ab47cfaaSmrg /* we probably want to kill the HW cursor. */ 1035ab47cfaaSmrg 1036ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_PROBED, 1037ab47cfaaSmrg "- Limiting video mode to %dx%d\n", 1038ab47cfaaSmrg panelX, panelY ); 1039ab47cfaaSmrg 1040ab47cfaaSmrg psav->PanelX = panelX; 1041ab47cfaaSmrg psav->PanelY = panelY; 1042ab47cfaaSmrg 10438697ee19Smrg do { 10448697ee19Smrg DisplayModePtr native = xf86CVTMode(panelX, panelY, 60.0, 0, 0); 10458697ee19Smrg if (!native) 10468697ee19Smrg break; 10476e60514dSmacallan xf86SetModeDefaultName(native); 10488697ee19Smrg 10498697ee19Smrg if (!pScrn->monitor->nHsync) { 10508697ee19Smrg pScrn->monitor->nHsync = 1; 10518697ee19Smrg pScrn->monitor->hsync[0].lo = 31.5; 10528697ee19Smrg pScrn->monitor->hsync[0].hi = (float)native->Clock / 10538697ee19Smrg (float)native->HTotal; 10548697ee19Smrg } 10558697ee19Smrg if (!pScrn->monitor->nVrefresh) { 10568697ee19Smrg pScrn->monitor->nVrefresh = 1; 10578697ee19Smrg pScrn->monitor->vrefresh[0].lo = 56.0; 10588697ee19Smrg pScrn->monitor->vrefresh[0].hi = (float)native->Clock * 1000.0 / 10598697ee19Smrg (float)native->HTotal / 10608697ee19Smrg (float)native->VTotal; 10618697ee19Smrg } 10628697ee19Smrg if (!pScrn->monitor->maxPixClock) 10638697ee19Smrg pScrn->monitor->maxPixClock = native->Clock; 10648697ee19Smrg 1065aa9e3350Smrg free(native); 10668697ee19Smrg } while (0); 10678697ee19Smrg 1068ab47cfaaSmrg if( psav->LCDClock > 0.0 ) 1069ab47cfaaSmrg { 1070ab47cfaaSmrg psav->maxClock = psav->LCDClock * 1000.0; 1071ab47cfaaSmrg xf86DrvMsg( pScrn->scrnIndex, X_CONFIG, 1072ab47cfaaSmrg "- Limiting dot clock to %1.2f MHz\n", 1073ab47cfaaSmrg psav->LCDClock ); 1074ab47cfaaSmrg } 1075ab47cfaaSmrg } else { 1076ab47cfaaSmrg psav->DisplayType = MT_CRT; 1077ab47cfaaSmrg } 1078ab47cfaaSmrg} 1079ab47cfaaSmrg 1080ab47cfaaSmrg 1081ab47cfaaSmrgstatic Bool SavagePreInit(ScrnInfoPtr pScrn, int flags) 1082ab47cfaaSmrg{ 1083ab47cfaaSmrg EntityInfoPtr pEnt; 1084ab47cfaaSmrg SavagePtr psav; 1085ab47cfaaSmrg MessageType from = X_DEFAULT; 1086ab47cfaaSmrg int i; 1087ab47cfaaSmrg ClockRangePtr clockRanges; 10881e449e82Smrg const char *s = NULL; 1089ab47cfaaSmrg unsigned char config1, m, n, n1, n2, sr8, cr66 = 0, tmp; 1090ab47cfaaSmrg int mclk; 1091ab47cfaaSmrg vgaHWPtr hwp; 1092ab47cfaaSmrg int vgaCRIndex, vgaCRReg; 1093ab47cfaaSmrg Bool dvi; 1094ab47cfaaSmrg 1095ab47cfaaSmrg TRACE(("SavagePreInit(%d)\n", flags)); 1096ab47cfaaSmrg 1097ab47cfaaSmrg gpScrn = pScrn; 1098ab47cfaaSmrg 1099ab47cfaaSmrg if (flags & PROBE_DETECT) { 1100ab47cfaaSmrg SavageProbeDDC( pScrn, xf86GetEntityInfo(pScrn->entityList[0])->index ); 1101ab47cfaaSmrg return TRUE; 1102ab47cfaaSmrg } 1103ab47cfaaSmrg 1104ab47cfaaSmrg if (!xf86LoadSubModule(pScrn, "vgahw")) 1105ab47cfaaSmrg return FALSE; 1106ab47cfaaSmrg 1107ab47cfaaSmrg if (!vgaHWGetHWRec(pScrn)) 1108ab47cfaaSmrg return FALSE; 1109ab47cfaaSmrg 1110ab47cfaaSmrg#if 0 1111ab47cfaaSmrg /* Here we can alter the number of registers saved and restored by the 1112ab47cfaaSmrg * standard vgaHWSave and Restore routines. 1113ab47cfaaSmrg */ 1114ab47cfaaSmrg vgaHWSetRegCounts( pScrn, VGA_NUM_CRTC, VGA_NUM_SEQ, VGA_NUM_GFX, VGA_NUM_ATTR ); 1115ab47cfaaSmrg#endif 1116ab47cfaaSmrg 1117ab47cfaaSmrg pScrn->monitor = pScrn->confScreen->monitor; 1118ab47cfaaSmrg 1119ab47cfaaSmrg /* 1120ab47cfaaSmrg * We support depths of 8, 15, 16 and 24. 1121ab47cfaaSmrg * We support bpp of 8, 16, and 32. 1122ab47cfaaSmrg */ 1123ab47cfaaSmrg 1124ab47cfaaSmrg if (!xf86SetDepthBpp(pScrn, 0, 0, 0, Support32bppFb)) 1125ab47cfaaSmrg return FALSE; 1126ab47cfaaSmrg else { 1127ab47cfaaSmrg int requiredBpp; 1128ab47cfaaSmrg int altBpp = 0; 1129ab47cfaaSmrg 1130ab47cfaaSmrg switch (pScrn->depth) { 1131ab47cfaaSmrg case 8: 1132ab47cfaaSmrg case 16: 1133ab47cfaaSmrg requiredBpp = pScrn->depth; 1134ab47cfaaSmrg break; 1135ab47cfaaSmrg case 15: 1136ab47cfaaSmrg requiredBpp = 16; 1137ab47cfaaSmrg break; 1138ab47cfaaSmrg case 24: 1139ab47cfaaSmrg requiredBpp = 32; 1140ab47cfaaSmrg altBpp = 24; 1141ab47cfaaSmrg break; 1142ab47cfaaSmrg 1143ab47cfaaSmrg default: 1144ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, 1145ab47cfaaSmrg "Given depth (%d) is not supported by this driver\n", 1146ab47cfaaSmrg pScrn->depth); 1147ab47cfaaSmrg return FALSE; 1148ab47cfaaSmrg } 1149ab47cfaaSmrg 1150ab47cfaaSmrg if( 1151ab47cfaaSmrg (pScrn->bitsPerPixel != requiredBpp) && 1152ab47cfaaSmrg (pScrn->bitsPerPixel != altBpp) 1153ab47cfaaSmrg ) { 1154ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, 1155ab47cfaaSmrg "Depth %d must specify %d bpp; %d was given\n", 1156ab47cfaaSmrg pScrn->depth, requiredBpp, pScrn->bitsPerPixel ); 1157ab47cfaaSmrg return FALSE; 1158ab47cfaaSmrg } 1159ab47cfaaSmrg } 1160ab47cfaaSmrg 1161ab47cfaaSmrg xf86PrintDepthBpp(pScrn); 1162ab47cfaaSmrg 1163ab47cfaaSmrg if (pScrn->depth > 8) { 1164ab47cfaaSmrg rgb zeros = {0, 0, 0}; 1165ab47cfaaSmrg 1166ab47cfaaSmrg if (!xf86SetWeight(pScrn, zeros, zeros)) 1167ab47cfaaSmrg return FALSE; 1168ab47cfaaSmrg else { 1169ab47cfaaSmrg /* TODO check weight returned is supported */ 1170ab47cfaaSmrg ; 1171ab47cfaaSmrg } 1172ab47cfaaSmrg } 1173ab47cfaaSmrg 1174ab47cfaaSmrg if (!xf86SetDefaultVisual(pScrn, -1)) { 1175ab47cfaaSmrg return FALSE; 1176ab47cfaaSmrg } else { 1177ab47cfaaSmrg /* We don't currently support DirectColor at 16bpp */ 1178ab47cfaaSmrg if (pScrn->bitsPerPixel == 16 && pScrn->defaultVisual != TrueColor) { 1179ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "Given default visual" 1180ab47cfaaSmrg " (%s) is not supported at depth %d\n", 1181ab47cfaaSmrg xf86GetVisualName(pScrn->defaultVisual), pScrn->depth); 1182ab47cfaaSmrg return FALSE; 1183ab47cfaaSmrg } 1184ab47cfaaSmrg } 1185ab47cfaaSmrg 1186ab47cfaaSmrg pScrn->progClock = TRUE; 1187ab47cfaaSmrg 1188ab47cfaaSmrg if (!SavageGetRec(pScrn)) 1189ab47cfaaSmrg return FALSE; 1190ab47cfaaSmrg psav = SAVPTR(pScrn); 1191ab47cfaaSmrg 1192ab47cfaaSmrg hwp = VGAHWPTR(pScrn); 1193aa9e3350Smrg vgaHWSetStdFuncs(hwp); 1194ab47cfaaSmrg vgaHWGetIOBase(hwp); 1195ab47cfaaSmrg psav->vgaIOBase = hwp->IOBase; 1196ab47cfaaSmrg 1197ab47cfaaSmrg xf86CollectOptions(pScrn, NULL); 1198ab47cfaaSmrg 1199ab47cfaaSmrg if (pScrn->depth == 8) 1200ab47cfaaSmrg pScrn->rgbBits = 8; 1201ab47cfaaSmrg 1202aa9e3350Smrg if (!(psav->Options = malloc(sizeof(SavageOptions)))) 1203ab47cfaaSmrg return FALSE; 1204ab47cfaaSmrg memcpy(psav->Options, SavageOptions, sizeof(SavageOptions)); 1205ab47cfaaSmrg xf86ProcessOptions(pScrn->scrnIndex, pScrn->options, psav->Options); 1206ab47cfaaSmrg 12078697ee19Smrg xf86GetOptValBool(psav->Options, OPTION_IGNORE_EDID, &psav->IgnoreEDID); 1208ab47cfaaSmrg xf86GetOptValBool(psav->Options, OPTION_PCI_BURST, &psav->pci_burst); 1209ab47cfaaSmrg 1210ab47cfaaSmrg if (psav->pci_burst) { 1211ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, 1212ab47cfaaSmrg "Option: pci_burst - PCI burst read enabled\n"); 1213ab47cfaaSmrg } 1214ab47cfaaSmrg 1215ab47cfaaSmrg psav->NoPCIRetry = 1; /* default */ 1216ab47cfaaSmrg if (xf86ReturnOptValBool(psav->Options, OPTION_PCI_RETRY, FALSE)) { 1217ab47cfaaSmrg if (xf86ReturnOptValBool(psav->Options, OPTION_PCI_BURST, FALSE)) { 1218ab47cfaaSmrg psav->NoPCIRetry = 0; 1219ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Option: pci_retry\n"); 1220ab47cfaaSmrg } else 1221ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "\"pci_retry\" option requires \"pci_burst\"\n"); 1222ab47cfaaSmrg } 1223ab47cfaaSmrg 1224ab47cfaaSmrg xf86GetOptValBool( psav->Options, OPTION_SHADOW_FB, &psav->shadowFB ); 1225ab47cfaaSmrg if (psav->shadowFB) { 1226ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Option: shadow FB enabled\n"); 1227ab47cfaaSmrg } 1228ab47cfaaSmrg 1229ab47cfaaSmrg psav->primStreamBpp = pScrn->bitsPerPixel; 1230ab47cfaaSmrg 1231ab47cfaaSmrg if ((s = xf86GetOptValString(psav->Options, OPTION_ROTATE))) { 1232ab47cfaaSmrg if(!xf86NameCmp(s, "CW")) { 1233ab47cfaaSmrg /* accel is disabled below for shadowFB */ 1234ab47cfaaSmrg /* RandR is disabled when the Rotate option is used (does 1235ab47cfaaSmrg * not work well together and scrambles the screen) */ 1236ab47cfaaSmrg 1237ab47cfaaSmrg psav->shadowFB = TRUE; 1238ab47cfaaSmrg psav->rotate = 1; 123946edf8f1Smrg#if 0 1240ab47cfaaSmrg xf86DisableRandR(); 124146edf8f1Smrg#endif 1242ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, 1243ab47cfaaSmrg "Rotating screen clockwise" 1244ab47cfaaSmrg "- acceleration and RandR disabled\n"); 1245ab47cfaaSmrg } else if(!xf86NameCmp(s, "CCW")) { 1246ab47cfaaSmrg psav->shadowFB = TRUE; 1247ab47cfaaSmrg psav->rotate = -1; 124846edf8f1Smrg#if 0 1249ab47cfaaSmrg xf86DisableRandR(); 125046edf8f1Smrg#endif 1251ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, 1252ab47cfaaSmrg "Rotating screen counter clockwise" 1253ab47cfaaSmrg " - acceleration and RandR disabled\n"); 1254ab47cfaaSmrg 1255ab47cfaaSmrg } else { 1256ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "\"%s\" is not a valid" 1257ab47cfaaSmrg "value for Option \"Rotate\"\n", s); 1258ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, 1259ab47cfaaSmrg "Valid options are \"CW\" or \"CCW\"\n"); 1260ab47cfaaSmrg } 1261ab47cfaaSmrg } 1262ab47cfaaSmrg 1263ab47cfaaSmrg if (xf86GetOptValBool(psav->Options, OPTION_NOACCEL, &psav->NoAccel)) 1264ab47cfaaSmrg xf86DrvMsg( pScrn->scrnIndex, X_CONFIG, 1265ab47cfaaSmrg "Option: NoAccel - Acceleration Disabled\n"); 1266ab47cfaaSmrg 1267ab47cfaaSmrg if (psav->shadowFB && !psav->NoAccel) { 1268ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_WARNING, 1269ab47cfaaSmrg "HW acceleration not supported with \"shadowFB\".\n"); 1270ab47cfaaSmrg psav->NoAccel = TRUE; 1271ab47cfaaSmrg } 1272ab47cfaaSmrg 1273ab47cfaaSmrg if(!psav->NoAccel) { 1274ab47cfaaSmrg from = X_DEFAULT; 127538770048Smrg#ifdef HAVE_XAA_H 1276c744f008Smrg char *strptr; 1277ab47cfaaSmrg if((strptr = (char *)xf86GetOptValString(psav->Options, OPTION_ACCELMETHOD))) { 1278ab47cfaaSmrg if(!xf86NameCmp(strptr,"XAA")) { 1279ab47cfaaSmrg from = X_CONFIG; 1280ab47cfaaSmrg psav->useEXA = FALSE; 1281ab47cfaaSmrg } else if(!xf86NameCmp(strptr,"EXA")) { 1282ab47cfaaSmrg from = X_CONFIG; 1283ab47cfaaSmrg psav->useEXA = TRUE; 1284ab47cfaaSmrg } 128538770048Smrg } 128638770048Smrg#else 128738770048Smrg psav->useEXA = TRUE; 128838770048Smrg#endif 1289ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, from, "Using %s acceleration architecture\n", 1290ab47cfaaSmrg psav->useEXA ? "EXA" : "XAA"); 1291ab47cfaaSmrg } 1292ab47cfaaSmrg 1293ab47cfaaSmrg if ((s = xf86GetOptValString(psav->Options, OPTION_OVERLAY))) { 1294ab47cfaaSmrg 1295ab47cfaaSmrg if (psav->shadowFB) { 1296ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex,X_INFO, 1297ab47cfaaSmrg "Option \"Overlay\" not supported with shadowFB\n"); 1298ab47cfaaSmrg } else { 1299ab47cfaaSmrg if (pScrn->depth == 8) { 1300ab47cfaaSmrg if (!*s || !xf86NameCmp(s, "24")) { 1301ab47cfaaSmrg psav->overlayDepth = 24; 1302ab47cfaaSmrg psav->NoAccel = TRUE; /* Preliminary */ 1303ab47cfaaSmrg pScrn->colorKey = TRANSPARENCY_KEY; 1304ab47cfaaSmrg pScrn->overlayFlags = OVERLAY_8_32_DUALFB; 1305ab47cfaaSmrg } else if (!xf86NameCmp(s, "16")) { 1306ab47cfaaSmrg psav->overlayDepth = 16; 1307ab47cfaaSmrg psav->NoAccel = TRUE; /* Preliminary */ 1308ab47cfaaSmrg pScrn->colorKey = TRANSPARENCY_KEY; 1309ab47cfaaSmrg pScrn->overlayFlags = OVERLAY_8_32_DUALFB; 1310ab47cfaaSmrg } else { 1311ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex,X_WARNING,"Wrong argument: " 1312c744f008Smrg "\"%s\" Ignoring\n",s); 1313ab47cfaaSmrg } 1314ab47cfaaSmrg } else if (pScrn->depth != 15) { 1315ab47cfaaSmrg psav->overlayDepth = 8; 1316ab47cfaaSmrg psav->NoAccel = TRUE; /* Preliminary */ 1317ab47cfaaSmrg pScrn->colorKey = TRANSPARENCY_KEY; 1318ab47cfaaSmrg pScrn->overlayFlags = OVERLAY_8_32_DUALFB; 1319ab47cfaaSmrg if (*s && (xf86NameCmp(s, "8"))) 1320ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex,X_WARNING,"Wrong argument: " 1321ab47cfaaSmrg "\"%s\" for depth %i overlay depth must be 8\n", 1322ab47cfaaSmrg s,pScrn->depth); 1323ab47cfaaSmrg } else { 1324ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex,X_WARNING,"Overlay not " 1325ab47cfaaSmrg "supported for depth 15\n"); 1326ab47cfaaSmrg } 1327ab47cfaaSmrg if (psav->overlayDepth) { 1328ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex,X_INFO,"%i/%i Overlay enabled\n", 1329ab47cfaaSmrg pScrn->depth,psav->overlayDepth); 1330ab47cfaaSmrg psav->primStreamBpp = 8; 1331ab47cfaaSmrg } 1332ab47cfaaSmrg } 1333ab47cfaaSmrg } 1334ab47cfaaSmrg 1335ab47cfaaSmrg if (pScrn->bitsPerPixel == 24 && !psav->NoAccel) { 1336ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_WARNING, 1337ab47cfaaSmrg "HW acceleration not possible with depth 32 and bpp 24.\n"); 1338ab47cfaaSmrg psav->NoAccel = TRUE; 1339ab47cfaaSmrg } 1340ab47cfaaSmrg 1341ab47cfaaSmrg /* 1342ab47cfaaSmrg * The SWCursor setting takes priority over HWCursor. The default 1343ab47cfaaSmrg * if neither is specified is HW, unless ShadowFB is specified, 1344ab47cfaaSmrg * then SW. 1345ab47cfaaSmrg */ 1346ab47cfaaSmrg 1347ab47cfaaSmrg from = X_DEFAULT; 1348ab47cfaaSmrg psav->hwcursor = psav->shadowFB ? FALSE : TRUE; 1349ab47cfaaSmrg if (xf86GetOptValBool(psav->Options, OPTION_HWCURSOR, &psav->hwcursor)) 1350ab47cfaaSmrg from = X_CONFIG; 1351ab47cfaaSmrg if (xf86ReturnOptValBool(psav->Options, OPTION_SWCURSOR, FALSE)) { 1352ab47cfaaSmrg psav->hwcursor = FALSE; 1353ab47cfaaSmrg from = X_CONFIG; 1354ab47cfaaSmrg } 1355ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, from, "Using %s cursor\n", 1356ab47cfaaSmrg psav->hwcursor ? "HW" : "SW"); 1357ab47cfaaSmrg 1358ab47cfaaSmrg from = X_DEFAULT; 1359ab47cfaaSmrg psav->UseBIOS = TRUE; 1360ab47cfaaSmrg if (xf86GetOptValBool(psav->Options, OPTION_USEBIOS, &psav->UseBIOS) ) 1361ab47cfaaSmrg from = X_CONFIG; 1362ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, from, "%ssing video BIOS to set modes\n", 1363ab47cfaaSmrg psav->UseBIOS ? "U" : "Not u" ); 1364ab47cfaaSmrg 1365ab47cfaaSmrg psav->LCDClock = 0.0; 1366ab47cfaaSmrg if( xf86GetOptValFreq( psav->Options, OPTION_LCDCLOCK, OPTUNITS_MHZ, &psav->LCDClock ) ) 1367ab47cfaaSmrg xf86DrvMsg( pScrn->scrnIndex, X_CONFIG, 1368ab47cfaaSmrg "Option: LCDClock %1.2f MHz\n", psav->LCDClock ); 1369ab47cfaaSmrg 1370ab47cfaaSmrg if( xf86GetOptValBool( psav->Options, OPTION_SHADOW_STATUS, &psav->ShadowStatus)) { 1371ab47cfaaSmrg xf86DrvMsg( pScrn->scrnIndex, X_CONFIG, 1372ab47cfaaSmrg "Option: ShadowStatus %sabled\n", psav->ShadowStatus ? "en" : "dis" ); 1373ab47cfaaSmrg psav->ForceShadowStatus = TRUE; 1374ab47cfaaSmrg } else 1375ab47cfaaSmrg psav->ForceShadowStatus = FALSE; 1376ab47cfaaSmrg /* If ShadowStatus is off it will be automatically enabled for DRI. 1377ab47cfaaSmrg * If DRI initialization fails fall back to ConfigShadowStatus. */ 1378ab47cfaaSmrg psav->ConfigShadowStatus = psav->ShadowStatus; 1379ab47cfaaSmrg 1380ab47cfaaSmrg if( xf86GetOptValBool( psav->Options, OPTION_CRT_ONLY, &psav->CrtOnly)) 1381ab47cfaaSmrg xf86DrvMsg( pScrn->scrnIndex, X_CONFIG, 1382ab47cfaaSmrg "Option: CrtOnly enabled\n" ); 1383ab47cfaaSmrg 1384ab47cfaaSmrg if( xf86GetOptValBool( psav->Options, OPTION_TV_ON, &psav->TvOn)) { 1385ab47cfaaSmrg psav->PAL = FALSE; 1386ab47cfaaSmrg SavageGetTvMaxSize(psav); 1387ab47cfaaSmrg } 1388ab47cfaaSmrg 1389ab47cfaaSmrg if( xf86GetOptValBool( psav->Options, OPTION_TV_PAL, &psav->PAL)) { 1390ab47cfaaSmrg SavageGetTvMaxSize(psav); 1391ab47cfaaSmrg psav->TvOn = TRUE; 1392ab47cfaaSmrg } 1393ab47cfaaSmrg 1394ab47cfaaSmrg if( psav->TvOn ) 1395ab47cfaaSmrg xf86DrvMsg( pScrn->scrnIndex, X_CONFIG, 1396ab47cfaaSmrg "TV enabled in %s format\n", 1397ab47cfaaSmrg psav->PAL ? "PAL" : "NTSC" ); 1398ab47cfaaSmrg 1399ab47cfaaSmrg psav->ForceInit = 0; 1400ab47cfaaSmrg if( xf86GetOptValBool( psav->Options, OPTION_FORCE_INIT, &psav->ForceInit)) 1401ab47cfaaSmrg xf86DrvMsg( pScrn->scrnIndex, X_CONFIG, 1402ab47cfaaSmrg "Option: ForceInit enabled\n" ); 1403ab47cfaaSmrg 1404ab47cfaaSmrg if (pScrn->numEntities > 1) { 1405ab47cfaaSmrg SavageFreeRec(pScrn); 1406ab47cfaaSmrg return FALSE; 1407ab47cfaaSmrg } 1408ab47cfaaSmrg 1409ab47cfaaSmrg pEnt = xf86GetEntityInfo(pScrn->entityList[0]); 14105c42550eSmrg#ifndef XSERVER_LIBPCIACCESS 1411ab47cfaaSmrg if (pEnt->resources) { 1412aa9e3350Smrg free(pEnt); 1413ab47cfaaSmrg SavageFreeRec(pScrn); 1414ab47cfaaSmrg return FALSE; 1415ab47cfaaSmrg } 14165c42550eSmrg#endif 1417ab47cfaaSmrg psav->EntityIndex = pEnt->index; 1418ab47cfaaSmrg 1419ab47cfaaSmrg if (xf86LoadSubModule(pScrn, "vbe")) { 1420ab47cfaaSmrg psav->pVbe = VBEInit(NULL, pEnt->index); 1421ab47cfaaSmrg } 1422ab47cfaaSmrg 14235c42550eSmrg#ifndef XSERVER_LIBPCIACCESS 1424ab47cfaaSmrg xf86RegisterResources(pEnt->index, NULL, ResNone); 1425ab47cfaaSmrg xf86SetOperatingState(resVgaIo, pEnt->index, ResUnusedOpr); 1426ab47cfaaSmrg xf86SetOperatingState(resVgaMem, pEnt->index, ResDisableOpr); 14275c42550eSmrg#endif 1428ab47cfaaSmrg 1429ab47cfaaSmrg from = X_DEFAULT; 1430ab47cfaaSmrg if (pEnt->device->chipset && *pEnt->device->chipset) { 1431ab47cfaaSmrg pScrn->chipset = pEnt->device->chipset; 1432ab47cfaaSmrg psav->ChipId = pEnt->device->chipID; 1433ab47cfaaSmrg from = X_CONFIG; 1434ab47cfaaSmrg } else if (pEnt->device->chipID >= 0) { 1435ab47cfaaSmrg psav->ChipId = pEnt->device->chipID; 1436ab47cfaaSmrg pScrn->chipset = (char *)xf86TokenToString(SavageChipsets, 1437ab47cfaaSmrg psav->Chipset); 1438ab47cfaaSmrg from = X_CONFIG; 1439ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "ChipID override: 0x%04X\n", 1440ab47cfaaSmrg pEnt->device->chipID); 1441ab47cfaaSmrg } else { 1442ab47cfaaSmrg from = X_PROBED; 14438697ee19Smrg psav->ChipId = DEVICE_ID(psav->PciInfo); 1444ab47cfaaSmrg pScrn->chipset = (char *)xf86TokenToString(SavageChipsets, 1445ab47cfaaSmrg psav->Chipset); 1446ab47cfaaSmrg } 1447ab47cfaaSmrg 1448ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "Chip: id %04x, \"%s\"\n", 1449ab47cfaaSmrg psav->ChipId, xf86TokenToString( SavageChips, psav->ChipId ) ); 1450ab47cfaaSmrg 1451ab47cfaaSmrg if (pEnt->device->chipRev >= 0) { 1452ab47cfaaSmrg psav->ChipRev = pEnt->device->chipRev; 1453ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "ChipRev override: %d\n", 1454ab47cfaaSmrg psav->ChipRev); 1455ab47cfaaSmrg } else 14568697ee19Smrg psav->ChipRev = CHIP_REVISION(psav->PciInfo); 1457ab47cfaaSmrg 1458ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, from, "Engine: \"%s\"\n", pScrn->chipset); 1459ab47cfaaSmrg 1460ab47cfaaSmrg if (pEnt->device->videoRam != 0) 1461ab47cfaaSmrg pScrn->videoRam = pEnt->device->videoRam; 1462ab47cfaaSmrg 1463aa9e3350Smrg free(pEnt); 1464ab47cfaaSmrg 14658697ee19Smrg#ifndef XSERVER_LIBPCIACCESS 1466ab47cfaaSmrg psav->PciTag = pciTag(psav->PciInfo->bus, psav->PciInfo->device, 1467ab47cfaaSmrg psav->PciInfo->func); 14688697ee19Smrg#endif 1469ab47cfaaSmrg 1470ab47cfaaSmrg 1471ab47cfaaSmrg /* Set AGP Mode from config */ 1472ab47cfaaSmrg /* We support 1X 2X and 4X */ 1473aa9e3350Smrg#ifdef SAVAGEDRI 14748697ee19Smrg#ifdef XSERVER_LIBPCIACCESS 1475c744f008Smrg /* Try to read the AGP capability block from the device. If there is 14768697ee19Smrg * no AGP info, the device is PCI. 14778697ee19Smrg */ 14788697ee19Smrg 14798697ee19Smrg psav->IsPCI = (pci_device_get_agp_info(psav->PciInfo) == NULL); 14808697ee19Smrg#else 1481ab47cfaaSmrg /* AGP/PCI (FK: copied from radeon_driver.c) */ 1482ab47cfaaSmrg /* Proper autodetection of an AGP capable device requires examining 1483ab47cfaaSmrg * PCI config registers to determine if the device implements extended 1484ab47cfaaSmrg * PCI capabilities, and then walking the capability list as indicated 1485ab47cfaaSmrg * in the PCI 2.2 and AGP 2.0 specifications, to determine if AGP 1486ab47cfaaSmrg * capability is present. The procedure is outlined as follows: 1487ab47cfaaSmrg * 1488ab47cfaaSmrg * 1) Test bit 4 (CAP_LIST) of the PCI status register of the device 1489c744f008Smrg * to determine whether or not this device implements any extended 1490ab47cfaaSmrg * capabilities. If this bit is zero, then the device is a PCI 2.1 1491ab47cfaaSmrg * or earlier device and is not AGP capable, and we can conclude it 1492ab47cfaaSmrg * to be a PCI device. 1493ab47cfaaSmrg * 1494ab47cfaaSmrg * 2) If bit 4 of the status register is set, then the device implements 1495ab47cfaaSmrg * extended capabilities. There is an 8 bit wide capabilities pointer 1496ab47cfaaSmrg * register located at offset 0x34 in PCI config space which points to 1497ab47cfaaSmrg * the first capability in a linked list of extended capabilities that 1498ab47cfaaSmrg * this device implements. The lower two bits of this register are 1499ab47cfaaSmrg * reserved and MBZ so must be masked out. 1500ab47cfaaSmrg * 1501ab47cfaaSmrg * 3) The extended capabilities list is formed by one or more extended 1502ab47cfaaSmrg * capabilities structures which are aligned on DWORD boundaries. 1503ab47cfaaSmrg * The first byte of the structure is the capability ID (CAP_ID) 1504ab47cfaaSmrg * indicating what extended capability this structure refers to. The 1505ab47cfaaSmrg * second byte of the structure is an offset from the beginning of 1506ab47cfaaSmrg * PCI config space pointing to the next capability in the linked 1507ab47cfaaSmrg * list (NEXT_PTR) or NULL (0x00) at the end of the list. The lower 1508ab47cfaaSmrg * two bits of this pointer are reserved and MBZ. By examining the 1509ab47cfaaSmrg * CAP_ID of each capability and walking through the list, we will 1510ab47cfaaSmrg * either find the AGP_CAP_ID (0x02) indicating this device is an 1511ab47cfaaSmrg * AGP device, or we'll reach the end of the list, indicating it is 1512ab47cfaaSmrg * a PCI device. 1513ab47cfaaSmrg * 1514ab47cfaaSmrg * Mike A. Harris <mharris@redhat.com> 1515ab47cfaaSmrg * 1516ab47cfaaSmrg * References: 1517ab47cfaaSmrg * - PCI Local Bus Specification Revision 2.2, Chapter 6 1518ab47cfaaSmrg * - AGP Interface Specification Revision 2.0, Section 6.1.5 1519ab47cfaaSmrg */ 1520ab47cfaaSmrg 1521ab47cfaaSmrg psav->IsPCI = TRUE; 1522ab47cfaaSmrg 1523ab47cfaaSmrg if (pciReadLong(psav->PciTag, PCI_CMD_STAT_REG) & SAVAGE_CAP_LIST) { 1524ab47cfaaSmrg CARD32 cap_ptr, cap_id; 1525ab47cfaaSmrg 1526ab47cfaaSmrg cap_ptr = pciReadLong(psav->PciTag, 1527ab47cfaaSmrg SAVAGE_CAPABILITIES_PTR_PCI_CONFIG) 1528ab47cfaaSmrg & SAVAGE_CAP_PTR_MASK; 1529ab47cfaaSmrg 1530ab47cfaaSmrg while(cap_ptr != SAVAGE_CAP_ID_NULL) { 1531ab47cfaaSmrg cap_id = pciReadLong(psav->PciTag, cap_ptr); 1532ab47cfaaSmrg if ((cap_id & 0xff) == SAVAGE_CAP_ID_AGP) { 1533ab47cfaaSmrg psav->IsPCI = FALSE; 1534ab47cfaaSmrg break; 1535ab47cfaaSmrg } 1536ab47cfaaSmrg cap_ptr = (cap_id >> 8) & SAVAGE_CAP_PTR_MASK; 1537ab47cfaaSmrg } 1538ab47cfaaSmrg } 15398697ee19Smrg#endif 1540ab47cfaaSmrg 1541ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "%s card detected\n", 1542ab47cfaaSmrg (psav->IsPCI) ? "PCI" : "AGP"); 1543ab47cfaaSmrg 1544ab47cfaaSmrg if ((s = xf86GetOptValString(psav->Options, OPTION_BUS_TYPE))) { 1545ab47cfaaSmrg if (strcmp(s, "AGP") == 0) { 1546ab47cfaaSmrg if (psav->IsPCI) { 1547ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_WARNING, 1548ab47cfaaSmrg "BusType AGP not available on PCI card\n"); 1549ab47cfaaSmrg } else { 1550ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "BusType set to AGP\n"); 1551ab47cfaaSmrg } 1552ab47cfaaSmrg } else if (strcmp(s, "PCI") == 0) { 1553ab47cfaaSmrg psav->IsPCI = TRUE; 1554ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "BusType set to PCI\n"); 1555ab47cfaaSmrg } else { 1556ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_WARNING, 1557ab47cfaaSmrg "Invalid BusType option, using %s DMA\n", 1558ab47cfaaSmrg psav->IsPCI ? "PCI" : "AGP"); 1559ab47cfaaSmrg } 1560ab47cfaaSmrg } 1561ab47cfaaSmrg 1562ab47cfaaSmrg psav->AgpDMA = !psav->IsPCI; 1563ab47cfaaSmrg if ((s = xf86GetOptValString(psav->Options, OPTION_DMA_TYPE))) { 1564ab47cfaaSmrg if (strcmp(s, "AGP") == 0) { 1565ab47cfaaSmrg if (psav->IsPCI) { 1566ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_WARNING, 1567ab47cfaaSmrg "AGP DMA not available on PCI card, using PCI DMA\n"); 1568ab47cfaaSmrg } else { 1569ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Using AGP DMA\n"); 1570ab47cfaaSmrg } 1571ab47cfaaSmrg } else if (strcmp(s, "PCI") == 0) { 1572ab47cfaaSmrg psav->AgpDMA = FALSE; 1573ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "Using PCI DMA\n"); 1574ab47cfaaSmrg } else { 1575ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_WARNING, 1576ab47cfaaSmrg "Invalid DmaType option, using %s DMA\n", 1577ab47cfaaSmrg psav->AgpDMA ? "AGP" : "PCI"); 1578ab47cfaaSmrg } 1579ab47cfaaSmrg } else { 1580ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_DEFAULT, 1581ab47cfaaSmrg "Using %s DMA\n", psav->AgpDMA ? "AGP" : "PCI"); 1582ab47cfaaSmrg } 1583ab47cfaaSmrg 1584ab47cfaaSmrg psav->CommandDMA = TRUE; 1585ab47cfaaSmrg psav->VertexDMA = TRUE; 1586ab47cfaaSmrg from = X_DEFAULT; 1587ab47cfaaSmrg if ((s = xf86GetOptValString(psav->Options, OPTION_DMA_MODE))) { 1588ab47cfaaSmrg from = X_CONFIG; 1589ab47cfaaSmrg if (strcmp(s, "Command") == 0) 1590ab47cfaaSmrg psav->VertexDMA = FALSE; 1591ab47cfaaSmrg else if (strcmp(s, "Vertex") == 0) 1592ab47cfaaSmrg psav->CommandDMA = FALSE; 1593ab47cfaaSmrg else if (strcmp(s, "None") == 0) 1594ab47cfaaSmrg psav->VertexDMA = psav->CommandDMA = FALSE; 1595ab47cfaaSmrg else if (strcmp(s, "Any") != 0) { 1596ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_WARNING, "Invalid DmaMode option\n"); 1597ab47cfaaSmrg from = X_DEFAULT; 1598ab47cfaaSmrg } 1599ab47cfaaSmrg } 1600ab47cfaaSmrg if (psav->CommandDMA && S3_SAVAGE3D_SERIES(psav->Chipset)) { 1601ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, from == X_CONFIG ? X_WARNING : X_INFO, 1602ab47cfaaSmrg "Savage3D/MX/IX does not support command DMA.\n"); 1603ab47cfaaSmrg psav->CommandDMA = FALSE; 1604ab47cfaaSmrg } 1605ab47cfaaSmrg if ((psav->CommandDMA || psav->VertexDMA) && 1606ab47cfaaSmrg psav->Chipset == S3_SUPERSAVAGE) { 1607ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, from == X_CONFIG ? X_WARNING : X_INFO, 1608ab47cfaaSmrg "DMA is not supported on SuperSavages.\n"); 1609ab47cfaaSmrg psav->CommandDMA = psav->VertexDMA = FALSE; 1610ab47cfaaSmrg } 1611ab47cfaaSmrg if (psav->CommandDMA && psav->VertexDMA) 1612ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, from, 1613ab47cfaaSmrg "Will try command and vertex DMA mode\n"); 1614ab47cfaaSmrg else if (psav->CommandDMA && !psav->VertexDMA) 1615ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, from, 1616ab47cfaaSmrg "Will try only command DMA mode\n"); 1617ab47cfaaSmrg else if (!psav->CommandDMA && psav->VertexDMA) 1618ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, from, 1619ab47cfaaSmrg "Will try only vertex DMA mode\n"); 1620ab47cfaaSmrg else 1621ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, from, 1622ab47cfaaSmrg "DMA disabled\n"); 1623ab47cfaaSmrg 1624ab47cfaaSmrg if (!psav->IsPCI) { 1625ab47cfaaSmrg from = X_DEFAULT; 1626ab47cfaaSmrg psav->agpMode = SAVAGE_DEFAULT_AGP_MODE; 1627ab47cfaaSmrg /*psav->agpMode = SAVAGE_MAX_AGP_MODE;*/ 1628ab47cfaaSmrg psav->agpSize = 16; 1629ab47cfaaSmrg 1630ab47cfaaSmrg if (xf86GetOptValInteger(psav->Options, 1631ab47cfaaSmrg OPTION_AGP_MODE, &(psav->agpMode))) { 1632ab47cfaaSmrg if (psav->agpMode < 1) { 1633ab47cfaaSmrg psav->agpMode = 1; 1634ab47cfaaSmrg } 1635ab47cfaaSmrg if (psav->agpMode > SAVAGE_MAX_AGP_MODE) { 1636ab47cfaaSmrg psav->agpMode = SAVAGE_MAX_AGP_MODE; 1637ab47cfaaSmrg } 1638ab47cfaaSmrg if ((psav->agpMode > 2) && 1639ab47cfaaSmrg (psav->Chipset == S3_SAVAGE3D || 1640ab47cfaaSmrg psav->Chipset == S3_SAVAGE_MX)) 1641ab47cfaaSmrg psav->agpMode = 2; /* old savages only support 2x */ 1642ab47cfaaSmrg from = X_CONFIG; 1643ab47cfaaSmrg } 1644ab47cfaaSmrg 1645ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, from, "Using AGP %dx mode\n", 1646ab47cfaaSmrg psav->agpMode); 1647ab47cfaaSmrg 1648ab47cfaaSmrg from = X_DEFAULT; 1649ab47cfaaSmrg if (xf86GetOptValInteger(psav->Options, 1650ab47cfaaSmrg OPTION_AGP_SIZE, (int *)&(psav->agpSize))) { 1651ab47cfaaSmrg switch (psav->agpSize) { 1652ab47cfaaSmrg case 4: 1653ab47cfaaSmrg case 8: 1654ab47cfaaSmrg case 16: 1655ab47cfaaSmrg case 32: 1656ab47cfaaSmrg case 64: 1657ab47cfaaSmrg case 128: 1658ab47cfaaSmrg case 256: 1659ab47cfaaSmrg from = X_CONFIG; 1660ab47cfaaSmrg break; 1661ab47cfaaSmrg default: 1662ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, 1663ab47cfaaSmrg "Illegal AGP size: %d MB, defaulting to 16 MB\n", psav->agpSize); 1664ab47cfaaSmrg psav->agpSize = 16; 1665ab47cfaaSmrg } 1666ab47cfaaSmrg } 1667ab47cfaaSmrg 1668ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, from, 1669ab47cfaaSmrg "Using %d MB AGP aperture\n", psav->agpSize); 1670ab47cfaaSmrg } else { 1671ab47cfaaSmrg psav->agpMode = 0; 1672ab47cfaaSmrg psav->agpSize = 0; 1673ab47cfaaSmrg } 1674ab47cfaaSmrg 1675ab47cfaaSmrg#endif 1676ab47cfaaSmrg 1677ab47cfaaSmrg /* we can use Option "DisableTile TRUE" to disable tile mode */ 1678300bf1aeSmrg if (psav->Chipset == S3_SUPERSAVAGE) 1679300bf1aeSmrg /* apparently broken with these GPUs, see https://bugzilla.opensuse.org/show_bug.cgi?id=805380 */ 1680300bf1aeSmrg psav->bDisableTile = TRUE; 1681300bf1aeSmrg else 1682300bf1aeSmrg psav->bDisableTile = FALSE; 1683ab47cfaaSmrg if (xf86GetOptValBool(psav->Options, OPTION_DISABLE_TILE,&psav->bDisableTile)) { 1684ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, 1685ab47cfaaSmrg "Option: %s Tile Mode and Program it \n",(psav->bDisableTile?"Disable":"Enable")); 1686ab47cfaaSmrg } 1687ab47cfaaSmrg 1688aa9e3350Smrg#ifdef SAVAGEDRI 1689ab47cfaaSmrg /* disabled by default...doesn't seem to work */ 1690ab47cfaaSmrg psav->bDisableXvMC = TRUE; /* if you want to free up more mem for DRI,etc. */ 1691ab47cfaaSmrg if (xf86GetOptValBool(psav->Options, OPTION_DISABLE_XVMC, &psav->bDisableXvMC)) { 1692ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, 1693ab47cfaaSmrg "Option: %s Hardware XvMC support\n",(psav->bDisableXvMC?"Disable":"Enable")); 1694ab47cfaaSmrg } 1695ab47cfaaSmrg#endif 1696ab47cfaaSmrg 1697ab47cfaaSmrg psav->disableCOB = FALSE; /* if you are having problems on savage4+ */ 1698ab47cfaaSmrg if (xf86GetOptValBool(psav->Options, OPTION_DISABLE_COB, &psav->disableCOB)) { 1699ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, 1700ab47cfaaSmrg "Option: %s the COB\n",(psav->disableCOB?"Disable":"Enable")); 1701ab47cfaaSmrg } 1702ab47cfaaSmrg if (psav->Chipset == S3_PROSAVAGE || 1703ab47cfaaSmrg psav->Chipset == S3_TWISTER || 1704ab47cfaaSmrg psav->Chipset == S3_PROSAVAGEDDR) 1705ab47cfaaSmrg psav->BCIforXv = TRUE; 1706ab47cfaaSmrg else 1707ab47cfaaSmrg psav->BCIforXv = FALSE; /* use the BCI for Xv */ 1708ab47cfaaSmrg if (xf86GetOptValBool(psav->Options, OPTION_BCI_FOR_XV, &psav->BCIforXv)) { 1709ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, 1710ab47cfaaSmrg "Option: %s use of the BCI for Xv\n",(psav->BCIforXv?"Enable":"Disable")); 1711ab47cfaaSmrg } 1712ab47cfaaSmrg psav->dvi = FALSE; 1713ab47cfaaSmrg if (xf86GetOptValBool(psav->Options, OPTION_DVI, &psav->dvi)) { 1714ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, 1715ab47cfaaSmrg "%s DVI port support (Savage4 only)\n",(psav->dvi?"Force":"Disable")); 1716ab47cfaaSmrg } 1717ab47cfaaSmrg 1718aa9e3350Smrg#ifdef SAVAGEDRI 17196aec45a7Smrg psav->AGPforXv = FALSE; 17201473d951Smrg if (xf86GetOptValBool(psav->Options, OPTION_AGP_FOR_XV, &psav->AGPforXv)) { 17211473d951Smrg if (psav->AGPforXv) { 17221473d951Smrg if (psav->agpSize == 0) { 17231473d951Smrg psav->AGPforXv = FALSE; 17241473d951Smrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "AGP not available, cannot use AGP for Xv\n"); 17251473d951Smrg } 17261473d951Smrg } 17271473d951Smrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, 17281473d951Smrg "Option: %s use of AGP buffer for Xv\n",(psav->AGPforXv?"Enable":"Disable")); 17291473d951Smrg } 17301473d951Smrg#endif 17311473d951Smrg 1732ab47cfaaSmrg /* Add more options here. */ 1733ab47cfaaSmrg 1734ab47cfaaSmrg 1735ab47cfaaSmrg psav = SAVPTR(pScrn); 1736ab47cfaaSmrg psav->IsSecondary = FALSE; 1737ab47cfaaSmrg psav->IsPrimary = FALSE; 1738ab47cfaaSmrg psav->pEnt = xf86GetEntityInfo(pScrn->entityList[pScrn->numEntities - 1]); 1739ab47cfaaSmrg 1740ab47cfaaSmrg if (xf86IsEntityShared(psav->pEnt->index)) { 1741ab47cfaaSmrg if (xf86IsPrimInitDone(psav->pEnt->index)) { 1742ab47cfaaSmrg 1743ab47cfaaSmrg SavageEntPtr pSavageEnt = SavageEntPriv(pScrn); 1744ab47cfaaSmrg 1745ab47cfaaSmrg psav->IsSecondary = TRUE; 1746ab47cfaaSmrg pSavageEnt->pSecondaryScrn = pScrn; 1747ab47cfaaSmrg psav->TvOn = pSavageEnt->TvOn; 1748ab47cfaaSmrg } else { 1749ab47cfaaSmrg SavageEntPtr pSavageEnt = SavageEntPriv(pScrn); 1750ab47cfaaSmrg 1751ab47cfaaSmrg xf86SetPrimInitDone(psav->pEnt->index); 1752ab47cfaaSmrg 1753ab47cfaaSmrg psav->IsPrimary = TRUE; 1754ab47cfaaSmrg pSavageEnt->pPrimaryScrn = pScrn; 1755ab47cfaaSmrg pSavageEnt->TvOn = psav->TvOn; 1756ab47cfaaSmrg } 1757ab47cfaaSmrg } 1758ab47cfaaSmrg 1759ab47cfaaSmrg switch(psav->Chipset) { 1760ab47cfaaSmrg case S3_SAVAGE_MX: 1761ab47cfaaSmrg case S3_SUPERSAVAGE: 1762ab47cfaaSmrg psav->HasCRTC2 = TRUE; 1763ab47cfaaSmrg break; 1764ab47cfaaSmrg default: 1765ab47cfaaSmrg psav->HasCRTC2 = FALSE; 1766ab47cfaaSmrg } 1767ab47cfaaSmrg 1768ab47cfaaSmrg if ((psav->IsSecondary || psav->IsPrimary) && !psav->UseBIOS) { 1769ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "BIOS currently required for Dualhead mode setting.\n"); 1770ab47cfaaSmrg return FALSE; 1771ab47cfaaSmrg } 1772ab47cfaaSmrg 1773ab47cfaaSmrg if (psav->IsSecondary && 1774ab47cfaaSmrg (pScrn->bitsPerPixel > 16) && 1775ab47cfaaSmrg !psav->NoAccel && 1776ab47cfaaSmrg (psav->Chipset == S3_SAVAGE_MX)) { 1777ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "No acceleration in Dualhead mode at depth 24\n"); 1778ab47cfaaSmrg return FALSE; 1779ab47cfaaSmrg } 1780ab47cfaaSmrg 1781ab47cfaaSmrg /* maybe throw in some more sanity checks here */ 1782ab47cfaaSmrg 1783ab47cfaaSmrg if (!SavageMapMem(pScrn)) { 1784ab47cfaaSmrg SavageFreeRec(pScrn); 1785ab47cfaaSmrg vbeFree(psav->pVbe); 1786ab47cfaaSmrg psav->pVbe = NULL; 1787ab47cfaaSmrg return FALSE; 1788ab47cfaaSmrg } 1789ab47cfaaSmrg 1790ab47cfaaSmrg vgaCRIndex = psav->vgaIOBase + 4; 1791ab47cfaaSmrg vgaCRReg = psav->vgaIOBase + 5; 1792ab47cfaaSmrg 1793ab47cfaaSmrg xf86EnableIO(); 1794ab47cfaaSmrg /* unprotect CRTC[0-7] */ 1795ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x11); 1796ab47cfaaSmrg tmp = VGAIN8(vgaCRReg); 1797ab47cfaaSmrg VGAOUT8(vgaCRReg, tmp & 0x7f); 1798ab47cfaaSmrg 1799ab47cfaaSmrg /* unlock extended regs */ 1800ab47cfaaSmrg VGAOUT16(vgaCRIndex, 0x4838); 1801ab47cfaaSmrg VGAOUT16(vgaCRIndex, 0xa039); 1802ab47cfaaSmrg VGAOUT16(0x3c4, 0x0608); 1803ab47cfaaSmrg 1804ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x40); 1805ab47cfaaSmrg tmp = VGAIN8(vgaCRReg); 1806ab47cfaaSmrg VGAOUT8(vgaCRReg, tmp & ~0x01); 1807ab47cfaaSmrg 1808ab47cfaaSmrg /* unlock sys regs */ 1809ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x38); 1810ab47cfaaSmrg VGAOUT8(vgaCRReg, 0x48); 1811ab47cfaaSmrg 1812ab47cfaaSmrg { 1813ab47cfaaSmrg Gamma zeros = {0.0, 0.0, 0.0}; 1814ab47cfaaSmrg 1815ab47cfaaSmrg if (!xf86SetGamma(pScrn, zeros)) { 1816ab47cfaaSmrg vbeFree(psav->pVbe); 1817ab47cfaaSmrg psav->pVbe = NULL; 1818ab47cfaaSmrg SavageFreeRec(pScrn); 1819ab47cfaaSmrg return FALSE; 1820ab47cfaaSmrg } 1821ab47cfaaSmrg } 1822ab47cfaaSmrg 1823ab47cfaaSmrg /* Unlock system registers. */ 1824ab47cfaaSmrg VGAOUT16(vgaCRIndex, 0x4838); 1825ab47cfaaSmrg 1826ab47cfaaSmrg /* Next go on to detect amount of installed ram */ 1827ab47cfaaSmrg 1828ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x36); /* for register CR36 (CONFG_REG1), */ 1829ab47cfaaSmrg config1 = VGAIN8(vgaCRReg); /* get amount of vram installed */ 1830ab47cfaaSmrg 1831ab47cfaaSmrg /* Compute the amount of video memory and offscreen memory. */ 1832ab47cfaaSmrg 1833ab47cfaaSmrg if (!pScrn->videoRam) { 1834ab47cfaaSmrg static const unsigned char RamSavage3D[] = { 8, 4, 4, 2 }; 1835ab47cfaaSmrg static unsigned char RamSavage4[] = { 2, 4, 8, 12, 16, 32, 64, 32 }; 1836ab47cfaaSmrg static const unsigned char RamSavageMX[] = { 2, 8, 4, 16, 8, 16, 4, 16 }; 1837ab47cfaaSmrg static const unsigned char RamSavageNB[] = { 0, 2, 4, 8, 16, 32, 16, 2 }; 1838ab47cfaaSmrg 1839ab47cfaaSmrg switch( psav->Chipset ) { 1840ab47cfaaSmrg case S3_SAVAGE3D: 1841ab47cfaaSmrg pScrn->videoRam = RamSavage3D[ (config1 & 0xC0) >> 6 ] * 1024; 1842ab47cfaaSmrg break; 1843ab47cfaaSmrg 1844ab47cfaaSmrg case S3_SAVAGE4: 1845ab47cfaaSmrg /* 1846ab47cfaaSmrg * The Savage4 has one ugly special case to consider. On 1847ab47cfaaSmrg * systems with 4 banks of 2Mx32 SDRAM, the BIOS says 4MB 1848ab47cfaaSmrg * when it really means 8MB. Why do it the same when you 1849ab47cfaaSmrg * can do it different... 1850ab47cfaaSmrg */ 1851ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x68); /* memory control 1 */ 1852ab47cfaaSmrg if( (VGAIN8(vgaCRReg) & 0xC0) == (0x01 << 6) ) 1853ab47cfaaSmrg RamSavage4[1] = 8; 1854ab47cfaaSmrg 1855ab47cfaaSmrg /*FALLTHROUGH*/ 1856ab47cfaaSmrg 1857ab47cfaaSmrg case S3_SAVAGE2000: 1858ab47cfaaSmrg pScrn->videoRam = RamSavage4[ (config1 & 0xE0) >> 5 ] * 1024; 1859ab47cfaaSmrg break; 1860ab47cfaaSmrg 1861ab47cfaaSmrg case S3_SAVAGE_MX: 1862ab47cfaaSmrg case S3_SUPERSAVAGE: 1863ab47cfaaSmrg pScrn->videoRam = RamSavageMX[ (config1 & 0x0E) >> 1 ] * 1024; 1864ab47cfaaSmrg break; 1865ab47cfaaSmrg 1866ab47cfaaSmrg case S3_PROSAVAGE: 1867ab47cfaaSmrg case S3_PROSAVAGEDDR: 1868ab47cfaaSmrg case S3_TWISTER: 1869ab47cfaaSmrg pScrn->videoRam = RamSavageNB[ (config1 & 0xE0) >> 5 ] * 1024; 1870ab47cfaaSmrg break; 1871ab47cfaaSmrg 1872ab47cfaaSmrg default: 1873ab47cfaaSmrg /* How did we get here? */ 1874ab47cfaaSmrg pScrn->videoRam = 0; 1875ab47cfaaSmrg break; 1876ab47cfaaSmrg } 1877ab47cfaaSmrg 1878ab47cfaaSmrg psav->videoRambytes = pScrn->videoRam * 1024; 1879ab47cfaaSmrg 1880ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_PROBED, 1881ab47cfaaSmrg "probed videoram: %dk\n", 1882ab47cfaaSmrg pScrn->videoRam); 1883ab47cfaaSmrg } else { 1884ab47cfaaSmrg psav->videoRambytes = pScrn->videoRam * 1024; 1885ab47cfaaSmrg 1886ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, 1887ab47cfaaSmrg "videoram = %dk\n", 1888ab47cfaaSmrg pScrn->videoRam); 1889ab47cfaaSmrg } 1890ab47cfaaSmrg 1891ab47cfaaSmrg /* Get video RAM */ 1892ab47cfaaSmrg if( !pScrn->videoRam && psav->pVbe ) 1893ab47cfaaSmrg { 1894ab47cfaaSmrg /* If VBE is available, ask it about onboard memory. */ 1895ab47cfaaSmrg 1896ab47cfaaSmrg VbeInfoBlock* vib; 1897ab47cfaaSmrg 1898ab47cfaaSmrg vib = VBEGetVBEInfo( psav->pVbe ); 1899ab47cfaaSmrg pScrn->videoRam = vib->TotalMemory * 64; 1900ab47cfaaSmrg VBEFreeVBEInfo( vib ); 1901ab47cfaaSmrg 1902ab47cfaaSmrg /* VBE often cuts 64k off of the RAM total. */ 1903ab47cfaaSmrg 1904ab47cfaaSmrg if( pScrn->videoRam & 64 ) 1905ab47cfaaSmrg pScrn->videoRam += 64; 1906ab47cfaaSmrg 1907ab47cfaaSmrg psav->videoRambytes = pScrn->videoRam * 1024; 1908ab47cfaaSmrg } 1909ab47cfaaSmrg 1910ab47cfaaSmrg 1911ab47cfaaSmrg /* 1912ab47cfaaSmrg * If we're running with acceleration, compute the command overflow 1913ab47cfaaSmrg * buffer location. The command overflow buffer must END at a 1914ab47cfaaSmrg * 4MB boundary; for all practical purposes, that means the very 1915ab47cfaaSmrg * end of the frame buffer. 1916ab47cfaaSmrg */ 1917ab47cfaaSmrg if (psav->NoAccel) { 1918ab47cfaaSmrg psav->cobIndex = 0; 1919ab47cfaaSmrg psav->cobSize = 0; 1920ab47cfaaSmrg } 1921ab47cfaaSmrg else if( ((S3_SAVAGE4_SERIES(psav->Chipset)) || 1922ab47cfaaSmrg (S3_SUPERSAVAGE == psav->Chipset)) && psav->disableCOB ) { 1923ab47cfaaSmrg /* 1924ab47cfaaSmrg * The Savage4 and ProSavage have COB coherency bugs which render 1925ab47cfaaSmrg * the buffer useless. 1926ab47cfaaSmrg */ 1927ab47cfaaSmrg /* 1928ab47cfaaSmrg psav->cobIndex = 2; 1929ab47cfaaSmrg psav->cobSize = 0x8000 << psav->cobIndex; 1930ab47cfaaSmrg */ 1931ab47cfaaSmrg psav->cobIndex = 0; 1932ab47cfaaSmrg psav->cobSize = 0; 1933ab47cfaaSmrg psav->bciThresholdHi = 32; 1934ab47cfaaSmrg psav->bciThresholdLo = 0; 1935ab47cfaaSmrg } else { 1936ab47cfaaSmrg /* We use 128kB for the COB on all other chips. */ 1937ab47cfaaSmrg psav->cobSize = 0x20000; 1938ab47cfaaSmrg if (S3_SAVAGE3D_SERIES(psav->Chipset) || 1939ab47cfaaSmrg psav->Chipset == S3_SAVAGE2000) { 1940ab47cfaaSmrg psav->cobIndex = 7; /* rev.A savage4 apparently also uses 7 */ 1941ab47cfaaSmrg } else { 1942ab47cfaaSmrg psav->cobIndex = 2; 1943ab47cfaaSmrg } 1944ab47cfaaSmrg /* max command size: 2560 entries */ 1945ab47cfaaSmrg psav->bciThresholdHi = psav->cobSize/4 + 32 - 2560; 1946ab47cfaaSmrg psav->bciThresholdLo = psav->bciThresholdHi - 2560; 1947ab47cfaaSmrg } 1948ab47cfaaSmrg 1949ab47cfaaSmrg /* align cob to 128k */ 1950ab47cfaaSmrg psav->cobOffset = (psav->videoRambytes - psav->cobSize) & ~0x1ffff; 1951ab47cfaaSmrg 1952ab47cfaaSmrg /* The cursor must be aligned on a 4k boundary. */ 1953ab47cfaaSmrg psav->CursorKByte = (psav->cobOffset >> 10) - 4; 1954ab47cfaaSmrg psav->endfb = (psav->CursorKByte << 10) - 1; 1955ab47cfaaSmrg 1956ab47cfaaSmrg if (psav->IsPrimary) { 1957ab47cfaaSmrg pScrn->videoRam /= 2; 1958ab47cfaaSmrg psav->videoRambytes = pScrn->videoRam * 1024; 1959ab47cfaaSmrg psav->CursorKByte = (psav->videoRambytes >> 10) - 4; 1960ab47cfaaSmrg psav->endfb = (psav->CursorKByte << 10) - 1; 1961ab47cfaaSmrg psav->videoRambytes *= 2; 1962ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, 1963ab47cfaaSmrg "Using %dk of videoram for primary head\n", 1964ab47cfaaSmrg pScrn->videoRam); 1965ab47cfaaSmrg } 1966ab47cfaaSmrg 1967ab47cfaaSmrg if(psav->IsSecondary) 1968ab47cfaaSmrg { 1969ab47cfaaSmrg pScrn->videoRam /= 2; 1970ab47cfaaSmrg /*psav->videoRambytes = pScrn->videoRam * 1024;*/ 1971ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, 1972ab47cfaaSmrg "Using %dk of videoram for secondary head\n", 1973ab47cfaaSmrg pScrn->videoRam); 1974ab47cfaaSmrg } 1975ab47cfaaSmrg 1976ab47cfaaSmrg pScrn->fbOffset = (psav->IsSecondary) 1977ab47cfaaSmrg ? pScrn->videoRam * 1024 : 0; 1978ab47cfaaSmrg 1979ab47cfaaSmrg /* reset graphics engine to avoid memory corruption */ 1980ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x66); 1981ab47cfaaSmrg cr66 = VGAIN8(vgaCRReg); 1982ab47cfaaSmrg VGAOUT8(vgaCRReg, cr66 | 0x02); 1983ab47cfaaSmrg usleep(10000); 1984ab47cfaaSmrg 1985ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x66); 1986ab47cfaaSmrg VGAOUT8(vgaCRReg, cr66 & ~0x02); /* clear reset flag */ 1987ab47cfaaSmrg usleep(10000); 1988ab47cfaaSmrg 1989ab47cfaaSmrg /* Set status word positions based on chip type. */ 1990ab47cfaaSmrg SavageInitStatus(pScrn); 1991ab47cfaaSmrg 1992ab47cfaaSmrg /* check for DVI/flat panel */ 1993ab47cfaaSmrg dvi = FALSE; 1994ab47cfaaSmrg if (psav->Chipset == S3_SAVAGE4) { 1995ab47cfaaSmrg unsigned char sr30 = 0x00; 1996ab47cfaaSmrg VGAOUT8(0x3c4, 0x30); 1997ab47cfaaSmrg /* clear bit 1 */ 1998ab47cfaaSmrg VGAOUT8(0x3c5, VGAIN8(0x3c5) & ~0x02); 1999ab47cfaaSmrg sr30 = VGAIN8(0x3c5); 2000ab47cfaaSmrg if (sr30 & 0x02 /*0x04 */) { 2001ab47cfaaSmrg dvi = TRUE; 2002ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "Digital Flat Panel Detected\n"); 2003ab47cfaaSmrg } 2004ab47cfaaSmrg } 2005ab47cfaaSmrg 2006ab47cfaaSmrg if( (S3_SAVAGE_MOBILE_SERIES(psav->Chipset) || 2007ab47cfaaSmrg S3_MOBILE_TWISTER_SERIES(psav->Chipset)) && !psav->CrtOnly ) { 2008ab47cfaaSmrg psav->DisplayType = MT_LCD; 2009ab47cfaaSmrg } else if (dvi || ((psav->Chipset == S3_SAVAGE4) && psav->dvi)) { 2010ab47cfaaSmrg psav->DisplayType = MT_DFP; 2011ab47cfaaSmrg } else { 2012ab47cfaaSmrg psav->DisplayType = MT_CRT; 2013ab47cfaaSmrg } 2014ab47cfaaSmrg 2015ab47cfaaSmrg if (psav->IsSecondary) 2016ab47cfaaSmrg psav->DisplayType = MT_CRT; 2017ab47cfaaSmrg 2018ab47cfaaSmrg /* Do the DDC dance. */ 2019ab47cfaaSmrg SavageDoDDC(pScrn); 2020ab47cfaaSmrg 2021ab47cfaaSmrg /* set up ramdac max clock - might be altered by SavageGetPanelInfo */ 2022ab47cfaaSmrg if (pScrn->bitsPerPixel >= 24) 2023ab47cfaaSmrg psav->maxClock = 220000; 2024ab47cfaaSmrg else 2025ab47cfaaSmrg psav->maxClock = 250000; 2026ab47cfaaSmrg 2027ab47cfaaSmrg /* detect current mclk */ 2028ab47cfaaSmrg VGAOUT8(0x3c4, 0x08); 2029ab47cfaaSmrg sr8 = VGAIN8(0x3c5); 2030ab47cfaaSmrg VGAOUT8(0x3c5, 0x06); 2031ab47cfaaSmrg VGAOUT8(0x3c4, 0x10); 2032ab47cfaaSmrg n = VGAIN8(0x3c5); 2033ab47cfaaSmrg VGAOUT8(0x3c4, 0x11); 2034ab47cfaaSmrg m = VGAIN8(0x3c5); 2035ab47cfaaSmrg VGAOUT8(0x3c4, 0x08); 2036ab47cfaaSmrg VGAOUT8(0x3c5, sr8); 2037ab47cfaaSmrg m &= 0x7f; 2038ab47cfaaSmrg n1 = n & 0x1f; 2039ab47cfaaSmrg n2 = (n >> 5) & 0x03; 2040ab47cfaaSmrg mclk = ((1431818 * (m+2)) / (n1+2) / (1 << n2) + 50) / 100; 2041ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_PROBED, "Detected current MCLK value of %1.3f MHz\n", 2042ab47cfaaSmrg mclk / 1000.0); 2043ab47cfaaSmrg 2044ab47cfaaSmrg pScrn->virtualX = pScrn->display->virtualX; 2045ab47cfaaSmrg pScrn->virtualY = pScrn->display->virtualY; 2046ab47cfaaSmrg 2047ab47cfaaSmrg /* Check LCD panel information */ 2048ab47cfaaSmrg 2049ab47cfaaSmrg if(psav->DisplayType == MT_LCD) 2050ab47cfaaSmrg SavageGetPanelInfo(pScrn); 20511473d951Smrg 20521473d951Smrg /* DisplayType will be reset if panel is not active */ 20531473d951Smrg if(psav->DisplayType == MT_LCD) 2054ab47cfaaSmrg SavageAddPanelMode(pScrn); 2055ab47cfaaSmrg 2056ab47cfaaSmrg#if 0 2057ab47cfaaSmrg if (psav->CrtOnly && !psav->UseBIOS) { 2058ab47cfaaSmrg VGAOUT8(0x3c4, 0x31); /* SR31 bit 4 - FP enable */ 2059ab47cfaaSmrg VGAOUT8(0x3c5, VGAIN8(0x3c5) & ~0x10); /* disable FP */ 2060ab47cfaaSmrg if (S3_SAVAGE_MOBILE_SERIES(psav->Chipset) /*|| 2061ab47cfaaSmrg S3_MOBILE_TWISTER_SERIES(psav->Chipset)*/) { /* not sure this works on mobile prosavage */ 2062ab47cfaaSmrg VGAOUT8(0x3c4, 0x31); 2063ab47cfaaSmrg VGAOUT8(0x3c5, VGAIN8(0x3c5) & ~0x04); /* make sure crtc1 is crt source */ 2064ab47cfaaSmrg } 2065ab47cfaaSmrg } 2066ab47cfaaSmrg#endif 2067ab47cfaaSmrg 2068ab47cfaaSmrg if( psav->UseBIOS ) 2069ab47cfaaSmrg { 2070ab47cfaaSmrg /* Go probe the BIOS for all the modes and refreshes at this depth. */ 2071ab47cfaaSmrg 2072ab47cfaaSmrg if( psav->ModeTable ) 2073ab47cfaaSmrg { 2074ab47cfaaSmrg SavageFreeBIOSModeTable( psav, &psav->ModeTable ); 2075ab47cfaaSmrg } 2076ab47cfaaSmrg 2077ab47cfaaSmrg psav->ModeTable = SavageGetBIOSModeTable( psav, psav->primStreamBpp ); 2078ab47cfaaSmrg 2079ab47cfaaSmrg if( !psav->ModeTable || !psav->ModeTable->NumModes ) { 2080ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, 2081ab47cfaaSmrg "Failed to fetch any BIOS modes. Disabling BIOS.\n"); 2082ab47cfaaSmrg psav->UseBIOS = FALSE; 2083ab47cfaaSmrg } 2084ab47cfaaSmrg else 2085ab47cfaaSmrg /*if( xf86Verbose )*/ 2086ab47cfaaSmrg { 2087ab47cfaaSmrg SavageModeEntryPtr pmt; 2088ab47cfaaSmrg 2089ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_PROBED, 2090ab47cfaaSmrg "Found %d modes at this depth:\n", 2091ab47cfaaSmrg psav->ModeTable->NumModes); 2092ab47cfaaSmrg 2093ab47cfaaSmrg for( 2094ab47cfaaSmrg i = 0, pmt = psav->ModeTable->Modes; 2095ab47cfaaSmrg i < psav->ModeTable->NumModes; 2096ab47cfaaSmrg i++, pmt++ ) 2097ab47cfaaSmrg { 2098ab47cfaaSmrg int j; 2099ab47cfaaSmrg ErrorF( " [%03x] %d x %d", 2100ab47cfaaSmrg pmt->VesaMode, pmt->Width, pmt->Height ); 2101ab47cfaaSmrg for( j = 0; j < pmt->RefreshCount; j++ ) 2102ab47cfaaSmrg { 2103ab47cfaaSmrg ErrorF( ", %dHz", pmt->RefreshRate[j] ); 2104ab47cfaaSmrg } 2105ab47cfaaSmrg ErrorF( "\n"); 2106ab47cfaaSmrg } 2107ab47cfaaSmrg } 2108ab47cfaaSmrg } 2109ab47cfaaSmrg 2110ab47cfaaSmrg clockRanges = xnfalloc(sizeof(ClockRange)); 2111ab47cfaaSmrg clockRanges->next = NULL; 2112ab47cfaaSmrg clockRanges->minClock = 10000; 2113ab47cfaaSmrg clockRanges->maxClock = psav->maxClock; 2114ab47cfaaSmrg clockRanges->clockIndex = -1; 2115ab47cfaaSmrg clockRanges->interlaceAllowed = TRUE; 2116ab47cfaaSmrg clockRanges->doubleScanAllowed = TRUE; 2117ab47cfaaSmrg clockRanges->ClockDivFactor = 1.0; 2118ab47cfaaSmrg clockRanges->ClockMulFactor = 1.0; 2119ab47cfaaSmrg 2120ab47cfaaSmrg i = xf86ValidateModes(pScrn, pScrn->monitor->Modes, 2121ab47cfaaSmrg pScrn->display->modes, clockRanges, NULL, 2122ab47cfaaSmrg 256, 2048, 16 * pScrn->bitsPerPixel, 2123ab47cfaaSmrg 128, 2048, 2124ab47cfaaSmrg pScrn->virtualX, pScrn->virtualY, 2125ab47cfaaSmrg psav->videoRambytes, LOOKUP_BEST_REFRESH); 2126ab47cfaaSmrg 2127ab47cfaaSmrg if (i == -1) { 2128ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "xf86ValidateModes failure\n"); 2129ab47cfaaSmrg SavageFreeRec(pScrn); 2130ab47cfaaSmrg vbeFree(psav->pVbe); 2131ab47cfaaSmrg psav->pVbe = NULL; 2132ab47cfaaSmrg return FALSE; 2133ab47cfaaSmrg } 2134ab47cfaaSmrg 2135ab47cfaaSmrg xf86PruneDriverModes(pScrn); 2136ab47cfaaSmrg 2137ab47cfaaSmrg if (i == 0 || pScrn->modes == NULL) { 2138ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "No valid modes found\n"); 2139ab47cfaaSmrg SavageFreeRec(pScrn); 2140ab47cfaaSmrg vbeFree(psav->pVbe); 2141ab47cfaaSmrg psav->pVbe = NULL; 2142ab47cfaaSmrg return FALSE; 2143ab47cfaaSmrg } 2144ab47cfaaSmrg 2145ab47cfaaSmrg xf86SetCrtcForModes(pScrn, INTERLACE_HALVE_V); 2146ab47cfaaSmrg pScrn->currentMode = pScrn->modes; 2147ab47cfaaSmrg xf86PrintModes(pScrn); 2148ab47cfaaSmrg xf86SetDpi(pScrn, 0, 0); 2149ab47cfaaSmrg 2150ab47cfaaSmrg if (xf86LoadSubModule(pScrn, "fb") == NULL) { 2151ab47cfaaSmrg SavageFreeRec(pScrn); 2152ab47cfaaSmrg vbeFree(psav->pVbe); 2153ab47cfaaSmrg psav->pVbe = NULL; 2154ab47cfaaSmrg return FALSE; 2155ab47cfaaSmrg } 2156ab47cfaaSmrg 2157ab47cfaaSmrg if( !psav->NoAccel ) { 2158c744f008Smrg const char *modName = NULL; 2159ab47cfaaSmrg 2160ab47cfaaSmrg if (psav->useEXA) { 2161ab47cfaaSmrg modName = "exa"; 2162ab47cfaaSmrg XF86ModReqInfo req; 2163ab47cfaaSmrg int errmaj, errmin; 2164ab47cfaaSmrg memset(&req, 0, sizeof(req)); 2165ab47cfaaSmrg req.majorversion = 2; 2166ab47cfaaSmrg req.minorversion = 0; 2167ab47cfaaSmrg 2168ab47cfaaSmrg if( !LoadSubModule(pScrn->module, modName, 2169ab47cfaaSmrg NULL, NULL, NULL, &req, &errmaj, &errmin) ) { 2170ab47cfaaSmrg LoaderErrorMsg(NULL, modName, errmaj, errmin); 2171ab47cfaaSmrg SavageFreeRec(pScrn); 2172ab47cfaaSmrg vbeFree(psav->pVbe); 2173ab47cfaaSmrg psav->pVbe = NULL; 2174ab47cfaaSmrg return FALSE; 2175ab47cfaaSmrg } 2176ab47cfaaSmrg } else { 2177ab47cfaaSmrg modName = "xaa"; 2178ab47cfaaSmrg if( !xf86LoadSubModule(pScrn, modName) ) { 2179aa9e3350Smrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, 2180aa9e3350Smrg "Falling back to shadowfb\n"); 2181aa9e3350Smrg psav->NoAccel = 1; 2182aa9e3350Smrg psav->shadowFB = 1; 2183ab47cfaaSmrg } 2184ab47cfaaSmrg } 2185ab47cfaaSmrg } 2186ab47cfaaSmrg 2187ab47cfaaSmrg if (psav->hwcursor) { 2188ab47cfaaSmrg if (!xf86LoadSubModule(pScrn, "ramdac")) { 2189ab47cfaaSmrg SavageFreeRec(pScrn); 2190ab47cfaaSmrg vbeFree(psav->pVbe); 2191ab47cfaaSmrg psav->pVbe = NULL; 2192ab47cfaaSmrg return FALSE; 2193ab47cfaaSmrg } 2194ab47cfaaSmrg } 2195ab47cfaaSmrg 2196ab47cfaaSmrg if (psav->shadowFB) { 2197ab47cfaaSmrg if (!xf86LoadSubModule(pScrn, "shadowfb")) { 2198ab47cfaaSmrg SavageFreeRec(pScrn); 2199ab47cfaaSmrg vbeFree(psav->pVbe); 2200ab47cfaaSmrg psav->pVbe = NULL; 2201ab47cfaaSmrg return FALSE; 2202ab47cfaaSmrg } 2203ab47cfaaSmrg } 2204ab47cfaaSmrg vbeFree(psav->pVbe); 2205ab47cfaaSmrg 2206ab47cfaaSmrg psav->pVbe = NULL; 2207ab47cfaaSmrg 2208ab47cfaaSmrg return TRUE; 2209ab47cfaaSmrg} 2210ab47cfaaSmrg 2211ab47cfaaSmrg 2212aa9e3350Smrgstatic Bool SavageEnterVT(VT_FUNC_ARGS_DECL) 2213ab47cfaaSmrg{ 2214aa9e3350Smrg SCRN_INFO_PTR(arg); 2215aa9e3350Smrg#ifdef SAVAGEDRI 2216aa9e3350Smrg SavagePtr psav = SAVPTR(pScrn); 2217ab47cfaaSmrg ScreenPtr pScreen; 2218ab47cfaaSmrg#endif 2219ab47cfaaSmrg 2220ab47cfaaSmrg gpScrn = pScrn; 2221ab47cfaaSmrg SavageEnableMMIO(pScrn); 2222ab47cfaaSmrg 2223aa9e3350Smrg#ifdef SAVAGEDRI 2224ab47cfaaSmrg if (psav->directRenderingEnabled) { 2225aa9e3350Smrg pScreen = xf86ScrnToScreen(pScrn); 2226aa9e3350Smrg SAVAGEDRIResume(pScreen); 2227ab47cfaaSmrg DRIUnlock(pScreen); 2228ab47cfaaSmrg psav->LockHeld = 0; 2229ab47cfaaSmrg } 2230ab47cfaaSmrg#endif 2231ab47cfaaSmrg if (!SAVPTR(pScrn)->IsSecondary) 2232ab47cfaaSmrg SavageSave(pScrn); 2233ab47cfaaSmrg if(SavageModeInit(pScrn, pScrn->currentMode)) { 2234ab47cfaaSmrg /* some BIOSes seem to enable HW cursor on PM resume */ 2235ab47cfaaSmrg if (!SAVPTR(pScrn)->hwc_on) 2236ab47cfaaSmrg SavageHideCursor( pScrn ); 2237ab47cfaaSmrg return TRUE; 2238ab47cfaaSmrg } 2239ab47cfaaSmrg 2240ab47cfaaSmrg return FALSE; 2241ab47cfaaSmrg} 2242ab47cfaaSmrg 2243ab47cfaaSmrg 2244aa9e3350Smrgstatic void SavageLeaveVT(VT_FUNC_ARGS_DECL) 2245ab47cfaaSmrg{ 2246aa9e3350Smrg SCRN_INFO_PTR(arg); 2247ab47cfaaSmrg vgaHWPtr hwp = VGAHWPTR(pScrn); 2248ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 2249ab47cfaaSmrg vgaRegPtr vgaSavePtr = &hwp->SavedReg; 2250ab47cfaaSmrg SavageRegPtr SavageSavePtr = &psav->SavedReg; 2251aa9e3350Smrg#ifdef SAVAGEDRI 2252ab47cfaaSmrg ScreenPtr pScreen; 2253ab47cfaaSmrg#endif 2254ab47cfaaSmrg 225538770048Smrg TRACE(("SavageLeaveVT()\n")); 2256ab47cfaaSmrg gpScrn = pScrn; 2257ab47cfaaSmrg 2258aa9e3350Smrg#ifdef SAVAGEDRI 2259ab47cfaaSmrg if (psav->directRenderingEnabled) { 2260aa9e3350Smrg pScreen = xf86ScrnToScreen(pScrn); 2261ab47cfaaSmrg DRILock(pScreen, 0); 2262ab47cfaaSmrg psav->LockHeld = 1; 2263ab47cfaaSmrg } 2264ab47cfaaSmrg#endif 2265ab47cfaaSmrg if (psav->FBStart2nd || (psav->videoFlags & VF_STREAMS_ON)) 2266ab47cfaaSmrg SavageStreamsOff(pScrn); 2267ab47cfaaSmrg SavageWriteMode(pScrn, vgaSavePtr, SavageSavePtr, FALSE); 2268ab47cfaaSmrg SavageResetStreams(pScrn); 2269ab47cfaaSmrg SavageDisableMMIO(pScrn); 2270ab47cfaaSmrg 2271ab47cfaaSmrg} 2272ab47cfaaSmrg 2273ab47cfaaSmrg 2274ab47cfaaSmrgstatic void SavageSave(ScrnInfoPtr pScrn) 2275ab47cfaaSmrg{ 2276ab47cfaaSmrg unsigned char cr3a, cr53, cr66; 2277ab47cfaaSmrg vgaHWPtr hwp = VGAHWPTR(pScrn); 2278ab47cfaaSmrg vgaRegPtr vgaSavePtr = &hwp->SavedReg; 2279ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 2280ab47cfaaSmrg SavageRegPtr save = &psav->SavedReg; 2281ab47cfaaSmrg unsigned short vgaCRReg = psav->vgaIOBase + 5; 2282ab47cfaaSmrg unsigned short vgaCRIndex = psav->vgaIOBase + 4; 2283ab47cfaaSmrg 2284ab47cfaaSmrg TRACE(("SavageSave()\n")); 2285ab47cfaaSmrg 2286ab47cfaaSmrg VGAOUT16(vgaCRIndex, 0x4838); 2287ab47cfaaSmrg VGAOUT16(vgaCRIndex, 0xa039); 2288ab47cfaaSmrg VGAOUT16(0x3c4, 0x0608); 2289ab47cfaaSmrg 2290ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x66); 2291ab47cfaaSmrg cr66 = VGAIN8(vgaCRReg); 2292ab47cfaaSmrg VGAOUT8(vgaCRReg, cr66 | 0x80); 2293ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x3a); 2294ab47cfaaSmrg cr3a = VGAIN8(vgaCRReg); 2295ab47cfaaSmrg VGAOUT8(vgaCRReg, cr3a | 0x80); 2296ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x53); 2297ab47cfaaSmrg cr53 = VGAIN8(vgaCRReg); 2298ab47cfaaSmrg VGAOUT8(vgaCRReg, cr53 & 0x7f); 2299ab47cfaaSmrg 2300ab47cfaaSmrg if (xf86IsPrimaryPci(psav->PciInfo)) 2301ab47cfaaSmrg vgaHWSave(pScrn, vgaSavePtr, VGA_SR_ALL); 2302ab47cfaaSmrg else 2303ab47cfaaSmrg vgaHWSave(pScrn, vgaSavePtr, VGA_SR_MODE); 2304ab47cfaaSmrg 2305ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x66); 2306ab47cfaaSmrg VGAOUT8(vgaCRReg, cr66); 2307ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x3a); 2308ab47cfaaSmrg VGAOUT8(vgaCRReg, cr3a); 2309ab47cfaaSmrg 2310ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x66); 2311ab47cfaaSmrg VGAOUT8(vgaCRReg, cr66); 2312ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x3a); 2313ab47cfaaSmrg VGAOUT8(vgaCRReg, cr3a); 2314ab47cfaaSmrg 2315ab47cfaaSmrg /* unlock extended seq regs */ 2316ab47cfaaSmrg VGAOUT8(0x3c4, 0x08); 2317ab47cfaaSmrg save->SR08 = VGAIN8(0x3c5); 2318ab47cfaaSmrg VGAOUT8(0x3c5, 0x06); 2319ab47cfaaSmrg 2320ab47cfaaSmrg /* now save all the extended regs we need */ 2321ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x31); 2322ab47cfaaSmrg save->CR31 = VGAIN8(vgaCRReg); 2323ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x32); 2324ab47cfaaSmrg save->CR32 = VGAIN8(vgaCRReg); 2325ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x34); 2326ab47cfaaSmrg save->CR34 = VGAIN8(vgaCRReg); 2327ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x36); 2328ab47cfaaSmrg save->CR36 = VGAIN8(vgaCRReg); 2329ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x3a); 2330ab47cfaaSmrg save->CR3A = VGAIN8(vgaCRReg); 2331ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x40); 2332ab47cfaaSmrg save->CR40 = VGAIN8(vgaCRReg); 2333ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x42); 2334ab47cfaaSmrg save->CR42 = VGAIN8(vgaCRReg); 2335ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x45); 2336ab47cfaaSmrg save->CR45 = VGAIN8(vgaCRReg); 2337ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x50); 2338ab47cfaaSmrg save->CR50 = VGAIN8(vgaCRReg); 2339ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x51); 2340ab47cfaaSmrg save->CR51 = VGAIN8(vgaCRReg); 2341ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x53); 2342ab47cfaaSmrg save->CR53 = VGAIN8(vgaCRReg); 2343ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x58); 2344ab47cfaaSmrg save->CR58 = VGAIN8(vgaCRReg); 2345ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x60); 2346ab47cfaaSmrg save->CR60 = VGAIN8(vgaCRReg); 2347ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x66); 2348ab47cfaaSmrg save->CR66 = VGAIN8(vgaCRReg); 2349ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x67); 2350ab47cfaaSmrg save->CR67 = VGAIN8(vgaCRReg); 2351ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x68); 2352ab47cfaaSmrg save->CR68 = VGAIN8(vgaCRReg); 2353ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x69); 2354ab47cfaaSmrg save->CR69 = VGAIN8(vgaCRReg); 2355ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x6f); 2356ab47cfaaSmrg save->CR6F = VGAIN8(vgaCRReg); 2357ab47cfaaSmrg 2358ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x33); 2359ab47cfaaSmrg save->CR33 = VGAIN8(vgaCRReg); 2360ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x86); 2361ab47cfaaSmrg save->CR86 = VGAIN8(vgaCRReg); 2362ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x88); 2363ab47cfaaSmrg save->CR88 = VGAIN8(vgaCRReg); 2364ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x90); 2365ab47cfaaSmrg save->CR90 = VGAIN8(vgaCRReg); 2366ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x91); 2367ab47cfaaSmrg save->CR91 = VGAIN8(vgaCRReg); 2368ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0xb0); 2369ab47cfaaSmrg save->CRB0 = VGAIN8(vgaCRReg) | 0x80; 2370ab47cfaaSmrg 2371ab47cfaaSmrg /* extended mode timing regs */ 2372ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x3b); 2373ab47cfaaSmrg save->CR3B = VGAIN8(vgaCRReg); 2374ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x3c); 2375ab47cfaaSmrg save->CR3C = VGAIN8(vgaCRReg); 2376ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x43); 2377ab47cfaaSmrg save->CR43 = VGAIN8(vgaCRReg); 2378ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x5d); 2379ab47cfaaSmrg save->CR5D = VGAIN8(vgaCRReg); 2380ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x5e); 2381ab47cfaaSmrg save->CR5E = VGAIN8(vgaCRReg); 2382ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x65); 2383ab47cfaaSmrg save->CR65 = VGAIN8(vgaCRReg); 2384ab47cfaaSmrg 2385ab47cfaaSmrg /* save seq extended regs for DCLK PLL programming */ 2386ab47cfaaSmrg VGAOUT8(0x3c4, 0x0e); 2387ab47cfaaSmrg save->SR0E = VGAIN8(0x3c5); 2388ab47cfaaSmrg VGAOUT8(0x3c4, 0x0f); 2389ab47cfaaSmrg save->SR0F = VGAIN8(0x3c5); 2390ab47cfaaSmrg VGAOUT8(0x3c4, 0x10); 2391ab47cfaaSmrg save->SR10 = VGAIN8(0x3c5); 2392ab47cfaaSmrg VGAOUT8(0x3c4, 0x11); 2393ab47cfaaSmrg save->SR11 = VGAIN8(0x3c5); 2394ab47cfaaSmrg VGAOUT8(0x3c4, 0x12); 2395ab47cfaaSmrg save->SR12 = VGAIN8(0x3c5); 2396ab47cfaaSmrg VGAOUT8(0x3c4, 0x13); 2397ab47cfaaSmrg save->SR13 = VGAIN8(0x3c5); 2398ab47cfaaSmrg VGAOUT8(0x3c4, 0x29); 2399ab47cfaaSmrg save->SR29 = VGAIN8(0x3c5); 2400ab47cfaaSmrg 2401ab47cfaaSmrg VGAOUT8(0x3c4, 0x15); 2402ab47cfaaSmrg save->SR15 = VGAIN8(0x3c5); 2403ab47cfaaSmrg VGAOUT8(0x3c4, 0x30); 2404ab47cfaaSmrg save->SR30 = VGAIN8(0x3c5); 2405ab47cfaaSmrg VGAOUT8(0x3c4, 0x18); 2406ab47cfaaSmrg save->SR18 = VGAIN8(0x3c5); 2407ab47cfaaSmrg VGAOUT8(0x3c4, 0x1b); 2408ab47cfaaSmrg save->SR1B = VGAIN8(0x3c5); 2409ab47cfaaSmrg 2410ab47cfaaSmrg /* Save flat panel expansion registers. */ 2411ab47cfaaSmrg 2412ab47cfaaSmrg if( S3_SAVAGE_MOBILE_SERIES(psav->Chipset) || 2413ab47cfaaSmrg S3_MOBILE_TWISTER_SERIES(psav->Chipset)) { 2414ab47cfaaSmrg int i; 2415ab47cfaaSmrg for( i = 0; i < 8; i++ ) { 2416ab47cfaaSmrg VGAOUT8(0x3c4, 0x54+i); 2417ab47cfaaSmrg save->SR54[i] = VGAIN8(0x3c5); 2418ab47cfaaSmrg } 2419ab47cfaaSmrg } 2420ab47cfaaSmrg 2421ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x66); 2422ab47cfaaSmrg cr66 = VGAIN8(vgaCRReg); 2423ab47cfaaSmrg VGAOUT8(vgaCRReg, cr66 | 0x80); 2424ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x3a); 2425ab47cfaaSmrg cr3a = VGAIN8(vgaCRReg); 2426ab47cfaaSmrg VGAOUT8(vgaCRReg, cr3a | 0x80); 2427ab47cfaaSmrg 2428ab47cfaaSmrg /* now save MIU regs */ 2429ab47cfaaSmrg if( ! S3_SAVAGE_MOBILE_SERIES(psav->Chipset) ) { 2430ab47cfaaSmrg save->MMPR0 = INREG(FIFO_CONTROL_REG); 2431ab47cfaaSmrg save->MMPR1 = INREG(MIU_CONTROL_REG); 2432ab47cfaaSmrg save->MMPR2 = INREG(STREAMS_TIMEOUT_REG); 2433ab47cfaaSmrg save->MMPR3 = INREG(MISC_TIMEOUT_REG); 2434ab47cfaaSmrg } 2435ab47cfaaSmrg 2436ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x3a); 2437ab47cfaaSmrg VGAOUT8(vgaCRReg, cr3a); 2438ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x66); 2439ab47cfaaSmrg VGAOUT8(vgaCRReg, cr66); 2440ab47cfaaSmrg 2441ab47cfaaSmrg if (!psav->ModeStructInit) { 2442ab47cfaaSmrg vgaHWCopyReg(&hwp->ModeReg, vgaSavePtr); 2443ab47cfaaSmrg memcpy(&psav->ModeReg, save, sizeof(SavageRegRec)); 2444ab47cfaaSmrg psav->ModeStructInit = TRUE; 2445ab47cfaaSmrg } 2446ab47cfaaSmrg 2447ab47cfaaSmrg#if 0 2448ab47cfaaSmrg if (xf86GetVerbosity() > 1) 2449ab47cfaaSmrg SavagePrintRegs(pScrn); 2450ab47cfaaSmrg#endif 2451ab47cfaaSmrg 2452ab47cfaaSmrg return; 2453ab47cfaaSmrg} 2454ab47cfaaSmrg 2455ab47cfaaSmrg 2456ab47cfaaSmrgstatic void SavageWriteMode(ScrnInfoPtr pScrn, vgaRegPtr vgaSavePtr, 2457ab47cfaaSmrg SavageRegPtr restore, Bool Entering) 2458ab47cfaaSmrg{ 2459ab47cfaaSmrg unsigned char tmp, cr3a, cr66; 2460ab47cfaaSmrg vgaHWPtr hwp = VGAHWPTR(pScrn); 2461ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 2462ab47cfaaSmrg int vgaCRIndex, vgaCRReg, vgaIOBase; 2463ab47cfaaSmrg 2464ab47cfaaSmrg 2465ab47cfaaSmrg vgaIOBase = hwp->IOBase; 2466ab47cfaaSmrg vgaCRIndex = vgaIOBase + 4; 2467ab47cfaaSmrg vgaCRReg = vgaIOBase + 5; 2468ab47cfaaSmrg 2469ab47cfaaSmrg TRACE(("SavageWriteMode(%x)\n", restore->mode)); 2470ab47cfaaSmrg 2471aa9e3350Smrg#ifdef SAVAGEDRI 2472ab47cfaaSmrg if (psav->directRenderingEnabled) { 2473aa9e3350Smrg DRILock(xf86ScrnToScreen(pScrn), 0); 2474ab47cfaaSmrg psav->LockHeld = 1; 2475ab47cfaaSmrg } 2476ab47cfaaSmrg#endif 2477ab47cfaaSmrg 2478ab47cfaaSmrg if (psav->IsSecondary) { 2479ab47cfaaSmrg /* Set up the mode. Don't clear video RAM. */ 2480ab47cfaaSmrg SavageSetVESAMode( psav, restore->mode | 0x8000, restore->refresh ); 2481ab47cfaaSmrg SavageSetGBD(pScrn); 2482ab47cfaaSmrg return; 2483ab47cfaaSmrg } 2484ab47cfaaSmrg 2485ab47cfaaSmrg if( Entering && 2486ab47cfaaSmrg (!S3_SAVAGE_MOBILE_SERIES(psav->Chipset) || (psav->ForceInit)) 2487ab47cfaaSmrg ) 2488ab47cfaaSmrg SavageInitialize2DEngine(pScrn); 2489ab47cfaaSmrg 2490ab47cfaaSmrg /* 2491ab47cfaaSmrg * If we figured out a VESA mode number for this timing, just use 2492ab47cfaaSmrg * the S3 BIOS to do the switching, with a few additional tweaks. 2493ab47cfaaSmrg */ 2494ab47cfaaSmrg 2495ab47cfaaSmrg if( psav->UseBIOS && restore->mode > 0x13 ) 2496ab47cfaaSmrg { 2497ab47cfaaSmrg int width; 2498ab47cfaaSmrg unsigned short cr6d; 2499ab47cfaaSmrg unsigned short cr79 = 0; 2500ab47cfaaSmrg 2501ab47cfaaSmrg /* Set up the mode. Don't clear video RAM. */ 2502ab47cfaaSmrg SavageSetVESAMode( psav, restore->mode | 0x8000, restore->refresh ); 2503ab47cfaaSmrg 2504ab47cfaaSmrg /* Restore the DAC. */ 2505ab47cfaaSmrg vgaHWRestore(pScrn, vgaSavePtr, VGA_SR_CMAP); 2506ab47cfaaSmrg 2507ab47cfaaSmrg /* Unlock the extended registers. */ 2508ab47cfaaSmrg 2509ab47cfaaSmrg#if 0 2510ab47cfaaSmrg /* Which way is better? */ 2511ab47cfaaSmrg hwp->writeCrtc( hwp, 0x38, 0x48 ); 2512ab47cfaaSmrg hwp->writeCrtc( hwp, 0x39, 0xa0 ); 2513ab47cfaaSmrg hwp->writeSeq( hwp, 0x08, 0x06 ); 2514ab47cfaaSmrg#endif 2515ab47cfaaSmrg 2516ab47cfaaSmrg VGAOUT16(vgaCRIndex, 0x4838); 2517ab47cfaaSmrg VGAOUT16(vgaCRIndex, 0xA039); 2518ab47cfaaSmrg VGAOUT16(0x3c4, 0x0608); 2519ab47cfaaSmrg 2520ab47cfaaSmrg /* Enable linear addressing. */ 2521ab47cfaaSmrg 2522ab47cfaaSmrg VGAOUT16(vgaCRIndex, 0x1358); 2523ab47cfaaSmrg 2524ab47cfaaSmrg /* Disable old MMIO. */ 2525ab47cfaaSmrg 2526ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x53); 2527ab47cfaaSmrg VGAOUT8(vgaCRReg, VGAIN8(vgaCRReg) & ~0x10); 2528ab47cfaaSmrg 2529ab47cfaaSmrg /* Disable HW cursor */ 2530ab47cfaaSmrg 2531ab47cfaaSmrg VGAOUT16(vgaCRIndex, 0x0045); 2532ab47cfaaSmrg 2533ab47cfaaSmrg /* Set the color mode. */ 2534ab47cfaaSmrg 2535ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x67); 2536ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR67); 2537ab47cfaaSmrg 2538ab47cfaaSmrg /* Enable gamma correction, set CLUT to 8 bit */ 2539ab47cfaaSmrg 2540ab47cfaaSmrg VGAOUT8(0x3c4, 0x1b); 2541ab47cfaaSmrg if( (pScrn->bitsPerPixel == 32) && !psav->DGAactive 2542ab47cfaaSmrg && ! psav->FBStart2nd ) 2543ab47cfaaSmrg VGAOUT8(0x3c5, 0x18 ); 2544ab47cfaaSmrg else 2545ab47cfaaSmrg VGAOUT8(0x3c5, 0x10 ); 2546ab47cfaaSmrg 2547ab47cfaaSmrg /* We may need TV/panel fixups here. See s3bios.c line 2904. */ 2548ab47cfaaSmrg 2549ab47cfaaSmrg /* Set FIFO fetch delay. */ 2550ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x85); 2551ab47cfaaSmrg VGAOUT8(vgaCRReg, (VGAIN8(vgaCRReg) & 0xf8) | 0x03); 2552ab47cfaaSmrg 2553ab47cfaaSmrg /* Patch CR79. These values are magical. */ 2554ab47cfaaSmrg 2555ab47cfaaSmrg if( !S3_SAVAGE_MOBILE_SERIES(psav->Chipset) ) 2556ab47cfaaSmrg { 2557ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x6d); 2558ab47cfaaSmrg cr6d = VGAIN8(vgaCRReg); 2559ab47cfaaSmrg 2560ab47cfaaSmrg cr79 = 0x04; 2561ab47cfaaSmrg 2562ab47cfaaSmrg if( pScrn->displayWidth >= 1024 ) 2563ab47cfaaSmrg { 2564ab47cfaaSmrg if(psav->primStreamBpp == 32 ) 2565ab47cfaaSmrg { 2566ab47cfaaSmrg if( restore->refresh >= 130 ) 2567ab47cfaaSmrg cr79 = 0x03; 2568ab47cfaaSmrg else if( pScrn->displayWidth >= 1280 ) 2569ab47cfaaSmrg cr79 = 0x02; 2570ab47cfaaSmrg else if( 2571ab47cfaaSmrg (pScrn->displayWidth == 1024) && 2572ab47cfaaSmrg (restore->refresh >= 75) 2573ab47cfaaSmrg ) 2574ab47cfaaSmrg { 2575aa9e3350Smrg if( cr6d & LCD_ACTIVE ) 2576ab47cfaaSmrg cr79 = 0x05; 2577ab47cfaaSmrg else 2578ab47cfaaSmrg cr79 = 0x08; 2579ab47cfaaSmrg } 2580ab47cfaaSmrg } 2581ab47cfaaSmrg else if( psav->primStreamBpp == 16) 2582ab47cfaaSmrg { 2583ab47cfaaSmrg 2584ab47cfaaSmrg/* The windows driver uses 0x13 for 16-bit 130Hz, but I see terrible 2585ab47cfaaSmrg * screen artifacts with that value. Let's keep it low for now. 2586ab47cfaaSmrg * if( restore->refresh >= 130 ) 2587ab47cfaaSmrg * cr79 = 0x13; 2588ab47cfaaSmrg * else 2589ab47cfaaSmrg */ 2590ab47cfaaSmrg if( pScrn->displayWidth == 1024 ) 2591ab47cfaaSmrg { 2592aa9e3350Smrg if( cr6d & LCD_ACTIVE ) 2593ab47cfaaSmrg cr79 = 0x08; 2594ab47cfaaSmrg else 2595ab47cfaaSmrg cr79 = 0x0e; 2596ab47cfaaSmrg } 2597ab47cfaaSmrg } 2598ab47cfaaSmrg } 2599ab47cfaaSmrg } 2600ab47cfaaSmrg 2601ab47cfaaSmrg if( (psav->Chipset != S3_SAVAGE2000) && 2602ab47cfaaSmrg !S3_SAVAGE_MOBILE_SERIES(psav->Chipset) ) 2603ab47cfaaSmrg VGAOUT16(vgaCRIndex, (cr79 << 8) | 0x79); 2604ab47cfaaSmrg 2605ab47cfaaSmrg /* Make sure 16-bit memory access is enabled. */ 2606ab47cfaaSmrg 2607ab47cfaaSmrg VGAOUT16(vgaCRIndex, 0x0c31); 2608ab47cfaaSmrg 2609ab47cfaaSmrg /* Enable the graphics engine. */ 2610ab47cfaaSmrg 2611ab47cfaaSmrg VGAOUT16(vgaCRIndex, 0x0140); 2612ab47cfaaSmrg 2613ab47cfaaSmrg /* Handle the pitch. */ 2614ab47cfaaSmrg 2615ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x50); 2616ab47cfaaSmrg VGAOUT8(vgaCRReg, VGAIN8(vgaCRReg) | 0xC1); 2617ab47cfaaSmrg 2618ab47cfaaSmrg width = (pScrn->displayWidth * (psav->primStreamBpp / 8)) >> 3; 2619ab47cfaaSmrg VGAOUT16(vgaCRIndex, ((width & 0xff) << 8) | 0x13 ); 2620ab47cfaaSmrg VGAOUT16(vgaCRIndex, ((width & 0x300) << 4) | 0x51 ); 2621ab47cfaaSmrg 2622ab47cfaaSmrg /* Some non-S3 BIOSes enable block write even on non-SGRAM devices. */ 2623ab47cfaaSmrg 2624ab47cfaaSmrg switch( psav->Chipset ) 2625ab47cfaaSmrg { 2626ab47cfaaSmrg case S3_SAVAGE2000: 2627ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x73); 2628ab47cfaaSmrg VGAOUT8(vgaCRReg, VGAIN8(vgaCRReg) & 0xdf ); 2629ab47cfaaSmrg break; 2630ab47cfaaSmrg 2631ab47cfaaSmrg case S3_SAVAGE3D: 2632ab47cfaaSmrg case S3_SAVAGE4: 2633ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x68); 2634ab47cfaaSmrg if( !(VGAIN8(vgaCRReg) & 0x80) ) 2635ab47cfaaSmrg { 2636ab47cfaaSmrg /* Not SGRAM; disable block write. */ 2637ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x88); 2638ab47cfaaSmrg VGAOUT8(vgaCRReg, VGAIN8(vgaCRReg) | 0x10); 2639ab47cfaaSmrg } 2640ab47cfaaSmrg break; 2641ab47cfaaSmrg } 2642ab47cfaaSmrg 2643ab47cfaaSmrg /* set the correct clock for some BIOSes */ 2644ab47cfaaSmrg VGAOUT8(VGA_MISC_OUT_W, 2645ab47cfaaSmrg VGAIN8(VGA_MISC_OUT_R) | 0x0C); 2646ab47cfaaSmrg /* Some BIOSes turn on clock doubling on non-doubled modes */ 2647ab47cfaaSmrg if (pScrn->bitsPerPixel < 24) { 2648ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x67); 2649ab47cfaaSmrg if (!(VGAIN8(vgaCRReg) & 0x10)) { 2650ab47cfaaSmrg VGAOUT8(0x3c4, 0x15); 2651ab47cfaaSmrg VGAOUT8(0x3c5, VGAIN8(0x3C5) & ~0x10); 2652ab47cfaaSmrg VGAOUT8(0x3c4, 0x18); 2653ab47cfaaSmrg VGAOUT8(0x3c5, VGAIN8(0x3c5) & ~0x80); 2654ab47cfaaSmrg } 2655ab47cfaaSmrg } 2656ab47cfaaSmrg 2657ab47cfaaSmrg SavageInitialize2DEngine(pScrn); 2658ab47cfaaSmrg 2659ab47cfaaSmrg VGAOUT16(vgaCRIndex, 0x0140); 2660ab47cfaaSmrg 2661ab47cfaaSmrg SavageSetGBD(pScrn); 2662ab47cfaaSmrg 2663ab47cfaaSmrg 2664aa9e3350Smrg#ifdef SAVAGEDRI 2665ab47cfaaSmrg if (psav->directRenderingEnabled) 2666aa9e3350Smrg DRIUnlock(xf86ScrnToScreen(pScrn)); 2667ab47cfaaSmrg psav->LockHeld = 0; 2668ab47cfaaSmrg#endif 2669ab47cfaaSmrg 2670ab47cfaaSmrg return; 2671ab47cfaaSmrg } 2672ab47cfaaSmrg 2673ab47cfaaSmrg VGAOUT8(0x3c2, 0x23); 2674ab47cfaaSmrg VGAOUT16(vgaCRIndex, 0x4838); 2675ab47cfaaSmrg VGAOUT16(vgaCRIndex, 0xa039); 2676ab47cfaaSmrg VGAOUT16(0x3c4, 0x0608); 2677ab47cfaaSmrg 2678ab47cfaaSmrg vgaHWProtect(pScrn, TRUE); 2679ab47cfaaSmrg 2680ab47cfaaSmrg /* will we be reenabling STREAMS for the new mode? */ 2681ab47cfaaSmrg psav->STREAMSRunning = 0; 2682ab47cfaaSmrg 2683ab47cfaaSmrg /* reset GE to make sure nothing is going on */ 2684ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x66); 2685ab47cfaaSmrg if(VGAIN8(vgaCRReg) & 0x01) 2686ab47cfaaSmrg SavageGEReset(pScrn,0,__LINE__,__FILE__); 2687ab47cfaaSmrg 2688ab47cfaaSmrg /* 2689ab47cfaaSmrg * Some Savage/MX and /IX systems go nuts when trying to exit the 2690ab47cfaaSmrg * server after WindowMaker has displayed a gradient background. I 2691ab47cfaaSmrg * haven't been able to find what causes it, but a non-destructive 2692ab47cfaaSmrg * switch to mode 3 here seems to eliminate the issue. 2693ab47cfaaSmrg */ 2694ab47cfaaSmrg 2695ab47cfaaSmrg if( ((restore->CR31 & 0x0a) == 0) && psav->pVbe ) { 2696ab47cfaaSmrg SavageSetTextMode( psav ); 2697ab47cfaaSmrg } 2698ab47cfaaSmrg 2699ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x67); 2700ab47cfaaSmrg (void) VGAIN8(vgaCRReg); 2701ab47cfaaSmrg /*VGAOUT8(vgaCRReg, restore->CR67 & ~0x0c);*/ /* no STREAMS yet */ 2702ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR67 & ~0x0e); /* no STREAMS yet old and new */ 2703ab47cfaaSmrg 2704ab47cfaaSmrg /* restore extended regs */ 2705ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x66); 2706ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR66); 2707ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x3a); 2708ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR3A); 2709ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x31); 2710ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR31); 2711ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x32); 2712ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR32); 2713ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x58); 2714ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR58); 2715ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x53); 2716ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR53 & 0x7f); 2717ab47cfaaSmrg 2718ab47cfaaSmrg VGAOUT16(0x3c4, 0x0608); 2719ab47cfaaSmrg 2720ab47cfaaSmrg /* Restore DCLK registers. */ 2721ab47cfaaSmrg 2722ab47cfaaSmrg VGAOUT8(0x3c4, 0x0e); 2723ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR0E); 2724ab47cfaaSmrg VGAOUT8(0x3c4, 0x0f); 2725ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR0F); 2726ab47cfaaSmrg VGAOUT8(0x3c4, 0x29); 2727ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR29); 2728ab47cfaaSmrg VGAOUT8(0x3c4, 0x15); 2729ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR15); 2730ab47cfaaSmrg 2731ab47cfaaSmrg /* Restore flat panel expansion registers. */ 2732ab47cfaaSmrg if( S3_SAVAGE_MOBILE_SERIES(psav->Chipset) || 2733ab47cfaaSmrg S3_MOBILE_TWISTER_SERIES(psav->Chipset)) { 2734ab47cfaaSmrg int i; 2735ab47cfaaSmrg for( i = 0; i < 8; i++ ) { 2736ab47cfaaSmrg VGAOUT8(0x3c4, 0x54+i); 2737ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR54[i]); 2738ab47cfaaSmrg } 2739ab47cfaaSmrg } 2740ab47cfaaSmrg 2741ab47cfaaSmrg /* restore the standard vga regs */ 2742ab47cfaaSmrg if (xf86IsPrimaryPci(psav->PciInfo)) 2743ab47cfaaSmrg vgaHWRestore(pScrn, vgaSavePtr, VGA_SR_ALL); 2744ab47cfaaSmrg else 2745ab47cfaaSmrg vgaHWRestore(pScrn, vgaSavePtr, VGA_SR_MODE); 2746ab47cfaaSmrg 2747ab47cfaaSmrg /* extended mode timing registers */ 2748ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x53); 2749ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR53); 2750ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x5d); 2751ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR5D); 2752ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x5e); 2753ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR5E); 2754ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x3b); 2755ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR3B); 2756ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x3c); 2757ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR3C); 2758ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x43); 2759ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR43); 2760ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x65); 2761ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR65); 2762ab47cfaaSmrg 2763ab47cfaaSmrg /* restore the desired video mode with cr67 */ 2764ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x67); 2765ab47cfaaSmrg /*VGAOUT8(vgaCRReg, restore->CR67 & ~0x0c);*/ /* no STREAMS yet */ 2766ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR67 & ~0x0e); /* no streams for new and old streams engines */ 2767ab47cfaaSmrg 2768ab47cfaaSmrg /* other mode timing and extended regs */ 2769ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x34); 2770ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR34); 2771ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x40); 2772ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR40); 2773ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x42); 2774ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR42); 2775ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x45); 2776ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR45); 2777ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x50); 2778ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR50); 2779ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x51); 2780ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR51); 2781ab47cfaaSmrg 2782ab47cfaaSmrg /* memory timings */ 2783ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x36); 2784ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR36); 2785ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x60); 2786ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR60); 2787ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x68); 2788ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR68); 2789ab47cfaaSmrg VerticalRetraceWait(); 2790ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x69); 2791ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR69); 2792ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x6f); 2793ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR6F); 2794ab47cfaaSmrg 2795ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x33); 2796ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR33); 2797ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x86); 2798ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR86); 2799ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x88); 2800ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR88); 2801ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x90); 2802ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR90); 2803ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x91); 2804ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR91); 2805ab47cfaaSmrg if( psav->Chipset == S3_SAVAGE4 ) 2806ab47cfaaSmrg { 2807ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0xb0); 2808ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CRB0); 2809ab47cfaaSmrg } 2810ab47cfaaSmrg 2811ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x32); 2812ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR32); 2813ab47cfaaSmrg 2814ab47cfaaSmrg /* unlock extended seq regs */ 2815ab47cfaaSmrg VGAOUT8(0x3c4, 0x08); 2816ab47cfaaSmrg VGAOUT8(0x3c5, 0x06); 2817ab47cfaaSmrg 2818ab47cfaaSmrg /* Restore extended sequencer regs for MCLK. SR10 == 255 indicates that 2819ab47cfaaSmrg * we should leave the default SR10 and SR11 values there. 2820ab47cfaaSmrg */ 2821ab47cfaaSmrg if (restore->SR10 != 255) { 2822ab47cfaaSmrg VGAOUT8(0x3c4, 0x10); 2823ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR10); 2824ab47cfaaSmrg VGAOUT8(0x3c4, 0x11); 2825ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR11); 2826ab47cfaaSmrg } 2827ab47cfaaSmrg 2828ab47cfaaSmrg /* restore extended seq regs for dclk */ 2829ab47cfaaSmrg VGAOUT8(0x3c4, 0x0e); 2830ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR0E); 2831ab47cfaaSmrg VGAOUT8(0x3c4, 0x0f); 2832ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR0F); 2833ab47cfaaSmrg VGAOUT8(0x3c4, 0x12); 2834ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR12); 2835ab47cfaaSmrg VGAOUT8(0x3c4, 0x13); 2836ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR13); 2837ab47cfaaSmrg VGAOUT8(0x3c4, 0x29); 2838ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR29); 2839ab47cfaaSmrg 2840ab47cfaaSmrg VGAOUT8(0x3c4, 0x18); 2841ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR18); 2842ab47cfaaSmrg VGAOUT8(0x3c4, 0x1b); 2843ab47cfaaSmrg if( psav->DGAactive ) 2844ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR1B & ~0x08 ); 2845ab47cfaaSmrg else 2846ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR1B); 2847ab47cfaaSmrg 2848ab47cfaaSmrg /* load new m, n pll values for dclk & mclk */ 2849ab47cfaaSmrg VGAOUT8(0x3c4, 0x15); 2850ab47cfaaSmrg tmp = VGAIN8(0x3c5) & ~0x21; 2851ab47cfaaSmrg 2852ab47cfaaSmrg VGAOUT8(0x3c5, tmp | 0x03); 2853ab47cfaaSmrg VGAOUT8(0x3c5, tmp | 0x23); 2854ab47cfaaSmrg VGAOUT8(0x3c5, tmp | 0x03); 2855ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR15); 2856ab47cfaaSmrg usleep( 100 ); 2857ab47cfaaSmrg 2858ab47cfaaSmrg VGAOUT8(0x3c4, 0x30); 2859ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR30); 2860ab47cfaaSmrg VGAOUT8(0x3c4, 0x08); 2861ab47cfaaSmrg VGAOUT8(0x3c5, restore->SR08); 2862ab47cfaaSmrg 2863ab47cfaaSmrg /* now write out cr67 in full, possibly starting STREAMS */ 2864ab47cfaaSmrg VerticalRetraceWait(); 2865ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x67); 2866ab47cfaaSmrg#if 0 2867ab47cfaaSmrg VGAOUT8(vgaCRReg, 0x50); 2868ab47cfaaSmrg usleep(10000); 2869ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x67); 2870ab47cfaaSmrg#endif 2871ab47cfaaSmrg VGAOUT8(vgaCRReg, restore->CR67); 2872ab47cfaaSmrg 2873ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x66); 2874ab47cfaaSmrg cr66 = VGAIN8(vgaCRReg); 2875ab47cfaaSmrg VGAOUT8(vgaCRReg, cr66 | 0x80); 2876ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x3a); 2877ab47cfaaSmrg cr3a = VGAIN8(vgaCRReg); 2878ab47cfaaSmrg VGAOUT8(vgaCRReg, cr3a | 0x80); 2879ab47cfaaSmrg 2880ab47cfaaSmrg if (Entering) 2881ab47cfaaSmrg SavageGEReset(pScrn,0,__LINE__,__FILE__); 2882ab47cfaaSmrg 2883ab47cfaaSmrg if( !S3_SAVAGE_MOBILE_SERIES(psav->Chipset) ) 2884ab47cfaaSmrg { 2885ab47cfaaSmrg VerticalRetraceWait(); 2886ab47cfaaSmrg OUTREG(FIFO_CONTROL_REG, restore->MMPR0); 2887ab47cfaaSmrg OUTREG(MIU_CONTROL_REG, restore->MMPR1); 2888ab47cfaaSmrg OUTREG(STREAMS_TIMEOUT_REG, restore->MMPR2); 2889ab47cfaaSmrg OUTREG(MISC_TIMEOUT_REG, restore->MMPR3); 2890ab47cfaaSmrg } 2891ab47cfaaSmrg 2892ab47cfaaSmrg /* If we're going into graphics mode and acceleration was enabled, */ 2893ab47cfaaSmrg /* go set up the BCI buffer and the global bitmap descriptor. */ 2894ab47cfaaSmrg 2895ab47cfaaSmrg#if 0 2896ab47cfaaSmrg if( Entering && (!psav->NoAccel) ) 2897ab47cfaaSmrg { 2898ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x50); 2899ab47cfaaSmrg VGAOUT8(vgaCRReg, VGAIN8(vgaCRReg) | 0xC1); 2900ab47cfaaSmrg SavageInitialize2DEngine(pScrn); 2901ab47cfaaSmrg } 2902ab47cfaaSmrg#endif 2903ab47cfaaSmrg 2904ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x66); 2905ab47cfaaSmrg VGAOUT8(vgaCRReg, cr66); 2906ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x3a); 2907ab47cfaaSmrg VGAOUT8(vgaCRReg, cr3a); 2908ab47cfaaSmrg 2909ab47cfaaSmrg if( Entering ) { 2910ab47cfaaSmrg SavageInitialize2DEngine(pScrn); 2911ab47cfaaSmrg 2912ab47cfaaSmrg VGAOUT16(vgaCRIndex, 0x0140); 2913ab47cfaaSmrg 2914ab47cfaaSmrg SavageSetGBD(pScrn); 2915ab47cfaaSmrg } 2916ab47cfaaSmrg 2917ab47cfaaSmrg vgaHWProtect(pScrn, FALSE); 2918ab47cfaaSmrg 2919ab47cfaaSmrg 2920aa9e3350Smrg#ifdef SAVAGEDRI 2921ab47cfaaSmrg if (psav->directRenderingEnabled) 2922aa9e3350Smrg DRIUnlock(xf86ScrnToScreen(pScrn)); 2923ab47cfaaSmrg psav->LockHeld = 0; 2924ab47cfaaSmrg#endif 2925ab47cfaaSmrg 2926ab47cfaaSmrg return; 2927ab47cfaaSmrg} 2928ab47cfaaSmrg 2929ab47cfaaSmrg 2930ab47cfaaSmrgstatic Bool SavageMapMem(ScrnInfoPtr pScrn) 2931ab47cfaaSmrg{ 2932ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 29338697ee19Smrg int err; 2934ab47cfaaSmrg 2935ab47cfaaSmrg TRACE(("SavageMapMem()\n")); 2936ab47cfaaSmrg 2937ab47cfaaSmrg if( S3_SAVAGE3D_SERIES(psav->Chipset) ) { 29388697ee19Smrg#ifdef XSERVER_LIBPCIACCESS 29398697ee19Smrg psav->MmioRegion.base = SAVAGE_NEWMMIO_REGBASE_S3 29408697ee19Smrg + psav->PciInfo->regions[0].base_addr; 29418697ee19Smrg psav->FbRegion.base = psav->PciInfo->regions[0].base_addr; 29428697ee19Smrg#else 29438697ee19Smrg psav->MmioRegion.base = SAVAGE_NEWMMIO_REGBASE_S3 29448697ee19Smrg + psav->PciInfo->memBase[0]; 29458697ee19Smrg psav->FbRegion.base = psav->PciInfo->memBase[0]; 29468697ee19Smrg#endif 2947ab47cfaaSmrg } else { 29488697ee19Smrg#ifdef XSERVER_LIBPCIACCESS 29498697ee19Smrg psav->MmioRegion.base = SAVAGE_NEWMMIO_REGBASE_S4 29508697ee19Smrg + psav->PciInfo->regions[0].base_addr; 29518697ee19Smrg psav->FbRegion.base = psav->PciInfo->regions[1].base_addr; 29528697ee19Smrg#else 29538697ee19Smrg psav->MmioRegion.base = SAVAGE_NEWMMIO_REGBASE_S4 29548697ee19Smrg + psav->PciInfo->memBase[0]; 29558697ee19Smrg psav->FbRegion.base = psav->PciInfo->memBase[1]; 29568697ee19Smrg#endif 2957ab47cfaaSmrg } 2958ab47cfaaSmrg 29598697ee19Smrg psav->MmioRegion.size = SAVAGE_NEWMMIO_REGSIZE; 29608697ee19Smrg psav->FbRegion.size = psav->videoRambytes; 29618697ee19Smrg 2962ab47cfaaSmrg /* On Paramount and Savage 2000, aperture 0 is PCI base 2. On other 2963ab47cfaaSmrg * chipsets it's in the same BAR as the framebuffer. 2964ab47cfaaSmrg */ 2965ab47cfaaSmrg 29668697ee19Smrg psav->ApertureRegion.size = (psav->IsPrimary || psav->IsSecondary) 29678697ee19Smrg ? (0x01000000 * 2) : (0x01000000 * 5); 29688697ee19Smrg 29698697ee19Smrg if ((psav->Chipset == S3_SUPERSAVAGE) 29708697ee19Smrg || (psav->Chipset == S3_SAVAGE2000)) { 29718697ee19Smrg#ifdef XSERVER_LIBPCIACCESS 29728697ee19Smrg psav->ApertureRegion.base = psav->PciInfo->regions[2].base_addr; 29738697ee19Smrg if (psav->ApertureRegion.size > psav->PciInfo->regions[2].size) 29748697ee19Smrg psav->ApertureRegion.size = psav->PciInfo->regions[2].size; 29758697ee19Smrg#else 29768697ee19Smrg psav->ApertureRegion.base = psav->PciInfo->memBase[2]; 29778697ee19Smrg#endif 2978ab47cfaaSmrg } else { 29798697ee19Smrg psav->ApertureRegion.base = psav->FbRegion.base + 0x02000000; 2980ab47cfaaSmrg } 2981ab47cfaaSmrg 2982ab47cfaaSmrg 2983ab47cfaaSmrg 29848697ee19Smrg if (psav->FbRegion.size != 0) { 29858697ee19Smrg#ifdef XSERVER_LIBPCIACCESS 29868697ee19Smrg err = pci_device_map_range(psav->PciInfo, psav->FbRegion.base, 29878697ee19Smrg psav->FbRegion.size, 29888697ee19Smrg (PCI_DEV_MAP_FLAG_WRITABLE 29898697ee19Smrg | PCI_DEV_MAP_FLAG_WRITE_COMBINE), 29908697ee19Smrg & psav->FbRegion.memory); 29918697ee19Smrg#else 29928697ee19Smrg psav->FbRegion.memory = 29938697ee19Smrg xf86MapPciMem(pScrn->scrnIndex, VIDMEM_FRAMEBUFFER, 29948697ee19Smrg psav->PciTag, psav->FbRegion.base, 29958697ee19Smrg psav->FbRegion.size); 29968697ee19Smrg err = (psav->FbRegion.memory == NULL) ? errno : 0; 29978697ee19Smrg#endif 29988697ee19Smrg if (err) { 29998697ee19Smrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, 30008697ee19Smrg "Internal error: could not map framebuffer range (%d, %s).\n", 30018697ee19Smrg err, strerror(err)); 30028697ee19Smrg return FALSE; 30038697ee19Smrg } 3004ab47cfaaSmrg 30058697ee19Smrg psav->FBBase = psav->FbRegion.memory; 30068697ee19Smrg psav->FBStart = (psav->IsSecondary) 30078697ee19Smrg ? psav->FBBase + 0x1000000 : psav->FBBase; 3008ab47cfaaSmrg } 3009ab47cfaaSmrg 30108697ee19Smrg if (psav->ApertureRegion.memory == NULL) { 30118697ee19Smrg#ifdef XSERVER_LIBPCIACCESS 30128697ee19Smrg err = pci_device_map_range(psav->PciInfo, psav->ApertureRegion.base, 30138697ee19Smrg psav->ApertureRegion.size, 30148697ee19Smrg (PCI_DEV_MAP_FLAG_WRITABLE 30158697ee19Smrg | PCI_DEV_MAP_FLAG_WRITE_COMBINE), 30168697ee19Smrg & psav->ApertureRegion.memory); 30178697ee19Smrg#else 30188697ee19Smrg psav->ApertureRegion.memory = 30198697ee19Smrg xf86MapPciMem(pScrn->scrnIndex, VIDMEM_FRAMEBUFFER, 30208697ee19Smrg psav->PciTag, psav->ApertureRegion.base, 30218697ee19Smrg psav->ApertureRegion.size); 30228697ee19Smrg err = (psav->ApertureRegion.memory == NULL) ? errno : 0; 30238697ee19Smrg#endif 30248697ee19Smrg if (err) { 30258697ee19Smrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, 30268697ee19Smrg "Internal error: could not map aperture range (%d, %s).\n", 30278697ee19Smrg err, strerror(err)); 30288697ee19Smrg return FALSE; 30298697ee19Smrg } 3030ab47cfaaSmrg 30318697ee19Smrg psav->ApertureMap = (psav->IsSecondary) 30328697ee19Smrg ? psav->ApertureRegion.memory + 0x1000000 30338697ee19Smrg : psav->ApertureRegion.memory; 30348697ee19Smrg } 3035ab47cfaaSmrg 30368697ee19Smrg if (psav->MmioRegion.memory == NULL) { 30378697ee19Smrg#ifdef XSERVER_LIBPCIACCESS 30388697ee19Smrg err = pci_device_map_range(psav->PciInfo, psav->MmioRegion.base, 30398697ee19Smrg psav->MmioRegion.size, 30408697ee19Smrg (PCI_DEV_MAP_FLAG_WRITABLE), 30418697ee19Smrg & psav->MmioRegion.memory); 30428697ee19Smrg#else 30438697ee19Smrg psav->MmioRegion.memory = 30448697ee19Smrg xf86MapPciMem(pScrn->scrnIndex, VIDMEM_MMIO, 30458697ee19Smrg psav->PciTag, psav->MmioRegion.base, 30468697ee19Smrg psav->MmioRegion.size); 30478697ee19Smrg err = (psav->MmioRegion.memory == NULL) ? errno : 0; 30488697ee19Smrg#endif 30498697ee19Smrg if (err) { 30508697ee19Smrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, 30518697ee19Smrg "Internal error: could not map MMIO range (%d, %s).\n", 30528697ee19Smrg err, strerror(err)); 30538697ee19Smrg return FALSE; 30548697ee19Smrg } 3055ab47cfaaSmrg 30568697ee19Smrg psav->MapBase = psav->MmioRegion.memory; 30578697ee19Smrg psav->BciMem = psav->MapBase + 0x10000; 3058ab47cfaaSmrg 30598697ee19Smrg SavageEnableMMIO(pScrn); 3060ab47cfaaSmrg } 3061ab47cfaaSmrg 30628697ee19Smrg pScrn->memPhysBase = psav->FbRegion.base; 3063ab47cfaaSmrg return TRUE; 3064ab47cfaaSmrg} 3065ab47cfaaSmrg 3066ab47cfaaSmrg 3067ab47cfaaSmrgstatic void SavageUnmapMem(ScrnInfoPtr pScrn, int All) 3068ab47cfaaSmrg{ 3069ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 3070ab47cfaaSmrg 3071aa9e3350Smrg TRACE(("SavageUnmapMem(%p,%p)\n", psav->MapBase, psav->FBBase)); 3072ab47cfaaSmrg 3073ab47cfaaSmrg if (psav->PrimaryVidMapped) { 30748697ee19Smrg vgaHWUnmapMem(pScrn); 30758697ee19Smrg psav->PrimaryVidMapped = FALSE; 3076ab47cfaaSmrg } 3077ab47cfaaSmrg 3078ab47cfaaSmrg SavageDisableMMIO(pScrn); 3079ab47cfaaSmrg 30808697ee19Smrg if (All && (psav->MmioRegion.memory != NULL)) { 30818697ee19Smrg#ifdef XSERVER_LIBPCIACCESS 30828697ee19Smrg pci_device_unmap_range(psav->PciInfo, 30838697ee19Smrg psav->MmioRegion.memory, 30848697ee19Smrg psav->MmioRegion.size); 30858697ee19Smrg#else 30868697ee19Smrg xf86UnMapVidMem(pScrn->scrnIndex, (pointer)psav->MapBase, 30878697ee19Smrg SAVAGE_NEWMMIO_REGSIZE); 30888697ee19Smrg#endif 30898697ee19Smrg 30908697ee19Smrg psav->MmioRegion.memory = NULL; 30918697ee19Smrg psav->MapBase = 0; 30928697ee19Smrg psav->BciMem = 0; 30938697ee19Smrg } 30948697ee19Smrg 30958697ee19Smrg if (psav->FbRegion.memory != NULL) { 30968697ee19Smrg#ifdef XSERVER_LIBPCIACCESS 30978697ee19Smrg pci_device_unmap_range(psav->PciInfo, 30988697ee19Smrg psav->FbRegion.memory, 30998697ee19Smrg psav->FbRegion.size); 31008697ee19Smrg#else 31018697ee19Smrg xf86UnMapVidMem(pScrn->scrnIndex, (pointer)psav->FbRegion.base, 31028697ee19Smrg psav->FbRegion.size); 31038697ee19Smrg#endif 3104ab47cfaaSmrg } 3105ab47cfaaSmrg 31068697ee19Smrg if (psav->ApertureRegion.memory != NULL) { 31078697ee19Smrg#ifdef XSERVER_LIBPCIACCESS 31088697ee19Smrg pci_device_unmap_range(psav->PciInfo, 31098697ee19Smrg psav->ApertureRegion.memory, 31108697ee19Smrg psav->ApertureRegion.size); 31118697ee19Smrg#else 31128697ee19Smrg xf86UnMapVidMem(pScrn->scrnIndex, (pointer)psav->ApertureRegion.base, 31138697ee19Smrg psav->ApertureRegion.size); 31148697ee19Smrg#endif 3115ab47cfaaSmrg } 31168697ee19Smrg 31178697ee19Smrg psav->FbRegion.memory = NULL; 31188697ee19Smrg psav->ApertureRegion.memory = NULL; 3119ab47cfaaSmrg psav->FBBase = 0; 3120ab47cfaaSmrg psav->FBStart = 0; 3121ab47cfaaSmrg psav->ApertureMap = 0; 3122ab47cfaaSmrg 3123ab47cfaaSmrg return; 3124ab47cfaaSmrg} 3125ab47cfaaSmrg 3126aa9e3350Smrg#ifdef SAVAGEDRI 3127ab47cfaaSmrgstatic Bool SavageCheckAvailableRamFor3D(ScrnInfoPtr pScrn) 3128ab47cfaaSmrg{ 3129ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 3130ab47cfaaSmrg int cpp = pScrn->bitsPerPixel / 8; 3131ab47cfaaSmrg int tiledBufferSize, RamNeededFor3D; 3132ab47cfaaSmrg 3133ab47cfaaSmrg if (cpp == 2) { 3134ab47cfaaSmrg tiledBufferSize = ((pScrn->virtualX+63)/64)*((pScrn->virtualY+15)/16) * 2048; 3135ab47cfaaSmrg } else { 3136ab47cfaaSmrg tiledBufferSize = ((pScrn->virtualX+31)/32)*((pScrn->virtualY+15)/16) * 2048; 3137ab47cfaaSmrg } 3138ab47cfaaSmrg 3139ab47cfaaSmrg RamNeededFor3D = 4096 + /* hw cursor*/ 3140ab47cfaaSmrg psav->cobSize + /*COB*/ 3141ab47cfaaSmrg tiledBufferSize + /* front buffer */ 3142ab47cfaaSmrg tiledBufferSize + /* back buffer */ 3143ab47cfaaSmrg tiledBufferSize; /* depth buffer */ 3144ab47cfaaSmrg 3145ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex,X_INFO, 3146ab47cfaaSmrg "%d kB of Videoram needed for 3D; %d kB of Videoram available\n", 3147ab47cfaaSmrg RamNeededFor3D/1024, psav->videoRambytes/1024); 3148ab47cfaaSmrg 3149ab47cfaaSmrg if (RamNeededFor3D <= psav->videoRambytes) { 3150ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex,X_INFO,"Sufficient Videoram available for 3D\n"); 3151ab47cfaaSmrg return TRUE; 3152ab47cfaaSmrg } else { 3153ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex,X_ERROR,"Insufficient Videoram available for 3D -- " 3154ab47cfaaSmrg "Try a lower color depth or smaller desktop. " 3155ab47cfaaSmrg "For integrated savages try increasing the videoram in the BIOS.\n"); 3156ab47cfaaSmrg return FALSE; 3157ab47cfaaSmrg } 3158ab47cfaaSmrg} 3159ab47cfaaSmrg#endif 3160ab47cfaaSmrg 3161ab47cfaaSmrgstatic void SavageInitStatus(ScrnInfoPtr pScrn) 3162ab47cfaaSmrg{ 3163ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 3164ab47cfaaSmrg 3165ab47cfaaSmrg switch( psav->Chipset ) { 3166ab47cfaaSmrg case S3_SAVAGE3D: 3167ab47cfaaSmrg case S3_SAVAGE_MX: 3168ab47cfaaSmrg psav->WaitQueue = WaitQueue3D; 3169ab47cfaaSmrg psav->WaitIdle = WaitIdle3D; 3170ab47cfaaSmrg psav->WaitIdleEmpty = WaitIdleEmpty3D; 3171ab47cfaaSmrg psav->bciUsedMask = 0x1ffff; 3172ab47cfaaSmrg psav->eventStatusReg= 1; 3173ab47cfaaSmrg break; 3174ab47cfaaSmrg 3175ab47cfaaSmrg case S3_SAVAGE4: 3176ab47cfaaSmrg case S3_PROSAVAGE: 3177ab47cfaaSmrg case S3_SUPERSAVAGE: 3178ab47cfaaSmrg case S3_PROSAVAGEDDR: 3179ab47cfaaSmrg case S3_TWISTER: 3180ab47cfaaSmrg psav->WaitQueue = WaitQueue4; 3181ab47cfaaSmrg psav->WaitIdle = WaitIdle4; 3182ab47cfaaSmrg psav->WaitIdleEmpty = WaitIdleEmpty4; 3183ab47cfaaSmrg psav->bciUsedMask = 0x1fffff; 3184ab47cfaaSmrg psav->eventStatusReg= 1; 3185ab47cfaaSmrg break; 3186ab47cfaaSmrg 3187ab47cfaaSmrg case S3_SAVAGE2000: 3188ab47cfaaSmrg psav->WaitQueue = WaitQueue2K; 3189ab47cfaaSmrg psav->WaitIdle = WaitIdle2K; 3190ab47cfaaSmrg psav->WaitIdleEmpty = WaitIdleEmpty2K; 3191ab47cfaaSmrg psav->bciUsedMask = 0xfffff; 3192ab47cfaaSmrg psav->eventStatusReg= 2; 3193ab47cfaaSmrg break; 3194ab47cfaaSmrg } 3195ab47cfaaSmrg} 3196ab47cfaaSmrg 3197ab47cfaaSmrgstatic void SavageInitShadowStatus(ScrnInfoPtr pScrn) 3198ab47cfaaSmrg{ 3199ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 3200ab47cfaaSmrg 3201ab47cfaaSmrg psav->ShadowStatus = psav->ConfigShadowStatus; 3202ab47cfaaSmrg 3203ab47cfaaSmrg SavageInitStatus(pScrn); 3204ab47cfaaSmrg 3205ab47cfaaSmrg if( psav->ShadowStatus ) { 3206ab47cfaaSmrg psav->ShadowPhysical = 32078697ee19Smrg psav->FbRegion.base + psav->CursorKByte*1024 + 4096 - 32; 3208ab47cfaaSmrg 3209ab47cfaaSmrg psav->ShadowVirtual = (CARD32 *) 3210ab47cfaaSmrg (psav->FBBase + psav->CursorKByte*1024 + 4096 - 32); 3211ab47cfaaSmrg 3212ab47cfaaSmrg xf86DrvMsg( pScrn->scrnIndex, X_PROBED, 3213ab47cfaaSmrg "Shadow area physical %08lx, linear %p\n", 3214ab47cfaaSmrg psav->ShadowPhysical, (void *)psav->ShadowVirtual ); 3215ab47cfaaSmrg 3216ab47cfaaSmrg psav->WaitQueue = ShadowWaitQueue; 3217ab47cfaaSmrg psav->WaitIdle = ShadowWait; 3218ab47cfaaSmrg psav->WaitIdleEmpty = ShadowWait; 3219ab47cfaaSmrg } 3220ab47cfaaSmrg 3221ab47cfaaSmrg if( psav->Chipset == S3_SAVAGE2000 ) 3222ab47cfaaSmrg psav->dwBCIWait2DIdle = 0xc0040000; 3223ab47cfaaSmrg else 3224ab47cfaaSmrg psav->dwBCIWait2DIdle = 0xc0020000; 3225ab47cfaaSmrg} 3226ab47cfaaSmrg 3227aa9e3350Smrgstatic Bool SavageScreenInit(SCREEN_INIT_ARGS_DECL) 3228ab47cfaaSmrg{ 3229aa9e3350Smrg ScrnInfoPtr pScrn = xf86ScreenToScrn(pScreen); 3230ab47cfaaSmrg SavagePtr psav; 3231ab47cfaaSmrg EntityInfoPtr pEnt; 3232ab47cfaaSmrg int ret; 3233ab47cfaaSmrg int colormapFlags; 3234ab47cfaaSmrg 3235ab47cfaaSmrg TRACE(("SavageScreenInit()\n")); 3236ab47cfaaSmrg 3237ab47cfaaSmrg psav = SAVPTR(pScrn); 3238ab47cfaaSmrg 3239ab47cfaaSmrg pEnt = xf86GetEntityInfo(pScrn->entityList[0]); 3240ab47cfaaSmrg if (!psav->pVbe) 3241ab47cfaaSmrg psav->pVbe = VBEInit(NULL, pEnt->index); 3242ab47cfaaSmrg 3243ab47cfaaSmrg SavageEnableMMIO(pScrn); 3244ab47cfaaSmrg 3245ab47cfaaSmrg if (!SavageMapMem(pScrn)) 3246ab47cfaaSmrg return FALSE; 3247ab47cfaaSmrg 3248ab47cfaaSmrg psav->FBStart2nd = 0; 3249ab47cfaaSmrg 3250ab47cfaaSmrg if (psav->overlayDepth) { 3251ab47cfaaSmrg if ((pScrn->virtualX * pScrn->virtualY * 3252ab47cfaaSmrg (DEPTH_BPP(DEPTH_2ND(pScrn))) >> 3) 3253ab47cfaaSmrg > (psav->CursorKByte * 1024)) 3254ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex,X_WARNING, 3255ab47cfaaSmrg "Not enough memory for overlay mode: disabling\n"); 3256ab47cfaaSmrg else psav->FBStart2nd = psav->FBStart 3257ab47cfaaSmrg + ((pScrn->virtualX * pScrn->virtualY + 0xff) & ~0xff); 3258ab47cfaaSmrg 3259ab47cfaaSmrg } 3260ab47cfaaSmrg 3261ab47cfaaSmrg SavageInitShadowStatus(pScrn); 3262ab47cfaaSmrg psav->ShadowCounter = 0; 3263ab47cfaaSmrg 3264ab47cfaaSmrg SavageSave(pScrn); 3265ab47cfaaSmrg 3266ab47cfaaSmrg vgaHWBlankScreen(pScrn, TRUE); 3267ab47cfaaSmrg 3268aa9e3350Smrg#ifdef SAVAGEDRI 3269ab47cfaaSmrg if (!xf86ReturnOptValBool(psav->Options, OPTION_DRI, TRUE)) { 3270ab47cfaaSmrg psav->directRenderingEnabled = FALSE; 3271ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, 3272ab47cfaaSmrg "Direct rendering forced off\n"); 3273ab47cfaaSmrg } else if (psav->IsSecondary) { 3274ab47cfaaSmrg psav->directRenderingEnabled = FALSE; 3275ab47cfaaSmrg } else if (xf86IsEntityShared(psav->pEnt->index)) { 3276ab47cfaaSmrg /* Xinerama has sync problem with DRI, disable it for now */ 3277ab47cfaaSmrg psav->directRenderingEnabled = FALSE; 3278aa9e3350Smrg xf86DrvMsg(pScrn->scrnIndex, X_WARNING, 3279ab47cfaaSmrg "Direct Rendering Disabled -- " 3280ab47cfaaSmrg "Dual-head configuration is not working with " 3281ab47cfaaSmrg "DRI at present.\n"); 3282ab47cfaaSmrg } else if (/*!psav->bTiled*/psav->bDisableTile) { 3283aa9e3350Smrg xf86DrvMsg(pScrn->scrnIndex, X_WARNING, 3284ab47cfaaSmrg "Direct Rendering requires a tiled framebuffer -- " 3285ab47cfaaSmrg "Set Option \"DisableTile\" \"false\"\n"); 3286ab47cfaaSmrg } else if (psav->cobSize == 0) { 3287aa9e3350Smrg xf86DrvMsg(pScrn->scrnIndex, X_WARNING, 3288ab47cfaaSmrg "Direct Rendering requires the COB -- " 3289ab47cfaaSmrg "Set Option \"DisableCOB\" \"false\"\n"); 3290ab47cfaaSmrg } else if (((psav->Chipset == S3_TWISTER) 3291ab47cfaaSmrg || (psav->Chipset == S3_PROSAVAGE) 3292ab47cfaaSmrg || (psav->Chipset == S3_SAVAGE4) 3293ab47cfaaSmrg || (psav->Chipset == S3_SAVAGE_MX) 3294ab47cfaaSmrg || (psav->Chipset == S3_SAVAGE3D) 3295ab47cfaaSmrg || (psav->Chipset == S3_SUPERSAVAGE) 3296ab47cfaaSmrg || (psav->Chipset == S3_PROSAVAGEDDR)) 3297ab47cfaaSmrg && (!psav->NoAccel) 3298ab47cfaaSmrg && (SavageCheckAvailableRamFor3D(pScrn))) { 3299ab47cfaaSmrg /* Setup DRI after visuals have been established */ 3300ab47cfaaSmrg psav->directRenderingEnabled = SAVAGEDRIScreenInit(pScreen); 3301ab47cfaaSmrg /* If DRI init failed, reset shadow status. */ 3302ab47cfaaSmrg if (!psav->directRenderingEnabled && 3303ab47cfaaSmrg psav->ShadowStatus != psav->ConfigShadowStatus) { 3304ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, "Resetting ShadowStatus.\n"); 3305ab47cfaaSmrg SavageInitShadowStatus(pScrn); 3306ab47cfaaSmrg } 3307ab47cfaaSmrg /* If shadow status was enabled for DRI, hook up the shadow 3308ab47cfaaSmrg * waiting functions now. */ 3309ab47cfaaSmrg else if (psav->ShadowStatus && !psav->ConfigShadowStatus) { 3310ab47cfaaSmrg psav->WaitQueue = ShadowWaitQueue; 3311ab47cfaaSmrg psav->WaitIdle = ShadowWait; 3312ab47cfaaSmrg psav->WaitIdleEmpty = ShadowWait; 3313ab47cfaaSmrg } 3314ab47cfaaSmrg } else 3315ab47cfaaSmrg psav->directRenderingEnabled = FALSE; 3316ab47cfaaSmrg 3317ab47cfaaSmrg if(psav->directRenderingEnabled) { 3318ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex,X_CONFIG,"DRI is enabled\n"); 3319ab47cfaaSmrg } 3320ab47cfaaSmrg else { 3321ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex,X_ERROR,"DRI isn't enabled\n"); 3322ab47cfaaSmrg } 3323ab47cfaaSmrg#endif 3324ab47cfaaSmrg 3325ab47cfaaSmrg if (!SavageModeInit(pScrn, pScrn->currentMode)) 3326ab47cfaaSmrg return FALSE; 3327ab47cfaaSmrg 3328ab47cfaaSmrg miClearVisualTypes(); 3329ab47cfaaSmrg 3330ab47cfaaSmrg { 3331ab47cfaaSmrg int visual; 3332ab47cfaaSmrg 3333ab47cfaaSmrg visual = ((psav->FBStart2nd && pScrn->bitsPerPixel > 8) 3334ab47cfaaSmrg || pScrn->bitsPerPixel == 16) ? TrueColorMask 3335ab47cfaaSmrg : miGetDefaultVisualMask(DEPTH_BPP(pScrn->depth)); 3336ab47cfaaSmrg if (!miSetVisualTypes(pScrn->depth, visual, 3337ab47cfaaSmrg pScrn->rgbBits, pScrn->defaultVisual)) 3338ab47cfaaSmrg return FALSE; 3339ab47cfaaSmrg 3340ab47cfaaSmrg if (psav->FBStart2nd) {/* we have overlay */ 3341ab47cfaaSmrg visual = psav->overlayDepth > 8 ? TrueColorMask : 3342ab47cfaaSmrg miGetDefaultVisualMask(DEPTH_BPP(psav->overlayDepth)); 3343ab47cfaaSmrg if (!miSetVisualTypes(psav->overlayDepth, visual, 3344ab47cfaaSmrg psav->overlayDepth > 8 ? 8 : 6, 3345ab47cfaaSmrg pScrn->defaultVisual)) 3346ab47cfaaSmrg return FALSE; 3347ab47cfaaSmrg } 3348ab47cfaaSmrg } 3349ab47cfaaSmrg if (!miSetPixmapDepths ()) 3350ab47cfaaSmrg return FALSE; 3351ab47cfaaSmrg 3352aa9e3350Smrg ret = SavageInternalScreenInit(pScreen); 3353ab47cfaaSmrg if (!ret) 3354ab47cfaaSmrg return FALSE; 3355ab47cfaaSmrg 3356ab47cfaaSmrg xf86SetBlackWhitePixels(pScreen); 3357ab47cfaaSmrg 3358ab47cfaaSmrg { 3359ab47cfaaSmrg VisualPtr visual; 3360ab47cfaaSmrg visual = pScreen->visuals + pScreen->numVisuals; 3361ab47cfaaSmrg while (--visual >= pScreen->visuals) { 3362ab47cfaaSmrg if ((visual->class | DynamicClass) == DirectColor 3363ab47cfaaSmrg && visual->nplanes > MAX_PSEUDO_DEPTH) { 3364ab47cfaaSmrg if (visual->nplanes == pScrn->depth) { 3365ab47cfaaSmrg visual->offsetRed = pScrn->offset.red; 3366ab47cfaaSmrg visual->offsetGreen = pScrn->offset.green; 3367ab47cfaaSmrg visual->offsetBlue = pScrn->offset.blue; 3368ab47cfaaSmrg visual->redMask = pScrn->mask.red; 3369ab47cfaaSmrg visual->greenMask = pScrn->mask.green; 3370ab47cfaaSmrg visual->blueMask = pScrn->mask.blue; 3371ab47cfaaSmrg } else if (visual->offsetRed > 8 3372ab47cfaaSmrg || visual->offsetGreen > 8 3373ab47cfaaSmrg || visual->offsetBlue > 8) { 3374ab47cfaaSmrg /* 3375ab47cfaaSmrg * mi has set these wrong. fix it here -- we cannot use pScrn 3376ab47cfaaSmrg * as this is set up for the default depth 8. 3377ab47cfaaSmrg */ 3378ab47cfaaSmrg int tmp; 3379ab47cfaaSmrg int c_s = 0; 3380ab47cfaaSmrg 3381ab47cfaaSmrg tmp = visual->offsetBlue; 3382ab47cfaaSmrg visual->offsetBlue = visual->offsetRed; 3383ab47cfaaSmrg visual->offsetRed = tmp; 3384ab47cfaaSmrg tmp = visual->blueMask; 3385ab47cfaaSmrg visual->blueMask = visual->redMask; 3386ab47cfaaSmrg visual->redMask = tmp; 3387ab47cfaaSmrg switch (DEPTH_2ND(pScrn)) { 3388ab47cfaaSmrg case 16: 3389ab47cfaaSmrg visual->offsetRed = 11; 3390ab47cfaaSmrg visual->offsetGreen = 5; 3391ab47cfaaSmrg visual->offsetBlue = 0; 3392ab47cfaaSmrg visual->redMask = 0xF800; 3393ab47cfaaSmrg visual->greenMask = 0x7E0; 3394ab47cfaaSmrg visual->blueMask = 0x1F; 3395ab47cfaaSmrg break; 3396ab47cfaaSmrg case 24: 3397ab47cfaaSmrg visual->offsetRed = 16; 3398ab47cfaaSmrg visual->offsetGreen = 8; 3399ab47cfaaSmrg visual->offsetBlue = 0; 3400ab47cfaaSmrg visual->redMask = 0xFF0000; 3401ab47cfaaSmrg visual->greenMask = 0xFF00; 3402ab47cfaaSmrg visual->blueMask = 0xFF; 3403ab47cfaaSmrg c_s = 2; 3404ab47cfaaSmrg break; 3405ab47cfaaSmrg } 3406ab47cfaaSmrg psav->overlay.redMask = visual->redMask; 3407ab47cfaaSmrg psav->overlay.greenMask = visual->greenMask; 3408ab47cfaaSmrg psav->overlay.blueMask = visual->blueMask; 3409ab47cfaaSmrg psav->overlay.redShift = visual->offsetRed + c_s; 3410ab47cfaaSmrg psav->overlay.greenShift = visual->offsetGreen + c_s; 3411ab47cfaaSmrg psav->overlay.blueShift = visual->offsetBlue + c_s; 3412ab47cfaaSmrg } 3413ab47cfaaSmrg } 3414ab47cfaaSmrg } 3415ab47cfaaSmrg } 3416ab47cfaaSmrg 3417ab47cfaaSmrg /* must be after RGB ordering fixed */ 3418ab47cfaaSmrg fbPictureInit (pScreen, 0, 0); 3419ab47cfaaSmrg 3420ab47cfaaSmrg if( !psav->NoAccel ) { 3421ab47cfaaSmrg SavageInitAccel(pScreen); 3422ab47cfaaSmrg } 3423ab47cfaaSmrg 3424ab47cfaaSmrg xf86SetBackingStore(pScreen); 3425ab47cfaaSmrg 3426ab47cfaaSmrg if( !psav->shadowFB && !psav->useEXA ) 3427ab47cfaaSmrg SavageDGAInit(pScreen); 3428ab47cfaaSmrg 3429ab47cfaaSmrg miDCInitialize(pScreen, xf86GetPointerScreenFuncs()); 3430ab47cfaaSmrg 3431ab47cfaaSmrg if (psav->hwcursor) 3432ab47cfaaSmrg if (!SavageHWCursorInit(pScreen)) 3433ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, 3434ab47cfaaSmrg "Hardware cursor initialization failed\n"); 3435ab47cfaaSmrg 3436ab47cfaaSmrg if (psav->shadowFB) { 3437ab47cfaaSmrg RefreshAreaFuncPtr refreshArea = SavageRefreshArea; 3438ab47cfaaSmrg 3439ab47cfaaSmrg if(psav->rotate) { 3440ab47cfaaSmrg if (!psav->PointerMoved) { 3441ab47cfaaSmrg psav->PointerMoved = pScrn->PointerMoved; 3442ab47cfaaSmrg pScrn->PointerMoved = SavagePointerMoved; 3443ab47cfaaSmrg } 3444ab47cfaaSmrg 3445ab47cfaaSmrg switch(pScrn->bitsPerPixel) { 3446ab47cfaaSmrg case 8: refreshArea = SavageRefreshArea8; break; 3447ab47cfaaSmrg case 16: refreshArea = SavageRefreshArea16; break; 3448ab47cfaaSmrg case 24: refreshArea = SavageRefreshArea24; break; 3449ab47cfaaSmrg case 32: refreshArea = SavageRefreshArea32; break; 3450ab47cfaaSmrg } 3451ab47cfaaSmrg } 3452ab47cfaaSmrg 3453ab47cfaaSmrg ShadowFBInit(pScreen, refreshArea); 3454ab47cfaaSmrg } 3455ab47cfaaSmrg 3456ab47cfaaSmrg if (!miCreateDefColormap(pScreen)) 3457ab47cfaaSmrg return FALSE; 3458ab47cfaaSmrg 3459ab47cfaaSmrg colormapFlags = CMAP_RELOAD_ON_MODE_SWITCH 3460ab47cfaaSmrg | ((psav->FBStart2nd) ? 0 : CMAP_PALETTED_TRUECOLOR); 3461ab47cfaaSmrg 3462ab47cfaaSmrg if (psav->Chipset == S3_SAVAGE4) { 3463ab47cfaaSmrg if (!xf86HandleColormaps(pScreen, 256, pScrn->rgbBits, SavageLoadPaletteSavage4, 3464ab47cfaaSmrg NULL, colormapFlags )) 3465ab47cfaaSmrg return FALSE; 3466ab47cfaaSmrg } else { 3467ab47cfaaSmrg if (!xf86HandleColormaps(pScreen, 256, pScrn->rgbBits, SavageLoadPalette, NULL, 3468ab47cfaaSmrg colormapFlags )) 3469ab47cfaaSmrg return FALSE; 3470ab47cfaaSmrg } 3471ab47cfaaSmrg 3472ab47cfaaSmrg vgaHWBlankScreen(pScrn, FALSE); 3473ab47cfaaSmrg 3474ab47cfaaSmrg psav->CloseScreen = pScreen->CloseScreen; 3475ab47cfaaSmrg pScreen->SaveScreen = SavageSaveScreen; 3476ab47cfaaSmrg pScreen->CloseScreen = SavageCloseScreen; 3477ab47cfaaSmrg 3478ab47cfaaSmrg if (xf86DPMSInit(pScreen, SavageDPMS, 0) == FALSE) 3479ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "DPMS initialization failed\n"); 3480ab47cfaaSmrg 3481aa9e3350Smrg#ifdef SAVAGEDRI 3482ab47cfaaSmrg if (psav->directRenderingEnabled) { 3483ab47cfaaSmrg /* complete the DRI setup.*/ 3484ab47cfaaSmrg psav->directRenderingEnabled = SAVAGEDRIFinishScreenInit(pScreen); 3485ab47cfaaSmrg /* If DRI initialization failed, reset shadow status and 3486ab47cfaaSmrg * reinitialize 2D engine. */ 3487ab47cfaaSmrg if (!psav->directRenderingEnabled && 3488ab47cfaaSmrg psav->ShadowStatus != psav->ConfigShadowStatus) { 3489ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, "Resetting ShadowStatus.\n"); 3490ab47cfaaSmrg SavageInitShadowStatus(pScrn); 3491ab47cfaaSmrg SavageInitialize2DEngine(pScrn); 3492ab47cfaaSmrg } 3493ab47cfaaSmrg } 3494ab47cfaaSmrg if (psav->directRenderingEnabled) { 3495ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, "Direct rendering enabled\n"); 3496ab47cfaaSmrg } else { 3497ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_WARNING, "Direct rendering disabled\n"); 3498ab47cfaaSmrg } 3499ab47cfaaSmrg#endif 3500ab47cfaaSmrg 35018697ee19Smrg SavagePanningCheck(pScrn, pScrn->currentMode); 3502ab47cfaaSmrg#ifdef XvExtension 3503ab47cfaaSmrg if( !psav->FBStart2nd && !psav->NoAccel /*&& !SavagePanningCheck(pScrn)*/ ) { 3504ab47cfaaSmrg if (psav->IsSecondary) 3505ab47cfaaSmrg /* Xv should work on crtc2, but I haven't gotten there yet. -- AGD */ 3506ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, "Xv currently disabled for crtc2.\n"); 3507ab47cfaaSmrg else 3508ab47cfaaSmrg SavageInitVideo( pScreen ); 3509ab47cfaaSmrg } 3510ab47cfaaSmrg#endif 3511ab47cfaaSmrg 3512aa9e3350Smrg#ifdef SAVAGEDRI 3513ab47cfaaSmrg if ((psav->directRenderingEnabled) && (!psav->bDisableXvMC)) { 3514ab47cfaaSmrg if (SAVAGEInitMC(pScreen)) 3515ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex,X_CONFIG,"XvMC is enabled\n"); 3516ab47cfaaSmrg else 3517ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex,X_CONFIG,"XvMC is not enabled\n"); 3518ab47cfaaSmrg } 35191473d951Smrg 35201473d951Smrg if (!psav->directRenderingEnabled && psav->AGPforXv) { 35211473d951Smrg xf86DrvMsg(pScrn->scrnIndex,X_ERROR,"AGPforXV requires DRI to be enabled.\n"); 35221473d951Smrg psav->AGPforXv = FALSE; 35231473d951Smrg } 3524ab47cfaaSmrg#endif 3525ab47cfaaSmrg 3526ab47cfaaSmrg if (serverGeneration == 1) 3527ab47cfaaSmrg xf86ShowUnusedOptions(pScrn->scrnIndex, pScrn->options); 3528ab47cfaaSmrg 3529ab47cfaaSmrg return TRUE; 3530ab47cfaaSmrg} 3531ab47cfaaSmrg 3532ab47cfaaSmrg 3533aa9e3350Smrgstatic int SavageInternalScreenInit(ScreenPtr pScreen) 3534ab47cfaaSmrg{ 3535ab47cfaaSmrg int ret = TRUE; 3536ab47cfaaSmrg ScrnInfoPtr pScrn; 3537ab47cfaaSmrg SavagePtr psav; 3538ab47cfaaSmrg int width, height, displayWidth; 3539ab47cfaaSmrg unsigned char *FBStart; 3540ab47cfaaSmrg 3541ab47cfaaSmrg TRACE(("SavageInternalScreenInit()\n")); 3542ab47cfaaSmrg 3543aa9e3350Smrg pScrn = xf86ScreenToScrn(pScreen); 3544ab47cfaaSmrg psav = SAVPTR(pScrn); 3545ab47cfaaSmrg 3546ab47cfaaSmrg displayWidth = pScrn->displayWidth; 3547ab47cfaaSmrg 3548ab47cfaaSmrg if (psav->rotate) { 3549ab47cfaaSmrg height = pScrn->virtualX; 3550ab47cfaaSmrg width = pScrn->virtualY; 3551ab47cfaaSmrg } else { 3552ab47cfaaSmrg width = pScrn->virtualX; 3553ab47cfaaSmrg height = pScrn->virtualY; 3554ab47cfaaSmrg } 3555ab47cfaaSmrg 3556ab47cfaaSmrg 3557ab47cfaaSmrg if(psav->shadowFB) { 3558ab47cfaaSmrg psav->ShadowPitch = BitmapBytePad(pScrn->bitsPerPixel * width); 3559aa9e3350Smrg psav->ShadowPtr = malloc(psav->ShadowPitch * height); 3560ab47cfaaSmrg displayWidth = psav->ShadowPitch / (pScrn->bitsPerPixel >> 3); 3561ab47cfaaSmrg FBStart = psav->ShadowPtr; 3562ab47cfaaSmrg } else { 3563ab47cfaaSmrg psav->ShadowPtr = NULL; 3564ab47cfaaSmrg FBStart = psav->FBStart; 3565ab47cfaaSmrg } 3566ab47cfaaSmrg 3567ab47cfaaSmrg if (!psav->FBStart2nd) { 3568ab47cfaaSmrg 3569ab47cfaaSmrg ret = fbScreenInit(pScreen, FBStart, width, height, 3570ab47cfaaSmrg pScrn->xDpi, pScrn->yDpi, 3571ab47cfaaSmrg psav->ulAperturePitch / (pScrn->bitsPerPixel >> 3), /*displayWidth,*/ 3572ab47cfaaSmrg pScrn->bitsPerPixel); 3573ab47cfaaSmrg 3574ab47cfaaSmrg } else { 3575ab47cfaaSmrg FbOverlayScrPrivPtr pScrPriv; 3576ab47cfaaSmrg int Depth2nd = DEPTH_2ND(pScrn); 3577ab47cfaaSmrg if (!fbSetupScreen (pScreen, FBStart, width, height, 3578ab47cfaaSmrg pScrn->xDpi, pScrn->yDpi, displayWidth, 8)) 3579ab47cfaaSmrg return FALSE; 3580ab47cfaaSmrg if (pScrn->depth == 8) { 3581ab47cfaaSmrg ret = fbOverlayFinishScreenInit (pScreen, FBStart, 3582ab47cfaaSmrg psav->FBStart2nd, width, 3583ab47cfaaSmrg height,pScrn->xDpi, pScrn->yDpi, 3584ab47cfaaSmrg displayWidth,displayWidth, 3585ab47cfaaSmrg 8, DEPTH_BPP(Depth2nd), 3586ab47cfaaSmrg 8, Depth2nd); 3587ab47cfaaSmrg pScrPriv = fbOverlayGetScrPriv(pScreen); 3588ab47cfaaSmrg pScrPriv->layer[0].key = pScrn->colorKey; 3589ab47cfaaSmrg } else { 3590ab47cfaaSmrg ret = fbOverlayFinishScreenInit (pScreen, psav->FBStart2nd, 3591ab47cfaaSmrg FBStart, 3592ab47cfaaSmrg width, height,pScrn->xDpi, 3593ab47cfaaSmrg pScrn->yDpi, 3594ab47cfaaSmrg displayWidth,displayWidth, 3595ab47cfaaSmrg DEPTH_BPP(Depth2nd), 8, 3596ab47cfaaSmrg Depth2nd, 8); 3597ab47cfaaSmrg pScrPriv = fbOverlayGetScrPriv(pScreen); 3598ab47cfaaSmrg pScrPriv->layer[1].key = pScrn->colorKey; 3599ab47cfaaSmrg } 3600ab47cfaaSmrg } 3601ab47cfaaSmrg return ret; 3602ab47cfaaSmrg} 3603ab47cfaaSmrg 3604ab47cfaaSmrg 3605ab47cfaaSmrgstatic int SavageGetRefresh(DisplayModePtr mode) 3606ab47cfaaSmrg{ 3607ab47cfaaSmrg int refresh = (mode->Clock * 1000) / (mode->HTotal * mode->VTotal); 3608ab47cfaaSmrg if (mode->Flags & V_INTERLACE) 3609ab47cfaaSmrg refresh *= 2.0; 3610ab47cfaaSmrg if (mode->Flags & V_DBLSCAN) 3611ab47cfaaSmrg refresh /= 2.0; 3612ab47cfaaSmrg if (mode->VScan > 1) 3613ab47cfaaSmrg refresh /= mode->VScan; 3614ab47cfaaSmrg return refresh; 3615ab47cfaaSmrg} 3616ab47cfaaSmrg 3617ab47cfaaSmrg 3618aa9e3350Smrgstatic ModeStatus SavageValidMode(SCRN_ARG_TYPE arg, DisplayModePtr pMode, 3619ab47cfaaSmrg Bool verbose, int flags) 3620ab47cfaaSmrg{ 3621aa9e3350Smrg SCRN_INFO_PTR(arg); 3622ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 3623ab47cfaaSmrg int refresh; 3624ab47cfaaSmrg 3625ab47cfaaSmrg TRACE(("SavageValidMode\n")); 3626ab47cfaaSmrg 3627ab47cfaaSmrg /* We prohibit modes bigger than the LCD panel. */ 3628ab47cfaaSmrg /* TODO We should do this only if the panel is active. */ 3629ab47cfaaSmrg 3630ab47cfaaSmrg if( psav->TvOn ) 3631ab47cfaaSmrg { 3632ab47cfaaSmrg if( pMode->HDisplay > psav->TVSizeX ) 3633ab47cfaaSmrg return MODE_VIRTUAL_X; 3634ab47cfaaSmrg 3635ab47cfaaSmrg if( pMode->VDisplay > psav->TVSizeY ) 3636ab47cfaaSmrg return MODE_VIRTUAL_Y; 3637ab47cfaaSmrg 3638ab47cfaaSmrg } 3639ab47cfaaSmrg 3640ab47cfaaSmrg if((psav->DisplayType == MT_LCD) && 3641ab47cfaaSmrg ((pMode->HDisplay > psav->PanelX) || 3642ab47cfaaSmrg (pMode->VDisplay > psav->PanelY))) 3643ab47cfaaSmrg return MODE_PANEL; 3644ab47cfaaSmrg 3645c744f008Smrg /* 11 bits of h_total 8-pixel units */ 3646c744f008Smrg if (pMode->HTotal > (2048 << 3)) 3647c744f008Smrg return MODE_BAD_HVALUE; 3648c744f008Smrg 3649c744f008Smrg /* 11 bits of v_total */ 3650c744f008Smrg if (pMode->VTotal > 2048) 3651c744f008Smrg return MODE_BAD_VVALUE; 3652c744f008Smrg 3653ab47cfaaSmrg if (psav->UseBIOS) { 3654ab47cfaaSmrg refresh = SavageGetRefresh(pMode); 3655ab47cfaaSmrg return (SavageMatchBiosMode(pScrn,pMode->HDisplay, 3656ab47cfaaSmrg pMode->VDisplay, 3657ab47cfaaSmrg refresh,NULL,NULL)); 3658ab47cfaaSmrg } 3659ab47cfaaSmrg 3660ab47cfaaSmrg return MODE_OK; 3661ab47cfaaSmrg} 3662ab47cfaaSmrg 3663ab47cfaaSmrgstatic Bool SavageModeInit(ScrnInfoPtr pScrn, DisplayModePtr mode) 3664ab47cfaaSmrg{ 3665ab47cfaaSmrg vgaHWPtr hwp = VGAHWPTR(pScrn); 3666ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 3667ab47cfaaSmrg int width, dclk, i, j; /*, refresh; */ 3668ab47cfaaSmrg unsigned int m, n, r; 3669ab47cfaaSmrg unsigned char tmp = 0; 3670ab47cfaaSmrg SavageRegPtr new = &psav->ModeReg; 3671ab47cfaaSmrg vgaRegPtr vganew = &hwp->ModeReg; 3672ab47cfaaSmrg int vgaCRIndex, vgaCRReg, vgaIOBase; 3673ab47cfaaSmrg int refresh; 3674ab47cfaaSmrg unsigned int newmode=0, newrefresh=0; 3675ab47cfaaSmrg 3676ab47cfaaSmrg vgaIOBase = hwp->IOBase; 3677ab47cfaaSmrg vgaCRIndex = vgaIOBase + 4; 3678ab47cfaaSmrg vgaCRReg = vgaIOBase + 5; 3679ab47cfaaSmrg 3680aa9e3350Smrg TRACE(("SavageModeInit(%dx%d, %dkHz)\n", 3681ab47cfaaSmrg mode->HDisplay, mode->VDisplay, mode->Clock)); 3682ab47cfaaSmrg 3683ab47cfaaSmrg#if 0 3684ab47cfaaSmrg ErrorF("Clock = %d, HDisplay = %d, HSStart = %d\n", 3685ab47cfaaSmrg mode->Clock, mode->HDisplay, mode->HSyncStart); 3686ab47cfaaSmrg ErrorF("HSEnd = %d, HSkew = %d\n", 3687ab47cfaaSmrg mode->HSyncEnd, mode->HSkew); 3688ab47cfaaSmrg ErrorF("VDisplay - %d, VSStart = %d, VSEnd = %d\n", 3689ab47cfaaSmrg mode->VDisplay, mode->VSyncStart, mode->VSyncEnd); 3690ab47cfaaSmrg ErrorF("VTotal = %d\n", 3691ab47cfaaSmrg mode->VTotal); 3692ab47cfaaSmrg ErrorF("HDisplay = %d, HSStart = %d\n", 3693ab47cfaaSmrg mode->CrtcHDisplay, mode->CrtcHSyncStart); 3694ab47cfaaSmrg ErrorF("HSEnd = %d, HSkey = %d\n", 3695ab47cfaaSmrg mode->CrtcHSyncEnd, mode->CrtcHSkew); 3696ab47cfaaSmrg ErrorF("VDisplay - %d, VSStart = %d, VSEnd = %d\n", 3697ab47cfaaSmrg mode->CrtcVDisplay, mode->CrtcVSyncStart, mode->CrtcVSyncEnd); 3698ab47cfaaSmrg ErrorF("VTotal = %d\n", 3699ab47cfaaSmrg mode->CrtcVTotal); 3700ab47cfaaSmrg#endif 3701ab47cfaaSmrg 3702ab47cfaaSmrg if (psav->IsSecondary) { 3703ab47cfaaSmrg refresh = SavageGetRefresh(mode); 3704ab47cfaaSmrg 3705ab47cfaaSmrg SavageMatchBiosMode(pScrn,mode->HDisplay,mode->VDisplay,refresh, 3706ab47cfaaSmrg &newmode,&newrefresh); 3707ab47cfaaSmrg new->mode = newmode; 3708ab47cfaaSmrg new->refresh = newrefresh; 3709ab47cfaaSmrg 3710ab47cfaaSmrg /* do it! */ 3711ab47cfaaSmrg SavageWriteMode(pScrn, vganew, new, TRUE); 3712ab47cfaaSmrg 3713ab47cfaaSmrg if (psav->FBStart2nd) { 3714ab47cfaaSmrg SavageStreamsOn(pScrn); 3715ab47cfaaSmrg SavageInitSecondaryStream(pScrn); 3716ab47cfaaSmrg } 3717ab47cfaaSmrg 3718aa9e3350Smrg SavageAdjustFrame(ADJUST_FRAME_ARGS(pScrn, pScrn->frameX0, pScrn->frameY0)); 3719ab47cfaaSmrg return TRUE; 3720ab47cfaaSmrg } 3721ab47cfaaSmrg 3722ab47cfaaSmrg 3723ab47cfaaSmrg if (pScrn->bitsPerPixel == 8) 3724ab47cfaaSmrg psav->HorizScaleFactor = 1; 3725ab47cfaaSmrg else if (pScrn->bitsPerPixel == 16) 3726ab47cfaaSmrg psav->HorizScaleFactor = 1; /* I don't think we ever want 2 */ 3727ab47cfaaSmrg else 3728ab47cfaaSmrg psav->HorizScaleFactor = 1; 3729ab47cfaaSmrg 3730ab47cfaaSmrg if (psav->HorizScaleFactor == 2) 3731ab47cfaaSmrg if (!mode->CrtcHAdjusted) { 3732ab47cfaaSmrg mode->CrtcHDisplay *= 2; 3733ab47cfaaSmrg mode->CrtcHSyncStart *= 2; 3734ab47cfaaSmrg mode->CrtcHSyncEnd *= 2; 3735ab47cfaaSmrg mode->CrtcHBlankStart *= 2; 3736ab47cfaaSmrg mode->CrtcHBlankEnd *= 2; 3737ab47cfaaSmrg mode->CrtcHTotal *= 2; 3738ab47cfaaSmrg mode->CrtcHSkew *= 2; 3739ab47cfaaSmrg mode->CrtcHAdjusted = TRUE; 3740ab47cfaaSmrg } 3741ab47cfaaSmrg 3742ab47cfaaSmrg if (!vgaHWInit(pScrn, mode)) 3743ab47cfaaSmrg return FALSE; 3744ab47cfaaSmrg 3745ab47cfaaSmrg new->mode = 0; 3746ab47cfaaSmrg 3747ab47cfaaSmrg /* We need to set CR67 whether or not we use the BIOS. */ 3748ab47cfaaSmrg 3749ab47cfaaSmrg dclk = mode->Clock; 3750ab47cfaaSmrg new->CR67 = 0x00; 3751ab47cfaaSmrg 3752ab47cfaaSmrg switch( pScrn->depth ) { 3753ab47cfaaSmrg case 8: 3754ab47cfaaSmrg if( (psav->Chipset == S3_SAVAGE2000) && (dclk >= 230000) ) 3755ab47cfaaSmrg new->CR67 = 0x10; /* 8bpp, 2 pixels/clock */ 3756ab47cfaaSmrg else 3757ab47cfaaSmrg new->CR67 = 0x00; /* 8bpp, 1 pixel/clock */ 3758ab47cfaaSmrg break; 3759ab47cfaaSmrg case 15: 3760ab47cfaaSmrg if( 3761ab47cfaaSmrg S3_SAVAGE_MOBILE_SERIES(psav->Chipset) || 3762ab47cfaaSmrg ((psav->Chipset == S3_SAVAGE2000) && (dclk >= 230000)) 3763ab47cfaaSmrg ) 3764ab47cfaaSmrg new->CR67 = 0x30; /* 15bpp, 2 pixel/clock */ 3765ab47cfaaSmrg else 3766ab47cfaaSmrg new->CR67 = 0x20; /* 15bpp, 1 pixels/clock */ 3767ab47cfaaSmrg break; 3768ab47cfaaSmrg case 16: 3769ab47cfaaSmrg if( 3770ab47cfaaSmrg S3_SAVAGE_MOBILE_SERIES(psav->Chipset) || 3771ab47cfaaSmrg ((psav->Chipset == S3_SAVAGE2000) && (dclk >= 230000)) 3772ab47cfaaSmrg ) 3773ab47cfaaSmrg new->CR67 = 0x50; /* 16bpp, 2 pixel/clock */ 3774ab47cfaaSmrg else 3775ab47cfaaSmrg new->CR67 = 0x40; /* 16bpp, 1 pixels/clock */ 3776ab47cfaaSmrg break; 3777ab47cfaaSmrg case 24: 3778ab47cfaaSmrg if (psav->primStreamBpp == 24 ) 3779ab47cfaaSmrg new->CR67 = 0x70; 3780ab47cfaaSmrg else 3781ab47cfaaSmrg new->CR67 = 0xd0; 3782ab47cfaaSmrg break; 3783ab47cfaaSmrg } 3784ab47cfaaSmrg 3785ab47cfaaSmrg 3786ab47cfaaSmrg if( psav->UseBIOS ) { 3787ab47cfaaSmrg int refresh; 3788ab47cfaaSmrg unsigned int newmode=0, newrefresh=0; 3789ab47cfaaSmrg 3790ab47cfaaSmrg refresh = SavageGetRefresh(mode); 3791ab47cfaaSmrg 3792ab47cfaaSmrg SavageMatchBiosMode(pScrn,mode->HDisplay,mode->VDisplay,refresh, 3793ab47cfaaSmrg &newmode,&newrefresh); 3794ab47cfaaSmrg new->mode = newmode; 3795ab47cfaaSmrg new->refresh = newrefresh; 3796ab47cfaaSmrg } 3797ab47cfaaSmrg 3798ab47cfaaSmrg if( !new->mode ) { 3799ab47cfaaSmrg /* 3800ab47cfaaSmrg * Either BIOS use is disabled, or we failed to find a suitable 3801ab47cfaaSmrg * match. Fall back to traditional register-crunching. 3802ab47cfaaSmrg */ 3803ab47cfaaSmrg 3804ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x3a); 3805ab47cfaaSmrg tmp = VGAIN8(vgaCRReg); 3806ab47cfaaSmrg if (psav->pci_burst) 3807ab47cfaaSmrg new->CR3A = (tmp & 0x7f) | 0x15; 3808ab47cfaaSmrg else 3809ab47cfaaSmrg new->CR3A = tmp | 0x95; 3810ab47cfaaSmrg 3811ab47cfaaSmrg new->CR53 = 0x00; 3812ab47cfaaSmrg new->CR31 = 0x8c; 3813ab47cfaaSmrg new->CR66 = 0x89; 3814ab47cfaaSmrg 3815ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x58); 3816ab47cfaaSmrg new->CR58 = VGAIN8(vgaCRReg) & 0x80; 3817ab47cfaaSmrg new->CR58 |= 0x13; 3818ab47cfaaSmrg 3819ab47cfaaSmrg#if 0 3820ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x55); 3821ab47cfaaSmrg new->CR55 = VGAIN8(vgaCRReg); 3822ab47cfaaSmrg if (psav->hwcursor) 3823ab47cfaaSmrg new->CR55 |= 0x10; 3824ab47cfaaSmrg#endif 3825ab47cfaaSmrg 3826ab47cfaaSmrg new->SR15 = 0x03 | 0x80; 3827ab47cfaaSmrg new->SR18 = 0x00; 3828ab47cfaaSmrg 3829ab47cfaaSmrg 3830ab47cfaaSmrg /* enable gamma correction */ 3831ab47cfaaSmrg if( pScrn->depth == 24 ) 3832ab47cfaaSmrg new->SR1B = 0x18; 3833ab47cfaaSmrg else 3834ab47cfaaSmrg new->SR1B = 0x00; 3835ab47cfaaSmrg 3836ab47cfaaSmrg /* set 8-bit CLUT */ 3837ab47cfaaSmrg new->SR1B |= 0x10; 3838ab47cfaaSmrg 3839ab47cfaaSmrg new->CR43 = new->CR45 = new->CR65 = 0x00; 3840ab47cfaaSmrg 3841ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x40); 3842ab47cfaaSmrg new->CR40 = VGAIN8(vgaCRReg) & ~0x01; 3843ab47cfaaSmrg 3844ab47cfaaSmrg new->MMPR0 = 0x010400; 3845ab47cfaaSmrg new->MMPR1 = 0x00; 3846ab47cfaaSmrg new->MMPR2 = 0x0808; 3847ab47cfaaSmrg new->MMPR3 = 0x08080810; 3848ab47cfaaSmrg 3849ab47cfaaSmrg if (psav->fifo_aggressive || psav->fifo_moderate || 3850ab47cfaaSmrg psav->fifo_conservative) { 3851ab47cfaaSmrg new->MMPR1 = 0x0200; 3852ab47cfaaSmrg new->MMPR2 = 0x1808; 3853ab47cfaaSmrg new->MMPR3 = 0x08081810; 3854ab47cfaaSmrg } 3855ab47cfaaSmrg 3856ab47cfaaSmrg if (psav->MCLK <= 0) { 3857ab47cfaaSmrg new->SR10 = 255; 3858ab47cfaaSmrg new->SR11 = 255; 3859ab47cfaaSmrg } 3860ab47cfaaSmrg 3861ab47cfaaSmrg psav->NeedSTREAMS = FALSE; 3862ab47cfaaSmrg 3863ab47cfaaSmrg SavageCalcClock(dclk, 1, 1, 127, 0, 4, 180000, 360000, 3864ab47cfaaSmrg &m, &n, &r); 3865ab47cfaaSmrg new->SR12 = (r << 6) | (n & 0x3f); 3866ab47cfaaSmrg new->SR13 = m & 0xff; 3867ab47cfaaSmrg new->SR29 = (r & 4) | (m & 0x100) >> 5 | (n & 0x40) >> 2; 3868ab47cfaaSmrg 3869ab47cfaaSmrg if (psav->fifo_moderate) { 3870ab47cfaaSmrg if (psav->primStreamBpp < 24) 3871ab47cfaaSmrg new->MMPR0 -= 0x8000; 3872ab47cfaaSmrg else 3873ab47cfaaSmrg new->MMPR0 -= 0x4000; 3874ab47cfaaSmrg } else if (psav->fifo_aggressive) { 3875ab47cfaaSmrg if (psav->primStreamBpp < 24) 3876ab47cfaaSmrg new->MMPR0 -= 0xc000; 3877ab47cfaaSmrg else 3878ab47cfaaSmrg new->MMPR0 -= 0x6000; 3879ab47cfaaSmrg } 3880ab47cfaaSmrg 3881ab47cfaaSmrg if (mode->Flags & V_INTERLACE) 3882ab47cfaaSmrg new->CR42 = 0x20; 3883ab47cfaaSmrg else 3884ab47cfaaSmrg new->CR42 = 0x00; 3885ab47cfaaSmrg 3886ab47cfaaSmrg new->CR34 = 0x10; 3887ab47cfaaSmrg 3888ab47cfaaSmrg i = ((((mode->CrtcHTotal >> 3) - 5) & 0x100) >> 8) | 3889ab47cfaaSmrg ((((mode->CrtcHDisplay >> 3) - 1) & 0x100) >> 7) | 3890ab47cfaaSmrg ((((mode->CrtcHSyncStart >> 3) - 1) & 0x100) >> 6) | 3891ab47cfaaSmrg ((mode->CrtcHSyncStart & 0x800) >> 7); 3892ab47cfaaSmrg 3893ab47cfaaSmrg if ((mode->CrtcHSyncEnd >> 3) - (mode->CrtcHSyncStart >> 3) > 64) 3894ab47cfaaSmrg i |= 0x08; 3895ab47cfaaSmrg if ((mode->CrtcHSyncEnd >> 3) - (mode->CrtcHSyncStart >> 3) > 32) 3896ab47cfaaSmrg i |= 0x20; 3897ab47cfaaSmrg j = (vganew->CRTC[0] + ((i & 0x01) << 8) + 3898ab47cfaaSmrg vganew->CRTC[4] + ((i & 0x10) << 4) + 1) / 2; 3899ab47cfaaSmrg if (j - (vganew->CRTC[4] + ((i & 0x10) << 4)) < 4) { 3900ab47cfaaSmrg if (vganew->CRTC[4] + ((i & 0x10) << 4) + 4 <= 3901ab47cfaaSmrg vganew->CRTC[0] + ((i & 0x01) << 8)) 3902ab47cfaaSmrg j = vganew->CRTC[4] + ((i & 0x10) << 4) + 4; 3903ab47cfaaSmrg else 3904ab47cfaaSmrg j = vganew->CRTC[0] + ((i & 0x01) << 8) + 1; 3905ab47cfaaSmrg } 3906ab47cfaaSmrg 3907ab47cfaaSmrg new->CR3B = j & 0xff; 3908ab47cfaaSmrg i |= (j & 0x100) >> 2; 3909ab47cfaaSmrg new->CR3C = (vganew->CRTC[0] + ((i & 0x01) << 8)) / 2 ; 3910ab47cfaaSmrg new->CR5D = i; 3911ab47cfaaSmrg new->CR5E = (((mode->CrtcVTotal - 2) & 0x400) >> 10) | 3912ab47cfaaSmrg (((mode->CrtcVDisplay - 1) & 0x400) >> 9) | 3913ab47cfaaSmrg (((mode->CrtcVSyncStart) & 0x400) >> 8) | 3914ab47cfaaSmrg (((mode->CrtcVSyncStart) & 0x400) >> 6) | 0x40; 3915ab47cfaaSmrg width = (pScrn->displayWidth * (psav->primStreamBpp / 8)) >> 3; 3916ab47cfaaSmrg new->CR91 = vganew->CRTC[19] = 0xff & width; 3917ab47cfaaSmrg new->CR51 = (0x300 & width) >> 4; 3918ab47cfaaSmrg new->CR90 = 0x80 | (width >> 8); 3919ab47cfaaSmrg vganew->MiscOutReg |= 0x0c; 3920ab47cfaaSmrg 3921ab47cfaaSmrg /* Set frame buffer description. */ 3922ab47cfaaSmrg 3923ab47cfaaSmrg if (psav->primStreamBpp <= 8) 3924ab47cfaaSmrg new->CR50 = 0; 3925ab47cfaaSmrg else if (psav->primStreamBpp <= 16) 3926ab47cfaaSmrg new->CR50 = 0x10; 3927ab47cfaaSmrg else 3928ab47cfaaSmrg new->CR50 = 0x30; 3929ab47cfaaSmrg 3930ab47cfaaSmrg if (pScrn->displayWidth == 640) 3931ab47cfaaSmrg new->CR50 |= 0x40; 3932ab47cfaaSmrg else if (pScrn->displayWidth == 800) 3933ab47cfaaSmrg new->CR50 |= 0x80; 3934ab47cfaaSmrg else if (pScrn->displayWidth == 1024) 3935ab47cfaaSmrg new->CR50 |= 0x00; 3936ab47cfaaSmrg else if (pScrn->displayWidth == 1152) 3937ab47cfaaSmrg new->CR50 |= 0x01; 3938ab47cfaaSmrg else if (pScrn->displayWidth == 1280) 3939ab47cfaaSmrg new->CR50 |= 0xc0; 3940ab47cfaaSmrg else if (pScrn->displayWidth == 1600) 3941ab47cfaaSmrg new->CR50 |= 0x81; 3942ab47cfaaSmrg else 3943ab47cfaaSmrg new->CR50 |= 0xc1; /* Use GBD */ 3944ab47cfaaSmrg 3945ab47cfaaSmrg if( S3_SAVAGE_MOBILE_SERIES(psav->Chipset) ) 3946ab47cfaaSmrg new->CR33 = 0x00; 3947ab47cfaaSmrg else 3948ab47cfaaSmrg new->CR33 = 0x08; 3949ab47cfaaSmrg 3950ab47cfaaSmrg vganew->CRTC[0x17] = 0xeb; 3951ab47cfaaSmrg 3952ab47cfaaSmrg new->CR67 |= 1; 3953ab47cfaaSmrg 3954ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x36); 3955ab47cfaaSmrg new->CR36 = VGAIN8(vgaCRReg); 3956ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x68); 3957ab47cfaaSmrg new->CR68 = VGAIN8(vgaCRReg); 3958ab47cfaaSmrg 3959ab47cfaaSmrg new->CR69 = 0; 3960ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x6f); 3961ab47cfaaSmrg new->CR6F = VGAIN8(vgaCRReg); 3962ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x86); 3963ab47cfaaSmrg new->CR86 = VGAIN8(vgaCRReg) | 0x08; 3964ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x88); 3965ab47cfaaSmrg new->CR88 = VGAIN8(vgaCRReg) | DISABLE_BLOCK_WRITE_2D; 3966ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0xb0); 3967ab47cfaaSmrg new->CRB0 = VGAIN8(vgaCRReg) | 0x80; 3968ab47cfaaSmrg } 3969ab47cfaaSmrg 3970ab47cfaaSmrg pScrn->vtSema = TRUE; 3971ab47cfaaSmrg 3972ab47cfaaSmrg /* do it! */ 3973ab47cfaaSmrg SavageWriteMode(pScrn, vganew, new, TRUE); 3974ab47cfaaSmrg 3975ab47cfaaSmrg if (psav->FBStart2nd) { 3976ab47cfaaSmrg SavageStreamsOn(pScrn); 3977ab47cfaaSmrg SavageInitSecondaryStream(pScrn); 3978ab47cfaaSmrg } 3979ab47cfaaSmrg 3980aa9e3350Smrg SavageAdjustFrame(ADJUST_FRAME_ARGS(pScrn, pScrn->frameX0, pScrn->frameY0)); 3981ab47cfaaSmrg 3982ab47cfaaSmrg return TRUE; 3983ab47cfaaSmrg} 3984ab47cfaaSmrg 3985ab47cfaaSmrg 3986aa9e3350Smrgstatic Bool SavageCloseScreen(CLOSE_SCREEN_ARGS_DECL) 3987ab47cfaaSmrg{ 3988aa9e3350Smrg ScrnInfoPtr pScrn = xf86ScreenToScrn(pScreen); 3989ab47cfaaSmrg vgaHWPtr hwp = VGAHWPTR(pScrn); 3990ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 3991ab47cfaaSmrg vgaRegPtr vgaSavePtr = &hwp->SavedReg; 3992ab47cfaaSmrg SavageRegPtr SavageSavePtr = &psav->SavedReg; 3993ab47cfaaSmrg 3994ab47cfaaSmrg TRACE(("SavageCloseScreen\n")); 3995ab47cfaaSmrg 3996aa9e3350Smrg#ifdef SAVAGEDRI 3997ab47cfaaSmrg if (psav->directRenderingEnabled) { 3998ab47cfaaSmrg SAVAGEDRICloseScreen(pScreen); 3999ab47cfaaSmrg /* reset shadow values */ 4000ab47cfaaSmrg SavageInitShadowStatus(pScrn); 4001ab47cfaaSmrg psav->directRenderingEnabled=FALSE; 4002ab47cfaaSmrg } 4003ab47cfaaSmrg#endif 4004ab47cfaaSmrg 4005ab47cfaaSmrg if (psav->EXADriverPtr) { 4006ab47cfaaSmrg exaDriverFini(pScreen); 4007ab47cfaaSmrg psav->EXADriverPtr = NULL; 4008ab47cfaaSmrg } 4009ab47cfaaSmrg 4010aa9e3350Smrg#ifdef HAVE_XAA_H 4011ab47cfaaSmrg if( psav->AccelInfoRec ) { 4012ab47cfaaSmrg XAADestroyInfoRec( psav->AccelInfoRec ); 4013ab47cfaaSmrg psav->AccelInfoRec = NULL; 4014ab47cfaaSmrg } 4015aa9e3350Smrg#endif 4016ab47cfaaSmrg 4017ab47cfaaSmrg if( psav->DGAModes ) { 4018aa9e3350Smrg free( psav->DGAModes ); 4019ab47cfaaSmrg psav->DGAModes = NULL; 4020ab47cfaaSmrg psav->numDGAModes = 0; 4021ab47cfaaSmrg } 4022ab47cfaaSmrg 4023ab47cfaaSmrg if (pScrn->vtSema) { 4024ab47cfaaSmrg if (psav->FBStart2nd) 4025ab47cfaaSmrg SavageStreamsOff(pScrn); 4026ab47cfaaSmrg SavageWriteMode(pScrn, vgaSavePtr, SavageSavePtr, FALSE); 4027ab47cfaaSmrg SavageResetStreams(pScrn); 4028ab47cfaaSmrg vgaHWLock(hwp); 4029ab47cfaaSmrg SavageUnmapMem(pScrn, 0); 4030ab47cfaaSmrg } 4031ab47cfaaSmrg 4032ab47cfaaSmrg if (psav->pVbe) 4033ab47cfaaSmrg vbeFree(psav->pVbe); 4034ab47cfaaSmrg psav->pVbe = NULL; 4035ab47cfaaSmrg 4036ab47cfaaSmrg pScrn->vtSema = FALSE; 4037ab47cfaaSmrg pScreen->CloseScreen = psav->CloseScreen; 4038ab47cfaaSmrg 4039aa9e3350Smrg return (*pScreen->CloseScreen)(CLOSE_SCREEN_ARGS); 4040ab47cfaaSmrg} 4041ab47cfaaSmrg 4042ab47cfaaSmrg 4043ab47cfaaSmrgstatic Bool SavageSaveScreen(ScreenPtr pScreen, int mode) 4044ab47cfaaSmrg{ 4045aa9e3350Smrg ScrnInfoPtr pScrn = xf86ScreenToScrn(pScreen); 4046ab47cfaaSmrg 4047ab47cfaaSmrg TRACE(("SavageSaveScreen(0x%x)\n", mode)); 4048ab47cfaaSmrg 4049ab47cfaaSmrg if( pScrn->vtSema && SAVPTR(pScrn)->hwcursor && SAVPTR(pScrn)->hwc_on ) 4050ab47cfaaSmrg { 4051ab47cfaaSmrg if( xf86IsUnblank(mode) ) 4052ab47cfaaSmrg SavageShowCursor( pScrn ); 4053ab47cfaaSmrg else 4054ab47cfaaSmrg SavageHideCursor( pScrn ); 4055ab47cfaaSmrg SAVPTR(pScrn)->hwc_on = TRUE; /*restore */ 4056ab47cfaaSmrg } 4057ab47cfaaSmrg 4058ab47cfaaSmrg return vgaHWSaveScreen(pScreen, mode); 4059ab47cfaaSmrg} 4060ab47cfaaSmrg 4061aa9e3350Smrgvoid SavageAdjustFrame(ADJUST_FRAME_ARGS_DECL) 4062ab47cfaaSmrg{ 4063aa9e3350Smrg SCRN_INFO_PTR(arg); 4064ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 4065ab47cfaaSmrg 4066ab47cfaaSmrg if (psav->IsSecondary) { 4067ab47cfaaSmrg SavageDoAdjustFrame(pScrn, x, y, TRUE); 4068ab47cfaaSmrg } else { 4069ab47cfaaSmrg SavageDoAdjustFrame(pScrn, x, y, FALSE); 4070ab47cfaaSmrg } 4071ab47cfaaSmrg 4072ab47cfaaSmrg} 4073ab47cfaaSmrg 4074ab47cfaaSmrgvoid 4075ab47cfaaSmrgSavageDoAdjustFrame(ScrnInfoPtr pScrn, int x, int y, int crtc2) 4076ab47cfaaSmrg{ 4077ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 4078ab47cfaaSmrg int address=0,top=0,left=0,tile_height,tile_size; 4079ab47cfaaSmrg 4080aa9e3350Smrg TRACE(("SavageDoAdjustFrame(%d,%d,%d)\n", x, y, crtc2)); 4081ab47cfaaSmrg 4082ab47cfaaSmrg if (psav->Chipset == S3_SAVAGE2000) { 4083ab47cfaaSmrg tile_height = TILEHEIGHT_2000; /* 32 */ 4084ab47cfaaSmrg tile_size = TILE_SIZE_BYTE_2000; /* 4096 */ 4085ab47cfaaSmrg } else { 4086ab47cfaaSmrg tile_height = TILEHEIGHT; /* 16 */ 4087ab47cfaaSmrg tile_size = TILE_SIZE_BYTE; /* 2048 */ 4088ab47cfaaSmrg } 4089ab47cfaaSmrg 4090ab47cfaaSmrg if (!psav->bTiled) { 4091ab47cfaaSmrg left = x - x % 64; 4092ab47cfaaSmrg top = y; 4093ab47cfaaSmrg address = (top * psav->lDelta) + left * (pScrn->bitsPerPixel >> 3); 4094ab47cfaaSmrg address = (address >> 5) << 5; 4095ab47cfaaSmrg } else { 4096ab47cfaaSmrg top = y - y % tile_height; 4097ab47cfaaSmrg if (pScrn->bitsPerPixel == 16) { 4098ab47cfaaSmrg left = x - x % TILEWIDTH_16BPP; 4099ab47cfaaSmrg address = top * psav->lDelta + left * tile_size / TILEWIDTH_16BPP; 4100ab47cfaaSmrg } else if (pScrn->bitsPerPixel == 32) { 4101ab47cfaaSmrg left = x - x % TILEWIDTH_32BPP; 4102ab47cfaaSmrg address = top * psav->lDelta + left * tile_size / TILEWIDTH_32BPP; 4103ab47cfaaSmrg } 4104ab47cfaaSmrg } 4105ab47cfaaSmrg 4106ab47cfaaSmrg address += pScrn->fbOffset; 4107ab47cfaaSmrg 4108ab47cfaaSmrg if (psav->Chipset == S3_SAVAGE_MX) { 4109ab47cfaaSmrg if (!crtc2) { 4110ab47cfaaSmrg OUTREG32(PRI_STREAM_FBUF_ADDR0, address & 0xFFFFFFFC); 4111ab47cfaaSmrg OUTREG32(PRI_STREAM_FBUF_ADDR1, address & 0xFFFFFFFC);/* IGA1 */ 4112ab47cfaaSmrg } else { 4113ab47cfaaSmrg OUTREG32(PRI_STREAM2_FBUF_ADDR0, address & 0xFFFFFFFC);/* IGA2 */ 4114ab47cfaaSmrg OUTREG32(PRI_STREAM2_FBUF_ADDR1, address & 0xFFFFFFFC); 4115ab47cfaaSmrg } 4116ab47cfaaSmrg } else if (psav->Chipset == S3_SUPERSAVAGE) { 4117ab47cfaaSmrg if (!crtc2) { 4118ab47cfaaSmrg /* IGA1 */ 4119ab47cfaaSmrg OUTREG32(PRI_STREAM_FBUF_ADDR0, 0x80000000); 4120ab47cfaaSmrg OUTREG32(PRI_STREAM_FBUF_ADDR1, address & 0xFFFFFFF8); 4121ab47cfaaSmrg } else { 4122ab47cfaaSmrg /* IGA2 */ 4123ab47cfaaSmrg OUTREG32(PRI_STREAM2_FBUF_ADDR0, ((address & 0xFFFFFFF8) | 0x80000000)); 4124ab47cfaaSmrg OUTREG32(PRI_STREAM2_FBUF_ADDR1, address & 0xFFFFFFF8); 4125ab47cfaaSmrg } 4126ab47cfaaSmrg } else if (psav->Chipset == S3_SAVAGE2000) { 4127ab47cfaaSmrg /* certain Y values seems to cause havoc, not sure why */ 4128ab47cfaaSmrg OUTREG32(PRI_STREAM_FBUF_ADDR0, (address & 0xFFFFFFF8)); 4129ab47cfaaSmrg OUTREG32(PRI_STREAM2_FBUF_ADDR0, (address & 0xFFFFFFF8)); 4130ab47cfaaSmrg } else { 4131ab47cfaaSmrg OUTREG32(PRI_STREAM_FBUF_ADDR0,address | 0xFFFFFFFC); 4132ab47cfaaSmrg OUTREG32(PRI_STREAM_FBUF_ADDR1,address | 0x80000000); 4133ab47cfaaSmrg } 4134ab47cfaaSmrg 4135ab47cfaaSmrg return; 4136ab47cfaaSmrg} 4137ab47cfaaSmrg 4138aa9e3350SmrgBool SavageSwitchMode(SWITCH_MODE_ARGS_DECL) 4139ab47cfaaSmrg{ 4140aa9e3350Smrg SCRN_INFO_PTR(arg); 4141ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 4142ab47cfaaSmrg Bool success; 4143ab47cfaaSmrg 4144ab47cfaaSmrg TRACE(("SavageSwitchMode\n")); 4145ab47cfaaSmrg 4146ab47cfaaSmrg if (psav->FBStart2nd || (psav->videoFlags & VF_STREAMS_ON)) 4147aa9e3350Smrg SavageStreamsOff(pScrn); 4148ab47cfaaSmrg 4149aa9e3350Smrg success = SavageModeInit(pScrn, mode); 4150ab47cfaaSmrg 4151ab47cfaaSmrg /* switching mode on primary will reset secondary. it needs to be reset as well*/ 4152ab47cfaaSmrg if (psav->IsPrimary) { 4153ab47cfaaSmrg DevUnion* pPriv; 4154ab47cfaaSmrg SavageEntPtr pSavEnt; 4155ab47cfaaSmrg pPriv = xf86GetEntityPrivate(pScrn->entityList[0], 4156ab47cfaaSmrg gSavageEntityIndex); 4157ab47cfaaSmrg pSavEnt = pPriv->ptr; 4158ab47cfaaSmrg SavageModeInit(pSavEnt->pSecondaryScrn, pSavEnt->pSecondaryScrn->currentMode); 4159ab47cfaaSmrg } 41608697ee19Smrg SavagePanningCheck(pScrn, mode); 4161ab47cfaaSmrg 4162ab47cfaaSmrg return success; 4163ab47cfaaSmrg} 4164ab47cfaaSmrg 4165ab47cfaaSmrg 4166ab47cfaaSmrgvoid SavageEnableMMIO(ScrnInfoPtr pScrn) 4167ab47cfaaSmrg{ 4168ab47cfaaSmrg vgaHWPtr hwp = VGAHWPTR(pScrn); 4169ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 4170ab47cfaaSmrg int vgaCRIndex, vgaCRReg; 4171ab47cfaaSmrg unsigned char val; 4172ab47cfaaSmrg 4173ab47cfaaSmrg TRACE(("SavageEnableMMIO\n")); 4174ab47cfaaSmrg 4175ab47cfaaSmrg vgaHWSetStdFuncs(hwp); 4176ab47cfaaSmrg vgaHWSetMmioFuncs(hwp, psav->MapBase, 0x8000); 4177ab47cfaaSmrg val = VGAIN8(0x3c3); 4178ab47cfaaSmrg VGAOUT8(0x3c3, val | 0x01); 4179ab47cfaaSmrg val = VGAIN8(VGA_MISC_OUT_R); 4180ab47cfaaSmrg VGAOUT8(VGA_MISC_OUT_W, val | 0x01); 4181ab47cfaaSmrg vgaCRIndex = psav->vgaIOBase + 4; 4182ab47cfaaSmrg vgaCRReg = psav->vgaIOBase + 5; 4183ab47cfaaSmrg 4184ab47cfaaSmrg if( psav->Chipset >= S3_SAVAGE4 ) 4185ab47cfaaSmrg { 4186ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x40); 4187ab47cfaaSmrg val = VGAIN8(vgaCRReg); 4188ab47cfaaSmrg VGAOUT8(vgaCRReg, val | 1); 4189ab47cfaaSmrg } 4190ab47cfaaSmrg 4191ab47cfaaSmrg return; 4192ab47cfaaSmrg} 4193ab47cfaaSmrg 4194ab47cfaaSmrg 4195ab47cfaaSmrgvoid SavageDisableMMIO(ScrnInfoPtr pScrn) 4196ab47cfaaSmrg{ 4197ab47cfaaSmrg vgaHWPtr hwp = VGAHWPTR(pScrn); 4198ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 4199ab47cfaaSmrg int vgaCRIndex, vgaCRReg; 4200ab47cfaaSmrg unsigned char val; 4201ab47cfaaSmrg 4202ab47cfaaSmrg TRACE(("SavageDisableMMIO\n")); 4203ab47cfaaSmrg 4204ab47cfaaSmrg vgaCRIndex = psav->vgaIOBase + 4; 4205ab47cfaaSmrg vgaCRReg = psav->vgaIOBase + 5; 4206ab47cfaaSmrg 4207ab47cfaaSmrg if( psav->Chipset >= S3_SAVAGE4 ) 4208ab47cfaaSmrg { 4209ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x40); 4210ab47cfaaSmrg val = VGAIN8(vgaCRReg); 4211ab47cfaaSmrg VGAOUT8(vgaCRReg, val | 1); 4212ab47cfaaSmrg } 4213ab47cfaaSmrg 4214ab47cfaaSmrg vgaHWSetStdFuncs(hwp); 4215ab47cfaaSmrg 4216ab47cfaaSmrg return; 4217ab47cfaaSmrg} 4218ab47cfaaSmrg 4219c744f008Smrgvoid SavageLoadPalette(ScrnInfoPtr pScrn, int numColors, int *indices, 4220ab47cfaaSmrg LOCO *colors, VisualPtr pVisual) 4221ab47cfaaSmrg{ 4222ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 4223ab47cfaaSmrg int i, index; 4224ab47cfaaSmrg int updateKey = -1; 4225ab47cfaaSmrg unsigned char byte = 0; 4226ab47cfaaSmrg 4227ab47cfaaSmrg /* choose CLUT */ 4228ab47cfaaSmrg if (psav->IsPrimary) { 4229ab47cfaaSmrg /* enable CLUT 1 */ 4230ab47cfaaSmrg VGAOUT8(0x3c4, 0x21); 4231ab47cfaaSmrg byte = VGAIN8(0x3c5); 4232ab47cfaaSmrg VGAOUT8(0x3c5, (byte & ~0x01)); 4233ab47cfaaSmrg /* select CLUT 1 */ 4234ab47cfaaSmrg VGAOUT8(0x3c4, 0x47); 4235ab47cfaaSmrg byte = VGAIN8(0x3c5); 4236ab47cfaaSmrg VGAOUT8(0x3c5, (byte & ~0x03) | 0x01); /* CLUT 1 */ 4237ab47cfaaSmrg } else if (psav->IsSecondary) { 4238ab47cfaaSmrg /* enable CLUT 2 */ 4239ab47cfaaSmrg VGAOUT8(0x3c4, 0x21); 4240ab47cfaaSmrg byte = VGAIN8(0x3c5); 4241ab47cfaaSmrg VGAOUT8(0x3c5, (byte & ~0x10)); 4242ab47cfaaSmrg /* select CLUT 2 */ 4243ab47cfaaSmrg VGAOUT8(0x3c4, 0x47); 4244ab47cfaaSmrg byte = VGAIN8(0x3c5); 4245ab47cfaaSmrg VGAOUT8(0x3c5, (byte & ~0x03) | 0x02); /* CLUT 2 */ 4246ab47cfaaSmrg } 4247ab47cfaaSmrg 4248ab47cfaaSmrg for (i=0; i<numColors; i++) { 4249c744f008Smrg index = indices[i]; 4250ab47cfaaSmrg if (index == pScrn->colorKey) updateKey = index; 4251ab47cfaaSmrg VGAOUT8(0x3c8, index); 4252ab47cfaaSmrg VGAOUT8(0x3c9, colors[index].red); 4253ab47cfaaSmrg VGAOUT8(0x3c9, colors[index].green); 4254ab47cfaaSmrg VGAOUT8(0x3c9, colors[index].blue); 4255ab47cfaaSmrg } 4256ab47cfaaSmrg 4257ab47cfaaSmrg /* restore saved CLUT index value */ 4258ab47cfaaSmrg if (psav->IsPrimary || psav->IsSecondary) { 4259ab47cfaaSmrg VGAOUT8(0x3c4, 0x47); 4260ab47cfaaSmrg VGAOUT8(0x3c5, byte); 4261ab47cfaaSmrg } 4262ab47cfaaSmrg 4263ab47cfaaSmrg if (updateKey != -1) 4264ab47cfaaSmrg SavageUpdateKey(pScrn, colors[updateKey].red, colors[updateKey].green, 4265ab47cfaaSmrg colors[updateKey].blue); 4266ab47cfaaSmrg} 4267ab47cfaaSmrg 4268ab47cfaaSmrg#define Shift(v,d) ((d) < 0 ? ((v) >> (-d)) : ((v) << (d))) 4269ab47cfaaSmrg 4270ab47cfaaSmrgstatic void 4271ab47cfaaSmrgSavageUpdateKey(ScrnInfoPtr pScrn, int r, int g, int b) 4272ab47cfaaSmrg{ 4273ab47cfaaSmrg ScreenPtr pScreen; 4274ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 4275ab47cfaaSmrg FbOverlayScrPrivPtr pScrOvlPriv; 4276ab47cfaaSmrg CARD32 key; 4277ab47cfaaSmrg int ul = 0, ol = 1; 4278ab47cfaaSmrg 4279ab47cfaaSmrg if (pScrn->depth != 8) { 4280ab47cfaaSmrg ul = 1; 4281ab47cfaaSmrg ol = 0; 4282ab47cfaaSmrg } 4283ab47cfaaSmrg if (!(pScreen = pScrn->pScreen) 42846aec45a7Smrg || !psav->FBStart2nd 4285ab47cfaaSmrg || !(pScrOvlPriv = fbOverlayGetScrPriv(pScreen))) 4286ab47cfaaSmrg return; 4287ab47cfaaSmrg key = ((Shift(r,psav->overlay.redShift) & psav->overlay.redMask) 4288ab47cfaaSmrg | (Shift(g,psav->overlay.greenShift) & psav->overlay.greenMask) 4289ab47cfaaSmrg | (Shift(b,psav->overlay.blueShift) & psav->overlay.blueMask)); 4290ab47cfaaSmrg if (pScrOvlPriv->layer[ol].key != key) { 4291ab47cfaaSmrg pScrOvlPriv->layer[ol].key = key; 4292ab47cfaaSmrg (*pScrOvlPriv->PaintKey) (&pScrOvlPriv->layer[ol].u.run.pixmap->drawable, 4293ab47cfaaSmrg &pScrOvlPriv->layer[ul].u.run.region, 4294ab47cfaaSmrg pScrOvlPriv->layer[ol].key, ol); 4295ab47cfaaSmrg } 4296ab47cfaaSmrg} 4297ab47cfaaSmrg 4298ab47cfaaSmrg#if 0 4299ab47cfaaSmrg#define inStatus1() (hwp->readST01( hwp )) 4300ab47cfaaSmrg#endif 4301ab47cfaaSmrg 4302c744f008Smrgvoid SavageLoadPaletteSavage4(ScrnInfoPtr pScrn, int numColors, int *indices, 4303ab47cfaaSmrg LOCO *colors, VisualPtr pVisual) 4304ab47cfaaSmrg{ 4305ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 4306ab47cfaaSmrg int i, index; 4307ab47cfaaSmrg int updateKey = -1; 4308ab47cfaaSmrg 4309ab47cfaaSmrg VerticalRetraceWait(); 4310ab47cfaaSmrg 4311ab47cfaaSmrg for (i=0; i<numColors; i++) { 4312aa9e3350Smrg if (!(inStatus1() & 0x08)) 4313ab47cfaaSmrg VerticalRetraceWait(); 4314c744f008Smrg index = indices[i]; 4315ab47cfaaSmrg VGAOUT8(0x3c8, index); 4316ab47cfaaSmrg VGAOUT8(0x3c9, colors[index].red); 4317ab47cfaaSmrg VGAOUT8(0x3c9, colors[index].green); 4318ab47cfaaSmrg VGAOUT8(0x3c9, colors[index].blue); 4319ab47cfaaSmrg if (index == pScrn->colorKey) updateKey = index; 4320ab47cfaaSmrg } 4321ab47cfaaSmrg if (updateKey != -1) 4322ab47cfaaSmrg SavageUpdateKey(pScrn, colors[updateKey].red, colors[updateKey].green, 4323ab47cfaaSmrg colors[updateKey].blue); 4324ab47cfaaSmrg} 4325ab47cfaaSmrg 4326ab47cfaaSmrgstatic void SavageCalcClock(long freq, int min_m, int min_n1, int max_n1, 4327ab47cfaaSmrg int min_n2, int max_n2, long freq_min, 4328ab47cfaaSmrg long freq_max, unsigned int *mdiv, 4329ab47cfaaSmrg unsigned int *ndiv, unsigned int *r) 4330ab47cfaaSmrg{ 4331ab47cfaaSmrg double ffreq, ffreq_min, ffreq_max; 4332ab47cfaaSmrg double div, diff, best_diff; 4333ab47cfaaSmrg unsigned int m; 4334ab47cfaaSmrg unsigned char n1, n2, best_n1=16+2, best_n2=2, best_m=125+2; 4335ab47cfaaSmrg 4336ab47cfaaSmrg ffreq = freq / 1000.0 / BASE_FREQ; 4337ab47cfaaSmrg ffreq_max = freq_max / 1000.0 / BASE_FREQ; 4338ab47cfaaSmrg ffreq_min = freq_min / 1000.0 / BASE_FREQ; 4339ab47cfaaSmrg 4340ab47cfaaSmrg if (ffreq < ffreq_min / (1 << max_n2)) { 4341ab47cfaaSmrg ErrorF("invalid frequency %1.3f Mhz\n", 4342ab47cfaaSmrg ffreq*BASE_FREQ); 4343ab47cfaaSmrg ffreq = ffreq_min / (1 << max_n2); 4344ab47cfaaSmrg } 4345ab47cfaaSmrg if (ffreq > ffreq_max / (1 << min_n2)) { 4346ab47cfaaSmrg ErrorF("invalid frequency %1.3f Mhz\n", 4347ab47cfaaSmrg ffreq*BASE_FREQ); 4348ab47cfaaSmrg ffreq = ffreq_max / (1 << min_n2); 4349ab47cfaaSmrg } 4350ab47cfaaSmrg 4351ab47cfaaSmrg /* work out suitable timings */ 4352ab47cfaaSmrg 4353ab47cfaaSmrg best_diff = ffreq; 4354ab47cfaaSmrg 4355ab47cfaaSmrg for (n2=min_n2; n2<=max_n2; n2++) { 4356ab47cfaaSmrg for (n1=min_n1+2; n1<=max_n1+2; n1++) { 4357ab47cfaaSmrg m = (int)(ffreq * n1 * (1 << n2) + 0.5); 4358ab47cfaaSmrg if (m < min_m+2 || m > 127+2) 4359ab47cfaaSmrg continue; 4360ab47cfaaSmrg div = (double)(m) / (double)(n1); 4361ab47cfaaSmrg if ((div >= ffreq_min) && 4362ab47cfaaSmrg (div <= ffreq_max)) { 4363ab47cfaaSmrg diff = ffreq - div / (1 << n2); 4364ab47cfaaSmrg if (diff < 0.0) 4365ab47cfaaSmrg diff = -diff; 4366ab47cfaaSmrg if (diff < best_diff) { 4367ab47cfaaSmrg best_diff = diff; 4368ab47cfaaSmrg best_m = m; 4369ab47cfaaSmrg best_n1 = n1; 4370ab47cfaaSmrg best_n2 = n2; 4371ab47cfaaSmrg } 4372ab47cfaaSmrg } 4373ab47cfaaSmrg } 4374ab47cfaaSmrg } 4375ab47cfaaSmrg 4376ab47cfaaSmrg *ndiv = best_n1 - 2; 4377ab47cfaaSmrg *r = best_n2; 4378ab47cfaaSmrg *mdiv = best_m - 2; 4379ab47cfaaSmrg} 4380ab47cfaaSmrg 4381ab47cfaaSmrg 4382c744f008Smrgvoid SavageGEReset(ScrnInfoPtr pScrn, int from_timeout, 4383c744f008Smrg int line, const char *file) 4384ab47cfaaSmrg{ 4385ab47cfaaSmrg unsigned char cr66; 4386ab47cfaaSmrg int r, success = 0; 4387ab47cfaaSmrg CARD32 fifo_control = 0, miu_control = 0; 4388ab47cfaaSmrg CARD32 streams_timeout = 0, misc_timeout = 0; 4389ab47cfaaSmrg vgaHWPtr hwp = VGAHWPTR(pScrn); 4390ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 4391ab47cfaaSmrg int vgaCRIndex, vgaCRReg, vgaIOBase; 4392ab47cfaaSmrg 4393ab47cfaaSmrg TRACE(("SavageGEReset(%d,%s)\n", line, file)); 4394ab47cfaaSmrg 4395ab47cfaaSmrg vgaIOBase = hwp->IOBase; 4396ab47cfaaSmrg vgaCRIndex = vgaIOBase + 4; 4397ab47cfaaSmrg vgaCRReg = vgaIOBase + 5; 4398ab47cfaaSmrg 4399ab47cfaaSmrg if (from_timeout) { 4400ab47cfaaSmrg if (psav->GEResetCnt++ < 10 || xf86GetVerbosity() > 1) 4401ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, 4402ab47cfaaSmrg "SavageGEReset called from %s line %d\n", file, line); 4403ab47cfaaSmrg } else 4404ab47cfaaSmrg psav->WaitIdleEmpty(psav); 4405ab47cfaaSmrg 4406ab47cfaaSmrg if (from_timeout && !S3_SAVAGE_MOBILE_SERIES(psav->Chipset) ) { 4407ab47cfaaSmrg fifo_control = INREG(FIFO_CONTROL_REG); 4408ab47cfaaSmrg miu_control = INREG(MIU_CONTROL_REG); 4409ab47cfaaSmrg streams_timeout = INREG(STREAMS_TIMEOUT_REG); 4410ab47cfaaSmrg misc_timeout = INREG(MISC_TIMEOUT_REG); 4411ab47cfaaSmrg } 4412ab47cfaaSmrg 4413ab47cfaaSmrg VGAOUT8(vgaCRIndex, 0x66); 4414ab47cfaaSmrg cr66 = VGAIN8(vgaCRReg); 4415ab47cfaaSmrg 4416ab47cfaaSmrg usleep(10000); 4417ab47cfaaSmrg for (r=1; r<10; r++) { 4418ab47cfaaSmrg VGAOUT8(vgaCRReg, cr66 | 0x02); 4419ab47cfaaSmrg usleep(10000); 4420ab47cfaaSmrg VGAOUT8(vgaCRReg, cr66 & ~0x02); 4421ab47cfaaSmrg usleep(10000); 4422ab47cfaaSmrg 4423ab47cfaaSmrg if (!from_timeout) 4424ab47cfaaSmrg psav->WaitIdleEmpty(psav); 4425ab47cfaaSmrg OUTREG(DEST_SRC_STR, psav->Bpl << 16 | psav->Bpl); 4426ab47cfaaSmrg 4427ab47cfaaSmrg usleep(10000); 4428ab47cfaaSmrg switch(psav->Chipset) { 4429ab47cfaaSmrg case S3_SAVAGE3D: 4430ab47cfaaSmrg case S3_SAVAGE_MX: 4431ab47cfaaSmrg success = (STATUS_WORD0 & 0x0008ffff) == 0x00080000; 4432ab47cfaaSmrg break; 4433ab47cfaaSmrg case S3_SAVAGE4: 4434ab47cfaaSmrg case S3_PROSAVAGE: 4435ab47cfaaSmrg case S3_PROSAVAGEDDR: 4436ab47cfaaSmrg case S3_TWISTER: 4437ab47cfaaSmrg case S3_SUPERSAVAGE: 4438ab47cfaaSmrg success = (ALT_STATUS_WORD0 & 0x0081ffff) == 0x00800000; 4439ab47cfaaSmrg break; 4440ab47cfaaSmrg case S3_SAVAGE2000: 4441ab47cfaaSmrg success = (ALT_STATUS_WORD0 & 0x008fffff) == 0; 4442ab47cfaaSmrg break; 4443ab47cfaaSmrg } 4444ab47cfaaSmrg if(!success) { 4445ab47cfaaSmrg usleep(10000); 4446ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, 4447ab47cfaaSmrg "restarting S3 graphics engine reset %2d ...\n", r); 4448ab47cfaaSmrg } 4449ab47cfaaSmrg else 4450ab47cfaaSmrg break; 4451ab47cfaaSmrg } 4452ab47cfaaSmrg 4453ab47cfaaSmrg /* At this point, the FIFO is empty and the engine is idle. */ 4454ab47cfaaSmrg 4455ab47cfaaSmrg if (from_timeout && !S3_SAVAGE_MOBILE_SERIES(psav->Chipset) ) { 4456ab47cfaaSmrg OUTREG(FIFO_CONTROL_REG, fifo_control); 4457ab47cfaaSmrg OUTREG(MIU_CONTROL_REG, miu_control); 4458ab47cfaaSmrg OUTREG(STREAMS_TIMEOUT_REG, streams_timeout); 4459ab47cfaaSmrg OUTREG(MISC_TIMEOUT_REG, misc_timeout); 4460ab47cfaaSmrg } 4461ab47cfaaSmrg 4462ab47cfaaSmrg OUTREG(SRC_BASE, 0); 4463ab47cfaaSmrg OUTREG(DEST_BASE, 0); 4464ab47cfaaSmrg OUTREG(CLIP_L_R, ((0) << 16) | pScrn->displayWidth); 4465ab47cfaaSmrg OUTREG(CLIP_T_B, ((0) << 16) | psav->ScissB); 4466ab47cfaaSmrg OUTREG(MONO_PAT_0, ~0); 4467ab47cfaaSmrg OUTREG(MONO_PAT_1, ~0); 4468ab47cfaaSmrg 4469ab47cfaaSmrg SavageSetGBD(pScrn); 4470ab47cfaaSmrg 4471ab47cfaaSmrg} 4472ab47cfaaSmrg 4473ab47cfaaSmrg 4474ab47cfaaSmrg 4475ab47cfaaSmrg/* This function is used to debug, it prints out the contents of s3 regs */ 4476ab47cfaaSmrg 4477ab47cfaaSmrgvoid 4478ab47cfaaSmrgSavagePrintRegs(ScrnInfoPtr pScrn) 4479ab47cfaaSmrg{ 4480ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 4481ab47cfaaSmrg unsigned char i; 4482ab47cfaaSmrg int vgaCRIndex = 0x3d4; 4483ab47cfaaSmrg int vgaCRReg = 0x3d5; 4484ab47cfaaSmrg 4485ab47cfaaSmrg ErrorF( "SR x0 x1 x2 x3 x4 x5 x6 x7 x8 x9 xA xB xC xD xE xF" ); 4486ab47cfaaSmrg 4487ab47cfaaSmrg for( i = 0; i < 0x70; i++ ) { 4488ab47cfaaSmrg if( !(i % 16) ) 4489ab47cfaaSmrg ErrorF( "\nSR%xx ", i >> 4 ); 4490ab47cfaaSmrg VGAOUT8( 0x3c4, i ); 4491ab47cfaaSmrg ErrorF( " %02x", VGAIN8(0x3c5) ); 4492ab47cfaaSmrg } 4493ab47cfaaSmrg 4494ab47cfaaSmrg ErrorF( "\n\nCR x0 x1 x2 x3 x4 x5 x6 x7 x8 x9 xA xB xC xD xE xF" ); 4495ab47cfaaSmrg 4496ab47cfaaSmrg for( i = 0; i < 0xB7; i++ ) { 4497ab47cfaaSmrg if( !(i % 16) ) 4498ab47cfaaSmrg ErrorF( "\nCR%xx ", i >> 4 ); 4499ab47cfaaSmrg VGAOUT8( vgaCRIndex, i ); 4500ab47cfaaSmrg ErrorF( " %02x", VGAIN8(vgaCRReg) ); 4501ab47cfaaSmrg } 4502ab47cfaaSmrg 4503ab47cfaaSmrg ErrorF("\n\n"); 4504ab47cfaaSmrg} 4505ab47cfaaSmrg 4506ab47cfaaSmrgstatic void SavageDPMS(ScrnInfoPtr pScrn, int mode, int flags) 4507ab47cfaaSmrg{ 4508ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 4509ab47cfaaSmrg unsigned char sr8 = 0x00, srd = 0x00; 4510ab47cfaaSmrg 4511ab47cfaaSmrg TRACE(("SavageDPMS(%d,%x)\n", mode, flags)); 4512ab47cfaaSmrg 4513ab47cfaaSmrg if (psav->DisplayType == MT_CRT) { 4514ab47cfaaSmrg VGAOUT8(0x3c4, 0x08); 4515ab47cfaaSmrg sr8 = VGAIN8(0x3c5); 4516ab47cfaaSmrg sr8 |= 0x06; 4517ab47cfaaSmrg VGAOUT8(0x3c5, sr8); 4518ab47cfaaSmrg 4519ab47cfaaSmrg VGAOUT8(0x3c4, 0x0d); 4520ab47cfaaSmrg srd = VGAIN8(0x3c5); 4521ab47cfaaSmrg 4522ab47cfaaSmrg srd &= 0x03; 4523ab47cfaaSmrg 4524ab47cfaaSmrg switch (mode) { 4525ab47cfaaSmrg case DPMSModeOn: 4526ab47cfaaSmrg break; 4527ab47cfaaSmrg case DPMSModeStandby: 4528ab47cfaaSmrg srd |= 0x10; 4529ab47cfaaSmrg break; 4530ab47cfaaSmrg case DPMSModeSuspend: 4531ab47cfaaSmrg srd |= 0x40; 4532ab47cfaaSmrg break; 4533ab47cfaaSmrg case DPMSModeOff: 4534ab47cfaaSmrg srd |= 0x50; 4535ab47cfaaSmrg break; 4536ab47cfaaSmrg default: 4537ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "Invalid DPMS mode %d\n", mode); 4538ab47cfaaSmrg break; 4539ab47cfaaSmrg } 4540ab47cfaaSmrg 4541ab47cfaaSmrg VGAOUT8(0x3c4, 0x0d); 4542ab47cfaaSmrg VGAOUT8(0x3c5, srd); 4543ab47cfaaSmrg } 4544ab47cfaaSmrg 4545ab47cfaaSmrg if (psav->DisplayType == MT_LCD || psav->DisplayType == MT_DFP) { 4546ab47cfaaSmrg if (S3_MOBILE_TWISTER_SERIES(psav->Chipset) && psav->UseBIOS) { 4547ab47cfaaSmrg SavageSetPanelEnabled(psav, (mode == DPMSModeOn)); 4548ab47cfaaSmrg } else { 4549ab47cfaaSmrg switch (mode) { 4550ab47cfaaSmrg case DPMSModeOn: 4551ab47cfaaSmrg VGAOUT8(0x3c4, 0x31); /* SR31 bit 4 - FP enable */ 4552ab47cfaaSmrg VGAOUT8(0x3c5, VGAIN8(0x3c5) | 0x10); 4553ab47cfaaSmrg break; 4554ab47cfaaSmrg case DPMSModeStandby: 4555ab47cfaaSmrg case DPMSModeSuspend: 4556ab47cfaaSmrg case DPMSModeOff: 4557ab47cfaaSmrg VGAOUT8(0x3c4, 0x31); /* SR31 bit 4 - FP enable */ 4558ab47cfaaSmrg VGAOUT8(0x3c5, VGAIN8(0x3c5) & ~0x10); 4559ab47cfaaSmrg break; 4560ab47cfaaSmrg default: 4561ab47cfaaSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "Invalid DPMS mode %d\n", mode); 4562ab47cfaaSmrg break; 4563ab47cfaaSmrg } 4564ab47cfaaSmrg } 4565ab47cfaaSmrg } 4566ab47cfaaSmrg 4567ab47cfaaSmrg return; 4568ab47cfaaSmrg} 4569ab47cfaaSmrg 4570ab47cfaaSmrgstatic void 4571ab47cfaaSmrgSavageProbeDDC(ScrnInfoPtr pScrn, int index) 4572ab47cfaaSmrg{ 4573ab47cfaaSmrg vbeInfoPtr pVbe; 4574ab47cfaaSmrg 4575ab47cfaaSmrg if (xf86LoadSubModule(pScrn, "vbe")) { 4576ab47cfaaSmrg pVbe = VBEInit(NULL, index); 4577ab47cfaaSmrg ConfiguredMonitor = vbeDoEDID(pVbe, NULL); 4578ab47cfaaSmrg vbeFree(pVbe); 4579ab47cfaaSmrg } 4580ab47cfaaSmrg} 4581ab47cfaaSmrg 4582ab47cfaaSmrgstatic unsigned int 4583ab47cfaaSmrgSavageDDC1Read(ScrnInfoPtr pScrn) 4584ab47cfaaSmrg{ 4585ab47cfaaSmrg register unsigned char tmp; 4586ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 4587ab47cfaaSmrg 4588ab47cfaaSmrg UnLockExtRegs(); 4589ab47cfaaSmrg 4590ab47cfaaSmrg VerticalRetraceWait(); 4591ab47cfaaSmrg 4592ab47cfaaSmrg InI2CREG(tmp,psav->I2CPort); 4593ab47cfaaSmrg 4594ab47cfaaSmrg return ((unsigned int) (tmp & 0x08)); 4595ab47cfaaSmrg} 4596ab47cfaaSmrg 45971e449e82Smrgstatic void 45981e449e82SmrgSavageDDC1SetSpeed(ScrnInfoPtr pScrn, xf86ddcSpeed speed) 45991e449e82Smrg{ 46001e449e82Smrg vgaHWddc1SetSpeed(pScrn, speed); 46011e449e82Smrg} 46021e449e82Smrg 4603ab47cfaaSmrgstatic Bool 4604aa9e3350SmrgSavageDDC1(ScrnInfoPtr pScrn) 4605ab47cfaaSmrg{ 4606ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 4607ab47cfaaSmrg unsigned char byte; 4608ab47cfaaSmrg xf86MonPtr pMon; 4609ab47cfaaSmrg 4610ab47cfaaSmrg UnLockExtRegs(); 4611ab47cfaaSmrg 4612ab47cfaaSmrg /* initialize chipset */ 4613ab47cfaaSmrg InI2CREG(byte,psav->I2CPort); 4614ab47cfaaSmrg OutI2CREG(byte | 0x12,psav->I2CPort); 4615ab47cfaaSmrg 46161e449e82Smrg pMon = xf86DoEDID_DDC1(XF86_SCRN_ARG(pScrn), SavageDDC1SetSpeed, 46171e449e82Smrg SavageDDC1Read); 4618ab47cfaaSmrg if (!pMon) 4619ab47cfaaSmrg return FALSE; 4620ab47cfaaSmrg 4621ab47cfaaSmrg xf86PrintEDID(pMon); 4622ab47cfaaSmrg 46238697ee19Smrg if (!psav->IgnoreEDID) 46248697ee19Smrg xf86SetDDCproperties(pScrn,pMon); 4625ab47cfaaSmrg 4626ab47cfaaSmrg /* undo initialization */ 4627ab47cfaaSmrg OutI2CREG(byte,psav->I2CPort); 4628ab47cfaaSmrg 4629ab47cfaaSmrg return TRUE; 4630ab47cfaaSmrg} 4631ab47cfaaSmrg 4632ab47cfaaSmrgstatic void 4633ab47cfaaSmrgSavageGetTvMaxSize(SavagePtr psav) 4634ab47cfaaSmrg{ 4635ab47cfaaSmrg if( psav->PAL ) { 4636ab47cfaaSmrg psav->TVSizeX = 800; 4637ab47cfaaSmrg psav->TVSizeY = 600; 4638ab47cfaaSmrg } 4639ab47cfaaSmrg else { 4640ab47cfaaSmrg psav->TVSizeX = 640; 4641ab47cfaaSmrg psav->TVSizeY = 480; 4642ab47cfaaSmrg } 4643ab47cfaaSmrg} 4644ab47cfaaSmrg 4645ab47cfaaSmrg 4646ab47cfaaSmrgstatic Bool 46478697ee19SmrgSavagePanningCheck(ScrnInfoPtr pScrn, DisplayModePtr pMode) 4648ab47cfaaSmrg{ 4649ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 4650ab47cfaaSmrg psav->iResX = pMode->CrtcHDisplay; 4651ab47cfaaSmrg psav->iResY = pMode->CrtcVDisplay; 4652ab47cfaaSmrg 4653ab47cfaaSmrg if ((psav->iResX < psav->PanelX || psav->iResY < psav->PanelY)) 4654ab47cfaaSmrg psav->FPExpansion = TRUE; 4655ab47cfaaSmrg else 4656ab47cfaaSmrg psav->FPExpansion = FALSE; 4657ab47cfaaSmrg 4658ab47cfaaSmrg if( psav->iResX < pScrn->virtualX || psav->iResY < pScrn->virtualY ) 4659ab47cfaaSmrg return TRUE; 4660ab47cfaaSmrg else 4661ab47cfaaSmrg return FALSE; 4662ab47cfaaSmrg} 4663ab47cfaaSmrg 4664ab47cfaaSmrgstatic void 4665ab47cfaaSmrgSavageResetStreams(ScrnInfoPtr pScrn) 4666ab47cfaaSmrg{ 4667ab47cfaaSmrg SavagePtr psav = SAVPTR(pScrn); 4668ab47cfaaSmrg unsigned char cr67; 4669ab47cfaaSmrg unsigned char cr69; 4670ab47cfaaSmrg 4671ab47cfaaSmrg /* disable streams */ 4672ab47cfaaSmrg switch (psav->Chipset) { 4673ab47cfaaSmrg case S3_SAVAGE_MX: 4674ab47cfaaSmrg case S3_SUPERSAVAGE: 4675ab47cfaaSmrg OUTREG32(PRI_STREAM_STRIDE,0); 4676ab47cfaaSmrg OUTREG32(PRI_STREAM2_STRIDE, 0); 4677ab47cfaaSmrg OUTREG32(PRI_STREAM_FBUF_ADDR0,0x00000000); 4678ab47cfaaSmrg OUTREG32(PRI_STREAM_FBUF_ADDR1,0x00000000); 4679ab47cfaaSmrg OUTREG32(PRI_STREAM2_FBUF_ADDR0,0x00000000); 4680ab47cfaaSmrg OUTREG32(PRI_STREAM2_FBUF_ADDR1,0x00000000); 4681ab47cfaaSmrg OUTREG8(CRT_ADDRESS_REG, 0x67); 4682ab47cfaaSmrg cr67 = INREG8(CRT_DATA_REG); 4683ab47cfaaSmrg cr67 &= ~0x08; /* CR67[3] = 1 : Mem-mapped regs */ 4684ab47cfaaSmrg cr67 &= ~0x04; /* CR67[2] = 1 : enable stream 1 */ 4685ab47cfaaSmrg cr67 &= ~0x02; /* CR67[1] = 1 : enable stream 2 */ 4686ab47cfaaSmrg OUTREG8(CRT_DATA_REG, cr67); 4687ab47cfaaSmrg break; 4688ab47cfaaSmrg case S3_SAVAGE3D: 4689ab47cfaaSmrg case S3_SAVAGE4: 4690ab47cfaaSmrg case S3_TWISTER: 4691ab47cfaaSmrg case S3_PROSAVAGE: 4692ab47cfaaSmrg case S3_PROSAVAGEDDR: 4693ab47cfaaSmrg OUTREG32(PRI_STREAM_STRIDE,0); 4694ab47cfaaSmrg OUTREG32(PRI_STREAM_FBUF_ADDR0,0); 4695ab47cfaaSmrg OUTREG32(PRI_STREAM_FBUF_ADDR1,0); 4696ab47cfaaSmrg OUTREG8(CRT_ADDRESS_REG, 0x67); 4697ab47cfaaSmrg cr67 = INREG8(CRT_DATA_REG); 4698ab47cfaaSmrg cr67 &= ~0x0c; /* CR67[2] = 1 : enable stream 1 */ 4699ab47cfaaSmrg OUTREG8(CRT_DATA_REG, cr67); 4700ab47cfaaSmrg OUTREG8(CRT_ADDRESS_REG, 0x69); 4701ab47cfaaSmrg cr69 = INREG8(CRT_DATA_REG); 4702ab47cfaaSmrg cr69 &= ~0x80; /* CR69[0] = 1 : Mem-mapped regs */ 4703ab47cfaaSmrg OUTREG8(CRT_DATA_REG, cr69); 4704ab47cfaaSmrg break; 4705ab47cfaaSmrg case S3_SAVAGE2000: 4706ab47cfaaSmrg OUTREG32(PRI_STREAM_STRIDE,0); 4707ab47cfaaSmrg OUTREG32(PRI_STREAM_FBUF_ADDR0,0x00000000); 4708ab47cfaaSmrg OUTREG32(PRI_STREAM_FBUF_ADDR1,0x00000000); 4709ab47cfaaSmrg OUTREG8(CRT_ADDRESS_REG, 0x67); 4710ab47cfaaSmrg cr67 = INREG8(CRT_DATA_REG); 4711ab47cfaaSmrg cr67 &= ~0x08; /* CR67[3] = 1 : Mem-mapped regs */ 4712ab47cfaaSmrg cr67 &= ~0x04; /* CR67[2] = 1 : enable stream 1 */ 4713ab47cfaaSmrg cr67 &= ~0x02; /* CR67[1] = 1 : enable stream 2 */ 4714ab47cfaaSmrg OUTREG8(CRT_DATA_REG, cr67); 4715ab47cfaaSmrg break; 4716ab47cfaaSmrg default: 4717ab47cfaaSmrg break; 4718ab47cfaaSmrg } 4719ab47cfaaSmrg 4720ab47cfaaSmrg} 4721